blob: 0fe1793d5df4c276fb18764c2c8dd1a66ac1d23d [file] [log] [blame]
Matt Wagantallf5cc3892012-06-07 19:47:02 -07001/*
Patrick Daly14e9e342013-01-07 12:47:51 -08002 * Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Matt Wagantallf5cc3892012-06-07 19:47:02 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/platform_device.h>
17#include <mach/rpm-regulator.h>
18#include <mach/msm_bus_board.h>
19#include <mach/msm_bus.h>
20
Patrick Daly02db5a82012-08-24 14:22:06 -070021#include "mach/socinfo.h"
Matt Wagantallf5cc3892012-06-07 19:47:02 -070022#include "acpuclock.h"
23#include "acpuclock-krait.h"
24
Matt Wagantall1f3762d2012-06-08 19:08:48 -070025static struct hfpll_data hfpll_data __initdata = {
Matt Wagantallf5cc3892012-06-07 19:47:02 -070026 .mode_offset = 0x00,
27 .l_offset = 0x08,
28 .m_offset = 0x0C,
29 .n_offset = 0x10,
30 .config_offset = 0x04,
31 .config_val = 0x7845C665,
32 .has_droop_ctl = true,
33 .droop_offset = 0x14,
34 .droop_val = 0x0108C000,
Matt Wagantall87465f52012-07-23 22:03:06 -070035 .low_vdd_l_max = 22,
36 .nom_vdd_l_max = 42,
37 .vdd[HFPLL_VDD_NONE] = 0,
38 .vdd[HFPLL_VDD_LOW] = 945000,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070039 .vdd[HFPLL_VDD_NOM] = 1050000,
Matt Wagantall87465f52012-07-23 22:03:06 -070040 .vdd[HFPLL_VDD_HIGH] = 1150000,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070041};
42
Matt Wagantall1f3762d2012-06-08 19:08:48 -070043static struct scalable scalable[] __initdata = {
Matt Wagantallf5cc3892012-06-07 19:47:02 -070044 [CPU0] = {
45 .hfpll_phys_base = 0x00903200,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070046 .aux_clk_sel_phys = 0x02088014,
47 .aux_clk_sel = 3,
Matt Wagantalla133dbf2012-09-27 19:56:57 -070048 .sec_clk_sel = 2,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070049 .l2cpmr_iaddr = 0x4501,
Matt Wagantall6d9c4162012-07-16 18:58:16 -070050 .vreg[VREG_CORE] = { "krait0", 1300000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -070051 .vreg[VREG_MEM] = { "krait0_mem", 1150000 },
52 .vreg[VREG_DIG] = { "krait0_dig", 1150000 },
53 .vreg[VREG_HFPLL_A] = { "krait0_hfpll", 1800000 },
54 },
55 [CPU1] = {
56 .hfpll_phys_base = 0x00903240,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070057 .aux_clk_sel_phys = 0x02098014,
58 .aux_clk_sel = 3,
Matt Wagantalla133dbf2012-09-27 19:56:57 -070059 .sec_clk_sel = 2,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070060 .l2cpmr_iaddr = 0x5501,
Matt Wagantall6d9c4162012-07-16 18:58:16 -070061 .vreg[VREG_CORE] = { "krait1", 1300000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -070062 .vreg[VREG_MEM] = { "krait1_mem", 1150000 },
63 .vreg[VREG_DIG] = { "krait1_dig", 1150000 },
64 .vreg[VREG_HFPLL_A] = { "krait1_hfpll", 1800000 },
65 },
66 [CPU2] = {
67 .hfpll_phys_base = 0x00903280,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070068 .aux_clk_sel_phys = 0x020A8014,
69 .aux_clk_sel = 3,
Matt Wagantalla133dbf2012-09-27 19:56:57 -070070 .sec_clk_sel = 2,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070071 .l2cpmr_iaddr = 0x6501,
Matt Wagantall6d9c4162012-07-16 18:58:16 -070072 .vreg[VREG_CORE] = { "krait2", 1300000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -070073 .vreg[VREG_MEM] = { "krait2_mem", 1150000 },
74 .vreg[VREG_DIG] = { "krait2_dig", 1150000 },
75 .vreg[VREG_HFPLL_A] = { "krait2_hfpll", 1800000 },
76 },
77 [CPU3] = {
78 .hfpll_phys_base = 0x009032C0,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070079 .aux_clk_sel_phys = 0x020B8014,
80 .aux_clk_sel = 3,
Matt Wagantalla133dbf2012-09-27 19:56:57 -070081 .sec_clk_sel = 2,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070082 .l2cpmr_iaddr = 0x7501,
Matt Wagantall6d9c4162012-07-16 18:58:16 -070083 .vreg[VREG_CORE] = { "krait3", 1300000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -070084 .vreg[VREG_MEM] = { "krait3_mem", 1150000 },
85 .vreg[VREG_DIG] = { "krait3_dig", 1150000 },
86 .vreg[VREG_HFPLL_A] = { "krait3_hfpll", 1800000 },
87 },
88 [L2] = {
89 .hfpll_phys_base = 0x00903300,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070090 .aux_clk_sel_phys = 0x02011028,
91 .aux_clk_sel = 3,
Matt Wagantalla133dbf2012-09-27 19:56:57 -070092 .sec_clk_sel = 2,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070093 .l2cpmr_iaddr = 0x0500,
94 .vreg[VREG_HFPLL_A] = { "l2_hfpll", 1800000 },
95 },
96};
97
Patrick Daly02db5a82012-08-24 14:22:06 -070098/*
99 * The correct maximum rate for 8064ab in 600 MHZ.
100 * We rely on the RPM rounding requests up here.
101*/
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700102static struct msm_bus_paths bw_level_tbl[] __initdata = {
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700103 [0] = BW_MBPS(640), /* At least 80 MHz on bus. */
104 [1] = BW_MBPS(1064), /* At least 133 MHz on bus. */
105 [2] = BW_MBPS(1600), /* At least 200 MHz on bus. */
106 [3] = BW_MBPS(2128), /* At least 266 MHz on bus. */
107 [4] = BW_MBPS(3200), /* At least 400 MHz on bus. */
108 [5] = BW_MBPS(4264), /* At least 533 MHz on bus. */
109};
110
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700111static struct msm_bus_scale_pdata bus_scale_data __initdata = {
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700112 .usecase = bw_level_tbl,
113 .num_usecases = ARRAY_SIZE(bw_level_tbl),
114 .active_only = 1,
115 .name = "acpuclk-8064",
116};
117
Patrick Daly02db5a82012-08-24 14:22:06 -0700118static struct l2_level l2_freq_tbl[] __initdata = {
Matt Wagantalla133dbf2012-09-27 19:56:57 -0700119 [0] = { { 384000, PLL_8, 0, 0x00 }, 950000, 1050000, 1 },
120 [1] = { { 432000, HFPLL, 2, 0x20 }, 1050000, 1050000, 2 },
121 [2] = { { 486000, HFPLL, 2, 0x24 }, 1050000, 1050000, 2 },
122 [3] = { { 540000, HFPLL, 2, 0x28 }, 1050000, 1050000, 2 },
123 [4] = { { 594000, HFPLL, 1, 0x16 }, 1050000, 1050000, 2 },
124 [5] = { { 648000, HFPLL, 1, 0x18 }, 1050000, 1050000, 4 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800125 [6] = { { 702000, HFPLL, 1, 0x1A }, 1150000, 1150000, 4 },
Matt Wagantalla133dbf2012-09-27 19:56:57 -0700126 [7] = { { 756000, HFPLL, 1, 0x1C }, 1150000, 1150000, 4 },
127 [8] = { { 810000, HFPLL, 1, 0x1E }, 1150000, 1150000, 4 },
128 [9] = { { 864000, HFPLL, 1, 0x20 }, 1150000, 1150000, 4 },
129 [10] = { { 918000, HFPLL, 1, 0x22 }, 1150000, 1150000, 5 },
130 [11] = { { 972000, HFPLL, 1, 0x24 }, 1150000, 1150000, 5 },
131 [12] = { { 1026000, HFPLL, 1, 0x26 }, 1150000, 1150000, 5 },
132 [13] = { { 1080000, HFPLL, 1, 0x28 }, 1150000, 1150000, 5 },
133 [14] = { { 1134000, HFPLL, 1, 0x2A }, 1150000, 1150000, 5 },
Stephen Boyd2b73ee02012-09-11 21:08:13 -0700134 { }
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700135};
136
Patrick Daly02db5a82012-08-24 14:22:06 -0700137static struct acpu_level tbl_slow[] __initdata = {
Matt Wagantalla133dbf2012-09-27 19:56:57 -0700138 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 950000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800139 { 0, { 432000, HFPLL, 2, 0x20 }, L2(5), 975000 },
140 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 975000 },
141 { 0, { 540000, HFPLL, 2, 0x28 }, L2(5), 1000000 },
142 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 1000000 },
143 { 0, { 648000, HFPLL, 1, 0x18 }, L2(5), 1025000 },
144 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 1025000 },
145 { 0, { 756000, HFPLL, 1, 0x1C }, L2(5), 1075000 },
146 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 1075000 },
147 { 0, { 864000, HFPLL, 1, 0x20 }, L2(5), 1100000 },
148 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1100000 },
149 { 0, { 972000, HFPLL, 1, 0x24 }, L2(5), 1125000 },
150 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1125000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800151 { 0, { 1080000, HFPLL, 1, 0x28 }, L2(14), 1175000 },
152 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 1175000 },
153 { 0, { 1188000, HFPLL, 1, 0x2C }, L2(14), 1200000 },
154 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 1200000 },
155 { 0, { 1296000, HFPLL, 1, 0x30 }, L2(14), 1225000 },
156 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1225000 },
157 { 0, { 1404000, HFPLL, 1, 0x34 }, L2(14), 1237500 },
158 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1237500 },
159 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(14), 1250000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700160 { 0, { 0 } }
161};
162
Patrick Daly02db5a82012-08-24 14:22:06 -0700163static struct acpu_level tbl_nom[] __initdata = {
Matt Wagantalla133dbf2012-09-27 19:56:57 -0700164 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 900000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800165 { 0, { 432000, HFPLL, 2, 0x20 }, L2(5), 925000 },
166 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 925000 },
167 { 0, { 540000, HFPLL, 2, 0x28 }, L2(5), 950000 },
168 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 950000 },
169 { 0, { 648000, HFPLL, 1, 0x18 }, L2(5), 975000 },
170 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 975000 },
171 { 0, { 756000, HFPLL, 1, 0x1C }, L2(5), 1025000 },
172 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 1025000 },
173 { 0, { 864000, HFPLL, 1, 0x20 }, L2(5), 1050000 },
174 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1050000 },
175 { 0, { 972000, HFPLL, 1, 0x24 }, L2(5), 1075000 },
176 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1075000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800177 { 0, { 1080000, HFPLL, 1, 0x28 }, L2(14), 1125000 },
178 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 1125000 },
179 { 0, { 1188000, HFPLL, 1, 0x2C }, L2(14), 1150000 },
180 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 1150000 },
181 { 0, { 1296000, HFPLL, 1, 0x30 }, L2(14), 1175000 },
182 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1175000 },
183 { 0, { 1404000, HFPLL, 1, 0x34 }, L2(14), 1187500 },
184 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1187500 },
185 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(14), 1200000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700186 { 0, { 0 } }
187};
188
Patrick Daly02db5a82012-08-24 14:22:06 -0700189static struct acpu_level tbl_fast[] __initdata = {
Matt Wagantalla133dbf2012-09-27 19:56:57 -0700190 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 850000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800191 { 0, { 432000, HFPLL, 2, 0x20 }, L2(5), 875000 },
192 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
193 { 0, { 540000, HFPLL, 2, 0x28 }, L2(5), 900000 },
194 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 900000 },
195 { 0, { 648000, HFPLL, 1, 0x18 }, L2(5), 925000 },
196 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 925000 },
197 { 0, { 756000, HFPLL, 1, 0x1C }, L2(5), 975000 },
198 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 975000 },
199 { 0, { 864000, HFPLL, 1, 0x20 }, L2(5), 1000000 },
200 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1000000 },
201 { 0, { 972000, HFPLL, 1, 0x24 }, L2(5), 1025000 },
202 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1025000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800203 { 0, { 1080000, HFPLL, 1, 0x28 }, L2(14), 1075000 },
204 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 1075000 },
205 { 0, { 1188000, HFPLL, 1, 0x2C }, L2(14), 1100000 },
206 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 1100000 },
207 { 0, { 1296000, HFPLL, 1, 0x30 }, L2(14), 1125000 },
208 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1125000 },
209 { 0, { 1404000, HFPLL, 1, 0x34 }, L2(14), 1137500 },
210 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1137500 },
211 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(14), 1150000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700212 { 0, { 0 } }
213};
214
Patrick Daly7b0161d2012-11-16 16:01:00 -0800215static struct acpu_level tbl_faster[] __initdata = {
216 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 850000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800217 { 0, { 432000, HFPLL, 2, 0x20 }, L2(5), 875000 },
218 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
219 { 0, { 540000, HFPLL, 2, 0x28 }, L2(5), 900000 },
220 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 900000 },
221 { 0, { 648000, HFPLL, 1, 0x18 }, L2(5), 925000 },
222 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 925000 },
223 { 0, { 756000, HFPLL, 1, 0x1C }, L2(5), 962500 },
224 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 962500 },
225 { 0, { 864000, HFPLL, 1, 0x20 }, L2(5), 975000 },
226 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 975000 },
227 { 0, { 972000, HFPLL, 1, 0x24 }, L2(5), 1000000 },
228 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1000000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800229 { 0, { 1080000, HFPLL, 1, 0x28 }, L2(14), 1050000 },
230 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 1050000 },
231 { 0, { 1188000, HFPLL, 1, 0x2C }, L2(14), 1075000 },
232 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 1075000 },
233 { 0, { 1296000, HFPLL, 1, 0x30 }, L2(14), 1100000 },
234 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1100000 },
235 { 0, { 1404000, HFPLL, 1, 0x34 }, L2(14), 1112500 },
236 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1112500 },
237 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(14), 1125000 },
Patrick Daly7b0161d2012-11-16 16:01:00 -0800238 { 0, { 0 } }
239};
240
Patrick Daly14e9e342013-01-07 12:47:51 -0800241static struct acpu_level tbl_PVS0_1512MHz[] __initdata = {
242 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 950000 },
243 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 950000 },
244 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 950000 },
245 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 962500 },
246 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 1000000 },
247 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1025000 },
248 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1037500 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800249 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 1075000 },
250 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 1087500 },
251 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1125000 },
252 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1150000 },
253 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(14), 1162500 },
Patrick Daly14e9e342013-01-07 12:47:51 -0800254 { 0, { 0 } }
255};
256
257static struct acpu_level tbl_PVS1_1512MHz[] __initdata = {
258 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 950000 },
259 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 950000 },
260 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 950000 },
261 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 962500 },
262 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 975000 },
263 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1000000 },
264 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1012500 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800265 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 1037500 },
266 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 1050000 },
267 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1087500 },
268 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1112500 },
269 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(14), 1125000 },
Patrick Daly14e9e342013-01-07 12:47:51 -0800270 { 0, { 0 } }
271};
272
273static struct acpu_level tbl_PVS2_1512MHz[] __initdata = {
274 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 925000 },
275 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 925000 },
276 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 925000 },
277 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 925000 },
278 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 937500 },
279 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 950000 },
280 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 975000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800281 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 1000000 },
282 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 1012500 },
283 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1037500 },
284 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1075000 },
285 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(14), 1087500 },
Patrick Daly14e9e342013-01-07 12:47:51 -0800286 { 0, { 0 } }
287};
288
289static struct acpu_level tbl_PVS3_1512MHz[] __initdata = {
290 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 900000 },
291 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 900000 },
292 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 900000 },
293 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 900000 },
294 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 900000 },
295 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 925000 },
296 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 950000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800297 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 975000 },
298 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 987500 },
299 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1000000 },
300 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1037500 },
301 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(14), 1050000 },
Patrick Daly14e9e342013-01-07 12:47:51 -0800302 { 0, { 0 } }
303};
304
305static struct acpu_level tbl_PVS4_1512MHz[] __initdata = {
306 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
307 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
308 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
309 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
310 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
311 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
312 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800313 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 950000 },
314 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 962500 },
315 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 975000 },
316 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1000000 },
317 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(14), 1012500 },
Patrick Daly14e9e342013-01-07 12:47:51 -0800318 { 0, { 0 } }
319};
320
321static struct acpu_level tbl_PVS5_1512MHz[] __initdata = {
322 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
323 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
324 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
325 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
326 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
327 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
328 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800329 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 937500 },
330 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 950000 },
331 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 962500 },
332 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 987500 },
333 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(14), 1000000 },
Patrick Daly14e9e342013-01-07 12:47:51 -0800334 { 0, { 0 } }
335};
336
337static struct acpu_level tbl_PVS6_1512MHz[] __initdata = {
338 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
339 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
340 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
341 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
342 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
343 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
344 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800345 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 937500 },
346 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 950000 },
347 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 962500 },
348 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 975000 },
349 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(14), 987500 },
Patrick Daly14e9e342013-01-07 12:47:51 -0800350 { 0, { 0 } }
351};
352
Patrick Daly31486f32012-10-10 20:50:16 -0700353static struct acpu_level tbl_PVS0_1700MHz[] __initdata = {
Patrick Daly02db5a82012-08-24 14:22:06 -0700354 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 950000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800355 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 950000 },
356 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 950000 },
357 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 962500 },
358 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 1000000 },
359 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1025000 },
360 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1037500 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800361 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 1075000 },
362 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 1087500 },
363 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1125000 },
364 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1150000 },
365 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1175000 },
366 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1225000 },
367 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(14), 1250000 },
Patrick Daly7dc91812012-11-28 12:46:38 -0800368 { 0, { 0 } }
369};
370
371static struct acpu_level tbl_PVS1_1700MHz[] __initdata = {
372 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 950000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800373 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 950000 },
374 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 950000 },
375 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 962500 },
376 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 975000 },
377 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1000000 },
378 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1012500 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800379 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 1037500 },
380 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 1050000 },
381 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1087500 },
382 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1112500 },
383 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1150000 },
384 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1187500 },
385 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(14), 1200000 },
Patrick Daly7dc91812012-11-28 12:46:38 -0800386 { 0, { 0 } }
387};
388
389static struct acpu_level tbl_PVS2_1700MHz[] __initdata = {
390 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 925000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800391 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 925000 },
392 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 925000 },
393 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 925000 },
394 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 937500 },
395 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 950000 },
396 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 975000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800397 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 1000000 },
398 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 1012500 },
399 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1037500 },
400 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1075000 },
401 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1100000 },
402 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1137500 },
403 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(14), 1162500 },
Patrick Daly7dc91812012-11-28 12:46:38 -0800404 { 0, { 0 } }
405};
406
407static struct acpu_level tbl_PVS3_1700MHz[] __initdata = {
408 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 900000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800409 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 900000 },
410 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 900000 },
411 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 900000 },
412 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 900000 },
413 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 925000 },
414 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 950000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800415 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 975000 },
416 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 987500 },
417 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1000000 },
418 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1037500 },
419 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1062500 },
420 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1100000 },
421 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(14), 1125000 },
Patrick Daly7dc91812012-11-28 12:46:38 -0800422 { 0, { 0 } }
423};
424
425static struct acpu_level tbl_PVS4_1700MHz[] __initdata = {
426 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800427 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
428 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
429 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
430 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
431 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
432 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800433 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 950000 },
434 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 962500 },
435 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 975000 },
436 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1000000 },
437 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1037500 },
438 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1075000 },
439 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(14), 1100000 },
Patrick Daly7dc91812012-11-28 12:46:38 -0800440 { 0, { 0 } }
441};
442
443static struct acpu_level tbl_PVS5_1700MHz[] __initdata = {
444 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800445 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
446 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
447 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
448 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
449 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
450 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800451 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 937500 },
452 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 950000 },
453 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 962500 },
454 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 987500 },
455 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1012500 },
456 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1050000 },
457 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(14), 1075000 },
Patrick Daly7dc91812012-11-28 12:46:38 -0800458 { 0, { 0 } }
459};
460
461static struct acpu_level tbl_PVS6_1700MHz[] __initdata = {
462 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800463 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
464 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
465 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
466 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
467 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
468 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800469 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 937500 },
470 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 950000 },
471 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 962500 },
472 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 975000 },
473 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1000000 },
474 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1025000 },
475 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(14), 1050000 },
Patrick Daly02db5a82012-08-24 14:22:06 -0700476 { 0, { 0 } }
477};
478
Patrick Daly31486f32012-10-10 20:50:16 -0700479static struct acpu_level tbl_PVS0_2000MHz[] __initdata = {
Patrick Daly507f9b12012-11-12 17:12:26 -0800480 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 950000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800481 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 950000 },
482 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 950000 },
483 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 950000 },
484 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 962500 },
485 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 975000 },
486 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1000000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800487 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 1025000 },
488 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 1037500 },
489 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1062500 },
490 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1100000 },
491 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1125000 },
492 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1175000 },
493 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(14), 1225000 },
494 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(14), 1287500 },
Patrick Daly31486f32012-10-10 20:50:16 -0700495 { 0, { 0 } }
496};
497
498static struct acpu_level tbl_PVS1_2000MHz[] __initdata = {
Patrick Daly507f9b12012-11-12 17:12:26 -0800499 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 925000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800500 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 925000 },
501 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 925000 },
502 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 925000 },
503 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 937500 },
504 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 950000 },
505 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 975000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800506 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 1000000 },
507 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 1012500 },
508 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1037500 },
509 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1075000 },
510 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1100000 },
511 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1137500 },
512 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(14), 1187500 },
513 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(14), 1250000 },
Patrick Daly31486f32012-10-10 20:50:16 -0700514 { 0, { 0 } }
515};
516
517static struct acpu_level tbl_PVS2_2000MHz[] __initdata = {
518 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 900000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800519 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 900000 },
520 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 900000 },
521 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 900000 },
522 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 912500 },
523 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 925000 },
524 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 950000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800525 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 975000 },
526 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 987500 },
527 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1012500 },
528 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1050000 },
529 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1075000 },
530 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1112500 },
531 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(14), 1162500 },
532 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(14), 1212500 },
Patrick Daly31486f32012-10-10 20:50:16 -0700533 { 0, { 0 } }
534};
535
536static struct acpu_level tbl_PVS3_2000MHz[] __initdata = {
537 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 900000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800538 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 900000 },
539 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 900000 },
540 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 900000 },
541 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 900000 },
542 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 912500 },
543 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 937500 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800544 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 962500 },
545 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 975000 },
546 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 1000000 },
547 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1025000 },
548 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1050000 },
549 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1087500 },
550 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(14), 1137500 },
551 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(14), 1175000 },
Patrick Daly31486f32012-10-10 20:50:16 -0700552 { 0, { 0 } }
553};
554
555static struct acpu_level tbl_PVS4_2000MHz[] __initdata = {
Patrick Daly507f9b12012-11-12 17:12:26 -0800556 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800557 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
558 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
559 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
560 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
561 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
562 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800563 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 950000 },
564 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 962500 },
565 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 975000 },
566 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 1000000 },
567 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1037500 },
568 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1075000 },
569 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(14), 1112500 },
570 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(14), 1150000 },
Patrick Daly31486f32012-10-10 20:50:16 -0700571 { 0, { 0 } }
572};
573
574static struct acpu_level tbl_PVS5_2000MHz[] __initdata = {
Patrick Daly507f9b12012-11-12 17:12:26 -0800575 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800576 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
577 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
578 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
579 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
580 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
581 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800582 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 937500 },
583 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 950000 },
584 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 962500 },
585 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 987500 },
586 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1012500 },
587 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1050000 },
588 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(14), 1087500 },
589 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(14), 1125000 },
Patrick Daly31486f32012-10-10 20:50:16 -0700590 { 0, { 0 } }
591};
592
593static struct acpu_level tbl_PVS6_2000MHz[] __initdata = {
Patrick Daly507f9b12012-11-12 17:12:26 -0800594 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800595 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
596 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
597 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
598 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
599 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
600 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Tianyi Gou12387de2013-02-25 19:32:11 -0800601 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(14), 937500 },
602 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(14), 950000 },
603 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(14), 962500 },
604 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(14), 975000 },
605 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(14), 1000000 },
606 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(14), 1025000 },
607 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(14), 1062500 },
608 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(14), 1100000 },
Patrick Daly02db5a82012-08-24 14:22:06 -0700609 { 0, { 0 } }
610};
611
612static struct pvs_table pvs_tables[NUM_SPEED_BINS][NUM_PVS] __initdata = {
613 [0][PVS_SLOW] = {tbl_slow, sizeof(tbl_slow), 0 },
614 [0][PVS_NOMINAL] = {tbl_nom, sizeof(tbl_nom), 25000 },
615 [0][PVS_FAST] = {tbl_fast, sizeof(tbl_fast), 25000 },
Patrick Daly7b0161d2012-11-16 16:01:00 -0800616 [0][PVS_FASTER] = {tbl_faster, sizeof(tbl_faster), 25000 },
Patrick Daly02db5a82012-08-24 14:22:06 -0700617
Patrick Daly31486f32012-10-10 20:50:16 -0700618 [1][0] = { tbl_PVS0_1700MHz, sizeof(tbl_PVS0_1700MHz), 0 },
Patrick Daly741bdce2012-11-28 12:12:05 -0800619 [1][1] = { tbl_PVS1_1700MHz, sizeof(tbl_PVS1_1700MHz), 25000 },
620 [1][2] = { tbl_PVS2_1700MHz, sizeof(tbl_PVS2_1700MHz), 25000 },
621 [1][3] = { tbl_PVS3_1700MHz, sizeof(tbl_PVS3_1700MHz), 25000 },
622 [1][4] = { tbl_PVS4_1700MHz, sizeof(tbl_PVS4_1700MHz), 25000 },
623 [1][5] = { tbl_PVS5_1700MHz, sizeof(tbl_PVS5_1700MHz), 25000 },
624 [1][6] = { tbl_PVS6_1700MHz, sizeof(tbl_PVS6_1700MHz), 25000 },
Patrick Daly02db5a82012-08-24 14:22:06 -0700625
Patrick Daly31486f32012-10-10 20:50:16 -0700626 [2][0] = { tbl_PVS0_2000MHz, sizeof(tbl_PVS0_2000MHz), 0 },
Patrick Daly741bdce2012-11-28 12:12:05 -0800627 [2][1] = { tbl_PVS1_2000MHz, sizeof(tbl_PVS1_2000MHz), 25000 },
628 [2][2] = { tbl_PVS2_2000MHz, sizeof(tbl_PVS2_2000MHz), 25000 },
629 [2][3] = { tbl_PVS3_2000MHz, sizeof(tbl_PVS3_2000MHz), 25000 },
630 [2][4] = { tbl_PVS4_2000MHz, sizeof(tbl_PVS4_2000MHz), 25000 },
631 [2][5] = { tbl_PVS5_2000MHz, sizeof(tbl_PVS5_2000MHz), 25000 },
632 [2][6] = { tbl_PVS6_2000MHz, sizeof(tbl_PVS6_2000MHz), 25000 },
Patrick Daly14e9e342013-01-07 12:47:51 -0800633
634 [14][0] = { tbl_PVS0_1512MHz, sizeof(tbl_PVS0_1512MHz), 0 },
635 [14][1] = { tbl_PVS1_1512MHz, sizeof(tbl_PVS1_1512MHz), 25000 },
636 [14][2] = { tbl_PVS2_1512MHz, sizeof(tbl_PVS2_1512MHz), 25000 },
637 [14][3] = { tbl_PVS3_1512MHz, sizeof(tbl_PVS3_1512MHz), 25000 },
638 [14][4] = { tbl_PVS4_1512MHz, sizeof(tbl_PVS4_1512MHz), 25000 },
639 [14][5] = { tbl_PVS5_1512MHz, sizeof(tbl_PVS5_1512MHz), 25000 },
640 [14][6] = { tbl_PVS6_1512MHz, sizeof(tbl_PVS6_1512MHz), 25000 },
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700641};
642
643static struct acpuclk_krait_params acpuclk_8064_params __initdata = {
644 .scalable = scalable,
645 .scalable_size = sizeof(scalable),
646 .hfpll_data = &hfpll_data,
647 .pvs_tables = pvs_tables,
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700648 .l2_freq_tbl = l2_freq_tbl,
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700649 .l2_freq_tbl_size = sizeof(l2_freq_tbl),
650 .bus_scale = &bus_scale_data,
Matt Wagantall519e94f2012-09-17 17:51:06 -0700651 .pte_efuse_phys = 0x007000C0,
Matt Wagantallb7c231b2012-07-24 18:40:17 -0700652 .stby_khz = 384000,
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700653};
654
655static int __init acpuclk_8064_probe(struct platform_device *pdev)
656{
Patrick Daly02db5a82012-08-24 14:22:06 -0700657 if (cpu_is_apq8064ab() ||
658 SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
659 acpuclk_8064_params.hfpll_data->low_vdd_l_max = 37;
660 acpuclk_8064_params.hfpll_data->nom_vdd_l_max = 74;
661 }
662
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700663 return acpuclk_krait_init(&pdev->dev, &acpuclk_8064_params);
664}
665
666static struct platform_driver acpuclk_8064_driver = {
667 .driver = {
668 .name = "acpuclk-8064",
669 .owner = THIS_MODULE,
670 },
671};
672
673static int __init acpuclk_8064_init(void)
674{
675 return platform_driver_probe(&acpuclk_8064_driver,
676 acpuclk_8064_probe);
677}
678device_initcall(acpuclk_8064_init);