blob: c7ae22b551ec9150255a0e0f50fb528069597df3 [file] [log] [blame]
Duy Truonge833aca2013-02-12 13:35:08 -08001/* Copyright (c) 2011-2012, The Linux Foundation. All rights reserved.
Stephen Boyd322a9922011-09-20 01:05:54 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16#include <linux/elf.h>
17#include <linux/delay.h>
18#include <linux/module.h>
19#include <linux/slab.h>
20#include <linux/platform_device.h>
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -080021#include <linux/regulator/consumer.h>
Stephen Boyd86f2e652012-01-11 18:25:44 -080022#include <linux/clk.h>
Stephen Boyd322a9922011-09-20 01:05:54 -070023
24#include <mach/msm_iomap.h>
25
26#include "peripheral-loader.h"
27#include "scm-pas.h"
28
29#define RIVA_PMU_A2XB_CFG 0xB8
30#define RIVA_PMU_A2XB_CFG_EN BIT(0)
31
32#define RIVA_PMU_CFG 0x28
33#define RIVA_PMU_CFG_WARM_BOOT BIT(0)
34#define RIVA_PMU_CFG_IRIS_XO_MODE 0x6
35#define RIVA_PMU_CFG_IRIS_XO_MODE_48 (3 << 1)
36
Stephen Boyd12332572011-12-06 16:00:51 -080037#define RIVA_PMU_OVRD_EN 0x2C
38#define RIVA_PMU_OVRD_EN_CCPU_RESET BIT(0)
39#define RIVA_PMU_OVRD_EN_CCPU_CLK BIT(1)
40
Stephen Boyd322a9922011-09-20 01:05:54 -070041#define RIVA_PMU_OVRD_VAL 0x30
42#define RIVA_PMU_OVRD_VAL_CCPU_RESET BIT(0)
43#define RIVA_PMU_OVRD_VAL_CCPU_CLK BIT(1)
44
45#define RIVA_PMU_CCPU_CTL 0x9C
46#define RIVA_PMU_CCPU_CTL_HIGH_IVT BIT(0)
47#define RIVA_PMU_CCPU_CTL_REMAP_EN BIT(2)
48
49#define RIVA_PMU_CCPU_BOOT_REMAP_ADDR 0xA0
50
51#define RIVA_PLL_MODE (MSM_CLK_CTL_BASE + 0x31A0)
52#define PLL_MODE_OUTCTRL BIT(0)
53#define PLL_MODE_BYPASSNL BIT(1)
54#define PLL_MODE_RESET_N BIT(2)
55#define PLL_MODE_REF_XO_SEL 0x30
56#define PLL_MODE_REF_XO_SEL_CXO (2 << 4)
57#define PLL_MODE_REF_XO_SEL_RF (3 << 4)
58#define RIVA_PLL_L_VAL (MSM_CLK_CTL_BASE + 0x31A4)
59#define RIVA_PLL_M_VAL (MSM_CLK_CTL_BASE + 0x31A8)
60#define RIVA_PLL_N_VAL (MSM_CLK_CTL_BASE + 0x31Ac)
61#define RIVA_PLL_CONFIG (MSM_CLK_CTL_BASE + 0x31B4)
62#define RIVA_PLL_STATUS (MSM_CLK_CTL_BASE + 0x31B8)
Stephen Boyd12332572011-12-06 16:00:51 -080063#define RIVA_RESET (MSM_CLK_CTL_BASE + 0x35E0)
Stephen Boyd322a9922011-09-20 01:05:54 -070064
65#define RIVA_PMU_ROOT_CLK_SEL 0xC8
66#define RIVA_PMU_ROOT_CLK_SEL_3 BIT(2)
67
68#define RIVA_PMU_CLK_ROOT3 0x78
69#define RIVA_PMU_CLK_ROOT3_ENA BIT(0)
70#define RIVA_PMU_CLK_ROOT3_SRC0_DIV 0x3C
71#define RIVA_PMU_CLK_ROOT3_SRC0_DIV_2 (1 << 2)
72#define RIVA_PMU_CLK_ROOT3_SRC0_SEL 0x1C0
73#define RIVA_PMU_CLK_ROOT3_SRC0_SEL_RIVA (1 << 6)
74#define RIVA_PMU_CLK_ROOT3_SRC1_DIV 0x1E00
75#define RIVA_PMU_CLK_ROOT3_SRC1_DIV_2 (1 << 9)
76#define RIVA_PMU_CLK_ROOT3_SRC1_SEL 0xE000
77#define RIVA_PMU_CLK_ROOT3_SRC1_SEL_RIVA (1 << 13)
78
79struct riva_data {
80 void __iomem *base;
81 unsigned long start_addr;
Stephen Boyd86f2e652012-01-11 18:25:44 -080082 struct clk *xo;
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -080083 struct regulator *pll_supply;
Stephen Boyd6d67d252011-09-27 11:50:05 -070084 struct pil_device *pil;
Stephen Boyd322a9922011-09-20 01:05:54 -070085};
86
Stephen Boyd86f4a092012-03-22 10:59:22 -070087static bool cxo_is_needed(struct riva_data *drv)
Matt Wagantall04b7cc72011-12-09 18:52:26 -080088{
Stephen Boyd86f4a092012-03-22 10:59:22 -070089 u32 reg = readl_relaxed(drv->base + RIVA_PMU_CFG);
90 return (reg & RIVA_PMU_CFG_IRIS_XO_MODE)
91 != RIVA_PMU_CFG_IRIS_XO_MODE_48;
92}
93
94static int pil_riva_make_proxy_vote(struct pil_desc *pil)
95{
96 struct riva_data *drv = dev_get_drvdata(pil->dev);
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -080097 int ret;
Matt Wagantall04b7cc72011-12-09 18:52:26 -080098
Stephen Boydd0b993a2012-01-30 11:59:31 -080099 ret = regulator_enable(drv->pll_supply);
100 if (ret) {
Stephen Boyd86f4a092012-03-22 10:59:22 -0700101 dev_err(pil->dev, "failed to enable pll supply\n");
Stephen Boydd0b993a2012-01-30 11:59:31 -0800102 goto err;
103 }
Stephen Boyda74acd62012-04-03 17:41:33 -0700104 ret = clk_prepare_enable(drv->xo);
105 if (ret) {
106 dev_err(pil->dev, "failed to enable xo\n");
107 goto err_clk;
Stephen Boyd86f2e652012-01-11 18:25:44 -0800108 }
Stephen Boydd0b993a2012-01-30 11:59:31 -0800109 return 0;
110err_clk:
111 regulator_disable(drv->pll_supply);
112err:
113 return ret;
Matt Wagantall04b7cc72011-12-09 18:52:26 -0800114}
115
Stephen Boyd86f4a092012-03-22 10:59:22 -0700116static void pil_riva_remove_proxy_vote(struct pil_desc *pil)
Matt Wagantall04b7cc72011-12-09 18:52:26 -0800117{
Stephen Boyd86f4a092012-03-22 10:59:22 -0700118 struct riva_data *drv = dev_get_drvdata(pil->dev);
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800119 regulator_disable(drv->pll_supply);
Stephen Boyda74acd62012-04-03 17:41:33 -0700120 clk_disable_unprepare(drv->xo);
Matt Wagantall04b7cc72011-12-09 18:52:26 -0800121}
122
Stephen Boyd322a9922011-09-20 01:05:54 -0700123static int pil_riva_init_image(struct pil_desc *pil, const u8 *metadata,
124 size_t size)
125{
126 const struct elf32_hdr *ehdr = (struct elf32_hdr *)metadata;
127 struct riva_data *drv = dev_get_drvdata(pil->dev);
128 drv->start_addr = ehdr->e_entry;
129 return 0;
130}
131
132static int pil_riva_reset(struct pil_desc *pil)
133{
134 u32 reg, sel;
Stephen Boyd322a9922011-09-20 01:05:54 -0700135 struct riva_data *drv = dev_get_drvdata(pil->dev);
136 void __iomem *base = drv->base;
137 unsigned long start_addr = drv->start_addr;
Stephen Boyda74acd62012-04-03 17:41:33 -0700138 bool use_cxo = cxo_is_needed(drv);
Stephen Boyd322a9922011-09-20 01:05:54 -0700139
140 /* Enable A2XB bridge */
141 reg = readl_relaxed(base + RIVA_PMU_A2XB_CFG);
142 reg |= RIVA_PMU_A2XB_CFG_EN;
143 writel_relaxed(reg, base + RIVA_PMU_A2XB_CFG);
144
Stephen Boyd322a9922011-09-20 01:05:54 -0700145 /* Program PLL 13 to 960 MHz */
146 reg = readl_relaxed(RIVA_PLL_MODE);
147 reg &= ~(PLL_MODE_BYPASSNL | PLL_MODE_OUTCTRL | PLL_MODE_RESET_N);
148 writel_relaxed(reg, RIVA_PLL_MODE);
149
Stephen Boyda74acd62012-04-03 17:41:33 -0700150 if (use_cxo)
Stephen Boyd322a9922011-09-20 01:05:54 -0700151 writel_relaxed(0x40000C00 | 50, RIVA_PLL_L_VAL);
Matt Wagantall04b7cc72011-12-09 18:52:26 -0800152 else
153 writel_relaxed(0x40000C00 | 40, RIVA_PLL_L_VAL);
Stephen Boyd322a9922011-09-20 01:05:54 -0700154 writel_relaxed(0, RIVA_PLL_M_VAL);
155 writel_relaxed(1, RIVA_PLL_N_VAL);
156 writel_relaxed(0x01495227, RIVA_PLL_CONFIG);
157
158 reg = readl_relaxed(RIVA_PLL_MODE);
159 reg &= ~(PLL_MODE_REF_XO_SEL);
Stephen Boyda74acd62012-04-03 17:41:33 -0700160 reg |= use_cxo ? PLL_MODE_REF_XO_SEL_CXO : PLL_MODE_REF_XO_SEL_RF;
Stephen Boyd322a9922011-09-20 01:05:54 -0700161 writel_relaxed(reg, RIVA_PLL_MODE);
162
163 /* Enable PLL 13 */
164 reg |= PLL_MODE_BYPASSNL;
165 writel_relaxed(reg, RIVA_PLL_MODE);
166
167 /*
168 * H/W requires a 5us delay between disabling the bypass and
169 * de-asserting the reset. Delay 10us just to be safe.
170 */
171 mb();
172 usleep_range(10, 20);
173
174 reg |= PLL_MODE_RESET_N;
175 writel_relaxed(reg, RIVA_PLL_MODE);
176 reg |= PLL_MODE_OUTCTRL;
177 writel_relaxed(reg, RIVA_PLL_MODE);
178
179 /* Wait for PLL to settle */
180 mb();
181 usleep_range(50, 100);
182
183 /* Configure cCPU for 240 MHz */
184 sel = readl_relaxed(base + RIVA_PMU_ROOT_CLK_SEL);
185 reg = readl_relaxed(base + RIVA_PMU_CLK_ROOT3);
186 if (sel & RIVA_PMU_ROOT_CLK_SEL_3) {
187 reg &= ~(RIVA_PMU_CLK_ROOT3_SRC0_SEL |
188 RIVA_PMU_CLK_ROOT3_SRC0_DIV);
189 reg |= RIVA_PMU_CLK_ROOT3_SRC0_SEL_RIVA |
190 RIVA_PMU_CLK_ROOT3_SRC0_DIV_2;
191 } else {
192 reg &= ~(RIVA_PMU_CLK_ROOT3_SRC1_SEL |
193 RIVA_PMU_CLK_ROOT3_SRC1_DIV);
194 reg |= RIVA_PMU_CLK_ROOT3_SRC1_SEL_RIVA |
195 RIVA_PMU_CLK_ROOT3_SRC1_DIV_2;
196 }
197 writel_relaxed(reg, base + RIVA_PMU_CLK_ROOT3);
198 reg |= RIVA_PMU_CLK_ROOT3_ENA;
199 writel_relaxed(reg, base + RIVA_PMU_CLK_ROOT3);
200 reg = readl_relaxed(base + RIVA_PMU_ROOT_CLK_SEL);
201 reg ^= RIVA_PMU_ROOT_CLK_SEL_3;
202 writel_relaxed(reg, base + RIVA_PMU_ROOT_CLK_SEL);
203
204 /* Use the high vector table */
205 reg = readl_relaxed(base + RIVA_PMU_CCPU_CTL);
206 reg |= RIVA_PMU_CCPU_CTL_HIGH_IVT | RIVA_PMU_CCPU_CTL_REMAP_EN;
207 writel_relaxed(reg, base + RIVA_PMU_CCPU_CTL);
208
209 /* Set base memory address */
210 writel_relaxed(start_addr >> 16, base + RIVA_PMU_CCPU_BOOT_REMAP_ADDR);
211
212 /* Clear warmboot bit indicating this is a cold boot */
213 reg = readl_relaxed(base + RIVA_PMU_CFG);
214 reg &= ~(RIVA_PMU_CFG_WARM_BOOT);
215 writel_relaxed(reg, base + RIVA_PMU_CFG);
216
217 /* Enable the cCPU clock */
218 reg = readl_relaxed(base + RIVA_PMU_OVRD_VAL);
219 reg |= RIVA_PMU_OVRD_VAL_CCPU_CLK;
220 writel_relaxed(reg, base + RIVA_PMU_OVRD_VAL);
221
222 /* Take cCPU out of reset */
223 reg |= RIVA_PMU_OVRD_VAL_CCPU_RESET;
224 writel_relaxed(reg, base + RIVA_PMU_OVRD_VAL);
225
226 return 0;
227}
228
229static int pil_riva_shutdown(struct pil_desc *pil)
230{
Stephen Boyd12332572011-12-06 16:00:51 -0800231 /* Assert reset to Riva */
232 writel_relaxed(1, RIVA_RESET);
233 mb();
234 usleep_range(1000, 2000);
235
236 /* Deassert reset to Riva */
237 writel_relaxed(0, RIVA_RESET);
238 mb();
Stephen Boyd322a9922011-09-20 01:05:54 -0700239
240 return 0;
241}
242
243static struct pil_reset_ops pil_riva_ops = {
244 .init_image = pil_riva_init_image,
Stephen Boyd322a9922011-09-20 01:05:54 -0700245 .auth_and_reset = pil_riva_reset,
246 .shutdown = pil_riva_shutdown,
Stephen Boyd86f4a092012-03-22 10:59:22 -0700247 .proxy_vote = pil_riva_make_proxy_vote,
248 .proxy_unvote = pil_riva_remove_proxy_vote,
Stephen Boyd322a9922011-09-20 01:05:54 -0700249};
250
251static int pil_riva_init_image_trusted(struct pil_desc *pil,
252 const u8 *metadata, size_t size)
253{
Tianyi Gouca0aaac2012-07-27 14:13:29 -0700254 return pas_init_image(PAS_WCNSS, metadata, size);
Stephen Boyd322a9922011-09-20 01:05:54 -0700255}
256
257static int pil_riva_reset_trusted(struct pil_desc *pil)
258{
Tianyi Gouca0aaac2012-07-27 14:13:29 -0700259 return pas_auth_and_reset(PAS_WCNSS);
Stephen Boyd322a9922011-09-20 01:05:54 -0700260}
261
262static int pil_riva_shutdown_trusted(struct pil_desc *pil)
263{
Tianyi Gouca0aaac2012-07-27 14:13:29 -0700264 return pas_shutdown(PAS_WCNSS);
Stephen Boyd322a9922011-09-20 01:05:54 -0700265}
266
267static struct pil_reset_ops pil_riva_ops_trusted = {
268 .init_image = pil_riva_init_image_trusted,
Stephen Boyd322a9922011-09-20 01:05:54 -0700269 .auth_and_reset = pil_riva_reset_trusted,
270 .shutdown = pil_riva_shutdown_trusted,
Stephen Boyd86f4a092012-03-22 10:59:22 -0700271 .proxy_vote = pil_riva_make_proxy_vote,
272 .proxy_unvote = pil_riva_remove_proxy_vote,
Stephen Boyd322a9922011-09-20 01:05:54 -0700273};
274
275static int __devinit pil_riva_probe(struct platform_device *pdev)
276{
277 struct riva_data *drv;
278 struct resource *res;
279 struct pil_desc *desc;
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800280 int ret;
Stephen Boyd322a9922011-09-20 01:05:54 -0700281
282 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
283 if (!res)
284 return -EINVAL;
285
286 drv = devm_kzalloc(&pdev->dev, sizeof(*drv), GFP_KERNEL);
287 if (!drv)
288 return -ENOMEM;
289 platform_set_drvdata(pdev, drv);
290
291 drv->base = devm_ioremap(&pdev->dev, res->start, resource_size(res));
292 if (!drv->base)
293 return -ENOMEM;
294
295 desc = devm_kzalloc(&pdev->dev, sizeof(*desc), GFP_KERNEL);
296 if (!desc)
297 return -ENOMEM;
298
Stephen Boyd83e5eae2012-03-23 15:04:46 -0700299 drv->pll_supply = devm_regulator_get(&pdev->dev, "pll_vdd");
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800300 if (IS_ERR(drv->pll_supply)) {
301 dev_err(&pdev->dev, "failed to get pll supply\n");
302 return PTR_ERR(drv->pll_supply);
303 }
Matt Wagantall52dd0622012-02-02 18:26:16 -0800304 if (regulator_count_voltages(drv->pll_supply) > 0) {
305 ret = regulator_set_voltage(drv->pll_supply, 1800000, 1800000);
306 if (ret) {
307 dev_err(&pdev->dev,
308 "failed to set pll supply voltage\n");
Stephen Boyd93528ea2012-03-23 15:23:10 -0700309 return ret;
Matt Wagantall52dd0622012-02-02 18:26:16 -0800310 }
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800311
Matt Wagantall52dd0622012-02-02 18:26:16 -0800312 ret = regulator_set_optimum_mode(drv->pll_supply, 100000);
313 if (ret < 0) {
314 dev_err(&pdev->dev,
315 "failed to set pll supply optimum mode\n");
Stephen Boyd93528ea2012-03-23 15:23:10 -0700316 return ret;
Matt Wagantall52dd0622012-02-02 18:26:16 -0800317 }
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800318 }
319
Stephen Boyd322a9922011-09-20 01:05:54 -0700320 desc->name = "wcnss";
321 desc->dev = &pdev->dev;
Stephen Boyd6d67d252011-09-27 11:50:05 -0700322 desc->owner = THIS_MODULE;
Stephen Boyd86f4a092012-03-22 10:59:22 -0700323 desc->proxy_timeout = 10000;
Stephen Boyd322a9922011-09-20 01:05:54 -0700324
Tianyi Gouca0aaac2012-07-27 14:13:29 -0700325 if (pas_supported(PAS_WCNSS) > 0) {
Stephen Boyd322a9922011-09-20 01:05:54 -0700326 desc->ops = &pil_riva_ops_trusted;
327 dev_info(&pdev->dev, "using secure boot\n");
328 } else {
329 desc->ops = &pil_riva_ops;
330 dev_info(&pdev->dev, "using non-secure boot\n");
331 }
Matt Wagantall04b7cc72011-12-09 18:52:26 -0800332
Stephen Boyd93528ea2012-03-23 15:23:10 -0700333 drv->xo = devm_clk_get(&pdev->dev, "cxo");
334 if (IS_ERR(drv->xo))
335 return PTR_ERR(drv->xo);
Matt Wagantall04b7cc72011-12-09 18:52:26 -0800336
Stephen Boyd6d67d252011-09-27 11:50:05 -0700337 drv->pil = msm_pil_register(desc);
Stephen Boyd93528ea2012-03-23 15:23:10 -0700338 if (IS_ERR(drv->pil))
339 return PTR_ERR(drv->pil);
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800340 return 0;
Stephen Boyd322a9922011-09-20 01:05:54 -0700341}
342
343static int __devexit pil_riva_remove(struct platform_device *pdev)
344{
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800345 struct riva_data *drv = platform_get_drvdata(pdev);
Stephen Boyd6d67d252011-09-27 11:50:05 -0700346 msm_pil_unregister(drv->pil);
Stephen Boyd322a9922011-09-20 01:05:54 -0700347 return 0;
348}
349
350static struct platform_driver pil_riva_driver = {
351 .probe = pil_riva_probe,
352 .remove = __devexit_p(pil_riva_remove),
353 .driver = {
354 .name = "pil_riva",
355 .owner = THIS_MODULE,
356 },
357};
358
359static int __init pil_riva_init(void)
360{
361 return platform_driver_register(&pil_riva_driver);
362}
363module_init(pil_riva_init);
364
365static void __exit pil_riva_exit(void)
366{
367 platform_driver_unregister(&pil_riva_driver);
368}
369module_exit(pil_riva_exit);
370
371MODULE_DESCRIPTION("Support for booting RIVA (WCNSS) processors");
372MODULE_LICENSE("GPL v2");