blob: c55aa079ded3938dba2f04cfe608ae35ac8f6d7a [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedelbf3118c2009-11-20 13:39:19 +01002 * Copyright (C) 2007-2009 Advanced Micro Devices, Inc.
Joerg Roedelb6c02712008-06-26 21:27:53 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/gfp.h>
22#include <linux/bitops.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010023#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090025#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010027#include <linux/iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090029#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010030#include <asm/gart.h>
Joerg Roedel6a9401a2009-11-20 13:22:21 +010031#include <asm/amd_iommu_proto.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020032#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020033#include <asm/amd_iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020034
35#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
36
Joerg Roedel136f78a2008-07-11 17:14:27 +020037#define EXIT_LOOP_COUNT 10000000
38
Joerg Roedelb6c02712008-06-26 21:27:53 +020039static DEFINE_RWLOCK(amd_iommu_devtable_lock);
40
Joerg Roedelbd60b732008-09-11 10:24:48 +020041/* A list of preallocated protection domains */
42static LIST_HEAD(iommu_pd_list);
43static DEFINE_SPINLOCK(iommu_pd_list_lock);
44
Joerg Roedel0feae532009-08-26 15:26:30 +020045/*
46 * Domain for untranslated devices - only allocated
47 * if iommu=pt passed on kernel cmd line.
48 */
49static struct protection_domain *pt_domain;
50
Joerg Roedel26961ef2008-12-03 17:00:17 +010051static struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010052
Joerg Roedel431b2a22008-07-11 17:14:22 +020053/*
54 * general struct to manage commands send to an IOMMU
55 */
Joerg Roedeld6449532008-07-11 17:14:28 +020056struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020057 u32 data[4];
58};
59
Joerg Roedelbd0e5212008-06-26 21:27:56 +020060static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
61 struct unity_map_entry *e);
Joerg Roedele275a2a2008-12-10 18:27:25 +010062static struct dma_ops_domain *find_protection_domain(u16 devid);
Joerg Roedel8bc3e122009-09-02 16:48:40 +020063static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +020064 unsigned long address, int end_lvl,
65 u64 **pte_page, gfp_t gfp);
Joerg Roedel00cd1222009-05-19 09:52:40 +020066static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
67 unsigned long start_page,
68 unsigned int pages);
Joerg Roedela345b232009-09-03 15:01:43 +020069static void reset_iommu_command_buffer(struct amd_iommu *iommu);
Joerg Roedel9355a082009-09-02 14:24:08 +020070static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +020071 unsigned long address, int map_size);
Joerg Roedel04bfdd82009-09-02 16:00:23 +020072static void update_domain(struct protection_domain *domain);
Chris Wrightc1eee672009-05-21 00:56:58 -070073
Joerg Roedel7f265082008-12-12 13:50:21 +010074#ifdef CONFIG_AMD_IOMMU_STATS
75
76/*
77 * Initialization code for statistics collection
78 */
79
Joerg Roedelda49f6d2008-12-12 14:59:58 +010080DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +010081DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +010082DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +010083DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +010084DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +010085DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +010086DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +010087DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +010088DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +010089DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +010090DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +010091DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedelda49f6d2008-12-12 14:59:58 +010092
Joerg Roedel7f265082008-12-12 13:50:21 +010093static struct dentry *stats_dir;
94static struct dentry *de_isolate;
95static struct dentry *de_fflush;
96
97static void amd_iommu_stats_add(struct __iommu_counter *cnt)
98{
99 if (stats_dir == NULL)
100 return;
101
102 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
103 &cnt->value);
104}
105
106static void amd_iommu_stats_init(void)
107{
108 stats_dir = debugfs_create_dir("amd-iommu", NULL);
109 if (stats_dir == NULL)
110 return;
111
112 de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
113 (u32 *)&amd_iommu_isolate);
114
115 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
116 (u32 *)&amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100117
118 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100119 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100120 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +0100121 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100122 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100123 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100124 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100125 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100126 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100127 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100128 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100129 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100130}
131
132#endif
133
Joerg Roedel431b2a22008-07-11 17:14:22 +0200134/* returns !0 if the IOMMU is caching non-present entries in its TLB */
Joerg Roedel4da70b92008-06-26 21:28:01 +0200135static int iommu_has_npcache(struct amd_iommu *iommu)
136{
Joerg Roedelae9b9402008-10-30 17:43:57 +0100137 return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
Joerg Roedel4da70b92008-06-26 21:28:01 +0200138}
139
Joerg Roedel431b2a22008-07-11 17:14:22 +0200140/****************************************************************************
141 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200142 * Interrupt handling functions
143 *
144 ****************************************************************************/
145
Joerg Roedele3e59872009-09-03 14:02:10 +0200146static void dump_dte_entry(u16 devid)
147{
148 int i;
149
150 for (i = 0; i < 8; ++i)
151 pr_err("AMD-Vi: DTE[%d]: %08x\n", i,
152 amd_iommu_dev_table[devid].data[i]);
153}
154
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200155static void dump_command(unsigned long phys_addr)
156{
157 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
158 int i;
159
160 for (i = 0; i < 4; ++i)
161 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
162}
163
Joerg Roedela345b232009-09-03 15:01:43 +0200164static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200165{
166 u32 *event = __evt;
167 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
168 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
169 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
170 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
171 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
172
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200173 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200174
175 switch (type) {
176 case EVENT_TYPE_ILL_DEV:
177 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
178 "address=0x%016llx flags=0x%04x]\n",
179 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
180 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200181 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200182 break;
183 case EVENT_TYPE_IO_FAULT:
184 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
185 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
186 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
187 domid, address, flags);
188 break;
189 case EVENT_TYPE_DEV_TAB_ERR:
190 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
191 "address=0x%016llx flags=0x%04x]\n",
192 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
193 address, flags);
194 break;
195 case EVENT_TYPE_PAGE_TAB_ERR:
196 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
197 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
198 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
199 domid, address, flags);
200 break;
201 case EVENT_TYPE_ILL_CMD:
202 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedela345b232009-09-03 15:01:43 +0200203 reset_iommu_command_buffer(iommu);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200204 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200205 break;
206 case EVENT_TYPE_CMD_HARD_ERR:
207 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
208 "flags=0x%04x]\n", address, flags);
209 break;
210 case EVENT_TYPE_IOTLB_INV_TO:
211 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
212 "address=0x%016llx]\n",
213 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
214 address);
215 break;
216 case EVENT_TYPE_INV_DEV_REQ:
217 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
218 "address=0x%016llx flags=0x%04x]\n",
219 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
220 address, flags);
221 break;
222 default:
223 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
224 }
225}
226
227static void iommu_poll_events(struct amd_iommu *iommu)
228{
229 u32 head, tail;
230 unsigned long flags;
231
232 spin_lock_irqsave(&iommu->lock, flags);
233
234 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
235 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
236
237 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200238 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200239 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
240 }
241
242 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
243
244 spin_unlock_irqrestore(&iommu->lock, flags);
245}
246
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200247irqreturn_t amd_iommu_int_handler(int irq, void *data)
248{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200249 struct amd_iommu *iommu;
250
Joerg Roedel3bd22172009-05-04 15:06:20 +0200251 for_each_iommu(iommu)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200252 iommu_poll_events(iommu);
253
254 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200255}
256
257/****************************************************************************
258 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200259 * IOMMU command queuing functions
260 *
261 ****************************************************************************/
262
263/*
264 * Writes the command to the IOMMUs command buffer and informs the
265 * hardware about the new command. Must be called with iommu->lock held.
266 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200267static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200268{
269 u32 tail, head;
270 u8 *target;
271
272 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Jiri Kosina8a7c5ef2008-08-19 02:13:55 +0200273 target = iommu->cmd_buf + tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200274 memcpy_toio(target, cmd, sizeof(*cmd));
275 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
276 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
277 if (tail == head)
278 return -ENOMEM;
279 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
280
281 return 0;
282}
283
Joerg Roedel431b2a22008-07-11 17:14:22 +0200284/*
285 * General queuing function for commands. Takes iommu->lock and calls
286 * __iommu_queue_command().
287 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200288static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200289{
290 unsigned long flags;
291 int ret;
292
293 spin_lock_irqsave(&iommu->lock, flags);
294 ret = __iommu_queue_command(iommu, cmd);
Joerg Roedel09ee17e2008-12-03 12:19:27 +0100295 if (!ret)
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100296 iommu->need_sync = true;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200297 spin_unlock_irqrestore(&iommu->lock, flags);
298
299 return ret;
300}
301
Joerg Roedel431b2a22008-07-11 17:14:22 +0200302/*
Joerg Roedel8d201962008-12-02 20:34:41 +0100303 * This function waits until an IOMMU has completed a completion
304 * wait command
Joerg Roedel431b2a22008-07-11 17:14:22 +0200305 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100306static void __iommu_wait_for_completion(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200307{
Joerg Roedel8d201962008-12-02 20:34:41 +0100308 int ready = 0;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200309 unsigned status = 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100310 unsigned long i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200311
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100312 INC_STATS_COUNTER(compl_wait);
313
Joerg Roedel136f78a2008-07-11 17:14:27 +0200314 while (!ready && (i < EXIT_LOOP_COUNT)) {
315 ++i;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200316 /* wait for the bit to become one */
317 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
318 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200319 }
320
Joerg Roedel519c31b2008-08-14 19:55:15 +0200321 /* set bit back to zero */
322 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
323 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
324
Joerg Roedel6a1eddd2009-09-03 15:15:10 +0200325 if (unlikely(i == EXIT_LOOP_COUNT)) {
326 spin_unlock(&iommu->lock);
327 reset_iommu_command_buffer(iommu);
328 spin_lock(&iommu->lock);
329 }
Joerg Roedel8d201962008-12-02 20:34:41 +0100330}
331
332/*
333 * This function queues a completion wait command into the command
334 * buffer of an IOMMU
335 */
336static int __iommu_completion_wait(struct amd_iommu *iommu)
337{
338 struct iommu_cmd cmd;
339
340 memset(&cmd, 0, sizeof(cmd));
341 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
342 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
343
344 return __iommu_queue_command(iommu, &cmd);
345}
346
347/*
348 * This function is called whenever we need to ensure that the IOMMU has
349 * completed execution of all commands we sent. It sends a
350 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
351 * us about that by writing a value to a physical address we pass with
352 * the command.
353 */
354static int iommu_completion_wait(struct amd_iommu *iommu)
355{
356 int ret = 0;
357 unsigned long flags;
358
359 spin_lock_irqsave(&iommu->lock, flags);
360
361 if (!iommu->need_sync)
362 goto out;
363
364 ret = __iommu_completion_wait(iommu);
365
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100366 iommu->need_sync = false;
Joerg Roedel8d201962008-12-02 20:34:41 +0100367
368 if (ret)
369 goto out;
370
371 __iommu_wait_for_completion(iommu);
Joerg Roedel84df8172008-12-17 16:36:44 +0100372
Joerg Roedel7e4f88d2008-09-17 14:19:15 +0200373out:
374 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200375
376 return 0;
377}
378
Joerg Roedel0518a3a2009-11-20 16:00:05 +0100379static void iommu_flush_complete(struct protection_domain *domain)
380{
381 int i;
382
383 for (i = 0; i < amd_iommus_present; ++i) {
384 if (!domain->dev_iommu[i])
385 continue;
386
387 /*
388 * Devices of this domain are behind this IOMMU
389 * We need to wait for completion of all commands.
390 */
391 iommu_completion_wait(amd_iommus[i]);
392 }
393}
394
Joerg Roedel431b2a22008-07-11 17:14:22 +0200395/*
396 * Command send function for invalidating a device table entry
397 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200398static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
399{
Joerg Roedeld6449532008-07-11 17:14:28 +0200400 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200401 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200402
403 BUG_ON(iommu == NULL);
404
405 memset(&cmd, 0, sizeof(cmd));
406 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
407 cmd.data[0] = devid;
408
Joerg Roedelee2fa742008-09-17 13:47:25 +0200409 ret = iommu_queue_command(iommu, &cmd);
410
Joerg Roedelee2fa742008-09-17 13:47:25 +0200411 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200412}
413
Joerg Roedel237b6f32008-12-02 20:54:37 +0100414static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
415 u16 domid, int pde, int s)
416{
417 memset(cmd, 0, sizeof(*cmd));
418 address &= PAGE_MASK;
419 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
420 cmd->data[1] |= domid;
421 cmd->data[2] = lower_32_bits(address);
422 cmd->data[3] = upper_32_bits(address);
423 if (s) /* size bit - we flush more than one 4kb page */
424 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
425 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
426 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
427}
428
Joerg Roedel431b2a22008-07-11 17:14:22 +0200429/*
430 * Generic command send function for invalidaing TLB entries
431 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200432static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
433 u64 address, u16 domid, int pde, int s)
434{
Joerg Roedeld6449532008-07-11 17:14:28 +0200435 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200436 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200437
Joerg Roedel237b6f32008-12-02 20:54:37 +0100438 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200439
Joerg Roedelee2fa742008-09-17 13:47:25 +0200440 ret = iommu_queue_command(iommu, &cmd);
441
Joerg Roedelee2fa742008-09-17 13:47:25 +0200442 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200443}
444
Joerg Roedel431b2a22008-07-11 17:14:22 +0200445/*
446 * TLB invalidation function which is called from the mapping functions.
447 * It invalidates a single PTE if the range to flush is within a single
448 * page. Otherwise it flushes the whole TLB of the IOMMU.
449 */
Joerg Roedel6de8ad92009-11-23 18:30:32 +0100450static void __iommu_flush_pages(struct protection_domain *domain,
451 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200452{
Joerg Roedel6de8ad92009-11-23 18:30:32 +0100453 int s = 0, i;
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100454 unsigned long pages = iommu_num_pages(address, size, PAGE_SIZE);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200455
456 address &= PAGE_MASK;
457
Joerg Roedel999ba412008-07-03 19:35:08 +0200458 if (pages > 1) {
459 /*
460 * If we have to flush more than one page, flush all
461 * TLB entries for this domain
462 */
463 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
464 s = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200465 }
466
Joerg Roedel999ba412008-07-03 19:35:08 +0200467
Joerg Roedel6de8ad92009-11-23 18:30:32 +0100468 for (i = 0; i < amd_iommus_present; ++i) {
469 if (!domain->dev_iommu[i])
470 continue;
471
472 /*
473 * Devices of this domain are behind this IOMMU
474 * We need a TLB flush
475 */
476 iommu_queue_inv_iommu_pages(amd_iommus[i], address,
477 domain->id, pde, s);
478 }
479
480 return;
481}
482
483static void iommu_flush_pages(struct protection_domain *domain,
484 u64 address, size_t size)
485{
486 __iommu_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200487}
Joerg Roedelb6c02712008-06-26 21:27:53 +0200488
Joerg Roedel1c655772008-09-04 18:40:05 +0200489/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100490static void iommu_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +0200491{
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100492 __iommu_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +0200493}
494
Chris Wright42a49f92009-06-15 15:42:00 +0200495/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100496static void iommu_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +0200497{
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100498 __iommu_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
Chris Wright42a49f92009-06-15 15:42:00 +0200499}
500
Joerg Roedel43f49602008-12-02 21:01:12 +0100501/*
Joerg Roedele394d722009-09-03 15:28:33 +0200502 * This function flushes one domain on one IOMMU
Joerg Roedel43f49602008-12-02 21:01:12 +0100503 */
Joerg Roedele394d722009-09-03 15:28:33 +0200504static void flush_domain_on_iommu(struct amd_iommu *iommu, u16 domid)
Joerg Roedel43f49602008-12-02 21:01:12 +0100505{
Joerg Roedel43f49602008-12-02 21:01:12 +0100506 struct iommu_cmd cmd;
Joerg Roedele394d722009-09-03 15:28:33 +0200507 unsigned long flags;
Joerg Roedel18811f52008-12-12 15:48:28 +0100508
Joerg Roedel43f49602008-12-02 21:01:12 +0100509 __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
510 domid, 1, 1);
511
Joerg Roedele394d722009-09-03 15:28:33 +0200512 spin_lock_irqsave(&iommu->lock, flags);
513 __iommu_queue_command(iommu, &cmd);
514 __iommu_completion_wait(iommu);
515 __iommu_wait_for_completion(iommu);
516 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel43f49602008-12-02 21:01:12 +0100517}
Joerg Roedel43f49602008-12-02 21:01:12 +0100518
Joerg Roedele394d722009-09-03 15:28:33 +0200519static void flush_all_domains_on_iommu(struct amd_iommu *iommu)
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200520{
521 int i;
522
523 for (i = 1; i < MAX_DOMAIN_ID; ++i) {
524 if (!test_bit(i, amd_iommu_pd_alloc_bitmap))
525 continue;
Joerg Roedele394d722009-09-03 15:28:33 +0200526 flush_domain_on_iommu(iommu, i);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200527 }
Joerg Roedele394d722009-09-03 15:28:33 +0200528
529}
530
531/*
532 * This function is used to flush the IO/TLB for a given protection domain
533 * on every IOMMU in the system
534 */
535static void iommu_flush_domain(u16 domid)
536{
537 struct amd_iommu *iommu;
538
539 INC_STATS_COUNTER(domain_flush_all);
540
541 for_each_iommu(iommu)
542 flush_domain_on_iommu(iommu, domid);
543}
544
545void amd_iommu_flush_all_domains(void)
546{
547 struct amd_iommu *iommu;
548
549 for_each_iommu(iommu)
550 flush_all_domains_on_iommu(iommu);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200551}
552
Joerg Roedeld586d782009-09-03 15:39:23 +0200553static void flush_all_devices_for_iommu(struct amd_iommu *iommu)
554{
555 int i;
556
557 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
558 if (iommu != amd_iommu_rlookup_table[i])
559 continue;
560
561 iommu_queue_inv_dev_entry(iommu, i);
562 iommu_completion_wait(iommu);
Joerg Roedel431b2a22008-07-11 17:14:22 +0200563 }
564}
565
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200566static void flush_devices_by_domain(struct protection_domain *domain)
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200567{
568 struct amd_iommu *iommu;
569 int i;
570
571 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200572 if ((domain == NULL && amd_iommu_pd_table[i] == NULL) ||
573 (amd_iommu_pd_table[i] != domain))
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200574 continue;
575
576 iommu = amd_iommu_rlookup_table[i];
577 if (!iommu)
578 continue;
579
580 iommu_queue_inv_dev_entry(iommu, i);
581 iommu_completion_wait(iommu);
582 }
583}
584
Joerg Roedela345b232009-09-03 15:01:43 +0200585static void reset_iommu_command_buffer(struct amd_iommu *iommu)
586{
587 pr_err("AMD-Vi: Resetting IOMMU command buffer\n");
588
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200589 if (iommu->reset_in_progress)
590 panic("AMD-Vi: ILLEGAL_COMMAND_ERROR while resetting command buffer\n");
591
592 iommu->reset_in_progress = true;
593
Joerg Roedela345b232009-09-03 15:01:43 +0200594 amd_iommu_reset_cmd_buffer(iommu);
595 flush_all_devices_for_iommu(iommu);
596 flush_all_domains_on_iommu(iommu);
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200597
598 iommu->reset_in_progress = false;
Joerg Roedela345b232009-09-03 15:01:43 +0200599}
600
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200601void amd_iommu_flush_all_devices(void)
602{
603 flush_devices_by_domain(NULL);
604}
605
Joerg Roedel431b2a22008-07-11 17:14:22 +0200606/****************************************************************************
607 *
608 * The functions below are used the create the page table mappings for
609 * unity mapped regions.
610 *
611 ****************************************************************************/
612
613/*
614 * Generic mapping functions. It maps a physical address into a DMA
615 * address space. It allocates the page table pages if necessary.
616 * In the future it can be extended to a generic mapping function
617 * supporting all features of AMD IOMMU page tables like level skipping
618 * and full 64 bit address spaces.
619 */
Joerg Roedel38e817f2008-12-02 17:27:52 +0100620static int iommu_map_page(struct protection_domain *dom,
621 unsigned long bus_addr,
622 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200623 int prot,
624 int map_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200625{
Joerg Roedel8bda3092009-05-12 12:02:46 +0200626 u64 __pte, *pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200627
628 bus_addr = PAGE_ALIGN(bus_addr);
Joerg Roedelbb9d4ff2008-12-04 15:59:48 +0100629 phys_addr = PAGE_ALIGN(phys_addr);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200630
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200631 BUG_ON(!PM_ALIGNED(map_size, bus_addr));
632 BUG_ON(!PM_ALIGNED(map_size, phys_addr));
633
Joerg Roedelbad1cac2009-09-02 16:52:23 +0200634 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200635 return -EINVAL;
636
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200637 pte = alloc_pte(dom, bus_addr, map_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200638
639 if (IOMMU_PTE_PRESENT(*pte))
640 return -EBUSY;
641
642 __pte = phys_addr | IOMMU_PTE_P;
643 if (prot & IOMMU_PROT_IR)
644 __pte |= IOMMU_PTE_IR;
645 if (prot & IOMMU_PROT_IW)
646 __pte |= IOMMU_PTE_IW;
647
648 *pte = __pte;
649
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200650 update_domain(dom);
651
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200652 return 0;
653}
654
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100655static void iommu_unmap_page(struct protection_domain *dom,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200656 unsigned long bus_addr, int map_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100657{
Joerg Roedela6b256b2009-09-03 12:21:31 +0200658 u64 *pte = fetch_pte(dom, bus_addr, map_size);
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100659
Joerg Roedel38a76ee2009-09-02 17:02:47 +0200660 if (pte)
661 *pte = 0;
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100662}
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100663
Joerg Roedel431b2a22008-07-11 17:14:22 +0200664/*
665 * This function checks if a specific unity mapping entry is needed for
666 * this specific IOMMU.
667 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200668static int iommu_for_unity_map(struct amd_iommu *iommu,
669 struct unity_map_entry *entry)
670{
671 u16 bdf, i;
672
673 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
674 bdf = amd_iommu_alias_table[i];
675 if (amd_iommu_rlookup_table[bdf] == iommu)
676 return 1;
677 }
678
679 return 0;
680}
681
Joerg Roedel431b2a22008-07-11 17:14:22 +0200682/*
683 * Init the unity mappings for a specific IOMMU in the system
684 *
685 * Basically iterates over all unity mapping entries and applies them to
686 * the default domain DMA of that IOMMU if necessary.
687 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200688static int iommu_init_unity_mappings(struct amd_iommu *iommu)
689{
690 struct unity_map_entry *entry;
691 int ret;
692
693 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
694 if (!iommu_for_unity_map(iommu, entry))
695 continue;
696 ret = dma_ops_unity_map(iommu->default_dom, entry);
697 if (ret)
698 return ret;
699 }
700
701 return 0;
702}
703
Joerg Roedel431b2a22008-07-11 17:14:22 +0200704/*
705 * This function actually applies the mapping to the page table of the
706 * dma_ops domain.
707 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200708static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
709 struct unity_map_entry *e)
710{
711 u64 addr;
712 int ret;
713
714 for (addr = e->address_start; addr < e->address_end;
715 addr += PAGE_SIZE) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200716 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
717 PM_MAP_4k);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200718 if (ret)
719 return ret;
720 /*
721 * if unity mapping is in aperture range mark the page
722 * as allocated in the aperture
723 */
724 if (addr < dma_dom->aperture_size)
Joerg Roedelc3239562009-05-12 10:56:44 +0200725 __set_bit(addr >> PAGE_SHIFT,
Joerg Roedel384de722009-05-15 12:30:05 +0200726 dma_dom->aperture[0]->bitmap);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200727 }
728
729 return 0;
730}
731
Joerg Roedel431b2a22008-07-11 17:14:22 +0200732/*
733 * Inits the unity mappings required for a specific device
734 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200735static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
736 u16 devid)
737{
738 struct unity_map_entry *e;
739 int ret;
740
741 list_for_each_entry(e, &amd_iommu_unity_map, list) {
742 if (!(devid >= e->devid_start && devid <= e->devid_end))
743 continue;
744 ret = dma_ops_unity_map(dma_dom, e);
745 if (ret)
746 return ret;
747 }
748
749 return 0;
750}
751
Joerg Roedel431b2a22008-07-11 17:14:22 +0200752/****************************************************************************
753 *
754 * The next functions belong to the address allocator for the dma_ops
755 * interface functions. They work like the allocators in the other IOMMU
756 * drivers. Its basically a bitmap which marks the allocated pages in
757 * the aperture. Maybe it could be enhanced in the future to a more
758 * efficient allocator.
759 *
760 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +0200761
Joerg Roedel431b2a22008-07-11 17:14:22 +0200762/*
Joerg Roedel384de722009-05-15 12:30:05 +0200763 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200764 *
765 * called with domain->lock held
766 */
Joerg Roedel384de722009-05-15 12:30:05 +0200767
Joerg Roedel9cabe892009-05-18 16:38:55 +0200768/*
Joerg Roedel00cd1222009-05-19 09:52:40 +0200769 * This function checks if there is a PTE for a given dma address. If
770 * there is one, it returns the pointer to it.
771 */
Joerg Roedel9355a082009-09-02 14:24:08 +0200772static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200773 unsigned long address, int map_size)
Joerg Roedel00cd1222009-05-19 09:52:40 +0200774{
Joerg Roedel9355a082009-09-02 14:24:08 +0200775 int level;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200776 u64 *pte;
777
Joerg Roedel9355a082009-09-02 14:24:08 +0200778 level = domain->mode - 1;
779 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200780
Joerg Roedela6b256b2009-09-03 12:21:31 +0200781 while (level > map_size) {
Joerg Roedel9355a082009-09-02 14:24:08 +0200782 if (!IOMMU_PTE_PRESENT(*pte))
783 return NULL;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200784
Joerg Roedel9355a082009-09-02 14:24:08 +0200785 level -= 1;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200786
Joerg Roedel9355a082009-09-02 14:24:08 +0200787 pte = IOMMU_PTE_PAGE(*pte);
788 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200789
Joerg Roedela6b256b2009-09-03 12:21:31 +0200790 if ((PM_PTE_LEVEL(*pte) == 0) && level != map_size) {
791 pte = NULL;
792 break;
793 }
Joerg Roedel9355a082009-09-02 14:24:08 +0200794 }
Joerg Roedel00cd1222009-05-19 09:52:40 +0200795
796 return pte;
797}
798
799/*
Joerg Roedel9cabe892009-05-18 16:38:55 +0200800 * This function is used to add a new aperture range to an existing
801 * aperture in case of dma_ops domain allocation or address allocation
802 * failure.
803 */
Joerg Roedel00cd1222009-05-19 09:52:40 +0200804static int alloc_new_range(struct amd_iommu *iommu,
805 struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200806 bool populate, gfp_t gfp)
807{
808 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200809 int i;
Joerg Roedel9cabe892009-05-18 16:38:55 +0200810
Joerg Roedelf5e97052009-05-22 12:31:53 +0200811#ifdef CONFIG_IOMMU_STRESS
812 populate = false;
813#endif
814
Joerg Roedel9cabe892009-05-18 16:38:55 +0200815 if (index >= APERTURE_MAX_RANGES)
816 return -ENOMEM;
817
818 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
819 if (!dma_dom->aperture[index])
820 return -ENOMEM;
821
822 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
823 if (!dma_dom->aperture[index]->bitmap)
824 goto out_free;
825
826 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
827
828 if (populate) {
829 unsigned long address = dma_dom->aperture_size;
830 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
831 u64 *pte, *pte_page;
832
833 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200834 pte = alloc_pte(&dma_dom->domain, address, PM_MAP_4k,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200835 &pte_page, gfp);
836 if (!pte)
837 goto out_free;
838
839 dma_dom->aperture[index]->pte_pages[i] = pte_page;
840
841 address += APERTURE_RANGE_SIZE / 64;
842 }
843 }
844
845 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
846
Joerg Roedel00cd1222009-05-19 09:52:40 +0200847 /* Intialize the exclusion range if necessary */
848 if (iommu->exclusion_start &&
849 iommu->exclusion_start >= dma_dom->aperture[index]->offset &&
850 iommu->exclusion_start < dma_dom->aperture_size) {
851 unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
852 int pages = iommu_num_pages(iommu->exclusion_start,
853 iommu->exclusion_length,
854 PAGE_SIZE);
855 dma_ops_reserve_addresses(dma_dom, startpage, pages);
856 }
857
858 /*
859 * Check for areas already mapped as present in the new aperture
860 * range and mark those pages as reserved in the allocator. Such
861 * mappings may already exist as a result of requested unity
862 * mappings for devices.
863 */
864 for (i = dma_dom->aperture[index]->offset;
865 i < dma_dom->aperture_size;
866 i += PAGE_SIZE) {
Joerg Roedela6b256b2009-09-03 12:21:31 +0200867 u64 *pte = fetch_pte(&dma_dom->domain, i, PM_MAP_4k);
Joerg Roedel00cd1222009-05-19 09:52:40 +0200868 if (!pte || !IOMMU_PTE_PRESENT(*pte))
869 continue;
870
871 dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
872 }
873
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200874 update_domain(&dma_dom->domain);
875
Joerg Roedel9cabe892009-05-18 16:38:55 +0200876 return 0;
877
878out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200879 update_domain(&dma_dom->domain);
880
Joerg Roedel9cabe892009-05-18 16:38:55 +0200881 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
882
883 kfree(dma_dom->aperture[index]);
884 dma_dom->aperture[index] = NULL;
885
886 return -ENOMEM;
887}
888
Joerg Roedel384de722009-05-15 12:30:05 +0200889static unsigned long dma_ops_area_alloc(struct device *dev,
890 struct dma_ops_domain *dom,
891 unsigned int pages,
892 unsigned long align_mask,
893 u64 dma_mask,
894 unsigned long start)
895{
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200896 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +0200897 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
898 int i = start >> APERTURE_RANGE_SHIFT;
899 unsigned long boundary_size;
900 unsigned long address = -1;
901 unsigned long limit;
902
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200903 next_bit >>= PAGE_SHIFT;
904
Joerg Roedel384de722009-05-15 12:30:05 +0200905 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
906 PAGE_SIZE) >> PAGE_SHIFT;
907
908 for (;i < max_index; ++i) {
909 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
910
911 if (dom->aperture[i]->offset >= dma_mask)
912 break;
913
914 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
915 dma_mask >> PAGE_SHIFT);
916
917 address = iommu_area_alloc(dom->aperture[i]->bitmap,
918 limit, next_bit, pages, 0,
919 boundary_size, align_mask);
920 if (address != -1) {
921 address = dom->aperture[i]->offset +
922 (address << PAGE_SHIFT);
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200923 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +0200924 break;
925 }
926
927 next_bit = 0;
928 }
929
930 return address;
931}
932
Joerg Roedeld3086442008-06-26 21:27:57 +0200933static unsigned long dma_ops_alloc_addresses(struct device *dev,
934 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200935 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +0200936 unsigned long align_mask,
937 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +0200938{
Joerg Roedeld3086442008-06-26 21:27:57 +0200939 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +0200940
Joerg Roedelfe16f082009-05-22 12:27:53 +0200941#ifdef CONFIG_IOMMU_STRESS
942 dom->next_address = 0;
943 dom->need_flush = true;
944#endif
Joerg Roedeld3086442008-06-26 21:27:57 +0200945
Joerg Roedel384de722009-05-15 12:30:05 +0200946 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200947 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +0200948
Joerg Roedel1c655772008-09-04 18:40:05 +0200949 if (address == -1) {
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200950 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +0200951 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
952 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +0200953 dom->need_flush = true;
954 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200955
Joerg Roedel384de722009-05-15 12:30:05 +0200956 if (unlikely(address == -1))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900957 address = DMA_ERROR_CODE;
Joerg Roedeld3086442008-06-26 21:27:57 +0200958
959 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
960
961 return address;
962}
963
Joerg Roedel431b2a22008-07-11 17:14:22 +0200964/*
965 * The address free function.
966 *
967 * called with domain->lock held
968 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200969static void dma_ops_free_addresses(struct dma_ops_domain *dom,
970 unsigned long address,
971 unsigned int pages)
972{
Joerg Roedel384de722009-05-15 12:30:05 +0200973 unsigned i = address >> APERTURE_RANGE_SHIFT;
974 struct aperture_range *range = dom->aperture[i];
Joerg Roedel80be3082008-11-06 14:59:05 +0100975
Joerg Roedel384de722009-05-15 12:30:05 +0200976 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
977
Joerg Roedel47bccd62009-05-22 12:40:54 +0200978#ifdef CONFIG_IOMMU_STRESS
979 if (i < 4)
980 return;
981#endif
982
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200983 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +0100984 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +0200985
986 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200987
Joerg Roedel384de722009-05-15 12:30:05 +0200988 iommu_area_free(range->bitmap, address, pages);
989
Joerg Roedeld3086442008-06-26 21:27:57 +0200990}
991
Joerg Roedel431b2a22008-07-11 17:14:22 +0200992/****************************************************************************
993 *
994 * The next functions belong to the domain allocation. A domain is
995 * allocated for every IOMMU as the default domain. If device isolation
996 * is enabled, every device get its own domain. The most important thing
997 * about domains is the page table mapping the DMA address space they
998 * contain.
999 *
1000 ****************************************************************************/
1001
Joerg Roedelec487d12008-06-26 21:27:58 +02001002static u16 domain_id_alloc(void)
1003{
1004 unsigned long flags;
1005 int id;
1006
1007 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1008 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1009 BUG_ON(id == 0);
1010 if (id > 0 && id < MAX_DOMAIN_ID)
1011 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1012 else
1013 id = 0;
1014 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1015
1016 return id;
1017}
1018
Joerg Roedela2acfb72008-12-02 18:28:53 +01001019static void domain_id_free(int id)
1020{
1021 unsigned long flags;
1022
1023 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1024 if (id > 0 && id < MAX_DOMAIN_ID)
1025 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1026 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1027}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001028
Joerg Roedel431b2a22008-07-11 17:14:22 +02001029/*
1030 * Used to reserve address ranges in the aperture (e.g. for exclusion
1031 * ranges.
1032 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001033static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1034 unsigned long start_page,
1035 unsigned int pages)
1036{
Joerg Roedel384de722009-05-15 12:30:05 +02001037 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
Joerg Roedelec487d12008-06-26 21:27:58 +02001038
1039 if (start_page + pages > last_page)
1040 pages = last_page - start_page;
1041
Joerg Roedel384de722009-05-15 12:30:05 +02001042 for (i = start_page; i < start_page + pages; ++i) {
1043 int index = i / APERTURE_RANGE_PAGES;
1044 int page = i % APERTURE_RANGE_PAGES;
1045 __set_bit(page, dom->aperture[index]->bitmap);
1046 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001047}
1048
Joerg Roedel86db2e52008-12-02 18:20:21 +01001049static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001050{
1051 int i, j;
1052 u64 *p1, *p2, *p3;
1053
Joerg Roedel86db2e52008-12-02 18:20:21 +01001054 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001055
1056 if (!p1)
1057 return;
1058
1059 for (i = 0; i < 512; ++i) {
1060 if (!IOMMU_PTE_PRESENT(p1[i]))
1061 continue;
1062
1063 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +01001064 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +02001065 if (!IOMMU_PTE_PRESENT(p2[j]))
1066 continue;
1067 p3 = IOMMU_PTE_PAGE(p2[j]);
1068 free_page((unsigned long)p3);
1069 }
1070
1071 free_page((unsigned long)p2);
1072 }
1073
1074 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +01001075
1076 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001077}
1078
Joerg Roedel431b2a22008-07-11 17:14:22 +02001079/*
1080 * Free a domain, only used if something went wrong in the
1081 * allocation path and we need to free an already allocated page table
1082 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001083static void dma_ops_domain_free(struct dma_ops_domain *dom)
1084{
Joerg Roedel384de722009-05-15 12:30:05 +02001085 int i;
1086
Joerg Roedelec487d12008-06-26 21:27:58 +02001087 if (!dom)
1088 return;
1089
Joerg Roedel86db2e52008-12-02 18:20:21 +01001090 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001091
Joerg Roedel384de722009-05-15 12:30:05 +02001092 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1093 if (!dom->aperture[i])
1094 continue;
1095 free_page((unsigned long)dom->aperture[i]->bitmap);
1096 kfree(dom->aperture[i]);
1097 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001098
1099 kfree(dom);
1100}
1101
Joerg Roedel431b2a22008-07-11 17:14:22 +02001102/*
1103 * Allocates a new protection domain usable for the dma_ops functions.
1104 * It also intializes the page table and the address allocator data
1105 * structures required for the dma_ops interface
1106 */
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001107static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu)
Joerg Roedelec487d12008-06-26 21:27:58 +02001108{
1109 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001110
1111 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1112 if (!dma_dom)
1113 return NULL;
1114
1115 spin_lock_init(&dma_dom->domain.lock);
1116
1117 dma_dom->domain.id = domain_id_alloc();
1118 if (dma_dom->domain.id == 0)
1119 goto free_dma_dom;
Joerg Roedel8f7a0172009-09-02 16:55:24 +02001120 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001121 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001122 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001123 dma_dom->domain.priv = dma_dom;
1124 if (!dma_dom->domain.pt_root)
1125 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001126
Joerg Roedel1c655772008-09-04 18:40:05 +02001127 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001128 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +02001129
Joerg Roedel00cd1222009-05-19 09:52:40 +02001130 if (alloc_new_range(iommu, dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02001131 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001132
Joerg Roedel431b2a22008-07-11 17:14:22 +02001133 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02001134 * mark the first page as allocated so we never return 0 as
1135 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02001136 */
Joerg Roedel384de722009-05-15 12:30:05 +02001137 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001138 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02001139
Joerg Roedelec487d12008-06-26 21:27:58 +02001140
1141 return dma_dom;
1142
1143free_dma_dom:
1144 dma_ops_domain_free(dma_dom);
1145
1146 return NULL;
1147}
1148
Joerg Roedel431b2a22008-07-11 17:14:22 +02001149/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001150 * little helper function to check whether a given protection domain is a
1151 * dma_ops domain
1152 */
1153static bool dma_ops_domain(struct protection_domain *domain)
1154{
1155 return domain->flags & PD_DMA_OPS_MASK;
1156}
1157
1158/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001159 * Find out the protection domain structure for a given PCI device. This
1160 * will give us the pointer to the page table root for example.
1161 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001162static struct protection_domain *domain_for_device(u16 devid)
1163{
1164 struct protection_domain *dom;
1165 unsigned long flags;
1166
1167 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
1168 dom = amd_iommu_pd_table[devid];
1169 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1170
1171 return dom;
1172}
1173
Joerg Roedel407d7332009-09-02 16:07:00 +02001174static void set_dte_entry(u16 devid, struct protection_domain *domain)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001175{
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001176 u64 pte_root = virt_to_phys(domain->pt_root);
Joerg Roedel863c74e2008-12-02 17:56:36 +01001177
Joerg Roedel38ddf412008-09-11 10:38:32 +02001178 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1179 << DEV_ENTRY_MODE_SHIFT;
1180 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001181
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001182 amd_iommu_dev_table[devid].data[2] = domain->id;
Joerg Roedelaa879ff2009-08-31 16:01:48 +02001183 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
1184 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001185
1186 amd_iommu_pd_table[devid] = domain;
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001187}
1188
1189/*
1190 * If a device is not yet associated with a domain, this function does
1191 * assigns it visible for the hardware
1192 */
1193static void __attach_device(struct amd_iommu *iommu,
1194 struct protection_domain *domain,
1195 u16 devid)
1196{
1197 /* lock domain */
1198 spin_lock(&domain->lock);
1199
1200 /* update DTE entry */
1201 set_dte_entry(devid, domain);
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001202
Joerg Roedelc4596112009-11-20 14:57:32 +01001203 /* Do reference counting */
1204 domain->dev_iommu[iommu->index] += 1;
1205 domain->dev_cnt += 1;
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001206
1207 /* ready */
1208 spin_unlock(&domain->lock);
Joerg Roedel0feae532009-08-26 15:26:30 +02001209}
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001210
Joerg Roedel407d7332009-09-02 16:07:00 +02001211/*
1212 * If a device is not yet associated with a domain, this function does
1213 * assigns it visible for the hardware
1214 */
Joerg Roedel0feae532009-08-26 15:26:30 +02001215static void attach_device(struct amd_iommu *iommu,
1216 struct protection_domain *domain,
1217 u16 devid)
1218{
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001219 unsigned long flags;
1220
1221 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel0feae532009-08-26 15:26:30 +02001222 __attach_device(iommu, domain, devid);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001223 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1224
Joerg Roedel0feae532009-08-26 15:26:30 +02001225 /*
1226 * We might boot into a crash-kernel here. The crashed kernel
1227 * left the caches in the IOMMU dirty. So we have to flush
1228 * here to evict all dirty stuff.
1229 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001230 iommu_queue_inv_dev_entry(iommu, devid);
Joerg Roedeldcd1e922009-11-20 15:30:58 +01001231 iommu_flush_tlb_pde(domain);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001232}
1233
Joerg Roedel355bf552008-12-08 12:02:41 +01001234/*
1235 * Removes a device from a protection domain (unlocked)
1236 */
1237static void __detach_device(struct protection_domain *domain, u16 devid)
1238{
Joerg Roedelc4596112009-11-20 14:57:32 +01001239 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1240
1241 BUG_ON(!iommu);
Joerg Roedel355bf552008-12-08 12:02:41 +01001242
1243 /* lock domain */
1244 spin_lock(&domain->lock);
1245
1246 /* remove domain from the lookup table */
1247 amd_iommu_pd_table[devid] = NULL;
1248
1249 /* remove entry from the device table seen by the hardware */
1250 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1251 amd_iommu_dev_table[devid].data[1] = 0;
1252 amd_iommu_dev_table[devid].data[2] = 0;
1253
Joerg Roedelc5cca142009-10-09 18:31:20 +02001254 amd_iommu_apply_erratum_63(devid);
1255
Joerg Roedelc4596112009-11-20 14:57:32 +01001256 /* decrease reference counters */
1257 domain->dev_iommu[iommu->index] -= 1;
1258 domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001259
1260 /* ready */
1261 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001262
1263 /*
1264 * If we run in passthrough mode the device must be assigned to the
1265 * passthrough domain if it is detached from any other domain
1266 */
1267 if (iommu_pass_through) {
1268 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1269 __attach_device(iommu, pt_domain, devid);
1270 }
Joerg Roedel355bf552008-12-08 12:02:41 +01001271}
1272
1273/*
1274 * Removes a device from a protection domain (with devtable_lock held)
1275 */
1276static void detach_device(struct protection_domain *domain, u16 devid)
1277{
1278 unsigned long flags;
1279
1280 /* lock device table */
1281 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1282 __detach_device(domain, devid);
1283 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1284}
Joerg Roedele275a2a2008-12-10 18:27:25 +01001285
1286static int device_change_notifier(struct notifier_block *nb,
1287 unsigned long action, void *data)
1288{
1289 struct device *dev = data;
1290 struct pci_dev *pdev = to_pci_dev(dev);
1291 u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
1292 struct protection_domain *domain;
1293 struct dma_ops_domain *dma_domain;
1294 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001295 unsigned long flags;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001296
1297 if (devid > amd_iommu_last_bdf)
1298 goto out;
1299
1300 devid = amd_iommu_alias_table[devid];
1301
1302 iommu = amd_iommu_rlookup_table[devid];
1303 if (iommu == NULL)
1304 goto out;
1305
1306 domain = domain_for_device(devid);
1307
1308 if (domain && !dma_ops_domain(domain))
1309 WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
1310 "to a non-dma-ops domain\n", dev_name(dev));
1311
1312 switch (action) {
Chris Wrightc1eee672009-05-21 00:56:58 -07001313 case BUS_NOTIFY_UNBOUND_DRIVER:
Joerg Roedele275a2a2008-12-10 18:27:25 +01001314 if (!domain)
1315 goto out;
Joerg Roedela1ca3312009-09-01 12:22:22 +02001316 if (iommu_pass_through)
1317 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001318 detach_device(domain, devid);
1319 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001320 case BUS_NOTIFY_ADD_DEVICE:
1321 /* allocate a protection domain if a device is added */
1322 dma_domain = find_protection_domain(devid);
1323 if (dma_domain)
1324 goto out;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001325 dma_domain = dma_ops_domain_alloc(iommu);
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001326 if (!dma_domain)
1327 goto out;
1328 dma_domain->target_dev = devid;
1329
1330 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1331 list_add_tail(&dma_domain->list, &iommu_pd_list);
1332 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1333
1334 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001335 default:
1336 goto out;
1337 }
1338
1339 iommu_queue_inv_dev_entry(iommu, devid);
1340 iommu_completion_wait(iommu);
1341
1342out:
1343 return 0;
1344}
1345
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301346static struct notifier_block device_nb = {
Joerg Roedele275a2a2008-12-10 18:27:25 +01001347 .notifier_call = device_change_notifier,
1348};
Joerg Roedel355bf552008-12-08 12:02:41 +01001349
Joerg Roedel431b2a22008-07-11 17:14:22 +02001350/*****************************************************************************
1351 *
1352 * The next functions belong to the dma_ops mapping/unmapping code.
1353 *
1354 *****************************************************************************/
1355
1356/*
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001357 * This function checks if the driver got a valid device from the caller to
1358 * avoid dereferencing invalid pointers.
1359 */
1360static bool check_device(struct device *dev)
1361{
1362 if (!dev || !dev->dma_mask)
1363 return false;
1364
1365 return true;
1366}
1367
1368/*
Joerg Roedelbd60b732008-09-11 10:24:48 +02001369 * In this function the list of preallocated protection domains is traversed to
1370 * find the domain for a specific device
1371 */
1372static struct dma_ops_domain *find_protection_domain(u16 devid)
1373{
1374 struct dma_ops_domain *entry, *ret = NULL;
1375 unsigned long flags;
1376
1377 if (list_empty(&iommu_pd_list))
1378 return NULL;
1379
1380 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1381
1382 list_for_each_entry(entry, &iommu_pd_list, list) {
1383 if (entry->target_dev == devid) {
1384 ret = entry;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001385 break;
1386 }
1387 }
1388
1389 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1390
1391 return ret;
1392}
1393
1394/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001395 * In the dma_ops path we only have the struct device. This function
1396 * finds the corresponding IOMMU, the protection domain and the
1397 * requestor id for a given device.
1398 * If the device is not yet associated with a domain this is also done
1399 * in this function.
1400 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001401static int get_device_resources(struct device *dev,
1402 struct amd_iommu **iommu,
1403 struct protection_domain **domain,
1404 u16 *bdf)
1405{
1406 struct dma_ops_domain *dma_dom;
1407 struct pci_dev *pcidev;
1408 u16 _bdf;
1409
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001410 *iommu = NULL;
1411 *domain = NULL;
1412 *bdf = 0xffff;
1413
1414 if (dev->bus != &pci_bus_type)
1415 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001416
1417 pcidev = to_pci_dev(dev);
Joerg Roedeld591b0a2008-07-11 17:14:35 +02001418 _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001419
Joerg Roedel431b2a22008-07-11 17:14:22 +02001420 /* device not translated by any IOMMU in the system? */
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001421 if (_bdf > amd_iommu_last_bdf)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001422 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001423
1424 *bdf = amd_iommu_alias_table[_bdf];
1425
1426 *iommu = amd_iommu_rlookup_table[*bdf];
1427 if (*iommu == NULL)
1428 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001429 *domain = domain_for_device(*bdf);
1430 if (*domain == NULL) {
Joerg Roedelbd60b732008-09-11 10:24:48 +02001431 dma_dom = find_protection_domain(*bdf);
1432 if (!dma_dom)
1433 dma_dom = (*iommu)->default_dom;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001434 *domain = &dma_dom->domain;
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001435 attach_device(*iommu, *domain, *bdf);
Joerg Roedele9a22a12009-06-09 12:00:37 +02001436 DUMP_printk("Using protection domain %d for device %s\n",
1437 (*domain)->id, dev_name(dev));
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001438 }
1439
Joerg Roedelf91ba192008-11-25 12:56:12 +01001440 if (domain_for_device(_bdf) == NULL)
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001441 attach_device(*iommu, *domain, _bdf);
Joerg Roedelf91ba192008-11-25 12:56:12 +01001442
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001443 return 1;
1444}
1445
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001446static void update_device_table(struct protection_domain *domain)
1447{
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001448 unsigned long flags;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001449 int i;
1450
1451 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
1452 if (amd_iommu_pd_table[i] != domain)
1453 continue;
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001454 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001455 set_dte_entry(i, domain);
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001456 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001457 }
1458}
1459
1460static void update_domain(struct protection_domain *domain)
1461{
1462 if (!domain->updated)
1463 return;
1464
1465 update_device_table(domain);
1466 flush_devices_by_domain(domain);
1467 iommu_flush_domain(domain->id);
1468
1469 domain->updated = false;
1470}
1471
Joerg Roedel431b2a22008-07-11 17:14:22 +02001472/*
Joerg Roedel50020fb2009-09-02 15:38:40 +02001473 * This function is used to add another level to an IO page table. Adding
1474 * another level increases the size of the address space by 9 bits to a size up
1475 * to 64 bits.
Joerg Roedel8bda3092009-05-12 12:02:46 +02001476 */
Joerg Roedel50020fb2009-09-02 15:38:40 +02001477static bool increase_address_space(struct protection_domain *domain,
1478 gfp_t gfp)
1479{
1480 u64 *pte;
1481
1482 if (domain->mode == PAGE_MODE_6_LEVEL)
1483 /* address space already 64 bit large */
1484 return false;
1485
1486 pte = (void *)get_zeroed_page(gfp);
1487 if (!pte)
1488 return false;
1489
1490 *pte = PM_LEVEL_PDE(domain->mode,
1491 virt_to_phys(domain->pt_root));
1492 domain->pt_root = pte;
1493 domain->mode += 1;
1494 domain->updated = true;
1495
1496 return true;
1497}
1498
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001499static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001500 unsigned long address,
1501 int end_lvl,
1502 u64 **pte_page,
1503 gfp_t gfp)
Joerg Roedel8bda3092009-05-12 12:02:46 +02001504{
1505 u64 *pte, *page;
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001506 int level;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001507
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001508 while (address > PM_LEVEL_SIZE(domain->mode))
1509 increase_address_space(domain, gfp);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001510
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001511 level = domain->mode - 1;
1512 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1513
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001514 while (level > end_lvl) {
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001515 if (!IOMMU_PTE_PRESENT(*pte)) {
1516 page = (u64 *)get_zeroed_page(gfp);
1517 if (!page)
1518 return NULL;
1519 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1520 }
1521
1522 level -= 1;
1523
1524 pte = IOMMU_PTE_PAGE(*pte);
1525
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001526 if (pte_page && level == end_lvl)
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001527 *pte_page = pte;
1528
1529 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001530 }
1531
Joerg Roedel8bda3092009-05-12 12:02:46 +02001532 return pte;
1533}
1534
1535/*
1536 * This function fetches the PTE for a given address in the aperture
1537 */
1538static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
1539 unsigned long address)
1540{
Joerg Roedel384de722009-05-15 12:30:05 +02001541 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001542 u64 *pte, *pte_page;
1543
Joerg Roedel384de722009-05-15 12:30:05 +02001544 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1545 if (!aperture)
1546 return NULL;
1547
1548 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001549 if (!pte) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001550 pte = alloc_pte(&dom->domain, address, PM_MAP_4k, &pte_page,
1551 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02001552 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
1553 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001554 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001555
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001556 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001557
1558 return pte;
1559}
1560
1561/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001562 * This is the generic map function. It maps one 4kb page at paddr to
1563 * the given address in the DMA address space for the domain.
1564 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001565static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
1566 struct dma_ops_domain *dom,
1567 unsigned long address,
1568 phys_addr_t paddr,
1569 int direction)
1570{
1571 u64 *pte, __pte;
1572
1573 WARN_ON(address > dom->aperture_size);
1574
1575 paddr &= PAGE_MASK;
1576
Joerg Roedel8bda3092009-05-12 12:02:46 +02001577 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02001578 if (!pte)
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001579 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001580
1581 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1582
1583 if (direction == DMA_TO_DEVICE)
1584 __pte |= IOMMU_PTE_IR;
1585 else if (direction == DMA_FROM_DEVICE)
1586 __pte |= IOMMU_PTE_IW;
1587 else if (direction == DMA_BIDIRECTIONAL)
1588 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1589
1590 WARN_ON(*pte);
1591
1592 *pte = __pte;
1593
1594 return (dma_addr_t)address;
1595}
1596
Joerg Roedel431b2a22008-07-11 17:14:22 +02001597/*
1598 * The generic unmapping function for on page in the DMA address space.
1599 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001600static void dma_ops_domain_unmap(struct amd_iommu *iommu,
1601 struct dma_ops_domain *dom,
1602 unsigned long address)
1603{
Joerg Roedel384de722009-05-15 12:30:05 +02001604 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001605 u64 *pte;
1606
1607 if (address >= dom->aperture_size)
1608 return;
1609
Joerg Roedel384de722009-05-15 12:30:05 +02001610 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1611 if (!aperture)
1612 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001613
Joerg Roedel384de722009-05-15 12:30:05 +02001614 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
1615 if (!pte)
1616 return;
1617
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001618 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001619
1620 WARN_ON(!*pte);
1621
1622 *pte = 0ULL;
1623}
1624
Joerg Roedel431b2a22008-07-11 17:14:22 +02001625/*
1626 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01001627 * contiguous memory region into DMA address space. It is used by all
1628 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001629 * Must be called with the domain lock held.
1630 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001631static dma_addr_t __map_single(struct device *dev,
1632 struct amd_iommu *iommu,
1633 struct dma_ops_domain *dma_dom,
1634 phys_addr_t paddr,
1635 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001636 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001637 bool align,
1638 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02001639{
1640 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02001641 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001642 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001643 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001644 int i;
1645
Joerg Roedele3c449f2008-10-15 22:02:11 -07001646 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001647 paddr &= PAGE_MASK;
1648
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01001649 INC_STATS_COUNTER(total_map_requests);
1650
Joerg Roedelc1858972008-12-12 15:42:39 +01001651 if (pages > 1)
1652 INC_STATS_COUNTER(cross_page);
1653
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001654 if (align)
1655 align_mask = (1UL << get_order(size)) - 1;
1656
Joerg Roedel11b83882009-05-19 10:23:15 +02001657retry:
Joerg Roedel832a90c2008-09-18 15:54:23 +02001658 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1659 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001660 if (unlikely(address == DMA_ERROR_CODE)) {
Joerg Roedel11b83882009-05-19 10:23:15 +02001661 /*
1662 * setting next_address here will let the address
1663 * allocator only scan the new allocated range in the
1664 * first run. This is a small optimization.
1665 */
1666 dma_dom->next_address = dma_dom->aperture_size;
1667
1668 if (alloc_new_range(iommu, dma_dom, false, GFP_ATOMIC))
1669 goto out;
1670
1671 /*
1672 * aperture was sucessfully enlarged by 128 MB, try
1673 * allocation again
1674 */
1675 goto retry;
1676 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001677
1678 start = address;
1679 for (i = 0; i < pages; ++i) {
Joerg Roedel53812c12009-05-12 12:17:38 +02001680 ret = dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001681 if (ret == DMA_ERROR_CODE)
Joerg Roedel53812c12009-05-12 12:17:38 +02001682 goto out_unmap;
1683
Joerg Roedelcb76c322008-06-26 21:28:00 +02001684 paddr += PAGE_SIZE;
1685 start += PAGE_SIZE;
1686 }
1687 address += offset;
1688
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001689 ADD_STATS_COUNTER(alloced_io_mem, size);
1690
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001691 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedeldcd1e922009-11-20 15:30:58 +01001692 iommu_flush_tlb(&dma_dom->domain);
Joerg Roedel1c655772008-09-04 18:40:05 +02001693 dma_dom->need_flush = false;
1694 } else if (unlikely(iommu_has_npcache(iommu)))
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001695 iommu_flush_pages(&dma_dom->domain, address, size);
Joerg Roedel270cab242008-09-04 15:49:46 +02001696
Joerg Roedelcb76c322008-06-26 21:28:00 +02001697out:
1698 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02001699
1700out_unmap:
1701
1702 for (--i; i >= 0; --i) {
1703 start -= PAGE_SIZE;
1704 dma_ops_domain_unmap(iommu, dma_dom, start);
1705 }
1706
1707 dma_ops_free_addresses(dma_dom, address, pages);
1708
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001709 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001710}
1711
Joerg Roedel431b2a22008-07-11 17:14:22 +02001712/*
1713 * Does the reverse of the __map_single function. Must be called with
1714 * the domain lock held too
1715 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001716static void __unmap_single(struct amd_iommu *iommu,
1717 struct dma_ops_domain *dma_dom,
1718 dma_addr_t dma_addr,
1719 size_t size,
1720 int dir)
1721{
1722 dma_addr_t i, start;
1723 unsigned int pages;
1724
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001725 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01001726 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02001727 return;
1728
Joerg Roedele3c449f2008-10-15 22:02:11 -07001729 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001730 dma_addr &= PAGE_MASK;
1731 start = dma_addr;
1732
1733 for (i = 0; i < pages; ++i) {
1734 dma_ops_domain_unmap(iommu, dma_dom, start);
1735 start += PAGE_SIZE;
1736 }
1737
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001738 SUB_STATS_COUNTER(alloced_io_mem, size);
1739
Joerg Roedelcb76c322008-06-26 21:28:00 +02001740 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02001741
Joerg Roedel80be3082008-11-06 14:59:05 +01001742 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001743 iommu_flush_pages(&dma_dom->domain, dma_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01001744 dma_dom->need_flush = false;
1745 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001746}
1747
Joerg Roedel431b2a22008-07-11 17:14:22 +02001748/*
1749 * The exported map_single function for dma_ops.
1750 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001751static dma_addr_t map_page(struct device *dev, struct page *page,
1752 unsigned long offset, size_t size,
1753 enum dma_data_direction dir,
1754 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001755{
1756 unsigned long flags;
1757 struct amd_iommu *iommu;
1758 struct protection_domain *domain;
1759 u16 devid;
1760 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001761 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09001762 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001763
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01001764 INC_STATS_COUNTER(cnt_map_single);
1765
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001766 if (!check_device(dev))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001767 return DMA_ERROR_CODE;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001768
Joerg Roedel832a90c2008-09-18 15:54:23 +02001769 dma_mask = *dev->dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001770
1771 get_device_resources(dev, &iommu, &domain, &devid);
1772
1773 if (iommu == NULL || domain == NULL)
Joerg Roedel431b2a22008-07-11 17:14:22 +02001774 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001775 return (dma_addr_t)paddr;
1776
Joerg Roedel5b28df62008-12-02 17:49:42 +01001777 if (!dma_ops_domain(domain))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001778 return DMA_ERROR_CODE;
Joerg Roedel5b28df62008-12-02 17:49:42 +01001779
Joerg Roedel4da70b92008-06-26 21:28:01 +02001780 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel832a90c2008-09-18 15:54:23 +02001781 addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
1782 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001783 if (addr == DMA_ERROR_CODE)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001784 goto out;
1785
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001786 iommu_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001787
1788out:
1789 spin_unlock_irqrestore(&domain->lock, flags);
1790
1791 return addr;
1792}
1793
Joerg Roedel431b2a22008-07-11 17:14:22 +02001794/*
1795 * The exported unmap_single function for dma_ops.
1796 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001797static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
1798 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001799{
1800 unsigned long flags;
1801 struct amd_iommu *iommu;
1802 struct protection_domain *domain;
1803 u16 devid;
1804
Joerg Roedel146a6912008-12-12 15:07:12 +01001805 INC_STATS_COUNTER(cnt_unmap_single);
1806
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001807 if (!check_device(dev) ||
1808 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel431b2a22008-07-11 17:14:22 +02001809 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001810 return;
1811
Joerg Roedel5b28df62008-12-02 17:49:42 +01001812 if (!dma_ops_domain(domain))
1813 return;
1814
Joerg Roedel4da70b92008-06-26 21:28:01 +02001815 spin_lock_irqsave(&domain->lock, flags);
1816
1817 __unmap_single(iommu, domain->priv, dma_addr, size, dir);
1818
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001819 iommu_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001820
1821 spin_unlock_irqrestore(&domain->lock, flags);
1822}
1823
Joerg Roedel431b2a22008-07-11 17:14:22 +02001824/*
1825 * This is a special map_sg function which is used if we should map a
1826 * device which is not handled by an AMD IOMMU in the system.
1827 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001828static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
1829 int nelems, int dir)
1830{
1831 struct scatterlist *s;
1832 int i;
1833
1834 for_each_sg(sglist, s, nelems, i) {
1835 s->dma_address = (dma_addr_t)sg_phys(s);
1836 s->dma_length = s->length;
1837 }
1838
1839 return nelems;
1840}
1841
Joerg Roedel431b2a22008-07-11 17:14:22 +02001842/*
1843 * The exported map_sg function for dma_ops (handles scatter-gather
1844 * lists).
1845 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001846static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001847 int nelems, enum dma_data_direction dir,
1848 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001849{
1850 unsigned long flags;
1851 struct amd_iommu *iommu;
1852 struct protection_domain *domain;
1853 u16 devid;
1854 int i;
1855 struct scatterlist *s;
1856 phys_addr_t paddr;
1857 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001858 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001859
Joerg Roedeld03f0672008-12-12 15:09:48 +01001860 INC_STATS_COUNTER(cnt_map_sg);
1861
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001862 if (!check_device(dev))
1863 return 0;
1864
Joerg Roedel832a90c2008-09-18 15:54:23 +02001865 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001866
1867 get_device_resources(dev, &iommu, &domain, &devid);
1868
1869 if (!iommu || !domain)
1870 return map_sg_no_iommu(dev, sglist, nelems, dir);
1871
Joerg Roedel5b28df62008-12-02 17:49:42 +01001872 if (!dma_ops_domain(domain))
1873 return 0;
1874
Joerg Roedel65b050a2008-06-26 21:28:02 +02001875 spin_lock_irqsave(&domain->lock, flags);
1876
1877 for_each_sg(sglist, s, nelems, i) {
1878 paddr = sg_phys(s);
1879
1880 s->dma_address = __map_single(dev, iommu, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001881 paddr, s->length, dir, false,
1882 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001883
1884 if (s->dma_address) {
1885 s->dma_length = s->length;
1886 mapped_elems++;
1887 } else
1888 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001889 }
1890
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001891 iommu_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001892
1893out:
1894 spin_unlock_irqrestore(&domain->lock, flags);
1895
1896 return mapped_elems;
1897unmap:
1898 for_each_sg(sglist, s, mapped_elems, i) {
1899 if (s->dma_address)
1900 __unmap_single(iommu, domain->priv, s->dma_address,
1901 s->dma_length, dir);
1902 s->dma_address = s->dma_length = 0;
1903 }
1904
1905 mapped_elems = 0;
1906
1907 goto out;
1908}
1909
Joerg Roedel431b2a22008-07-11 17:14:22 +02001910/*
1911 * The exported map_sg function for dma_ops (handles scatter-gather
1912 * lists).
1913 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001914static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001915 int nelems, enum dma_data_direction dir,
1916 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001917{
1918 unsigned long flags;
1919 struct amd_iommu *iommu;
1920 struct protection_domain *domain;
1921 struct scatterlist *s;
1922 u16 devid;
1923 int i;
1924
Joerg Roedel55877a62008-12-12 15:12:14 +01001925 INC_STATS_COUNTER(cnt_unmap_sg);
1926
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001927 if (!check_device(dev) ||
1928 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel65b050a2008-06-26 21:28:02 +02001929 return;
1930
Joerg Roedel5b28df62008-12-02 17:49:42 +01001931 if (!dma_ops_domain(domain))
1932 return;
1933
Joerg Roedel65b050a2008-06-26 21:28:02 +02001934 spin_lock_irqsave(&domain->lock, flags);
1935
1936 for_each_sg(sglist, s, nelems, i) {
1937 __unmap_single(iommu, domain->priv, s->dma_address,
1938 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001939 s->dma_address = s->dma_length = 0;
1940 }
1941
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001942 iommu_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001943
1944 spin_unlock_irqrestore(&domain->lock, flags);
1945}
1946
Joerg Roedel431b2a22008-07-11 17:14:22 +02001947/*
1948 * The exported alloc_coherent function for dma_ops.
1949 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001950static void *alloc_coherent(struct device *dev, size_t size,
1951 dma_addr_t *dma_addr, gfp_t flag)
1952{
1953 unsigned long flags;
1954 void *virt_addr;
1955 struct amd_iommu *iommu;
1956 struct protection_domain *domain;
1957 u16 devid;
1958 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001959 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001960
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01001961 INC_STATS_COUNTER(cnt_alloc_coherent);
1962
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001963 if (!check_device(dev))
1964 return NULL;
1965
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09001966 if (!get_device_resources(dev, &iommu, &domain, &devid))
1967 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
1968
Joerg Roedelc97ac532008-09-11 10:59:15 +02001969 flag |= __GFP_ZERO;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001970 virt_addr = (void *)__get_free_pages(flag, get_order(size));
1971 if (!virt_addr)
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301972 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001973
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001974 paddr = virt_to_phys(virt_addr);
1975
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001976 if (!iommu || !domain) {
1977 *dma_addr = (dma_addr_t)paddr;
1978 return virt_addr;
1979 }
1980
Joerg Roedel5b28df62008-12-02 17:49:42 +01001981 if (!dma_ops_domain(domain))
1982 goto out_free;
1983
Joerg Roedel832a90c2008-09-18 15:54:23 +02001984 if (!dma_mask)
1985 dma_mask = *dev->dma_mask;
1986
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001987 spin_lock_irqsave(&domain->lock, flags);
1988
1989 *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001990 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001991
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001992 if (*dma_addr == DMA_ERROR_CODE) {
Jiri Slaby367d04c2009-05-28 09:54:48 +02001993 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01001994 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02001995 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001996
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001997 iommu_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001998
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001999 spin_unlock_irqrestore(&domain->lock, flags);
2000
2001 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01002002
2003out_free:
2004
2005 free_pages((unsigned long)virt_addr, get_order(size));
2006
2007 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002008}
2009
Joerg Roedel431b2a22008-07-11 17:14:22 +02002010/*
2011 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002012 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002013static void free_coherent(struct device *dev, size_t size,
2014 void *virt_addr, dma_addr_t dma_addr)
2015{
2016 unsigned long flags;
2017 struct amd_iommu *iommu;
2018 struct protection_domain *domain;
2019 u16 devid;
2020
Joerg Roedel5d31ee72008-12-12 15:16:38 +01002021 INC_STATS_COUNTER(cnt_free_coherent);
2022
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002023 if (!check_device(dev))
2024 return;
2025
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002026 get_device_resources(dev, &iommu, &domain, &devid);
2027
2028 if (!iommu || !domain)
2029 goto free_mem;
2030
Joerg Roedel5b28df62008-12-02 17:49:42 +01002031 if (!dma_ops_domain(domain))
2032 goto free_mem;
2033
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002034 spin_lock_irqsave(&domain->lock, flags);
2035
2036 __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002037
Joerg Roedel0518a3a2009-11-20 16:00:05 +01002038 iommu_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002039
2040 spin_unlock_irqrestore(&domain->lock, flags);
2041
2042free_mem:
2043 free_pages((unsigned long)virt_addr, get_order(size));
2044}
2045
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002046/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002047 * This function is called by the DMA layer to find out if we can handle a
2048 * particular device. It is part of the dma_ops.
2049 */
2050static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2051{
2052 u16 bdf;
2053 struct pci_dev *pcidev;
2054
2055 /* No device or no PCI device */
2056 if (!dev || dev->bus != &pci_bus_type)
2057 return 0;
2058
2059 pcidev = to_pci_dev(dev);
2060
2061 bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
2062
2063 /* Out of our scope? */
2064 if (bdf > amd_iommu_last_bdf)
2065 return 0;
2066
2067 return 1;
2068}
2069
2070/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002071 * The function for pre-allocating protection domains.
2072 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002073 * If the driver core informs the DMA layer if a driver grabs a device
2074 * we don't need to preallocate the protection domains anymore.
2075 * For now we have to.
2076 */
Jaswinder Singh Rajput0e93dd82008-12-29 21:45:22 +05302077static void prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002078{
2079 struct pci_dev *dev = NULL;
2080 struct dma_ops_domain *dma_dom;
2081 struct amd_iommu *iommu;
Joerg Roedelbe831292009-11-23 12:50:00 +01002082 u16 devid, __devid;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002083
2084 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
Joerg Roedelbe831292009-11-23 12:50:00 +01002085 __devid = devid = calc_devid(dev->bus->number, dev->devfn);
Joerg Roedel3a61ec32008-07-25 13:07:50 +02002086 if (devid > amd_iommu_last_bdf)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002087 continue;
2088 devid = amd_iommu_alias_table[devid];
2089 if (domain_for_device(devid))
2090 continue;
2091 iommu = amd_iommu_rlookup_table[devid];
2092 if (!iommu)
2093 continue;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02002094 dma_dom = dma_ops_domain_alloc(iommu);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002095 if (!dma_dom)
2096 continue;
2097 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02002098 dma_dom->target_dev = devid;
2099
Joerg Roedelbe831292009-11-23 12:50:00 +01002100 attach_device(iommu, &dma_dom->domain, devid);
2101 if (__devid != devid)
2102 attach_device(iommu, &dma_dom->domain, __devid);
2103
Joerg Roedelbd60b732008-09-11 10:24:48 +02002104 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002105 }
2106}
2107
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002108static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002109 .alloc_coherent = alloc_coherent,
2110 .free_coherent = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09002111 .map_page = map_page,
2112 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002113 .map_sg = map_sg,
2114 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002115 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002116};
2117
Joerg Roedel431b2a22008-07-11 17:14:22 +02002118/*
2119 * The function which clues the AMD IOMMU driver into dma_ops.
2120 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002121int __init amd_iommu_init_dma_ops(void)
2122{
2123 struct amd_iommu *iommu;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002124 int ret;
2125
Joerg Roedel431b2a22008-07-11 17:14:22 +02002126 /*
2127 * first allocate a default protection domain for every IOMMU we
2128 * found in the system. Devices not assigned to any other
2129 * protection domain will be assigned to the default one.
2130 */
Joerg Roedel3bd22172009-05-04 15:06:20 +02002131 for_each_iommu(iommu) {
Joerg Roedeld9cfed92009-05-19 12:16:29 +02002132 iommu->default_dom = dma_ops_domain_alloc(iommu);
Joerg Roedel6631ee92008-06-26 21:28:05 +02002133 if (iommu->default_dom == NULL)
2134 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01002135 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002136 ret = iommu_init_unity_mappings(iommu);
2137 if (ret)
2138 goto free_domains;
2139 }
2140
Joerg Roedel431b2a22008-07-11 17:14:22 +02002141 /*
2142 * If device isolation is enabled, pre-allocate the protection
2143 * domains for each device.
2144 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002145 if (amd_iommu_isolate)
2146 prealloc_protection_domains();
2147
2148 iommu_detected = 1;
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09002149 swiotlb = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002150#ifdef CONFIG_GART_IOMMU
Joerg Roedel6631ee92008-06-26 21:28:05 +02002151 gart_iommu_aperture_disabled = 1;
2152 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002153#endif
Joerg Roedel6631ee92008-06-26 21:28:05 +02002154
Joerg Roedel431b2a22008-07-11 17:14:22 +02002155 /* Make the driver finally visible to the drivers */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002156 dma_ops = &amd_iommu_dma_ops;
2157
Joerg Roedel26961ef2008-12-03 17:00:17 +01002158 register_iommu(&amd_iommu_ops);
Joerg Roedel26961ef2008-12-03 17:00:17 +01002159
Joerg Roedele275a2a2008-12-10 18:27:25 +01002160 bus_register_notifier(&pci_bus_type, &device_nb);
2161
Joerg Roedel7f265082008-12-12 13:50:21 +01002162 amd_iommu_stats_init();
2163
Joerg Roedel6631ee92008-06-26 21:28:05 +02002164 return 0;
2165
2166free_domains:
2167
Joerg Roedel3bd22172009-05-04 15:06:20 +02002168 for_each_iommu(iommu) {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002169 if (iommu->default_dom)
2170 dma_ops_domain_free(iommu->default_dom);
2171 }
2172
2173 return ret;
2174}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002175
2176/*****************************************************************************
2177 *
2178 * The following functions belong to the exported interface of AMD IOMMU
2179 *
2180 * This interface allows access to lower level functions of the IOMMU
2181 * like protection domain handling and assignement of devices to domains
2182 * which is not possible with the dma_ops interface.
2183 *
2184 *****************************************************************************/
2185
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002186static void cleanup_domain(struct protection_domain *domain)
2187{
2188 unsigned long flags;
2189 u16 devid;
2190
2191 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2192
2193 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
2194 if (amd_iommu_pd_table[devid] == domain)
2195 __detach_device(domain, devid);
2196
2197 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2198}
2199
Joerg Roedel26508152009-08-26 16:52:40 +02002200static void protection_domain_free(struct protection_domain *domain)
2201{
2202 if (!domain)
2203 return;
2204
2205 if (domain->id)
2206 domain_id_free(domain->id);
2207
2208 kfree(domain);
2209}
2210
2211static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002212{
2213 struct protection_domain *domain;
2214
2215 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2216 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002217 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002218
2219 spin_lock_init(&domain->lock);
Joerg Roedelc156e342008-12-02 18:13:27 +01002220 domain->id = domain_id_alloc();
2221 if (!domain->id)
Joerg Roedel26508152009-08-26 16:52:40 +02002222 goto out_err;
2223
2224 return domain;
2225
2226out_err:
2227 kfree(domain);
2228
2229 return NULL;
2230}
2231
2232static int amd_iommu_domain_init(struct iommu_domain *dom)
2233{
2234 struct protection_domain *domain;
2235
2236 domain = protection_domain_alloc();
2237 if (!domain)
Joerg Roedelc156e342008-12-02 18:13:27 +01002238 goto out_free;
Joerg Roedel26508152009-08-26 16:52:40 +02002239
2240 domain->mode = PAGE_MODE_3_LEVEL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002241 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2242 if (!domain->pt_root)
2243 goto out_free;
2244
2245 dom->priv = domain;
2246
2247 return 0;
2248
2249out_free:
Joerg Roedel26508152009-08-26 16:52:40 +02002250 protection_domain_free(domain);
Joerg Roedelc156e342008-12-02 18:13:27 +01002251
2252 return -ENOMEM;
2253}
2254
Joerg Roedel98383fc2008-12-02 18:34:12 +01002255static void amd_iommu_domain_destroy(struct iommu_domain *dom)
2256{
2257 struct protection_domain *domain = dom->priv;
2258
2259 if (!domain)
2260 return;
2261
2262 if (domain->dev_cnt > 0)
2263 cleanup_domain(domain);
2264
2265 BUG_ON(domain->dev_cnt != 0);
2266
2267 free_pagetable(domain);
2268
2269 domain_id_free(domain->id);
2270
2271 kfree(domain);
2272
2273 dom->priv = NULL;
2274}
2275
Joerg Roedel684f2882008-12-08 12:07:44 +01002276static void amd_iommu_detach_device(struct iommu_domain *dom,
2277 struct device *dev)
2278{
2279 struct protection_domain *domain = dom->priv;
2280 struct amd_iommu *iommu;
2281 struct pci_dev *pdev;
2282 u16 devid;
2283
2284 if (dev->bus != &pci_bus_type)
2285 return;
2286
2287 pdev = to_pci_dev(dev);
2288
2289 devid = calc_devid(pdev->bus->number, pdev->devfn);
2290
2291 if (devid > 0)
2292 detach_device(domain, devid);
2293
2294 iommu = amd_iommu_rlookup_table[devid];
2295 if (!iommu)
2296 return;
2297
2298 iommu_queue_inv_dev_entry(iommu, devid);
2299 iommu_completion_wait(iommu);
2300}
2301
Joerg Roedel01106062008-12-02 19:34:11 +01002302static int amd_iommu_attach_device(struct iommu_domain *dom,
2303 struct device *dev)
2304{
2305 struct protection_domain *domain = dom->priv;
2306 struct protection_domain *old_domain;
2307 struct amd_iommu *iommu;
2308 struct pci_dev *pdev;
2309 u16 devid;
2310
2311 if (dev->bus != &pci_bus_type)
2312 return -EINVAL;
2313
2314 pdev = to_pci_dev(dev);
2315
2316 devid = calc_devid(pdev->bus->number, pdev->devfn);
2317
2318 if (devid >= amd_iommu_last_bdf ||
2319 devid != amd_iommu_alias_table[devid])
2320 return -EINVAL;
2321
2322 iommu = amd_iommu_rlookup_table[devid];
2323 if (!iommu)
2324 return -EINVAL;
2325
2326 old_domain = domain_for_device(devid);
2327 if (old_domain)
Joerg Roedel71ff3bc2009-06-08 13:47:33 -07002328 detach_device(old_domain, devid);
Joerg Roedel01106062008-12-02 19:34:11 +01002329
2330 attach_device(iommu, domain, devid);
2331
2332 iommu_completion_wait(iommu);
2333
2334 return 0;
2335}
2336
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002337static int amd_iommu_map_range(struct iommu_domain *dom,
2338 unsigned long iova, phys_addr_t paddr,
2339 size_t size, int iommu_prot)
2340{
2341 struct protection_domain *domain = dom->priv;
2342 unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
2343 int prot = 0;
2344 int ret;
2345
2346 if (iommu_prot & IOMMU_READ)
2347 prot |= IOMMU_PROT_IR;
2348 if (iommu_prot & IOMMU_WRITE)
2349 prot |= IOMMU_PROT_IW;
2350
2351 iova &= PAGE_MASK;
2352 paddr &= PAGE_MASK;
2353
2354 for (i = 0; i < npages; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002355 ret = iommu_map_page(domain, iova, paddr, prot, PM_MAP_4k);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002356 if (ret)
2357 return ret;
2358
2359 iova += PAGE_SIZE;
2360 paddr += PAGE_SIZE;
2361 }
2362
2363 return 0;
2364}
2365
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002366static void amd_iommu_unmap_range(struct iommu_domain *dom,
2367 unsigned long iova, size_t size)
2368{
2369
2370 struct protection_domain *domain = dom->priv;
2371 unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
2372
2373 iova &= PAGE_MASK;
2374
2375 for (i = 0; i < npages; ++i) {
Joerg Roedela6b256b2009-09-03 12:21:31 +02002376 iommu_unmap_page(domain, iova, PM_MAP_4k);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002377 iova += PAGE_SIZE;
2378 }
2379
2380 iommu_flush_domain(domain->id);
2381}
2382
Joerg Roedel645c4c82008-12-02 20:05:50 +01002383static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
2384 unsigned long iova)
2385{
2386 struct protection_domain *domain = dom->priv;
2387 unsigned long offset = iova & ~PAGE_MASK;
2388 phys_addr_t paddr;
2389 u64 *pte;
2390
Joerg Roedela6b256b2009-09-03 12:21:31 +02002391 pte = fetch_pte(domain, iova, PM_MAP_4k);
Joerg Roedel645c4c82008-12-02 20:05:50 +01002392
Joerg Roedela6d41a42009-09-02 17:08:55 +02002393 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01002394 return 0;
2395
2396 paddr = *pte & IOMMU_PAGE_MASK;
2397 paddr |= offset;
2398
2399 return paddr;
2400}
2401
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002402static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
2403 unsigned long cap)
2404{
2405 return 0;
2406}
2407
Joerg Roedel26961ef2008-12-03 17:00:17 +01002408static struct iommu_ops amd_iommu_ops = {
2409 .domain_init = amd_iommu_domain_init,
2410 .domain_destroy = amd_iommu_domain_destroy,
2411 .attach_dev = amd_iommu_attach_device,
2412 .detach_dev = amd_iommu_detach_device,
2413 .map = amd_iommu_map_range,
2414 .unmap = amd_iommu_unmap_range,
2415 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002416 .domain_has_cap = amd_iommu_domain_has_cap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01002417};
2418
Joerg Roedel0feae532009-08-26 15:26:30 +02002419/*****************************************************************************
2420 *
2421 * The next functions do a basic initialization of IOMMU for pass through
2422 * mode
2423 *
2424 * In passthrough mode the IOMMU is initialized and enabled but not used for
2425 * DMA-API translation.
2426 *
2427 *****************************************************************************/
2428
2429int __init amd_iommu_init_passthrough(void)
2430{
2431 struct pci_dev *dev = NULL;
2432 u16 devid, devid2;
2433
2434 /* allocate passthroug domain */
2435 pt_domain = protection_domain_alloc();
2436 if (!pt_domain)
2437 return -ENOMEM;
2438
2439 pt_domain->mode |= PAGE_MODE_NONE;
2440
2441 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
2442 struct amd_iommu *iommu;
2443
2444 devid = calc_devid(dev->bus->number, dev->devfn);
2445 if (devid > amd_iommu_last_bdf)
2446 continue;
2447
2448 devid2 = amd_iommu_alias_table[devid];
2449
2450 iommu = amd_iommu_rlookup_table[devid2];
2451 if (!iommu)
2452 continue;
2453
2454 __attach_device(iommu, pt_domain, devid);
2455 __attach_device(iommu, pt_domain, devid2);
2456 }
2457
2458 pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
2459
2460 return 0;
2461}