| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *  drivers/mtd/nand/rtc_from4.c | 
|  | 3 | * | 
|  | 4 | *  Copyright (C) 2004  Red Hat, Inc. | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 5 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | *  Derived from drivers/mtd/nand/spia.c | 
|  | 7 | *       Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com) | 
|  | 8 | * | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 9 | * $Id: rtc_from4.c,v 1.10 2005/11/07 11:14:31 gleixner Exp $ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | * | 
|  | 11 | * This program is free software; you can redistribute it and/or modify | 
|  | 12 | * it under the terms of the GNU General Public License version 2 as | 
|  | 13 | * published by the Free Software Foundation. | 
|  | 14 | * | 
|  | 15 | * Overview: | 
|  | 16 | *   This is a device driver for the AG-AND flash device found on the | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 17 | *   Renesas Technology Corp. Flash ROM 4-slot interface board (FROM_BOARD4), | 
|  | 18 | *   which utilizes the Renesas HN29V1G91T-30 part. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | *   This chip is a 1 GBibit (128MiB x 8 bits) AG-AND flash device. | 
|  | 20 | */ | 
|  | 21 |  | 
|  | 22 | #include <linux/delay.h> | 
|  | 23 | #include <linux/kernel.h> | 
|  | 24 | #include <linux/init.h> | 
|  | 25 | #include <linux/slab.h> | 
|  | 26 | #include <linux/rslib.h> | 
| Adrian Bunk | 1605cd3 | 2006-11-22 05:38:11 +0100 | [diff] [blame] | 27 | #include <linux/bitrev.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | #include <linux/module.h> | 
|  | 29 | #include <linux/mtd/compatmac.h> | 
|  | 30 | #include <linux/mtd/mtd.h> | 
|  | 31 | #include <linux/mtd/nand.h> | 
|  | 32 | #include <linux/mtd/partitions.h> | 
|  | 33 | #include <asm/io.h> | 
|  | 34 |  | 
|  | 35 | /* | 
|  | 36 | * MTD structure for Renesas board | 
|  | 37 | */ | 
|  | 38 | static struct mtd_info *rtc_from4_mtd = NULL; | 
|  | 39 |  | 
|  | 40 | #define RTC_FROM4_MAX_CHIPS	2 | 
|  | 41 |  | 
|  | 42 | /* HS77x9 processor register defines */ | 
|  | 43 | #define SH77X9_BCR1	((volatile unsigned short *)(0xFFFFFF60)) | 
|  | 44 | #define SH77X9_BCR2	((volatile unsigned short *)(0xFFFFFF62)) | 
|  | 45 | #define SH77X9_WCR1	((volatile unsigned short *)(0xFFFFFF64)) | 
|  | 46 | #define SH77X9_WCR2	((volatile unsigned short *)(0xFFFFFF66)) | 
|  | 47 | #define SH77X9_MCR	((volatile unsigned short *)(0xFFFFFF68)) | 
|  | 48 | #define SH77X9_PCR	((volatile unsigned short *)(0xFFFFFF6C)) | 
|  | 49 | #define SH77X9_FRQCR	((volatile unsigned short *)(0xFFFFFF80)) | 
|  | 50 |  | 
|  | 51 | /* | 
|  | 52 | * Values specific to the Renesas Technology Corp. FROM_BOARD4 (used with HS77x9 processor) | 
|  | 53 | */ | 
|  | 54 | /* Address where flash is mapped */ | 
|  | 55 | #define RTC_FROM4_FIO_BASE	0x14000000 | 
|  | 56 |  | 
|  | 57 | /* CLE and ALE are tied to address lines 5 & 4, respectively */ | 
|  | 58 | #define RTC_FROM4_CLE		(1 << 5) | 
|  | 59 | #define RTC_FROM4_ALE		(1 << 4) | 
|  | 60 |  | 
|  | 61 | /* address lines A24-A22 used for chip selection */ | 
|  | 62 | #define RTC_FROM4_NAND_ADDR_SLOT3	(0x00800000) | 
|  | 63 | #define RTC_FROM4_NAND_ADDR_SLOT4	(0x00C00000) | 
|  | 64 | #define RTC_FROM4_NAND_ADDR_FPGA	(0x01000000) | 
|  | 65 | /* mask address lines A24-A22 used for chip selection */ | 
|  | 66 | #define RTC_FROM4_NAND_ADDR_MASK	(RTC_FROM4_NAND_ADDR_SLOT3 | RTC_FROM4_NAND_ADDR_SLOT4 | RTC_FROM4_NAND_ADDR_FPGA) | 
|  | 67 |  | 
|  | 68 | /* FPGA status register for checking device ready (bit zero) */ | 
|  | 69 | #define RTC_FROM4_FPGA_SR		(RTC_FROM4_NAND_ADDR_FPGA | 0x00000002) | 
|  | 70 | #define RTC_FROM4_DEVICE_READY		0x0001 | 
|  | 71 |  | 
|  | 72 | /* FPGA Reed-Solomon ECC Control register */ | 
|  | 73 |  | 
|  | 74 | #define RTC_FROM4_RS_ECC_CTL		(RTC_FROM4_NAND_ADDR_FPGA | 0x00000050) | 
|  | 75 | #define RTC_FROM4_RS_ECC_CTL_CLR	(1 << 7) | 
|  | 76 | #define RTC_FROM4_RS_ECC_CTL_GEN	(1 << 6) | 
|  | 77 | #define RTC_FROM4_RS_ECC_CTL_FD_E	(1 << 5) | 
|  | 78 |  | 
|  | 79 | /* FPGA Reed-Solomon ECC code base */ | 
|  | 80 | #define RTC_FROM4_RS_ECC		(RTC_FROM4_NAND_ADDR_FPGA | 0x00000060) | 
|  | 81 | #define RTC_FROM4_RS_ECCN		(RTC_FROM4_NAND_ADDR_FPGA | 0x00000080) | 
|  | 82 |  | 
|  | 83 | /* FPGA Reed-Solomon ECC check register */ | 
|  | 84 | #define RTC_FROM4_RS_ECC_CHK		(RTC_FROM4_NAND_ADDR_FPGA | 0x00000070) | 
|  | 85 | #define RTC_FROM4_RS_ECC_CHK_ERROR	(1 << 7) | 
|  | 86 |  | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 87 | #define ERR_STAT_ECC_AVAILABLE		0x20 | 
|  | 88 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | /* Undefine for software ECC */ | 
|  | 90 | #define RTC_FROM4_HWECC	1 | 
|  | 91 |  | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 92 | /* Define as 1 for no virtual erase blocks (in JFFS2) */ | 
|  | 93 | #define RTC_FROM4_NO_VIRTBLOCKS	0 | 
|  | 94 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | /* | 
|  | 96 | * Module stuff | 
|  | 97 | */ | 
| David A. Marlin | 97f1a08 | 2005-01-17 19:44:39 +0000 | [diff] [blame] | 98 | static void __iomem *rtc_from4_fio_base = (void *)P2SEGADDR(RTC_FROM4_FIO_BASE); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 |  | 
| Jesper Juhl | 3c6bee1 | 2006-01-09 20:54:01 -0800 | [diff] [blame] | 100 | static const struct mtd_partition partition_info[] = { | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 101 | { | 
|  | 102 | .name = "Renesas flash partition 1", | 
|  | 103 | .offset = 0, | 
|  | 104 | .size = MTDPART_SIZ_FULL}, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 105 | }; | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 106 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 107 | #define NUM_PARTITIONS 1 | 
|  | 108 |  | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 109 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | *	hardware specific flash bbt decriptors | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 111 | *	Note: this is to allow debugging by disabling | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | *		NAND_BBT_CREATE and/or NAND_BBT_WRITE | 
|  | 113 | * | 
|  | 114 | */ | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 115 | static uint8_t bbt_pattern[] = { 'B', 'b', 't', '0' }; | 
|  | 116 | static uint8_t mirror_pattern[] = { '1', 't', 'b', 'B' }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 117 |  | 
|  | 118 | static struct nand_bbt_descr rtc_from4_bbt_main_descr = { | 
|  | 119 | .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE | 
|  | 120 | | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP, | 
|  | 121 | .offs = 40, | 
|  | 122 | .len = 4, | 
|  | 123 | .veroffs = 44, | 
|  | 124 | .maxblocks = 4, | 
|  | 125 | .pattern = bbt_pattern | 
|  | 126 | }; | 
|  | 127 |  | 
|  | 128 | static struct nand_bbt_descr rtc_from4_bbt_mirror_descr = { | 
|  | 129 | .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE | 
|  | 130 | | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP, | 
|  | 131 | .offs = 40, | 
|  | 132 | .len = 4, | 
|  | 133 | .veroffs = 44, | 
|  | 134 | .maxblocks = 4, | 
|  | 135 | .pattern = mirror_pattern | 
|  | 136 | }; | 
|  | 137 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | #ifdef RTC_FROM4_HWECC | 
|  | 139 |  | 
|  | 140 | /* the Reed Solomon control structure */ | 
|  | 141 | static struct rs_control *rs_decoder; | 
|  | 142 |  | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 143 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 144 | *      hardware specific Out Of Band information | 
|  | 145 | */ | 
| Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 146 | static struct nand_ecclayout rtc_from4_nand_oobinfo = { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | .eccbytes = 32, | 
|  | 148 | .eccpos = { | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 149 | 0, 1, 2, 3, 4, 5, 6, 7, | 
|  | 150 | 8, 9, 10, 11, 12, 13, 14, 15, | 
|  | 151 | 16, 17, 18, 19, 20, 21, 22, 23, | 
|  | 152 | 24, 25, 26, 27, 28, 29, 30, 31}, | 
|  | 153 | .oobfree = {{32, 32}} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | }; | 
|  | 155 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | #endif | 
|  | 157 |  | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 158 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 159 | * rtc_from4_hwcontrol - hardware specific access to control-lines | 
|  | 160 | * @mtd:	MTD device structure | 
|  | 161 | * @cmd:	hardware control command | 
|  | 162 | * | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 163 | * Address lines (A5 and A4) are used to control Command and Address Latch | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | * Enable on this board, so set the read/write address appropriately. | 
|  | 165 | * | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 166 | * Chip Enable is also controlled by the Chip Select (CS5) and | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | * Address lines (A24-A22), so no action is required here. | 
|  | 168 | * | 
|  | 169 | */ | 
| Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 170 | static void rtc_from4_hwcontrol(struct mtd_info *mtd, int cmd, | 
|  | 171 | unsigned int ctrl) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 172 | { | 
| Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 173 | struct nand_chip *chip = (mtd->priv); | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 174 |  | 
| Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 175 | if (cmd == NAND_CMD_NONE) | 
|  | 176 | return; | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 177 |  | 
| Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 178 | if (ctrl & NAND_CLE) | 
|  | 179 | writeb(cmd, chip->IO_ADDR_W | RTC_FROM4_CLE); | 
|  | 180 | else | 
|  | 181 | writeb(cmd, chip->IO_ADDR_W | RTC_FROM4_ALE); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | } | 
|  | 183 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | /* | 
|  | 185 | * rtc_from4_nand_select_chip - hardware specific chip select | 
|  | 186 | * @mtd:	MTD device structure | 
|  | 187 | * @chip:	Chip to select (0 == slot 3, 1 == slot 4) | 
|  | 188 | * | 
|  | 189 | * The chip select is based on address lines A24-A22. | 
|  | 190 | * This driver uses flash slots 3 and 4 (A23-A22). | 
|  | 191 | * | 
|  | 192 | */ | 
|  | 193 | static void rtc_from4_nand_select_chip(struct mtd_info *mtd, int chip) | 
|  | 194 | { | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 195 | struct nand_chip *this = mtd->priv; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 196 |  | 
|  | 197 | this->IO_ADDR_R = (void __iomem *)((unsigned long)this->IO_ADDR_R & ~RTC_FROM4_NAND_ADDR_MASK); | 
|  | 198 | this->IO_ADDR_W = (void __iomem *)((unsigned long)this->IO_ADDR_W & ~RTC_FROM4_NAND_ADDR_MASK); | 
|  | 199 |  | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 200 | switch (chip) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 |  | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 202 | case 0:		/* select slot 3 chip */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 203 | this->IO_ADDR_R = (void __iomem *)((unsigned long)this->IO_ADDR_R | RTC_FROM4_NAND_ADDR_SLOT3); | 
|  | 204 | this->IO_ADDR_W = (void __iomem *)((unsigned long)this->IO_ADDR_W | RTC_FROM4_NAND_ADDR_SLOT3); | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 205 | break; | 
|  | 206 | case 1:		/* select slot 4 chip */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 | this->IO_ADDR_R = (void __iomem *)((unsigned long)this->IO_ADDR_R | RTC_FROM4_NAND_ADDR_SLOT4); | 
|  | 208 | this->IO_ADDR_W = (void __iomem *)((unsigned long)this->IO_ADDR_W | RTC_FROM4_NAND_ADDR_SLOT4); | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 209 | break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 |  | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 211 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 | } | 
|  | 213 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 214 | /* | 
|  | 215 | * rtc_from4_nand_device_ready - hardware specific ready/busy check | 
|  | 216 | * @mtd:	MTD device structure | 
|  | 217 | * | 
|  | 218 | * This board provides the Ready/Busy state in the status register | 
|  | 219 | * of the FPGA.  Bit zero indicates the RDY(1)/BSY(0) signal. | 
|  | 220 | * | 
|  | 221 | */ | 
|  | 222 | static int rtc_from4_nand_device_ready(struct mtd_info *mtd) | 
|  | 223 | { | 
|  | 224 | unsigned short status; | 
|  | 225 |  | 
|  | 226 | status = *((volatile unsigned short *)(rtc_from4_fio_base + RTC_FROM4_FPGA_SR)); | 
|  | 227 |  | 
|  | 228 | return (status & RTC_FROM4_DEVICE_READY); | 
|  | 229 |  | 
|  | 230 | } | 
|  | 231 |  | 
| David A. Marlin | 97f1a08 | 2005-01-17 19:44:39 +0000 | [diff] [blame] | 232 | /* | 
|  | 233 | * deplete - code to perform device recovery in case there was a power loss | 
|  | 234 | * @mtd:	MTD device structure | 
|  | 235 | * @chip:	Chip to select (0 == slot 3, 1 == slot 4) | 
|  | 236 | * | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 237 | * If there was a sudden loss of power during an erase operation, a | 
| David A. Marlin | 97f1a08 | 2005-01-17 19:44:39 +0000 | [diff] [blame] | 238 | * "device recovery" operation must be performed when power is restored | 
|  | 239 | * to ensure correct operation.  This routine performs the required steps | 
|  | 240 | * for the requested chip. | 
|  | 241 | * | 
|  | 242 | * See page 86 of the data sheet for details. | 
|  | 243 | * | 
|  | 244 | */ | 
|  | 245 | static void deplete(struct mtd_info *mtd, int chip) | 
|  | 246 | { | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 247 | struct nand_chip *this = mtd->priv; | 
| David A. Marlin | 97f1a08 | 2005-01-17 19:44:39 +0000 | [diff] [blame] | 248 |  | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 249 | /* wait until device is ready */ | 
|  | 250 | while (!this->dev_ready(mtd)) ; | 
| David A. Marlin | 97f1a08 | 2005-01-17 19:44:39 +0000 | [diff] [blame] | 251 |  | 
|  | 252 | this->select_chip(mtd, chip); | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 253 |  | 
| David A. Marlin | 97f1a08 | 2005-01-17 19:44:39 +0000 | [diff] [blame] | 254 | /* Send the commands for device recovery, phase 1 */ | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 255 | this->cmdfunc(mtd, NAND_CMD_DEPLETE1, 0x0000, 0x0000); | 
|  | 256 | this->cmdfunc(mtd, NAND_CMD_DEPLETE2, -1, -1); | 
| David A. Marlin | 97f1a08 | 2005-01-17 19:44:39 +0000 | [diff] [blame] | 257 |  | 
|  | 258 | /* Send the commands for device recovery, phase 2 */ | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 259 | this->cmdfunc(mtd, NAND_CMD_DEPLETE1, 0x0000, 0x0004); | 
|  | 260 | this->cmdfunc(mtd, NAND_CMD_DEPLETE2, -1, -1); | 
| David A. Marlin | 97f1a08 | 2005-01-17 19:44:39 +0000 | [diff] [blame] | 261 |  | 
|  | 262 | } | 
|  | 263 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 264 | #ifdef RTC_FROM4_HWECC | 
|  | 265 | /* | 
|  | 266 | * rtc_from4_enable_hwecc - hardware specific hardware ECC enable function | 
|  | 267 | * @mtd:	MTD device structure | 
|  | 268 | * @mode:	I/O mode; read or write | 
|  | 269 | * | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 270 | * enable hardware ECC for data read or write | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | * | 
|  | 272 | */ | 
|  | 273 | static void rtc_from4_enable_hwecc(struct mtd_info *mtd, int mode) | 
|  | 274 | { | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 275 | volatile unsigned short *rs_ecc_ctl = (volatile unsigned short *)(rtc_from4_fio_base + RTC_FROM4_RS_ECC_CTL); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 276 | unsigned short status; | 
|  | 277 |  | 
|  | 278 | switch (mode) { | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 279 | case NAND_ECC_READ: | 
|  | 280 | status = RTC_FROM4_RS_ECC_CTL_CLR | RTC_FROM4_RS_ECC_CTL_FD_E; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 281 |  | 
|  | 282 | *rs_ecc_ctl = status; | 
|  | 283 | break; | 
|  | 284 |  | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 285 | case NAND_ECC_READSYN: | 
|  | 286 | status = 0x00; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 287 |  | 
|  | 288 | *rs_ecc_ctl = status; | 
|  | 289 | break; | 
|  | 290 |  | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 291 | case NAND_ECC_WRITE: | 
|  | 292 | status = RTC_FROM4_RS_ECC_CTL_CLR | RTC_FROM4_RS_ECC_CTL_GEN | RTC_FROM4_RS_ECC_CTL_FD_E; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 293 |  | 
|  | 294 | *rs_ecc_ctl = status; | 
|  | 295 | break; | 
|  | 296 |  | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 297 | default: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | BUG(); | 
|  | 299 | break; | 
|  | 300 | } | 
|  | 301 |  | 
|  | 302 | } | 
|  | 303 |  | 
|  | 304 | /* | 
|  | 305 | * rtc_from4_calculate_ecc - hardware specific code to read ECC code | 
|  | 306 | * @mtd:	MTD device structure | 
|  | 307 | * @dat:	buffer containing the data to generate ECC codes | 
|  | 308 | * @ecc_code	ECC codes calculated | 
|  | 309 | * | 
|  | 310 | * The ECC code is calculated by the FPGA.  All we have to do is read the values | 
|  | 311 | * from the FPGA registers. | 
|  | 312 | * | 
|  | 313 | * Note: We read from the inverted registers, since data is inverted before | 
|  | 314 | * the code is calculated. So all 0xff data (blank page) results in all 0xff rs code | 
|  | 315 | * | 
|  | 316 | */ | 
|  | 317 | static void rtc_from4_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code) | 
|  | 318 | { | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 319 | volatile unsigned short *rs_eccn = (volatile unsigned short *)(rtc_from4_fio_base + RTC_FROM4_RS_ECCN); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 320 | unsigned short value; | 
|  | 321 | int i; | 
|  | 322 |  | 
|  | 323 | for (i = 0; i < 8; i++) { | 
|  | 324 | value = *rs_eccn; | 
|  | 325 | ecc_code[i] = (unsigned char)value; | 
|  | 326 | rs_eccn++; | 
|  | 327 | } | 
|  | 328 | ecc_code[7] |= 0x0f;	/* set the last four bits (not used) */ | 
|  | 329 | } | 
|  | 330 |  | 
|  | 331 | /* | 
|  | 332 | * rtc_from4_correct_data - hardware specific code to correct data using ECC code | 
|  | 333 | * @mtd:	MTD device structure | 
|  | 334 | * @buf:	buffer containing the data to generate ECC codes | 
|  | 335 | * @ecc1	ECC codes read | 
|  | 336 | * @ecc2	ECC codes calculated | 
|  | 337 | * | 
|  | 338 | * The FPGA tells us fast, if there's an error or not. If no, we go back happy | 
|  | 339 | * else we read the ecc results from the fpga and call the rs library to decode | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 340 | * and hopefully correct the error. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 341 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 342 | */ | 
|  | 343 | static int rtc_from4_correct_data(struct mtd_info *mtd, const u_char *buf, u_char *ecc1, u_char *ecc2) | 
|  | 344 | { | 
|  | 345 | int i, j, res; | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 346 | unsigned short status; | 
| David A. Marlin | 97f1a08 | 2005-01-17 19:44:39 +0000 | [diff] [blame] | 347 | uint16_t par[6], syn[6]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 348 | uint8_t ecc[8]; | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 349 | volatile unsigned short *rs_ecc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 |  | 
|  | 351 | status = *((volatile unsigned short *)(rtc_from4_fio_base + RTC_FROM4_RS_ECC_CHK)); | 
|  | 352 |  | 
|  | 353 | if (!(status & RTC_FROM4_RS_ECC_CHK_ERROR)) { | 
|  | 354 | return 0; | 
|  | 355 | } | 
|  | 356 |  | 
|  | 357 | /* Read the syndrom pattern from the FPGA and correct the bitorder */ | 
|  | 358 | rs_ecc = (volatile unsigned short *)(rtc_from4_fio_base + RTC_FROM4_RS_ECC); | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 359 | for (i = 0; i < 8; i++) { | 
| Andrew Morton | ce10604 | 2006-11-29 00:19:14 +0000 | [diff] [blame] | 360 | ecc[i] = bitrev8(*rs_ecc); | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 361 | rs_ecc++; | 
|  | 362 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 |  | 
|  | 364 | /* convert into 6 10bit syndrome fields */ | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 365 | par[5] = rs_decoder->index_of[(((uint16_t) ecc[0] >> 0) & 0x0ff) | (((uint16_t) ecc[1] << 8) & 0x300)]; | 
|  | 366 | par[4] = rs_decoder->index_of[(((uint16_t) ecc[1] >> 2) & 0x03f) | (((uint16_t) ecc[2] << 6) & 0x3c0)]; | 
|  | 367 | par[3] = rs_decoder->index_of[(((uint16_t) ecc[2] >> 4) & 0x00f) | (((uint16_t) ecc[3] << 4) & 0x3f0)]; | 
|  | 368 | par[2] = rs_decoder->index_of[(((uint16_t) ecc[3] >> 6) & 0x003) | (((uint16_t) ecc[4] << 2) & 0x3fc)]; | 
|  | 369 | par[1] = rs_decoder->index_of[(((uint16_t) ecc[5] >> 0) & 0x0ff) | (((uint16_t) ecc[6] << 8) & 0x300)]; | 
|  | 370 | par[0] = (((uint16_t) ecc[6] >> 2) & 0x03f) | (((uint16_t) ecc[7] << 6) & 0x3c0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 371 |  | 
|  | 372 | /* Convert to computable syndrome */ | 
|  | 373 | for (i = 0; i < 6; i++) { | 
|  | 374 | syn[i] = par[0]; | 
|  | 375 | for (j = 1; j < 6; j++) | 
|  | 376 | if (par[j] != rs_decoder->nn) | 
|  | 377 | syn[i] ^= rs_decoder->alpha_to[rs_modnn(rs_decoder, par[j] + i * j)]; | 
|  | 378 |  | 
|  | 379 | /* Convert to index form */ | 
|  | 380 | syn[i] = rs_decoder->index_of[syn[i]]; | 
|  | 381 | } | 
|  | 382 |  | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 383 | /* Let the library code do its magic. */ | 
|  | 384 | res = decode_rs8(rs_decoder, (uint8_t *) buf, par, 512, syn, 0, NULL, 0xff, NULL); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | if (res > 0) { | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 386 | DEBUG(MTD_DEBUG_LEVEL0, "rtc_from4_correct_data: " "ECC corrected %d errors on read\n", res); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 387 | } | 
|  | 388 | return res; | 
|  | 389 | } | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 390 |  | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 391 | /** | 
|  | 392 | * rtc_from4_errstat - perform additional error status checks | 
|  | 393 | * @mtd:	MTD device structure | 
|  | 394 | * @this:	NAND chip structure | 
|  | 395 | * @state:	state or the operation | 
|  | 396 | * @status:	status code returned from read status | 
|  | 397 | * @page:	startpage inside the chip, must be called with (page & this->pagemask) | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 398 | * | 
|  | 399 | * Perform additional error status checks on erase and write failures | 
|  | 400 | * to determine if errors are correctable.  For this device, correctable | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 401 | * 1-bit errors on erase and write are considered acceptable. | 
|  | 402 | * | 
|  | 403 | * note: see pages 34..37 of data sheet for details. | 
|  | 404 | * | 
|  | 405 | */ | 
| Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 406 | static int rtc_from4_errstat(struct mtd_info *mtd, struct nand_chip *this, | 
|  | 407 | int state, int status, int page) | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 408 | { | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 409 | int er_stat = 0; | 
|  | 410 | int rtn, retlen; | 
|  | 411 | size_t len; | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 412 | uint8_t *buf; | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 413 | int i; | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 414 |  | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 415 | this->cmdfunc(mtd, NAND_CMD_STATUS_CLEAR, -1, -1); | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 416 |  | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 417 | if (state == FL_ERASING) { | 
| Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 418 |  | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 419 | for (i = 0; i < 4; i++) { | 
| Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 420 | if (!(status & 1 << (i + 1))) | 
|  | 421 | continue; | 
|  | 422 | this->cmdfunc(mtd, (NAND_CMD_STATUS_ERROR + i + 1), | 
|  | 423 | -1, -1); | 
|  | 424 | rtn = this->read_byte(mtd); | 
|  | 425 | this->cmdfunc(mtd, NAND_CMD_STATUS_RESET, -1, -1); | 
|  | 426 |  | 
|  | 427 | /* err_ecc_not_avail */ | 
|  | 428 | if (!(rtn & ERR_STAT_ECC_AVAILABLE)) | 
|  | 429 | er_stat |= 1 << (i + 1); | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 430 | } | 
| Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 431 |  | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 432 | } else if (state == FL_WRITING) { | 
| Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 433 |  | 
|  | 434 | unsigned long corrected = mtd->ecc_stats.corrected; | 
|  | 435 |  | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 436 | /* single bank write logic */ | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 437 | this->cmdfunc(mtd, NAND_CMD_STATUS_ERROR, -1, -1); | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 438 | rtn = this->read_byte(mtd); | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 439 | this->cmdfunc(mtd, NAND_CMD_STATUS_RESET, -1, -1); | 
| Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 440 |  | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 441 | if (!(rtn & ERR_STAT_ECC_AVAILABLE)) { | 
| Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 442 | /* err_ecc_not_avail */ | 
|  | 443 | er_stat |= 1 << 1; | 
|  | 444 | goto out; | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 445 | } | 
| Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 446 |  | 
|  | 447 | len = mtd->writesize; | 
|  | 448 | buf = kmalloc(len, GFP_KERNEL); | 
|  | 449 | if (!buf) { | 
|  | 450 | printk(KERN_ERR "rtc_from4_errstat: Out of memory!\n"); | 
|  | 451 | er_stat = 1; | 
|  | 452 | goto out; | 
|  | 453 | } | 
|  | 454 |  | 
|  | 455 | /* recovery read */ | 
|  | 456 | rtn = nand_do_read(mtd, page, len, &retlen, buf); | 
|  | 457 |  | 
|  | 458 | /* if read failed or > 1-bit error corrected */ | 
| Mariusz Kozlowski | 7dcb483 | 2006-12-01 09:59:49 +0000 | [diff] [blame] | 459 | if (rtn || (mtd->ecc_stats.corrected - corrected) > 1) | 
| Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 460 | er_stat |= 1 << 1; | 
|  | 461 | kfree(buf); | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 462 | } | 
|  | 463 |  | 
|  | 464 | rtn = status; | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 465 | if (er_stat == 0) {	/* if ECC is available   */ | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 466 | rtn = (status & ~NAND_STATUS_FAIL);	/*   clear the error bit */ | 
|  | 467 | } | 
|  | 468 |  | 
|  | 469 | return rtn; | 
|  | 470 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | #endif | 
|  | 472 |  | 
|  | 473 | /* | 
|  | 474 | * Main initialization routine | 
|  | 475 | */ | 
| David Woodhouse | cead4db | 2006-05-16 13:54:50 +0100 | [diff] [blame] | 476 | static int __init rtc_from4_init(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 477 | { | 
|  | 478 | struct nand_chip *this; | 
|  | 479 | unsigned short bcr1, bcr2, wcr2; | 
| David A. Marlin | 97f1a08 | 2005-01-17 19:44:39 +0000 | [diff] [blame] | 480 | int i; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 481 |  | 
|  | 482 | /* Allocate memory for MTD device structure and private data */ | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 483 | rtc_from4_mtd = kmalloc(sizeof(struct mtd_info) + sizeof(struct nand_chip), GFP_KERNEL); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 484 | if (!rtc_from4_mtd) { | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 485 | printk("Unable to allocate Renesas NAND MTD device structure.\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 486 | return -ENOMEM; | 
|  | 487 | } | 
|  | 488 |  | 
|  | 489 | /* Get pointer to private data */ | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 490 | this = (struct nand_chip *)(&rtc_from4_mtd[1]); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 491 |  | 
|  | 492 | /* Initialize structures */ | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 493 | memset(rtc_from4_mtd, 0, sizeof(struct mtd_info)); | 
|  | 494 | memset(this, 0, sizeof(struct nand_chip)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 495 |  | 
|  | 496 | /* Link the private data with the MTD structure */ | 
|  | 497 | rtc_from4_mtd->priv = this; | 
| David Woodhouse | 552d920 | 2006-05-14 01:20:46 +0100 | [diff] [blame] | 498 | rtc_from4_mtd->owner = THIS_MODULE; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 499 |  | 
|  | 500 | /* set area 5 as PCMCIA mode to clear the spec of tDH(Data hold time;9ns min) */ | 
|  | 501 | bcr1 = *SH77X9_BCR1 & ~0x0002; | 
|  | 502 | bcr1 |= 0x0002; | 
|  | 503 | *SH77X9_BCR1 = bcr1; | 
|  | 504 |  | 
|  | 505 | /* set */ | 
|  | 506 | bcr2 = *SH77X9_BCR2 & ~0x0c00; | 
|  | 507 | bcr2 |= 0x0800; | 
|  | 508 | *SH77X9_BCR2 = bcr2; | 
|  | 509 |  | 
|  | 510 | /* set area 5 wait states */ | 
|  | 511 | wcr2 = *SH77X9_WCR2 & ~0x1c00; | 
|  | 512 | wcr2 |= 0x1c00; | 
|  | 513 | *SH77X9_WCR2 = wcr2; | 
|  | 514 |  | 
|  | 515 | /* Set address of NAND IO lines */ | 
|  | 516 | this->IO_ADDR_R = rtc_from4_fio_base; | 
|  | 517 | this->IO_ADDR_W = rtc_from4_fio_base; | 
|  | 518 | /* Set address of hardware control function */ | 
| Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 519 | this->cmd_ctrl = rtc_from4_hwcontrol; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 520 | /* Set address of chip select function */ | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 521 | this->select_chip = rtc_from4_nand_select_chip; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 522 | /* command delay time (in us) */ | 
|  | 523 | this->chip_delay = 100; | 
|  | 524 | /* return the status of the Ready/Busy line */ | 
|  | 525 | this->dev_ready = rtc_from4_nand_device_ready; | 
|  | 526 |  | 
|  | 527 | #ifdef RTC_FROM4_HWECC | 
|  | 528 | printk(KERN_INFO "rtc_from4_init: using hardware ECC detection.\n"); | 
|  | 529 |  | 
| Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 530 | this->ecc.mode = NAND_ECC_HW_SYNDROME; | 
|  | 531 | this->ecc.size = 512; | 
|  | 532 | this->ecc.bytes = 8; | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 533 | /* return the status of extra status and ECC checks */ | 
|  | 534 | this->errstat = rtc_from4_errstat; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 | /* set the nand_oobinfo to support FPGA H/W error detection */ | 
| Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 536 | this->ecc.layout = &rtc_from4_nand_oobinfo; | 
| Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 537 | this->ecc.hwctl = rtc_from4_enable_hwecc; | 
|  | 538 | this->ecc.calculate = rtc_from4_calculate_ecc; | 
|  | 539 | this->ecc.correct = rtc_from4_correct_data; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 540 | #else | 
|  | 541 | printk(KERN_INFO "rtc_from4_init: using software ECC detection.\n"); | 
|  | 542 |  | 
| Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 543 | this->ecc.mode = NAND_ECC_SOFT; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 544 | #endif | 
|  | 545 |  | 
|  | 546 | /* set the bad block tables to support debugging */ | 
|  | 547 | this->bbt_td = &rtc_from4_bbt_main_descr; | 
|  | 548 | this->bbt_md = &rtc_from4_bbt_mirror_descr; | 
|  | 549 |  | 
|  | 550 | /* Scan to find existence of the device */ | 
|  | 551 | if (nand_scan(rtc_from4_mtd, RTC_FROM4_MAX_CHIPS)) { | 
|  | 552 | kfree(rtc_from4_mtd); | 
|  | 553 | return -ENXIO; | 
|  | 554 | } | 
|  | 555 |  | 
| David A. Marlin | 97f1a08 | 2005-01-17 19:44:39 +0000 | [diff] [blame] | 556 | /* Perform 'device recovery' for each chip in case there was a power loss. */ | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 557 | for (i = 0; i < this->numchips; i++) { | 
| David A. Marlin | 97f1a08 | 2005-01-17 19:44:39 +0000 | [diff] [blame] | 558 | deplete(rtc_from4_mtd, i); | 
|  | 559 | } | 
|  | 560 |  | 
| David A. Marlin | ed3786a | 2005-01-24 20:40:15 +0000 | [diff] [blame] | 561 | #if RTC_FROM4_NO_VIRTBLOCKS | 
|  | 562 | /* use a smaller erase block to minimize wasted space when a block is bad */ | 
|  | 563 | /* note: this uses eight times as much RAM as using the default and makes */ | 
|  | 564 | /*       mounts take four times as long. */ | 
|  | 565 | rtc_from4_mtd->flags |= MTD_NO_VIRTBLOCKS; | 
|  | 566 | #endif | 
|  | 567 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 568 | /* Register the partitions */ | 
|  | 569 | add_mtd_partitions(rtc_from4_mtd, partition_info, NUM_PARTITIONS); | 
|  | 570 |  | 
|  | 571 | #ifdef RTC_FROM4_HWECC | 
|  | 572 | /* We could create the decoder on demand, if memory is a concern. | 
| Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 573 | * This way we have it handy, if an error happens | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 574 | * | 
|  | 575 | * Symbolsize is 10 (bits) | 
|  | 576 | * Primitve polynomial is x^10+x^3+1 | 
|  | 577 | * first consecutive root is 0 | 
|  | 578 | * primitve element to generate roots = 1 | 
|  | 579 | * generator polinomial degree = 6 | 
|  | 580 | */ | 
|  | 581 | rs_decoder = init_rs(10, 0x409, 0, 1, 6); | 
|  | 582 | if (!rs_decoder) { | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 583 | printk(KERN_ERR "Could not create a RS decoder\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 584 | nand_release(rtc_from4_mtd); | 
|  | 585 | kfree(rtc_from4_mtd); | 
|  | 586 | return -ENOMEM; | 
|  | 587 | } | 
|  | 588 | #endif | 
|  | 589 | /* Return happy */ | 
|  | 590 | return 0; | 
|  | 591 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 592 |  | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 593 | module_init(rtc_from4_init); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 594 |  | 
|  | 595 | /* | 
|  | 596 | * Clean up routine | 
|  | 597 | */ | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 598 | static void __exit rtc_from4_cleanup(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 599 | { | 
|  | 600 | /* Release resource, unregister partitions */ | 
|  | 601 | nand_release(rtc_from4_mtd); | 
|  | 602 |  | 
|  | 603 | /* Free the MTD device structure */ | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 604 | kfree(rtc_from4_mtd); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 605 |  | 
|  | 606 | #ifdef RTC_FROM4_HWECC | 
|  | 607 | /* Free the reed solomon resources */ | 
|  | 608 | if (rs_decoder) { | 
|  | 609 | free_rs(rs_decoder); | 
|  | 610 | } | 
|  | 611 | #endif | 
|  | 612 | } | 
| David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 613 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 614 | module_exit(rtc_from4_cleanup); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 615 |  | 
|  | 616 | MODULE_LICENSE("GPL"); | 
|  | 617 | MODULE_AUTHOR("d.marlin <dmarlin@redhat.com"); | 
|  | 618 | MODULE_DESCRIPTION("Board-specific glue layer for AG-AND flash on Renesas FROM_BOARD4"); |