| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * File:	msi.c | 
 | 3 |  * Purpose:	PCI Message Signaled Interrupt (MSI) | 
 | 4 |  * | 
 | 5 |  * Copyright (C) 2003-2004 Intel | 
 | 6 |  * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com) | 
 | 7 |  */ | 
 | 8 |  | 
| Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 9 | #include <linux/err.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | #include <linux/mm.h> | 
 | 11 | #include <linux/irq.h> | 
 | 12 | #include <linux/interrupt.h> | 
 | 13 | #include <linux/init.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <linux/ioport.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/pci.h> | 
 | 16 | #include <linux/proc_fs.h> | 
| Eric W. Biederman | 3b7d192 | 2006-10-04 02:16:59 -0700 | [diff] [blame] | 17 | #include <linux/msi.h> | 
| Dan Williams | 4fdadeb | 2007-04-26 18:21:38 -0700 | [diff] [blame] | 18 | #include <linux/smp.h> | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 19 | #include <linux/errno.h> | 
 | 20 | #include <linux/io.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 21 | #include <linux/slab.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 |  | 
 | 23 | #include "pci.h" | 
 | 24 | #include "msi.h" | 
 | 25 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | static int pci_msi_enable = 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 |  | 
| Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 28 | /* Arch hooks */ | 
 | 29 |  | 
| Michael Ellerman | 11df1f0 | 2009-01-19 11:31:00 +1100 | [diff] [blame] | 30 | #ifndef arch_msi_check_device | 
 | 31 | int arch_msi_check_device(struct pci_dev *dev, int nvec, int type) | 
| Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 32 | { | 
 | 33 | 	return 0; | 
 | 34 | } | 
| Michael Ellerman | 11df1f0 | 2009-01-19 11:31:00 +1100 | [diff] [blame] | 35 | #endif | 
| Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 36 |  | 
| Michael Ellerman | 11df1f0 | 2009-01-19 11:31:00 +1100 | [diff] [blame] | 37 | #ifndef arch_setup_msi_irqs | 
| Thomas Gleixner | 1525bf0 | 2010-10-06 16:05:35 -0400 | [diff] [blame] | 38 | # define arch_setup_msi_irqs default_setup_msi_irqs | 
 | 39 | # define HAVE_DEFAULT_MSI_SETUP_IRQS | 
 | 40 | #endif | 
 | 41 |  | 
 | 42 | #ifdef HAVE_DEFAULT_MSI_SETUP_IRQS | 
 | 43 | int default_setup_msi_irqs(struct pci_dev *dev, int nvec, int type) | 
| Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 44 | { | 
 | 45 | 	struct msi_desc *entry; | 
 | 46 | 	int ret; | 
 | 47 |  | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 48 | 	/* | 
 | 49 | 	 * If an architecture wants to support multiple MSI, it needs to | 
 | 50 | 	 * override arch_setup_msi_irqs() | 
 | 51 | 	 */ | 
 | 52 | 	if (type == PCI_CAP_ID_MSI && nvec > 1) | 
 | 53 | 		return 1; | 
 | 54 |  | 
| Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 55 | 	list_for_each_entry(entry, &dev->msi_list, list) { | 
 | 56 | 		ret = arch_setup_msi_irq(dev, entry); | 
| Michael Ellerman | b5fbf53 | 2009-02-11 22:27:02 +1100 | [diff] [blame] | 57 | 		if (ret < 0) | 
| Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 58 | 			return ret; | 
| Michael Ellerman | b5fbf53 | 2009-02-11 22:27:02 +1100 | [diff] [blame] | 59 | 		if (ret > 0) | 
 | 60 | 			return -ENOSPC; | 
| Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 61 | 	} | 
 | 62 |  | 
 | 63 | 	return 0; | 
 | 64 | } | 
| Michael Ellerman | 11df1f0 | 2009-01-19 11:31:00 +1100 | [diff] [blame] | 65 | #endif | 
| Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 66 |  | 
| Michael Ellerman | 11df1f0 | 2009-01-19 11:31:00 +1100 | [diff] [blame] | 67 | #ifndef arch_teardown_msi_irqs | 
| Thomas Gleixner | 1525bf0 | 2010-10-06 16:05:35 -0400 | [diff] [blame] | 68 | # define arch_teardown_msi_irqs default_teardown_msi_irqs | 
 | 69 | # define HAVE_DEFAULT_MSI_TEARDOWN_IRQS | 
 | 70 | #endif | 
 | 71 |  | 
 | 72 | #ifdef HAVE_DEFAULT_MSI_TEARDOWN_IRQS | 
 | 73 | void default_teardown_msi_irqs(struct pci_dev *dev) | 
| Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 74 | { | 
 | 75 | 	struct msi_desc *entry; | 
 | 76 |  | 
 | 77 | 	list_for_each_entry(entry, &dev->msi_list, list) { | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 78 | 		int i, nvec; | 
 | 79 | 		if (entry->irq == 0) | 
 | 80 | 			continue; | 
 | 81 | 		nvec = 1 << entry->msi_attrib.multiple; | 
 | 82 | 		for (i = 0; i < nvec; i++) | 
 | 83 | 			arch_teardown_msi_irq(entry->irq + i); | 
| Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 84 | 	} | 
 | 85 | } | 
| Michael Ellerman | 11df1f0 | 2009-01-19 11:31:00 +1100 | [diff] [blame] | 86 | #endif | 
| Adrian Bunk | 6a9e7f2 | 2007-12-11 23:19:41 +0100 | [diff] [blame] | 87 |  | 
| Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 88 | static void msi_set_enable(struct pci_dev *dev, int pos, int enable) | 
| Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 89 | { | 
| Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 90 | 	u16 control; | 
 | 91 |  | 
| Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 92 | 	BUG_ON(!pos); | 
| Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 93 |  | 
| Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 94 | 	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control); | 
 | 95 | 	control &= ~PCI_MSI_FLAGS_ENABLE; | 
 | 96 | 	if (enable) | 
 | 97 | 		control |= PCI_MSI_FLAGS_ENABLE; | 
 | 98 | 	pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control); | 
| Hidetoshi Seto | 5ca5c02 | 2008-05-19 13:48:17 +0900 | [diff] [blame] | 99 | } | 
 | 100 |  | 
| Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 101 | static void msix_set_enable(struct pci_dev *dev, int enable) | 
 | 102 | { | 
 | 103 | 	int pos; | 
 | 104 | 	u16 control; | 
 | 105 |  | 
 | 106 | 	pos = pci_find_capability(dev, PCI_CAP_ID_MSIX); | 
 | 107 | 	if (pos) { | 
 | 108 | 		pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control); | 
 | 109 | 		control &= ~PCI_MSIX_FLAGS_ENABLE; | 
 | 110 | 		if (enable) | 
 | 111 | 			control |= PCI_MSIX_FLAGS_ENABLE; | 
 | 112 | 		pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control); | 
 | 113 | 	} | 
 | 114 | } | 
 | 115 |  | 
| Matthew Wilcox | bffac3c | 2009-01-21 19:19:19 -0500 | [diff] [blame] | 116 | static inline __attribute_const__ u32 msi_mask(unsigned x) | 
 | 117 | { | 
| Matthew Wilcox | 0b49ec3 | 2009-02-08 20:27:47 -0700 | [diff] [blame] | 118 | 	/* Don't shift by >= width of type */ | 
 | 119 | 	if (x >= 5) | 
 | 120 | 		return 0xffffffff; | 
 | 121 | 	return (1 << (1 << x)) - 1; | 
| Matthew Wilcox | bffac3c | 2009-01-21 19:19:19 -0500 | [diff] [blame] | 122 | } | 
 | 123 |  | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 124 | static inline __attribute_const__ u32 msi_capable_mask(u16 control) | 
| Mitch Williams | 988cbb1 | 2007-03-30 11:54:08 -0700 | [diff] [blame] | 125 | { | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 126 | 	return msi_mask((control >> 1) & 7); | 
 | 127 | } | 
| Mitch Williams | 988cbb1 | 2007-03-30 11:54:08 -0700 | [diff] [blame] | 128 |  | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 129 | static inline __attribute_const__ u32 msi_enabled_mask(u16 control) | 
 | 130 | { | 
 | 131 | 	return msi_mask((control >> 4) & 7); | 
| Mitch Williams | 988cbb1 | 2007-03-30 11:54:08 -0700 | [diff] [blame] | 132 | } | 
 | 133 |  | 
| Matthew Wilcox | ce6fce4 | 2008-07-25 15:42:58 -0600 | [diff] [blame] | 134 | /* | 
 | 135 |  * PCI 2.3 does not specify mask bits for each MSI interrupt.  Attempting to | 
 | 136 |  * mask all MSI interrupts by clearing the MSI enable bit does not work | 
 | 137 |  * reliably as devices without an INTx disable bit will then generate a | 
 | 138 |  * level IRQ which will never be cleared. | 
| Matthew Wilcox | ce6fce4 | 2008-07-25 15:42:58 -0600 | [diff] [blame] | 139 |  */ | 
| Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 140 | static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 | { | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 142 | 	u32 mask_bits = desc->masked; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 |  | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 144 | 	if (!desc->msi_attrib.maskbit) | 
| Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 145 | 		return 0; | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 146 |  | 
 | 147 | 	mask_bits &= ~mask; | 
 | 148 | 	mask_bits |= flag; | 
 | 149 | 	pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits); | 
| Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 150 |  | 
 | 151 | 	return mask_bits; | 
 | 152 | } | 
 | 153 |  | 
 | 154 | static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag) | 
 | 155 | { | 
 | 156 | 	desc->masked = __msi_mask_irq(desc, mask, flag); | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 157 | } | 
 | 158 |  | 
 | 159 | /* | 
 | 160 |  * This internal function does not flush PCI writes to the device. | 
 | 161 |  * All users must ensure that they read from the device before either | 
 | 162 |  * assuming that the device state is up to date, or returning out of this | 
 | 163 |  * file.  This saves a few milliseconds when initialising devices with lots | 
 | 164 |  * of MSI-X interrupts. | 
 | 165 |  */ | 
| Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 166 | static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag) | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 167 | { | 
 | 168 | 	u32 mask_bits = desc->masked; | 
 | 169 | 	unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE + | 
| Hidetoshi Seto | 2c21fd4 | 2009-06-23 17:40:04 +0900 | [diff] [blame] | 170 | 						PCI_MSIX_ENTRY_VECTOR_CTRL; | 
| Sheng Yang | 8d80528 | 2010-11-11 15:46:55 +0800 | [diff] [blame] | 171 | 	mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT; | 
 | 172 | 	if (flag) | 
 | 173 | 		mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT; | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 174 | 	writel(mask_bits, desc->mask_base + offset); | 
| Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 175 |  | 
 | 176 | 	return mask_bits; | 
 | 177 | } | 
 | 178 |  | 
 | 179 | static void msix_mask_irq(struct msi_desc *desc, u32 flag) | 
 | 180 | { | 
 | 181 | 	desc->masked = __msix_mask_irq(desc, flag); | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 182 | } | 
 | 183 |  | 
| Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 184 | static void msi_set_mask_bit(struct irq_data *data, u32 flag) | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 185 | { | 
| Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 186 | 	struct msi_desc *desc = irq_data_get_msi(data); | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 187 |  | 
 | 188 | 	if (desc->msi_attrib.is_msix) { | 
 | 189 | 		msix_mask_irq(desc, flag); | 
 | 190 | 		readl(desc->mask_base);		/* Flush write to device */ | 
| Matthew Wilcox | 24d2755 | 2009-03-17 08:54:06 -0400 | [diff] [blame] | 191 | 	} else { | 
| Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 192 | 		unsigned offset = data->irq - desc->dev->irq; | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 193 | 		msi_mask_irq(desc, 1 << offset, flag << offset); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | 	} | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 195 | } | 
 | 196 |  | 
| Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 197 | void mask_msi_irq(struct irq_data *data) | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 198 | { | 
| Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 199 | 	msi_set_mask_bit(data, 1); | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 200 | } | 
 | 201 |  | 
| Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 202 | void unmask_msi_irq(struct irq_data *data) | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 203 | { | 
| Thomas Gleixner | 1c9db52 | 2010-09-28 16:46:51 +0200 | [diff] [blame] | 204 | 	msi_set_mask_bit(data, 0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | } | 
 | 206 |  | 
| Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 207 | void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg) | 
| Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 208 | { | 
| Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 209 | 	BUG_ON(entry->dev->current_state != PCI_D0); | 
| Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 210 |  | 
| Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 211 | 	if (entry->msi_attrib.is_msix) { | 
 | 212 | 		void __iomem *base = entry->mask_base + | 
 | 213 | 			entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE; | 
 | 214 |  | 
 | 215 | 		msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR); | 
 | 216 | 		msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR); | 
 | 217 | 		msg->data = readl(base + PCI_MSIX_ENTRY_DATA); | 
 | 218 | 	} else { | 
 | 219 | 		struct pci_dev *dev = entry->dev; | 
 | 220 | 		int pos = entry->msi_attrib.pos; | 
 | 221 | 		u16 data; | 
 | 222 |  | 
 | 223 | 		pci_read_config_dword(dev, msi_lower_address_reg(pos), | 
 | 224 | 					&msg->address_lo); | 
 | 225 | 		if (entry->msi_attrib.is_64) { | 
 | 226 | 			pci_read_config_dword(dev, msi_upper_address_reg(pos), | 
 | 227 | 						&msg->address_hi); | 
 | 228 | 			pci_read_config_word(dev, msi_data_reg(pos, 1), &data); | 
 | 229 | 		} else { | 
 | 230 | 			msg->address_hi = 0; | 
 | 231 | 			pci_read_config_word(dev, msi_data_reg(pos, 0), &data); | 
 | 232 | 		} | 
 | 233 | 		msg->data = data; | 
 | 234 | 	} | 
| Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 235 | } | 
 | 236 |  | 
| Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 237 | void read_msi_msg(unsigned int irq, struct msi_msg *msg) | 
| Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 238 | { | 
| Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 239 | 	struct msi_desc *entry = irq_get_msi_desc(irq); | 
| Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 240 |  | 
| Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 241 | 	__read_msi_msg(entry, msg); | 
| Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 242 | } | 
 | 243 |  | 
| Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 244 | void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg) | 
| Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 245 | { | 
| Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 246 | 	/* Assert that the cache is valid, assuming that | 
 | 247 | 	 * valid messages are not all-zeroes. */ | 
 | 248 | 	BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo | | 
 | 249 | 		 entry->msg.data)); | 
 | 250 |  | 
 | 251 | 	*msg = entry->msg; | 
 | 252 | } | 
 | 253 |  | 
 | 254 | void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg) | 
 | 255 | { | 
| Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 256 | 	struct msi_desc *entry = irq_get_msi_desc(irq); | 
| Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 257 |  | 
| Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 258 | 	__get_cached_msi_msg(entry, msg); | 
| Ben Hutchings | 30da552 | 2010-07-23 14:56:28 +0100 | [diff] [blame] | 259 | } | 
 | 260 |  | 
| Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 261 | void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg) | 
| Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 262 | { | 
| Ben Hutchings | fcd097f | 2010-06-17 20:16:36 +0100 | [diff] [blame] | 263 | 	if (entry->dev->current_state != PCI_D0) { | 
 | 264 | 		/* Don't touch the hardware now */ | 
 | 265 | 	} else if (entry->msi_attrib.is_msix) { | 
| Matthew Wilcox | 24d2755 | 2009-03-17 08:54:06 -0400 | [diff] [blame] | 266 | 		void __iomem *base; | 
 | 267 | 		base = entry->mask_base + | 
 | 268 | 			entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE; | 
 | 269 |  | 
| Hidetoshi Seto | 2c21fd4 | 2009-06-23 17:40:04 +0900 | [diff] [blame] | 270 | 		writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR); | 
 | 271 | 		writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR); | 
 | 272 | 		writel(msg->data, base + PCI_MSIX_ENTRY_DATA); | 
| Matthew Wilcox | 24d2755 | 2009-03-17 08:54:06 -0400 | [diff] [blame] | 273 | 	} else { | 
| Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 274 | 		struct pci_dev *dev = entry->dev; | 
 | 275 | 		int pos = entry->msi_attrib.pos; | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 276 | 		u16 msgctl; | 
 | 277 |  | 
 | 278 | 		pci_read_config_word(dev, msi_control_reg(pos), &msgctl); | 
 | 279 | 		msgctl &= ~PCI_MSI_FLAGS_QSIZE; | 
 | 280 | 		msgctl |= entry->msi_attrib.multiple << 4; | 
 | 281 | 		pci_write_config_word(dev, msi_control_reg(pos), msgctl); | 
| Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 282 |  | 
 | 283 | 		pci_write_config_dword(dev, msi_lower_address_reg(pos), | 
 | 284 | 					msg->address_lo); | 
 | 285 | 		if (entry->msi_attrib.is_64) { | 
 | 286 | 			pci_write_config_dword(dev, msi_upper_address_reg(pos), | 
 | 287 | 						msg->address_hi); | 
 | 288 | 			pci_write_config_word(dev, msi_data_reg(pos, 1), | 
 | 289 | 						msg->data); | 
 | 290 | 		} else { | 
 | 291 | 			pci_write_config_word(dev, msi_data_reg(pos, 0), | 
 | 292 | 						msg->data); | 
 | 293 | 		} | 
| Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 294 | 	} | 
| Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 295 | 	entry->msg = *msg; | 
| Eric W. Biederman | 0366f8f | 2006-10-04 02:16:33 -0700 | [diff] [blame] | 296 | } | 
 | 297 |  | 
| Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 298 | void write_msi_msg(unsigned int irq, struct msi_msg *msg) | 
 | 299 | { | 
| Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 300 | 	struct msi_desc *entry = irq_get_msi_desc(irq); | 
| Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 301 |  | 
| Thomas Gleixner | 39431ac | 2010-09-28 19:09:51 +0200 | [diff] [blame] | 302 | 	__write_msi_msg(entry, msg); | 
| Yinghai Lu | 3145e94 | 2008-12-05 18:58:34 -0800 | [diff] [blame] | 303 | } | 
 | 304 |  | 
| Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 305 | static void free_msi_irqs(struct pci_dev *dev) | 
 | 306 | { | 
 | 307 | 	struct msi_desc *entry, *tmp; | 
 | 308 |  | 
 | 309 | 	list_for_each_entry(entry, &dev->msi_list, list) { | 
 | 310 | 		int i, nvec; | 
 | 311 | 		if (!entry->irq) | 
 | 312 | 			continue; | 
 | 313 | 		nvec = 1 << entry->msi_attrib.multiple; | 
 | 314 | 		for (i = 0; i < nvec; i++) | 
 | 315 | 			BUG_ON(irq_has_action(entry->irq + i)); | 
 | 316 | 	} | 
 | 317 |  | 
 | 318 | 	arch_teardown_msi_irqs(dev); | 
 | 319 |  | 
 | 320 | 	list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) { | 
 | 321 | 		if (entry->msi_attrib.is_msix) { | 
 | 322 | 			if (list_is_last(&entry->list, &dev->msi_list)) | 
 | 323 | 				iounmap(entry->mask_base); | 
 | 324 | 		} | 
 | 325 | 		list_del(&entry->list); | 
 | 326 | 		kfree(entry); | 
 | 327 | 	} | 
 | 328 | } | 
| Satoru Takeuchi | c54c187 | 2007-01-18 13:50:05 +0900 | [diff] [blame] | 329 |  | 
| Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 330 | static struct msi_desc *alloc_msi_entry(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 | { | 
| Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 332 | 	struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL); | 
 | 333 | 	if (!desc) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | 		return NULL; | 
 | 335 |  | 
| Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 336 | 	INIT_LIST_HEAD(&desc->list); | 
 | 337 | 	desc->dev = dev; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 338 |  | 
| Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 339 | 	return desc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 | } | 
 | 341 |  | 
| David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 342 | static void pci_intx_for_msi(struct pci_dev *dev, int enable) | 
 | 343 | { | 
 | 344 | 	if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG)) | 
 | 345 | 		pci_intx(dev, enable); | 
 | 346 | } | 
 | 347 |  | 
| Michael Ellerman | 8fed4b6 | 2007-01-25 19:34:08 +1100 | [diff] [blame] | 348 | static void __pci_restore_msi_state(struct pci_dev *dev) | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 349 | { | 
| Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 350 | 	int pos; | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 351 | 	u16 control; | 
| Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 352 | 	struct msi_desc *entry; | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 353 |  | 
| Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 354 | 	if (!dev->msi_enabled) | 
 | 355 | 		return; | 
 | 356 |  | 
| Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 357 | 	entry = irq_get_msi_desc(dev->irq); | 
| Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 358 | 	pos = entry->msi_attrib.pos; | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 359 |  | 
| David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 360 | 	pci_intx_for_msi(dev, 0); | 
| Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 361 | 	msi_set_enable(dev, pos, 0); | 
| Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 362 | 	write_msi_msg(dev->irq, &entry->msg); | 
| Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 363 |  | 
 | 364 | 	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control); | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 365 | 	msi_mask_irq(entry, msi_capable_mask(control), entry->masked); | 
| Jesse Barnes | abad2ec | 2008-08-07 08:52:37 -0700 | [diff] [blame] | 366 | 	control &= ~PCI_MSI_FLAGS_QSIZE; | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 367 | 	control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE; | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 368 | 	pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control); | 
| Michael Ellerman | 8fed4b6 | 2007-01-25 19:34:08 +1100 | [diff] [blame] | 369 | } | 
 | 370 |  | 
 | 371 | static void __pci_restore_msix_state(struct pci_dev *dev) | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 372 | { | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 373 | 	int pos; | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 374 | 	struct msi_desc *entry; | 
| Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 375 | 	u16 control; | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 376 |  | 
| Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 377 | 	if (!dev->msix_enabled) | 
 | 378 | 		return; | 
| Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 379 | 	BUG_ON(list_empty(&dev->msi_list)); | 
| Hidetoshi Seto | 9cc8d54 | 2009-08-06 11:32:04 +0900 | [diff] [blame] | 380 | 	entry = list_first_entry(&dev->msi_list, struct msi_desc, list); | 
| Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 381 | 	pos = entry->msi_attrib.pos; | 
 | 382 | 	pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control); | 
| Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 383 |  | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 384 | 	/* route the table */ | 
| David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 385 | 	pci_intx_for_msi(dev, 0); | 
| Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 386 | 	control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL; | 
 | 387 | 	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control); | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 388 |  | 
| Michael Ellerman | 4aa9bc9 | 2007-04-05 17:19:10 +1000 | [diff] [blame] | 389 | 	list_for_each_entry(entry, &dev->msi_list, list) { | 
 | 390 | 		write_msi_msg(entry->irq, &entry->msg); | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 391 | 		msix_mask_irq(entry, entry->masked); | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 392 | 	} | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 393 |  | 
| Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 394 | 	control &= ~PCI_MSIX_FLAGS_MASKALL; | 
| Eric W. Biederman | 392ee1e | 2007-03-08 13:04:57 -0700 | [diff] [blame] | 395 | 	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control); | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 396 | } | 
| Michael Ellerman | 8fed4b6 | 2007-01-25 19:34:08 +1100 | [diff] [blame] | 397 |  | 
 | 398 | void pci_restore_msi_state(struct pci_dev *dev) | 
 | 399 | { | 
 | 400 | 	__pci_restore_msi_state(dev); | 
 | 401 | 	__pci_restore_msix_state(dev); | 
 | 402 | } | 
| Linas Vepstas | 94688cf | 2007-11-07 15:43:59 -0600 | [diff] [blame] | 403 | EXPORT_SYMBOL_GPL(pci_restore_msi_state); | 
| Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 404 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 405 | /** | 
 | 406 |  * msi_capability_init - configure device's MSI capability structure | 
 | 407 |  * @dev: pointer to the pci_dev data structure of MSI device function | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 408 |  * @nvec: number of interrupts to allocate | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 |  * | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 410 |  * Setup the MSI capability structure of the device with the requested | 
 | 411 |  * number of interrupts.  A return value of zero indicates the successful | 
 | 412 |  * setup of an entry with the new MSI irq.  A negative return value indicates | 
 | 413 |  * an error, and a positive return value indicates the number of interrupts | 
 | 414 |  * which could have been allocated. | 
 | 415 |  */ | 
 | 416 | static int msi_capability_init(struct pci_dev *dev, int nvec) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 417 | { | 
 | 418 | 	struct msi_desc *entry; | 
| Michael Ellerman | 7fe3730 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 419 | 	int pos, ret; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | 	u16 control; | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 421 | 	unsigned mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 422 |  | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 423 | 	pos = pci_find_capability(dev, PCI_CAP_ID_MSI); | 
| Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 424 | 	msi_set_enable(dev, pos, 0);	/* Disable MSI during set up */ | 
 | 425 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 426 | 	pci_read_config_word(dev, msi_control_reg(pos), &control); | 
 | 427 | 	/* MSI Entry Initialization */ | 
| Matthew Wilcox | 379f532 | 2009-03-17 08:54:07 -0400 | [diff] [blame] | 428 | 	entry = alloc_msi_entry(dev); | 
| Eric W. Biederman | f7feaca | 2007-01-28 12:56:37 -0700 | [diff] [blame] | 429 | 	if (!entry) | 
 | 430 | 		return -ENOMEM; | 
| Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 431 |  | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 432 | 	entry->msi_attrib.is_msix	= 0; | 
 | 433 | 	entry->msi_attrib.is_64		= is_64bit_address(control); | 
 | 434 | 	entry->msi_attrib.entry_nr	= 0; | 
 | 435 | 	entry->msi_attrib.maskbit	= is_mask_bit_support(control); | 
 | 436 | 	entry->msi_attrib.default_irq	= dev->irq;	/* Save IOAPIC IRQ */ | 
 | 437 | 	entry->msi_attrib.pos		= pos; | 
| Hidetoshi Seto | 0db29af | 2008-12-24 17:27:04 +0900 | [diff] [blame] | 438 |  | 
| Hidetoshi Seto | 67b5db6 | 2009-04-20 10:54:59 +0900 | [diff] [blame] | 439 | 	entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64); | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 440 | 	/* All MSIs are unmasked by default, Mask them all */ | 
 | 441 | 	if (entry->msi_attrib.maskbit) | 
 | 442 | 		pci_read_config_dword(dev, entry->mask_pos, &entry->masked); | 
 | 443 | 	mask = msi_capable_mask(control); | 
 | 444 | 	msi_mask_irq(entry, mask, mask); | 
 | 445 |  | 
| Eric W. Biederman | 0dd11f9 | 2007-06-01 00:46:32 -0700 | [diff] [blame] | 446 | 	list_add_tail(&entry->list, &dev->msi_list); | 
| Michael Ellerman | 9c83133 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 447 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 448 | 	/* Configure MSI capability structure */ | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 449 | 	ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI); | 
| Michael Ellerman | 7fe3730 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 450 | 	if (ret) { | 
| Hidetoshi Seto | 7ba1930 | 2009-06-23 17:39:27 +0900 | [diff] [blame] | 451 | 		msi_mask_irq(entry, mask, ~mask); | 
| Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 452 | 		free_msi_irqs(dev); | 
| Michael Ellerman | 7fe3730 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 453 | 		return ret; | 
| Mark Maule | fd58e55 | 2006-04-10 21:17:48 -0500 | [diff] [blame] | 454 | 	} | 
| Eric W. Biederman | f7feaca | 2007-01-28 12:56:37 -0700 | [diff] [blame] | 455 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 456 | 	/* Set MSI enabled bits	 */ | 
| David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 457 | 	pci_intx_for_msi(dev, 0); | 
| Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 458 | 	msi_set_enable(dev, pos, 1); | 
| Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 459 | 	dev->msi_enabled = 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 460 |  | 
| Michael Ellerman | 7fe3730 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 461 | 	dev->irq = entry->irq; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 462 | 	return 0; | 
 | 463 | } | 
 | 464 |  | 
| Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 465 | static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos, | 
 | 466 | 							unsigned nr_entries) | 
 | 467 | { | 
| Kenji Kaneshige | 4302e0f | 2010-06-17 10:42:44 +0900 | [diff] [blame] | 468 | 	resource_size_t phys_addr; | 
| Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 469 | 	u32 table_offset; | 
 | 470 | 	u8 bir; | 
 | 471 |  | 
 | 472 | 	pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset); | 
 | 473 | 	bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK); | 
 | 474 | 	table_offset &= ~PCI_MSIX_FLAGS_BIRMASK; | 
 | 475 | 	phys_addr = pci_resource_start(dev, bir) + table_offset; | 
 | 476 |  | 
 | 477 | 	return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE); | 
 | 478 | } | 
 | 479 |  | 
| Hidetoshi Seto | d9d7070 | 2009-08-06 11:35:48 +0900 | [diff] [blame] | 480 | static int msix_setup_entries(struct pci_dev *dev, unsigned pos, | 
 | 481 | 				void __iomem *base, struct msix_entry *entries, | 
 | 482 | 				int nvec) | 
 | 483 | { | 
 | 484 | 	struct msi_desc *entry; | 
 | 485 | 	int i; | 
 | 486 |  | 
 | 487 | 	for (i = 0; i < nvec; i++) { | 
 | 488 | 		entry = alloc_msi_entry(dev); | 
 | 489 | 		if (!entry) { | 
 | 490 | 			if (!i) | 
 | 491 | 				iounmap(base); | 
 | 492 | 			else | 
 | 493 | 				free_msi_irqs(dev); | 
 | 494 | 			/* No enough memory. Don't try again */ | 
 | 495 | 			return -ENOMEM; | 
 | 496 | 		} | 
 | 497 |  | 
 | 498 | 		entry->msi_attrib.is_msix	= 1; | 
 | 499 | 		entry->msi_attrib.is_64		= 1; | 
 | 500 | 		entry->msi_attrib.entry_nr	= entries[i].entry; | 
 | 501 | 		entry->msi_attrib.default_irq	= dev->irq; | 
 | 502 | 		entry->msi_attrib.pos		= pos; | 
 | 503 | 		entry->mask_base		= base; | 
 | 504 |  | 
 | 505 | 		list_add_tail(&entry->list, &dev->msi_list); | 
 | 506 | 	} | 
 | 507 |  | 
 | 508 | 	return 0; | 
 | 509 | } | 
 | 510 |  | 
| Hidetoshi Seto | 75cb342 | 2009-08-06 11:35:10 +0900 | [diff] [blame] | 511 | static void msix_program_entries(struct pci_dev *dev, | 
 | 512 | 					struct msix_entry *entries) | 
 | 513 | { | 
 | 514 | 	struct msi_desc *entry; | 
 | 515 | 	int i = 0; | 
 | 516 |  | 
 | 517 | 	list_for_each_entry(entry, &dev->msi_list, list) { | 
 | 518 | 		int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE + | 
 | 519 | 						PCI_MSIX_ENTRY_VECTOR_CTRL; | 
 | 520 |  | 
 | 521 | 		entries[i].vector = entry->irq; | 
| Thomas Gleixner | dced35a | 2011-03-28 17:49:12 +0200 | [diff] [blame] | 522 | 		irq_set_msi_desc(entry->irq, entry); | 
| Hidetoshi Seto | 75cb342 | 2009-08-06 11:35:10 +0900 | [diff] [blame] | 523 | 		entry->masked = readl(entry->mask_base + offset); | 
 | 524 | 		msix_mask_irq(entry, 1); | 
 | 525 | 		i++; | 
 | 526 | 	} | 
 | 527 | } | 
 | 528 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 529 | /** | 
 | 530 |  * msix_capability_init - configure device's MSI-X capability | 
 | 531 |  * @dev: pointer to the pci_dev data structure of MSI-X device function | 
| Randy Dunlap | 8f7020d | 2005-10-23 11:57:38 -0700 | [diff] [blame] | 532 |  * @entries: pointer to an array of struct msix_entry entries | 
 | 533 |  * @nvec: number of @entries | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 534 |  * | 
| Steven Cole | eaae4b3 | 2005-05-03 18:38:30 -0600 | [diff] [blame] | 535 |  * Setup the MSI-X capability structure of device function with a | 
| Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 536 |  * single MSI-X irq. A return of zero indicates the successful setup of | 
 | 537 |  * requested MSI-X entries with allocated irqs or non-zero for otherwise. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 538 |  **/ | 
 | 539 | static int msix_capability_init(struct pci_dev *dev, | 
 | 540 | 				struct msix_entry *entries, int nvec) | 
 | 541 | { | 
| Hidetoshi Seto | d9d7070 | 2009-08-06 11:35:48 +0900 | [diff] [blame] | 542 | 	int pos, ret; | 
| Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 543 | 	u16 control; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 544 | 	void __iomem *base; | 
 | 545 |  | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 546 | 	pos = pci_find_capability(dev, PCI_CAP_ID_MSIX); | 
| Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 547 | 	pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control); | 
 | 548 |  | 
 | 549 | 	/* Ensure MSI-X is disabled while it is set up */ | 
 | 550 | 	control &= ~PCI_MSIX_FLAGS_ENABLE; | 
 | 551 | 	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control); | 
 | 552 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 553 | 	/* Request & Map MSI-X table region */ | 
| Hidetoshi Seto | 5a05a9d | 2009-08-06 11:34:34 +0900 | [diff] [blame] | 554 | 	base = msix_map_region(dev, pos, multi_msix_capable(control)); | 
 | 555 | 	if (!base) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 556 | 		return -ENOMEM; | 
 | 557 |  | 
| Hidetoshi Seto | d9d7070 | 2009-08-06 11:35:48 +0900 | [diff] [blame] | 558 | 	ret = msix_setup_entries(dev, pos, base, entries, nvec); | 
 | 559 | 	if (ret) | 
 | 560 | 		return ret; | 
| Michael Ellerman | 9c83133 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 561 |  | 
 | 562 | 	ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX); | 
| Hidetoshi Seto | 583871d | 2009-08-06 11:33:39 +0900 | [diff] [blame] | 563 | 	if (ret) | 
 | 564 | 		goto error; | 
| Michael Ellerman | 9c83133 | 2007-04-18 19:39:21 +1000 | [diff] [blame] | 565 |  | 
| Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 566 | 	/* | 
 | 567 | 	 * Some devices require MSI-X to be enabled before we can touch the | 
 | 568 | 	 * MSI-X registers.  We need to mask all the vectors to prevent | 
 | 569 | 	 * interrupts coming in before they're fully set up. | 
 | 570 | 	 */ | 
 | 571 | 	control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE; | 
 | 572 | 	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control); | 
 | 573 |  | 
| Hidetoshi Seto | 75cb342 | 2009-08-06 11:35:10 +0900 | [diff] [blame] | 574 | 	msix_program_entries(dev, entries); | 
| Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 575 |  | 
 | 576 | 	/* Set MSI-X enabled bits and unmask the function */ | 
| David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 577 | 	pci_intx_for_msi(dev, 0); | 
| Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 578 | 	dev->msix_enabled = 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 579 |  | 
| Matthew Wilcox | f598282 | 2009-06-18 19:15:59 -0700 | [diff] [blame] | 580 | 	control &= ~PCI_MSIX_FLAGS_MASKALL; | 
 | 581 | 	pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control); | 
| Matthew Wilcox | 8d18101 | 2009-05-08 07:13:33 -0600 | [diff] [blame] | 582 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 583 | 	return 0; | 
| Hidetoshi Seto | 583871d | 2009-08-06 11:33:39 +0900 | [diff] [blame] | 584 |  | 
 | 585 | error: | 
 | 586 | 	if (ret < 0) { | 
 | 587 | 		/* | 
 | 588 | 		 * If we had some success, report the number of irqs | 
 | 589 | 		 * we succeeded in setting up. | 
 | 590 | 		 */ | 
| Hidetoshi Seto | d9d7070 | 2009-08-06 11:35:48 +0900 | [diff] [blame] | 591 | 		struct msi_desc *entry; | 
| Hidetoshi Seto | 583871d | 2009-08-06 11:33:39 +0900 | [diff] [blame] | 592 | 		int avail = 0; | 
 | 593 |  | 
 | 594 | 		list_for_each_entry(entry, &dev->msi_list, list) { | 
 | 595 | 			if (entry->irq != 0) | 
 | 596 | 				avail++; | 
 | 597 | 		} | 
 | 598 | 		if (avail != 0) | 
 | 599 | 			ret = avail; | 
 | 600 | 	} | 
 | 601 |  | 
 | 602 | 	free_msi_irqs(dev); | 
 | 603 |  | 
 | 604 | 	return ret; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 605 | } | 
 | 606 |  | 
 | 607 | /** | 
| Michael Ellerman | 17bbc12 | 2007-04-05 17:19:07 +1000 | [diff] [blame] | 608 |  * pci_msi_check_device - check whether MSI may be enabled on a device | 
| Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 609 |  * @dev: pointer to the pci_dev data structure of MSI device function | 
| Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 610 |  * @nvec: how many MSIs have been requested ? | 
| Michael Ellerman | b1e2303 | 2007-03-22 21:51:39 +1100 | [diff] [blame] | 611 |  * @type: are we checking for MSI or MSI-X ? | 
| Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 612 |  * | 
| Brice Goglin | 0306ebf | 2006-10-05 10:24:31 +0200 | [diff] [blame] | 613 |  * Look at global flags, the device itself, and its parent busses | 
| Michael Ellerman | 17bbc12 | 2007-04-05 17:19:07 +1000 | [diff] [blame] | 614 |  * to determine if MSI/-X are supported for the device. If MSI/-X is | 
 | 615 |  * supported return 0, else return an error code. | 
| Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 616 |  **/ | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 617 | static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type) | 
| Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 618 | { | 
 | 619 | 	struct pci_bus *bus; | 
| Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 620 | 	int ret; | 
| Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 621 |  | 
| Brice Goglin | 0306ebf | 2006-10-05 10:24:31 +0200 | [diff] [blame] | 622 | 	/* MSI must be globally enabled and supported by the device */ | 
| Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 623 | 	if (!pci_msi_enable || !dev || dev->no_msi) | 
 | 624 | 		return -EINVAL; | 
 | 625 |  | 
| Michael Ellerman | 314e77b | 2007-04-05 17:19:12 +1000 | [diff] [blame] | 626 | 	/* | 
 | 627 | 	 * You can't ask to have 0 or less MSIs configured. | 
 | 628 | 	 *  a) it's stupid .. | 
 | 629 | 	 *  b) the list manipulation code assumes nvec >= 1. | 
 | 630 | 	 */ | 
 | 631 | 	if (nvec < 1) | 
 | 632 | 		return -ERANGE; | 
 | 633 |  | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 634 | 	/* | 
 | 635 | 	 * Any bridge which does NOT route MSI transactions from its | 
 | 636 | 	 * secondary bus to its primary bus must set NO_MSI flag on | 
| Brice Goglin | 0306ebf | 2006-10-05 10:24:31 +0200 | [diff] [blame] | 637 | 	 * the secondary pci_bus. | 
 | 638 | 	 * We expect only arch-specific PCI host bus controller driver | 
 | 639 | 	 * or quirks for specific PCI bridges to be setting NO_MSI. | 
 | 640 | 	 */ | 
| Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 641 | 	for (bus = dev->bus; bus; bus = bus->parent) | 
 | 642 | 		if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI) | 
 | 643 | 			return -EINVAL; | 
 | 644 |  | 
| Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 645 | 	ret = arch_msi_check_device(dev, nvec, type); | 
 | 646 | 	if (ret) | 
 | 647 | 		return ret; | 
 | 648 |  | 
| Michael Ellerman | b1e2303 | 2007-03-22 21:51:39 +1100 | [diff] [blame] | 649 | 	if (!pci_find_capability(dev, type)) | 
 | 650 | 		return -EINVAL; | 
 | 651 |  | 
| Brice Goglin | 24334a1 | 2006-08-31 01:55:07 -0400 | [diff] [blame] | 652 | 	return 0; | 
 | 653 | } | 
 | 654 |  | 
 | 655 | /** | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 656 |  * pci_enable_msi_block - configure device's MSI capability structure | 
 | 657 |  * @dev: device to configure | 
 | 658 |  * @nvec: number of interrupts to configure | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 659 |  * | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 660 |  * Allocate IRQs for a device with the MSI capability. | 
 | 661 |  * This function returns a negative errno if an error occurs.  If it | 
 | 662 |  * is unable to allocate the number of interrupts requested, it returns | 
 | 663 |  * the number of interrupts it might be able to allocate.  If it successfully | 
 | 664 |  * allocates at least the number of interrupts requested, it returns 0 and | 
 | 665 |  * updates the @dev's irq member to the lowest new interrupt number; the | 
 | 666 |  * other interrupt numbers allocated to this device are consecutive. | 
 | 667 |  */ | 
 | 668 | int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 669 | { | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 670 | 	int status, pos, maxvec; | 
 | 671 | 	u16 msgctl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 672 |  | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 673 | 	pos = pci_find_capability(dev, PCI_CAP_ID_MSI); | 
 | 674 | 	if (!pos) | 
 | 675 | 		return -EINVAL; | 
 | 676 | 	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl); | 
 | 677 | 	maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1); | 
 | 678 | 	if (nvec > maxvec) | 
 | 679 | 		return maxvec; | 
 | 680 |  | 
 | 681 | 	status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI); | 
| Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 682 | 	if (status) | 
 | 683 | 		return status; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 684 |  | 
| Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 685 | 	WARN_ON(!!dev->msi_enabled); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 686 |  | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 687 | 	/* Check whether driver already requested MSI-X irqs */ | 
| Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 688 | 	if (dev->msix_enabled) { | 
| Bjorn Helgaas | 80ccba1 | 2008-06-13 10:52:11 -0600 | [diff] [blame] | 689 | 		dev_info(&dev->dev, "can't enable MSI " | 
 | 690 | 			 "(MSI-X already enabled)\n"); | 
| Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 691 | 		return -EINVAL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 692 | 	} | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 693 |  | 
 | 694 | 	status = msi_capability_init(dev, nvec); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 695 | 	return status; | 
 | 696 | } | 
| Matthew Wilcox | 1c8d7b0 | 2009-03-17 08:54:10 -0400 | [diff] [blame] | 697 | EXPORT_SYMBOL(pci_enable_msi_block); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 698 |  | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 699 | void pci_msi_shutdown(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 700 | { | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 701 | 	struct msi_desc *desc; | 
 | 702 | 	u32 mask; | 
 | 703 | 	u16 ctrl; | 
| Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 704 | 	unsigned pos; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 705 |  | 
| Michael Ellerman | 128bc5f | 2007-03-22 21:51:39 +1100 | [diff] [blame] | 706 | 	if (!pci_msi_enable || !dev || !dev->msi_enabled) | 
| Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 707 | 		return; | 
 | 708 |  | 
| Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 709 | 	BUG_ON(list_empty(&dev->msi_list)); | 
 | 710 | 	desc = list_first_entry(&dev->msi_list, struct msi_desc, list); | 
 | 711 | 	pos = desc->msi_attrib.pos; | 
 | 712 |  | 
 | 713 | 	msi_set_enable(dev, pos, 0); | 
| David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 714 | 	pci_intx_for_msi(dev, 1); | 
| Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 715 | 	dev->msi_enabled = 0; | 
| Eric W. Biederman | 7bd007e | 2006-10-04 02:16:31 -0700 | [diff] [blame] | 716 |  | 
| Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 717 | 	/* Return the device with MSI unmasked as initial states */ | 
| Matthew Wilcox | 110828c | 2009-06-16 06:31:45 -0600 | [diff] [blame] | 718 | 	pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl); | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 719 | 	mask = msi_capable_mask(ctrl); | 
| Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 720 | 	/* Keep cached state to be restored */ | 
 | 721 | 	__msi_mask_irq(desc, mask, ~mask); | 
| Michael Ellerman | e387b9e | 2007-03-22 21:51:27 +1100 | [diff] [blame] | 722 |  | 
 | 723 | 	/* Restore dev->irq to its default pin-assertion irq */ | 
| Matthew Wilcox | f2440d9 | 2009-03-17 08:54:09 -0400 | [diff] [blame] | 724 | 	dev->irq = desc->msi_attrib.default_irq; | 
| Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 725 | } | 
| Matthew Wilcox | 24d2755 | 2009-03-17 08:54:06 -0400 | [diff] [blame] | 726 |  | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 727 | void pci_disable_msi(struct pci_dev *dev) | 
| Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 728 | { | 
| Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 729 | 	if (!pci_msi_enable || !dev || !dev->msi_enabled) | 
 | 730 | 		return; | 
 | 731 |  | 
 | 732 | 	pci_msi_shutdown(dev); | 
| Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 733 | 	free_msi_irqs(dev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 734 | } | 
| Michael Ellerman | 4cc086f | 2007-03-22 21:51:34 +1100 | [diff] [blame] | 735 | EXPORT_SYMBOL(pci_disable_msi); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 736 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 737 | /** | 
| Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 738 |  * pci_msix_table_size - return the number of device's MSI-X table entries | 
 | 739 |  * @dev: pointer to the pci_dev data structure of MSI-X device function | 
 | 740 |  */ | 
 | 741 | int pci_msix_table_size(struct pci_dev *dev) | 
 | 742 | { | 
 | 743 | 	int pos; | 
 | 744 | 	u16 control; | 
 | 745 |  | 
 | 746 | 	pos = pci_find_capability(dev, PCI_CAP_ID_MSIX); | 
 | 747 | 	if (!pos) | 
 | 748 | 		return 0; | 
 | 749 |  | 
 | 750 | 	pci_read_config_word(dev, msi_control_reg(pos), &control); | 
 | 751 | 	return multi_msix_capable(control); | 
 | 752 | } | 
 | 753 |  | 
 | 754 | /** | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 755 |  * pci_enable_msix - configure device's MSI-X capability structure | 
 | 756 |  * @dev: pointer to the pci_dev data structure of MSI-X device function | 
| Greg Kroah-Hartman | 70549ad | 2005-06-06 23:07:46 -0700 | [diff] [blame] | 757 |  * @entries: pointer to an array of MSI-X entries | 
| Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 758 |  * @nvec: number of MSI-X irqs requested for allocation by device driver | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 759 |  * | 
 | 760 |  * Setup the MSI-X capability structure of device function with the number | 
| Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 761 |  * of requested irqs upon its software driver call to request for | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 762 |  * MSI-X mode enabled on its hardware device function. A return of zero | 
 | 763 |  * indicates the successful configuration of MSI-X capability structure | 
| Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 764 |  * with new allocated MSI-X irqs. A return of < 0 indicates a failure. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 765 |  * Or a return of > 0 indicates that driver request is exceeding the number | 
| Michael S. Tsirkin | 57fbf52 | 2009-05-07 11:28:41 +0300 | [diff] [blame] | 766 |  * of irqs or MSI-X vectors available. Driver should use the returned value to | 
 | 767 |  * re-send its request. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 768 |  **/ | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 769 | int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 770 | { | 
| Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 771 | 	int status, nr_entries; | 
| Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 772 | 	int i, j; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 773 |  | 
| Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 774 | 	if (!entries) | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 775 | 		return -EINVAL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 776 |  | 
| Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 777 | 	status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX); | 
 | 778 | 	if (status) | 
 | 779 | 		return status; | 
 | 780 |  | 
| Rafael J. Wysocki | a52e2e3 | 2009-01-24 00:21:14 +0100 | [diff] [blame] | 781 | 	nr_entries = pci_msix_table_size(dev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 782 | 	if (nvec > nr_entries) | 
| Michael S. Tsirkin | 57fbf52 | 2009-05-07 11:28:41 +0300 | [diff] [blame] | 783 | 		return nr_entries; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 784 |  | 
 | 785 | 	/* Check for any invalid entries */ | 
 | 786 | 	for (i = 0; i < nvec; i++) { | 
 | 787 | 		if (entries[i].entry >= nr_entries) | 
 | 788 | 			return -EINVAL;		/* invalid entry */ | 
 | 789 | 		for (j = i + 1; j < nvec; j++) { | 
 | 790 | 			if (entries[i].entry == entries[j].entry) | 
 | 791 | 				return -EINVAL;	/* duplicate entry */ | 
 | 792 | 		} | 
 | 793 | 	} | 
| Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 794 | 	WARN_ON(!!dev->msix_enabled); | 
| Eric W. Biederman | 7bd007e | 2006-10-04 02:16:31 -0700 | [diff] [blame] | 795 |  | 
| Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 796 | 	/* Check whether driver already requested for MSI irq */ | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 797 | 	if (dev->msi_enabled) { | 
| Bjorn Helgaas | 80ccba1 | 2008-06-13 10:52:11 -0600 | [diff] [blame] | 798 | 		dev_info(&dev->dev, "can't enable MSI-X " | 
 | 799 | 		       "(MSI IRQ already assigned)\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 800 | 		return -EINVAL; | 
 | 801 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 802 | 	status = msix_capability_init(dev, entries, nvec); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 803 | 	return status; | 
 | 804 | } | 
| Michael Ellerman | 4cc086f | 2007-03-22 21:51:34 +1100 | [diff] [blame] | 805 | EXPORT_SYMBOL(pci_enable_msix); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 806 |  | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 807 | void pci_msix_shutdown(struct pci_dev *dev) | 
| Michael Ellerman | fc4afc7 | 2007-03-22 21:51:33 +1100 | [diff] [blame] | 808 | { | 
| Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 809 | 	struct msi_desc *entry; | 
 | 810 |  | 
| Michael Ellerman | 128bc5f | 2007-03-22 21:51:39 +1100 | [diff] [blame] | 811 | 	if (!pci_msi_enable || !dev || !dev->msix_enabled) | 
| Eric W. Biederman | ded86d8 | 2007-01-28 12:42:52 -0700 | [diff] [blame] | 812 | 		return; | 
 | 813 |  | 
| Hidetoshi Seto | 12abb8b | 2009-06-24 12:08:09 +0900 | [diff] [blame] | 814 | 	/* Return the device with MSI-X masked as initial states */ | 
 | 815 | 	list_for_each_entry(entry, &dev->msi_list, list) { | 
 | 816 | 		/* Keep cached states to be restored */ | 
 | 817 | 		__msix_mask_irq(entry, 1); | 
 | 818 | 	} | 
 | 819 |  | 
| Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 820 | 	msix_set_enable(dev, 0); | 
| David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 821 | 	pci_intx_for_msi(dev, 1); | 
| Eric W. Biederman | b1cbf4e | 2007-03-05 00:30:10 -0800 | [diff] [blame] | 822 | 	dev->msix_enabled = 0; | 
| Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 823 | } | 
| Hidetoshi Seto | c901851 | 2009-08-06 11:31:27 +0900 | [diff] [blame] | 824 |  | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 825 | void pci_disable_msix(struct pci_dev *dev) | 
| Yinghai Lu | d52877c | 2008-04-23 14:58:09 -0700 | [diff] [blame] | 826 | { | 
 | 827 | 	if (!pci_msi_enable || !dev || !dev->msix_enabled) | 
 | 828 | 		return; | 
 | 829 |  | 
 | 830 | 	pci_msix_shutdown(dev); | 
| Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 831 | 	free_msi_irqs(dev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 832 | } | 
| Michael Ellerman | 4cc086f | 2007-03-22 21:51:34 +1100 | [diff] [blame] | 833 | EXPORT_SYMBOL(pci_disable_msix); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 834 |  | 
 | 835 | /** | 
| Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 836 |  * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 837 |  * @dev: pointer to the pci_dev data structure of MSI(X) device function | 
 | 838 |  * | 
| Steven Cole | eaae4b3 | 2005-05-03 18:38:30 -0600 | [diff] [blame] | 839 |  * Being called during hotplug remove, from which the device function | 
| Eric W. Biederman | 1ce0337 | 2006-10-04 02:16:41 -0700 | [diff] [blame] | 840 |  * is hot-removed. All previous assigned MSI/MSI-X irqs, if | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 841 |  * allocated for this device function, are reclaimed to unused state, | 
 | 842 |  * which may be used later on. | 
 | 843 |  **/ | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 844 | void msi_remove_pci_irq_vectors(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 845 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 846 | 	if (!pci_msi_enable || !dev) | 
| Hidetoshi Seto | 500559a | 2009-08-10 10:14:15 +0900 | [diff] [blame] | 847 | 		return; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 848 |  | 
| Hidetoshi Seto | f56e448 | 2009-08-06 11:32:51 +0900 | [diff] [blame] | 849 | 	if (dev->msi_enabled || dev->msix_enabled) | 
 | 850 | 		free_msi_irqs(dev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 851 | } | 
 | 852 |  | 
| Matthew Wilcox | 309e57d | 2006-03-05 22:33:34 -0700 | [diff] [blame] | 853 | void pci_no_msi(void) | 
 | 854 | { | 
 | 855 | 	pci_msi_enable = 0; | 
 | 856 | } | 
| Michael Ellerman | c9953a7 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 857 |  | 
| Andrew Patterson | 07ae95f | 2008-11-10 15:31:05 -0700 | [diff] [blame] | 858 | /** | 
 | 859 |  * pci_msi_enabled - is MSI enabled? | 
 | 860 |  * | 
 | 861 |  * Returns true if MSI has not been disabled by the command-line option | 
 | 862 |  * pci=nomsi. | 
 | 863 |  **/ | 
 | 864 | int pci_msi_enabled(void) | 
 | 865 | { | 
 | 866 | 	return pci_msi_enable; | 
 | 867 | } | 
 | 868 | EXPORT_SYMBOL(pci_msi_enabled); | 
 | 869 |  | 
| Michael Ellerman | 4aa9bc9 | 2007-04-05 17:19:10 +1000 | [diff] [blame] | 870 | void pci_msi_init_pci_dev(struct pci_dev *dev) | 
 | 871 | { | 
 | 872 | 	INIT_LIST_HEAD(&dev->msi_list); | 
 | 873 | } |