blob: 2f61c2dd11a8d28df71f7a2c01c42972183283e5 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -050029#include <linux/dmi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
31#include "xhci.h"
32
33#define DRIVER_AUTHOR "Sarah Sharp"
34#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
35
Sarah Sharpb0567b32009-08-07 14:04:36 -070036/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
37static int link_quirk;
38module_param(link_quirk, int, S_IRUGO | S_IWUSR);
39MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
40
Sarah Sharp66d4ead2009-04-27 19:52:28 -070041/* TODO: copied from ehci-hcd.c - can this be refactored? */
42/*
43 * handshake - spin reading hc until handshake completes or fails
44 * @ptr: address of hc register to be read
45 * @mask: bits to look at in result of read
46 * @done: value of those bits when handshake succeeds
47 * @usec: timeout in microseconds
48 *
49 * Returns negative errno, or zero on success
50 *
51 * Success happens when the "mask" bits have the specified value (hardware
52 * handshake done). There are two failure modes: "usec" have passed (major
53 * hardware flakeout), or the register reads as all-ones (hardware removed).
54 */
Elric Fu28182472012-06-27 16:31:12 +080055int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
Sarah Sharp66d4ead2009-04-27 19:52:28 -070056 u32 mask, u32 done, int usec)
57{
58 u32 result;
59
60 do {
61 result = xhci_readl(xhci, ptr);
62 if (result == ~(u32)0) /* card removed */
63 return -ENODEV;
64 result &= mask;
65 if (result == done)
66 return 0;
67 udelay(1);
68 usec--;
69 } while (usec > 0);
70 return -ETIMEDOUT;
71}
72
73/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070074 * Disable interrupts and begin the xHCI halting process.
75 */
76void xhci_quiesce(struct xhci_hcd *xhci)
77{
78 u32 halted;
79 u32 cmd;
80 u32 mask;
81
82 mask = ~(XHCI_IRQS);
83 halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
84 if (!halted)
85 mask &= ~CMD_RUN;
86
87 cmd = xhci_readl(xhci, &xhci->op_regs->command);
88 cmd &= mask;
89 xhci_writel(xhci, cmd, &xhci->op_regs->command);
90}
91
92/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -070093 * Force HC into halt state.
94 *
95 * Disable any IRQs and clear the run/stop bit.
96 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +080097 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070098 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070099 */
100int xhci_halt(struct xhci_hcd *xhci)
101{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800102 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700103 xhci_dbg(xhci, "// Halt the HC\n");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700104 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700105
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800106 ret = handshake(xhci, &xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700107 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Elric Fu1976fff2012-06-27 16:30:57 +0800108 if (!ret) {
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800109 xhci->xhc_state |= XHCI_STATE_HALTED;
Elric Fu1976fff2012-06-27 16:30:57 +0800110 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
111 } else
Sarah Sharp5af98bb2012-03-16 12:58:20 -0700112 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
113 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800114 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700115}
116
117/*
Sarah Sharped074532010-05-24 13:25:21 -0700118 * Set the run bit and wait for the host to be running.
119 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800120static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700121{
122 u32 temp;
123 int ret;
124
125 temp = xhci_readl(xhci, &xhci->op_regs->command);
126 temp |= (CMD_RUN);
127 xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
128 temp);
129 xhci_writel(xhci, temp, &xhci->op_regs->command);
130
131 /*
132 * Wait for the HCHalted Status bit to be 0 to indicate the host is
133 * running.
134 */
135 ret = handshake(xhci, &xhci->op_regs->status,
136 STS_HALT, 0, XHCI_MAX_HALT_USEC);
137 if (ret == -ETIMEDOUT)
138 xhci_err(xhci, "Host took too long to start, "
139 "waited %u microseconds.\n",
140 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800141 if (!ret)
142 xhci->xhc_state &= ~XHCI_STATE_HALTED;
Sarah Sharped074532010-05-24 13:25:21 -0700143 return ret;
144}
145
146/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800147 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700148 *
149 * This resets pipelines, timers, counters, state machines, etc.
150 * Transactions will be terminated immediately, and operational registers
151 * will be set to their defaults.
152 */
153int xhci_reset(struct xhci_hcd *xhci)
154{
155 u32 command;
156 u32 state;
Andiry Xu296b8ce2012-04-14 02:54:30 +0800157 int ret, i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700158
159 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpd3512f62009-07-27 12:03:50 -0700160 if ((state & STS_HALT) == 0) {
161 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
162 return 0;
163 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700164
165 xhci_dbg(xhci, "// Reset the HC\n");
166 command = xhci_readl(xhci, &xhci->op_regs->command);
167 command |= CMD_RESET;
168 xhci_writel(xhci, command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700169
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700170 ret = handshake(xhci, &xhci->op_regs->command,
Sarah Sharpebd311e2012-07-23 16:06:08 -0700171 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700172 if (ret)
173 return ret;
174
175 xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
176 /*
177 * xHCI cannot write to any doorbells or operational registers other
178 * than status until the "Controller Not Ready" flag is cleared.
179 */
Sarah Sharpebd311e2012-07-23 16:06:08 -0700180 ret = handshake(xhci, &xhci->op_regs->status,
181 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xu296b8ce2012-04-14 02:54:30 +0800182
183 for (i = 0; i < 2; ++i) {
184 xhci->bus_state[i].port_c_suspend = 0;
185 xhci->bus_state[i].suspended_ports = 0;
186 xhci->bus_state[i].resuming_ports = 0;
187 }
188
189 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700190}
191
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700192#ifdef CONFIG_PCI
193static int xhci_free_msi(struct xhci_hcd *xhci)
Dong Nguyen43b86af2010-07-21 16:56:08 -0700194{
195 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700196
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700197 if (!xhci->msix_entries)
198 return -EINVAL;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700199
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700200 for (i = 0; i < xhci->msix_count; i++)
201 if (xhci->msix_entries[i].vector)
202 free_irq(xhci->msix_entries[i].vector,
203 xhci_to_hcd(xhci));
204 return 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700205}
206
207/*
208 * Set up MSI
209 */
210static int xhci_setup_msi(struct xhci_hcd *xhci)
211{
212 int ret;
213 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
214
215 ret = pci_enable_msi(pdev);
216 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800217 xhci_dbg(xhci, "failed to allocate MSI entry\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700218 return ret;
219 }
220
221 ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
222 0, "xhci_hcd", xhci_to_hcd(xhci));
223 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800224 xhci_dbg(xhci, "disable MSI interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700225 pci_disable_msi(pdev);
226 }
227
228 return ret;
229}
230
231/*
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700232 * Free IRQs
233 * free all IRQs request
234 */
235static void xhci_free_irq(struct xhci_hcd *xhci)
236{
237 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
238 int ret;
239
240 /* return if using legacy interrupt */
Felipe Balbicd704692012-02-29 16:46:23 +0200241 if (xhci_to_hcd(xhci)->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700242 return;
243
244 ret = xhci_free_msi(xhci);
245 if (!ret)
246 return;
Felipe Balbicd704692012-02-29 16:46:23 +0200247 if (pdev->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700248 free_irq(pdev->irq, xhci_to_hcd(xhci));
249
250 return;
251}
252
253/*
Dong Nguyen43b86af2010-07-21 16:56:08 -0700254 * Set up MSI-X
255 */
256static int xhci_setup_msix(struct xhci_hcd *xhci)
257{
258 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800259 struct usb_hcd *hcd = xhci_to_hcd(xhci);
260 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700261
262 /*
263 * calculate number of msi-x vectors supported.
264 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
265 * with max number of interrupters based on the xhci HCSPARAMS1.
266 * - num_online_cpus: maximum msi-x vectors per CPUs core.
267 * Add additional 1 vector to ensure always available interrupt.
268 */
269 xhci->msix_count = min(num_online_cpus() + 1,
270 HCS_MAX_INTRS(xhci->hcs_params1));
271
272 xhci->msix_entries =
273 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800274 GFP_KERNEL);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700275 if (!xhci->msix_entries) {
276 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
277 return -ENOMEM;
278 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700279
280 for (i = 0; i < xhci->msix_count; i++) {
281 xhci->msix_entries[i].entry = i;
282 xhci->msix_entries[i].vector = 0;
283 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700284
285 ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
286 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800287 xhci_dbg(xhci, "Failed to enable MSI-X\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700288 goto free_entries;
289 }
290
Dong Nguyen43b86af2010-07-21 16:56:08 -0700291 for (i = 0; i < xhci->msix_count; i++) {
292 ret = request_irq(xhci->msix_entries[i].vector,
293 (irq_handler_t)xhci_msi_irq,
294 0, "xhci_hcd", xhci_to_hcd(xhci));
295 if (ret)
296 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700297 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700298
Andiry Xu00292272010-12-27 17:39:02 +0800299 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700300 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700301
302disable_msix:
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800303 xhci_dbg(xhci, "disable MSI-X interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700304 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700305 pci_disable_msix(pdev);
306free_entries:
307 kfree(xhci->msix_entries);
308 xhci->msix_entries = NULL;
309 return ret;
310}
311
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700312/* Free any IRQs and disable MSI-X */
313static void xhci_cleanup_msix(struct xhci_hcd *xhci)
314{
Andiry Xu00292272010-12-27 17:39:02 +0800315 struct usb_hcd *hcd = xhci_to_hcd(xhci);
316 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700317
Dong Nguyen43b86af2010-07-21 16:56:08 -0700318 xhci_free_irq(xhci);
319
320 if (xhci->msix_entries) {
321 pci_disable_msix(pdev);
322 kfree(xhci->msix_entries);
323 xhci->msix_entries = NULL;
324 } else {
325 pci_disable_msi(pdev);
326 }
327
Andiry Xu00292272010-12-27 17:39:02 +0800328 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700329 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700330}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700331
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700332static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
333{
334 int i;
335
336 if (xhci->msix_entries) {
337 for (i = 0; i < xhci->msix_count; i++)
338 synchronize_irq(xhci->msix_entries[i].vector);
339 }
340}
341
342static int xhci_try_enable_msi(struct usb_hcd *hcd)
343{
344 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpdf5831d2013-08-08 10:08:34 -0700345 struct pci_dev *pdev;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700346 int ret;
347
Sarah Sharpdf5831d2013-08-08 10:08:34 -0700348 /* The xhci platform device has set up IRQs through usb_add_hcd. */
349 if (xhci->quirks & XHCI_PLAT)
350 return 0;
351
352 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700353 /*
354 * Some Fresco Logic host controllers advertise MSI, but fail to
355 * generate interrupts. Don't even try to enable MSI.
356 */
357 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecked581bb32013-03-04 17:14:43 +0100358 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700359
360 /* unregister the legacy interrupt */
361 if (hcd->irq)
362 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200363 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700364
365 ret = xhci_setup_msix(xhci);
366 if (ret)
367 /* fall back to msi*/
368 ret = xhci_setup_msi(xhci);
369
370 if (!ret)
Felipe Balbicd704692012-02-29 16:46:23 +0200371 /* hcd->irq is 0, we have MSI */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700372 return 0;
373
Sarah Sharp68d07f62012-02-13 16:25:57 -0800374 if (!pdev->irq) {
375 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
376 return -EINVAL;
377 }
378
Hannes Reinecked581bb32013-03-04 17:14:43 +0100379 legacy_irq:
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700380 /* fall back to legacy interrupt*/
381 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
382 hcd->irq_descr, hcd);
383 if (ret) {
384 xhci_err(xhci, "request interrupt %d failed\n",
385 pdev->irq);
386 return ret;
387 }
388 hcd->irq = pdev->irq;
389 return 0;
390}
391
392#else
393
394static int xhci_try_enable_msi(struct usb_hcd *hcd)
395{
396 return 0;
397}
398
399static void xhci_cleanup_msix(struct xhci_hcd *xhci)
400{
401}
402
403static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
404{
405}
406
407#endif
408
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500409static void compliance_mode_recovery(unsigned long arg)
410{
411 struct xhci_hcd *xhci;
412 struct usb_hcd *hcd;
413 u32 temp;
414 int i;
415
416 xhci = (struct xhci_hcd *)arg;
417
418 for (i = 0; i < xhci->num_usb3_ports; i++) {
419 temp = xhci_readl(xhci, xhci->usb3_ports[i]);
420 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
421 /*
422 * Compliance Mode Detected. Letting USB Core
423 * handle the Warm Reset
424 */
425 xhci_dbg(xhci, "Compliance Mode Detected->Port %d!\n",
426 i + 1);
427 xhci_dbg(xhci, "Attempting Recovery routine!\n");
428 hcd = xhci->shared_hcd;
429
430 if (hcd->state == HC_STATE_SUSPENDED)
431 usb_hcd_resume_root_hub(hcd);
432
433 usb_hcd_poll_rh_status(hcd);
434 }
435 }
436
437 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
438 mod_timer(&xhci->comp_mode_recovery_timer,
439 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
440}
441
442/*
443 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
444 * that causes ports behind that hardware to enter compliance mode sometimes.
445 * The quirk creates a timer that polls every 2 seconds the link state of
446 * each host controller's port and recovers it by issuing a Warm reset
447 * if Compliance mode is detected, otherwise the port will become "dead" (no
448 * device connections or disconnections will be detected anymore). Becasue no
449 * status event is generated when entering compliance mode (per xhci spec),
450 * this quirk is needed on systems that have the failing hardware installed.
451 */
452static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
453{
454 xhci->port_status_u0 = 0;
455 init_timer(&xhci->comp_mode_recovery_timer);
456
457 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
458 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
459 xhci->comp_mode_recovery_timer.expires = jiffies +
460 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
461
462 set_timer_slack(&xhci->comp_mode_recovery_timer,
463 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
464 add_timer(&xhci->comp_mode_recovery_timer);
465 xhci_dbg(xhci, "Compliance Mode Recovery Timer Initialized.\n");
466}
467
468/*
469 * This function identifies the systems that have installed the SN65LVPE502CP
470 * USB3.0 re-driver and that need the Compliance Mode Quirk.
471 * Systems:
472 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
473 */
474static bool compliance_mode_recovery_timer_quirk_check(void)
475{
476 const char *dmi_product_name, *dmi_sys_vendor;
477
478 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
479 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam1d645602012-09-22 18:11:19 +0530480 if (!dmi_product_name || !dmi_sys_vendor)
481 return false;
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500482
483 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
484 return false;
485
486 if (strstr(dmi_product_name, "Z420") ||
487 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes045b3612012-10-17 14:09:12 -0500488 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortes4b2e6102012-11-08 16:59:27 -0600489 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500490 return true;
491
492 return false;
493}
494
495static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
496{
497 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
498}
499
500
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700501/*
502 * Initialize memory for HCD and xHC (one-time init).
503 *
504 * Program the PAGESIZE register, initialize the device context array, create
505 * device contexts (?), set up a command ring segment (or two?), create event
506 * ring (one for now).
507 */
508int xhci_init(struct usb_hcd *hcd)
509{
510 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
511 int retval = 0;
512
513 xhci_dbg(xhci, "xhci_init\n");
514 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700515 if (xhci->hci_version == 0x95 && link_quirk) {
Sarah Sharpb0567b32009-08-07 14:04:36 -0700516 xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
517 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
518 } else {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700519 xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700520 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700521 retval = xhci_mem_init(xhci, GFP_KERNEL);
522 xhci_dbg(xhci, "Finished xhci_init\n");
523
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500524 /* Initializing Compliance Mode Recovery Data If Needed */
525 if (compliance_mode_recovery_timer_quirk_check()) {
526 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
527 compliance_mode_recovery_timer_init(xhci);
528 }
529
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700530 return retval;
531}
532
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700533/*-------------------------------------------------------------------------*/
534
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700535
536#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800537static void xhci_event_ring_work(unsigned long arg)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700538{
539 unsigned long flags;
540 int temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700541 u64 temp_64;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700542 struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
543 int i, j;
544
545 xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
546
547 spin_lock_irqsave(&xhci->lock, flags);
548 temp = xhci_readl(xhci, &xhci->op_regs->status);
549 xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
Sarah Sharp7bd89b42011-07-01 13:35:40 -0700550 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
551 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe4ab05d2009-09-16 16:42:30 -0700552 xhci_dbg(xhci, "HW died, polling stopped.\n");
553 spin_unlock_irqrestore(&xhci->lock, flags);
554 return;
555 }
556
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700557 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
558 xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700559 xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
560 xhci->error_bitmask = 0;
561 xhci_dbg(xhci, "Event ring:\n");
562 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
563 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700564 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
565 temp_64 &= ~ERST_PTR_MASK;
566 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700567 xhci_dbg(xhci, "Command ring:\n");
568 xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
569 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
570 xhci_dbg_cmd_ptrs(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700571 for (i = 0; i < MAX_HC_SLOTS; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700572 if (!xhci->devs[i])
573 continue;
574 for (j = 0; j < 31; ++j) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700575 xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700576 }
577 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700578 spin_unlock_irqrestore(&xhci->lock, flags);
579
580 if (!xhci->zombie)
581 mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
582 else
583 xhci_dbg(xhci, "Quit polling the event ring.\n");
584}
585#endif
586
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800587static int xhci_run_finished(struct xhci_hcd *xhci)
588{
589 if (xhci_start(xhci)) {
590 xhci_halt(xhci);
591 return -ENODEV;
592 }
593 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fu1976fff2012-06-27 16:30:57 +0800594 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800595
596 if (xhci->quirks & XHCI_NEC_HOST)
597 xhci_ring_cmd_db(xhci);
598
599 xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
600 return 0;
601}
602
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700603/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700604 * Start the HC after it was halted.
605 *
606 * This function is called by the USB core when the HC driver is added.
607 * Its opposite is xhci_stop().
608 *
609 * xhci_init() must be called once before this function can be called.
610 * Reset the HC, enable device slot contexts, program DCBAAP, and
611 * set command ring pointer and event ring pointer.
612 *
613 * Setup MSI-X vectors and enable interrupts.
614 */
615int xhci_run(struct usb_hcd *hcd)
616{
617 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700618 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700619 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700620 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700621
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800622 /* Start the xHCI host controller running only after the USB 2.0 roothub
623 * is setup.
624 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700625
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700626 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800627 if (!usb_hcd_is_primary_hcd(hcd))
628 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700629
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700630 xhci_dbg(xhci, "xhci_run\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700631
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700632 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700633 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700634 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700635
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700636#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
637 init_timer(&xhci->event_ring_timer);
638 xhci->event_ring_timer.data = (unsigned long) xhci;
Sarah Sharp23e3be12009-04-29 19:05:20 -0700639 xhci->event_ring_timer.function = xhci_event_ring_work;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700640 /* Poll the event ring */
641 xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
642 xhci->zombie = 0;
643 xhci_dbg(xhci, "Setting event ring polling timer\n");
644 add_timer(&xhci->event_ring_timer);
645#endif
646
Sarah Sharp66e49d82009-07-27 12:03:46 -0700647 xhci_dbg(xhci, "Command ring memory map follows:\n");
648 xhci_debug_ring(xhci, xhci->cmd_ring);
649 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
650 xhci_dbg_cmd_ptrs(xhci);
651
652 xhci_dbg(xhci, "ERST memory map follows:\n");
653 xhci_dbg_erst(xhci, &xhci->erst);
654 xhci_dbg(xhci, "Event ring:\n");
655 xhci_debug_ring(xhci, xhci->event_ring);
656 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
657 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
658 temp_64 &= ~ERST_PTR_MASK;
659 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
660
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700661 xhci_dbg(xhci, "// Set the interrupt modulation register\n");
662 temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700663 temp &= ~ER_IRQ_INTERVAL_MASK;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700664 temp |= (u32) 160;
665 xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
666
667 /* Set the HCD state before we enable the irqs */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700668 temp = xhci_readl(xhci, &xhci->op_regs->command);
669 temp |= (CMD_EIE);
670 xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
671 temp);
672 xhci_writel(xhci, temp, &xhci->op_regs->command);
673
674 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700675 xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
676 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700677 xhci_writel(xhci, ER_IRQ_ENABLE(temp),
678 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800679 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700680
Sarah Sharp02386342010-05-24 13:25:28 -0700681 if (xhci->quirks & XHCI_NEC_HOST)
682 xhci_queue_vendor_command(xhci, 0, 0, 0,
683 TRB_TYPE(TRB_NEC_GET_FW));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700684
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800685 xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700686 return 0;
687}
688
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800689static void xhci_only_stop_hcd(struct usb_hcd *hcd)
690{
691 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
692
693 spin_lock_irq(&xhci->lock);
694 xhci_halt(xhci);
695
696 /* The shared_hcd is going to be deallocated shortly (the USB core only
697 * calls this function when allocation fails in usb_add_hcd(), or
698 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
699 */
700 xhci->shared_hcd = NULL;
701 spin_unlock_irq(&xhci->lock);
702}
703
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700704/*
705 * Stop xHCI driver.
706 *
707 * This function is called by the USB core when the HC driver is removed.
708 * Its opposite is xhci_run().
709 *
710 * Disable device contexts, disable IRQs, and quiesce the HC.
711 * Reset the HC, finish any completed transactions, and cleanup memory.
712 */
713void xhci_stop(struct usb_hcd *hcd)
714{
715 u32 temp;
716 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
717
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800718 if (!usb_hcd_is_primary_hcd(hcd)) {
719 xhci_only_stop_hcd(xhci->shared_hcd);
720 return;
721 }
722
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700723 spin_lock_irq(&xhci->lock);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800724 /* Make sure the xHC is halted for a USB3 roothub
725 * (xhci_stop() could be called as part of failed init).
726 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700727 xhci_halt(xhci);
728 xhci_reset(xhci);
729 spin_unlock_irq(&xhci->lock);
730
Zhang Rui40a9fb12010-12-17 13:17:04 -0800731 xhci_cleanup_msix(xhci);
732
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700733#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
734 /* Tell the event ring poll function not to reschedule */
735 xhci->zombie = 1;
736 del_timer_sync(&xhci->event_ring_timer);
737#endif
738
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500739 /* Deleting Compliance Mode Recovery Timer */
740 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
741 (!(xhci_all_ports_seen_u0(xhci))))
742 del_timer_sync(&xhci->comp_mode_recovery_timer);
743
Andiry Xuc41136b2011-03-22 17:08:14 +0800744 if (xhci->quirks & XHCI_AMD_PLL_FIX)
745 usb_amd_dev_put();
746
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700747 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
748 temp = xhci_readl(xhci, &xhci->op_regs->status);
749 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
750 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
751 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
752 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800753 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700754
755 xhci_dbg(xhci, "cleaning up memory\n");
756 xhci_mem_cleanup(xhci);
757 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
758 xhci_readl(xhci, &xhci->op_regs->status));
759}
760
761/*
762 * Shutdown HC (not bus-specific)
763 *
764 * This is called when the machine is rebooting or halting. We assume that the
765 * machine will be powered off, and the HC's internal state will be reset.
766 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800767 *
768 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700769 */
770void xhci_shutdown(struct usb_hcd *hcd)
771{
772 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
773
Dan Carpenter3dd2f0b2012-08-13 19:57:03 +0300774 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Sarah Sharp0adf7a02012-07-23 18:59:30 +0300775 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
776
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700777 spin_lock_irq(&xhci->lock);
778 xhci_halt(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700779 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700780
Zhang Rui40a9fb12010-12-17 13:17:04 -0800781 xhci_cleanup_msix(xhci);
782
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700783 xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
784 xhci_readl(xhci, &xhci->op_regs->status));
785}
786
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700787#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700788static void xhci_save_registers(struct xhci_hcd *xhci)
789{
790 xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
791 xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
792 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
793 xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700794 xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
795 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
796 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700797 xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
798 xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700799}
800
801static void xhci_restore_registers(struct xhci_hcd *xhci)
802{
803 xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
804 xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
805 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
806 xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700807 xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
808 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
Sarah Sharpfb3d85b2012-03-16 13:27:39 -0700809 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700810 xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
811 xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700812}
813
Sarah Sharp89821322010-11-12 11:59:31 -0800814static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
815{
816 u64 val_64;
817
818 /* step 2: initialize command ring buffer */
819 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
820 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
821 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
822 xhci->cmd_ring->dequeue) &
823 (u64) ~CMD_RING_RSVD_BITS) |
824 xhci->cmd_ring->cycle_state;
825 xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
826 (long unsigned long) val_64);
827 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
828}
829
830/*
831 * The whole command ring must be cleared to zero when we suspend the host.
832 *
833 * The host doesn't save the command ring pointer in the suspend well, so we
834 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
835 * aligned, because of the reserved bits in the command ring dequeue pointer
836 * register. Therefore, we can't just set the dequeue pointer back in the
837 * middle of the ring (TRBs are 16-byte aligned).
838 */
839static void xhci_clear_command_ring(struct xhci_hcd *xhci)
840{
841 struct xhci_ring *ring;
842 struct xhci_segment *seg;
843
844 ring = xhci->cmd_ring;
845 seg = ring->deq_seg;
846 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800847 memset(seg->trbs, 0,
848 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
849 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
850 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800851 seg = seg->next;
852 } while (seg != ring->deq_seg);
853
854 /* Reset the software enqueue and dequeue pointers */
855 ring->deq_seg = ring->first_seg;
856 ring->dequeue = ring->first_seg->trbs;
857 ring->enq_seg = ring->deq_seg;
858 ring->enqueue = ring->dequeue;
859
Andiry Xub008df62012-03-05 17:49:34 +0800860 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800861 /*
862 * Ring is now zeroed, so the HW should look for change of ownership
863 * when the cycle bit is set to 1.
864 */
865 ring->cycle_state = 1;
866
867 /*
868 * Reset the hardware dequeue pointer.
869 * Yes, this will need to be re-written after resume, but we're paranoid
870 * and want to make sure the hardware doesn't access bogus memory
871 * because, say, the BIOS or an SMI started the host without changing
872 * the command ring pointers.
873 */
874 xhci_set_cmd_ring_deq(xhci);
875}
876
Andiry Xu5535b1d2010-10-14 07:23:06 -0700877/*
878 * Stop HC (not bus-specific)
879 *
880 * This is called when the machine transition into S3/S4 mode.
881 *
882 */
883int xhci_suspend(struct xhci_hcd *xhci)
884{
885 int rc = 0;
886 struct usb_hcd *hcd = xhci_to_hcd(xhci);
887 u32 command;
888
Sarah Sharp4ceac472012-11-27 12:30:23 -0800889 /* Don't poll the roothubs on bus suspend. */
890 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
891 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
892 del_timer_sync(&hcd->rh_timer);
893
Andiry Xu5535b1d2010-10-14 07:23:06 -0700894 spin_lock_irq(&xhci->lock);
895 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800896 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700897 /* step 1: stop endpoint */
898 /* skipped assuming that port suspend has done */
899
900 /* step 2: clear Run/Stop bit */
901 command = xhci_readl(xhci, &xhci->op_regs->command);
902 command &= ~CMD_RUN;
903 xhci_writel(xhci, command, &xhci->op_regs->command);
904 if (handshake(xhci, &xhci->op_regs->status,
Michael Spange3a63e82012-09-14 13:05:49 -0400905 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC)) {
Andiry Xu5535b1d2010-10-14 07:23:06 -0700906 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
907 spin_unlock_irq(&xhci->lock);
908 return -ETIMEDOUT;
909 }
Sarah Sharp89821322010-11-12 11:59:31 -0800910 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700911
912 /* step 3: save registers */
913 xhci_save_registers(xhci);
914
915 /* step 4: set CSS flag */
916 command = xhci_readl(xhci, &xhci->op_regs->command);
917 command |= CMD_CSS;
918 xhci_writel(xhci, command, &xhci->op_regs->command);
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800919 if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10 * 1000)) {
920 xhci_warn(xhci, "WARN: xHC save state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700921 spin_unlock_irq(&xhci->lock);
922 return -ETIMEDOUT;
923 }
Andiry Xu5535b1d2010-10-14 07:23:06 -0700924 spin_unlock_irq(&xhci->lock);
925
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500926 /*
927 * Deleting Compliance Mode Recovery Timer because the xHCI Host
928 * is about to be suspended.
929 */
930 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
931 (!(xhci_all_ports_seen_u0(xhci)))) {
932 del_timer_sync(&xhci->comp_mode_recovery_timer);
933 xhci_dbg(xhci, "Compliance Mode Recovery Timer Deleted!\n");
934 }
935
Andiry Xu00292272010-12-27 17:39:02 +0800936 /* step 5: remove core well power */
937 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700938 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +0800939
Andiry Xu5535b1d2010-10-14 07:23:06 -0700940 return rc;
941}
942
943/*
944 * start xHC (not bus-specific)
945 *
946 * This is called when the machine transition from S3/S4 mode.
947 *
948 */
949int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
950{
951 u32 command, temp = 0;
952 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800953 struct usb_hcd *secondary_hcd;
Alan Sternf69e3122011-11-03 11:37:10 -0400954 int retval = 0;
Tony Camuso6eb953e2013-02-21 16:11:27 -0500955 bool comp_timer_running = false;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700956
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800957 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300958 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800959 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800960 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
961 time_before(jiffies,
962 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d2010-10-14 07:23:06 -0700963 msleep(100);
964
Alan Sternf69e3122011-11-03 11:37:10 -0400965 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
966 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
967
Andiry Xu5535b1d2010-10-14 07:23:06 -0700968 spin_lock_irq(&xhci->lock);
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200969 if (xhci->quirks & XHCI_RESET_ON_RESUME)
970 hibernated = true;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700971
972 if (!hibernated) {
973 /* step 1: restore register */
974 xhci_restore_registers(xhci);
975 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -0800976 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700977 /* step 3: restore state and start state*/
978 /* step 3: set CRS flag */
979 command = xhci_readl(xhci, &xhci->op_regs->command);
980 command |= CMD_CRS;
981 xhci_writel(xhci, command, &xhci->op_regs->command);
982 if (handshake(xhci, &xhci->op_regs->status,
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800983 STS_RESTORE, 0, 10 * 1000)) {
984 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700985 spin_unlock_irq(&xhci->lock);
986 return -ETIMEDOUT;
987 }
988 temp = xhci_readl(xhci, &xhci->op_regs->status);
989 }
990
991 /* If restore operation fails, re-initialize the HC during resume */
992 if ((temp & STS_SRE) || hibernated) {
Tony Camuso6eb953e2013-02-21 16:11:27 -0500993
994 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
995 !(xhci_all_ports_seen_u0(xhci))) {
996 del_timer_sync(&xhci->comp_mode_recovery_timer);
997 xhci_dbg(xhci, "Compliance Mode Recovery Timer deleted!\n");
998 }
999
Sarah Sharpfedd3832011-04-12 17:43:19 -07001000 /* Let the USB core know _both_ roothubs lost power. */
1001 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1002 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001003
1004 xhci_dbg(xhci, "Stop HCD\n");
1005 xhci_halt(xhci);
1006 xhci_reset(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001007 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +08001008 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001009
1010#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1011 /* Tell the event ring poll function not to reschedule */
1012 xhci->zombie = 1;
1013 del_timer_sync(&xhci->event_ring_timer);
1014#endif
1015
1016 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
1017 temp = xhci_readl(xhci, &xhci->op_regs->status);
1018 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
1019 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
1020 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
1021 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001022 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001023
1024 xhci_dbg(xhci, "cleaning up memory\n");
1025 xhci_mem_cleanup(xhci);
1026 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1027 xhci_readl(xhci, &xhci->op_regs->status));
1028
Sarah Sharp65b22f92010-12-17 12:35:05 -08001029 /* USB core calls the PCI reinit and start functions twice:
1030 * first with the primary HCD, and then with the secondary HCD.
1031 * If we don't do the same, the host will never be started.
1032 */
1033 if (!usb_hcd_is_primary_hcd(hcd))
1034 secondary_hcd = hcd;
1035 else
1036 secondary_hcd = xhci->shared_hcd;
1037
1038 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1039 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001040 if (retval)
1041 return retval;
Tony Camuso6eb953e2013-02-21 16:11:27 -05001042 comp_timer_running = true;
1043
Sarah Sharp65b22f92010-12-17 12:35:05 -08001044 xhci_dbg(xhci, "Start the primary HCD\n");
1045 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001046 if (!retval) {
Alan Sternf69e3122011-11-03 11:37:10 -04001047 xhci_dbg(xhci, "Start the secondary HCD\n");
1048 retval = xhci_run(secondary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001049 }
Andiry Xu5535b1d2010-10-14 07:23:06 -07001050 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb3209372011-03-07 11:24:07 -08001051 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e3122011-11-03 11:37:10 -04001052 goto done;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001053 }
1054
Andiry Xu5535b1d2010-10-14 07:23:06 -07001055 /* step 4: set Run/Stop bit */
1056 command = xhci_readl(xhci, &xhci->op_regs->command);
1057 command |= CMD_RUN;
1058 xhci_writel(xhci, command, &xhci->op_regs->command);
1059 handshake(xhci, &xhci->op_regs->status, STS_HALT,
1060 0, 250 * 1000);
1061
1062 /* step 5: walk topology and initialize portsc,
1063 * portpmsc and portli
1064 */
1065 /* this is done in bus_resume */
1066
1067 /* step 6: restart each of the previously
1068 * Running endpoints by ringing their doorbells
1069 */
1070
Andiry Xu5535b1d2010-10-14 07:23:06 -07001071 spin_unlock_irq(&xhci->lock);
Alan Sternf69e3122011-11-03 11:37:10 -04001072
1073 done:
1074 if (retval == 0) {
1075 usb_hcd_resume_root_hub(hcd);
1076 usb_hcd_resume_root_hub(xhci->shared_hcd);
1077 }
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -05001078
1079 /*
1080 * If system is subject to the Quirk, Compliance Mode Timer needs to
1081 * be re-initialized Always after a system resume. Ports are subject
1082 * to suffer the Compliance Mode issue again. It doesn't matter if
1083 * ports have entered previously to U0 before system's suspension.
1084 */
Tony Camuso6eb953e2013-02-21 16:11:27 -05001085 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -05001086 compliance_mode_recovery_timer_init(xhci);
1087
Sarah Sharp4ceac472012-11-27 12:30:23 -08001088 /* Re-enable port polling. */
1089 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1090 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1091 usb_hcd_poll_rh_status(hcd);
1092
Alan Sternf69e3122011-11-03 11:37:10 -04001093 return retval;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001094}
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001095#endif /* CONFIG_PM */
1096
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001097/*-------------------------------------------------------------------------*/
1098
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001099/**
1100 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1101 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1102 * value to right shift 1 for the bitmask.
1103 *
1104 * Index = (epnum * 2) + direction - 1,
1105 * where direction = 0 for OUT, 1 for IN.
1106 * For control endpoints, the IN index is used (OUT index is unused), so
1107 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1108 */
1109unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1110{
1111 unsigned int index;
1112 if (usb_endpoint_xfer_control(desc))
1113 index = (unsigned int) (usb_endpoint_num(desc)*2);
1114 else
1115 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1116 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1117 return index;
1118}
1119
Sarah Sharpf94e01862009-04-27 19:58:38 -07001120/* Find the flag for this endpoint (for use in the control context). Use the
1121 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1122 * bit 1, etc.
1123 */
1124unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1125{
1126 return 1 << (xhci_get_endpoint_index(desc) + 1);
1127}
1128
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001129/* Find the flag for this endpoint (for use in the control context). Use the
1130 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1131 * bit 1, etc.
1132 */
1133unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1134{
1135 return 1 << (ep_index + 1);
1136}
1137
Sarah Sharpf94e01862009-04-27 19:58:38 -07001138/* Compute the last valid endpoint context index. Basically, this is the
1139 * endpoint index plus one. For slot contexts with more than valid endpoint,
1140 * we find the most significant bit set in the added contexts flags.
1141 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1142 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1143 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001144unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001145{
1146 return fls(added_ctxs) - 1;
1147}
1148
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001149/* Returns 1 if the arguments are OK;
1150 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1151 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001152static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001153 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1154 const char *func) {
1155 struct xhci_hcd *xhci;
1156 struct xhci_virt_device *virt_dev;
1157
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001158 if (!hcd || (check_ep && !ep) || !udev) {
1159 printk(KERN_DEBUG "xHCI %s called with invalid args\n",
1160 func);
1161 return -EINVAL;
1162 }
1163 if (!udev->parent) {
1164 printk(KERN_DEBUG "xHCI %s called for root hub\n",
1165 func);
1166 return 0;
1167 }
Andiry Xu64927732010-10-14 07:22:45 -07001168
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001169 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001170 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001171 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Andiry Xu64927732010-10-14 07:22:45 -07001172 printk(KERN_DEBUG "xHCI %s called with unaddressed "
1173 "device\n", func);
1174 return -EINVAL;
1175 }
1176
1177 virt_dev = xhci->devs[udev->slot_id];
1178 if (virt_dev->udev != udev) {
1179 printk(KERN_DEBUG "xHCI %s called with udev and "
1180 "virt_dev does not match\n", func);
1181 return -EINVAL;
1182 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001183 }
Andiry Xu64927732010-10-14 07:22:45 -07001184
Sarah Sharp79bc1752013-07-24 10:27:13 -07001185 if (xhci->xhc_state & XHCI_STATE_HALTED)
1186 return -ENODEV;
1187
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001188 return 1;
1189}
1190
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001191static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001192 struct usb_device *udev, struct xhci_command *command,
1193 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001194
1195/*
1196 * Full speed devices may have a max packet size greater than 8 bytes, but the
1197 * USB core doesn't know that until it reads the first 8 bytes of the
1198 * descriptor. If the usb_device's max packet size changes after that point,
1199 * we need to issue an evaluate context command and wait on it.
1200 */
1201static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1202 unsigned int ep_index, struct urb *urb)
1203{
1204 struct xhci_container_ctx *in_ctx;
1205 struct xhci_container_ctx *out_ctx;
1206 struct xhci_input_control_ctx *ctrl_ctx;
1207 struct xhci_ep_ctx *ep_ctx;
1208 int max_packet_size;
1209 int hw_max_packet_size;
1210 int ret = 0;
1211
1212 out_ctx = xhci->devs[slot_id]->out_ctx;
1213 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001214 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001215 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001216 if (hw_max_packet_size != max_packet_size) {
1217 xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
1218 xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
1219 max_packet_size);
1220 xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
1221 hw_max_packet_size);
1222 xhci_dbg(xhci, "Issuing evaluate context command.\n");
1223
1224 /* Set up the modified control endpoint 0 */
Sarah Sharp913a8a32009-09-04 10:53:13 -07001225 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1226 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001227 in_ctx = xhci->devs[slot_id]->in_ctx;
1228 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001229 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1230 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001231
1232 /* Set up the input context flags for the command */
1233 /* FIXME: This won't work if a non-default control endpoint
1234 * changes max packet sizes.
1235 */
1236 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001237 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001238 ctrl_ctx->drop_flags = 0;
1239
1240 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
1241 xhci_dbg_ctx(xhci, in_ctx, ep_index);
1242 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1243 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1244
Sarah Sharp913a8a32009-09-04 10:53:13 -07001245 ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
1246 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001247
1248 /* Clean up the input context for later use by bandwidth
1249 * functions.
1250 */
Matt Evans28ccd292011-03-29 13:40:46 +11001251 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001252 }
1253 return ret;
1254}
1255
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001256/*
1257 * non-error returns are a promise to giveback() the urb later
1258 * we drop ownership so next owner (or urb unlink) can get it
1259 */
1260int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1261{
1262 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001263 struct xhci_td *buffer;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001264 unsigned long flags;
1265 int ret = 0;
1266 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001267 struct urb_priv *urb_priv;
1268 int size, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001269
Andiry Xu64927732010-10-14 07:22:45 -07001270 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1271 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001272 return -EINVAL;
1273
1274 slot_id = urb->dev->slot_id;
1275 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001276
Alan Stern541c7d42010-06-22 16:39:10 -04001277 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001278 if (!in_interrupt())
1279 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1280 ret = -ESHUTDOWN;
1281 goto exit;
1282 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001283
1284 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1285 size = urb->number_of_packets;
1286 else
1287 size = 1;
1288
1289 urb_priv = kzalloc(sizeof(struct urb_priv) +
1290 size * sizeof(struct xhci_td *), mem_flags);
1291 if (!urb_priv)
1292 return -ENOMEM;
1293
Andiry Xu2ffdea22011-09-02 11:05:57 -07001294 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1295 if (!buffer) {
1296 kfree(urb_priv);
1297 return -ENOMEM;
1298 }
1299
Andiry Xu8e51adc2010-07-22 15:23:31 -07001300 for (i = 0; i < size; i++) {
Andiry Xu2ffdea22011-09-02 11:05:57 -07001301 urb_priv->td[i] = buffer;
1302 buffer++;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001303 }
1304
1305 urb_priv->length = size;
1306 urb_priv->td_cnt = 0;
1307 urb->hcpriv = urb_priv;
1308
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001309 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1310 /* Check to see if the max packet size for the default control
1311 * endpoint changed during FS device enumeration
1312 */
1313 if (urb->dev->speed == USB_SPEED_FULL) {
1314 ret = xhci_check_maxpacket(xhci, slot_id,
1315 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001316 if (ret < 0) {
1317 xhci_urb_free_priv(xhci, urb_priv);
1318 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001319 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001320 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001321 }
1322
Sarah Sharpb11069f2009-07-27 12:03:23 -07001323 /* We have a spinlock and interrupts disabled, so we must pass
1324 * atomic context to this function, which may allocate memory.
1325 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001326 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001327 if (xhci->xhc_state & XHCI_STATE_DYING)
1328 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001329 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001330 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001331 if (ret)
1332 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001333 spin_unlock_irqrestore(&xhci->lock, flags);
1334 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1335 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001336 if (xhci->xhc_state & XHCI_STATE_DYING)
1337 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001338 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1339 EP_GETTING_STREAMS) {
1340 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1341 "is transitioning to using streams.\n");
1342 ret = -EINVAL;
1343 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1344 EP_GETTING_NO_STREAMS) {
1345 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1346 "is transitioning to "
1347 "not having streams.\n");
1348 ret = -EINVAL;
1349 } else {
1350 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1351 slot_id, ep_index);
1352 }
Sarah Sharpd13565c2011-07-22 14:34:34 -07001353 if (ret)
1354 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001355 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001356 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1357 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001358 if (xhci->xhc_state & XHCI_STATE_DYING)
1359 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001360 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1361 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001362 if (ret)
1363 goto free_priv;
Sarah Sharp624defa2009-09-02 12:14:28 -07001364 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001365 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001366 spin_lock_irqsave(&xhci->lock, flags);
1367 if (xhci->xhc_state & XHCI_STATE_DYING)
1368 goto dying;
1369 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1370 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001371 if (ret)
1372 goto free_priv;
Andiry Xu787f4e52010-07-22 15:23:52 -07001373 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001374 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001375exit:
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001376 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001377dying:
1378 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1379 "non-responsive xHCI host.\n",
1380 urb->ep->desc.bEndpointAddress, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001381 ret = -ESHUTDOWN;
1382free_priv:
1383 xhci_urb_free_priv(xhci, urb_priv);
1384 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001385 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001386 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001387}
1388
Sarah Sharp021bff92010-07-29 22:12:20 -07001389/* Get the right ring for the given URB.
1390 * If the endpoint supports streams, boundary check the URB's stream ID.
1391 * If the endpoint doesn't support streams, return the singular endpoint ring.
1392 */
1393static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1394 struct urb *urb)
1395{
1396 unsigned int slot_id;
1397 unsigned int ep_index;
1398 unsigned int stream_id;
1399 struct xhci_virt_ep *ep;
1400
1401 slot_id = urb->dev->slot_id;
1402 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1403 stream_id = urb->stream_id;
1404 ep = &xhci->devs[slot_id]->eps[ep_index];
1405 /* Common case: no streams */
1406 if (!(ep->ep_state & EP_HAS_STREAMS))
1407 return ep->ring;
1408
1409 if (stream_id == 0) {
1410 xhci_warn(xhci,
1411 "WARN: Slot ID %u, ep index %u has streams, "
1412 "but URB has no stream ID.\n",
1413 slot_id, ep_index);
1414 return NULL;
1415 }
1416
1417 if (stream_id < ep->stream_info->num_streams)
1418 return ep->stream_info->stream_rings[stream_id];
1419
1420 xhci_warn(xhci,
1421 "WARN: Slot ID %u, ep index %u has "
1422 "stream IDs 1 to %u allocated, "
1423 "but stream ID %u is requested.\n",
1424 slot_id, ep_index,
1425 ep->stream_info->num_streams - 1,
1426 stream_id);
1427 return NULL;
1428}
1429
Sarah Sharpae636742009-04-29 19:02:31 -07001430/*
1431 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1432 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1433 * should pick up where it left off in the TD, unless a Set Transfer Ring
1434 * Dequeue Pointer is issued.
1435 *
1436 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1437 * the ring. Since the ring is a contiguous structure, they can't be physically
1438 * removed. Instead, there are two options:
1439 *
1440 * 1) If the HC is in the middle of processing the URB to be canceled, we
1441 * simply move the ring's dequeue pointer past those TRBs using the Set
1442 * Transfer Ring Dequeue Pointer command. This will be the common case,
1443 * when drivers timeout on the last submitted URB and attempt to cancel.
1444 *
1445 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1446 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1447 * HC will need to invalidate the any TRBs it has cached after the stop
1448 * endpoint command, as noted in the xHCI 0.95 errata.
1449 *
1450 * 3) The TD may have completed by the time the Stop Endpoint Command
1451 * completes, so software needs to handle that case too.
1452 *
1453 * This function should protect against the TD enqueueing code ringing the
1454 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1455 * It also needs to account for multiple cancellations on happening at the same
1456 * time for the same endpoint.
1457 *
1458 * Note that this function can be called in any context, or so says
1459 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001460 */
1461int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1462{
Sarah Sharpae636742009-04-29 19:02:31 -07001463 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001464 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001465 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001466 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001467 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001468 struct xhci_td *td;
1469 unsigned int ep_index;
1470 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001471 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07001472
1473 xhci = hcd_to_xhci(hcd);
1474 spin_lock_irqsave(&xhci->lock, flags);
1475 /* Make sure the URB hasn't completed or been unlinked already */
1476 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1477 if (ret || !urb->hcpriv)
1478 goto done;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001479 temp = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001480 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001481 xhci_dbg(xhci, "HW died, freeing TD.\n");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001482 urb_priv = urb->hcpriv;
Sarah Sharp585df1d2011-08-02 15:43:40 -07001483 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1484 td = urb_priv->td[i];
1485 if (!list_empty(&td->td_list))
1486 list_del_init(&td->td_list);
1487 if (!list_empty(&td->cancelled_td_list))
1488 list_del_init(&td->cancelled_td_list);
1489 }
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001490
1491 usb_hcd_unlink_urb_from_ep(hcd, urb);
1492 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001493 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001494 xhci_urb_free_priv(xhci, urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001495 return ret;
1496 }
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001497 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1498 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001499 xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
1500 "non-responsive xHCI host.\n",
1501 urb->ep->desc.bEndpointAddress, urb);
1502 /* Let the stop endpoint command watchdog timer (which set this
1503 * state) finish cleaning up the endpoint TD lists. We must
1504 * have caught it in the middle of dropping a lock and giving
1505 * back an URB.
1506 */
1507 goto done;
1508 }
Sarah Sharpae636742009-04-29 19:02:31 -07001509
Sarah Sharpae636742009-04-29 19:02:31 -07001510 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001511 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001512 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1513 if (!ep_ring) {
1514 ret = -EINVAL;
1515 goto done;
1516 }
1517
Andiry Xu8e51adc2010-07-22 15:23:31 -07001518 urb_priv = urb->hcpriv;
Sarah Sharp79688ac2011-12-19 16:56:04 -08001519 i = urb_priv->td_cnt;
1520 if (i < urb_priv->length)
1521 xhci_dbg(xhci, "Cancel URB %p, dev %s, ep 0x%x, "
1522 "starting at offset 0x%llx\n",
1523 urb, urb->dev->devpath,
1524 urb->ep->desc.bEndpointAddress,
1525 (unsigned long long) xhci_trb_virt_to_dma(
1526 urb_priv->td[i]->start_seg,
1527 urb_priv->td[i]->first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001528
Sarah Sharp79688ac2011-12-19 16:56:04 -08001529 for (; i < urb_priv->length; i++) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001530 td = urb_priv->td[i];
1531 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1532 }
1533
Sarah Sharpae636742009-04-29 19:02:31 -07001534 /* Queue a stop endpoint command, but only if this is
1535 * the first cancellation to be handled.
1536 */
Sarah Sharp678539c2009-10-27 10:55:52 -07001537 if (!(ep->ep_state & EP_HALT_PENDING)) {
1538 ep->ep_state |= EP_HALT_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001539 ep->stop_cmds_pending++;
1540 ep->stop_cmd_timer.expires = jiffies +
1541 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1542 add_timer(&ep->stop_cmd_timer);
Andiry Xube88fe42010-10-14 07:22:57 -07001543 xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001544 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001545 }
1546done:
1547 spin_unlock_irqrestore(&xhci->lock, flags);
1548 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001549}
1550
Sarah Sharpf94e01862009-04-27 19:58:38 -07001551/* Drop an endpoint from a new bandwidth configuration for this device.
1552 * Only one call to this function is allowed per endpoint before
1553 * check_bandwidth() or reset_bandwidth() must be called.
1554 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1555 * add the endpoint to the schedule with possibly new parameters denoted by a
1556 * different endpoint descriptor in usb_host_endpoint.
1557 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1558 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001559 *
1560 * The USB core will not allow URBs to be queued to an endpoint that is being
1561 * disabled, so there's no need for mutual exclusion to protect
1562 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001563 */
1564int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1565 struct usb_host_endpoint *ep)
1566{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001567 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001568 struct xhci_container_ctx *in_ctx, *out_ctx;
1569 struct xhci_input_control_ctx *ctrl_ctx;
1570 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001571 unsigned int last_ctx;
1572 unsigned int ep_index;
1573 struct xhci_ep_ctx *ep_ctx;
1574 u32 drop_flag;
1575 u32 new_add_flags, new_drop_flags, new_slot_info;
1576 int ret;
1577
Andiry Xu64927732010-10-14 07:22:45 -07001578 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001579 if (ret <= 0)
1580 return ret;
1581 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001582 if (xhci->xhc_state & XHCI_STATE_DYING)
1583 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001584
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001585 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001586 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1587 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1588 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1589 __func__, drop_flag);
1590 return 0;
1591 }
1592
Sarah Sharpf94e01862009-04-27 19:58:38 -07001593 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001594 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1595 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001596 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001597 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001598 /* If the HC already knows the endpoint is disabled,
1599 * or the HCD has noted it is disabled, ignore this request
1600 */
Matt Evansf5960b62011-06-01 10:22:55 +10001601 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1602 cpu_to_le32(EP_STATE_DISABLED)) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001603 le32_to_cpu(ctrl_ctx->drop_flags) &
1604 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001605 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1606 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001607 return 0;
1608 }
1609
Matt Evans28ccd292011-03-29 13:40:46 +11001610 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1611 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001612
Matt Evans28ccd292011-03-29 13:40:46 +11001613 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1614 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001615
Matt Evans28ccd292011-03-29 13:40:46 +11001616 last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
John Yound115b042009-07-27 12:05:15 -07001617 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001618 /* Update the last valid endpoint context, if we deleted the last one */
Matt Evans28ccd292011-03-29 13:40:46 +11001619 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
1620 LAST_CTX(last_ctx)) {
1621 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1622 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001623 }
Matt Evans28ccd292011-03-29 13:40:46 +11001624 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001625
1626 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1627
Sarah Sharpf94e01862009-04-27 19:58:38 -07001628 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1629 (unsigned int) ep->desc.bEndpointAddress,
1630 udev->slot_id,
1631 (unsigned int) new_drop_flags,
1632 (unsigned int) new_add_flags,
1633 (unsigned int) new_slot_info);
1634 return 0;
1635}
1636
1637/* Add an endpoint to a new possible bandwidth configuration for this device.
1638 * Only one call to this function is allowed per endpoint before
1639 * check_bandwidth() or reset_bandwidth() must be called.
1640 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1641 * add the endpoint to the schedule with possibly new parameters denoted by a
1642 * different endpoint descriptor in usb_host_endpoint.
1643 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1644 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001645 *
1646 * The USB core will not allow URBs to be queued to an endpoint until the
1647 * configuration or alt setting is installed in the device, so there's no need
1648 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001649 */
1650int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1651 struct usb_host_endpoint *ep)
1652{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001653 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001654 struct xhci_container_ctx *in_ctx, *out_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001655 unsigned int ep_index;
1656 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001657 struct xhci_slot_ctx *slot_ctx;
1658 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001659 u32 added_ctxs;
1660 unsigned int last_ctx;
1661 u32 new_add_flags, new_drop_flags, new_slot_info;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001662 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001663 int ret = 0;
1664
Andiry Xu64927732010-10-14 07:22:45 -07001665 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001666 if (ret <= 0) {
1667 /* So we won't queue a reset ep command for a root hub */
1668 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001669 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001670 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001671 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001672 if (xhci->xhc_state & XHCI_STATE_DYING)
1673 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001674
1675 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1676 last_ctx = xhci_last_valid_endpoint(added_ctxs);
1677 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1678 /* FIXME when we have to issue an evaluate endpoint command to
1679 * deal with ep0 max packet size changing once we get the
1680 * descriptors
1681 */
1682 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1683 __func__, added_ctxs);
1684 return 0;
1685 }
1686
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001687 virt_dev = xhci->devs[udev->slot_id];
1688 in_ctx = virt_dev->in_ctx;
1689 out_ctx = virt_dev->out_ctx;
John Yound115b042009-07-27 12:05:15 -07001690 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001691 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001692 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001693
1694 /* If this endpoint is already in use, and the upper layers are trying
1695 * to add it again without dropping it, reject the addition.
1696 */
1697 if (virt_dev->eps[ep_index].ring &&
1698 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1699 xhci_get_endpoint_flag(&ep->desc))) {
1700 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1701 "without dropping it.\n",
1702 (unsigned int) ep->desc.bEndpointAddress);
1703 return -EINVAL;
1704 }
1705
Sarah Sharpf94e01862009-04-27 19:58:38 -07001706 /* If the HCD has already noted the endpoint is enabled,
1707 * ignore this request.
1708 */
Matt Evans28ccd292011-03-29 13:40:46 +11001709 if (le32_to_cpu(ctrl_ctx->add_flags) &
1710 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001711 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1712 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001713 return 0;
1714 }
1715
Sarah Sharpf88ba782009-05-14 11:44:22 -07001716 /*
1717 * Configuration and alternate setting changes must be done in
1718 * process context, not interrupt context (or so documenation
1719 * for usb_set_interface() and usb_set_configuration() claim).
1720 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001721 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001722 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1723 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001724 return -ENOMEM;
1725 }
1726
Matt Evans28ccd292011-03-29 13:40:46 +11001727 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1728 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001729
1730 /* If xhci_endpoint_disable() was called for this endpoint, but the
1731 * xHC hasn't been notified yet through the check_bandwidth() call,
1732 * this re-adds a new state for the endpoint from the new endpoint
1733 * descriptors. We must drop and re-add this endpoint, so we leave the
1734 * drop flags alone.
1735 */
Matt Evans28ccd292011-03-29 13:40:46 +11001736 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001737
John Yound115b042009-07-27 12:05:15 -07001738 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001739 /* Update the last valid endpoint context, if we just added one past */
Matt Evans28ccd292011-03-29 13:40:46 +11001740 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
1741 LAST_CTX(last_ctx)) {
1742 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1743 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001744 }
Matt Evans28ccd292011-03-29 13:40:46 +11001745 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001746
Sarah Sharpa1587d92009-07-27 12:03:15 -07001747 /* Store the usb_device pointer for later use */
1748 ep->hcpriv = udev;
1749
Sarah Sharpf94e01862009-04-27 19:58:38 -07001750 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1751 (unsigned int) ep->desc.bEndpointAddress,
1752 udev->slot_id,
1753 (unsigned int) new_drop_flags,
1754 (unsigned int) new_add_flags,
1755 (unsigned int) new_slot_info);
1756 return 0;
1757}
1758
John Yound115b042009-07-27 12:05:15 -07001759static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001760{
John Yound115b042009-07-27 12:05:15 -07001761 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001762 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001763 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001764 int i;
1765
1766 /* When a device's add flag and drop flag are zero, any subsequent
1767 * configure endpoint command will leave that endpoint's state
1768 * untouched. Make sure we don't leave any old state in the input
1769 * endpoint contexts.
1770 */
John Yound115b042009-07-27 12:05:15 -07001771 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1772 ctrl_ctx->drop_flags = 0;
1773 ctrl_ctx->add_flags = 0;
1774 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001775 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001776 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001777 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001778 for (i = 1; i < 31; ++i) {
John Yound115b042009-07-27 12:05:15 -07001779 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001780 ep_ctx->ep_info = 0;
1781 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001782 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001783 ep_ctx->tx_info = 0;
1784 }
1785}
1786
Sarah Sharpf2217e82009-08-07 14:04:43 -07001787static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001788 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001789{
1790 int ret;
1791
Sarah Sharp913a8a32009-09-04 10:53:13 -07001792 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001793 case COMP_ENOMEM:
1794 dev_warn(&udev->dev, "Not enough host controller resources "
1795 "for new device state.\n");
1796 ret = -ENOMEM;
1797 /* FIXME: can we allocate more resources for the HC? */
1798 break;
1799 case COMP_BW_ERR:
Hans de Goede71d85722012-01-04 23:29:18 +01001800 case COMP_2ND_BW_ERR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001801 dev_warn(&udev->dev, "Not enough bandwidth "
1802 "for new device state.\n");
1803 ret = -ENOSPC;
1804 /* FIXME: can we go back to the old state? */
1805 break;
1806 case COMP_TRB_ERR:
1807 /* the HCD set up something wrong */
1808 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1809 "add flag = 1, "
1810 "and endpoint is not disabled.\n");
1811 ret = -EINVAL;
1812 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001813 case COMP_DEV_ERR:
1814 dev_warn(&udev->dev, "ERROR: Incompatible device for endpoint "
1815 "configure command.\n");
1816 ret = -ENODEV;
1817 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001818 case COMP_SUCCESS:
1819 dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
1820 ret = 0;
1821 break;
1822 default:
1823 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001824 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001825 ret = -EINVAL;
1826 break;
1827 }
1828 return ret;
1829}
1830
1831static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001832 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001833{
1834 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001835 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001836
Sarah Sharp913a8a32009-09-04 10:53:13 -07001837 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001838 case COMP_EINVAL:
1839 dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
1840 "context command.\n");
1841 ret = -EINVAL;
1842 break;
1843 case COMP_EBADSLT:
1844 dev_warn(&udev->dev, "WARN: slot not enabled for"
1845 "evaluate context command.\n");
1846 case COMP_CTX_STATE:
1847 dev_warn(&udev->dev, "WARN: invalid context state for "
1848 "evaluate context command.\n");
1849 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1850 ret = -EINVAL;
1851 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001852 case COMP_DEV_ERR:
1853 dev_warn(&udev->dev, "ERROR: Incompatible device for evaluate "
1854 "context command.\n");
1855 ret = -ENODEV;
1856 break;
Alex He1bb73a82011-05-05 18:14:12 +08001857 case COMP_MEL_ERR:
1858 /* Max Exit Latency too large error */
1859 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1860 ret = -EINVAL;
1861 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001862 case COMP_SUCCESS:
1863 dev_dbg(&udev->dev, "Successful evaluate context command\n");
1864 ret = 0;
1865 break;
1866 default:
1867 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001868 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001869 ret = -EINVAL;
1870 break;
1871 }
1872 return ret;
1873}
1874
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001875static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
1876 struct xhci_container_ctx *in_ctx)
1877{
1878 struct xhci_input_control_ctx *ctrl_ctx;
1879 u32 valid_add_flags;
1880 u32 valid_drop_flags;
1881
1882 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1883 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1884 * (bit 1). The default control endpoint is added during the Address
1885 * Device command and is never removed until the slot is disabled.
1886 */
1887 valid_add_flags = ctrl_ctx->add_flags >> 2;
1888 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1889
1890 /* Use hweight32 to count the number of ones in the add flags, or
1891 * number of endpoints added. Don't count endpoints that are changed
1892 * (both added and dropped).
1893 */
1894 return hweight32(valid_add_flags) -
1895 hweight32(valid_add_flags & valid_drop_flags);
1896}
1897
1898static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
1899 struct xhci_container_ctx *in_ctx)
1900{
1901 struct xhci_input_control_ctx *ctrl_ctx;
1902 u32 valid_add_flags;
1903 u32 valid_drop_flags;
1904
1905 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1906 valid_add_flags = ctrl_ctx->add_flags >> 2;
1907 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1908
1909 return hweight32(valid_drop_flags) -
1910 hweight32(valid_add_flags & valid_drop_flags);
1911}
1912
1913/*
1914 * We need to reserve the new number of endpoints before the configure endpoint
1915 * command completes. We can't subtract the dropped endpoints from the number
1916 * of active endpoints until the command completes because we can oversubscribe
1917 * the host in this case:
1918 *
1919 * - the first configure endpoint command drops more endpoints than it adds
1920 * - a second configure endpoint command that adds more endpoints is queued
1921 * - the first configure endpoint command fails, so the config is unchanged
1922 * - the second command may succeed, even though there isn't enough resources
1923 *
1924 * Must be called with xhci->lock held.
1925 */
1926static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
1927 struct xhci_container_ctx *in_ctx)
1928{
1929 u32 added_eps;
1930
1931 added_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1932 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
1933 xhci_dbg(xhci, "Not enough ep ctxs: "
1934 "%u active, need to add %u, limit is %u.\n",
1935 xhci->num_active_eps, added_eps,
1936 xhci->limit_active_eps);
1937 return -ENOMEM;
1938 }
1939 xhci->num_active_eps += added_eps;
1940 xhci_dbg(xhci, "Adding %u ep ctxs, %u now active.\n", added_eps,
1941 xhci->num_active_eps);
1942 return 0;
1943}
1944
1945/*
1946 * The configure endpoint was failed by the xHC for some other reason, so we
1947 * need to revert the resources that failed configuration would have used.
1948 *
1949 * Must be called with xhci->lock held.
1950 */
1951static void xhci_free_host_resources(struct xhci_hcd *xhci,
1952 struct xhci_container_ctx *in_ctx)
1953{
1954 u32 num_failed_eps;
1955
1956 num_failed_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1957 xhci->num_active_eps -= num_failed_eps;
1958 xhci_dbg(xhci, "Removing %u failed ep ctxs, %u now active.\n",
1959 num_failed_eps,
1960 xhci->num_active_eps);
1961}
1962
1963/*
1964 * Now that the command has completed, clean up the active endpoint count by
1965 * subtracting out the endpoints that were dropped (but not changed).
1966 *
1967 * Must be called with xhci->lock held.
1968 */
1969static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
1970 struct xhci_container_ctx *in_ctx)
1971{
1972 u32 num_dropped_eps;
1973
1974 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, in_ctx);
1975 xhci->num_active_eps -= num_dropped_eps;
1976 if (num_dropped_eps)
1977 xhci_dbg(xhci, "Removing %u dropped ep ctxs, %u now active.\n",
1978 num_dropped_eps,
1979 xhci->num_active_eps);
1980}
1981
Sarah Sharpc29eea62011-09-02 11:05:52 -07001982unsigned int xhci_get_block_size(struct usb_device *udev)
1983{
1984 switch (udev->speed) {
1985 case USB_SPEED_LOW:
1986 case USB_SPEED_FULL:
1987 return FS_BLOCK;
1988 case USB_SPEED_HIGH:
1989 return HS_BLOCK;
1990 case USB_SPEED_SUPER:
1991 return SS_BLOCK;
1992 case USB_SPEED_UNKNOWN:
1993 case USB_SPEED_WIRELESS:
1994 default:
1995 /* Should never happen */
1996 return 1;
1997 }
1998}
1999
2000unsigned int xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
2001{
2002 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2003 return LS_OVERHEAD;
2004 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2005 return FS_OVERHEAD;
2006 return HS_OVERHEAD;
2007}
2008
2009/* If we are changing a LS/FS device under a HS hub,
2010 * make sure (if we are activating a new TT) that the HS bus has enough
2011 * bandwidth for this new TT.
2012 */
2013static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2014 struct xhci_virt_device *virt_dev,
2015 int old_active_eps)
2016{
2017 struct xhci_interval_bw_table *bw_table;
2018 struct xhci_tt_bw_info *tt_info;
2019
2020 /* Find the bandwidth table for the root port this TT is attached to. */
2021 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2022 tt_info = virt_dev->tt_info;
2023 /* If this TT already had active endpoints, the bandwidth for this TT
2024 * has already been added. Removing all periodic endpoints (and thus
2025 * making the TT enactive) will only decrease the bandwidth used.
2026 */
2027 if (old_active_eps)
2028 return 0;
2029 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2030 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2031 return -ENOMEM;
2032 return 0;
2033 }
2034 /* Not sure why we would have no new active endpoints...
2035 *
2036 * Maybe because of an Evaluate Context change for a hub update or a
2037 * control endpoint 0 max packet size change?
2038 * FIXME: skip the bandwidth calculation in that case.
2039 */
2040 return 0;
2041}
2042
Sarah Sharp2b698992011-09-13 16:41:13 -07002043static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2044 struct xhci_virt_device *virt_dev)
2045{
2046 unsigned int bw_reserved;
2047
2048 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2049 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2050 return -ENOMEM;
2051
2052 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2053 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2054 return -ENOMEM;
2055
2056 return 0;
2057}
2058
Sarah Sharpc29eea62011-09-02 11:05:52 -07002059/*
2060 * This algorithm is a very conservative estimate of the worst-case scheduling
2061 * scenario for any one interval. The hardware dynamically schedules the
2062 * packets, so we can't tell which microframe could be the limiting factor in
2063 * the bandwidth scheduling. This only takes into account periodic endpoints.
2064 *
2065 * Obviously, we can't solve an NP complete problem to find the minimum worst
2066 * case scenario. Instead, we come up with an estimate that is no less than
2067 * the worst case bandwidth used for any one microframe, but may be an
2068 * over-estimate.
2069 *
2070 * We walk the requirements for each endpoint by interval, starting with the
2071 * smallest interval, and place packets in the schedule where there is only one
2072 * possible way to schedule packets for that interval. In order to simplify
2073 * this algorithm, we record the largest max packet size for each interval, and
2074 * assume all packets will be that size.
2075 *
2076 * For interval 0, we obviously must schedule all packets for each interval.
2077 * The bandwidth for interval 0 is just the amount of data to be transmitted
2078 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2079 * the number of packets).
2080 *
2081 * For interval 1, we have two possible microframes to schedule those packets
2082 * in. For this algorithm, if we can schedule the same number of packets for
2083 * each possible scheduling opportunity (each microframe), we will do so. The
2084 * remaining number of packets will be saved to be transmitted in the gaps in
2085 * the next interval's scheduling sequence.
2086 *
2087 * As we move those remaining packets to be scheduled with interval 2 packets,
2088 * we have to double the number of remaining packets to transmit. This is
2089 * because the intervals are actually powers of 2, and we would be transmitting
2090 * the previous interval's packets twice in this interval. We also have to be
2091 * sure that when we look at the largest max packet size for this interval, we
2092 * also look at the largest max packet size for the remaining packets and take
2093 * the greater of the two.
2094 *
2095 * The algorithm continues to evenly distribute packets in each scheduling
2096 * opportunity, and push the remaining packets out, until we get to the last
2097 * interval. Then those packets and their associated overhead are just added
2098 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002099 */
2100static int xhci_check_bw_table(struct xhci_hcd *xhci,
2101 struct xhci_virt_device *virt_dev,
2102 int old_active_eps)
2103{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002104 unsigned int bw_reserved;
2105 unsigned int max_bandwidth;
2106 unsigned int bw_used;
2107 unsigned int block_size;
2108 struct xhci_interval_bw_table *bw_table;
2109 unsigned int packet_size = 0;
2110 unsigned int overhead = 0;
2111 unsigned int packets_transmitted = 0;
2112 unsigned int packets_remaining = 0;
2113 unsigned int i;
2114
Sarah Sharp2b698992011-09-13 16:41:13 -07002115 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2116 return xhci_check_ss_bw(xhci, virt_dev);
2117
Sarah Sharpc29eea62011-09-02 11:05:52 -07002118 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2119 max_bandwidth = HS_BW_LIMIT;
2120 /* Convert percent of bus BW reserved to blocks reserved */
2121 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2122 } else {
2123 max_bandwidth = FS_BW_LIMIT;
2124 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2125 }
2126
2127 bw_table = virt_dev->bw_table;
2128 /* We need to translate the max packet size and max ESIT payloads into
2129 * the units the hardware uses.
2130 */
2131 block_size = xhci_get_block_size(virt_dev->udev);
2132
2133 /* If we are manipulating a LS/FS device under a HS hub, double check
2134 * that the HS bus has enough bandwidth if we are activing a new TT.
2135 */
2136 if (virt_dev->tt_info) {
2137 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2138 virt_dev->real_port);
2139 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2140 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2141 "newly activated TT.\n");
2142 return -ENOMEM;
2143 }
2144 xhci_dbg(xhci, "Recalculating BW for TT slot %u port %u\n",
2145 virt_dev->tt_info->slot_id,
2146 virt_dev->tt_info->ttport);
2147 } else {
2148 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2149 virt_dev->real_port);
2150 }
2151
2152 /* Add in how much bandwidth will be used for interval zero, or the
2153 * rounded max ESIT payload + number of packets * largest overhead.
2154 */
2155 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2156 bw_table->interval_bw[0].num_packets *
2157 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2158
2159 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2160 unsigned int bw_added;
2161 unsigned int largest_mps;
2162 unsigned int interval_overhead;
2163
2164 /*
2165 * How many packets could we transmit in this interval?
2166 * If packets didn't fit in the previous interval, we will need
2167 * to transmit that many packets twice within this interval.
2168 */
2169 packets_remaining = 2 * packets_remaining +
2170 bw_table->interval_bw[i].num_packets;
2171
2172 /* Find the largest max packet size of this or the previous
2173 * interval.
2174 */
2175 if (list_empty(&bw_table->interval_bw[i].endpoints))
2176 largest_mps = 0;
2177 else {
2178 struct xhci_virt_ep *virt_ep;
2179 struct list_head *ep_entry;
2180
2181 ep_entry = bw_table->interval_bw[i].endpoints.next;
2182 virt_ep = list_entry(ep_entry,
2183 struct xhci_virt_ep, bw_endpoint_list);
2184 /* Convert to blocks, rounding up */
2185 largest_mps = DIV_ROUND_UP(
2186 virt_ep->bw_info.max_packet_size,
2187 block_size);
2188 }
2189 if (largest_mps > packet_size)
2190 packet_size = largest_mps;
2191
2192 /* Use the larger overhead of this or the previous interval. */
2193 interval_overhead = xhci_get_largest_overhead(
2194 &bw_table->interval_bw[i]);
2195 if (interval_overhead > overhead)
2196 overhead = interval_overhead;
2197
2198 /* How many packets can we evenly distribute across
2199 * (1 << (i + 1)) possible scheduling opportunities?
2200 */
2201 packets_transmitted = packets_remaining >> (i + 1);
2202
2203 /* Add in the bandwidth used for those scheduled packets */
2204 bw_added = packets_transmitted * (overhead + packet_size);
2205
2206 /* How many packets do we have remaining to transmit? */
2207 packets_remaining = packets_remaining % (1 << (i + 1));
2208
2209 /* What largest max packet size should those packets have? */
2210 /* If we've transmitted all packets, don't carry over the
2211 * largest packet size.
2212 */
2213 if (packets_remaining == 0) {
2214 packet_size = 0;
2215 overhead = 0;
2216 } else if (packets_transmitted > 0) {
2217 /* Otherwise if we do have remaining packets, and we've
2218 * scheduled some packets in this interval, take the
2219 * largest max packet size from endpoints with this
2220 * interval.
2221 */
2222 packet_size = largest_mps;
2223 overhead = interval_overhead;
2224 }
2225 /* Otherwise carry over packet_size and overhead from the last
2226 * time we had a remainder.
2227 */
2228 bw_used += bw_added;
2229 if (bw_used > max_bandwidth) {
2230 xhci_warn(xhci, "Not enough bandwidth. "
2231 "Proposed: %u, Max: %u\n",
2232 bw_used, max_bandwidth);
2233 return -ENOMEM;
2234 }
2235 }
2236 /*
2237 * Ok, we know we have some packets left over after even-handedly
2238 * scheduling interval 15. We don't know which microframes they will
2239 * fit into, so we over-schedule and say they will be scheduled every
2240 * microframe.
2241 */
2242 if (packets_remaining > 0)
2243 bw_used += overhead + packet_size;
2244
2245 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2246 unsigned int port_index = virt_dev->real_port - 1;
2247
2248 /* OK, we're manipulating a HS device attached to a
2249 * root port bandwidth domain. Include the number of active TTs
2250 * in the bandwidth used.
2251 */
2252 bw_used += TT_HS_OVERHEAD *
2253 xhci->rh_bw[port_index].num_active_tts;
2254 }
2255
2256 xhci_dbg(xhci, "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2257 "Available: %u " "percent\n",
2258 bw_used, max_bandwidth, bw_reserved,
2259 (max_bandwidth - bw_used - bw_reserved) * 100 /
2260 max_bandwidth);
2261
2262 bw_used += bw_reserved;
2263 if (bw_used > max_bandwidth) {
2264 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2265 bw_used, max_bandwidth);
2266 return -ENOMEM;
2267 }
2268
2269 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002270 return 0;
2271}
2272
2273static bool xhci_is_async_ep(unsigned int ep_type)
2274{
2275 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2276 ep_type != ISOC_IN_EP &&
2277 ep_type != INT_IN_EP);
2278}
2279
Sarah Sharp2b698992011-09-13 16:41:13 -07002280static bool xhci_is_sync_in_ep(unsigned int ep_type)
2281{
Sarah Sharp363cfe82012-10-25 13:44:12 -07002282 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002283}
2284
2285static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2286{
2287 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2288
2289 if (ep_bw->ep_interval == 0)
2290 return SS_OVERHEAD_BURST +
2291 (ep_bw->mult * ep_bw->num_packets *
2292 (SS_OVERHEAD + mps));
2293 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2294 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2295 1 << ep_bw->ep_interval);
2296
2297}
2298
Sarah Sharp2e279802011-09-02 11:05:50 -07002299void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2300 struct xhci_bw_info *ep_bw,
2301 struct xhci_interval_bw_table *bw_table,
2302 struct usb_device *udev,
2303 struct xhci_virt_ep *virt_ep,
2304 struct xhci_tt_bw_info *tt_info)
2305{
2306 struct xhci_interval_bw *interval_bw;
2307 int normalized_interval;
2308
Sarah Sharp2b698992011-09-13 16:41:13 -07002309 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002310 return;
2311
Sarah Sharp2b698992011-09-13 16:41:13 -07002312 if (udev->speed == USB_SPEED_SUPER) {
2313 if (xhci_is_sync_in_ep(ep_bw->type))
2314 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2315 xhci_get_ss_bw_consumed(ep_bw);
2316 else
2317 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2318 xhci_get_ss_bw_consumed(ep_bw);
2319 return;
2320 }
2321
2322 /* SuperSpeed endpoints never get added to intervals in the table, so
2323 * this check is only valid for HS/FS/LS devices.
2324 */
2325 if (list_empty(&virt_ep->bw_endpoint_list))
2326 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002327 /* For LS/FS devices, we need to translate the interval expressed in
2328 * microframes to frames.
2329 */
2330 if (udev->speed == USB_SPEED_HIGH)
2331 normalized_interval = ep_bw->ep_interval;
2332 else
2333 normalized_interval = ep_bw->ep_interval - 3;
2334
2335 if (normalized_interval == 0)
2336 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2337 interval_bw = &bw_table->interval_bw[normalized_interval];
2338 interval_bw->num_packets -= ep_bw->num_packets;
2339 switch (udev->speed) {
2340 case USB_SPEED_LOW:
2341 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2342 break;
2343 case USB_SPEED_FULL:
2344 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2345 break;
2346 case USB_SPEED_HIGH:
2347 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2348 break;
2349 case USB_SPEED_SUPER:
2350 case USB_SPEED_UNKNOWN:
2351 case USB_SPEED_WIRELESS:
2352 /* Should never happen because only LS/FS/HS endpoints will get
2353 * added to the endpoint list.
2354 */
2355 return;
2356 }
2357 if (tt_info)
2358 tt_info->active_eps -= 1;
2359 list_del_init(&virt_ep->bw_endpoint_list);
2360}
2361
2362static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2363 struct xhci_bw_info *ep_bw,
2364 struct xhci_interval_bw_table *bw_table,
2365 struct usb_device *udev,
2366 struct xhci_virt_ep *virt_ep,
2367 struct xhci_tt_bw_info *tt_info)
2368{
2369 struct xhci_interval_bw *interval_bw;
2370 struct xhci_virt_ep *smaller_ep;
2371 int normalized_interval;
2372
2373 if (xhci_is_async_ep(ep_bw->type))
2374 return;
2375
Sarah Sharp2b698992011-09-13 16:41:13 -07002376 if (udev->speed == USB_SPEED_SUPER) {
2377 if (xhci_is_sync_in_ep(ep_bw->type))
2378 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2379 xhci_get_ss_bw_consumed(ep_bw);
2380 else
2381 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2382 xhci_get_ss_bw_consumed(ep_bw);
2383 return;
2384 }
2385
Sarah Sharp2e279802011-09-02 11:05:50 -07002386 /* For LS/FS devices, we need to translate the interval expressed in
2387 * microframes to frames.
2388 */
2389 if (udev->speed == USB_SPEED_HIGH)
2390 normalized_interval = ep_bw->ep_interval;
2391 else
2392 normalized_interval = ep_bw->ep_interval - 3;
2393
2394 if (normalized_interval == 0)
2395 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2396 interval_bw = &bw_table->interval_bw[normalized_interval];
2397 interval_bw->num_packets += ep_bw->num_packets;
2398 switch (udev->speed) {
2399 case USB_SPEED_LOW:
2400 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2401 break;
2402 case USB_SPEED_FULL:
2403 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2404 break;
2405 case USB_SPEED_HIGH:
2406 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2407 break;
2408 case USB_SPEED_SUPER:
2409 case USB_SPEED_UNKNOWN:
2410 case USB_SPEED_WIRELESS:
2411 /* Should never happen because only LS/FS/HS endpoints will get
2412 * added to the endpoint list.
2413 */
2414 return;
2415 }
2416
2417 if (tt_info)
2418 tt_info->active_eps += 1;
2419 /* Insert the endpoint into the list, largest max packet size first. */
2420 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2421 bw_endpoint_list) {
2422 if (ep_bw->max_packet_size >=
2423 smaller_ep->bw_info.max_packet_size) {
2424 /* Add the new ep before the smaller endpoint */
2425 list_add_tail(&virt_ep->bw_endpoint_list,
2426 &smaller_ep->bw_endpoint_list);
2427 return;
2428 }
2429 }
2430 /* Add the new endpoint at the end of the list. */
2431 list_add_tail(&virt_ep->bw_endpoint_list,
2432 &interval_bw->endpoints);
2433}
2434
2435void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2436 struct xhci_virt_device *virt_dev,
2437 int old_active_eps)
2438{
2439 struct xhci_root_port_bw_info *rh_bw_info;
2440 if (!virt_dev->tt_info)
2441 return;
2442
2443 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2444 if (old_active_eps == 0 &&
2445 virt_dev->tt_info->active_eps != 0) {
2446 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002447 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002448 } else if (old_active_eps != 0 &&
2449 virt_dev->tt_info->active_eps == 0) {
2450 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002451 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002452 }
2453}
2454
2455static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2456 struct xhci_virt_device *virt_dev,
2457 struct xhci_container_ctx *in_ctx)
2458{
2459 struct xhci_bw_info ep_bw_info[31];
2460 int i;
2461 struct xhci_input_control_ctx *ctrl_ctx;
2462 int old_active_eps = 0;
2463
Sarah Sharp2e279802011-09-02 11:05:50 -07002464 if (virt_dev->tt_info)
2465 old_active_eps = virt_dev->tt_info->active_eps;
2466
2467 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2468
2469 for (i = 0; i < 31; i++) {
2470 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2471 continue;
2472
2473 /* Make a copy of the BW info in case we need to revert this */
2474 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2475 sizeof(ep_bw_info[i]));
2476 /* Drop the endpoint from the interval table if the endpoint is
2477 * being dropped or changed.
2478 */
2479 if (EP_IS_DROPPED(ctrl_ctx, i))
2480 xhci_drop_ep_from_interval_table(xhci,
2481 &virt_dev->eps[i].bw_info,
2482 virt_dev->bw_table,
2483 virt_dev->udev,
2484 &virt_dev->eps[i],
2485 virt_dev->tt_info);
2486 }
2487 /* Overwrite the information stored in the endpoints' bw_info */
2488 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2489 for (i = 0; i < 31; i++) {
2490 /* Add any changed or added endpoints to the interval table */
2491 if (EP_IS_ADDED(ctrl_ctx, i))
2492 xhci_add_ep_to_interval_table(xhci,
2493 &virt_dev->eps[i].bw_info,
2494 virt_dev->bw_table,
2495 virt_dev->udev,
2496 &virt_dev->eps[i],
2497 virt_dev->tt_info);
2498 }
2499
2500 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2501 /* Ok, this fits in the bandwidth we have.
2502 * Update the number of active TTs.
2503 */
2504 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2505 return 0;
2506 }
2507
2508 /* We don't have enough bandwidth for this, revert the stored info. */
2509 for (i = 0; i < 31; i++) {
2510 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2511 continue;
2512
2513 /* Drop the new copies of any added or changed endpoints from
2514 * the interval table.
2515 */
2516 if (EP_IS_ADDED(ctrl_ctx, i)) {
2517 xhci_drop_ep_from_interval_table(xhci,
2518 &virt_dev->eps[i].bw_info,
2519 virt_dev->bw_table,
2520 virt_dev->udev,
2521 &virt_dev->eps[i],
2522 virt_dev->tt_info);
2523 }
2524 /* Revert the endpoint back to its old information */
2525 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2526 sizeof(ep_bw_info[i]));
2527 /* Add any changed or dropped endpoints back into the table */
2528 if (EP_IS_DROPPED(ctrl_ctx, i))
2529 xhci_add_ep_to_interval_table(xhci,
2530 &virt_dev->eps[i].bw_info,
2531 virt_dev->bw_table,
2532 virt_dev->udev,
2533 &virt_dev->eps[i],
2534 virt_dev->tt_info);
2535 }
2536 return -ENOMEM;
2537}
2538
2539
Sarah Sharpf2217e82009-08-07 14:04:43 -07002540/* Issue a configure endpoint command or evaluate context command
2541 * and wait for it to finish.
2542 */
2543static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002544 struct usb_device *udev,
2545 struct xhci_command *command,
2546 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002547{
2548 int ret;
2549 int timeleft;
2550 unsigned long flags;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002551 struct xhci_container_ctx *in_ctx;
2552 struct completion *cmd_completion;
Matt Evans28ccd292011-03-29 13:40:46 +11002553 u32 *cmd_status;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002554 struct xhci_virt_device *virt_dev;
Elric Fu75382342012-06-27 16:31:52 +08002555 union xhci_trb *cmd_trb;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002556
2557 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002558 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002559
Sarah Sharp750645f2011-09-02 11:05:43 -07002560 if (command)
2561 in_ctx = command->in_ctx;
2562 else
2563 in_ctx = virt_dev->in_ctx;
2564
2565 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2566 xhci_reserve_host_resources(xhci, in_ctx)) {
2567 spin_unlock_irqrestore(&xhci->lock, flags);
2568 xhci_warn(xhci, "Not enough host resources, "
2569 "active endpoint contexts = %u\n",
2570 xhci->num_active_eps);
2571 return -ENOMEM;
2572 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002573 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2574 xhci_reserve_bandwidth(xhci, virt_dev, in_ctx)) {
2575 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2576 xhci_free_host_resources(xhci, in_ctx);
2577 spin_unlock_irqrestore(&xhci->lock, flags);
2578 xhci_warn(xhci, "Not enough bandwidth\n");
2579 return -ENOMEM;
2580 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002581
2582 if (command) {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002583 cmd_completion = command->completion;
2584 cmd_status = &command->status;
2585 command->command_trb = xhci->cmd_ring->enqueue;
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08002586
2587 /* Enqueue pointer can be left pointing to the link TRB,
2588 * we must handle that
2589 */
Matt Evansf5960b62011-06-01 10:22:55 +10002590 if (TRB_TYPE_LINK_LE32(command->command_trb->link.control))
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08002591 command->command_trb =
2592 xhci->cmd_ring->enq_seg->next->trbs;
2593
Sarah Sharp913a8a32009-09-04 10:53:13 -07002594 list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
2595 } else {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002596 cmd_completion = &virt_dev->cmd_completion;
2597 cmd_status = &virt_dev->cmd_status;
2598 }
Andiry Xu1d680642010-03-12 17:10:04 +08002599 init_completion(cmd_completion);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002600
Elric Fu75382342012-06-27 16:31:52 +08002601 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002602 if (!ctx_change)
Sarah Sharp913a8a32009-09-04 10:53:13 -07002603 ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
2604 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002605 else
Sarah Sharp913a8a32009-09-04 10:53:13 -07002606 ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
Sarah Sharpf2217e82009-08-07 14:04:43 -07002607 udev->slot_id);
2608 if (ret < 0) {
Sarah Sharpc01591b2009-12-09 15:58:58 -08002609 if (command)
2610 list_del(&command->cmd_list);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002611 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2612 xhci_free_host_resources(xhci, in_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002613 spin_unlock_irqrestore(&xhci->lock, flags);
2614 xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
2615 return -ENOMEM;
2616 }
2617 xhci_ring_cmd_db(xhci);
2618 spin_unlock_irqrestore(&xhci->lock, flags);
2619
2620 /* Wait for the configure endpoint command to complete */
2621 timeleft = wait_for_completion_interruptible_timeout(
Sarah Sharp913a8a32009-09-04 10:53:13 -07002622 cmd_completion,
Elric Fu75382342012-06-27 16:31:52 +08002623 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002624 if (timeleft <= 0) {
2625 xhci_warn(xhci, "%s while waiting for %s command\n",
2626 timeleft == 0 ? "Timeout" : "Signal",
2627 ctx_change == 0 ?
2628 "configure endpoint" :
2629 "evaluate context");
Elric Fu75382342012-06-27 16:31:52 +08002630 /* cancel the configure endpoint command */
2631 ret = xhci_cancel_cmd(xhci, command, cmd_trb);
2632 if (ret < 0)
2633 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002634 return -ETIME;
2635 }
2636
2637 if (!ctx_change)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002638 ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
2639 else
2640 ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
2641
2642 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2643 spin_lock_irqsave(&xhci->lock, flags);
2644 /* If the command failed, remove the reserved resources.
2645 * Otherwise, clean up the estimate to include dropped eps.
2646 */
2647 if (ret)
2648 xhci_free_host_resources(xhci, in_ctx);
2649 else
2650 xhci_finish_resource_reservation(xhci, in_ctx);
2651 spin_unlock_irqrestore(&xhci->lock, flags);
2652 }
2653 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002654}
2655
Sarah Sharpf88ba782009-05-14 11:44:22 -07002656/* Called after one or more calls to xhci_add_endpoint() or
2657 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2658 * to call xhci_reset_bandwidth().
2659 *
2660 * Since we are in the middle of changing either configuration or
2661 * installing a new alt setting, the USB core won't allow URBs to be
2662 * enqueued for any endpoint on the old config or interface. Nothing
2663 * else should be touching the xhci->devs[slot_id] structure, so we
2664 * don't need to take the xhci->lock for manipulating that.
2665 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002666int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2667{
2668 int i;
2669 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002670 struct xhci_hcd *xhci;
2671 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002672 struct xhci_input_control_ctx *ctrl_ctx;
2673 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002674
Andiry Xu64927732010-10-14 07:22:45 -07002675 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002676 if (ret <= 0)
2677 return ret;
2678 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002679 if (xhci->xhc_state & XHCI_STATE_DYING)
2680 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002681
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002682 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002683 virt_dev = xhci->devs[udev->slot_id];
2684
2685 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
John Yound115b042009-07-27 12:05:15 -07002686 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002687 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2688 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2689 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002690
2691 /* Don't issue the command if there's no endpoints to update. */
2692 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
2693 ctrl_ctx->drop_flags == 0)
2694 return 0;
2695
Sarah Sharpf94e01862009-04-27 19:58:38 -07002696 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07002697 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2698 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002699 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002700
Sarah Sharp913a8a32009-09-04 10:53:13 -07002701 ret = xhci_configure_endpoint(xhci, udev, NULL,
2702 false, false);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002703 if (ret) {
2704 /* Callee should call reset_bandwidth() */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002705 return ret;
2706 }
2707
2708 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07002709 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002710 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002711
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002712 /* Free any rings that were dropped, but not changed. */
2713 for (i = 1; i < 31; ++i) {
Matt Evans4819fef2011-06-01 13:01:07 +10002714 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
2715 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))))
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002716 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
2717 }
John Yound115b042009-07-27 12:05:15 -07002718 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002719 /*
2720 * Install any rings for completely new endpoints or changed endpoints,
2721 * and free or cache any old rings from changed endpoints.
2722 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002723 for (i = 1; i < 31; ++i) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002724 if (!virt_dev->eps[i].new_ring)
2725 continue;
2726 /* Only cache or free the old ring if it exists.
2727 * It may not if this is the first add of an endpoint.
2728 */
2729 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08002730 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002731 }
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002732 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2733 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002734 }
2735
Sarah Sharpf94e01862009-04-27 19:58:38 -07002736 return ret;
2737}
2738
2739void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2740{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002741 struct xhci_hcd *xhci;
2742 struct xhci_virt_device *virt_dev;
2743 int i, ret;
2744
Andiry Xu64927732010-10-14 07:22:45 -07002745 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002746 if (ret <= 0)
2747 return;
2748 xhci = hcd_to_xhci(hcd);
2749
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002750 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002751 virt_dev = xhci->devs[udev->slot_id];
2752 /* Free any rings allocated for added endpoints */
2753 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002754 if (virt_dev->eps[i].new_ring) {
2755 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2756 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002757 }
2758 }
John Yound115b042009-07-27 12:05:15 -07002759 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002760}
2761
Sarah Sharp5270b952009-09-04 10:53:11 -07002762static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002763 struct xhci_container_ctx *in_ctx,
2764 struct xhci_container_ctx *out_ctx,
2765 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002766{
2767 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002768 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002769 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2770 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002771 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002772 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002773
Sarah Sharp913a8a32009-09-04 10:53:13 -07002774 xhci_dbg(xhci, "Input Context:\n");
2775 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07002776}
2777
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002778static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002779 unsigned int slot_id, unsigned int ep_index,
2780 struct xhci_dequeue_state *deq_state)
2781{
2782 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002783 struct xhci_ep_ctx *ep_ctx;
2784 u32 added_ctxs;
2785 dma_addr_t addr;
2786
Sarah Sharp913a8a32009-09-04 10:53:13 -07002787 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2788 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002789 in_ctx = xhci->devs[slot_id]->in_ctx;
2790 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2791 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2792 deq_state->new_deq_ptr);
2793 if (addr == 0) {
2794 xhci_warn(xhci, "WARN Cannot submit config ep after "
2795 "reset ep command\n");
2796 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2797 deq_state->new_deq_seg,
2798 deq_state->new_deq_ptr);
2799 return;
2800 }
Matt Evans28ccd292011-03-29 13:40:46 +11002801 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002802
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002803 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002804 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
2805 xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002806}
2807
Sarah Sharp82d10092009-08-07 14:04:52 -07002808void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002809 struct usb_device *udev, unsigned int ep_index)
Sarah Sharp82d10092009-08-07 14:04:52 -07002810{
2811 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002812 struct xhci_virt_ep *ep;
Sarah Sharp82d10092009-08-07 14:04:52 -07002813
2814 xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002815 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07002816 /* We need to move the HW's dequeue pointer past this TD,
2817 * or it will attempt to resend it on the next doorbell ring.
2818 */
2819 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002820 ep_index, ep->stopped_stream, ep->stopped_td,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002821 &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07002822
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002823 /* HW with the reset endpoint quirk will use the saved dequeue state to
2824 * issue a configure endpoint command later.
2825 */
2826 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
2827 xhci_dbg(xhci, "Queueing new dequeue state\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002828 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002829 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002830 } else {
2831 /* Better hope no one uses the input context between now and the
2832 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002833 * XXX: No idea how this hardware will react when stream rings
2834 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002835 */
2836 xhci_dbg(xhci, "Setting up input context for "
2837 "configure endpoint command\n");
2838 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2839 ep_index, &deq_state);
2840 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002841}
2842
Sarah Sharpa1587d92009-07-27 12:03:15 -07002843/* Deal with stalled endpoints. The core should have sent the control message
2844 * to clear the halt condition. However, we need to make the xHCI hardware
2845 * reset its sequence number, since a device will expect a sequence number of
2846 * zero after the halt condition is cleared.
2847 * Context: in_interrupt
2848 */
2849void xhci_endpoint_reset(struct usb_hcd *hcd,
2850 struct usb_host_endpoint *ep)
2851{
2852 struct xhci_hcd *xhci;
2853 struct usb_device *udev;
2854 unsigned int ep_index;
2855 unsigned long flags;
2856 int ret;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002857 struct xhci_virt_ep *virt_ep;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002858
2859 xhci = hcd_to_xhci(hcd);
2860 udev = (struct usb_device *) ep->hcpriv;
2861 /* Called with a root hub endpoint (or an endpoint that wasn't added
2862 * with xhci_add_endpoint()
2863 */
2864 if (!ep->hcpriv)
2865 return;
2866 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002867 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2868 if (!virt_ep->stopped_td) {
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002869 xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
2870 ep->desc.bEndpointAddress);
2871 return;
2872 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002873 if (usb_endpoint_xfer_control(&ep->desc)) {
2874 xhci_dbg(xhci, "Control endpoint stall already handled.\n");
2875 return;
2876 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07002877
2878 xhci_dbg(xhci, "Queueing reset endpoint command\n");
2879 spin_lock_irqsave(&xhci->lock, flags);
2880 ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002881 /*
2882 * Can't change the ring dequeue pointer until it's transitioned to the
2883 * stopped state, which is only upon a successful reset endpoint
2884 * command. Better hope that last command worked!
2885 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002886 if (!ret) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002887 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2888 kfree(virt_ep->stopped_td);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002889 xhci_ring_cmd_db(xhci);
2890 }
Sarah Sharp1624ae12010-05-06 13:40:08 -07002891 virt_ep->stopped_td = NULL;
2892 virt_ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07002893 virt_ep->stopped_stream = 0;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002894 spin_unlock_irqrestore(&xhci->lock, flags);
2895
2896 if (ret)
2897 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2898}
2899
Sarah Sharp8df75f42010-04-02 15:34:16 -07002900static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2901 struct usb_device *udev, struct usb_host_endpoint *ep,
2902 unsigned int slot_id)
2903{
2904 int ret;
2905 unsigned int ep_index;
2906 unsigned int ep_state;
2907
2908 if (!ep)
2909 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002910 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002911 if (ret <= 0)
2912 return -EINVAL;
Alan Stern842f1692010-04-30 12:44:46 -04002913 if (ep->ss_ep_comp.bmAttributes == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002914 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2915 " descriptor for ep 0x%x does not support streams\n",
2916 ep->desc.bEndpointAddress);
2917 return -EINVAL;
2918 }
2919
2920 ep_index = xhci_get_endpoint_index(&ep->desc);
2921 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2922 if (ep_state & EP_HAS_STREAMS ||
2923 ep_state & EP_GETTING_STREAMS) {
2924 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2925 "already has streams set up.\n",
2926 ep->desc.bEndpointAddress);
2927 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2928 "dynamic stream context array reallocation.\n");
2929 return -EINVAL;
2930 }
2931 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2932 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2933 "endpoint 0x%x; URBs are pending.\n",
2934 ep->desc.bEndpointAddress);
2935 return -EINVAL;
2936 }
2937 return 0;
2938}
2939
2940static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
2941 unsigned int *num_streams, unsigned int *num_stream_ctxs)
2942{
2943 unsigned int max_streams;
2944
2945 /* The stream context array size must be a power of two */
2946 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
2947 /*
2948 * Find out how many primary stream array entries the host controller
2949 * supports. Later we may use secondary stream arrays (similar to 2nd
2950 * level page entries), but that's an optional feature for xHCI host
2951 * controllers. xHCs must support at least 4 stream IDs.
2952 */
2953 max_streams = HCC_MAX_PSA(xhci->hcc_params);
2954 if (*num_stream_ctxs > max_streams) {
2955 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
2956 max_streams);
2957 *num_stream_ctxs = max_streams;
2958 *num_streams = max_streams;
2959 }
2960}
2961
2962/* Returns an error code if one of the endpoint already has streams.
2963 * This does not change any data structures, it only checks and gathers
2964 * information.
2965 */
2966static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
2967 struct usb_device *udev,
2968 struct usb_host_endpoint **eps, unsigned int num_eps,
2969 unsigned int *num_streams, u32 *changed_ep_bitmask)
2970{
Sarah Sharp8df75f42010-04-02 15:34:16 -07002971 unsigned int max_streams;
2972 unsigned int endpoint_flag;
2973 int i;
2974 int ret;
2975
2976 for (i = 0; i < num_eps; i++) {
2977 ret = xhci_check_streams_endpoint(xhci, udev,
2978 eps[i], udev->slot_id);
2979 if (ret < 0)
2980 return ret;
2981
Felipe Balbi18b7ede2012-01-02 13:35:41 +02002982 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002983 if (max_streams < (*num_streams - 1)) {
2984 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
2985 eps[i]->desc.bEndpointAddress,
2986 max_streams);
2987 *num_streams = max_streams+1;
2988 }
2989
2990 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
2991 if (*changed_ep_bitmask & endpoint_flag)
2992 return -EINVAL;
2993 *changed_ep_bitmask |= endpoint_flag;
2994 }
2995 return 0;
2996}
2997
2998static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
2999 struct usb_device *udev,
3000 struct usb_host_endpoint **eps, unsigned int num_eps)
3001{
3002 u32 changed_ep_bitmask = 0;
3003 unsigned int slot_id;
3004 unsigned int ep_index;
3005 unsigned int ep_state;
3006 int i;
3007
3008 slot_id = udev->slot_id;
3009 if (!xhci->devs[slot_id])
3010 return 0;
3011
3012 for (i = 0; i < num_eps; i++) {
3013 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3014 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3015 /* Are streams already being freed for the endpoint? */
3016 if (ep_state & EP_GETTING_NO_STREAMS) {
3017 xhci_warn(xhci, "WARN Can't disable streams for "
3018 "endpoint 0x%x\n, "
3019 "streams are being disabled already.",
3020 eps[i]->desc.bEndpointAddress);
3021 return 0;
3022 }
3023 /* Are there actually any streams to free? */
3024 if (!(ep_state & EP_HAS_STREAMS) &&
3025 !(ep_state & EP_GETTING_STREAMS)) {
3026 xhci_warn(xhci, "WARN Can't disable streams for "
3027 "endpoint 0x%x\n, "
3028 "streams are already disabled!",
3029 eps[i]->desc.bEndpointAddress);
3030 xhci_warn(xhci, "WARN xhci_free_streams() called "
3031 "with non-streams endpoint\n");
3032 return 0;
3033 }
3034 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3035 }
3036 return changed_ep_bitmask;
3037}
3038
3039/*
3040 * The USB device drivers use this function (though the HCD interface in USB
3041 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3042 * coordinate mass storage command queueing across multiple endpoints (basically
3043 * a stream ID == a task ID).
3044 *
3045 * Setting up streams involves allocating the same size stream context array
3046 * for each endpoint and issuing a configure endpoint command for all endpoints.
3047 *
3048 * Don't allow the call to succeed if one endpoint only supports one stream
3049 * (which means it doesn't support streams at all).
3050 *
3051 * Drivers may get less stream IDs than they asked for, if the host controller
3052 * hardware or endpoints claim they can't support the number of requested
3053 * stream IDs.
3054 */
3055int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3056 struct usb_host_endpoint **eps, unsigned int num_eps,
3057 unsigned int num_streams, gfp_t mem_flags)
3058{
3059 int i, ret;
3060 struct xhci_hcd *xhci;
3061 struct xhci_virt_device *vdev;
3062 struct xhci_command *config_cmd;
3063 unsigned int ep_index;
3064 unsigned int num_stream_ctxs;
3065 unsigned long flags;
3066 u32 changed_ep_bitmask = 0;
3067
3068 if (!eps)
3069 return -EINVAL;
3070
3071 /* Add one to the number of streams requested to account for
3072 * stream 0 that is reserved for xHCI usage.
3073 */
3074 num_streams += 1;
3075 xhci = hcd_to_xhci(hcd);
3076 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3077 num_streams);
3078
3079 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3080 if (!config_cmd) {
3081 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3082 return -ENOMEM;
3083 }
3084
3085 /* Check to make sure all endpoints are not already configured for
3086 * streams. While we're at it, find the maximum number of streams that
3087 * all the endpoints will support and check for duplicate endpoints.
3088 */
3089 spin_lock_irqsave(&xhci->lock, flags);
3090 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3091 num_eps, &num_streams, &changed_ep_bitmask);
3092 if (ret < 0) {
3093 xhci_free_command(xhci, config_cmd);
3094 spin_unlock_irqrestore(&xhci->lock, flags);
3095 return ret;
3096 }
3097 if (num_streams <= 1) {
3098 xhci_warn(xhci, "WARN: endpoints can't handle "
3099 "more than one stream.\n");
3100 xhci_free_command(xhci, config_cmd);
3101 spin_unlock_irqrestore(&xhci->lock, flags);
3102 return -EINVAL;
3103 }
3104 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003105 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003106 * xhci_urb_enqueue() will reject all URBs.
3107 */
3108 for (i = 0; i < num_eps; i++) {
3109 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3110 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3111 }
3112 spin_unlock_irqrestore(&xhci->lock, flags);
3113
3114 /* Setup internal data structures and allocate HW data structures for
3115 * streams (but don't install the HW structures in the input context
3116 * until we're sure all memory allocation succeeded).
3117 */
3118 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3119 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3120 num_stream_ctxs, num_streams);
3121
3122 for (i = 0; i < num_eps; i++) {
3123 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3124 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3125 num_stream_ctxs,
3126 num_streams, mem_flags);
3127 if (!vdev->eps[ep_index].stream_info)
3128 goto cleanup;
3129 /* Set maxPstreams in endpoint context and update deq ptr to
3130 * point to stream context array. FIXME
3131 */
3132 }
3133
3134 /* Set up the input context for a configure endpoint command. */
3135 for (i = 0; i < num_eps; i++) {
3136 struct xhci_ep_ctx *ep_ctx;
3137
3138 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3139 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3140
3141 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3142 vdev->out_ctx, ep_index);
3143 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3144 vdev->eps[ep_index].stream_info);
3145 }
3146 /* Tell the HW to drop its old copy of the endpoint context info
3147 * and add the updated copy from the input context.
3148 */
3149 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3150 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3151
3152 /* Issue and wait for the configure endpoint command */
3153 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3154 false, false);
3155
3156 /* xHC rejected the configure endpoint command for some reason, so we
3157 * leave the old ring intact and free our internal streams data
3158 * structure.
3159 */
3160 if (ret < 0)
3161 goto cleanup;
3162
3163 spin_lock_irqsave(&xhci->lock, flags);
3164 for (i = 0; i < num_eps; i++) {
3165 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3166 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3167 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3168 udev->slot_id, ep_index);
3169 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3170 }
3171 xhci_free_command(xhci, config_cmd);
3172 spin_unlock_irqrestore(&xhci->lock, flags);
3173
3174 /* Subtract 1 for stream 0, which drivers can't use */
3175 return num_streams - 1;
3176
3177cleanup:
3178 /* If it didn't work, free the streams! */
3179 for (i = 0; i < num_eps; i++) {
3180 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3181 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003182 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003183 /* FIXME Unset maxPstreams in endpoint context and
3184 * update deq ptr to point to normal string ring.
3185 */
3186 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3187 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3188 xhci_endpoint_zero(xhci, vdev, eps[i]);
3189 }
3190 xhci_free_command(xhci, config_cmd);
3191 return -ENOMEM;
3192}
3193
3194/* Transition the endpoint from using streams to being a "normal" endpoint
3195 * without streams.
3196 *
3197 * Modify the endpoint context state, submit a configure endpoint command,
3198 * and free all endpoint rings for streams if that completes successfully.
3199 */
3200int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3201 struct usb_host_endpoint **eps, unsigned int num_eps,
3202 gfp_t mem_flags)
3203{
3204 int i, ret;
3205 struct xhci_hcd *xhci;
3206 struct xhci_virt_device *vdev;
3207 struct xhci_command *command;
3208 unsigned int ep_index;
3209 unsigned long flags;
3210 u32 changed_ep_bitmask;
3211
3212 xhci = hcd_to_xhci(hcd);
3213 vdev = xhci->devs[udev->slot_id];
3214
3215 /* Set up a configure endpoint command to remove the streams rings */
3216 spin_lock_irqsave(&xhci->lock, flags);
3217 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3218 udev, eps, num_eps);
3219 if (changed_ep_bitmask == 0) {
3220 spin_unlock_irqrestore(&xhci->lock, flags);
3221 return -EINVAL;
3222 }
3223
3224 /* Use the xhci_command structure from the first endpoint. We may have
3225 * allocated too many, but the driver may call xhci_free_streams() for
3226 * each endpoint it grouped into one call to xhci_alloc_streams().
3227 */
3228 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3229 command = vdev->eps[ep_index].stream_info->free_streams_command;
3230 for (i = 0; i < num_eps; i++) {
3231 struct xhci_ep_ctx *ep_ctx;
3232
3233 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3234 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3235 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3236 EP_GETTING_NO_STREAMS;
3237
3238 xhci_endpoint_copy(xhci, command->in_ctx,
3239 vdev->out_ctx, ep_index);
3240 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3241 &vdev->eps[ep_index]);
3242 }
3243 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3244 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3245 spin_unlock_irqrestore(&xhci->lock, flags);
3246
3247 /* Issue and wait for the configure endpoint command,
3248 * which must succeed.
3249 */
3250 ret = xhci_configure_endpoint(xhci, udev, command,
3251 false, true);
3252
3253 /* xHC rejected the configure endpoint command for some reason, so we
3254 * leave the streams rings intact.
3255 */
3256 if (ret < 0)
3257 return ret;
3258
3259 spin_lock_irqsave(&xhci->lock, flags);
3260 for (i = 0; i < num_eps; i++) {
3261 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3262 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003263 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003264 /* FIXME Unset maxPstreams in endpoint context and
3265 * update deq ptr to point to normal string ring.
3266 */
3267 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3268 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3269 }
3270 spin_unlock_irqrestore(&xhci->lock, flags);
3271
3272 return 0;
3273}
3274
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003275/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003276 * Deletes endpoint resources for endpoints that were active before a Reset
3277 * Device command, or a Disable Slot command. The Reset Device command leaves
3278 * the control endpoint intact, whereas the Disable Slot command deletes it.
3279 *
3280 * Must be called with xhci->lock held.
3281 */
3282void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3283 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3284{
3285 int i;
3286 unsigned int num_dropped_eps = 0;
3287 unsigned int drop_flags = 0;
3288
3289 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3290 if (virt_dev->eps[i].ring) {
3291 drop_flags |= 1 << i;
3292 num_dropped_eps++;
3293 }
3294 }
3295 xhci->num_active_eps -= num_dropped_eps;
3296 if (num_dropped_eps)
3297 xhci_dbg(xhci, "Dropped %u ep ctxs, flags = 0x%x, "
3298 "%u now active.\n",
3299 num_dropped_eps, drop_flags,
3300 xhci->num_active_eps);
3301}
3302
3303/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003304 * This submits a Reset Device Command, which will set the device state to 0,
3305 * set the device address to 0, and disable all the endpoints except the default
3306 * control endpoint. The USB core should come back and call
3307 * xhci_address_device(), and then re-set up the configuration. If this is
3308 * called because of a usb_reset_and_verify_device(), then the old alternate
3309 * settings will be re-installed through the normal bandwidth allocation
3310 * functions.
3311 *
3312 * Wait for the Reset Device command to finish. Remove all structures
3313 * associated with the endpoints that were disabled. Clear the input device
3314 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003315 *
3316 * If the virt_dev to be reset does not exist or does not match the udev,
3317 * it means the device is lost, possibly due to the xHC restore error and
3318 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3319 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003320 */
Andiry Xuf0615c42010-10-14 07:22:48 -07003321int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003322{
3323 int ret, i;
3324 unsigned long flags;
3325 struct xhci_hcd *xhci;
3326 unsigned int slot_id;
3327 struct xhci_virt_device *virt_dev;
3328 struct xhci_command *reset_device_cmd;
3329 int timeleft;
3330 int last_freed_endpoint;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003331 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003332 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003333
Andiry Xuf0615c42010-10-14 07:22:48 -07003334 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003335 if (ret <= 0)
3336 return ret;
3337 xhci = hcd_to_xhci(hcd);
3338 slot_id = udev->slot_id;
3339 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003340 if (!virt_dev) {
3341 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3342 "not exist. Re-allocate the device\n", slot_id);
3343 ret = xhci_alloc_dev(hcd, udev);
3344 if (ret == 1)
3345 return 0;
3346 else
3347 return -EINVAL;
3348 }
3349
3350 if (virt_dev->udev != udev) {
3351 /* If the virt_dev and the udev does not match, this virt_dev
3352 * may belong to another udev.
3353 * Re-allocate the device.
3354 */
3355 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3356 "not match the udev. Re-allocate the device\n",
3357 slot_id);
3358 ret = xhci_alloc_dev(hcd, udev);
3359 if (ret == 1)
3360 return 0;
3361 else
3362 return -EINVAL;
3363 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003364
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003365 /* If device is not setup, there is no point in resetting it */
3366 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3367 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3368 SLOT_STATE_DISABLED)
3369 return 0;
3370
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003371 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3372 /* Allocate the command structure that holds the struct completion.
3373 * Assume we're in process context, since the normal device reset
3374 * process has to wait for the device anyway. Storage devices are
3375 * reset as part of error handling, so use GFP_NOIO instead of
3376 * GFP_KERNEL.
3377 */
3378 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3379 if (!reset_device_cmd) {
3380 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3381 return -ENOMEM;
3382 }
3383
3384 /* Attempt to submit the Reset Device command to the command ring */
3385 spin_lock_irqsave(&xhci->lock, flags);
3386 reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003387
3388 /* Enqueue pointer can be left pointing to the link TRB,
3389 * we must handle that
3390 */
Matt Evansf5960b62011-06-01 10:22:55 +10003391 if (TRB_TYPE_LINK_LE32(reset_device_cmd->command_trb->link.control))
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003392 reset_device_cmd->command_trb =
3393 xhci->cmd_ring->enq_seg->next->trbs;
3394
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003395 list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
3396 ret = xhci_queue_reset_device(xhci, slot_id);
3397 if (ret) {
3398 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3399 list_del(&reset_device_cmd->cmd_list);
3400 spin_unlock_irqrestore(&xhci->lock, flags);
3401 goto command_cleanup;
3402 }
3403 xhci_ring_cmd_db(xhci);
3404 spin_unlock_irqrestore(&xhci->lock, flags);
3405
3406 /* Wait for the Reset Device command to finish */
3407 timeleft = wait_for_completion_interruptible_timeout(
3408 reset_device_cmd->completion,
3409 USB_CTRL_SET_TIMEOUT);
3410 if (timeleft <= 0) {
3411 xhci_warn(xhci, "%s while waiting for reset device command\n",
3412 timeleft == 0 ? "Timeout" : "Signal");
3413 spin_lock_irqsave(&xhci->lock, flags);
3414 /* The timeout might have raced with the event ring handler, so
3415 * only delete from the list if the item isn't poisoned.
3416 */
3417 if (reset_device_cmd->cmd_list.next != LIST_POISON1)
3418 list_del(&reset_device_cmd->cmd_list);
3419 spin_unlock_irqrestore(&xhci->lock, flags);
3420 ret = -ETIME;
3421 goto command_cleanup;
3422 }
3423
3424 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3425 * unless we tried to reset a slot ID that wasn't enabled,
3426 * or the device wasn't in the addressed or configured state.
3427 */
3428 ret = reset_device_cmd->status;
3429 switch (ret) {
3430 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3431 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
3432 xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
3433 slot_id,
3434 xhci_get_slot_state(xhci, virt_dev->out_ctx));
3435 xhci_info(xhci, "Not freeing device rings.\n");
3436 /* Don't treat this as an error. May change my mind later. */
3437 ret = 0;
3438 goto command_cleanup;
3439 case COMP_SUCCESS:
3440 xhci_dbg(xhci, "Successful reset device command.\n");
3441 break;
3442 default:
3443 if (xhci_is_vendor_info_code(xhci, ret))
3444 break;
3445 xhci_warn(xhci, "Unknown completion code %u for "
3446 "reset device command.\n", ret);
3447 ret = -EINVAL;
3448 goto command_cleanup;
3449 }
3450
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003451 /* Free up host controller endpoint resources */
3452 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3453 spin_lock_irqsave(&xhci->lock, flags);
3454 /* Don't delete the default control endpoint resources */
3455 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3456 spin_unlock_irqrestore(&xhci->lock, flags);
3457 }
3458
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003459 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3460 last_freed_endpoint = 1;
3461 for (i = 1; i < 31; ++i) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003462 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3463
3464 if (ep->ep_state & EP_HAS_STREAMS) {
3465 xhci_free_stream_info(xhci, ep->stream_info);
3466 ep->stream_info = NULL;
3467 ep->ep_state &= ~EP_HAS_STREAMS;
3468 }
3469
3470 if (ep->ring) {
3471 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3472 last_freed_endpoint = i;
3473 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003474 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3475 xhci_drop_ep_from_interval_table(xhci,
3476 &virt_dev->eps[i].bw_info,
3477 virt_dev->bw_table,
3478 udev,
3479 &virt_dev->eps[i],
3480 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003481 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003482 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003483 /* If necessary, update the number of active TTs on this root port */
3484 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3485
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003486 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3487 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3488 ret = 0;
3489
3490command_cleanup:
3491 xhci_free_command(xhci, reset_device_cmd);
3492 return ret;
3493}
3494
3495/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003496 * At this point, the struct usb_device is about to go away, the device has
3497 * disconnected, and all traffic has been stopped and the endpoints have been
3498 * disabled. Free any HC data structures associated with that device.
3499 */
3500void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3501{
3502 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003503 struct xhci_virt_device *virt_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003504 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003505 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07003506 int i, ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003507
Andiry Xu64927732010-10-14 07:22:45 -07003508 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003509 /* If the host is halted due to driver unload, we still need to free the
3510 * device.
3511 */
3512 if (ret <= 0 && ret != -ENODEV)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003513 return;
Andiry Xu64927732010-10-14 07:22:45 -07003514
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003515 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003516
3517 /* Stop any wayward timer functions (which may grab the lock) */
3518 for (i = 0; i < 31; ++i) {
3519 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3520 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3521 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003522
Andiry Xu65580b432011-09-23 14:19:52 -07003523 if (udev->usb2_hw_lpm_enabled) {
3524 xhci_set_usb2_hardware_lpm(hcd, udev, 0);
3525 udev->usb2_hw_lpm_enabled = 0;
3526 }
3527
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003528 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003529 /* Don't disable the slot if the host controller is dead. */
3530 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003531 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3532 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003533 xhci_free_virt_device(xhci, udev->slot_id);
3534 spin_unlock_irqrestore(&xhci->lock, flags);
3535 return;
3536 }
3537
Sarah Sharp23e3be12009-04-29 19:05:20 -07003538 if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003539 spin_unlock_irqrestore(&xhci->lock, flags);
3540 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3541 return;
3542 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003543 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003544 spin_unlock_irqrestore(&xhci->lock, flags);
3545 /*
3546 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07003547 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003548 */
3549}
3550
3551/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003552 * Checks if we have enough host controller resources for the default control
3553 * endpoint.
3554 *
3555 * Must be called with xhci->lock held.
3556 */
3557static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3558{
3559 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
3560 xhci_dbg(xhci, "Not enough ep ctxs: "
3561 "%u active, need to add 1, limit is %u.\n",
3562 xhci->num_active_eps, xhci->limit_active_eps);
3563 return -ENOMEM;
3564 }
3565 xhci->num_active_eps += 1;
3566 xhci_dbg(xhci, "Adding 1 ep ctx, %u now active.\n",
3567 xhci->num_active_eps);
3568 return 0;
3569}
3570
3571
3572/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003573 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3574 * timed out, or allocating memory failed. Returns 1 on success.
3575 */
3576int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3577{
3578 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3579 unsigned long flags;
3580 int timeleft;
3581 int ret;
Elric Fu75382342012-06-27 16:31:52 +08003582 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003583
3584 spin_lock_irqsave(&xhci->lock, flags);
Elric Fu75382342012-06-27 16:31:52 +08003585 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07003586 ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003587 if (ret) {
3588 spin_unlock_irqrestore(&xhci->lock, flags);
3589 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3590 return 0;
3591 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003592 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003593 spin_unlock_irqrestore(&xhci->lock, flags);
3594
3595 /* XXX: how much time for xHC slot assignment? */
3596 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003597 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003598 if (timeleft <= 0) {
3599 xhci_warn(xhci, "%s while waiting for a slot\n",
3600 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003601 /* cancel the enable slot request */
3602 return xhci_cancel_cmd(xhci, NULL, cmd_trb);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003603 }
3604
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003605 if (!xhci->slot_id) {
3606 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003607 return 0;
3608 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003609
3610 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3611 spin_lock_irqsave(&xhci->lock, flags);
3612 ret = xhci_reserve_host_control_ep_resources(xhci);
3613 if (ret) {
3614 spin_unlock_irqrestore(&xhci->lock, flags);
3615 xhci_warn(xhci, "Not enough host resources, "
3616 "active endpoint contexts = %u\n",
3617 xhci->num_active_eps);
3618 goto disable_slot;
3619 }
3620 spin_unlock_irqrestore(&xhci->lock, flags);
3621 }
3622 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003623 * xhci_discover_or_reset_device(), which may be called as part of
3624 * mass storage driver error handling.
3625 */
3626 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003627 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003628 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003629 }
3630 udev->slot_id = xhci->slot_id;
3631 /* Is this a LS or FS device under a HS hub? */
3632 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003633 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003634
3635disable_slot:
3636 /* Disable slot, if we can do it without mem alloc */
3637 spin_lock_irqsave(&xhci->lock, flags);
3638 if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
3639 xhci_ring_cmd_db(xhci);
3640 spin_unlock_irqrestore(&xhci->lock, flags);
3641 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003642}
3643
3644/*
3645 * Issue an Address Device command (which will issue a SetAddress request to
3646 * the device).
3647 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
3648 * we should only issue and wait on one address command at the same time.
3649 *
3650 * We add one to the device address issued by the hardware because the USB core
3651 * uses address 1 for the root hubs (even though they're not really devices).
3652 */
3653int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3654{
3655 unsigned long flags;
3656 int timeleft;
3657 struct xhci_virt_device *virt_dev;
3658 int ret = 0;
3659 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003660 struct xhci_slot_ctx *slot_ctx;
3661 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003662 u64 temp_64;
Elric Fu75382342012-06-27 16:31:52 +08003663 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003664
3665 if (!udev->slot_id) {
3666 xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
3667 return -EINVAL;
3668 }
3669
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003670 virt_dev = xhci->devs[udev->slot_id];
3671
Matt Evans7ed603e2011-03-29 13:40:56 +11003672 if (WARN_ON(!virt_dev)) {
3673 /*
3674 * In plug/unplug torture test with an NEC controller,
3675 * a zero-dereference was observed once due to virt_dev = 0.
3676 * Print useful debug rather than crash if it is observed again!
3677 */
3678 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3679 udev->slot_id);
3680 return -EINVAL;
3681 }
3682
Andiry Xuf0615c42010-10-14 07:22:48 -07003683 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3684 /*
3685 * If this is the first Set Address since device plug-in or
3686 * virt_device realloaction after a resume with an xHCI power loss,
3687 * then set up the slot context.
3688 */
3689 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003690 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07003691 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02003692 else
3693 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07003694 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3695 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3696 ctrl_ctx->drop_flags = 0;
3697
Sarah Sharp66e49d82009-07-27 12:03:46 -07003698 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003699 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003700
Sarah Sharpf88ba782009-05-14 11:44:22 -07003701 spin_lock_irqsave(&xhci->lock, flags);
Elric Fu75382342012-06-27 16:31:52 +08003702 cmd_trb = xhci->cmd_ring->dequeue;
John Yound115b042009-07-27 12:05:15 -07003703 ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
3704 udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003705 if (ret) {
3706 spin_unlock_irqrestore(&xhci->lock, flags);
3707 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3708 return ret;
3709 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003710 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003711 spin_unlock_irqrestore(&xhci->lock, flags);
3712
3713 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
3714 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003715 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003716 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3717 * the SetAddress() "recovery interval" required by USB and aborting the
3718 * command on a timeout.
3719 */
3720 if (timeleft <= 0) {
Andiry Xucd681762011-09-23 14:19:55 -07003721 xhci_warn(xhci, "%s while waiting for address device command\n",
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003722 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003723 /* cancel the address device command */
3724 ret = xhci_cancel_cmd(xhci, NULL, cmd_trb);
3725 if (ret < 0)
3726 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003727 return -ETIME;
3728 }
3729
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003730 switch (virt_dev->cmd_status) {
3731 case COMP_CTX_STATE:
3732 case COMP_EBADSLT:
3733 xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
3734 udev->slot_id);
3735 ret = -EINVAL;
3736 break;
3737 case COMP_TX_ERR:
3738 dev_warn(&udev->dev, "Device not responding to set address.\n");
3739 ret = -EPROTO;
3740 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08003741 case COMP_DEV_ERR:
3742 dev_warn(&udev->dev, "ERROR: Incompatible device for address "
3743 "device command.\n");
3744 ret = -ENODEV;
3745 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003746 case COMP_SUCCESS:
3747 xhci_dbg(xhci, "Successful Address Device command\n");
3748 break;
3749 default:
3750 xhci_err(xhci, "ERROR: unexpected command completion "
3751 "code 0x%x.\n", virt_dev->cmd_status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07003752 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003753 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003754 ret = -EINVAL;
3755 break;
3756 }
3757 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003758 return ret;
3759 }
Sarah Sharp8e595a52009-07-27 12:03:31 -07003760 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
3761 xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
3762 xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11003763 udev->slot_id,
3764 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3765 (unsigned long long)
3766 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003767 xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
John Yound115b042009-07-27 12:05:15 -07003768 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003769 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003770 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003771 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003772 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003773 /*
3774 * USB core uses address 1 for the roothubs, so we add one to the
3775 * address given back to us by the HC.
3776 */
John Yound115b042009-07-27 12:05:15 -07003777 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Andiry Xuc8d4af82010-10-14 07:22:51 -07003778 /* Use kernel assigned address for devices; store xHC assigned
3779 * address locally. */
Matt Evans28ccd292011-03-29 13:40:46 +11003780 virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
3781 + 1;
Sarah Sharpf94e01862009-04-27 19:58:38 -07003782 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07003783 ctrl_ctx->add_flags = 0;
3784 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003785
Andiry Xuc8d4af82010-10-14 07:22:51 -07003786 xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003787
3788 return 0;
3789}
3790
Andiry Xu95743232011-09-23 14:19:51 -07003791#ifdef CONFIG_USB_SUSPEND
3792
3793/* BESL to HIRD Encoding array for USB2 LPM */
3794static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
3795 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
3796
3797/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08003798static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
3799 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07003800{
Andiry Xuf99298b2011-12-12 16:45:28 +08003801 int u2del, besl, besl_host;
3802 int besl_device = 0;
3803 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07003804
Andiry Xuf99298b2011-12-12 16:45:28 +08003805 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
3806 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
3807
3808 if (field & USB_BESL_SUPPORT) {
3809 for (besl_host = 0; besl_host < 16; besl_host++) {
3810 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07003811 break;
3812 }
Andiry Xuf99298b2011-12-12 16:45:28 +08003813 /* Use baseline BESL value as default */
3814 if (field & USB_BESL_BASELINE_VALID)
3815 besl_device = USB_GET_BESL_BASELINE(field);
3816 else if (field & USB_BESL_DEEP_VALID)
3817 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07003818 } else {
3819 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08003820 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07003821 else
Andiry Xuf99298b2011-12-12 16:45:28 +08003822 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07003823 }
3824
Andiry Xuf99298b2011-12-12 16:45:28 +08003825 besl = besl_host + besl_device;
3826 if (besl > 15)
3827 besl = 15;
3828
3829 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07003830}
3831
3832static int xhci_usb2_software_lpm_test(struct usb_hcd *hcd,
3833 struct usb_device *udev)
3834{
3835 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3836 struct dev_info *dev_info;
3837 __le32 __iomem **port_array;
3838 __le32 __iomem *addr, *pm_addr;
3839 u32 temp, dev_id;
3840 unsigned int port_num;
3841 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003842 int hird;
Andiry Xu95743232011-09-23 14:19:51 -07003843 int ret;
3844
3845 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
3846 !udev->lpm_capable)
3847 return -EINVAL;
3848
3849 /* we only support lpm for non-hub device connected to root hub yet */
3850 if (!udev->parent || udev->parent->parent ||
3851 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3852 return -EINVAL;
3853
3854 spin_lock_irqsave(&xhci->lock, flags);
3855
3856 /* Look for devices in lpm_failed_devs list */
3857 dev_id = le16_to_cpu(udev->descriptor.idVendor) << 16 |
3858 le16_to_cpu(udev->descriptor.idProduct);
3859 list_for_each_entry(dev_info, &xhci->lpm_failed_devs, list) {
3860 if (dev_info->dev_id == dev_id) {
3861 ret = -EINVAL;
3862 goto finish;
3863 }
3864 }
3865
3866 port_array = xhci->usb2_ports;
3867 port_num = udev->portnum - 1;
3868
3869 if (port_num > HCS_MAX_PORTS(xhci->hcs_params1)) {
3870 xhci_dbg(xhci, "invalid port number %d\n", udev->portnum);
3871 ret = -EINVAL;
3872 goto finish;
3873 }
3874
3875 /*
3876 * Test USB 2.0 software LPM.
3877 * FIXME: some xHCI 1.0 hosts may implement a new register to set up
3878 * hardware-controlled USB 2.0 LPM. See section 5.4.11 and 4.23.5.1.1.1
3879 * in the June 2011 errata release.
3880 */
3881 xhci_dbg(xhci, "test port %d software LPM\n", port_num);
3882 /*
3883 * Set L1 Device Slot and HIRD/BESL.
3884 * Check device's USB 2.0 extension descriptor to determine whether
3885 * HIRD or BESL shoule be used. See USB2.0 LPM errata.
3886 */
3887 pm_addr = port_array[port_num] + 1;
Andiry Xuf99298b2011-12-12 16:45:28 +08003888 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu95743232011-09-23 14:19:51 -07003889 temp = PORT_L1DS(udev->slot_id) | PORT_HIRD(hird);
3890 xhci_writel(xhci, temp, pm_addr);
3891
3892 /* Set port link state to U2(L1) */
3893 addr = port_array[port_num];
3894 xhci_set_link_state(xhci, port_array, port_num, XDEV_U2);
3895
3896 /* wait for ACK */
3897 spin_unlock_irqrestore(&xhci->lock, flags);
3898 msleep(10);
3899 spin_lock_irqsave(&xhci->lock, flags);
3900
3901 /* Check L1 Status */
3902 ret = handshake(xhci, pm_addr, PORT_L1S_MASK, PORT_L1S_SUCCESS, 125);
3903 if (ret != -ETIMEDOUT) {
3904 /* enter L1 successfully */
3905 temp = xhci_readl(xhci, addr);
3906 xhci_dbg(xhci, "port %d entered L1 state, port status 0x%x\n",
3907 port_num, temp);
3908 ret = 0;
3909 } else {
3910 temp = xhci_readl(xhci, pm_addr);
3911 xhci_dbg(xhci, "port %d software lpm failed, L1 status %d\n",
3912 port_num, temp & PORT_L1S_MASK);
3913 ret = -EINVAL;
3914 }
3915
3916 /* Resume the port */
3917 xhci_set_link_state(xhci, port_array, port_num, XDEV_U0);
3918
3919 spin_unlock_irqrestore(&xhci->lock, flags);
3920 msleep(10);
3921 spin_lock_irqsave(&xhci->lock, flags);
3922
3923 /* Clear PLC */
3924 xhci_test_and_clear_bit(xhci, port_array, port_num, PORT_PLC);
3925
3926 /* Check PORTSC to make sure the device is in the right state */
3927 if (!ret) {
3928 temp = xhci_readl(xhci, addr);
3929 xhci_dbg(xhci, "resumed port %d status 0x%x\n", port_num, temp);
3930 if (!(temp & PORT_CONNECT) || !(temp & PORT_PE) ||
3931 (temp & PORT_PLS_MASK) != XDEV_U0) {
3932 xhci_dbg(xhci, "port L1 resume fail\n");
3933 ret = -EINVAL;
3934 }
3935 }
3936
3937 if (ret) {
3938 /* Insert dev to lpm_failed_devs list */
3939 xhci_warn(xhci, "device LPM test failed, may disconnect and "
3940 "re-enumerate\n");
3941 dev_info = kzalloc(sizeof(struct dev_info), GFP_ATOMIC);
3942 if (!dev_info) {
3943 ret = -ENOMEM;
3944 goto finish;
3945 }
3946 dev_info->dev_id = dev_id;
3947 INIT_LIST_HEAD(&dev_info->list);
3948 list_add(&dev_info->list, &xhci->lpm_failed_devs);
3949 } else {
3950 xhci_ring_device(xhci, udev->slot_id);
3951 }
3952
3953finish:
3954 spin_unlock_irqrestore(&xhci->lock, flags);
3955 return ret;
3956}
3957
Andiry Xu65580b432011-09-23 14:19:52 -07003958int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
3959 struct usb_device *udev, int enable)
3960{
3961 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3962 __le32 __iomem **port_array;
3963 __le32 __iomem *pm_addr;
3964 u32 temp;
3965 unsigned int port_num;
3966 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003967 int hird;
Andiry Xu65580b432011-09-23 14:19:52 -07003968
3969 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
3970 !udev->lpm_capable)
3971 return -EPERM;
3972
3973 if (!udev->parent || udev->parent->parent ||
3974 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3975 return -EPERM;
3976
3977 if (udev->usb2_hw_lpm_capable != 1)
3978 return -EPERM;
3979
3980 spin_lock_irqsave(&xhci->lock, flags);
3981
3982 port_array = xhci->usb2_ports;
3983 port_num = udev->portnum - 1;
3984 pm_addr = port_array[port_num] + 1;
3985 temp = xhci_readl(xhci, pm_addr);
3986
3987 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
3988 enable ? "enable" : "disable", port_num);
3989
Andiry Xuf99298b2011-12-12 16:45:28 +08003990 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07003991
3992 if (enable) {
3993 temp &= ~PORT_HIRD_MASK;
3994 temp |= PORT_HIRD(hird) | PORT_RWE;
3995 xhci_writel(xhci, temp, pm_addr);
3996 temp = xhci_readl(xhci, pm_addr);
3997 temp |= PORT_HLE;
3998 xhci_writel(xhci, temp, pm_addr);
3999 } else {
4000 temp &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK);
4001 xhci_writel(xhci, temp, pm_addr);
4002 }
4003
4004 spin_unlock_irqrestore(&xhci->lock, flags);
4005 return 0;
4006}
4007
Andiry Xu95743232011-09-23 14:19:51 -07004008int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4009{
4010 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4011 int ret;
4012
4013 ret = xhci_usb2_software_lpm_test(hcd, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07004014 if (!ret) {
Andiry Xu95743232011-09-23 14:19:51 -07004015 xhci_dbg(xhci, "software LPM test succeed\n");
Andiry Xu65580b432011-09-23 14:19:52 -07004016 if (xhci->hw_lpm_support == 1) {
4017 udev->usb2_hw_lpm_capable = 1;
4018 ret = xhci_set_usb2_hardware_lpm(hcd, udev, 1);
4019 if (!ret)
4020 udev->usb2_hw_lpm_enabled = 1;
4021 }
4022 }
Andiry Xu95743232011-09-23 14:19:51 -07004023
4024 return 0;
4025}
4026
4027#else
4028
Andiry Xu65580b432011-09-23 14:19:52 -07004029int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4030 struct usb_device *udev, int enable)
4031{
4032 return 0;
4033}
4034
Andiry Xu95743232011-09-23 14:19:51 -07004035int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4036{
4037 return 0;
4038}
4039
4040#endif /* CONFIG_USB_SUSPEND */
4041
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004042/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4043 * internal data structures for the device.
4044 */
4045int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4046 struct usb_tt *tt, gfp_t mem_flags)
4047{
4048 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4049 struct xhci_virt_device *vdev;
4050 struct xhci_command *config_cmd;
4051 struct xhci_input_control_ctx *ctrl_ctx;
4052 struct xhci_slot_ctx *slot_ctx;
4053 unsigned long flags;
4054 unsigned think_time;
4055 int ret;
4056
4057 /* Ignore root hubs */
4058 if (!hdev->parent)
4059 return 0;
4060
4061 vdev = xhci->devs[hdev->slot_id];
4062 if (!vdev) {
4063 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4064 return -EINVAL;
4065 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08004066 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004067 if (!config_cmd) {
4068 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4069 return -ENOMEM;
4070 }
4071
4072 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004073 if (hdev->speed == USB_SPEED_HIGH &&
4074 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4075 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4076 xhci_free_command(xhci, config_cmd);
4077 spin_unlock_irqrestore(&xhci->lock, flags);
4078 return -ENOMEM;
4079 }
4080
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004081 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
4082 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004083 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004084 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004085 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004086 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004087 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004088 if (xhci->hci_version > 0x95) {
4089 xhci_dbg(xhci, "xHCI version %x needs hub "
4090 "TT think time and number of ports\n",
4091 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004092 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004093 /* Set TT think time - convert from ns to FS bit times.
4094 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4095 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004096 *
4097 * xHCI 1.0: this field shall be 0 if the device is not a
4098 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004099 */
4100 think_time = tt->think_time;
4101 if (think_time != 0)
4102 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004103 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4104 slot_ctx->tt_info |=
4105 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004106 } else {
4107 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4108 "TT think time or number of ports\n",
4109 (unsigned int) xhci->hci_version);
4110 }
4111 slot_ctx->dev_state = 0;
4112 spin_unlock_irqrestore(&xhci->lock, flags);
4113
4114 xhci_dbg(xhci, "Set up %s for hub device.\n",
4115 (xhci->hci_version > 0x95) ?
4116 "configure endpoint" : "evaluate context");
4117 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4118 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4119
4120 /* Issue and wait for the configure endpoint or
4121 * evaluate context command.
4122 */
4123 if (xhci->hci_version > 0x95)
4124 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4125 false, false);
4126 else
4127 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4128 true, false);
4129
4130 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4131 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4132
4133 xhci_free_command(xhci, config_cmd);
4134 return ret;
4135}
4136
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004137int xhci_get_frame(struct usb_hcd *hcd)
4138{
4139 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4140 /* EHCI mods by the periodic size. Why? */
4141 return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
4142}
4143
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004144int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4145{
4146 struct xhci_hcd *xhci;
4147 struct device *dev = hcd->self.controller;
4148 int retval;
4149 u32 temp;
4150
Andiry Xufdaf8b32012-03-05 17:49:38 +08004151 /* Accept arbitrarily long scatter-gather lists */
4152 hcd->self.sg_tablesize = ~0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004153
4154 if (usb_hcd_is_primary_hcd(hcd)) {
4155 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4156 if (!xhci)
4157 return -ENOMEM;
4158 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4159 xhci->main_hcd = hcd;
4160 /* Mark the first roothub as being USB 2.0.
4161 * The xHCI driver will register the USB 3.0 roothub.
4162 */
4163 hcd->speed = HCD_USB2;
4164 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4165 /*
4166 * USB 2.0 roothub under xHCI has an integrated TT,
4167 * (rate matching hub) as opposed to having an OHCI/UHCI
4168 * companion controller.
4169 */
4170 hcd->has_tt = 1;
4171 } else {
4172 /* xHCI private pointer was set in xhci_pci_probe for the second
4173 * registered roothub.
4174 */
4175 xhci = hcd_to_xhci(hcd);
4176 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4177 if (HCC_64BIT_ADDR(temp)) {
4178 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4179 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4180 } else {
4181 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4182 }
4183 return 0;
4184 }
4185
4186 xhci->cap_regs = hcd->regs;
4187 xhci->op_regs = hcd->regs +
4188 HC_LENGTH(xhci_readl(xhci, &xhci->cap_regs->hc_capbase));
4189 xhci->run_regs = hcd->regs +
4190 (xhci_readl(xhci, &xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
4191 /* Cache read-only capability registers */
4192 xhci->hcs_params1 = xhci_readl(xhci, &xhci->cap_regs->hcs_params1);
4193 xhci->hcs_params2 = xhci_readl(xhci, &xhci->cap_regs->hcs_params2);
4194 xhci->hcs_params3 = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
4195 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
4196 xhci->hci_version = HC_VERSION(xhci->hcc_params);
4197 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4198 xhci_print_registers(xhci);
4199
4200 get_quirks(dev, xhci);
4201
George Cherian2d75d5d2013-07-01 10:59:12 +05304202 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
4203 * success event after a short transfer. This quirk will ignore such
4204 * spurious event.
4205 */
4206 if (xhci->hci_version > 0x96)
4207 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4208
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004209 /* Make sure the HC is halted. */
4210 retval = xhci_halt(xhci);
4211 if (retval)
4212 goto error;
4213
4214 xhci_dbg(xhci, "Resetting HCD\n");
4215 /* Reset the internal HC memory state and registers. */
4216 retval = xhci_reset(xhci);
4217 if (retval)
4218 goto error;
4219 xhci_dbg(xhci, "Reset complete\n");
4220
4221 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4222 if (HCC_64BIT_ADDR(temp)) {
4223 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4224 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4225 } else {
4226 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4227 }
4228
4229 xhci_dbg(xhci, "Calling HCD init\n");
4230 /* Initialize HCD and host controller data structures. */
4231 retval = xhci_init(hcd);
4232 if (retval)
4233 goto error;
4234 xhci_dbg(xhci, "Called HCD init\n");
4235 return 0;
4236error:
4237 kfree(xhci);
4238 return retval;
4239}
4240
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004241MODULE_DESCRIPTION(DRIVER_DESC);
4242MODULE_AUTHOR(DRIVER_AUTHOR);
4243MODULE_LICENSE("GPL");
4244
4245static int __init xhci_hcd_init(void)
4246{
Sebastian Andrzej Siewior0cc47d52011-09-23 14:20:02 -07004247 int retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004248
4249 retval = xhci_register_pci();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004250 if (retval < 0) {
4251 printk(KERN_DEBUG "Problem registering PCI driver.");
4252 return retval;
4253 }
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004254 retval = xhci_register_plat();
4255 if (retval < 0) {
4256 printk(KERN_DEBUG "Problem registering platform driver.");
4257 goto unreg_pci;
4258 }
Sarah Sharp98441972009-05-14 11:44:18 -07004259 /*
4260 * Check the compiler generated sizes of structures that must be laid
4261 * out in specific ways for hardware access.
4262 */
4263 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4264 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4265 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4266 /* xhci_device_control has eight fields, and also
4267 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4268 */
Sarah Sharp98441972009-05-14 11:44:18 -07004269 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4270 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4271 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4272 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4273 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4274 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4275 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
4276 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004277 return 0;
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004278unreg_pci:
4279 xhci_unregister_pci();
4280 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004281}
4282module_init(xhci_hcd_init);
4283
4284static void __exit xhci_hcd_cleanup(void)
4285{
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004286 xhci_unregister_pci();
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004287 xhci_unregister_plat();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004288}
4289module_exit(xhci_hcd_cleanup);