blob: d3d5ffa0da2d207d2436e4977d9c3a184162d1a7 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
Steve Mucklea55df6e2010-01-07 12:43:24 -08002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
Steve Mucklea55df6e2010-01-07 12:43:24 -080012 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070016#include <linux/gpio.h>
Steve Muckle9161d302010-02-11 11:50:40 -080017#include <linux/irq.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070018#include <linux/io.h>
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +053019#include <linux/msm_ssbi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <linux/mfd/pmic8058.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080021
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070022#include <linux/input/pmic8058-keypad.h>
23#include <linux/pmic8058-batt-alarm.h>
24#include <linux/pmic8058-pwrkey.h>
Ashay Jaiswal4d1ab552011-07-15 11:30:49 +053025#include <linux/rtc/rtc-pm8058.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026#include <linux/pmic8058-vibrator.h>
27#include <linux/leds.h>
28#include <linux/pmic8058-othc.h>
29#include <linux/mfd/pmic8901.h>
30#include <linux/regulator/pmic8058-regulator.h>
31#include <linux/regulator/pmic8901-regulator.h>
32#include <linux/bootmem.h>
33#include <linux/pwm.h>
34#include <linux/pmic8058-pwm.h>
35#include <linux/leds-pmic8058.h>
36#include <linux/pmic8058-xoadc.h>
37#include <linux/msm_adc.h>
38#include <linux/m_adcproc.h>
39#include <linux/mfd/marimba.h>
40#include <linux/msm-charger.h>
41#include <linux/i2c.h>
42#include <linux/i2c/sx150x.h>
43#include <linux/smsc911x.h>
44#include <linux/spi/spi.h>
45#include <linux/input/tdisc_shinetsu.h>
46#include <linux/input/cy8c_ts.h>
47#include <linux/cyttsp.h>
48#include <linux/i2c/isa1200.h>
49#include <linux/dma-mapping.h>
50#include <linux/i2c/bq27520.h>
51
52#ifdef CONFIG_ANDROID_PMEM
53#include <linux/android_pmem.h>
54#endif
55
56#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
57#include <linux/i2c/smb137b.h>
58#endif
Lei Zhou338cab82011-08-19 13:38:17 -040059#ifdef CONFIG_SND_SOC_WM8903
60#include <sound/wm8903.h>
61#endif
Steve Mucklea55df6e2010-01-07 12:43:24 -080062#include <asm/mach-types.h>
63#include <asm/mach/arch.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070064#include <asm/setup.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080065
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066#include <mach/dma.h>
67#include <mach/mpp.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080068#include <mach/board.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070069#include <mach/irqs.h>
70#include <mach/msm_spi.h>
71#include <mach/msm_serial_hs.h>
72#include <mach/msm_serial_hs_lite.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080073#include <mach/msm_iomap.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070074#include <mach/msm_memtypes.h>
75#include <asm/mach/mmc.h>
76#include <mach/msm_battery.h>
77#include <mach/msm_hsusb.h>
Rohit Vaswania513aa8d2011-07-18 15:14:28 -070078#include <mach/gpiomux.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070079#ifdef CONFIG_MSM_DSPS
80#include <mach/msm_dsps.h>
81#endif
82#include <mach/msm_xo.h>
83#include <mach/msm_bus_board.h>
84#include <mach/socinfo.h>
85#include <linux/i2c/isl9519.h>
86#ifdef CONFIG_USB_G_ANDROID
87#include <linux/usb/android.h>
88#include <mach/usbdiag.h>
89#endif
90#include <linux/regulator/consumer.h>
91#include <linux/regulator/machine.h>
92#include <mach/sdio_al.h>
93#include <mach/rpm.h>
94#include <mach/rpm-regulator.h>
Abhijeet Dharmapurikar6d565fd2011-09-15 18:49:56 -070095#include <mach/restart.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080096
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070097#include "devices.h"
98#include "devices-msm8x60.h"
99#include "cpuidle.h"
100#include "pm.h"
101#include "mpm.h"
102#include "spm.h"
103#include "rpm_log.h"
104#include "timer.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105#include "gpiomux-8x60.h"
106#include "rpm_stats.h"
107#include "peripheral-loader.h"
108#include <linux/platform_data/qcom_crypto_device.h>
109#include "rpm_resources.h"
Matt Wagantall6d9ebee2011-08-26 12:15:24 -0700110#include "acpuclock.h"
Maheshkumar Sivasubramanian8ccc16e2011-10-25 15:59:57 -0600111#include "pm-boot.h"
Laura Abbott63cfd7e2011-10-10 18:21:01 -0700112
113#include <linux/ion.h>
114#include <mach/ion.h>
115
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700116#define MSM_SHARED_RAM_PHYS 0x40000000
117
118/* Macros assume PMIC GPIOs start at 0 */
119#define PM8058_GPIO_BASE NR_MSM_GPIOS
120#define PM8058_GPIO_PM_TO_SYS(pm_gpio) (pm_gpio + PM8058_GPIO_BASE)
121#define PM8058_GPIO_SYS_TO_PM(sys_gpio) (sys_gpio - PM8058_GPIO_BASE)
122#define PM8058_MPP_BASE (PM8058_GPIO_BASE + PM8058_GPIOS)
123#define PM8058_MPP_PM_TO_SYS(pm_gpio) (pm_gpio + PM8058_MPP_BASE)
124#define PM8058_MPP_SYS_TO_PM(sys_gpio) (sys_gpio - PM8058_MPP_BASE)
125#define PM8058_IRQ_BASE (NR_MSM_IRQS + NR_GPIO_IRQS)
126
127#define PM8901_GPIO_BASE (PM8058_GPIO_BASE + \
128 PM8058_GPIOS + PM8058_MPPS)
129#define PM8901_GPIO_PM_TO_SYS(pm_gpio) (pm_gpio + PM8901_GPIO_BASE)
130#define PM8901_GPIO_SYS_TO_PM(sys_gpio) (sys_gpio - PM901_GPIO_BASE)
131#define PM8901_IRQ_BASE (PM8058_IRQ_BASE + \
132 NR_PMIC8058_IRQS)
133
134#define MDM2AP_SYNC 129
135
Terence Hampson1c73fef2011-07-19 17:10:49 -0400136#define GPIO_ETHERNET_RESET_N_DRAGON 30
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700137#define LCDC_SPI_GPIO_CLK 73
138#define LCDC_SPI_GPIO_CS 72
139#define LCDC_SPI_GPIO_MOSI 70
140#define LCDC_AUO_PANEL_NAME "lcdc_auo_wvga"
141#define LCDC_SAMSUNG_OLED_PANEL_NAME "lcdc_samsung_oled"
142#define LCDC_SAMSUNG_WSVGA_PANEL_NAME "lcdc_samsung_wsvga"
143#define LCDC_SAMSUNG_SPI_DEVICE_NAME "lcdc_samsung_ams367pe02"
144#define LCDC_AUO_SPI_DEVICE_NAME "lcdc_auo_nt35582"
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -0400145#define LCDC_NT35582_PANEL_NAME "lcdc_nt35582_wvga"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700146
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -0700147#define PANEL_NAME_MAX_LEN 30
148#define MIPI_CMD_NOVATEK_QHD_PANEL_NAME "mipi_cmd_novatek_qhd"
149#define MIPI_VIDEO_NOVATEK_QHD_PANEL_NAME "mipi_video_novatek_qhd"
150#define MIPI_VIDEO_TOSHIBA_WVGA_PANEL_NAME "mipi_video_toshiba_wvga"
151#define HDMI_PANEL_NAME "hdmi_msm"
152#define TVOUT_PANEL_NAME "tvout_msm"
153
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700154#define DSPS_PIL_GENERIC_NAME "dsps"
155#define DSPS_PIL_FLUID_NAME "dsps_fluid"
156
157enum {
158 GPIO_EXPANDER_IRQ_BASE = PM8901_IRQ_BASE + NR_PMIC8901_IRQS,
159 GPIO_EXPANDER_GPIO_BASE = PM8901_GPIO_BASE + PM8901_MPPS,
160 /* CORE expander */
161 GPIO_CORE_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE,
162 GPIO_CLASS_D1_EN = GPIO_CORE_EXPANDER_BASE,
163 GPIO_WLAN_DEEP_SLEEP_N,
164 GPIO_LVDS_SHUTDOWN_N,
165 GPIO_DISP_RESX_N = GPIO_LVDS_SHUTDOWN_N,
166 GPIO_MS_SYS_RESET_N,
167 GPIO_CAP_TS_RESOUT_N,
168 GPIO_CAP_GAUGE_BI_TOUT,
169 GPIO_ETHERNET_PME,
170 GPIO_EXT_GPS_LNA_EN,
171 GPIO_MSM_WAKES_BT,
172 GPIO_ETHERNET_RESET_N,
173 GPIO_HEADSET_DET_N,
174 GPIO_USB_UICC_EN,
175 GPIO_BACKLIGHT_EN,
176 GPIO_EXT_CAMIF_PWR_EN,
177 GPIO_BATT_GAUGE_INT_N,
178 GPIO_BATT_GAUGE_EN,
179 /* DOCKING expander */
180 GPIO_DOCKING_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + 16,
181 GPIO_MIPI_DSI_RST_N = GPIO_DOCKING_EXPANDER_BASE,
182 GPIO_AUX_JTAG_DET_N,
183 GPIO_DONGLE_DET_N,
184 GPIO_SVIDEO_LOAD_DET,
185 GPIO_SVID_AMP_SHUTDOWN1_N,
186 GPIO_SVID_AMP_SHUTDOWN0_N,
187 GPIO_SDC_WP,
188 GPIO_IRDA_PWDN,
189 GPIO_IRDA_RESET_N,
190 GPIO_DONGLE_GPIO0,
191 GPIO_DONGLE_GPIO1,
192 GPIO_DONGLE_GPIO2,
193 GPIO_DONGLE_GPIO3,
194 GPIO_DONGLE_PWR_EN,
195 GPIO_EMMC_RESET_N,
196 GPIO_TP_EXP2_IO15,
197 /* SURF expander */
198 GPIO_SURF_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + (16 * 2),
199 GPIO_SD_CARD_DET_1 = GPIO_SURF_EXPANDER_BASE,
200 GPIO_SD_CARD_DET_2,
201 GPIO_SD_CARD_DET_4,
202 GPIO_SD_CARD_DET_5,
203 GPIO_UIM3_RST,
204 GPIO_SURF_EXPANDER_IO5,
205 GPIO_SURF_EXPANDER_IO6,
206 GPIO_ADC_I2C_EN,
207 GPIO_SURF_EXPANDER_IO8,
208 GPIO_SURF_EXPANDER_IO9,
209 GPIO_SURF_EXPANDER_IO10,
210 GPIO_SURF_EXPANDER_IO11,
211 GPIO_SURF_EXPANDER_IO12,
212 GPIO_SURF_EXPANDER_IO13,
213 GPIO_SURF_EXPANDER_IO14,
214 GPIO_SURF_EXPANDER_IO15,
215 /* LEFT KB IO expander */
216 GPIO_LEFT_KB_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + (16 * 3),
217 GPIO_LEFT_LED_1 = GPIO_LEFT_KB_EXPANDER_BASE,
218 GPIO_LEFT_LED_2,
219 GPIO_LEFT_LED_3,
220 GPIO_LEFT_LED_WLAN,
221 GPIO_JOYSTICK_EN,
222 GPIO_CAP_TS_SLEEP,
223 GPIO_LEFT_KB_IO6,
224 GPIO_LEFT_LED_5,
225 /* RIGHT KB IO expander */
226 GPIO_RIGHT_KB_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + (16 * 3) + 8,
227 GPIO_RIGHT_LED_1 = GPIO_RIGHT_KB_EXPANDER_BASE,
228 GPIO_RIGHT_LED_2,
229 GPIO_RIGHT_LED_3,
230 GPIO_RIGHT_LED_BT,
231 GPIO_WEB_CAMIF_STANDBY,
232 GPIO_COMPASS_RST_N,
233 GPIO_WEB_CAMIF_RESET_N,
234 GPIO_RIGHT_LED_5,
235 GPIO_R_ALTIMETER_RESET_N,
236 /* FLUID S IO expander */
237 GPIO_SOUTH_EXPANDER_BASE,
238 GPIO_MIC2_ANCR_SEL = GPIO_SOUTH_EXPANDER_BASE,
239 GPIO_MIC1_ANCL_SEL,
240 GPIO_HS_MIC4_SEL,
241 GPIO_FML_MIC3_SEL,
242 GPIO_FMR_MIC5_SEL,
243 GPIO_TS_SLEEP,
244 GPIO_HAP_SHIFT_LVL_OE,
245 GPIO_HS_SW_DIR,
246 /* FLUID N IO expander */
247 GPIO_NORTH_EXPANDER_BASE,
248 GPIO_EPM_3_3V_EN = GPIO_NORTH_EXPANDER_BASE,
249 GPIO_EPM_5V_BOOST_EN,
250 GPIO_AUX_CAM_2P7_EN,
251 GPIO_LED_FLASH_EN,
252 GPIO_LED1_GREEN_N,
253 GPIO_LED2_RED_N,
254 GPIO_FRONT_CAM_RESET_N,
255 GPIO_EPM_LVLSFT_EN,
256 GPIO_N_ALTIMETER_RESET_N,
257 /* EPM expander */
258 GPIO_EPM_EXPANDER_BASE,
259 GPIO_PWR_MON_START = GPIO_EPM_EXPANDER_BASE,
260 GPIO_PWR_MON_RESET_N,
261 GPIO_ADC1_PWDN_N,
262 GPIO_ADC2_PWDN_N,
263 GPIO_EPM_EXPANDER_IO4,
264 GPIO_ADC1_MUX_SPI_INT_N_3_3V,
265 GPIO_ADC2_MUX_SPI_INT_N,
266 GPIO_EPM_EXPANDER_IO7,
267 GPIO_PWR_MON_ENABLE,
268 GPIO_EPM_SPI_ADC1_CS_N,
269 GPIO_EPM_SPI_ADC2_CS_N,
270 GPIO_EPM_EXPANDER_IO11,
271 GPIO_EPM_EXPANDER_IO12,
272 GPIO_EPM_EXPANDER_IO13,
273 GPIO_EPM_EXPANDER_IO14,
274 GPIO_EPM_EXPANDER_IO15,
275};
276
277/*
278 * The UI_INTx_N lines are pmic gpio lines which connect i2c
279 * gpio expanders to the pm8058.
280 */
281#define UI_INT1_N 25
282#define UI_INT2_N 34
283#define UI_INT3_N 14
284/*
285FM GPIO is GPIO 18 on PMIC 8058.
286As the index starts from 0 in the PMIC driver, and hence 17
287corresponds to GPIO 18 on PMIC 8058.
288*/
289#define FM_GPIO 17
290
291#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
292static void (*sdc2_status_notify_cb)(int card_present, void *dev_id);
293static void *sdc2_status_notify_cb_devid;
294#endif
295
296#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
297static void (*sdc5_status_notify_cb)(int card_present, void *dev_id);
298static void *sdc5_status_notify_cb_devid;
299#endif
300
301static struct msm_spm_platform_data msm_spm_data_v1[] __initdata = {
302 [0] = {
303 .reg_base_addr = MSM_SAW0_BASE,
304
305#ifdef CONFIG_MSM_AVS_HW
306 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
307#endif
308 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x0F,
309 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
310 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0xFFFFFFFF,
311 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0xFFFFFFFF,
312
313 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x01,
314 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
315 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
316
317 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
318 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
319 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
320
321 .awake_vlevel = 0x94,
322 .retention_vlevel = 0x81,
323 .collapse_vlevel = 0x20,
324 .retention_mid_vlevel = 0x94,
325 .collapse_mid_vlevel = 0x8C,
326
327 .vctl_timeout_us = 50,
328 },
329
330 [1] = {
331 .reg_base_addr = MSM_SAW1_BASE,
332
333#ifdef CONFIG_MSM_AVS_HW
334 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
335#endif
336 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x0F,
337 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
338 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0xFFFFFFFF,
339 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0xFFFFFFFF,
340
341 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x13,
342 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
343 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
344
345 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
346 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
347 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
348
349 .awake_vlevel = 0x94,
350 .retention_vlevel = 0x81,
351 .collapse_vlevel = 0x20,
352 .retention_mid_vlevel = 0x94,
353 .collapse_mid_vlevel = 0x8C,
354
355 .vctl_timeout_us = 50,
356 },
357};
358
359static struct msm_spm_platform_data msm_spm_data[] __initdata = {
360 [0] = {
361 .reg_base_addr = MSM_SAW0_BASE,
362
363#ifdef CONFIG_MSM_AVS_HW
364 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
365#endif
366 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x1C,
367 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
368 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0x0C0CFFFF,
369 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0x78780FFF,
370
371 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x01,
372 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
373 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
374
375 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
376 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
377 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
378
379 .awake_vlevel = 0xA0,
380 .retention_vlevel = 0x89,
381 .collapse_vlevel = 0x20,
382 .retention_mid_vlevel = 0x89,
383 .collapse_mid_vlevel = 0x89,
384
385 .vctl_timeout_us = 50,
386 },
387
388 [1] = {
389 .reg_base_addr = MSM_SAW1_BASE,
390
391#ifdef CONFIG_MSM_AVS_HW
392 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
393#endif
394 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x1C,
395 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
396 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0x0C0CFFFF,
397 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0x78780FFF,
398
399 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x13,
400 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
401 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
402
403 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
404 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
405 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
406
407 .awake_vlevel = 0xA0,
408 .retention_vlevel = 0x89,
409 .collapse_vlevel = 0x20,
410 .retention_mid_vlevel = 0x89,
411 .collapse_mid_vlevel = 0x89,
412
413 .vctl_timeout_us = 50,
414 },
415};
416
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700417/*
418 * Consumer specific regulator names:
419 * regulator name consumer dev_name
420 */
421static struct regulator_consumer_supply vreg_consumers_8901_S0[] = {
422 REGULATOR_SUPPLY("8901_s0", NULL),
423};
424static struct regulator_consumer_supply vreg_consumers_8901_S1[] = {
425 REGULATOR_SUPPLY("8901_s1", NULL),
426};
427
428static struct regulator_init_data saw_s0_init_data = {
429 .constraints = {
430 .name = "8901_s0",
431 .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE,
Tianyi Gou7c81dfa2011-07-27 12:15:24 -0700432 .min_uV = 800000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700433 .max_uV = 1250000,
434 },
435 .consumer_supplies = vreg_consumers_8901_S0,
436 .num_consumer_supplies = ARRAY_SIZE(vreg_consumers_8901_S0),
437};
438
439static struct regulator_init_data saw_s1_init_data = {
440 .constraints = {
441 .name = "8901_s1",
442 .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE,
Tianyi Gou7c81dfa2011-07-27 12:15:24 -0700443 .min_uV = 800000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700444 .max_uV = 1250000,
445 },
446 .consumer_supplies = vreg_consumers_8901_S1,
447 .num_consumer_supplies = ARRAY_SIZE(vreg_consumers_8901_S1),
448};
449
450static struct platform_device msm_device_saw_s0 = {
451 .name = "saw-regulator",
452 .id = 0,
453 .dev = {
454 .platform_data = &saw_s0_init_data,
455 },
456};
457
458static struct platform_device msm_device_saw_s1 = {
459 .name = "saw-regulator",
460 .id = 1,
461 .dev = {
462 .platform_data = &saw_s1_init_data,
463 },
464};
465
466/*
467 * The smc91x configuration varies depending on platform.
468 * The resources data structure is filled in at runtime.
469 */
470static struct resource smc91x_resources[] = {
471 [0] = {
472 .flags = IORESOURCE_MEM,
473 },
474 [1] = {
475 .flags = IORESOURCE_IRQ,
476 },
477};
478
479static struct platform_device smc91x_device = {
480 .name = "smc91x",
481 .id = 0,
482 .num_resources = ARRAY_SIZE(smc91x_resources),
483 .resource = smc91x_resources,
484};
485
486static struct resource smsc911x_resources[] = {
487 [0] = {
488 .flags = IORESOURCE_MEM,
489 .start = 0x1b800000,
490 .end = 0x1b8000ff
491 },
492 [1] = {
493 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_LOWLEVEL,
494 },
495};
496
497static struct smsc911x_platform_config smsc911x_config = {
498 .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
499 .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
500 .flags = SMSC911X_USE_16BIT,
501 .has_reset_gpio = 1,
502 .reset_gpio = GPIO_ETHERNET_RESET_N
503};
504
505static struct platform_device smsc911x_device = {
506 .name = "smsc911x",
507 .id = 0,
508 .num_resources = ARRAY_SIZE(smsc911x_resources),
509 .resource = smsc911x_resources,
510 .dev = {
511 .platform_data = &smsc911x_config
512 }
513};
514
515#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
516 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
517 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
518 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
519
520#define QCE_SIZE 0x10000
521#define QCE_0_BASE 0x18500000
522
523#define QCE_HW_KEY_SUPPORT 0
524#define QCE_SHA_HMAC_SUPPORT 0
525#define QCE_SHARE_CE_RESOURCE 2
526#define QCE_CE_SHARED 1
527
528static struct resource qcrypto_resources[] = {
529 [0] = {
530 .start = QCE_0_BASE,
531 .end = QCE_0_BASE + QCE_SIZE - 1,
532 .flags = IORESOURCE_MEM,
533 },
534 [1] = {
535 .name = "crypto_channels",
536 .start = DMOV_CE_IN_CHAN,
537 .end = DMOV_CE_OUT_CHAN,
538 .flags = IORESOURCE_DMA,
539 },
540 [2] = {
541 .name = "crypto_crci_in",
542 .start = DMOV_CE_IN_CRCI,
543 .end = DMOV_CE_IN_CRCI,
544 .flags = IORESOURCE_DMA,
545 },
546 [3] = {
547 .name = "crypto_crci_out",
548 .start = DMOV_CE_OUT_CRCI,
549 .end = DMOV_CE_OUT_CRCI,
550 .flags = IORESOURCE_DMA,
551 },
552 [4] = {
553 .name = "crypto_crci_hash",
554 .start = DMOV_CE_HASH_CRCI,
555 .end = DMOV_CE_HASH_CRCI,
556 .flags = IORESOURCE_DMA,
557 },
558};
559
560static struct resource qcedev_resources[] = {
561 [0] = {
562 .start = QCE_0_BASE,
563 .end = QCE_0_BASE + QCE_SIZE - 1,
564 .flags = IORESOURCE_MEM,
565 },
566 [1] = {
567 .name = "crypto_channels",
568 .start = DMOV_CE_IN_CHAN,
569 .end = DMOV_CE_OUT_CHAN,
570 .flags = IORESOURCE_DMA,
571 },
572 [2] = {
573 .name = "crypto_crci_in",
574 .start = DMOV_CE_IN_CRCI,
575 .end = DMOV_CE_IN_CRCI,
576 .flags = IORESOURCE_DMA,
577 },
578 [3] = {
579 .name = "crypto_crci_out",
580 .start = DMOV_CE_OUT_CRCI,
581 .end = DMOV_CE_OUT_CRCI,
582 .flags = IORESOURCE_DMA,
583 },
584 [4] = {
585 .name = "crypto_crci_hash",
586 .start = DMOV_CE_HASH_CRCI,
587 .end = DMOV_CE_HASH_CRCI,
588 .flags = IORESOURCE_DMA,
589 },
590};
591
592#endif
593
594#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
595 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
596
597static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
598 .ce_shared = QCE_CE_SHARED,
599 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
600 .hw_key_support = QCE_HW_KEY_SUPPORT,
601 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
602};
603
604static struct platform_device qcrypto_device = {
605 .name = "qcrypto",
606 .id = 0,
607 .num_resources = ARRAY_SIZE(qcrypto_resources),
608 .resource = qcrypto_resources,
609 .dev = {
610 .coherent_dma_mask = DMA_BIT_MASK(32),
611 .platform_data = &qcrypto_ce_hw_suppport,
612 },
613};
614#endif
615
616#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
617 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
618
619static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
620 .ce_shared = QCE_CE_SHARED,
621 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
622 .hw_key_support = QCE_HW_KEY_SUPPORT,
623 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
624};
625
626static struct platform_device qcedev_device = {
627 .name = "qce",
628 .id = 0,
629 .num_resources = ARRAY_SIZE(qcedev_resources),
630 .resource = qcedev_resources,
631 .dev = {
632 .coherent_dma_mask = DMA_BIT_MASK(32),
633 .platform_data = &qcedev_ce_hw_suppport,
634 },
635};
636#endif
637
638#if defined(CONFIG_HAPTIC_ISA1200) || \
639 defined(CONFIG_HAPTIC_ISA1200_MODULE)
640
641static const char *vregs_isa1200_name[] = {
642 "8058_s3",
643 "8901_l4",
644};
645
646static const int vregs_isa1200_val[] = {
647 1800000,/* uV */
648 2600000,
649};
650static struct regulator *vregs_isa1200[ARRAY_SIZE(vregs_isa1200_name)];
651static struct msm_xo_voter *xo_handle_a1;
652
653static int isa1200_power(int vreg_on)
Steve Mucklea55df6e2010-01-07 12:43:24 -0800654{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700655 int i, rc = 0;
656
657 for (i = 0; i < ARRAY_SIZE(vregs_isa1200_name); i++) {
658 rc = vreg_on ? regulator_enable(vregs_isa1200[i]) :
659 regulator_disable(vregs_isa1200[i]);
660 if (rc < 0) {
661 pr_err("%s: vreg %s %s failed (%d)\n",
662 __func__, vregs_isa1200_name[i],
663 vreg_on ? "enable" : "disable", rc);
664 goto vreg_fail;
665 }
666 }
667
668 rc = vreg_on ? msm_xo_mode_vote(xo_handle_a1, MSM_XO_MODE_ON) :
669 msm_xo_mode_vote(xo_handle_a1, MSM_XO_MODE_OFF);
670 if (rc < 0) {
671 pr_err("%s: failed to %svote for TCXO A1 buffer%d\n",
672 __func__, vreg_on ? "" : "de-", rc);
673 goto vreg_fail;
674 }
675 return 0;
676
677vreg_fail:
678 while (i--)
679 !vreg_on ? regulator_enable(vregs_isa1200[i]) :
680 regulator_disable(vregs_isa1200[i]);
681 return rc;
Steve Mucklea55df6e2010-01-07 12:43:24 -0800682}
683
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700684static int isa1200_dev_setup(bool enable)
Steve Mucklea55df6e2010-01-07 12:43:24 -0800685{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700686 int i, rc;
Steve Muckle9161d302010-02-11 11:50:40 -0800687
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700688 if (enable == true) {
689 for (i = 0; i < ARRAY_SIZE(vregs_isa1200_name); i++) {
690 vregs_isa1200[i] = regulator_get(NULL,
691 vregs_isa1200_name[i]);
692 if (IS_ERR(vregs_isa1200[i])) {
693 pr_err("%s: regulator get of %s failed (%ld)\n",
694 __func__, vregs_isa1200_name[i],
695 PTR_ERR(vregs_isa1200[i]));
696 rc = PTR_ERR(vregs_isa1200[i]);
697 goto vreg_get_fail;
698 }
699 rc = regulator_set_voltage(vregs_isa1200[i],
700 vregs_isa1200_val[i], vregs_isa1200_val[i]);
701 if (rc) {
702 pr_err("%s: regulator_set_voltage(%s) failed\n",
703 __func__, vregs_isa1200_name[i]);
704 goto vreg_get_fail;
705 }
706 }
Steve Muckle9161d302010-02-11 11:50:40 -0800707
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700708 rc = gpio_request(GPIO_HAP_SHIFT_LVL_OE, "haptics_shft_lvl_oe");
709 if (rc) {
710 pr_err("%s: unable to request gpio %d (%d)\n",
711 __func__, GPIO_HAP_SHIFT_LVL_OE, rc);
712 goto vreg_get_fail;
713 }
Steve Muckle9161d302010-02-11 11:50:40 -0800714
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700715 rc = gpio_direction_output(GPIO_HAP_SHIFT_LVL_OE, 1);
716 if (rc) {
717 pr_err("%s: Unable to set direction\n", __func__);;
718 goto free_gpio;
719 }
720
721 xo_handle_a1 = msm_xo_get(MSM_XO_TCXO_A1, "isa1200");
722 if (IS_ERR(xo_handle_a1)) {
723 rc = PTR_ERR(xo_handle_a1);
724 pr_err("%s: failed to get the handle for A1(%d)\n",
725 __func__, rc);
726 goto gpio_set_dir;
727 }
728 } else {
729 gpio_set_value(GPIO_HAP_SHIFT_LVL_OE, 0);
730 gpio_free(GPIO_HAP_SHIFT_LVL_OE);
731
732 for (i = 0; i < ARRAY_SIZE(vregs_isa1200_name); i++)
733 regulator_put(vregs_isa1200[i]);
734
735 msm_xo_put(xo_handle_a1);
736 }
737
738 return 0;
739gpio_set_dir:
740 gpio_set_value(GPIO_HAP_SHIFT_LVL_OE, 0);
741free_gpio:
742 gpio_free(GPIO_HAP_SHIFT_LVL_OE);
743vreg_get_fail:
744 while (i)
745 regulator_put(vregs_isa1200[--i]);
746 return rc;
747}
748
749#define PMIC_GPIO_HAP_ENABLE 18 /* PMIC GPIO Number 19 */
750static struct isa1200_platform_data isa1200_1_pdata = {
751 .name = "vibrator",
752 .power_on = isa1200_power,
753 .dev_setup = isa1200_dev_setup,
754 /*gpio to enable haptic*/
755 .hap_en_gpio = PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_HAP_ENABLE),
756 .max_timeout = 15000,
757 .mode_ctrl = PWM_GEN_MODE,
758 .pwm_fd = {
759 .pwm_div = 256,
760 },
761 .is_erm = false,
762 .smart_en = true,
763 .ext_clk_en = true,
764 .chip_en = 1,
765};
766
767static struct i2c_board_info msm_isa1200_board_info[] = {
768 {
769 I2C_BOARD_INFO("isa1200_1", 0x90>>1),
770 .platform_data = &isa1200_1_pdata,
771 },
772};
773#endif
774
775#if defined(CONFIG_BATTERY_BQ27520) || \
776 defined(CONFIG_BATTERY_BQ27520_MODULE)
777static struct bq27520_platform_data bq27520_pdata = {
778 .name = "fuel-gauge",
779 .vreg_name = "8058_s3",
780 .vreg_value = 1800000,
781 .soc_int = GPIO_BATT_GAUGE_INT_N,
782 .bi_tout = GPIO_CAP_GAUGE_BI_TOUT,
783 .chip_en = GPIO_BATT_GAUGE_EN,
784 .enable_dlog = 0, /* if enable coulomb counter logger */
785};
786
787static struct i2c_board_info msm_bq27520_board_info[] = {
788 {
789 I2C_BOARD_INFO("bq27520", 0xaa>>1),
790 .platform_data = &bq27520_pdata,
791 },
792};
793#endif
794
795static struct msm_pm_platform_data msm_pm_data[MSM_PM_SLEEP_MODE_NR * 2] = {
796 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
797 .idle_supported = 1,
798 .suspend_supported = 1,
799 .idle_enabled = 0,
800 .suspend_enabled = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700801 },
802
803 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
804 .idle_supported = 1,
805 .suspend_supported = 1,
806 .idle_enabled = 0,
807 .suspend_enabled = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700808 },
809
810 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
811 .idle_supported = 1,
812 .suspend_supported = 1,
813 .idle_enabled = 1,
814 .suspend_enabled = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700815 },
816
817 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
818 .idle_supported = 1,
819 .suspend_supported = 1,
820 .idle_enabled = 0,
821 .suspend_enabled = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700822 },
823
824 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
825 .idle_supported = 1,
826 .suspend_supported = 1,
827 .idle_enabled = 0,
828 .suspend_enabled = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700829 },
830
831 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
832 .idle_supported = 1,
833 .suspend_supported = 1,
834 .idle_enabled = 1,
835 .suspend_enabled = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700836 },
837};
838
839static struct msm_cpuidle_state msm_cstates[] __initdata = {
840 {0, 0, "C0", "WFI",
841 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
842
843 {0, 1, "C1", "STANDALONE_POWER_COLLAPSE",
844 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
845
846 {0, 2, "C2", "POWER_COLLAPSE",
847 MSM_PM_SLEEP_MODE_POWER_COLLAPSE},
848
849 {1, 0, "C0", "WFI",
850 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
851
852 {1, 1, "C1", "STANDALONE_POWER_COLLAPSE",
853 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
854};
855
856static struct msm_rpmrs_level msm_rpmrs_levels[] __initdata = {
857 {
858 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
859 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
860 true,
861 1, 8000, 100000, 1,
862 },
863
864 {
865 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
866 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
867 true,
868 1500, 5000, 60100000, 3000,
869 },
870
871 {
872 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
873 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
874 false,
875 1800, 5000, 60350000, 3500,
876 },
877 {
878 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
879 MSM_RPMRS_LIMITS(OFF, ACTIVE, MAX, ACTIVE),
880 false,
881 3800, 4500, 65350000, 5500,
882 },
883
884 {
885 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
886 MSM_RPMRS_LIMITS(ON, HSFS_OPEN, MAX, ACTIVE),
887 false,
888 2800, 2500, 66850000, 4800,
889 },
890
891 {
892 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
893 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
894 false,
895 4800, 2000, 71850000, 6800,
896 },
897
898 {
899 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
900 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, ACTIVE, RET_HIGH),
901 false,
902 6800, 500, 75850000, 8800,
903 },
904
905 {
906 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
907 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
908 false,
909 7800, 0, 76350000, 9800,
910 },
911};
912
913#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
914
915#define ISP1763_INT_GPIO 117
916#define ISP1763_RST_GPIO 152
917static struct resource isp1763_resources[] = {
918 [0] = {
919 .flags = IORESOURCE_MEM,
920 .start = 0x1D000000,
921 .end = 0x1D005FFF, /* 24KB */
922 },
923 [1] = {
924 .flags = IORESOURCE_IRQ,
925 },
926};
927static void __init msm8x60_cfg_isp1763(void)
928{
929 isp1763_resources[1].start = gpio_to_irq(ISP1763_INT_GPIO);
930 isp1763_resources[1].end = gpio_to_irq(ISP1763_INT_GPIO);
931}
932
933static int isp1763_setup_gpio(int enable)
934{
935 int status = 0;
936
937 if (enable) {
938 status = gpio_request(ISP1763_INT_GPIO, "isp1763_usb");
939 if (status) {
940 pr_err("%s:Failed to request GPIO %d\n",
941 __func__, ISP1763_INT_GPIO);
942 return status;
943 }
944 status = gpio_direction_input(ISP1763_INT_GPIO);
945 if (status) {
946 pr_err("%s:Failed to configure GPIO %d\n",
947 __func__, ISP1763_INT_GPIO);
948 goto gpio_free_int;
949 }
950 status = gpio_request(ISP1763_RST_GPIO, "isp1763_usb");
951 if (status) {
952 pr_err("%s:Failed to request GPIO %d\n",
953 __func__, ISP1763_RST_GPIO);
954 goto gpio_free_int;
955 }
956 status = gpio_direction_output(ISP1763_RST_GPIO, 1);
957 if (status) {
958 pr_err("%s:Failed to configure GPIO %d\n",
959 __func__, ISP1763_RST_GPIO);
960 goto gpio_free_rst;
961 }
962 pr_debug("\nISP GPIO configuration done\n");
963 return status;
964 }
965
966gpio_free_rst:
967 gpio_free(ISP1763_RST_GPIO);
968gpio_free_int:
969 gpio_free(ISP1763_INT_GPIO);
970
971 return status;
972}
973static struct isp1763_platform_data isp1763_pdata = {
974 .reset_gpio = ISP1763_RST_GPIO,
975 .setup_gpio = isp1763_setup_gpio
976};
977
978static struct platform_device isp1763_device = {
979 .name = "isp1763_usb",
980 .num_resources = ARRAY_SIZE(isp1763_resources),
981 .resource = isp1763_resources,
982 .dev = {
983 .platform_data = &isp1763_pdata
984 }
985};
986#endif
987
988#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_MSM_72K)
Anji jonnalaeb9e60d2011-10-05 12:19:46 +0530989static struct msm_otg_platform_data msm_otg_pdata;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700990static struct regulator *ldo6_3p3;
991static struct regulator *ldo7_1p8;
992static struct regulator *vdd_cx;
993#define PMICID_INT PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 36)
994notify_vbus_state notify_vbus_state_func_ptr;
995static int usb_phy_susp_dig_vol = 750000;
996static int pmic_id_notif_supported;
997
998#ifdef CONFIG_USB_EHCI_MSM_72K
999#define USB_PMIC_ID_DET_DELAY msecs_to_jiffies(100)
1000struct delayed_work pmic_id_det;
1001
1002static int __init usb_id_pin_rework_setup(char *support)
1003{
1004 if (strncmp(support, "true", 4) == 0)
1005 pmic_id_notif_supported = 1;
1006
1007 return 1;
1008}
1009__setup("usb_id_pin_rework=", usb_id_pin_rework_setup);
1010
1011static void pmic_id_detect(struct work_struct *w)
1012{
1013 int val = gpio_get_value_cansleep(PM8058_GPIO_PM_TO_SYS(36));
1014 pr_debug("%s(): gpio_read_value = %d\n", __func__, val);
1015
1016 if (notify_vbus_state_func_ptr)
1017 (*notify_vbus_state_func_ptr) (val);
1018}
1019
1020static irqreturn_t pmic_id_on_irq(int irq, void *data)
1021{
1022 /*
1023 * Spurious interrupts are observed on pmic gpio line
1024 * even though there is no state change on USB ID. Schedule the
1025 * work to to allow debounce on gpio
Steve Muckle9161d302010-02-11 11:50:40 -08001026 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001027 schedule_delayed_work(&pmic_id_det, USB_PMIC_ID_DET_DELAY);
Steve Muckle9161d302010-02-11 11:50:40 -08001028
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001029 return IRQ_HANDLED;
1030}
1031
1032static int msm_hsusb_pmic_id_notif_init(void (*callback)(int online), int init)
1033{
1034 unsigned ret = -ENODEV;
1035
1036 if (!callback)
1037 return -EINVAL;
1038
1039 if (machine_is_msm8x60_fluid())
1040 return -ENOTSUPP;
1041
1042 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2) {
1043 pr_debug("%s: USB_ID pin is not routed to PMIC"
1044 "on V1 surf/ffa\n", __func__);
1045 return -ENOTSUPP;
1046 }
1047
1048 if ((machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) &&
1049 !pmic_id_notif_supported) {
1050 pr_debug("%s: USB_ID is not routed to PMIC"
1051 "on V2 ffa\n", __func__);
1052 return -ENOTSUPP;
1053 }
1054
1055 usb_phy_susp_dig_vol = 500000;
1056
1057 if (init) {
1058 notify_vbus_state_func_ptr = callback;
1059 ret = pm8901_mpp_config_digital_out(1,
1060 PM8901_MPP_DIG_LEVEL_L5, 1);
1061 if (ret) {
1062 pr_err("%s: MPP2 configuration failed\n", __func__);
1063 return -ENODEV;
1064 }
1065 INIT_DELAYED_WORK(&pmic_id_det, pmic_id_detect);
1066 ret = request_threaded_irq(PMICID_INT, NULL, pmic_id_on_irq,
1067 (IRQF_TRIGGER_RISING|IRQF_TRIGGER_FALLING),
1068 "msm_otg_id", NULL);
1069 if (ret) {
1070 pm8901_mpp_config_digital_out(1,
1071 PM8901_MPP_DIG_LEVEL_L5, 0);
1072 pr_err("%s:pmic_usb_id interrupt registration failed",
1073 __func__);
1074 return ret;
1075 }
1076 /* Notify the initial Id status */
1077 pmic_id_detect(&pmic_id_det.work);
Anji jonnalaeb9e60d2011-10-05 12:19:46 +05301078 msm_otg_pdata.pmic_id_irq = PMICID_INT;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001079 } else {
1080 free_irq(PMICID_INT, 0);
Anji jonnalaeb9e60d2011-10-05 12:19:46 +05301081 msm_otg_pdata.pmic_id_irq = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001082 cancel_delayed_work_sync(&pmic_id_det);
1083 notify_vbus_state_func_ptr = NULL;
1084 ret = pm8901_mpp_config_digital_out(1,
1085 PM8901_MPP_DIG_LEVEL_L5, 0);
1086 if (ret) {
1087 pr_err("%s:MPP2 configuration failed\n", __func__);
1088 return -ENODEV;
1089 }
1090 }
1091 return 0;
1092}
1093#endif
1094
1095#define USB_PHY_OPERATIONAL_MIN_VDD_DIG_VOL 1000000
1096#define USB_PHY_MAX_VDD_DIG_VOL 1320000
1097static int msm_hsusb_init_vddcx(int init)
1098{
1099 int ret = 0;
1100
1101 if (init) {
1102 vdd_cx = regulator_get(NULL, "8058_s1");
1103 if (IS_ERR(vdd_cx)) {
1104 return PTR_ERR(vdd_cx);
1105 }
1106
1107 ret = regulator_set_voltage(vdd_cx,
1108 USB_PHY_OPERATIONAL_MIN_VDD_DIG_VOL,
1109 USB_PHY_MAX_VDD_DIG_VOL);
1110 if (ret) {
1111 pr_err("%s: unable to set the voltage for regulator"
1112 "vdd_cx\n", __func__);
1113 regulator_put(vdd_cx);
1114 return ret;
1115 }
1116
1117 ret = regulator_enable(vdd_cx);
1118 if (ret) {
1119 pr_err("%s: unable to enable regulator"
1120 "vdd_cx\n", __func__);
1121 regulator_put(vdd_cx);
1122 }
1123 } else {
1124 ret = regulator_disable(vdd_cx);
1125 if (ret) {
1126 pr_err("%s: Unable to disable the regulator:"
1127 "vdd_cx\n", __func__);
1128 return ret;
1129 }
1130
1131 regulator_put(vdd_cx);
1132 }
1133
1134 return ret;
1135}
1136
1137static int msm_hsusb_config_vddcx(int high)
1138{
1139 int max_vol = USB_PHY_MAX_VDD_DIG_VOL;
1140 int min_vol;
1141 int ret;
1142
1143 if (high)
1144 min_vol = USB_PHY_OPERATIONAL_MIN_VDD_DIG_VOL;
1145 else
1146 min_vol = usb_phy_susp_dig_vol;
1147
1148 ret = regulator_set_voltage(vdd_cx, min_vol, max_vol);
1149 if (ret) {
1150 pr_err("%s: unable to set the voltage for regulator"
1151 "vdd_cx\n", __func__);
1152 return ret;
1153 }
1154
1155 pr_debug("%s: min_vol:%d max_vol:%d\n", __func__, min_vol, max_vol);
1156
1157 return ret;
1158}
1159
1160#define USB_PHY_3P3_VOL_MIN 3050000 /* uV */
1161#define USB_PHY_3P3_VOL_MAX 3050000 /* uV */
1162#define USB_PHY_3P3_HPM_LOAD 50000 /* uA */
1163#define USB_PHY_3P3_LPM_LOAD 4000 /* uA */
1164
1165#define USB_PHY_1P8_VOL_MIN 1800000 /* uV */
1166#define USB_PHY_1P8_VOL_MAX 1800000 /* uV */
1167#define USB_PHY_1P8_HPM_LOAD 50000 /* uA */
1168#define USB_PHY_1P8_LPM_LOAD 4000 /* uA */
1169static int msm_hsusb_ldo_init(int init)
1170{
1171 int rc = 0;
1172
1173 if (init) {
1174 ldo6_3p3 = regulator_get(NULL, "8058_l6");
1175 if (IS_ERR(ldo6_3p3))
1176 return PTR_ERR(ldo6_3p3);
1177
1178 ldo7_1p8 = regulator_get(NULL, "8058_l7");
1179 if (IS_ERR(ldo7_1p8)) {
1180 rc = PTR_ERR(ldo7_1p8);
1181 goto put_3p3;
1182 }
1183
1184 rc = regulator_set_voltage(ldo6_3p3, USB_PHY_3P3_VOL_MIN,
1185 USB_PHY_3P3_VOL_MAX);
1186 if (rc) {
1187 pr_err("%s: Unable to set voltage level for"
1188 "ldo6_3p3 regulator\n", __func__);
1189 goto put_1p8;
1190 }
1191 rc = regulator_enable(ldo6_3p3);
1192 if (rc) {
1193 pr_err("%s: Unable to enable the regulator:"
1194 "ldo6_3p3\n", __func__);
1195 goto put_1p8;
1196 }
1197 rc = regulator_set_voltage(ldo7_1p8, USB_PHY_1P8_VOL_MIN,
1198 USB_PHY_1P8_VOL_MAX);
1199 if (rc) {
1200 pr_err("%s: Unable to set voltage level for"
1201 "ldo7_1p8 regulator\n", __func__);
1202 goto disable_3p3;
1203 }
1204 rc = regulator_enable(ldo7_1p8);
1205 if (rc) {
1206 pr_err("%s: Unable to enable the regulator:"
1207 "ldo7_1p8\n", __func__);
1208 goto disable_3p3;
1209 }
1210
1211 return 0;
1212 }
1213
1214 regulator_disable(ldo7_1p8);
1215disable_3p3:
1216 regulator_disable(ldo6_3p3);
1217put_1p8:
1218 regulator_put(ldo7_1p8);
1219put_3p3:
1220 regulator_put(ldo6_3p3);
1221 return rc;
1222}
1223
1224static int msm_hsusb_ldo_enable(int on)
1225{
1226 int ret = 0;
1227
1228 if (!ldo7_1p8 || IS_ERR(ldo7_1p8)) {
1229 pr_err("%s: ldo7_1p8 is not initialized\n", __func__);
1230 return -ENODEV;
1231 }
1232
1233 if (!ldo6_3p3 || IS_ERR(ldo6_3p3)) {
1234 pr_err("%s: ldo6_3p3 is not initialized\n", __func__);
1235 return -ENODEV;
1236 }
1237
1238 if (on) {
1239 ret = regulator_set_optimum_mode(ldo7_1p8,
1240 USB_PHY_1P8_HPM_LOAD);
1241 if (ret < 0) {
1242 pr_err("%s: Unable to set HPM of the regulator:"
1243 "ldo7_1p8\n", __func__);
1244 return ret;
1245 }
1246 ret = regulator_set_optimum_mode(ldo6_3p3,
1247 USB_PHY_3P3_HPM_LOAD);
1248 if (ret < 0) {
1249 pr_err("%s: Unable to set HPM of the regulator:"
1250 "ldo6_3p3\n", __func__);
1251 regulator_set_optimum_mode(ldo7_1p8,
1252 USB_PHY_1P8_LPM_LOAD);
1253 return ret;
1254 }
1255 } else {
1256 ret = regulator_set_optimum_mode(ldo7_1p8,
1257 USB_PHY_1P8_LPM_LOAD);
1258 if (ret < 0)
1259 pr_err("%s: Unable to set LPM of the regulator:"
1260 "ldo7_1p8\n", __func__);
1261 ret = regulator_set_optimum_mode(ldo6_3p3,
1262 USB_PHY_3P3_LPM_LOAD);
1263 if (ret < 0)
1264 pr_err("%s: Unable to set LPM of the regulator:"
1265 "ldo6_3p3\n", __func__);
1266 }
1267
1268 pr_debug("reg (%s)\n", on ? "HPM" : "LPM");
1269 return ret < 0 ? ret : 0;
1270 }
1271#endif
1272#ifdef CONFIG_USB_EHCI_MSM_72K
1273#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
1274static void msm_hsusb_smb137b_vbus_power(unsigned phy_info, int on)
1275{
1276 static int vbus_is_on;
1277
1278 /* If VBUS is already on (or off), do nothing. */
1279 if (on == vbus_is_on)
1280 return;
1281 smb137b_otg_power(on);
1282 vbus_is_on = on;
1283}
1284#endif
1285static void msm_hsusb_vbus_power(unsigned phy_info, int on)
1286{
1287 static struct regulator *votg_5v_switch;
1288 static struct regulator *ext_5v_reg;
1289 static int vbus_is_on;
1290
1291 /* If VBUS is already on (or off), do nothing. */
1292 if (on == vbus_is_on)
1293 return;
1294
1295 if (!votg_5v_switch) {
1296 votg_5v_switch = regulator_get(NULL, "8901_usb_otg");
1297 if (IS_ERR(votg_5v_switch)) {
1298 pr_err("%s: unable to get votg_5v_switch\n", __func__);
1299 return;
1300 }
1301 }
1302 if (!ext_5v_reg) {
1303 ext_5v_reg = regulator_get(NULL, "8901_mpp0");
1304 if (IS_ERR(ext_5v_reg)) {
1305 pr_err("%s: unable to get ext_5v_reg\n", __func__);
1306 return;
1307 }
1308 }
1309 if (on) {
1310 if (regulator_enable(ext_5v_reg)) {
1311 pr_err("%s: Unable to enable the regulator:"
1312 " ext_5v_reg\n", __func__);
1313 return;
1314 }
1315 if (regulator_enable(votg_5v_switch)) {
1316 pr_err("%s: Unable to enable the regulator:"
1317 " votg_5v_switch\n", __func__);
1318 return;
1319 }
1320 } else {
1321 if (regulator_disable(votg_5v_switch))
1322 pr_err("%s: Unable to enable the regulator:"
1323 " votg_5v_switch\n", __func__);
1324 if (regulator_disable(ext_5v_reg))
1325 pr_err("%s: Unable to enable the regulator:"
1326 " ext_5v_reg\n", __func__);
1327 }
1328
1329 vbus_is_on = on;
1330}
1331
1332static struct msm_usb_host_platform_data msm_usb_host_pdata = {
1333 .phy_info = (USB_PHY_INTEGRATED | USB_PHY_MODEL_45NM),
1334 .power_budget = 390,
1335};
1336#endif
1337
1338#ifdef CONFIG_BATTERY_MSM8X60
1339static int msm_hsusb_pmic_vbus_notif_init(void (*callback)(int online),
1340 int init)
1341{
1342 int ret = -ENOTSUPP;
1343
1344#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
1345 if (machine_is_msm8x60_fluid()) {
1346 if (init)
1347 msm_charger_register_vbus_sn(callback);
1348 else
1349 msm_charger_unregister_vbus_sn(callback);
1350 return 0;
1351 }
1352#endif
1353 /* ID and VBUS lines are connected to pmic on 8660.V2.SURF,
1354 * hence, irrespective of either peripheral only mode or
1355 * OTG (host and peripheral) modes, can depend on pmic for
1356 * vbus notifications
Steve Muckle9161d302010-02-11 11:50:40 -08001357 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001358 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2)
1359 && (machine_is_msm8x60_surf() ||
1360 pmic_id_notif_supported)) {
1361 if (init)
1362 ret = msm_charger_register_vbus_sn(callback);
1363 else {
1364 msm_charger_unregister_vbus_sn(callback);
1365 ret = 0;
1366 }
1367 } else {
1368#if !defined(CONFIG_USB_EHCI_MSM_72K)
1369 if (init)
1370 ret = msm_charger_register_vbus_sn(callback);
1371 else {
1372 msm_charger_unregister_vbus_sn(callback);
1373 ret = 0;
1374 }
1375#endif
1376 }
1377 return ret;
1378}
1379#endif
1380
1381#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_MSM_72K)
1382static struct msm_otg_platform_data msm_otg_pdata = {
1383 /* if usb link is in sps there is no need for
1384 * usb pclk as dayatona fabric clock will be
1385 * used instead
1386 */
1387 .pclk_src_name = "dfab_usb_hs_clk",
1388 .pemp_level = PRE_EMPHASIS_WITH_20_PERCENT,
1389 .cdr_autoreset = CDR_AUTO_RESET_DISABLE,
1390 .se1_gating = SE1_GATING_DISABLE,
Chandra Devireddyb3fc78c2011-08-30 17:25:55 +05301391 .bam_disable = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001392#ifdef CONFIG_USB_EHCI_MSM_72K
1393 .pmic_id_notif_init = msm_hsusb_pmic_id_notif_init,
1394#endif
1395#ifdef CONFIG_USB_EHCI_MSM_72K
1396 .vbus_power = msm_hsusb_vbus_power,
1397#endif
1398#ifdef CONFIG_BATTERY_MSM8X60
1399 .pmic_vbus_notif_init = msm_hsusb_pmic_vbus_notif_init,
1400#endif
1401 .ldo_init = msm_hsusb_ldo_init,
1402 .ldo_enable = msm_hsusb_ldo_enable,
1403 .config_vddcx = msm_hsusb_config_vddcx,
1404 .init_vddcx = msm_hsusb_init_vddcx,
1405#ifdef CONFIG_BATTERY_MSM8X60
1406 .chg_vbus_draw = msm_charger_vbus_draw,
1407#endif
1408};
1409#endif
1410
1411#ifdef CONFIG_USB_GADGET_MSM_72K
1412static struct msm_hsusb_gadget_platform_data msm_gadget_pdata = {
1413 .is_phy_status_timer_on = 1,
1414};
1415#endif
1416
1417#ifdef CONFIG_USB_G_ANDROID
1418
1419#define PID_MAGIC_ID 0x71432909
1420#define SERIAL_NUM_MAGIC_ID 0x61945374
1421#define SERIAL_NUMBER_LENGTH 127
1422#define DLOAD_USB_BASE_ADD 0x2A05F0C8
1423
1424struct magic_num_struct {
1425 uint32_t pid;
1426 uint32_t serial_num;
1427};
1428
1429struct dload_struct {
1430 uint32_t reserved1;
1431 uint32_t reserved2;
1432 uint32_t reserved3;
1433 uint16_t reserved4;
1434 uint16_t pid;
1435 char serial_number[SERIAL_NUMBER_LENGTH];
1436 uint16_t reserved5;
1437 struct magic_num_struct
1438 magic_struct;
1439};
1440
1441static int usb_diag_update_pid_and_serial_num(uint32_t pid, const char *snum)
1442{
1443 struct dload_struct __iomem *dload = 0;
1444
1445 dload = ioremap(DLOAD_USB_BASE_ADD, sizeof(*dload));
1446 if (!dload) {
1447 pr_err("%s: cannot remap I/O memory region: %08x\n",
1448 __func__, DLOAD_USB_BASE_ADD);
1449 return -ENXIO;
1450 }
1451
1452 pr_debug("%s: dload:%p pid:%x serial_num:%s\n",
1453 __func__, dload, pid, snum);
1454 /* update pid */
1455 dload->magic_struct.pid = PID_MAGIC_ID;
1456 dload->pid = pid;
1457
1458 /* update serial number */
1459 dload->magic_struct.serial_num = 0;
1460 if (!snum)
1461 return 0;
1462
1463 dload->magic_struct.serial_num = SERIAL_NUM_MAGIC_ID;
1464 strncpy(dload->serial_number, snum, SERIAL_NUMBER_LENGTH);
1465 dload->serial_number[SERIAL_NUMBER_LENGTH - 1] = '\0';
1466
1467 iounmap(dload);
1468
1469 return 0;
1470}
1471
1472static struct android_usb_platform_data android_usb_pdata = {
1473 .update_pid_and_serial_num = usb_diag_update_pid_and_serial_num,
1474};
1475
1476static struct platform_device android_usb_device = {
1477 .name = "android_usb",
1478 .id = -1,
1479 .dev = {
1480 .platform_data = &android_usb_pdata,
1481 },
1482};
1483
1484
1485#endif
1486
1487#ifdef CONFIG_MSM_VPE
1488static struct resource msm_vpe_resources[] = {
1489 {
1490 .start = 0x05300000,
1491 .end = 0x05300000 + SZ_1M - 1,
1492 .flags = IORESOURCE_MEM,
1493 },
1494 {
1495 .start = INT_VPE,
1496 .end = INT_VPE,
1497 .flags = IORESOURCE_IRQ,
1498 },
1499};
1500
1501static struct platform_device msm_vpe_device = {
1502 .name = "msm_vpe",
1503 .id = 0,
1504 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1505 .resource = msm_vpe_resources,
1506};
1507#endif
1508
1509#ifdef CONFIG_MSM_CAMERA
1510#ifdef CONFIG_MSM_CAMERA_FLASH
1511#define VFE_CAMIF_TIMER1_GPIO 29
1512#define VFE_CAMIF_TIMER2_GPIO 30
1513#define VFE_CAMIF_TIMER3_GPIO_INT 31
1514#define FUSION_VFE_CAMIF_TIMER1_GPIO 42
1515static struct msm_camera_sensor_flash_src msm_flash_src = {
1516 .flash_sr_type = MSM_CAMERA_FLASH_SRC_PMIC,
1517 ._fsrc.pmic_src.num_of_src = 2,
1518 ._fsrc.pmic_src.low_current = 100,
1519 ._fsrc.pmic_src.high_current = 300,
1520 ._fsrc.pmic_src.led_src_1 = PMIC8058_ID_FLASH_LED_0,
1521 ._fsrc.pmic_src.led_src_2 = PMIC8058_ID_FLASH_LED_1,
1522 ._fsrc.pmic_src.pmic_set_current = pm8058_set_flash_led_current,
1523};
1524#ifdef CONFIG_IMX074
1525static struct msm_camera_sensor_strobe_flash_data strobe_flash_xenon = {
1526 .flash_trigger = VFE_CAMIF_TIMER2_GPIO,
1527 .flash_charge = VFE_CAMIF_TIMER1_GPIO,
1528 .flash_charge_done = VFE_CAMIF_TIMER3_GPIO_INT,
1529 .flash_recharge_duration = 50000,
1530 .irq = MSM_GPIO_TO_INT(VFE_CAMIF_TIMER3_GPIO_INT),
1531};
1532#endif
1533#endif
1534
1535int msm_cam_gpio_tbl[] = {
1536 32,/*CAMIF_MCLK*/
1537 47,/*CAMIF_I2C_DATA*/
1538 48,/*CAMIF_I2C_CLK*/
1539 105,/*STANDBY*/
1540};
1541
1542enum msm_cam_stat{
1543 MSM_CAM_OFF,
1544 MSM_CAM_ON,
1545};
1546
1547static int config_gpio_table(enum msm_cam_stat stat)
1548{
1549 int rc = 0, i = 0;
1550 if (stat == MSM_CAM_ON) {
1551 for (i = 0; i < ARRAY_SIZE(msm_cam_gpio_tbl); i++) {
1552 rc = gpio_request(msm_cam_gpio_tbl[i], "CAM_GPIO");
1553 if (unlikely(rc < 0)) {
1554 pr_err("%s not able to get gpio\n", __func__);
1555 for (i--; i >= 0; i--)
1556 gpio_free(msm_cam_gpio_tbl[i]);
1557 break;
1558 }
1559 }
1560 } else {
1561 for (i = 0; i < ARRAY_SIZE(msm_cam_gpio_tbl); i++)
1562 gpio_free(msm_cam_gpio_tbl[i]);
1563 }
1564 return rc;
1565}
1566
1567static struct msm_camera_sensor_platform_info sensor_board_info = {
1568 .mount_angle = 0
1569};
1570
1571/*external regulator VREG_5V*/
1572static struct regulator *reg_flash_5V;
1573
1574static int config_camera_on_gpios_fluid(void)
1575{
1576 int rc = 0;
1577
1578 reg_flash_5V = regulator_get(NULL, "8901_mpp0");
1579 if (IS_ERR(reg_flash_5V)) {
1580 pr_err("'%s' regulator not found, rc=%ld\n",
1581 "8901_mpp0", IS_ERR(reg_flash_5V));
1582 return -ENODEV;
1583 }
1584
1585 rc = regulator_enable(reg_flash_5V);
1586 if (rc) {
1587 pr_err("'%s' regulator enable failed, rc=%d\n",
1588 "8901_mpp0", rc);
1589 regulator_put(reg_flash_5V);
1590 return rc;
1591 }
1592
1593#ifdef CONFIG_IMX074
1594 sensor_board_info.mount_angle = 90;
1595#endif
1596 rc = config_gpio_table(MSM_CAM_ON);
1597 if (rc < 0) {
1598 printk(KERN_ERR "%s: CAMSENSOR gpio table request"
1599 "failed\n", __func__);
1600 return rc;
1601 }
1602
1603 rc = gpio_request(GPIO_EXT_CAMIF_PWR_EN, "CAM_EN");
1604 if (rc < 0) {
1605 printk(KERN_ERR "%s: CAMSENSOR gpio %d request"
1606 "failed\n", __func__, GPIO_EXT_CAMIF_PWR_EN);
1607 regulator_disable(reg_flash_5V);
1608 regulator_put(reg_flash_5V);
1609 return rc;
1610 }
1611 gpio_direction_output(GPIO_EXT_CAMIF_PWR_EN, 0);
1612 msleep(20);
1613 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 1);
1614
1615
1616 /*Enable LED_FLASH_EN*/
1617 rc = gpio_request(GPIO_LED_FLASH_EN, "LED_FLASH_EN");
1618 if (rc < 0) {
1619 printk(KERN_ERR "%s: CAMSENSOR gpio %d request"
1620 "failed\n", __func__, GPIO_LED_FLASH_EN);
1621
1622 regulator_disable(reg_flash_5V);
1623 regulator_put(reg_flash_5V);
1624 config_gpio_table(MSM_CAM_OFF);
1625 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 0);
1626 gpio_free(GPIO_EXT_CAMIF_PWR_EN);
1627 return rc;
1628 }
1629 gpio_direction_output(GPIO_LED_FLASH_EN, 1);
1630 msleep(20);
1631 return rc;
1632}
1633
1634
1635static void config_camera_off_gpios_fluid(void)
1636{
1637 regulator_disable(reg_flash_5V);
1638 regulator_put(reg_flash_5V);
1639
1640 gpio_direction_output(GPIO_LED_FLASH_EN, 0);
1641 gpio_free(GPIO_LED_FLASH_EN);
1642
1643 config_gpio_table(MSM_CAM_OFF);
1644
1645 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 0);
1646 gpio_free(GPIO_EXT_CAMIF_PWR_EN);
1647}
1648static int config_camera_on_gpios(void)
1649{
1650 int rc = 0;
1651
1652 if (machine_is_msm8x60_fluid())
1653 return config_camera_on_gpios_fluid();
1654
1655 rc = config_gpio_table(MSM_CAM_ON);
1656 if (rc < 0) {
1657 printk(KERN_ERR "%s: CAMSENSOR gpio table request"
1658 "failed\n", __func__);
1659 return rc;
1660 }
1661
Jilai Wang971f97f2011-07-13 14:25:25 -04001662 if (!machine_is_msm8x60_dragon()) {
1663 rc = gpio_request(GPIO_EXT_CAMIF_PWR_EN, "CAM_EN");
1664 if (rc < 0) {
1665 config_gpio_table(MSM_CAM_OFF);
1666 pr_err("%s: CAMSENSOR gpio %d request"
1667 "failed\n", __func__, GPIO_EXT_CAMIF_PWR_EN);
1668 return rc;
1669 }
1670 gpio_direction_output(GPIO_EXT_CAMIF_PWR_EN, 0);
1671 msleep(20);
1672 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001673 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001674
1675#ifdef CONFIG_MSM_CAMERA_FLASH
1676#ifdef CONFIG_IMX074
1677 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa())
1678 strobe_flash_xenon.flash_charge = FUSION_VFE_CAMIF_TIMER1_GPIO;
1679#endif
1680#endif
1681 return rc;
1682}
1683
1684static void config_camera_off_gpios(void)
1685{
1686 if (machine_is_msm8x60_fluid())
1687 return config_camera_off_gpios_fluid();
1688
1689
1690 config_gpio_table(MSM_CAM_OFF);
1691
Jilai Wang971f97f2011-07-13 14:25:25 -04001692 if (!machine_is_msm8x60_dragon()) {
1693 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 0);
1694 gpio_free(GPIO_EXT_CAMIF_PWR_EN);
1695 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001696}
1697
1698#ifdef CONFIG_QS_S5K4E1
1699
1700#define QS_CAM_HC37_CAM_PD PM8058_GPIO_PM_TO_SYS(26)
1701
1702static int config_camera_on_gpios_qs_cam_fluid(void)
1703{
1704 int rc = 0;
1705
1706 /* request QS_CAM_HC37_CAM_PD as an output to HC37 ASIC pin CAM_PD */
1707 rc = gpio_request(QS_CAM_HC37_CAM_PD, "QS_CAM_HC37_CAM_PD");
1708 if (rc < 0) {
1709 printk(KERN_ERR "%s: QS_CAM_HC37_CAM_PD gpio %d request"
1710 " failed\n", __func__, QS_CAM_HC37_CAM_PD);
1711 return rc;
1712 }
1713 gpio_direction_output(QS_CAM_HC37_CAM_PD, 0);
1714 msleep(20);
1715 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 1);
1716 msleep(20);
1717
1718 /*
1719 * Set GPIO_AUX_CAM_2P7_EN to 1 on North Expander IO2
1720 * to enable 2.7V power to Camera
1721 */
1722 rc = gpio_request(GPIO_AUX_CAM_2P7_EN, "CAM_2P7_EN");
1723 if (rc < 0) {
1724 printk(KERN_ERR "%s: CAMSENSOR gpio %d request"
1725 " failed\n", __func__, GPIO_AUX_CAM_2P7_EN);
1726 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 0);
1727 gpio_free(QS_CAM_HC37_CAM_PD);
1728 return rc;
1729 }
1730 gpio_direction_output(GPIO_AUX_CAM_2P7_EN, 0);
1731 msleep(20);
1732 gpio_set_value_cansleep(GPIO_AUX_CAM_2P7_EN, 1);
1733 msleep(20);
1734
1735 rc = config_camera_on_gpios_fluid();
1736 if (rc < 0) {
1737 printk(KERN_ERR "%s: config_camera_on_gpios_fluid"
1738 " failed\n", __func__);
1739 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 0);
1740 gpio_free(QS_CAM_HC37_CAM_PD);
1741 gpio_set_value_cansleep(GPIO_AUX_CAM_2P7_EN, 0);
1742 gpio_free(GPIO_AUX_CAM_2P7_EN);
1743 return rc;
1744 }
1745 return rc;
1746}
1747
1748static void config_camera_off_gpios_qs_cam_fluid(void)
1749{
1750 /*
1751 * Set GPIO_AUX_CAM_2P7_EN to 0 on North Expander IO2
1752 * to disable 2.7V power to Camera
1753 */
1754 gpio_set_value_cansleep(GPIO_AUX_CAM_2P7_EN, 0);
1755 gpio_free(GPIO_AUX_CAM_2P7_EN);
1756
1757 /* set QS_CAM_HC37_CAM_PD to 0 to power off HC37 ASIC*/
1758 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 0);
1759 gpio_free(QS_CAM_HC37_CAM_PD);
1760
1761 config_camera_off_gpios_fluid();
1762 return;
1763}
1764
1765static int config_camera_on_gpios_qs_cam(void)
1766{
1767 int rc = 0;
1768
1769 if (machine_is_msm8x60_fluid())
1770 return config_camera_on_gpios_qs_cam_fluid();
1771
1772 rc = config_camera_on_gpios();
1773 return rc;
1774}
1775
1776static void config_camera_off_gpios_qs_cam(void)
1777{
1778 if (machine_is_msm8x60_fluid())
1779 return config_camera_off_gpios_qs_cam_fluid();
1780
1781 config_camera_off_gpios();
1782 return;
1783}
1784#endif
1785
1786static int config_camera_on_gpios_web_cam(void)
1787{
1788 int rc = 0;
1789 rc = config_gpio_table(MSM_CAM_ON);
1790 if (rc < 0) {
1791 printk(KERN_ERR "%s: CAMSENSOR gpio table request"
1792 "failed\n", __func__);
1793 return rc;
1794 }
1795
Jilai Wang53d27a82011-07-13 14:32:58 -04001796 if (!(machine_is_msm8x60_fluid() || machine_is_msm8x60_dragon())) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001797 rc = gpio_request(GPIO_WEB_CAMIF_STANDBY, "CAM_EN");
1798 if (rc < 0) {
1799 config_gpio_table(MSM_CAM_OFF);
1800 pr_err(KERN_ERR "%s: CAMSENSOR gpio %d request"
1801 "failed\n", __func__, GPIO_WEB_CAMIF_STANDBY);
1802 return rc;
1803 }
1804 gpio_direction_output(GPIO_WEB_CAMIF_STANDBY, 0);
1805 }
1806 return rc;
1807}
1808
1809static void config_camera_off_gpios_web_cam(void)
1810{
1811 config_gpio_table(MSM_CAM_OFF);
Jilai Wang53d27a82011-07-13 14:32:58 -04001812 if (!(machine_is_msm8x60_fluid() || machine_is_msm8x60_dragon())) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001813 gpio_set_value_cansleep(GPIO_WEB_CAMIF_STANDBY, 1);
1814 gpio_free(GPIO_WEB_CAMIF_STANDBY);
1815 }
1816 return;
1817}
1818
1819#ifdef CONFIG_MSM_BUS_SCALING
1820static struct msm_bus_vectors cam_init_vectors[] = {
1821 {
1822 .src = MSM_BUS_MASTER_VFE,
1823 .dst = MSM_BUS_SLAVE_SMI,
1824 .ab = 0,
1825 .ib = 0,
1826 },
1827 {
1828 .src = MSM_BUS_MASTER_VFE,
1829 .dst = MSM_BUS_SLAVE_EBI_CH0,
1830 .ab = 0,
1831 .ib = 0,
1832 },
1833 {
1834 .src = MSM_BUS_MASTER_VPE,
1835 .dst = MSM_BUS_SLAVE_SMI,
1836 .ab = 0,
1837 .ib = 0,
1838 },
1839 {
1840 .src = MSM_BUS_MASTER_VPE,
1841 .dst = MSM_BUS_SLAVE_EBI_CH0,
1842 .ab = 0,
1843 .ib = 0,
1844 },
1845 {
1846 .src = MSM_BUS_MASTER_JPEG_ENC,
1847 .dst = MSM_BUS_SLAVE_SMI,
1848 .ab = 0,
1849 .ib = 0,
1850 },
1851 {
1852 .src = MSM_BUS_MASTER_JPEG_ENC,
1853 .dst = MSM_BUS_SLAVE_EBI_CH0,
1854 .ab = 0,
1855 .ib = 0,
1856 },
1857};
1858
1859static struct msm_bus_vectors cam_preview_vectors[] = {
1860 {
1861 .src = MSM_BUS_MASTER_VFE,
1862 .dst = MSM_BUS_SLAVE_SMI,
1863 .ab = 0,
1864 .ib = 0,
1865 },
1866 {
1867 .src = MSM_BUS_MASTER_VFE,
1868 .dst = MSM_BUS_SLAVE_EBI_CH0,
1869 .ab = 283115520,
1870 .ib = 452984832,
1871 },
1872 {
1873 .src = MSM_BUS_MASTER_VPE,
1874 .dst = MSM_BUS_SLAVE_SMI,
1875 .ab = 0,
1876 .ib = 0,
1877 },
1878 {
1879 .src = MSM_BUS_MASTER_VPE,
1880 .dst = MSM_BUS_SLAVE_EBI_CH0,
1881 .ab = 0,
1882 .ib = 0,
1883 },
1884 {
1885 .src = MSM_BUS_MASTER_JPEG_ENC,
1886 .dst = MSM_BUS_SLAVE_SMI,
1887 .ab = 0,
1888 .ib = 0,
1889 },
1890 {
1891 .src = MSM_BUS_MASTER_JPEG_ENC,
1892 .dst = MSM_BUS_SLAVE_EBI_CH0,
1893 .ab = 0,
1894 .ib = 0,
1895 },
1896};
1897
1898static struct msm_bus_vectors cam_video_vectors[] = {
1899 {
1900 .src = MSM_BUS_MASTER_VFE,
1901 .dst = MSM_BUS_SLAVE_SMI,
1902 .ab = 283115520,
1903 .ib = 452984832,
1904 },
1905 {
1906 .src = MSM_BUS_MASTER_VFE,
1907 .dst = MSM_BUS_SLAVE_EBI_CH0,
1908 .ab = 283115520,
1909 .ib = 452984832,
1910 },
1911 {
1912 .src = MSM_BUS_MASTER_VPE,
1913 .dst = MSM_BUS_SLAVE_SMI,
1914 .ab = 319610880,
1915 .ib = 511377408,
1916 },
1917 {
1918 .src = MSM_BUS_MASTER_VPE,
1919 .dst = MSM_BUS_SLAVE_EBI_CH0,
1920 .ab = 0,
1921 .ib = 0,
1922 },
1923 {
1924 .src = MSM_BUS_MASTER_JPEG_ENC,
1925 .dst = MSM_BUS_SLAVE_SMI,
1926 .ab = 0,
1927 .ib = 0,
1928 },
1929 {
1930 .src = MSM_BUS_MASTER_JPEG_ENC,
1931 .dst = MSM_BUS_SLAVE_EBI_CH0,
1932 .ab = 0,
1933 .ib = 0,
1934 },
1935};
1936
1937static struct msm_bus_vectors cam_snapshot_vectors[] = {
1938 {
1939 .src = MSM_BUS_MASTER_VFE,
1940 .dst = MSM_BUS_SLAVE_SMI,
1941 .ab = 566231040,
1942 .ib = 905969664,
1943 },
1944 {
1945 .src = MSM_BUS_MASTER_VFE,
1946 .dst = MSM_BUS_SLAVE_EBI_CH0,
1947 .ab = 69984000,
1948 .ib = 111974400,
1949 },
1950 {
1951 .src = MSM_BUS_MASTER_VPE,
1952 .dst = MSM_BUS_SLAVE_SMI,
1953 .ab = 0,
1954 .ib = 0,
1955 },
1956 {
1957 .src = MSM_BUS_MASTER_VPE,
1958 .dst = MSM_BUS_SLAVE_EBI_CH0,
1959 .ab = 0,
1960 .ib = 0,
1961 },
1962 {
1963 .src = MSM_BUS_MASTER_JPEG_ENC,
1964 .dst = MSM_BUS_SLAVE_SMI,
1965 .ab = 320864256,
1966 .ib = 513382810,
1967 },
1968 {
1969 .src = MSM_BUS_MASTER_JPEG_ENC,
1970 .dst = MSM_BUS_SLAVE_EBI_CH0,
1971 .ab = 320864256,
1972 .ib = 513382810,
1973 },
1974};
1975
1976static struct msm_bus_vectors cam_zsl_vectors[] = {
1977 {
1978 .src = MSM_BUS_MASTER_VFE,
1979 .dst = MSM_BUS_SLAVE_SMI,
1980 .ab = 566231040,
1981 .ib = 905969664,
1982 },
1983 {
1984 .src = MSM_BUS_MASTER_VFE,
1985 .dst = MSM_BUS_SLAVE_EBI_CH0,
1986 .ab = 706199040,
1987 .ib = 1129918464,
1988 },
1989 {
1990 .src = MSM_BUS_MASTER_VPE,
1991 .dst = MSM_BUS_SLAVE_SMI,
1992 .ab = 0,
1993 .ib = 0,
1994 },
1995 {
1996 .src = MSM_BUS_MASTER_VPE,
1997 .dst = MSM_BUS_SLAVE_EBI_CH0,
1998 .ab = 0,
1999 .ib = 0,
2000 },
2001 {
2002 .src = MSM_BUS_MASTER_JPEG_ENC,
2003 .dst = MSM_BUS_SLAVE_SMI,
2004 .ab = 320864256,
2005 .ib = 513382810,
2006 },
2007 {
2008 .src = MSM_BUS_MASTER_JPEG_ENC,
2009 .dst = MSM_BUS_SLAVE_EBI_CH0,
2010 .ab = 320864256,
2011 .ib = 513382810,
2012 },
2013};
2014
2015static struct msm_bus_vectors cam_stereo_video_vectors[] = {
2016 {
2017 .src = MSM_BUS_MASTER_VFE,
2018 .dst = MSM_BUS_SLAVE_SMI,
2019 .ab = 212336640,
2020 .ib = 339738624,
2021 },
2022 {
2023 .src = MSM_BUS_MASTER_VFE,
2024 .dst = MSM_BUS_SLAVE_EBI_CH0,
2025 .ab = 25090560,
2026 .ib = 40144896,
2027 },
2028 {
2029 .src = MSM_BUS_MASTER_VPE,
2030 .dst = MSM_BUS_SLAVE_SMI,
2031 .ab = 239708160,
2032 .ib = 383533056,
2033 },
2034 {
2035 .src = MSM_BUS_MASTER_VPE,
2036 .dst = MSM_BUS_SLAVE_EBI_CH0,
2037 .ab = 79902720,
2038 .ib = 127844352,
2039 },
2040 {
2041 .src = MSM_BUS_MASTER_JPEG_ENC,
2042 .dst = MSM_BUS_SLAVE_SMI,
2043 .ab = 0,
2044 .ib = 0,
2045 },
2046 {
2047 .src = MSM_BUS_MASTER_JPEG_ENC,
2048 .dst = MSM_BUS_SLAVE_EBI_CH0,
2049 .ab = 0,
2050 .ib = 0,
2051 },
2052};
2053
2054static struct msm_bus_vectors cam_stereo_snapshot_vectors[] = {
2055 {
2056 .src = MSM_BUS_MASTER_VFE,
2057 .dst = MSM_BUS_SLAVE_SMI,
2058 .ab = 0,
2059 .ib = 0,
2060 },
2061 {
2062 .src = MSM_BUS_MASTER_VFE,
2063 .dst = MSM_BUS_SLAVE_EBI_CH0,
2064 .ab = 300902400,
2065 .ib = 481443840,
2066 },
2067 {
2068 .src = MSM_BUS_MASTER_VPE,
2069 .dst = MSM_BUS_SLAVE_SMI,
2070 .ab = 230307840,
2071 .ib = 368492544,
2072 },
2073 {
2074 .src = MSM_BUS_MASTER_VPE,
2075 .dst = MSM_BUS_SLAVE_EBI_CH0,
2076 .ab = 245113344,
2077 .ib = 392181351,
2078 },
2079 {
2080 .src = MSM_BUS_MASTER_JPEG_ENC,
2081 .dst = MSM_BUS_SLAVE_SMI,
2082 .ab = 106536960,
2083 .ib = 170459136,
2084 },
2085 {
2086 .src = MSM_BUS_MASTER_JPEG_ENC,
2087 .dst = MSM_BUS_SLAVE_EBI_CH0,
2088 .ab = 106536960,
2089 .ib = 170459136,
2090 },
2091};
2092
2093static struct msm_bus_paths cam_bus_client_config[] = {
2094 {
2095 ARRAY_SIZE(cam_init_vectors),
2096 cam_init_vectors,
2097 },
2098 {
2099 ARRAY_SIZE(cam_preview_vectors),
2100 cam_preview_vectors,
2101 },
2102 {
2103 ARRAY_SIZE(cam_video_vectors),
2104 cam_video_vectors,
2105 },
2106 {
2107 ARRAY_SIZE(cam_snapshot_vectors),
2108 cam_snapshot_vectors,
2109 },
2110 {
2111 ARRAY_SIZE(cam_zsl_vectors),
2112 cam_zsl_vectors,
2113 },
2114 {
2115 ARRAY_SIZE(cam_stereo_video_vectors),
2116 cam_stereo_video_vectors,
2117 },
2118 {
2119 ARRAY_SIZE(cam_stereo_snapshot_vectors),
2120 cam_stereo_snapshot_vectors,
2121 },
2122};
2123
2124static struct msm_bus_scale_pdata cam_bus_client_pdata = {
2125 cam_bus_client_config,
2126 ARRAY_SIZE(cam_bus_client_config),
2127 .name = "msm_camera",
2128};
2129#endif
2130
2131struct msm_camera_device_platform_data msm_camera_device_data = {
2132 .camera_gpio_on = config_camera_on_gpios,
2133 .camera_gpio_off = config_camera_off_gpios,
2134 .ioext.csiphy = 0x04800000,
2135 .ioext.csisz = 0x00000400,
2136 .ioext.csiirq = CSI_0_IRQ,
2137 .ioclk.mclk_clk_rate = 24000000,
2138 .ioclk.vfe_clk_rate = 228570000,
2139#ifdef CONFIG_MSM_BUS_SCALING
2140 .cam_bus_scale_table = &cam_bus_client_pdata,
2141#endif
2142};
2143
2144#ifdef CONFIG_QS_S5K4E1
2145struct msm_camera_device_platform_data msm_camera_device_data_qs_cam = {
2146 .camera_gpio_on = config_camera_on_gpios_qs_cam,
2147 .camera_gpio_off = config_camera_off_gpios_qs_cam,
2148 .ioext.csiphy = 0x04800000,
2149 .ioext.csisz = 0x00000400,
2150 .ioext.csiirq = CSI_0_IRQ,
2151 .ioclk.mclk_clk_rate = 24000000,
2152 .ioclk.vfe_clk_rate = 228570000,
2153#ifdef CONFIG_MSM_BUS_SCALING
2154 .cam_bus_scale_table = &cam_bus_client_pdata,
2155#endif
2156};
2157#endif
2158
2159struct msm_camera_device_platform_data msm_camera_device_data_web_cam = {
2160 .camera_gpio_on = config_camera_on_gpios_web_cam,
2161 .camera_gpio_off = config_camera_off_gpios_web_cam,
2162 .ioext.csiphy = 0x04900000,
2163 .ioext.csisz = 0x00000400,
2164 .ioext.csiirq = CSI_1_IRQ,
2165 .ioclk.mclk_clk_rate = 24000000,
2166 .ioclk.vfe_clk_rate = 228570000,
2167#ifdef CONFIG_MSM_BUS_SCALING
2168 .cam_bus_scale_table = &cam_bus_client_pdata,
2169#endif
2170};
2171
2172struct resource msm_camera_resources[] = {
2173 {
2174 .start = 0x04500000,
2175 .end = 0x04500000 + SZ_1M - 1,
2176 .flags = IORESOURCE_MEM,
2177 },
2178 {
2179 .start = VFE_IRQ,
2180 .end = VFE_IRQ,
2181 .flags = IORESOURCE_IRQ,
2182 },
2183};
2184#ifdef CONFIG_MT9E013
2185static struct msm_camera_sensor_platform_info mt9e013_sensor_8660_info = {
2186 .mount_angle = 0
2187};
2188
2189static struct msm_camera_sensor_flash_data flash_mt9e013 = {
2190 .flash_type = MSM_CAMERA_FLASH_LED,
2191 .flash_src = &msm_flash_src
2192};
2193
2194static struct msm_camera_sensor_info msm_camera_sensor_mt9e013_data = {
2195 .sensor_name = "mt9e013",
2196 .sensor_reset = 106,
2197 .sensor_pwd = 85,
2198 .vcm_pwd = 1,
2199 .vcm_enable = 0,
2200 .pdata = &msm_camera_device_data,
2201 .resource = msm_camera_resources,
2202 .num_resources = ARRAY_SIZE(msm_camera_resources),
2203 .flash_data = &flash_mt9e013,
2204 .strobe_flash_data = &strobe_flash_xenon,
2205 .sensor_platform_info = &mt9e013_sensor_8660_info,
2206 .csi_if = 1
2207};
2208struct platform_device msm_camera_sensor_mt9e013 = {
2209 .name = "msm_camera_mt9e013",
2210 .dev = {
2211 .platform_data = &msm_camera_sensor_mt9e013_data,
2212 },
2213};
2214#endif
2215
2216#ifdef CONFIG_IMX074
Roja Rani Yarubandi68ebb4d2011-10-20 10:33:16 +05302217static struct msm_camera_sensor_platform_info imx074_sensor_board_info = {
2218 .mount_angle = 180
2219};
2220
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002221static struct msm_camera_sensor_flash_data flash_imx074 = {
2222 .flash_type = MSM_CAMERA_FLASH_LED,
2223 .flash_src = &msm_flash_src
2224};
2225
2226static struct msm_camera_sensor_info msm_camera_sensor_imx074_data = {
2227 .sensor_name = "imx074",
2228 .sensor_reset = 106,
2229 .sensor_pwd = 85,
2230 .vcm_pwd = GPIO_AUX_CAM_2P7_EN,
2231 .vcm_enable = 1,
2232 .pdata = &msm_camera_device_data,
2233 .resource = msm_camera_resources,
2234 .num_resources = ARRAY_SIZE(msm_camera_resources),
2235 .flash_data = &flash_imx074,
2236 .strobe_flash_data = &strobe_flash_xenon,
Roja Rani Yarubandi68ebb4d2011-10-20 10:33:16 +05302237 .sensor_platform_info = &imx074_sensor_board_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002238 .csi_if = 1
2239};
2240struct platform_device msm_camera_sensor_imx074 = {
2241 .name = "msm_camera_imx074",
2242 .dev = {
2243 .platform_data = &msm_camera_sensor_imx074_data,
2244 },
2245};
2246#endif
2247#ifdef CONFIG_WEBCAM_OV9726
2248
2249static struct msm_camera_sensor_platform_info ov9726_sensor_8660_info = {
2250 .mount_angle = 0
2251};
2252
2253static struct msm_camera_sensor_flash_data flash_ov9726 = {
2254 .flash_type = MSM_CAMERA_FLASH_LED,
2255 .flash_src = &msm_flash_src
2256};
2257static struct msm_camera_sensor_info msm_camera_sensor_ov9726_data = {
2258 .sensor_name = "ov9726",
Kevin Chan3382c512011-07-19 21:00:45 -07002259 .sensor_reset_enable = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002260 .sensor_reset = GPIO_FRONT_CAM_RESET_N,
2261 .sensor_pwd = 85,
2262 .vcm_pwd = 1,
2263 .vcm_enable = 0,
2264 .pdata = &msm_camera_device_data_web_cam,
2265 .resource = msm_camera_resources,
2266 .num_resources = ARRAY_SIZE(msm_camera_resources),
2267 .flash_data = &flash_ov9726,
2268 .sensor_platform_info = &ov9726_sensor_8660_info,
2269 .csi_if = 1
2270};
2271struct platform_device msm_camera_sensor_webcam_ov9726 = {
2272 .name = "msm_camera_ov9726",
2273 .dev = {
2274 .platform_data = &msm_camera_sensor_ov9726_data,
2275 },
2276};
2277#endif
2278#ifdef CONFIG_WEBCAM_OV7692
2279static struct msm_camera_sensor_flash_data flash_ov7692 = {
2280 .flash_type = MSM_CAMERA_FLASH_LED,
2281 .flash_src = &msm_flash_src
2282};
2283static struct msm_camera_sensor_info msm_camera_sensor_ov7692_data = {
2284 .sensor_name = "ov7692",
2285 .sensor_reset = GPIO_WEB_CAMIF_RESET_N,
2286 .sensor_pwd = 85,
2287 .vcm_pwd = 1,
2288 .vcm_enable = 0,
2289 .pdata = &msm_camera_device_data_web_cam,
2290 .resource = msm_camera_resources,
2291 .num_resources = ARRAY_SIZE(msm_camera_resources),
2292 .flash_data = &flash_ov7692,
2293 .csi_if = 1
2294};
2295
2296static struct platform_device msm_camera_sensor_webcam_ov7692 = {
2297 .name = "msm_camera_ov7692",
2298 .dev = {
2299 .platform_data = &msm_camera_sensor_ov7692_data,
2300 },
2301};
2302#endif
Jilai Wang971f97f2011-07-13 14:25:25 -04002303#ifdef CONFIG_VX6953
2304static struct msm_camera_sensor_platform_info vx6953_sensor_8660_info = {
2305 .mount_angle = 270
2306};
2307
2308static struct msm_camera_sensor_flash_data flash_vx6953 = {
2309 .flash_type = MSM_CAMERA_FLASH_NONE,
2310 .flash_src = &msm_flash_src
2311};
2312
2313static struct msm_camera_sensor_info msm_camera_sensor_vx6953_data = {
2314 .sensor_name = "vx6953",
2315 .sensor_reset = 63,
2316 .sensor_pwd = 63,
2317 .vcm_pwd = GPIO_AUX_CAM_2P7_EN,
2318 .vcm_enable = 1,
2319 .pdata = &msm_camera_device_data,
2320 .resource = msm_camera_resources,
2321 .num_resources = ARRAY_SIZE(msm_camera_resources),
2322 .flash_data = &flash_vx6953,
2323 .sensor_platform_info = &vx6953_sensor_8660_info,
2324 .csi_if = 1
2325};
2326struct platform_device msm_camera_sensor_vx6953 = {
2327 .name = "msm_camera_vx6953",
2328 .dev = {
2329 .platform_data = &msm_camera_sensor_vx6953_data,
2330 },
2331};
2332#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002333#ifdef CONFIG_QS_S5K4E1
2334
Nishant Pandit613ab7a2011-09-02 03:36:01 +05302335static struct msm_camera_sensor_platform_info qs_s5k4e1_sensor_8660_info = {
2336#ifdef CONFIG_FB_MSM_MIPI_NOVATEK_CMD_QHD_PT
2337 .mount_angle = 90
2338#else
2339 .mount_angle = 0
2340#endif
2341};
2342
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002343static char eeprom_data[864];
2344static struct msm_camera_sensor_flash_data flash_qs_s5k4e1 = {
2345 .flash_type = MSM_CAMERA_FLASH_LED,
2346 .flash_src = &msm_flash_src
2347};
2348
2349static struct msm_camera_sensor_info msm_camera_sensor_qs_s5k4e1_data = {
2350 .sensor_name = "qs_s5k4e1",
2351 .sensor_reset = 106,
2352 .sensor_pwd = 85,
2353 .vcm_pwd = 1,
2354 .vcm_enable = 0,
2355 .pdata = &msm_camera_device_data_qs_cam,
2356 .resource = msm_camera_resources,
2357 .num_resources = ARRAY_SIZE(msm_camera_resources),
2358 .flash_data = &flash_qs_s5k4e1,
2359 .strobe_flash_data = &strobe_flash_xenon,
Nishant Pandit613ab7a2011-09-02 03:36:01 +05302360 .sensor_platform_info = &qs_s5k4e1_sensor_8660_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002361 .csi_if = 1,
2362 .eeprom_data = eeprom_data,
2363};
2364struct platform_device msm_camera_sensor_qs_s5k4e1 = {
2365 .name = "msm_camera_qs_s5k4e1",
2366 .dev = {
2367 .platform_data = &msm_camera_sensor_qs_s5k4e1_data,
2368 },
2369};
2370#endif
2371static struct i2c_board_info msm_camera_boardinfo[] __initdata = {
2372 #ifdef CONFIG_MT9E013
2373 {
2374 I2C_BOARD_INFO("mt9e013", 0x6C >> 2),
2375 },
2376 #endif
2377 #ifdef CONFIG_IMX074
2378 {
2379 I2C_BOARD_INFO("imx074", 0x1A),
2380 },
2381 #endif
2382 #ifdef CONFIG_WEBCAM_OV7692
2383 {
2384 I2C_BOARD_INFO("ov7692", 0x78),
2385 },
2386 #endif
2387 #ifdef CONFIG_WEBCAM_OV9726
2388 {
2389 I2C_BOARD_INFO("ov9726", 0x10),
2390 },
2391 #endif
2392 #ifdef CONFIG_QS_S5K4E1
2393 {
2394 I2C_BOARD_INFO("qs_s5k4e1", 0x20),
2395 },
2396 #endif
2397};
Jilai Wang971f97f2011-07-13 14:25:25 -04002398
2399static struct i2c_board_info msm_camera_dragon_boardinfo[] __initdata = {
Jilai Wang53d27a82011-07-13 14:32:58 -04002400 #ifdef CONFIG_WEBCAM_OV9726
2401 {
2402 I2C_BOARD_INFO("ov9726", 0x10),
2403 },
2404 #endif
Jilai Wang971f97f2011-07-13 14:25:25 -04002405 #ifdef CONFIG_VX6953
2406 {
2407 I2C_BOARD_INFO("vx6953", 0x20),
2408 },
2409 #endif
2410};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002411#endif
2412
2413#ifdef CONFIG_MSM_GEMINI
2414static struct resource msm_gemini_resources[] = {
2415 {
2416 .start = 0x04600000,
2417 .end = 0x04600000 + SZ_1M - 1,
2418 .flags = IORESOURCE_MEM,
2419 },
2420 {
2421 .start = INT_JPEG,
2422 .end = INT_JPEG,
2423 .flags = IORESOURCE_IRQ,
2424 },
2425};
2426
2427static struct platform_device msm_gemini_device = {
2428 .name = "msm_gemini",
2429 .resource = msm_gemini_resources,
2430 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2431};
2432#endif
2433
2434#ifdef CONFIG_I2C_QUP
2435static void gsbi_qup_i2c_gpio_config(int adap_id, int config_type)
2436{
2437}
2438
2439static struct msm_i2c_platform_data msm_gsbi3_qup_i2c_pdata = {
2440 .clk_freq = 384000,
2441 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002442 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2443};
2444
2445static struct msm_i2c_platform_data msm_gsbi4_qup_i2c_pdata = {
2446 .clk_freq = 100000,
2447 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002448 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2449};
2450
2451static struct msm_i2c_platform_data msm_gsbi7_qup_i2c_pdata = {
2452 .clk_freq = 100000,
2453 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002454 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2455};
2456
2457static struct msm_i2c_platform_data msm_gsbi8_qup_i2c_pdata = {
2458 .clk_freq = 100000,
2459 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002460 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2461};
2462
2463static struct msm_i2c_platform_data msm_gsbi9_qup_i2c_pdata = {
2464 .clk_freq = 100000,
2465 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002466 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2467};
2468
2469static struct msm_i2c_platform_data msm_gsbi12_qup_i2c_pdata = {
2470 .clk_freq = 100000,
2471 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002472 .use_gsbi_shared_mode = 1,
2473 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2474};
2475#endif
2476
2477#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
2478static struct msm_spi_platform_data msm_gsbi1_qup_spi_pdata = {
2479 .max_clock_speed = 24000000,
2480};
2481
2482static struct msm_spi_platform_data msm_gsbi10_qup_spi_pdata = {
2483 .max_clock_speed = 24000000,
2484};
2485#endif
2486
2487#ifdef CONFIG_I2C_SSBI
2488/* PMIC SSBI */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002489static struct msm_i2c_ssbi_platform_data msm_ssbi2_pdata = {
2490 .controller_type = MSM_SBI_CTRL_PMIC_ARBITER,
2491};
2492
2493/* CODEC/TSSC SSBI */
2494static struct msm_i2c_ssbi_platform_data msm_ssbi3_pdata = {
2495 .controller_type = MSM_SBI_CTRL_SSBI,
2496};
2497#endif
2498
2499#ifdef CONFIG_BATTERY_MSM
2500/* Use basic value for fake MSM battery */
2501static struct msm_psy_batt_pdata msm_psy_batt_data = {
2502 .avail_chg_sources = AC_CHG,
2503};
2504
2505static struct platform_device msm_batt_device = {
2506 .name = "msm-battery",
2507 .id = -1,
2508 .dev.platform_data = &msm_psy_batt_data,
2509};
2510#endif
2511
2512#ifdef CONFIG_FB_MSM_LCDC_DSUB
2513/* VGA = 1440 x 900 x 4(bpp) x 2(pages)
2514 prim = 1024 x 600 x 4(bpp) x 2(pages)
2515 This is the difference. */
2516#define MSM_FB_DSUB_PMEM_ADDER (0xA32000-0x4B0000)
2517#else
2518#define MSM_FB_DSUB_PMEM_ADDER (0)
2519#endif
2520
2521/* Sensors DSPS platform data */
2522#ifdef CONFIG_MSM_DSPS
2523
2524static struct dsps_gpio_info dsps_surf_gpios[] = {
2525 {
2526 .name = "compass_rst_n",
2527 .num = GPIO_COMPASS_RST_N,
2528 .on_val = 1, /* device not in reset */
2529 .off_val = 0, /* device in reset */
2530 },
2531 {
2532 .name = "gpio_r_altimeter_reset_n",
2533 .num = GPIO_R_ALTIMETER_RESET_N,
2534 .on_val = 1, /* device not in reset */
2535 .off_val = 0, /* device in reset */
2536 }
2537};
2538
2539static struct dsps_gpio_info dsps_fluid_gpios[] = {
2540 {
2541 .name = "gpio_n_altimeter_reset_n",
2542 .num = GPIO_N_ALTIMETER_RESET_N,
2543 .on_val = 1, /* device not in reset */
2544 .off_val = 0, /* device in reset */
2545 }
2546};
2547
2548static void __init msm8x60_init_dsps(void)
2549{
2550 struct msm_dsps_platform_data *pdata =
2551 msm_dsps_device.dev.platform_data;
2552 /*
2553 * On Fluid the Compass sensor Chip-Select (CS) is directly connected
2554 * to the power supply and not controled via GPIOs. Fluid uses a
2555 * different IO-Expender (north) than used on surf/ffa.
2556 */
2557 if (machine_is_msm8x60_fluid()) {
2558 /* fluid has different firmware, gpios */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002559 pdata->pil_name = DSPS_PIL_FLUID_NAME;
2560 pdata->gpios = dsps_fluid_gpios;
2561 pdata->gpios_num = ARRAY_SIZE(dsps_fluid_gpios);
2562 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002563 pdata->pil_name = DSPS_PIL_GENERIC_NAME;
2564 pdata->gpios = dsps_surf_gpios;
2565 pdata->gpios_num = ARRAY_SIZE(dsps_surf_gpios);
2566 }
2567
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002568 platform_device_register(&msm_dsps_device);
2569}
2570#endif /* CONFIG_MSM_DSPS */
2571
2572#ifdef CONFIG_FB_MSM_TRIPLE_BUFFER
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002573#define MSM_FB_PRIM_BUF_SIZE (1024 * 600 * 4 * 3) /* 4 bpp x 3 pages */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002574#else
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002575#define MSM_FB_PRIM_BUF_SIZE (1024 * 600 * 4 * 2) /* 4 bpp x 2 pages */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002576#endif
2577
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002578#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
2579#define MSM_FB_EXT_BUF_SIZE (1920 * 1080 * 2 * 1) /* 2 bpp x 1 page */
2580#elif defined(CONFIG_FB_MSM_TVOUT)
2581#define MSM_FB_EXT_BUF_SIZE (720 * 576 * 2 * 2) /* 2 bpp x 2 pages */
2582#else
2583#define MSM_FB_EXT_BUFT_SIZE 0
2584#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002585
2586#ifdef CONFIG_FB_MSM_OVERLAY_WRITEBACK
kuogee hsieha39040b2011-08-11 15:40:45 -07002587/* width x height x 3 bpp x 2 frame buffer */
2588#define MSM_FB_WRITEBACK_SIZE (1024 * 600 * 3 * 2)
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002589#define MSM_FB_WRITEBACK_OFFSET \
2590 (MSM_FB_PRIM_BUF_SIZE + MSM_FB_EXT_BUF_SIZE)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002591#else
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002592#define MSM_FB_WRITEBACK_SIZE 0
2593#define MSM_FB_WRITEBACK_OFFSET 0
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002594#endif
2595
Ravishangar Kalyanam75f37322011-10-14 12:15:40 -07002596#ifdef CONFIG_FB_MSM_HDMI_AS_PRIMARY
2597/* 4 bpp x 2 page HDMI case */
2598#define MSM_FB_SIZE roundup((1920 * 1088 * 4 * 2), 4096)
2599#else
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002600/* Note: must be multiple of 4096 */
2601#define MSM_FB_SIZE roundup(MSM_FB_PRIM_BUF_SIZE + MSM_FB_EXT_BUF_SIZE + \
2602 MSM_FB_WRITEBACK_SIZE + \
2603 MSM_FB_DSUB_PMEM_ADDER, 4096)
Ravishangar Kalyanam75f37322011-10-14 12:15:40 -07002604#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002605
Ravishangar Kalyanam75f37322011-10-14 12:15:40 -07002606#ifdef CONFIG_FB_MSM_HDMI_AS_PRIMARY
2607#define MSM_PMEM_SF_SIZE 0x8000000 /* 128 Mbytes */
2608#else
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002609#define MSM_PMEM_SF_SIZE 0x4000000 /* 64 Mbytes */
Ravishangar Kalyanam75f37322011-10-14 12:15:40 -07002610#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002611
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07002612static int writeback_offset(void)
2613{
2614 return MSM_FB_WRITEBACK_OFFSET;
2615}
2616
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002617#define MSM_PMEM_KERNEL_EBI1_SIZE 0x600000
2618#define MSM_PMEM_ADSP_SIZE 0x2000000
Ben Romberger09e462d2011-08-09 15:24:37 -07002619#define MSM_PMEM_AUDIO_SIZE 0x28B000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002620
2621#define MSM_SMI_BASE 0x38000000
2622#define MSM_SMI_SIZE 0x4000000
2623
2624#define KERNEL_SMI_BASE (MSM_SMI_BASE)
2625#define KERNEL_SMI_SIZE 0x300000
2626
2627#define USER_SMI_BASE (KERNEL_SMI_BASE + KERNEL_SMI_SIZE)
2628#define USER_SMI_SIZE (MSM_SMI_SIZE - KERNEL_SMI_SIZE)
2629#define MSM_PMEM_SMIPOOL_SIZE USER_SMI_SIZE
2630
Laura Abbott63cfd7e2011-10-10 18:21:01 -07002631#define MSM_ION_EBI_SIZE MSM_PMEM_SF_SIZE
2632#define MSM_ION_ADSP_SIZE MSM_PMEM_ADSP_SIZE
Laura Abbottdf8b8a82011-11-02 23:13:45 -07002633#define MSM_ION_SMI_SIZE MSM_PMEM_SMIPOOL_SIZE
Laura Abbott63cfd7e2011-10-10 18:21:01 -07002634
2635#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
2636#define MSM_ION_HEAP_NUM 5
2637#else
2638#define MSM_ION_HEAP_NUM 2
2639#endif
2640
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002641static unsigned fb_size;
2642static int __init fb_size_setup(char *p)
2643{
2644 fb_size = memparse(p, NULL);
2645 return 0;
2646}
2647early_param("fb_size", fb_size_setup);
2648
2649static unsigned pmem_kernel_ebi1_size = MSM_PMEM_KERNEL_EBI1_SIZE;
2650static int __init pmem_kernel_ebi1_size_setup(char *p)
2651{
2652 pmem_kernel_ebi1_size = memparse(p, NULL);
2653 return 0;
2654}
2655early_param("pmem_kernel_ebi1_size", pmem_kernel_ebi1_size_setup);
2656
2657#ifdef CONFIG_ANDROID_PMEM
2658static unsigned pmem_sf_size = MSM_PMEM_SF_SIZE;
2659static int __init pmem_sf_size_setup(char *p)
2660{
2661 pmem_sf_size = memparse(p, NULL);
2662 return 0;
2663}
2664early_param("pmem_sf_size", pmem_sf_size_setup);
2665
2666static unsigned pmem_adsp_size = MSM_PMEM_ADSP_SIZE;
2667
2668static int __init pmem_adsp_size_setup(char *p)
2669{
2670 pmem_adsp_size = memparse(p, NULL);
2671 return 0;
2672}
2673early_param("pmem_adsp_size", pmem_adsp_size_setup);
2674
2675static unsigned pmem_audio_size = MSM_PMEM_AUDIO_SIZE;
2676
2677static int __init pmem_audio_size_setup(char *p)
2678{
2679 pmem_audio_size = memparse(p, NULL);
2680 return 0;
2681}
2682early_param("pmem_audio_size", pmem_audio_size_setup);
2683#endif
2684
2685static struct resource msm_fb_resources[] = {
2686 {
2687 .flags = IORESOURCE_DMA,
2688 }
2689};
2690
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002691static int msm_fb_detect_panel(const char *name)
2692{
2693 if (machine_is_msm8x60_fluid()) {
2694 uint32_t soc_platform_version = socinfo_get_platform_version();
2695 if (SOCINFO_VERSION_MAJOR(soc_platform_version) < 3) {
2696#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
2697 if (!strncmp(name, LCDC_SAMSUNG_OLED_PANEL_NAME,
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -07002698 strnlen(LCDC_SAMSUNG_OLED_PANEL_NAME,
2699 PANEL_NAME_MAX_LEN)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002700 return 0;
2701#endif
2702 } else { /*P3 and up use AUO panel */
2703#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
2704 if (!strncmp(name, LCDC_AUO_PANEL_NAME,
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -07002705 strnlen(LCDC_AUO_PANEL_NAME,
2706 PANEL_NAME_MAX_LEN)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002707 return 0;
2708#endif
2709 }
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04002710#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
2711 } else if machine_is_msm8x60_dragon() {
2712 if (!strncmp(name, LCDC_NT35582_PANEL_NAME,
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -07002713 strnlen(LCDC_NT35582_PANEL_NAME,
2714 PANEL_NAME_MAX_LEN)))
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04002715 return 0;
2716#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002717 } else {
2718 if (!strncmp(name, LCDC_SAMSUNG_WSVGA_PANEL_NAME,
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -07002719 strnlen(LCDC_SAMSUNG_WSVGA_PANEL_NAME,
2720 PANEL_NAME_MAX_LEN)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002721 return 0;
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -07002722
2723#if !defined(CONFIG_FB_MSM_LCDC_AUTO_DETECT) && \
2724 !defined(CONFIG_FB_MSM_MIPI_PANEL_AUTO_DETECT) && \
2725 !defined(CONFIG_FB_MSM_LCDC_MIPI_PANEL_AUTO_DETECT)
2726 if (!strncmp(name, MIPI_VIDEO_TOSHIBA_WVGA_PANEL_NAME,
2727 strnlen(MIPI_VIDEO_TOSHIBA_WVGA_PANEL_NAME,
2728 PANEL_NAME_MAX_LEN)))
2729 return 0;
2730
2731 if (!strncmp(name, MIPI_VIDEO_NOVATEK_QHD_PANEL_NAME,
2732 strnlen(MIPI_VIDEO_NOVATEK_QHD_PANEL_NAME,
2733 PANEL_NAME_MAX_LEN)))
2734 return 0;
2735
2736 if (!strncmp(name, MIPI_CMD_NOVATEK_QHD_PANEL_NAME,
2737 strnlen(MIPI_CMD_NOVATEK_QHD_PANEL_NAME,
2738 PANEL_NAME_MAX_LEN)))
2739 return 0;
2740#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002741 }
Ravishangar Kalyanam61a7bd12011-07-28 16:48:36 -07002742
2743 if (!strncmp(name, HDMI_PANEL_NAME,
2744 strnlen(HDMI_PANEL_NAME,
2745 PANEL_NAME_MAX_LEN)))
2746 return 0;
2747
2748 if (!strncmp(name, TVOUT_PANEL_NAME,
2749 strnlen(TVOUT_PANEL_NAME,
2750 PANEL_NAME_MAX_LEN)))
2751 return 0;
2752
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002753 pr_warning("%s: not supported '%s'", __func__, name);
2754 return -ENODEV;
2755}
2756
2757static struct msm_fb_platform_data msm_fb_pdata = {
2758 .detect_client = msm_fb_detect_panel,
2759};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002760
2761static struct platform_device msm_fb_device = {
2762 .name = "msm_fb",
2763 .id = 0,
2764 .num_resources = ARRAY_SIZE(msm_fb_resources),
2765 .resource = msm_fb_resources,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002766 .dev.platform_data = &msm_fb_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002767};
2768
2769#ifdef CONFIG_ANDROID_PMEM
Laura Abbott63cfd7e2011-10-10 18:21:01 -07002770#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002771static struct android_pmem_platform_data android_pmem_pdata = {
2772 .name = "pmem",
2773 .allocator_type = PMEM_ALLOCATORTYPE_ALLORNOTHING,
2774 .cached = 1,
2775 .memory_type = MEMTYPE_EBI1,
2776};
2777
2778static struct platform_device android_pmem_device = {
2779 .name = "android_pmem",
2780 .id = 0,
2781 .dev = {.platform_data = &android_pmem_pdata},
2782};
2783
2784static struct android_pmem_platform_data android_pmem_adsp_pdata = {
2785 .name = "pmem_adsp",
2786 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
2787 .cached = 0,
2788 .memory_type = MEMTYPE_EBI1,
2789};
2790
2791static struct platform_device android_pmem_adsp_device = {
2792 .name = "android_pmem",
2793 .id = 2,
2794 .dev = { .platform_data = &android_pmem_adsp_pdata },
2795};
Laura Abbott63cfd7e2011-10-10 18:21:01 -07002796#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002797static struct android_pmem_platform_data android_pmem_audio_pdata = {
2798 .name = "pmem_audio",
2799 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
2800 .cached = 0,
2801 .memory_type = MEMTYPE_EBI1,
2802};
2803
2804static struct platform_device android_pmem_audio_device = {
2805 .name = "android_pmem",
2806 .id = 4,
2807 .dev = { .platform_data = &android_pmem_audio_pdata },
2808};
2809
Laura Abbott1e36a022011-06-22 17:08:13 -07002810#define PMEM_BUS_WIDTH(_bw) \
2811 { \
2812 .vectors = &(struct msm_bus_vectors){ \
2813 .src = MSM_BUS_MASTER_AMPSS_M0, \
2814 .dst = MSM_BUS_SLAVE_SMI, \
2815 .ib = (_bw), \
2816 .ab = 0, \
2817 }, \
2818 .num_paths = 1, \
2819 }
Laura Abbott63cfd7e2011-10-10 18:21:01 -07002820#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Laura Abbott1e36a022011-06-22 17:08:13 -07002821static struct msm_bus_paths pmem_smi_table[] = {
2822 [0] = PMEM_BUS_WIDTH(0), /* Off */
2823 [1] = PMEM_BUS_WIDTH(1), /* On */
2824};
2825
2826static struct msm_bus_scale_pdata smi_client_pdata = {
2827 .usecase = pmem_smi_table,
2828 .num_usecases = ARRAY_SIZE(pmem_smi_table),
2829 .name = "pmem_smi",
2830};
2831
Alex Bird199980e2011-10-21 11:29:27 -07002832void request_smi_region(void *data)
Laura Abbott1e36a022011-06-22 17:08:13 -07002833{
2834 int bus_id = (int) data;
2835
2836 msm_bus_scale_client_update_request(bus_id, 1);
2837}
2838
Alex Bird199980e2011-10-21 11:29:27 -07002839void release_smi_region(void *data)
Laura Abbott1e36a022011-06-22 17:08:13 -07002840{
2841 int bus_id = (int) data;
2842
2843 msm_bus_scale_client_update_request(bus_id, 0);
2844}
2845
Alex Bird199980e2011-10-21 11:29:27 -07002846void *setup_smi_region(void)
Laura Abbott1e36a022011-06-22 17:08:13 -07002847{
2848 return (void *)msm_bus_scale_register_client(&smi_client_pdata);
2849}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002850static struct android_pmem_platform_data android_pmem_smipool_pdata = {
2851 .name = "pmem_smipool",
2852 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
2853 .cached = 0,
2854 .memory_type = MEMTYPE_SMI,
Alex Bird199980e2011-10-21 11:29:27 -07002855 .request_region = request_smi_region,
2856 .release_region = release_smi_region,
2857 .setup_region = setup_smi_region,
Laura Abbott1e36a022011-06-22 17:08:13 -07002858 .map_on_demand = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002859};
2860static struct platform_device android_pmem_smipool_device = {
2861 .name = "android_pmem",
2862 .id = 7,
2863 .dev = { .platform_data = &android_pmem_smipool_pdata },
2864};
Laura Abbott63cfd7e2011-10-10 18:21:01 -07002865#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002866#endif
2867
2868#define GPIO_DONGLE_PWR_EN 258
2869static void setup_display_power(void);
2870static int lcdc_vga_enabled;
2871static int vga_enable_request(int enable)
2872{
2873 if (enable)
2874 lcdc_vga_enabled = 1;
2875 else
2876 lcdc_vga_enabled = 0;
2877 setup_display_power();
2878
2879 return 0;
2880}
2881
2882#define GPIO_BACKLIGHT_PWM0 0
2883#define GPIO_BACKLIGHT_PWM1 1
2884
2885static int pmic_backlight_gpio[2]
2886 = { GPIO_BACKLIGHT_PWM0, GPIO_BACKLIGHT_PWM1 };
2887static struct msm_panel_common_pdata lcdc_samsung_panel_data = {
2888 .gpio_num = pmic_backlight_gpio, /* two LPG CHANNELS for backlight */
2889 .vga_switch = vga_enable_request,
2890};
2891
2892static struct platform_device lcdc_samsung_panel_device = {
2893 .name = LCDC_SAMSUNG_WSVGA_PANEL_NAME,
2894 .id = 0,
2895 .dev = {
2896 .platform_data = &lcdc_samsung_panel_data,
2897 }
2898};
2899#if (!defined(CONFIG_SPI_QUP)) && \
2900 (defined(CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT) || \
2901 defined(CONFIG_FB_MSM_LCDC_AUO_WVGA))
2902
2903static int lcdc_spi_gpio_array_num[] = {
2904 LCDC_SPI_GPIO_CLK,
2905 LCDC_SPI_GPIO_CS,
2906 LCDC_SPI_GPIO_MOSI,
2907};
2908
2909static uint32_t lcdc_spi_gpio_config_data[] = {
2910 GPIO_CFG(LCDC_SPI_GPIO_CLK, 0,
2911 GPIO_CFG_OUTPUT, GPIO_CFG_NO_PULL, GPIO_CFG_2MA),
2912 GPIO_CFG(LCDC_SPI_GPIO_CS, 0,
2913 GPIO_CFG_OUTPUT, GPIO_CFG_NO_PULL, GPIO_CFG_2MA),
2914 GPIO_CFG(LCDC_SPI_GPIO_MOSI, 0,
2915 GPIO_CFG_OUTPUT, GPIO_CFG_NO_PULL, GPIO_CFG_2MA),
2916};
2917
2918static void lcdc_config_spi_gpios(int enable)
2919{
2920 int n;
2921 for (n = 0; n < ARRAY_SIZE(lcdc_spi_gpio_config_data); ++n)
2922 gpio_tlmm_config(lcdc_spi_gpio_config_data[n], 0);
2923}
2924#endif
2925
2926#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
2927#ifdef CONFIG_SPI_QUP
2928static struct spi_board_info lcdc_samsung_spi_board_info[] __initdata = {
2929 {
2930 .modalias = LCDC_SAMSUNG_SPI_DEVICE_NAME,
2931 .mode = SPI_MODE_3,
2932 .bus_num = 1,
2933 .chip_select = 0,
2934 .max_speed_hz = 10800000,
2935 }
2936};
2937#endif /* CONFIG_SPI_QUP */
2938
2939static struct msm_panel_common_pdata lcdc_samsung_oled_panel_data = {
2940#ifndef CONFIG_SPI_QUP
2941 .panel_config_gpio = lcdc_config_spi_gpios,
2942 .gpio_num = lcdc_spi_gpio_array_num,
2943#endif
2944};
2945
2946static struct platform_device lcdc_samsung_oled_panel_device = {
2947 .name = LCDC_SAMSUNG_OLED_PANEL_NAME,
2948 .id = 0,
2949 .dev.platform_data = &lcdc_samsung_oled_panel_data,
2950};
2951#endif /*CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT */
2952
2953#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
2954#ifdef CONFIG_SPI_QUP
2955static struct spi_board_info lcdc_auo_spi_board_info[] __initdata = {
2956 {
2957 .modalias = LCDC_AUO_SPI_DEVICE_NAME,
2958 .mode = SPI_MODE_3,
2959 .bus_num = 1,
2960 .chip_select = 0,
2961 .max_speed_hz = 10800000,
2962 }
2963};
2964#endif
2965
2966static struct msm_panel_common_pdata lcdc_auo_wvga_panel_data = {
2967#ifndef CONFIG_SPI_QUP
2968 .panel_config_gpio = lcdc_config_spi_gpios,
2969 .gpio_num = lcdc_spi_gpio_array_num,
2970#endif
2971};
2972
2973static struct platform_device lcdc_auo_wvga_panel_device = {
2974 .name = LCDC_AUO_PANEL_NAME,
2975 .id = 0,
2976 .dev.platform_data = &lcdc_auo_wvga_panel_data,
2977};
2978#endif /*CONFIG_FB_MSM_LCDC_AUO_WVGA*/
2979
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04002980#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
2981
2982#define GPIO_NT35582_RESET 94
2983#define GPIO_NT35582_BL_EN_HW_PIN 24
2984#define GPIO_NT35582_BL_EN \
2985 PM8058_GPIO_PM_TO_SYS(GPIO_NT35582_BL_EN_HW_PIN - 1)
2986
2987static int lcdc_nt35582_pmic_gpio[] = {GPIO_NT35582_BL_EN };
2988
2989static struct msm_panel_common_pdata lcdc_nt35582_panel_data = {
2990 .gpio_num = lcdc_nt35582_pmic_gpio,
2991};
2992
2993static struct platform_device lcdc_nt35582_panel_device = {
2994 .name = LCDC_NT35582_PANEL_NAME,
2995 .id = 0,
2996 .dev = {
2997 .platform_data = &lcdc_nt35582_panel_data,
2998 }
2999};
3000
3001static struct spi_board_info lcdc_nt35582_spi_board_info[] __initdata = {
3002 {
3003 .modalias = "lcdc_nt35582_spi",
3004 .mode = SPI_MODE_0,
3005 .bus_num = 0,
3006 .chip_select = 0,
3007 .max_speed_hz = 1100000,
3008 }
3009};
3010#endif
3011
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003012#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
3013static struct resource hdmi_msm_resources[] = {
3014 {
3015 .name = "hdmi_msm_qfprom_addr",
3016 .start = 0x00700000,
3017 .end = 0x007060FF,
3018 .flags = IORESOURCE_MEM,
3019 },
3020 {
3021 .name = "hdmi_msm_hdmi_addr",
3022 .start = 0x04A00000,
3023 .end = 0x04A00FFF,
3024 .flags = IORESOURCE_MEM,
3025 },
3026 {
3027 .name = "hdmi_msm_irq",
3028 .start = HDMI_IRQ,
3029 .end = HDMI_IRQ,
3030 .flags = IORESOURCE_IRQ,
3031 },
3032};
3033
3034static int hdmi_enable_5v(int on);
3035static int hdmi_core_power(int on, int show);
3036static int hdmi_cec_power(int on);
3037
3038static struct msm_hdmi_platform_data hdmi_msm_data = {
3039 .irq = HDMI_IRQ,
3040 .enable_5v = hdmi_enable_5v,
3041 .core_power = hdmi_core_power,
3042 .cec_power = hdmi_cec_power,
3043};
3044
3045static struct platform_device hdmi_msm_device = {
3046 .name = "hdmi_msm",
3047 .id = 0,
3048 .num_resources = ARRAY_SIZE(hdmi_msm_resources),
3049 .resource = hdmi_msm_resources,
3050 .dev.platform_data = &hdmi_msm_data,
3051};
3052#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
3053
3054#ifdef CONFIG_FB_MSM_MIPI_DSI
3055static struct platform_device mipi_dsi_toshiba_panel_device = {
3056 .name = "mipi_toshiba",
3057 .id = 0,
3058};
3059
3060#define FPGA_3D_GPIO_CONFIG_ADDR 0x1D00017A
3061
Nagamalleswararao Ganjieac5dfa2011-07-23 17:31:16 -07003062static struct mipi_dsi_panel_platform_data novatek_pdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003063 .fpga_3d_config_addr = FPGA_3D_GPIO_CONFIG_ADDR,
Chandan Uddaraju83eac3c2011-09-11 18:32:23 -07003064 .fpga_ctrl_mode = FPGA_EBI2_INTF,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003065};
3066
3067static struct platform_device mipi_dsi_novatek_panel_device = {
3068 .name = "mipi_novatek",
3069 .id = 0,
3070 .dev = {
3071 .platform_data = &novatek_pdata,
3072 }
3073};
3074#endif
3075
3076static void __init msm8x60_allocate_memory_regions(void)
3077{
3078 void *addr;
3079 unsigned long size;
3080
3081 size = MSM_FB_SIZE;
3082 addr = alloc_bootmem_align(size, 0x1000);
3083 msm_fb_resources[0].start = __pa(addr);
3084 msm_fb_resources[0].end = msm_fb_resources[0].start + size - 1;
3085 pr_info("allocating %lu bytes at %p (%lx physical) for fb\n",
3086 size, addr, __pa(addr));
3087
3088}
3089
3090#if defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C) || \
3091 defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C_MODULE)
3092/*virtual key support */
3093static ssize_t tma300_vkeys_show(struct kobject *kobj,
3094 struct kobj_attribute *attr, char *buf)
3095{
3096 return sprintf(buf,
3097 __stringify(EV_KEY) ":" __stringify(KEY_BACK) ":60:900:90:120"
3098 ":" __stringify(EV_KEY) ":" __stringify(KEY_MENU) ":180:900:90:120"
3099 ":" __stringify(EV_KEY) ":" __stringify(KEY_HOME) ":300:900:90:120"
3100 ":" __stringify(EV_KEY) ":" __stringify(KEY_SEARCH) ":420:900:90:120"
3101 "\n");
3102}
3103
3104static struct kobj_attribute tma300_vkeys_attr = {
3105 .attr = {
3106 .mode = S_IRUGO,
3107 },
3108 .show = &tma300_vkeys_show,
3109};
3110
3111static struct attribute *tma300_properties_attrs[] = {
3112 &tma300_vkeys_attr.attr,
3113 NULL
3114};
3115
3116static struct attribute_group tma300_properties_attr_group = {
3117 .attrs = tma300_properties_attrs,
3118};
3119
3120static struct kobject *properties_kobj;
3121
3122
3123
3124#define CYTTSP_TS_GPIO_IRQ 61
3125static int cyttsp_platform_init(struct i2c_client *client)
3126{
3127 int rc = -EINVAL;
3128 struct regulator *pm8058_l5 = NULL, *pm8058_s3;
3129
3130 if (machine_is_msm8x60_fluid()) {
3131 pm8058_l5 = regulator_get(NULL, "8058_l5");
3132 if (IS_ERR(pm8058_l5)) {
3133 pr_err("%s: regulator get of 8058_l5 failed (%ld)\n",
3134 __func__, PTR_ERR(pm8058_l5));
3135 rc = PTR_ERR(pm8058_l5);
3136 return rc;
3137 }
3138 rc = regulator_set_voltage(pm8058_l5, 2850000, 2850000);
3139 if (rc) {
3140 pr_err("%s: regulator_set_voltage of 8058_l5 failed(%d)\n",
3141 __func__, rc);
3142 goto reg_l5_put;
3143 }
3144
3145 rc = regulator_enable(pm8058_l5);
3146 if (rc) {
3147 pr_err("%s: regulator_enable of 8058_l5 failed(%d)\n",
3148 __func__, rc);
3149 goto reg_l5_put;
3150 }
3151 }
3152 /* vote for s3 to enable i2c communication lines */
3153 pm8058_s3 = regulator_get(NULL, "8058_s3");
3154 if (IS_ERR(pm8058_s3)) {
3155 pr_err("%s: regulator get of 8058_s3 failed (%ld)\n",
3156 __func__, PTR_ERR(pm8058_s3));
3157 rc = PTR_ERR(pm8058_s3);
3158 goto reg_l5_disable;
3159 }
3160
3161 rc = regulator_set_voltage(pm8058_s3, 1800000, 1800000);
3162 if (rc) {
3163 pr_err("%s: regulator_set_voltage() = %d\n",
3164 __func__, rc);
3165 goto reg_s3_put;
3166 }
3167
3168 rc = regulator_enable(pm8058_s3);
3169 if (rc) {
3170 pr_err("%s: regulator_enable of 8058_l5 failed(%d)\n",
3171 __func__, rc);
3172 goto reg_s3_put;
3173 }
3174
3175 /* wait for vregs to stabilize */
3176 usleep_range(10000, 10000);
3177
3178 /* check this device active by reading first byte/register */
3179 rc = i2c_smbus_read_byte_data(client, 0x01);
3180 if (rc < 0) {
3181 pr_err("%s: i2c sanity check failed\n", __func__);
3182 goto reg_s3_disable;
3183 }
3184
3185 /* virtual keys */
3186 if (machine_is_msm8x60_fluid()) {
3187 tma300_vkeys_attr.attr.name = "virtualkeys.cyttsp-i2c";
3188 properties_kobj = kobject_create_and_add("board_properties",
3189 NULL);
3190 if (properties_kobj)
3191 rc = sysfs_create_group(properties_kobj,
3192 &tma300_properties_attr_group);
3193 if (!properties_kobj || rc)
3194 pr_err("%s: failed to create board_properties\n",
3195 __func__);
3196 }
3197 return CY_OK;
3198
3199reg_s3_disable:
3200 regulator_disable(pm8058_s3);
3201reg_s3_put:
3202 regulator_put(pm8058_s3);
3203reg_l5_disable:
3204 if (machine_is_msm8x60_fluid())
3205 regulator_disable(pm8058_l5);
3206reg_l5_put:
3207 if (machine_is_msm8x60_fluid())
3208 regulator_put(pm8058_l5);
3209 return rc;
3210}
3211
Anirudh Ghayalf9929b12011-09-07 15:57:36 +05303212/* TODO: Put the regulator to LPM / HPM in suspend/resume*/
3213static int cyttsp_platform_suspend(struct i2c_client *client)
3214{
3215 msleep(20);
3216
3217 return CY_OK;
3218}
3219
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003220static int cyttsp_platform_resume(struct i2c_client *client)
3221{
3222 /* add any special code to strobe a wakeup pin or chip reset */
3223 msleep(10);
3224
3225 return CY_OK;
3226}
3227
3228static struct cyttsp_platform_data cyttsp_fluid_pdata = {
3229 .flags = 0x04,
3230 .gen = CY_GEN3, /* or */
3231 .use_st = CY_USE_ST,
3232 .use_mt = CY_USE_MT,
3233 .use_hndshk = CY_SEND_HNDSHK,
3234 .use_trk_id = CY_USE_TRACKING_ID,
Anirudh Ghayal15187772011-06-22 17:39:41 +05303235 .use_sleep = CY_USE_DEEP_SLEEP_SEL | CY_USE_LOW_POWER_SEL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003236 .use_gestures = CY_USE_GESTURES,
3237 /* activate up to 4 groups
3238 * and set active distance
3239 */
3240 .gest_set = CY_GEST_GRP1 | CY_GEST_GRP2 |
3241 CY_GEST_GRP3 | CY_GEST_GRP4 |
3242 CY_ACT_DIST,
3243 /* change act_intrvl to customize the Active power state
3244 * scanning/processing refresh interval for Operating mode
3245 */
3246 .act_intrvl = CY_ACT_INTRVL_DFLT,
3247 /* change tch_tmout to customize the touch timeout for the
3248 * Active power state for Operating mode
3249 */
3250 .tch_tmout = CY_TCH_TMOUT_DFLT,
3251 /* change lp_intrvl to customize the Low Power power state
3252 * scanning/processing refresh interval for Operating mode
3253 */
3254 .lp_intrvl = CY_LP_INTRVL_DFLT,
3255 .sleep_gpio = -1,
3256 .resout_gpio = -1,
3257 .irq_gpio = CYTTSP_TS_GPIO_IRQ,
3258 .resume = cyttsp_platform_resume,
Anirudh Ghayalf9929b12011-09-07 15:57:36 +05303259 .suspend = cyttsp_platform_suspend,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003260 .init = cyttsp_platform_init,
3261};
3262
3263static struct cyttsp_platform_data cyttsp_tmg240_pdata = {
3264 .panel_maxx = 1083,
3265 .panel_maxy = 659,
3266 .disp_minx = 30,
3267 .disp_maxx = 1053,
3268 .disp_miny = 30,
3269 .disp_maxy = 629,
3270 .correct_fw_ver = 8,
3271 .fw_fname = "cyttsp_8660_ffa.hex",
3272 .flags = 0x00,
3273 .gen = CY_GEN2, /* or */
3274 .use_st = CY_USE_ST,
3275 .use_mt = CY_USE_MT,
3276 .use_hndshk = CY_SEND_HNDSHK,
3277 .use_trk_id = CY_USE_TRACKING_ID,
Anirudh Ghayal15187772011-06-22 17:39:41 +05303278 .use_sleep = CY_USE_DEEP_SLEEP_SEL | CY_USE_LOW_POWER_SEL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003279 .use_gestures = CY_USE_GESTURES,
3280 /* activate up to 4 groups
3281 * and set active distance
3282 */
3283 .gest_set = CY_GEST_GRP1 | CY_GEST_GRP2 |
3284 CY_GEST_GRP3 | CY_GEST_GRP4 |
3285 CY_ACT_DIST,
3286 /* change act_intrvl to customize the Active power state
3287 * scanning/processing refresh interval for Operating mode
3288 */
3289 .act_intrvl = CY_ACT_INTRVL_DFLT,
3290 /* change tch_tmout to customize the touch timeout for the
3291 * Active power state for Operating mode
3292 */
3293 .tch_tmout = CY_TCH_TMOUT_DFLT,
3294 /* change lp_intrvl to customize the Low Power power state
3295 * scanning/processing refresh interval for Operating mode
3296 */
3297 .lp_intrvl = CY_LP_INTRVL_DFLT,
3298 .sleep_gpio = -1,
3299 .resout_gpio = -1,
3300 .irq_gpio = CYTTSP_TS_GPIO_IRQ,
3301 .resume = cyttsp_platform_resume,
Anirudh Ghayalf9929b12011-09-07 15:57:36 +05303302 .suspend = cyttsp_platform_suspend,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003303 .init = cyttsp_platform_init,
Mohan Pallaka1ea7d8a2011-08-18 15:06:00 +05303304 .disable_ghost_det = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003305};
3306static void cyttsp_set_params(void)
3307{
3308 if (SOCINFO_VERSION_MAJOR(socinfo_get_platform_version()) < 3) {
3309 cyttsp_fluid_pdata.fw_fname = "cyttsp_8660_fluid_p2.hex";
3310 cyttsp_fluid_pdata.panel_maxx = 539;
3311 cyttsp_fluid_pdata.panel_maxy = 994;
3312 cyttsp_fluid_pdata.disp_minx = 30;
3313 cyttsp_fluid_pdata.disp_maxx = 509;
3314 cyttsp_fluid_pdata.disp_miny = 60;
3315 cyttsp_fluid_pdata.disp_maxy = 859;
3316 cyttsp_fluid_pdata.correct_fw_ver = 4;
3317 } else {
3318 cyttsp_fluid_pdata.fw_fname = "cyttsp_8660_fluid_p3.hex";
3319 cyttsp_fluid_pdata.panel_maxx = 550;
3320 cyttsp_fluid_pdata.panel_maxy = 1013;
3321 cyttsp_fluid_pdata.disp_minx = 35;
3322 cyttsp_fluid_pdata.disp_maxx = 515;
3323 cyttsp_fluid_pdata.disp_miny = 69;
3324 cyttsp_fluid_pdata.disp_maxy = 869;
3325 cyttsp_fluid_pdata.correct_fw_ver = 5;
3326 }
3327
3328}
3329
3330static struct i2c_board_info cyttsp_fluid_info[] __initdata = {
3331 {
3332 I2C_BOARD_INFO(CY_I2C_NAME, 0x24),
3333 .platform_data = &cyttsp_fluid_pdata,
3334#ifndef CY_USE_TIMER
3335 .irq = MSM_GPIO_TO_INT(CYTTSP_TS_GPIO_IRQ),
3336#endif /* CY_USE_TIMER */
3337 },
3338};
3339
3340static struct i2c_board_info cyttsp_ffa_info[] __initdata = {
3341 {
3342 I2C_BOARD_INFO(CY_I2C_NAME, 0x3b),
3343 .platform_data = &cyttsp_tmg240_pdata,
3344#ifndef CY_USE_TIMER
3345 .irq = MSM_GPIO_TO_INT(CYTTSP_TS_GPIO_IRQ),
3346#endif /* CY_USE_TIMER */
3347 },
3348};
3349#endif
3350
3351static struct regulator *vreg_tmg200;
3352
3353#define TS_PEN_IRQ_GPIO 61
3354static int tmg200_power(int vreg_on)
3355{
3356 int rc = -EINVAL;
3357
3358 if (!vreg_tmg200) {
3359 printk(KERN_ERR "%s: regulator 8058_s3 not found (%d)\n",
3360 __func__, rc);
3361 return rc;
3362 }
3363
3364 rc = vreg_on ? regulator_enable(vreg_tmg200) :
3365 regulator_disable(vreg_tmg200);
3366 if (rc < 0)
3367 printk(KERN_ERR "%s: vreg 8058_s3 %s failed (%d)\n",
3368 __func__, vreg_on ? "enable" : "disable", rc);
3369
3370 /* wait for vregs to stabilize */
Amy Maloche12b5d4e2011-08-03 15:42:28 -07003371 msleep(20);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003372
3373 return rc;
3374}
3375
3376static int tmg200_dev_setup(bool enable)
3377{
3378 int rc;
3379
3380 if (enable) {
3381 vreg_tmg200 = regulator_get(NULL, "8058_s3");
3382 if (IS_ERR(vreg_tmg200)) {
3383 pr_err("%s: regulator get of 8058_s3 failed (%ld)\n",
3384 __func__, PTR_ERR(vreg_tmg200));
3385 rc = PTR_ERR(vreg_tmg200);
3386 return rc;
3387 }
3388
3389 rc = regulator_set_voltage(vreg_tmg200, 1800000, 1800000);
3390 if (rc) {
3391 pr_err("%s: regulator_set_voltage() = %d\n",
3392 __func__, rc);
3393 goto reg_put;
3394 }
3395 } else {
3396 /* put voltage sources */
3397 regulator_put(vreg_tmg200);
3398 }
3399 return 0;
3400reg_put:
3401 regulator_put(vreg_tmg200);
3402 return rc;
3403}
3404
3405static struct cy8c_ts_platform_data cy8ctmg200_pdata = {
3406 .ts_name = "msm_tmg200_ts",
3407 .dis_min_x = 0,
3408 .dis_max_x = 1023,
3409 .dis_min_y = 0,
3410 .dis_max_y = 599,
3411 .min_tid = 0,
3412 .max_tid = 255,
3413 .min_touch = 0,
3414 .max_touch = 255,
3415 .min_width = 0,
3416 .max_width = 255,
3417 .power_on = tmg200_power,
3418 .dev_setup = tmg200_dev_setup,
3419 .nfingers = 2,
3420 .irq_gpio = TS_PEN_IRQ_GPIO,
3421 .resout_gpio = GPIO_CAP_TS_RESOUT_N,
3422};
3423
3424static struct i2c_board_info cy8ctmg200_board_info[] = {
3425 {
3426 I2C_BOARD_INFO("cy8ctmg200", 0x2),
3427 .platform_data = &cy8ctmg200_pdata,
3428 }
3429};
3430
Zhang Chang Ken211df572011-07-05 19:16:39 -04003431static struct regulator *vreg_tma340;
3432
3433static int tma340_power(int vreg_on)
3434{
3435 int rc = -EINVAL;
3436
3437 if (!vreg_tma340) {
3438 pr_err("%s: regulator 8901_l2 not found (%d)\n",
3439 __func__, rc);
3440 return rc;
3441 }
3442
3443 rc = vreg_on ? regulator_enable(vreg_tma340) :
3444 regulator_disable(vreg_tma340);
3445 if (rc < 0)
3446 pr_err("%s: vreg 8901_l2 %s failed (%d)\n",
3447 __func__, vreg_on ? "enable" : "disable", rc);
3448
3449 /* wait for vregs to stabilize */
Amy Malocheb5c67e8d2011-08-18 16:39:35 -07003450 msleep(100);
Zhang Chang Ken211df572011-07-05 19:16:39 -04003451
3452 return rc;
3453}
3454
3455static struct kobject *tma340_prop_kobj;
3456
3457static int tma340_dragon_dev_setup(bool enable)
3458{
3459 int rc;
3460
3461 if (enable) {
3462 vreg_tma340 = regulator_get(NULL, "8901_l2");
3463 if (IS_ERR(vreg_tma340)) {
3464 pr_err("%s: regulator get of 8901_l2 failed (%ld)\n",
3465 __func__, PTR_ERR(vreg_tma340));
3466 rc = PTR_ERR(vreg_tma340);
3467 return rc;
3468 }
3469
3470 rc = regulator_set_voltage(vreg_tma340, 3300000, 3300000);
3471 if (rc) {
3472 pr_err("%s: regulator_set_voltage() = %d\n",
3473 __func__, rc);
3474 goto reg_put;
3475 }
3476 tma300_vkeys_attr.attr.name = "virtualkeys.cy8ctma340";
3477 tma340_prop_kobj = kobject_create_and_add("board_properties",
3478 NULL);
3479 if (tma340_prop_kobj) {
3480 rc = sysfs_create_group(tma340_prop_kobj,
3481 &tma300_properties_attr_group);
3482 if (rc) {
3483 kobject_put(tma340_prop_kobj);
3484 pr_err("%s: failed to create board_properties\n",
3485 __func__);
3486 goto reg_put;
3487 }
3488 }
3489
3490 } else {
3491 /* put voltage sources */
3492 regulator_put(vreg_tma340);
3493 /* destroy virtual keys */
3494 if (tma340_prop_kobj) {
3495 sysfs_remove_group(tma340_prop_kobj,
3496 &tma300_properties_attr_group);
3497 kobject_put(tma340_prop_kobj);
3498 }
3499 }
3500 return 0;
3501reg_put:
3502 regulator_put(vreg_tma340);
3503 return rc;
3504}
3505
3506
3507static struct cy8c_ts_platform_data cy8ctma340_dragon_pdata = {
3508 .ts_name = "cy8ctma340",
3509 .dis_min_x = 0,
3510 .dis_max_x = 479,
3511 .dis_min_y = 0,
3512 .dis_max_y = 799,
3513 .min_tid = 0,
3514 .max_tid = 255,
3515 .min_touch = 0,
3516 .max_touch = 255,
3517 .min_width = 0,
3518 .max_width = 255,
3519 .power_on = tma340_power,
3520 .dev_setup = tma340_dragon_dev_setup,
3521 .nfingers = 2,
3522 .irq_gpio = TS_PEN_IRQ_GPIO,
3523 .resout_gpio = -1,
3524};
3525
3526static struct i2c_board_info cy8ctma340_dragon_board_info[] = {
3527 {
3528 I2C_BOARD_INFO("cy8ctma340", 0x24),
3529 .platform_data = &cy8ctma340_dragon_pdata,
3530 }
3531};
3532
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003533#ifdef CONFIG_SERIAL_MSM_HS
3534static int configure_uart_gpios(int on)
3535{
3536 int ret = 0, i;
3537 int uart_gpios[] = {53, 54, 55, 56};
3538 for (i = 0; i < ARRAY_SIZE(uart_gpios); i++) {
3539 if (on) {
3540 ret = msm_gpiomux_get(uart_gpios[i]);
3541 if (unlikely(ret))
3542 break;
3543 } else {
3544 ret = msm_gpiomux_put(uart_gpios[i]);
3545 if (unlikely(ret))
3546 return ret;
3547 }
3548 }
3549 if (ret)
3550 for (; i >= 0; i--)
3551 msm_gpiomux_put(uart_gpios[i]);
3552 return ret;
3553}
3554static struct msm_serial_hs_platform_data msm_uart_dm1_pdata = {
3555 .inject_rx_on_wakeup = 1,
3556 .rx_to_inject = 0xFD,
3557 .gpio_config = configure_uart_gpios,
3558};
3559#endif
3560
3561
3562#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
3563
3564static struct gpio_led gpio_exp_leds_config[] = {
3565 {
3566 .name = "left_led1:green",
3567 .gpio = GPIO_LEFT_LED_1,
3568 .active_low = 1,
3569 .retain_state_suspended = 0,
3570 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3571 },
3572 {
3573 .name = "left_led2:red",
3574 .gpio = GPIO_LEFT_LED_2,
3575 .active_low = 1,
3576 .retain_state_suspended = 0,
3577 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3578 },
3579 {
3580 .name = "left_led3:green",
3581 .gpio = GPIO_LEFT_LED_3,
3582 .active_low = 1,
3583 .retain_state_suspended = 0,
3584 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3585 },
3586 {
3587 .name = "wlan_led:orange",
3588 .gpio = GPIO_LEFT_LED_WLAN,
3589 .active_low = 1,
3590 .retain_state_suspended = 0,
3591 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3592 },
3593 {
3594 .name = "left_led5:green",
3595 .gpio = GPIO_LEFT_LED_5,
3596 .active_low = 1,
3597 .retain_state_suspended = 0,
3598 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3599 },
3600 {
3601 .name = "right_led1:green",
3602 .gpio = GPIO_RIGHT_LED_1,
3603 .active_low = 1,
3604 .retain_state_suspended = 0,
3605 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3606 },
3607 {
3608 .name = "right_led2:red",
3609 .gpio = GPIO_RIGHT_LED_2,
3610 .active_low = 1,
3611 .retain_state_suspended = 0,
3612 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3613 },
3614 {
3615 .name = "right_led3:green",
3616 .gpio = GPIO_RIGHT_LED_3,
3617 .active_low = 1,
3618 .retain_state_suspended = 0,
3619 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3620 },
3621 {
3622 .name = "bt_led:blue",
3623 .gpio = GPIO_RIGHT_LED_BT,
3624 .active_low = 1,
3625 .retain_state_suspended = 0,
3626 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3627 },
3628 {
3629 .name = "right_led5:green",
3630 .gpio = GPIO_RIGHT_LED_5,
3631 .active_low = 1,
3632 .retain_state_suspended = 0,
3633 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3634 },
3635};
3636
3637static struct gpio_led_platform_data gpio_leds_pdata = {
3638 .num_leds = ARRAY_SIZE(gpio_exp_leds_config),
3639 .leds = gpio_exp_leds_config,
3640};
3641
3642static struct platform_device gpio_leds = {
3643 .name = "leds-gpio",
3644 .id = -1,
3645 .dev = {
3646 .platform_data = &gpio_leds_pdata,
3647 },
3648};
3649
3650static struct gpio_led fluid_gpio_leds[] = {
3651 {
3652 .name = "dual_led:green",
3653 .gpio = GPIO_LED1_GREEN_N,
3654 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3655 .active_low = 1,
3656 .retain_state_suspended = 0,
3657 },
3658 {
3659 .name = "dual_led:red",
3660 .gpio = GPIO_LED2_RED_N,
3661 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3662 .active_low = 1,
3663 .retain_state_suspended = 0,
3664 },
3665};
3666
3667static struct gpio_led_platform_data gpio_led_pdata = {
3668 .leds = fluid_gpio_leds,
3669 .num_leds = ARRAY_SIZE(fluid_gpio_leds),
3670};
3671
3672static struct platform_device fluid_leds_gpio = {
3673 .name = "leds-gpio",
3674 .id = -1,
3675 .dev = {
3676 .platform_data = &gpio_led_pdata,
3677 },
3678};
3679
3680#endif
3681
3682#if defined(CONFIG_MSM_RPM_LOG) || defined(CONFIG_MSM_RPM_LOG_MODULE)
3683
3684static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3685 .phys_addr_base = 0x00106000,
3686 .reg_offsets = {
3687 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000C80,
3688 [MSM_RPM_LOG_PAGE_BUFFER] = 0x00000CA0,
3689 },
3690 .phys_size = SZ_8K,
3691 .log_len = 4096, /* log's buffer length in bytes */
3692 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3693};
3694
3695static struct platform_device msm_rpm_log_device = {
3696 .name = "msm_rpm_log",
3697 .id = -1,
3698 .dev = {
3699 .platform_data = &msm_rpm_log_pdata,
3700 },
3701};
3702#endif
3703
3704#ifdef CONFIG_BATTERY_MSM8X60
3705static struct msm_charger_platform_data msm_charger_data = {
3706 .safety_time = 180,
3707 .update_time = 1,
3708 .max_voltage = 4200,
3709 .min_voltage = 3200,
3710};
3711
3712static struct platform_device msm_charger_device = {
3713 .name = "msm-charger",
3714 .id = -1,
3715 .dev = {
3716 .platform_data = &msm_charger_data,
3717 }
3718};
3719#endif
3720
3721/*
3722 * Consumer specific regulator names:
3723 * regulator name consumer dev_name
3724 */
3725static struct regulator_consumer_supply vreg_consumers_PM8058_L0[] = {
3726 REGULATOR_SUPPLY("8058_l0", NULL),
3727};
3728static struct regulator_consumer_supply vreg_consumers_PM8058_L1[] = {
3729 REGULATOR_SUPPLY("8058_l1", NULL),
3730};
3731static struct regulator_consumer_supply vreg_consumers_PM8058_L2[] = {
3732 REGULATOR_SUPPLY("8058_l2", NULL),
3733};
3734static struct regulator_consumer_supply vreg_consumers_PM8058_L3[] = {
3735 REGULATOR_SUPPLY("8058_l3", NULL),
3736};
3737static struct regulator_consumer_supply vreg_consumers_PM8058_L4[] = {
3738 REGULATOR_SUPPLY("8058_l4", NULL),
3739};
3740static struct regulator_consumer_supply vreg_consumers_PM8058_L5[] = {
3741 REGULATOR_SUPPLY("8058_l5", NULL),
3742};
3743static struct regulator_consumer_supply vreg_consumers_PM8058_L6[] = {
3744 REGULATOR_SUPPLY("8058_l6", NULL),
3745};
3746static struct regulator_consumer_supply vreg_consumers_PM8058_L7[] = {
3747 REGULATOR_SUPPLY("8058_l7", NULL),
3748};
3749static struct regulator_consumer_supply vreg_consumers_PM8058_L8[] = {
3750 REGULATOR_SUPPLY("8058_l8", NULL),
3751};
3752static struct regulator_consumer_supply vreg_consumers_PM8058_L9[] = {
3753 REGULATOR_SUPPLY("8058_l9", NULL),
3754};
3755static struct regulator_consumer_supply vreg_consumers_PM8058_L10[] = {
3756 REGULATOR_SUPPLY("8058_l10", NULL),
3757};
3758static struct regulator_consumer_supply vreg_consumers_PM8058_L11[] = {
3759 REGULATOR_SUPPLY("8058_l11", NULL),
3760};
3761static struct regulator_consumer_supply vreg_consumers_PM8058_L12[] = {
3762 REGULATOR_SUPPLY("8058_l12", NULL),
3763};
3764static struct regulator_consumer_supply vreg_consumers_PM8058_L13[] = {
3765 REGULATOR_SUPPLY("8058_l13", NULL),
3766};
3767static struct regulator_consumer_supply vreg_consumers_PM8058_L14[] = {
3768 REGULATOR_SUPPLY("8058_l14", NULL),
3769};
3770static struct regulator_consumer_supply vreg_consumers_PM8058_L15[] = {
3771 REGULATOR_SUPPLY("8058_l15", NULL),
3772};
3773static struct regulator_consumer_supply vreg_consumers_PM8058_L16[] = {
3774 REGULATOR_SUPPLY("8058_l16", NULL),
3775};
3776static struct regulator_consumer_supply vreg_consumers_PM8058_L17[] = {
3777 REGULATOR_SUPPLY("8058_l17", NULL),
3778};
3779static struct regulator_consumer_supply vreg_consumers_PM8058_L18[] = {
3780 REGULATOR_SUPPLY("8058_l18", NULL),
3781};
3782static struct regulator_consumer_supply vreg_consumers_PM8058_L19[] = {
3783 REGULATOR_SUPPLY("8058_l19", NULL),
3784};
3785static struct regulator_consumer_supply vreg_consumers_PM8058_L20[] = {
3786 REGULATOR_SUPPLY("8058_l20", NULL),
3787};
3788static struct regulator_consumer_supply vreg_consumers_PM8058_L21[] = {
3789 REGULATOR_SUPPLY("8058_l21", NULL),
3790};
3791static struct regulator_consumer_supply vreg_consumers_PM8058_L22[] = {
3792 REGULATOR_SUPPLY("8058_l22", NULL),
3793};
3794static struct regulator_consumer_supply vreg_consumers_PM8058_L23[] = {
3795 REGULATOR_SUPPLY("8058_l23", NULL),
3796};
3797static struct regulator_consumer_supply vreg_consumers_PM8058_L24[] = {
3798 REGULATOR_SUPPLY("8058_l24", NULL),
3799};
3800static struct regulator_consumer_supply vreg_consumers_PM8058_L25[] = {
3801 REGULATOR_SUPPLY("8058_l25", NULL),
3802};
3803static struct regulator_consumer_supply vreg_consumers_PM8058_S0[] = {
3804 REGULATOR_SUPPLY("8058_s0", NULL),
3805};
3806static struct regulator_consumer_supply vreg_consumers_PM8058_S1[] = {
3807 REGULATOR_SUPPLY("8058_s1", NULL),
3808};
3809static struct regulator_consumer_supply vreg_consumers_PM8058_S2[] = {
3810 REGULATOR_SUPPLY("8058_s2", NULL),
3811};
3812static struct regulator_consumer_supply vreg_consumers_PM8058_S3[] = {
3813 REGULATOR_SUPPLY("8058_s3", NULL),
3814};
3815static struct regulator_consumer_supply vreg_consumers_PM8058_S4[] = {
3816 REGULATOR_SUPPLY("8058_s4", NULL),
3817};
3818static struct regulator_consumer_supply vreg_consumers_PM8058_LVS0[] = {
3819 REGULATOR_SUPPLY("8058_lvs0", NULL),
3820};
3821static struct regulator_consumer_supply vreg_consumers_PM8058_LVS1[] = {
3822 REGULATOR_SUPPLY("8058_lvs1", NULL),
3823};
3824static struct regulator_consumer_supply vreg_consumers_PM8058_NCP[] = {
3825 REGULATOR_SUPPLY("8058_ncp", NULL),
3826};
3827
3828static struct regulator_consumer_supply vreg_consumers_PM8901_L0[] = {
3829 REGULATOR_SUPPLY("8901_l0", NULL),
3830};
3831static struct regulator_consumer_supply vreg_consumers_PM8901_L1[] = {
3832 REGULATOR_SUPPLY("8901_l1", NULL),
3833};
3834static struct regulator_consumer_supply vreg_consumers_PM8901_L2[] = {
3835 REGULATOR_SUPPLY("8901_l2", NULL),
3836};
3837static struct regulator_consumer_supply vreg_consumers_PM8901_L3[] = {
3838 REGULATOR_SUPPLY("8901_l3", NULL),
3839};
3840static struct regulator_consumer_supply vreg_consumers_PM8901_L4[] = {
3841 REGULATOR_SUPPLY("8901_l4", NULL),
3842};
3843static struct regulator_consumer_supply vreg_consumers_PM8901_L5[] = {
3844 REGULATOR_SUPPLY("8901_l5", NULL),
3845};
3846static struct regulator_consumer_supply vreg_consumers_PM8901_L6[] = {
3847 REGULATOR_SUPPLY("8901_l6", NULL),
3848};
3849static struct regulator_consumer_supply vreg_consumers_PM8901_S2[] = {
3850 REGULATOR_SUPPLY("8901_s2", NULL),
3851};
3852static struct regulator_consumer_supply vreg_consumers_PM8901_S3[] = {
3853 REGULATOR_SUPPLY("8901_s3", NULL),
3854};
3855static struct regulator_consumer_supply vreg_consumers_PM8901_S4[] = {
3856 REGULATOR_SUPPLY("8901_s4", NULL),
3857};
3858static struct regulator_consumer_supply vreg_consumers_PM8901_LVS0[] = {
3859 REGULATOR_SUPPLY("8901_lvs0", NULL),
3860};
3861static struct regulator_consumer_supply vreg_consumers_PM8901_LVS1[] = {
3862 REGULATOR_SUPPLY("8901_lvs1", NULL),
3863};
3864static struct regulator_consumer_supply vreg_consumers_PM8901_LVS2[] = {
3865 REGULATOR_SUPPLY("8901_lvs2", NULL),
3866};
3867static struct regulator_consumer_supply vreg_consumers_PM8901_LVS3[] = {
3868 REGULATOR_SUPPLY("8901_lvs3", NULL),
3869};
3870static struct regulator_consumer_supply vreg_consumers_PM8901_MVS0[] = {
3871 REGULATOR_SUPPLY("8901_mvs0", NULL),
3872};
3873
David Collins6f032ba2011-08-31 14:08:15 -07003874/* Pin control regulators */
3875static struct regulator_consumer_supply vreg_consumers_PM8058_L8_PC[] = {
3876 REGULATOR_SUPPLY("8058_l8_pc", NULL),
3877};
3878static struct regulator_consumer_supply vreg_consumers_PM8058_L20_PC[] = {
3879 REGULATOR_SUPPLY("8058_l20_pc", NULL),
3880};
3881static struct regulator_consumer_supply vreg_consumers_PM8058_L21_PC[] = {
3882 REGULATOR_SUPPLY("8058_l21_pc", NULL),
3883};
3884static struct regulator_consumer_supply vreg_consumers_PM8058_S2_PC[] = {
3885 REGULATOR_SUPPLY("8058_s2_pc", NULL),
3886};
3887static struct regulator_consumer_supply vreg_consumers_PM8901_L0_PC[] = {
3888 REGULATOR_SUPPLY("8901_l0_pc", NULL),
3889};
3890static struct regulator_consumer_supply vreg_consumers_PM8901_S4_PC[] = {
3891 REGULATOR_SUPPLY("8901_s4_pc", NULL),
3892};
3893
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003894#define RPM_VREG_INIT(_id, _min_uV, _max_uV, _modes, _ops, _apply_uV, \
3895 _default_uV, _peak_uA, _avg_uA, _pull_down, _pin_ctrl, \
David Collins6f032ba2011-08-31 14:08:15 -07003896 _freq, _pin_fn, _force_mode, _state, _sleep_selectable, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003897 _always_on) \
David Collins6f032ba2011-08-31 14:08:15 -07003898 { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003899 .init_data = { \
3900 .constraints = { \
David Collins6f032ba2011-08-31 14:08:15 -07003901 .valid_modes_mask = _modes, \
3902 .valid_ops_mask = _ops, \
3903 .min_uV = _min_uV, \
3904 .max_uV = _max_uV, \
3905 .input_uV = _min_uV, \
3906 .apply_uV = _apply_uV, \
3907 .always_on = _always_on, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003908 }, \
David Collins6f032ba2011-08-31 14:08:15 -07003909 .consumer_supplies = vreg_consumers_##_id, \
3910 .num_consumer_supplies = \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003911 ARRAY_SIZE(vreg_consumers_##_id), \
3912 }, \
David Collins6f032ba2011-08-31 14:08:15 -07003913 .id = RPM_VREG_ID_##_id, \
3914 .default_uV = _default_uV, \
3915 .peak_uA = _peak_uA, \
3916 .avg_uA = _avg_uA, \
3917 .pull_down_enable = _pull_down, \
3918 .pin_ctrl = _pin_ctrl, \
3919 .freq = RPM_VREG_FREQ_##_freq, \
3920 .pin_fn = _pin_fn, \
3921 .force_mode = _force_mode, \
3922 .state = _state, \
3923 .sleep_selectable = _sleep_selectable, \
3924 }
3925
3926/* Pin control initialization */
3927#define RPM_PC(_id, _always_on, _pin_fn, _pin_ctrl) \
3928 { \
3929 .init_data = { \
3930 .constraints = { \
3931 .valid_ops_mask = REGULATOR_CHANGE_STATUS, \
3932 .always_on = _always_on, \
3933 }, \
3934 .num_consumer_supplies = \
3935 ARRAY_SIZE(vreg_consumers_##_id##_PC), \
3936 .consumer_supplies = vreg_consumers_##_id##_PC, \
3937 }, \
3938 .id = RPM_VREG_ID_##_id##_PC, \
3939 .pin_fn = RPM_VREG_PIN_FN_8660_##_pin_fn, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003940 .pin_ctrl = _pin_ctrl, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003941 }
3942
3943/*
3944 * The default LPM/HPM state of an RPM controlled regulator can be controlled
3945 * via the peak_uA value specified in the table below. If the value is less
3946 * than the high power min threshold for the regulator, then the regulator will
3947 * be set to LPM. Otherwise, it will be set to HPM.
3948 *
3949 * This value can be further overridden by specifying an initial mode via
3950 * .init_data.constraints.initial_mode.
3951 */
3952
David Collins6f032ba2011-08-31 14:08:15 -07003953#define RPM_LDO(_id, _always_on, _pd, _sleep_selectable, _min_uV, _max_uV, \
3954 _init_peak_uA) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003955 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_FAST | \
3956 REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE | \
3957 REGULATOR_MODE_STANDBY, REGULATOR_CHANGE_VOLTAGE | \
3958 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE | \
3959 REGULATOR_CHANGE_DRMS, 0, _min_uV, _init_peak_uA, \
David Collins6f032ba2011-08-31 14:08:15 -07003960 _init_peak_uA, _pd, RPM_VREG_PIN_CTRL_NONE, NONE, \
3961 RPM_VREG_PIN_FN_8660_ENABLE, \
3962 RPM_VREG_FORCE_MODE_8660_NONE, RPM_VREG_STATE_OFF, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003963 _sleep_selectable, _always_on)
3964
David Collins6f032ba2011-08-31 14:08:15 -07003965#define RPM_SMPS(_id, _always_on, _pd, _sleep_selectable, _min_uV, _max_uV, \
3966 _init_peak_uA, _freq) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003967 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_FAST | \
3968 REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE | \
3969 REGULATOR_MODE_STANDBY, REGULATOR_CHANGE_VOLTAGE | \
3970 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE | \
3971 REGULATOR_CHANGE_DRMS, 0, _min_uV, _init_peak_uA, \
David Collins6f032ba2011-08-31 14:08:15 -07003972 _init_peak_uA, _pd, RPM_VREG_PIN_CTRL_NONE, _freq, \
3973 RPM_VREG_PIN_FN_8660_ENABLE, \
3974 RPM_VREG_FORCE_MODE_8660_NONE, RPM_VREG_STATE_OFF, \
3975 _sleep_selectable, _always_on)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003976
David Collins6f032ba2011-08-31 14:08:15 -07003977#define RPM_VS(_id, _always_on, _pd, _sleep_selectable) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003978 RPM_VREG_INIT(_id, 0, 0, REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE, \
3979 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE, 0, 0, \
David Collins6f032ba2011-08-31 14:08:15 -07003980 1000, 1000, _pd, RPM_VREG_PIN_CTRL_NONE, NONE, \
3981 RPM_VREG_PIN_FN_8660_ENABLE, \
3982 RPM_VREG_FORCE_MODE_8660_NONE, RPM_VREG_STATE_OFF, \
3983 _sleep_selectable, _always_on)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003984
David Collins6f032ba2011-08-31 14:08:15 -07003985#define RPM_NCP(_id, _always_on, _pd, _sleep_selectable, _min_uV, _max_uV) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003986 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_NORMAL, \
3987 REGULATOR_CHANGE_VOLTAGE | REGULATOR_CHANGE_STATUS, 0, \
David Collins6f032ba2011-08-31 14:08:15 -07003988 _min_uV, 1000, 1000, _pd, RPM_VREG_PIN_CTRL_NONE, NONE, \
3989 RPM_VREG_PIN_FN_8660_ENABLE, \
3990 RPM_VREG_FORCE_MODE_8660_NONE, RPM_VREG_STATE_OFF, \
3991 _sleep_selectable, _always_on)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003992
David Collins6f032ba2011-08-31 14:08:15 -07003993#define LDO50HMIN RPM_VREG_8660_LDO_50_HPM_MIN_LOAD
3994#define LDO150HMIN RPM_VREG_8660_LDO_150_HPM_MIN_LOAD
3995#define LDO300HMIN RPM_VREG_8660_LDO_300_HPM_MIN_LOAD
3996#define SMPS_HMIN RPM_VREG_8660_SMPS_HPM_MIN_LOAD
3997#define FTS_HMIN RPM_VREG_8660_FTSMPS_HPM_MIN_LOAD
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003998
David Collins6f032ba2011-08-31 14:08:15 -07003999/* RPM early regulator constraints */
4000static struct rpm_regulator_init_data rpm_regulator_early_init_data[] = {
4001 /* ID a_on pd ss min_uV max_uV init_ip freq */
4002 RPM_SMPS(PM8058_S0, 0, 1, 1, 500000, 1250000, SMPS_HMIN, 1p60),
4003 RPM_SMPS(PM8058_S1, 0, 1, 1, 500000, 1250000, SMPS_HMIN, 1p60),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004004};
4005
David Collins6f032ba2011-08-31 14:08:15 -07004006/* RPM regulator constraints */
4007static struct rpm_regulator_init_data rpm_regulator_init_data[] = {
4008 /* ID a_on pd ss min_uV max_uV init_ip */
4009 RPM_LDO(PM8058_L0, 0, 1, 0, 1200000, 1200000, LDO150HMIN),
4010 RPM_LDO(PM8058_L1, 0, 1, 0, 1200000, 1200000, LDO300HMIN),
4011 RPM_LDO(PM8058_L2, 0, 1, 0, 1800000, 2600000, LDO300HMIN),
4012 RPM_LDO(PM8058_L3, 0, 1, 0, 1800000, 1800000, LDO150HMIN),
4013 RPM_LDO(PM8058_L4, 0, 1, 0, 2850000, 2850000, LDO50HMIN),
4014 RPM_LDO(PM8058_L5, 0, 1, 0, 2850000, 2850000, LDO300HMIN),
4015 RPM_LDO(PM8058_L6, 0, 1, 0, 3000000, 3600000, LDO50HMIN),
4016 RPM_LDO(PM8058_L7, 0, 1, 0, 1800000, 1800000, LDO50HMIN),
4017 RPM_LDO(PM8058_L8, 0, 1, 0, 2900000, 3050000, LDO300HMIN),
4018 RPM_LDO(PM8058_L9, 0, 1, 0, 1800000, 1800000, LDO300HMIN),
4019 RPM_LDO(PM8058_L10, 0, 1, 0, 2600000, 2600000, LDO300HMIN),
4020 RPM_LDO(PM8058_L11, 0, 1, 0, 1500000, 1500000, LDO150HMIN),
4021 RPM_LDO(PM8058_L12, 0, 1, 0, 2900000, 2900000, LDO150HMIN),
4022 RPM_LDO(PM8058_L13, 0, 1, 0, 2050000, 2050000, LDO300HMIN),
4023 RPM_LDO(PM8058_L14, 0, 0, 0, 2850000, 2850000, LDO300HMIN),
4024 RPM_LDO(PM8058_L15, 0, 1, 0, 2850000, 2850000, LDO300HMIN),
4025 RPM_LDO(PM8058_L16, 1, 1, 0, 1800000, 1800000, LDO300HMIN),
4026 RPM_LDO(PM8058_L17, 0, 1, 0, 2600000, 2600000, LDO150HMIN),
4027 RPM_LDO(PM8058_L18, 0, 1, 0, 2200000, 2200000, LDO150HMIN),
4028 RPM_LDO(PM8058_L19, 0, 1, 0, 2500000, 2500000, LDO150HMIN),
4029 RPM_LDO(PM8058_L20, 0, 1, 0, 1800000, 1800000, LDO150HMIN),
4030 RPM_LDO(PM8058_L21, 1, 1, 0, 1200000, 1200000, LDO150HMIN),
4031 RPM_LDO(PM8058_L22, 0, 1, 0, 1150000, 1150000, LDO300HMIN),
4032 RPM_LDO(PM8058_L23, 0, 1, 0, 1200000, 1200000, LDO300HMIN),
4033 RPM_LDO(PM8058_L24, 0, 1, 0, 1200000, 1200000, LDO150HMIN),
4034 RPM_LDO(PM8058_L25, 0, 1, 0, 1200000, 1200000, LDO150HMIN),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004035
David Collins6f032ba2011-08-31 14:08:15 -07004036 /* ID a_on pd ss min_uV max_uV init_ip freq */
4037 RPM_SMPS(PM8058_S2, 0, 1, 1, 1200000, 1400000, SMPS_HMIN, 1p60),
4038 RPM_SMPS(PM8058_S3, 1, 1, 0, 1800000, 1800000, SMPS_HMIN, 1p60),
4039 RPM_SMPS(PM8058_S4, 1, 1, 0, 2200000, 2200000, SMPS_HMIN, 1p60),
4040
4041 /* ID a_on pd ss */
4042 RPM_VS(PM8058_LVS0, 0, 1, 0),
4043 RPM_VS(PM8058_LVS1, 0, 1, 0),
4044
4045 /* ID a_on pd ss min_uV max_uV */
4046 RPM_NCP(PM8058_NCP, 0, 1, 0, 1800000, 1800000),
4047
4048 /* ID a_on pd ss min_uV max_uV init_ip */
4049 RPM_LDO(PM8901_L0, 0, 1, 0, 1200000, 1200000, LDO300HMIN),
4050 RPM_LDO(PM8901_L1, 0, 1, 0, 3300000, 3300000, LDO300HMIN),
4051 RPM_LDO(PM8901_L2, 0, 1, 0, 2850000, 3300000, LDO300HMIN),
4052 RPM_LDO(PM8901_L3, 0, 1, 0, 3300000, 3300000, LDO300HMIN),
4053 RPM_LDO(PM8901_L4, 0, 1, 0, 2600000, 2600000, LDO300HMIN),
4054 RPM_LDO(PM8901_L5, 0, 1, 0, 2850000, 2850000, LDO300HMIN),
4055 RPM_LDO(PM8901_L6, 0, 1, 0, 2200000, 2200000, LDO300HMIN),
4056
4057 /* ID a_on pd ss min_uV max_uV init_ip freq */
4058 RPM_SMPS(PM8901_S2, 0, 1, 0, 1300000, 1300000, FTS_HMIN, 1p60),
4059 RPM_SMPS(PM8901_S3, 0, 1, 0, 1100000, 1100000, FTS_HMIN, 1p60),
4060 RPM_SMPS(PM8901_S4, 0, 1, 0, 1225000, 1225000, FTS_HMIN, 1p60),
4061
4062 /* ID a_on pd ss */
4063 RPM_VS(PM8901_LVS0, 1, 1, 0),
4064 RPM_VS(PM8901_LVS1, 0, 1, 0),
4065 RPM_VS(PM8901_LVS2, 0, 1, 0),
4066 RPM_VS(PM8901_LVS3, 0, 1, 0),
4067 RPM_VS(PM8901_MVS0, 0, 1, 0),
4068
4069 /* ID a_on pin_func pin_ctrl */
4070 RPM_PC(PM8058_L8, 0, SLEEP_B, RPM_VREG_PIN_CTRL_NONE),
4071 RPM_PC(PM8058_L20, 0, SLEEP_B, RPM_VREG_PIN_CTRL_NONE),
4072 RPM_PC(PM8058_L21, 1, SLEEP_B, RPM_VREG_PIN_CTRL_NONE),
4073 RPM_PC(PM8058_S2, 0, ENABLE, RPM_VREG_PIN_CTRL_PM8058_A0),
4074 RPM_PC(PM8901_L0, 0, ENABLE, RPM_VREG_PIN_CTRL_PM8901_A0),
4075 RPM_PC(PM8901_S4, 0, ENABLE, RPM_VREG_PIN_CTRL_PM8901_A0),
4076};
4077
4078static struct rpm_regulator_platform_data rpm_regulator_early_pdata = {
4079 .init_data = rpm_regulator_early_init_data,
4080 .num_regulators = ARRAY_SIZE(rpm_regulator_early_init_data),
4081 .version = RPM_VREG_VERSION_8660,
4082 .vreg_id_vdd_mem = RPM_VREG_ID_PM8058_S0,
4083 .vreg_id_vdd_dig = RPM_VREG_ID_PM8058_S1,
4084};
4085
4086static struct rpm_regulator_platform_data rpm_regulator_pdata = {
4087 .init_data = rpm_regulator_init_data,
4088 .num_regulators = ARRAY_SIZE(rpm_regulator_init_data),
4089 .version = RPM_VREG_VERSION_8660,
4090};
4091
4092static struct platform_device rpm_regulator_early_device = {
4093 .name = "rpm-regulator",
4094 .id = 0,
4095 .dev = {
4096 .platform_data = &rpm_regulator_early_pdata,
4097 },
4098};
4099
4100static struct platform_device rpm_regulator_device = {
4101 .name = "rpm-regulator",
4102 .id = 1,
4103 .dev = {
4104 .platform_data = &rpm_regulator_pdata,
4105 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004106};
4107
4108static struct platform_device *early_regulators[] __initdata = {
4109 &msm_device_saw_s0,
4110 &msm_device_saw_s1,
David Collins6f032ba2011-08-31 14:08:15 -07004111 &rpm_regulator_early_device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004112};
4113
4114static struct platform_device *early_devices[] __initdata = {
4115#ifdef CONFIG_MSM_BUS_SCALING
4116 &msm_bus_apps_fabric,
4117 &msm_bus_sys_fabric,
4118 &msm_bus_mm_fabric,
4119 &msm_bus_sys_fpb,
4120 &msm_bus_cpss_fpb,
4121#endif
4122 &msm_device_dmov_adm0,
4123 &msm_device_dmov_adm1,
4124};
4125
4126#if (defined(CONFIG_MARIMBA_CORE)) && \
4127 (defined(CONFIG_MSM_BT_POWER) || defined(CONFIG_MSM_BT_POWER_MODULE))
4128
4129static int bluetooth_power(int);
4130static struct platform_device msm_bt_power_device = {
4131 .name = "bt_power",
4132 .id = -1,
4133 .dev = {
4134 .platform_data = &bluetooth_power,
4135 },
4136};
4137#endif
4138
4139static struct platform_device msm_tsens_device = {
4140 .name = "tsens-tm",
4141 .id = -1,
4142};
4143
4144static struct platform_device *rumi_sim_devices[] __initdata = {
4145 &smc91x_device,
4146 &msm_device_uart_dm12,
4147#ifdef CONFIG_I2C_QUP
4148 &msm_gsbi3_qup_i2c_device,
4149 &msm_gsbi4_qup_i2c_device,
4150 &msm_gsbi7_qup_i2c_device,
4151 &msm_gsbi8_qup_i2c_device,
4152 &msm_gsbi9_qup_i2c_device,
4153 &msm_gsbi12_qup_i2c_device,
4154#endif
4155#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004156 &msm_device_ssbi2,
4157 &msm_device_ssbi3,
4158#endif
4159#ifdef CONFIG_ANDROID_PMEM
Laura Abbottdf8b8a82011-11-02 23:13:45 -07004160#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004161 &android_pmem_device,
4162 &android_pmem_adsp_device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004163 &android_pmem_smipool_device,
4164#endif
Laura Abbottdf8b8a82011-11-02 23:13:45 -07004165 &android_pmem_audio_device,
4166#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004167#ifdef CONFIG_MSM_ROTATOR
4168 &msm_rotator_device,
4169#endif
4170 &msm_fb_device,
4171 &msm_kgsl_3d0,
4172 &msm_kgsl_2d0,
4173 &msm_kgsl_2d1,
4174 &lcdc_samsung_panel_device,
4175#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
4176 &hdmi_msm_device,
4177#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
4178#ifdef CONFIG_MSM_CAMERA
4179#ifdef CONFIG_MT9E013
4180 &msm_camera_sensor_mt9e013,
4181#endif
4182#ifdef CONFIG_IMX074
4183 &msm_camera_sensor_imx074,
4184#endif
Jilai Wang971f97f2011-07-13 14:25:25 -04004185#ifdef CONFIG_VX6953
4186 &msm_camera_sensor_vx6953,
4187#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004188#ifdef CONFIG_WEBCAM_OV7692
4189 &msm_camera_sensor_webcam_ov7692,
4190#endif
4191#ifdef CONFIG_WEBCAM_OV9726
4192 &msm_camera_sensor_webcam_ov9726,
4193#endif
4194#ifdef CONFIG_QS_S5K4E1
4195 &msm_camera_sensor_qs_s5k4e1,
4196#endif
4197#endif
4198#ifdef CONFIG_MSM_GEMINI
4199 &msm_gemini_device,
4200#endif
4201#ifdef CONFIG_MSM_VPE
4202 &msm_vpe_device,
4203#endif
4204 &msm_device_vidc,
4205};
4206
4207#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
4208enum {
4209 SX150X_CORE,
4210 SX150X_DOCKING,
4211 SX150X_SURF,
4212 SX150X_LEFT_FHA,
4213 SX150X_RIGHT_FHA,
4214 SX150X_SOUTH,
4215 SX150X_NORTH,
4216 SX150X_CORE_FLUID,
4217};
4218
4219static struct sx150x_platform_data sx150x_data[] __initdata = {
4220 [SX150X_CORE] = {
4221 .gpio_base = GPIO_CORE_EXPANDER_BASE,
4222 .oscio_is_gpo = false,
4223 .io_pullup_ena = 0x0c08,
4224 .io_pulldn_ena = 0x4060,
4225 .io_open_drain_ena = 0x000c,
4226 .io_polarity = 0,
4227 .irq_summary = -1, /* see fixup_i2c_configs() */
4228 .irq_base = GPIO_EXPANDER_IRQ_BASE,
4229 },
4230 [SX150X_DOCKING] = {
4231 .gpio_base = GPIO_DOCKING_EXPANDER_BASE,
4232 .oscio_is_gpo = false,
4233 .io_pullup_ena = 0x5e06,
4234 .io_pulldn_ena = 0x81b8,
4235 .io_open_drain_ena = 0,
4236 .io_polarity = 0,
4237 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4238 UI_INT2_N),
4239 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4240 GPIO_DOCKING_EXPANDER_BASE -
4241 GPIO_EXPANDER_GPIO_BASE,
4242 },
4243 [SX150X_SURF] = {
4244 .gpio_base = GPIO_SURF_EXPANDER_BASE,
4245 .oscio_is_gpo = false,
4246 .io_pullup_ena = 0,
4247 .io_pulldn_ena = 0,
4248 .io_open_drain_ena = 0,
4249 .io_polarity = 0,
4250 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4251 UI_INT1_N),
4252 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4253 GPIO_SURF_EXPANDER_BASE -
4254 GPIO_EXPANDER_GPIO_BASE,
4255 },
4256 [SX150X_LEFT_FHA] = {
4257 .gpio_base = GPIO_LEFT_KB_EXPANDER_BASE,
4258 .oscio_is_gpo = false,
4259 .io_pullup_ena = 0,
4260 .io_pulldn_ena = 0x40,
4261 .io_open_drain_ena = 0,
4262 .io_polarity = 0,
4263 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4264 UI_INT3_N),
4265 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4266 GPIO_LEFT_KB_EXPANDER_BASE -
4267 GPIO_EXPANDER_GPIO_BASE,
4268 },
4269 [SX150X_RIGHT_FHA] = {
4270 .gpio_base = GPIO_RIGHT_KB_EXPANDER_BASE,
4271 .oscio_is_gpo = true,
4272 .io_pullup_ena = 0,
4273 .io_pulldn_ena = 0,
4274 .io_open_drain_ena = 0,
4275 .io_polarity = 0,
4276 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4277 UI_INT3_N),
4278 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4279 GPIO_RIGHT_KB_EXPANDER_BASE -
4280 GPIO_EXPANDER_GPIO_BASE,
4281 },
4282 [SX150X_SOUTH] = {
4283 .gpio_base = GPIO_SOUTH_EXPANDER_BASE,
4284 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4285 GPIO_SOUTH_EXPANDER_BASE -
4286 GPIO_EXPANDER_GPIO_BASE,
4287 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT3_N),
4288 },
4289 [SX150X_NORTH] = {
4290 .gpio_base = GPIO_NORTH_EXPANDER_BASE,
4291 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4292 GPIO_NORTH_EXPANDER_BASE -
4293 GPIO_EXPANDER_GPIO_BASE,
4294 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT3_N),
4295 .oscio_is_gpo = true,
4296 .io_open_drain_ena = 0x30,
4297 },
4298 [SX150X_CORE_FLUID] = {
4299 .gpio_base = GPIO_CORE_EXPANDER_BASE,
4300 .oscio_is_gpo = false,
4301 .io_pullup_ena = 0x0408,
4302 .io_pulldn_ena = 0x4060,
4303 .io_open_drain_ena = 0x0008,
4304 .io_polarity = 0,
4305 .irq_summary = -1, /* see fixup_i2c_configs() */
4306 .irq_base = GPIO_EXPANDER_IRQ_BASE,
4307 },
4308};
4309
4310#ifdef CONFIG_SENSORS_MSM_ADC
4311/* Configuration of EPM expander is done when client
4312 * request an adc read
4313 */
4314static struct sx150x_platform_data sx150x_epmdata = {
4315 .gpio_base = GPIO_EPM_EXPANDER_BASE,
4316 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4317 GPIO_EPM_EXPANDER_BASE -
4318 GPIO_EXPANDER_GPIO_BASE,
4319 .irq_summary = -1,
4320};
4321#endif
4322
4323/* sx150x_low_power_cfg
4324 *
4325 * This data and init function are used to put unused gpio-expander output
4326 * lines into their low-power states at boot. The init
4327 * function must be deferred until a later init stage because the i2c
4328 * gpio expander drivers do not probe until after they are registered
4329 * (see register_i2c_devices) and the work-queues for those registrations
4330 * are processed. Because these lines are unused, there is no risk of
4331 * competing with a device driver for the gpio.
4332 *
4333 * gpio lines whose low-power states are input are naturally in their low-
4334 * power configurations once probed, see the platform data structures above.
4335 */
4336struct sx150x_low_power_cfg {
4337 unsigned gpio;
4338 unsigned val;
4339};
4340
4341static struct sx150x_low_power_cfg
4342common_sx150x_lp_cfgs[] __initdata = {
4343 {GPIO_WLAN_DEEP_SLEEP_N, 0},
4344 {GPIO_EXT_GPS_LNA_EN, 0},
4345 {GPIO_MSM_WAKES_BT, 0},
4346 {GPIO_USB_UICC_EN, 0},
4347 {GPIO_BATT_GAUGE_EN, 0},
4348};
4349
4350static struct sx150x_low_power_cfg
4351surf_ffa_sx150x_lp_cfgs[] __initdata = {
4352 {GPIO_MIPI_DSI_RST_N, 0},
4353 {GPIO_DONGLE_PWR_EN, 0},
4354 {GPIO_CAP_TS_SLEEP, 1},
4355 {GPIO_WEB_CAMIF_RESET_N, 0},
4356};
4357
4358static void __init
4359cfg_gpio_low_power(struct sx150x_low_power_cfg *cfgs, unsigned nelems)
4360{
4361 unsigned n;
4362 int rc;
4363
4364 for (n = 0; n < nelems; ++n) {
4365 rc = gpio_request(cfgs[n].gpio, NULL);
4366 if (!rc) {
4367 rc = gpio_direction_output(cfgs[n].gpio, cfgs[n].val);
4368 gpio_free(cfgs[n].gpio);
4369 }
4370
4371 if (rc) {
4372 printk(KERN_NOTICE "%s: failed to sleep gpio %d: %d\n",
4373 __func__, cfgs[n].gpio, rc);
4374 }
Steve Muckle9161d302010-02-11 11:50:40 -08004375 }
Steve Mucklea55df6e2010-01-07 12:43:24 -08004376}
4377
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004378static int __init cfg_sx150xs_low_power(void)
Steve Mucklea55df6e2010-01-07 12:43:24 -08004379{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004380 cfg_gpio_low_power(common_sx150x_lp_cfgs,
4381 ARRAY_SIZE(common_sx150x_lp_cfgs));
4382 if (!machine_is_msm8x60_fluid())
4383 cfg_gpio_low_power(surf_ffa_sx150x_lp_cfgs,
4384 ARRAY_SIZE(surf_ffa_sx150x_lp_cfgs));
4385 return 0;
4386}
4387module_init(cfg_sx150xs_low_power);
4388
4389#ifdef CONFIG_I2C
4390static struct i2c_board_info core_expander_i2c_info[] __initdata = {
4391 {
4392 I2C_BOARD_INFO("sx1509q", 0x3e),
4393 .platform_data = &sx150x_data[SX150X_CORE]
4394 },
4395};
4396
4397static struct i2c_board_info docking_expander_i2c_info[] __initdata = {
4398 {
4399 I2C_BOARD_INFO("sx1509q", 0x3f),
4400 .platform_data = &sx150x_data[SX150X_DOCKING]
4401 },
4402};
4403
4404static struct i2c_board_info surf_expanders_i2c_info[] __initdata = {
4405 {
4406 I2C_BOARD_INFO("sx1509q", 0x70),
4407 .platform_data = &sx150x_data[SX150X_SURF]
4408 }
4409};
4410
4411static struct i2c_board_info fha_expanders_i2c_info[] __initdata = {
4412 {
4413 I2C_BOARD_INFO("sx1508q", 0x21),
4414 .platform_data = &sx150x_data[SX150X_LEFT_FHA]
4415 },
4416 {
4417 I2C_BOARD_INFO("sx1508q", 0x22),
4418 .platform_data = &sx150x_data[SX150X_RIGHT_FHA]
4419 }
4420};
4421
4422static struct i2c_board_info fluid_expanders_i2c_info[] __initdata = {
4423 {
4424 I2C_BOARD_INFO("sx1508q", 0x23),
4425 .platform_data = &sx150x_data[SX150X_SOUTH]
4426 },
4427 {
4428 I2C_BOARD_INFO("sx1508q", 0x20),
4429 .platform_data = &sx150x_data[SX150X_NORTH]
4430 }
4431};
4432
4433static struct i2c_board_info fluid_core_expander_i2c_info[] __initdata = {
4434 {
4435 I2C_BOARD_INFO("sx1509q", 0x3e),
4436 .platform_data = &sx150x_data[SX150X_CORE_FLUID]
4437 },
4438};
4439
4440#ifdef CONFIG_SENSORS_MSM_ADC
4441static struct i2c_board_info fluid_expanders_i2c_epm_info[] = {
4442 {
4443 I2C_BOARD_INFO("sx1509q", 0x3e),
4444 .platform_data = &sx150x_epmdata
4445 },
4446};
4447#endif
4448#endif
4449#endif
4450
4451#ifdef CONFIG_SENSORS_MSM_ADC
4452static struct resource resources_adc[] = {
4453 {
4454 .start = PM8058_ADC_IRQ(PM8058_IRQ_BASE),
4455 .end = PM8058_ADC_IRQ(PM8058_IRQ_BASE),
4456 .flags = IORESOURCE_IRQ,
4457 },
4458};
4459
4460static struct adc_access_fn xoadc_fn = {
4461 pm8058_xoadc_select_chan_and_start_conv,
4462 pm8058_xoadc_read_adc_code,
4463 pm8058_xoadc_get_properties,
4464 pm8058_xoadc_slot_request,
4465 pm8058_xoadc_restore_slot,
4466 pm8058_xoadc_calibrate,
4467};
4468
4469#if defined(CONFIG_I2C) && \
4470 (defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE))
4471static struct regulator *vreg_adc_epm1;
4472
4473static struct i2c_client *epm_expander_i2c_register_board(void)
4474
4475{
4476 struct i2c_adapter *i2c_adap;
4477 struct i2c_client *client = NULL;
4478 i2c_adap = i2c_get_adapter(0x0);
4479
4480 if (i2c_adap == NULL)
4481 printk(KERN_ERR "\nepm_expander_i2c_adapter is NULL\n");
4482
4483 if (i2c_adap != NULL)
4484 client = i2c_new_device(i2c_adap,
4485 &fluid_expanders_i2c_epm_info[0]);
4486 return client;
4487
4488}
4489
4490static unsigned int msm_adc_gpio_configure_expander_enable(void)
4491{
4492 int rc = 0;
4493 static struct i2c_client *epm_i2c_client;
4494
4495 printk(KERN_DEBUG "Enter msm_adc_gpio_configure_expander_enable\n");
4496
4497 vreg_adc_epm1 = regulator_get(NULL, "8058_s3");
4498
4499 if (IS_ERR(vreg_adc_epm1)) {
4500 printk(KERN_ERR "%s: Unable to get 8058_s3\n", __func__);
4501 return 0;
4502 }
4503
4504 rc = regulator_set_voltage(vreg_adc_epm1, 1800000, 1800000);
4505 if (rc)
4506 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4507 "regulator set voltage failed\n");
4508
4509 rc = regulator_enable(vreg_adc_epm1);
4510 if (rc) {
4511 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4512 "Error while enabling regulator for epm s3 %d\n", rc);
4513 return rc;
4514 }
4515
4516 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: Start"
4517 " setting the value of the EPM 3.3, 5v and lvlsft\n");
4518
4519 msleep(1000);
4520
4521 rc = gpio_request(GPIO_EPM_5V_BOOST_EN, "boost_epm_5v");
4522 if (!rc) {
4523 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4524 "Configure 5v boost\n");
4525 gpio_direction_output(GPIO_EPM_5V_BOOST_EN, 1);
4526 } else {
4527 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4528 "Error for epm 5v boost en\n");
4529 goto exit_vreg_epm;
4530 }
4531
4532 msleep(500);
4533
4534 rc = gpio_request(GPIO_EPM_3_3V_EN, "epm_3_3v");
4535 if (!rc) {
4536 gpio_direction_output(GPIO_EPM_3_3V_EN, 1);
4537 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4538 "Configure epm 3.3v\n");
4539 } else {
4540 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4541 "Error for gpio 3.3ven\n");
4542 goto exit_vreg_epm;
4543 }
4544 msleep(500);
4545
4546 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4547 "Trying to request EPM LVLSFT_EN\n");
4548 rc = gpio_request(GPIO_EPM_LVLSFT_EN, "lvsft_en");
4549 if (!rc) {
4550 gpio_direction_output(GPIO_EPM_LVLSFT_EN, 1);
4551 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4552 "Configure the lvlsft\n");
4553 } else {
4554 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4555 "Error for epm lvlsft_en\n");
4556 goto exit_vreg_epm;
4557 }
4558
4559 msleep(500);
4560
4561 if (!epm_i2c_client)
4562 epm_i2c_client = epm_expander_i2c_register_board();
4563
4564 rc = gpio_request(GPIO_PWR_MON_ENABLE, "pwr_mon_enable");
4565 if (!rc)
4566 rc = gpio_direction_output(GPIO_PWR_MON_ENABLE, 1);
4567 if (rc) {
4568 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4569 ": GPIO PWR MON Enable issue\n");
4570 goto exit_vreg_epm;
4571 }
4572
4573 msleep(1000);
4574
4575 rc = gpio_request(GPIO_ADC1_PWDN_N, "adc1_pwdn");
4576 if (!rc) {
4577 rc = gpio_direction_output(GPIO_ADC1_PWDN_N, 1);
4578 if (rc) {
4579 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4580 ": ADC1_PWDN error direction out\n");
4581 goto exit_vreg_epm;
4582 }
4583 }
4584
4585 msleep(100);
4586
4587 rc = gpio_request(GPIO_ADC2_PWDN_N, "adc2_pwdn");
4588 if (!rc) {
4589 rc = gpio_direction_output(GPIO_ADC2_PWDN_N, 1);
4590 if (rc) {
4591 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4592 ": ADC2_PWD error direction out\n");
4593 goto exit_vreg_epm;
4594 }
4595 }
4596
4597 msleep(1000);
4598
4599 rc = gpio_request(GPIO_PWR_MON_START, "pwr_mon_start");
4600 if (!rc) {
4601 rc = gpio_direction_output(GPIO_PWR_MON_START, 0);
4602 if (rc) {
4603 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4604 "Gpio request problem %d\n", rc);
4605 goto exit_vreg_epm;
4606 }
4607 }
4608
4609 rc = gpio_request(GPIO_EPM_SPI_ADC1_CS_N, "spi_adc1_cs");
4610 if (!rc) {
4611 rc = gpio_direction_output(GPIO_EPM_SPI_ADC1_CS_N, 0);
4612 if (rc) {
4613 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4614 ": EPM_SPI_ADC1_CS_N error\n");
4615 goto exit_vreg_epm;
4616 }
4617 }
4618
4619 rc = gpio_request(GPIO_EPM_SPI_ADC2_CS_N, "spi_adc2_cs");
4620 if (!rc) {
4621 rc = gpio_direction_output(GPIO_EPM_SPI_ADC2_CS_N, 0);
4622 if (rc) {
4623 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4624 ": EPM_SPI_ADC2_Cs_N error\n");
4625 goto exit_vreg_epm;
4626 }
4627 }
4628
4629 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: Set "
4630 "the power monitor reset for epm\n");
4631
4632 rc = gpio_request(GPIO_PWR_MON_RESET_N, "pwr_mon_reset_n");
4633 if (!rc) {
4634 gpio_direction_output(GPIO_PWR_MON_RESET_N, 0);
4635 if (rc) {
4636 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4637 ": Error in the power mon reset\n");
4638 goto exit_vreg_epm;
4639 }
4640 }
4641
4642 msleep(1000);
4643
4644 gpio_set_value_cansleep(GPIO_PWR_MON_RESET_N, 1);
4645
4646 msleep(500);
4647
4648 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 1);
4649
4650 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 1);
4651
4652 return rc;
4653
4654exit_vreg_epm:
4655 regulator_disable(vreg_adc_epm1);
4656
4657 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: Exit."
4658 " rc = %d.\n", rc);
4659 return rc;
4660};
4661
4662static unsigned int msm_adc_gpio_configure_expander_disable(void)
4663{
4664 int rc = 0;
4665
4666 gpio_set_value_cansleep(GPIO_PWR_MON_RESET_N, 0);
4667 gpio_free(GPIO_PWR_MON_RESET_N);
4668
4669 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 0);
4670 gpio_free(GPIO_EPM_SPI_ADC1_CS_N);
4671
4672 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 0);
4673 gpio_free(GPIO_EPM_SPI_ADC2_CS_N);
4674
4675 gpio_set_value_cansleep(GPIO_PWR_MON_START, 0);
4676 gpio_free(GPIO_PWR_MON_START);
4677
4678 gpio_direction_output(GPIO_ADC1_PWDN_N, 0);
4679 gpio_free(GPIO_ADC1_PWDN_N);
4680
4681 gpio_direction_output(GPIO_ADC2_PWDN_N, 0);
4682 gpio_free(GPIO_ADC2_PWDN_N);
4683
4684 gpio_set_value_cansleep(GPIO_PWR_MON_ENABLE, 0);
4685 gpio_free(GPIO_PWR_MON_ENABLE);
4686
4687 gpio_set_value_cansleep(GPIO_EPM_LVLSFT_EN, 0);
4688 gpio_free(GPIO_EPM_LVLSFT_EN);
4689
4690 gpio_set_value_cansleep(GPIO_EPM_5V_BOOST_EN, 0);
4691 gpio_free(GPIO_EPM_5V_BOOST_EN);
4692
4693 gpio_set_value_cansleep(GPIO_EPM_3_3V_EN, 0);
4694 gpio_free(GPIO_EPM_3_3V_EN);
4695
4696 rc = regulator_disable(vreg_adc_epm1);
4697 if (rc)
4698 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_disable: "
4699 "Error while enabling regulator for epm s3 %d\n", rc);
4700 regulator_put(vreg_adc_epm1);
4701
4702 printk(KERN_DEBUG "Exi msm_adc_gpio_configure_expander_disable\n");
4703 return rc;
4704};
4705
4706unsigned int msm_adc_gpio_expander_enable(int cs_enable)
4707{
4708 int rc = 0;
4709
4710 printk(KERN_DEBUG "msm_adc_gpio_expander_enable: cs_enable = %d",
4711 cs_enable);
4712
4713 if (cs_enable < 16) {
4714 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 0);
4715 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 1);
4716 } else {
4717 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 0);
4718 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 1);
4719 }
4720 return rc;
4721};
4722
4723unsigned int msm_adc_gpio_expander_disable(int cs_disable)
4724{
4725 int rc = 0;
4726
4727 printk(KERN_DEBUG "Enter msm_adc_gpio_expander_disable.\n");
4728
4729 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 1);
4730
4731 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 1);
4732
4733 return rc;
4734};
4735#endif
4736
4737static struct msm_adc_channels msm_adc_channels_data[] = {
4738 {"vbatt", CHANNEL_ADC_VBATT, 0, &xoadc_fn, CHAN_PATH_TYPE2,
4739 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE3, scale_default},
4740 {"vcoin", CHANNEL_ADC_VCOIN, 0, &xoadc_fn, CHAN_PATH_TYPE1,
4741 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4742 {"vcharger_channel", CHANNEL_ADC_VCHG, 0, &xoadc_fn, CHAN_PATH_TYPE3,
4743 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE4, scale_default},
4744 {"charger_current_monitor", CHANNEL_ADC_CHG_MONITOR, 0, &xoadc_fn,
4745 CHAN_PATH_TYPE4,
4746 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_default},
4747 {"vph_pwr", CHANNEL_ADC_VPH_PWR, 0, &xoadc_fn, CHAN_PATH_TYPE5,
4748 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE3, scale_default},
4749 {"usb_vbus", CHANNEL_ADC_USB_VBUS, 0, &xoadc_fn, CHAN_PATH_TYPE11,
4750 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE3, scale_default},
4751 {"pmic_therm", CHANNEL_ADC_DIE_TEMP, 0, &xoadc_fn, CHAN_PATH_TYPE12,
4752 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_pmic_therm},
4753 {"pmic_therm_4K", CHANNEL_ADC_DIE_TEMP_4K, 0, &xoadc_fn,
4754 CHAN_PATH_TYPE12,
4755 ADC_CONFIG_TYPE1, ADC_CALIB_CONFIG_TYPE7, scale_pmic_therm},
4756 {"xo_therm", CHANNEL_ADC_XOTHERM, 0, &xoadc_fn, CHAN_PATH_TYPE_NONE,
4757 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE5, tdkntcgtherm},
4758 {"xo_therm_4K", CHANNEL_ADC_XOTHERM_4K, 0, &xoadc_fn,
4759 CHAN_PATH_TYPE_NONE,
4760 ADC_CONFIG_TYPE1, ADC_CALIB_CONFIG_TYPE6, tdkntcgtherm},
4761 {"hdset_detect", CHANNEL_ADC_HDSET, 0, &xoadc_fn, CHAN_PATH_TYPE6,
4762 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_default},
4763 {"chg_batt_amon", CHANNEL_ADC_BATT_AMON, 0, &xoadc_fn, CHAN_PATH_TYPE10,
4764 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1,
4765 scale_xtern_chgr_cur},
4766 {"msm_therm", CHANNEL_ADC_MSM_THERM, 0, &xoadc_fn, CHAN_PATH_TYPE8,
4767 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_msm_therm},
4768 {"batt_therm", CHANNEL_ADC_BATT_THERM, 0, &xoadc_fn, CHAN_PATH_TYPE7,
4769 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_batt_therm},
4770 {"batt_id", CHANNEL_ADC_BATT_ID, 0, &xoadc_fn, CHAN_PATH_TYPE9,
4771 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4772 {"ref_625mv", CHANNEL_ADC_625_REF, 0, &xoadc_fn, CHAN_PATH_TYPE15,
4773 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4774 {"ref_1250mv", CHANNEL_ADC_1250_REF, 0, &xoadc_fn, CHAN_PATH_TYPE13,
4775 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4776 {"ref_325mv", CHANNEL_ADC_325_REF, 0, &xoadc_fn, CHAN_PATH_TYPE14,
4777 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4778};
4779
4780static char *msm_adc_fluid_device_names[] = {
4781 "ADS_ADC1",
4782 "ADS_ADC2",
4783};
4784
4785static struct msm_adc_platform_data msm_adc_pdata = {
4786 .channel = msm_adc_channels_data,
4787 .num_chan_supported = ARRAY_SIZE(msm_adc_channels_data),
4788#if defined(CONFIG_I2C) && \
4789 (defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE))
4790 .adc_gpio_enable = msm_adc_gpio_expander_enable,
4791 .adc_gpio_disable = msm_adc_gpio_expander_disable,
4792 .adc_fluid_enable = msm_adc_gpio_configure_expander_enable,
4793 .adc_fluid_disable = msm_adc_gpio_configure_expander_disable,
4794#endif
4795};
4796
4797static struct platform_device msm_adc_device = {
4798 .name = "msm_adc",
4799 .id = -1,
4800 .dev = {
4801 .platform_data = &msm_adc_pdata,
4802 },
4803};
4804
4805static void pmic8058_xoadc_mpp_config(void)
4806{
4807 int rc;
4808
4809 rc = pm8901_mpp_config_digital_out(XOADC_MPP_4,
4810 PM8901_MPP_DIG_LEVEL_S4, PM_MPP_DOUT_CTL_LOW);
4811 if (rc)
4812 pr_err("%s: Config mpp4 on pmic 8901 failed\n", __func__);
4813
4814 rc = pm8058_mpp_config_analog_input(XOADC_MPP_3,
4815 PM_MPP_AIN_AMUX_CH5, PM_MPP_AOUT_CTL_DISABLE);
4816 if (rc)
4817 pr_err("%s: Config mpp3 on pmic 8058 failed\n", __func__);
4818
4819 rc = pm8058_mpp_config_analog_input(XOADC_MPP_5,
4820 PM_MPP_AIN_AMUX_CH9, PM_MPP_AOUT_CTL_DISABLE);
4821 if (rc)
4822 pr_err("%s: Config mpp5 on pmic 8058 failed\n", __func__);
4823
4824 rc = pm8058_mpp_config_analog_input(XOADC_MPP_7,
4825 PM_MPP_AIN_AMUX_CH6, PM_MPP_AOUT_CTL_DISABLE);
4826 if (rc)
4827 pr_err("%s: Config mpp7 on pmic 8058 failed\n", __func__);
4828
4829 rc = pm8058_mpp_config_analog_input(XOADC_MPP_8,
4830 PM_MPP_AIN_AMUX_CH8, PM_MPP_AOUT_CTL_DISABLE);
4831 if (rc)
4832 pr_err("%s: Config mpp8 on pmic 8058 failed\n", __func__);
4833
4834 rc = pm8058_mpp_config_analog_input(XOADC_MPP_10,
4835 PM_MPP_AIN_AMUX_CH7, PM_MPP_AOUT_CTL_DISABLE);
4836 if (rc)
4837 pr_err("%s: Config mpp10 on pmic 8058 failed\n", __func__);
4838}
4839
4840static struct regulator *vreg_ldo18_adc;
4841
4842static int pmic8058_xoadc_vreg_config(int on)
4843{
4844 int rc;
4845
4846 if (on) {
4847 rc = regulator_enable(vreg_ldo18_adc);
4848 if (rc)
4849 pr_err("%s: Enable of regulator ldo18_adc "
4850 "failed\n", __func__);
4851 } else {
4852 rc = regulator_disable(vreg_ldo18_adc);
4853 if (rc)
4854 pr_err("%s: Disable of regulator ldo18_adc "
4855 "failed\n", __func__);
4856 }
4857
4858 return rc;
4859}
4860
4861static int pmic8058_xoadc_vreg_setup(void)
4862{
4863 int rc;
4864
4865 vreg_ldo18_adc = regulator_get(NULL, "8058_l18");
4866 if (IS_ERR(vreg_ldo18_adc)) {
4867 printk(KERN_ERR "%s: vreg get failed (%ld)\n",
4868 __func__, PTR_ERR(vreg_ldo18_adc));
4869 rc = PTR_ERR(vreg_ldo18_adc);
4870 goto fail;
4871 }
4872
4873 rc = regulator_set_voltage(vreg_ldo18_adc, 2200000, 2200000);
4874 if (rc) {
4875 pr_err("%s: unable to set ldo18 voltage to 2.2V\n", __func__);
4876 goto fail;
4877 }
4878
4879 return rc;
4880fail:
4881 regulator_put(vreg_ldo18_adc);
4882 return rc;
4883}
4884
4885static void pmic8058_xoadc_vreg_shutdown(void)
4886{
4887 regulator_put(vreg_ldo18_adc);
4888}
4889
4890/* usec. For this ADC,
4891 * this time represents clk rate @ txco w/ 1024 decimation ratio.
4892 * Each channel has different configuration, thus at the time of starting
4893 * the conversion, xoadc will return actual conversion time
4894 * */
4895static struct adc_properties pm8058_xoadc_data = {
4896 .adc_reference = 2200, /* milli-voltage for this adc */
4897 .bitresolution = 15,
4898 .bipolar = 0,
4899 .conversiontime = 54,
4900};
4901
4902static struct xoadc_platform_data xoadc_pdata = {
4903 .xoadc_prop = &pm8058_xoadc_data,
4904 .xoadc_mpp_config = pmic8058_xoadc_mpp_config,
4905 .xoadc_vreg_set = pmic8058_xoadc_vreg_config,
4906 .xoadc_num = XOADC_PMIC_0,
4907 .xoadc_vreg_setup = pmic8058_xoadc_vreg_setup,
4908 .xoadc_vreg_shutdown = pmic8058_xoadc_vreg_shutdown,
4909};
4910#endif
4911
4912#ifdef CONFIG_MSM_SDIO_AL
4913
4914static unsigned mdm2ap_status = 140;
4915
4916static int configure_mdm2ap_status(int on)
4917{
4918 int ret = 0;
4919 if (on)
4920 ret = msm_gpiomux_get(mdm2ap_status);
4921 else
4922 ret = msm_gpiomux_put(mdm2ap_status);
4923
4924 if (ret)
4925 pr_err("%s: mdm2ap_status config failed, on = %d\n", __func__,
4926 on);
4927
4928 return ret;
4929}
4930
4931
4932static int get_mdm2ap_status(void)
4933{
4934 return gpio_get_value(mdm2ap_status);
4935}
4936
4937static struct sdio_al_platform_data sdio_al_pdata = {
4938 .config_mdm2ap_status = configure_mdm2ap_status,
4939 .get_mdm2ap_status = get_mdm2ap_status,
4940 .allow_sdioc_version_major_2 = 0,
Konstantin Dorfmanee2e3082011-08-16 15:12:01 +03004941 .peer_sdioc_version_minor = 0x0202,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004942 .peer_sdioc_version_major = 0x0004,
4943 .peer_sdioc_boot_version_minor = 0x0001,
4944 .peer_sdioc_boot_version_major = 0x0003
4945};
4946
4947struct platform_device msm_device_sdio_al = {
4948 .name = "msm_sdio_al",
4949 .id = -1,
4950 .dev = {
Maya Erez6862b142011-08-22 09:07:07 +03004951 .parent = &msm_charm_modem.dev,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004952 .platform_data = &sdio_al_pdata,
4953 },
4954};
4955
4956#endif /* CONFIG_MSM_SDIO_AL */
4957
4958static struct platform_device *charm_devices[] __initdata = {
4959 &msm_charm_modem,
4960#ifdef CONFIG_MSM_SDIO_AL
4961 &msm_device_sdio_al,
4962#endif
4963};
4964
Lei Zhou338cab82011-08-19 13:38:17 -04004965#ifdef CONFIG_SND_SOC_MSM8660_APQ
4966static struct platform_device *dragon_alsa_devices[] __initdata = {
4967 &msm_pcm,
4968 &msm_pcm_routing,
4969 &msm_cpudai0,
4970 &msm_cpudai1,
4971 &msm_cpudai_hdmi_rx,
4972 &msm_cpudai_bt_rx,
4973 &msm_cpudai_bt_tx,
4974 &msm_cpudai_fm_rx,
4975 &msm_cpudai_fm_tx,
4976 &msm_cpu_fe,
4977 &msm_stub_codec,
4978 &msm_lpa_pcm,
4979};
4980#endif
4981
4982static struct platform_device *asoc_devices[] __initdata = {
4983 &asoc_msm_pcm,
4984 &asoc_msm_dai0,
4985 &asoc_msm_dai1,
4986};
4987
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004988static struct platform_device *surf_devices[] __initdata = {
4989 &msm_device_smd,
4990 &msm_device_uart_dm12,
4991#ifdef CONFIG_I2C_QUP
4992 &msm_gsbi3_qup_i2c_device,
4993 &msm_gsbi4_qup_i2c_device,
4994 &msm_gsbi7_qup_i2c_device,
4995 &msm_gsbi8_qup_i2c_device,
4996 &msm_gsbi9_qup_i2c_device,
4997 &msm_gsbi12_qup_i2c_device,
4998#endif
4999#ifdef CONFIG_SERIAL_MSM_HS
5000 &msm_device_uart_dm1,
5001#endif
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +05305002#ifdef CONFIG_MSM_SSBI
5003 &msm_device_ssbi_pmic1,
5004#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005005#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005006 &msm_device_ssbi2,
5007 &msm_device_ssbi3,
5008#endif
5009#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
5010 &isp1763_device,
5011#endif
5012
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005013#if defined (CONFIG_MSM_8x60_VOIP)
5014 &asoc_msm_mvs,
5015 &asoc_mvs_dai0,
5016 &asoc_mvs_dai1,
5017#endif
Lei Zhou338cab82011-08-19 13:38:17 -04005018
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005019#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_HCD)
5020 &msm_device_otg,
5021#endif
5022#ifdef CONFIG_USB_GADGET_MSM_72K
5023 &msm_device_gadget_peripheral,
5024#endif
5025#ifdef CONFIG_USB_G_ANDROID
5026 &android_usb_device,
5027#endif
5028#ifdef CONFIG_BATTERY_MSM
5029 &msm_batt_device,
5030#endif
5031#ifdef CONFIG_ANDROID_PMEM
Laura Abbott63cfd7e2011-10-10 18:21:01 -07005032#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005033 &android_pmem_device,
5034 &android_pmem_adsp_device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005035 &android_pmem_smipool_device,
5036#endif
Laura Abbott63cfd7e2011-10-10 18:21:01 -07005037 &android_pmem_audio_device,
5038#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005039#ifdef CONFIG_MSM_ROTATOR
5040 &msm_rotator_device,
5041#endif
5042 &msm_fb_device,
5043 &msm_kgsl_3d0,
5044 &msm_kgsl_2d0,
5045 &msm_kgsl_2d1,
5046 &lcdc_samsung_panel_device,
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04005047#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
5048 &lcdc_nt35582_panel_device,
5049#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005050#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
5051 &lcdc_samsung_oled_panel_device,
5052#endif
5053#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
5054 &lcdc_auo_wvga_panel_device,
5055#endif
5056#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
5057 &hdmi_msm_device,
5058#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
5059#ifdef CONFIG_FB_MSM_MIPI_DSI
5060 &mipi_dsi_toshiba_panel_device,
5061 &mipi_dsi_novatek_panel_device,
5062#endif
5063#ifdef CONFIG_MSM_CAMERA
5064#ifdef CONFIG_MT9E013
5065 &msm_camera_sensor_mt9e013,
5066#endif
5067#ifdef CONFIG_IMX074
5068 &msm_camera_sensor_imx074,
5069#endif
5070#ifdef CONFIG_WEBCAM_OV7692
5071 &msm_camera_sensor_webcam_ov7692,
5072#endif
5073#ifdef CONFIG_WEBCAM_OV9726
5074 &msm_camera_sensor_webcam_ov9726,
5075#endif
5076#ifdef CONFIG_QS_S5K4E1
5077 &msm_camera_sensor_qs_s5k4e1,
5078#endif
Jilai Wang971f97f2011-07-13 14:25:25 -04005079#ifdef CONFIG_VX6953
5080 &msm_camera_sensor_vx6953,
5081#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005082#endif
5083#ifdef CONFIG_MSM_GEMINI
5084 &msm_gemini_device,
5085#endif
5086#ifdef CONFIG_MSM_VPE
5087 &msm_vpe_device,
5088#endif
5089
5090#if defined(CONFIG_MSM_RPM_LOG) || defined(CONFIG_MSM_RPM_LOG_MODULE)
5091 &msm_rpm_log_device,
5092#endif
5093#if defined(CONFIG_MSM_RPM_STATS_LOG)
5094 &msm_rpm_stat_device,
5095#endif
5096 &msm_device_vidc,
5097#if (defined(CONFIG_MARIMBA_CORE)) && \
5098 (defined(CONFIG_MSM_BT_POWER) || defined(CONFIG_MSM_BT_POWER_MODULE))
5099 &msm_bt_power_device,
5100#endif
5101#ifdef CONFIG_SENSORS_MSM_ADC
5102 &msm_adc_device,
5103#endif
David Collins6f032ba2011-08-31 14:08:15 -07005104 &rpm_regulator_device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005105
5106#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
5107 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
5108 &qcrypto_device,
5109#endif
5110
5111#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
5112 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
5113 &qcedev_device,
5114#endif
5115
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005116
5117#if defined(CONFIG_TSIF) || defined(CONFIG_TSIF_MODULE)
5118#ifdef CONFIG_MSM_USE_TSIF1
5119 &msm_device_tsif[1],
5120#else
5121 &msm_device_tsif[0],
5122#endif /* CONFIG_MSM_USE_TSIF1 */
5123#endif /* CONFIG_TSIF */
5124
5125#ifdef CONFIG_HW_RANDOM_MSM
5126 &msm_device_rng,
5127#endif
5128
5129 &msm_tsens_device,
Praveen Chidambaram043f4ce2011-08-02 09:37:59 -06005130 &msm_rpm_device,
Laura Abbott63cfd7e2011-10-10 18:21:01 -07005131#ifdef CONFIG_ION_MSM
5132 &ion_dev,
5133#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005134};
5135
Laura Abbott63cfd7e2011-10-10 18:21:01 -07005136#ifdef CONFIG_ION_MSM
5137struct ion_platform_data ion_pdata = {
5138 .nr = MSM_ION_HEAP_NUM,
5139 .heaps = {
5140 {
5141 .id = ION_HEAP_SYSTEM_ID,
5142 .type = ION_HEAP_TYPE_SYSTEM,
5143 .name = ION_VMALLOC_HEAP_NAME,
5144 },
5145 {
5146 .id = ION_HEAP_SYSTEM_CONTIG_ID,
5147 .type = ION_HEAP_TYPE_SYSTEM_CONTIG,
5148 .name = ION_KMALLOC_HEAP_NAME,
5149 },
5150#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
5151 {
5152 .id = ION_HEAP_EBI_ID,
5153 .type = ION_HEAP_TYPE_CARVEOUT,
5154 .name = ION_EBI1_HEAP_NAME,
5155 .size = MSM_ION_EBI_SIZE,
5156 .memory_type = ION_EBI_TYPE,
5157 },
5158 {
5159 .id = ION_HEAP_ADSP_ID,
5160 .type = ION_HEAP_TYPE_CARVEOUT,
5161 .name = ION_ADSP_HEAP_NAME,
5162 .size = MSM_ION_ADSP_SIZE,
5163 .memory_type = ION_EBI_TYPE,
5164 },
5165 {
5166 .id = ION_HEAP_SMI_ID,
5167 .type = ION_HEAP_TYPE_CARVEOUT,
5168 .name = ION_SMI_HEAP_NAME,
5169 .size = MSM_ION_SMI_SIZE,
5170 .memory_type = ION_SMI_TYPE,
5171 },
5172#endif
5173 }
5174};
5175
5176struct platform_device ion_dev = {
5177 .name = "ion-msm",
5178 .id = 1,
5179 .dev = { .platform_data = &ion_pdata },
5180};
5181#endif
5182
5183
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005184static struct memtype_reserve msm8x60_reserve_table[] __initdata = {
5185 /* Kernel SMI memory pool for video core, used for firmware */
5186 /* and encoder, decoder scratch buffers */
5187 /* Kernel SMI memory pool should always precede the user space */
5188 /* SMI memory pool, as the video core will use offset address */
5189 /* from the Firmware base */
5190 [MEMTYPE_SMI_KERNEL] = {
5191 .start = KERNEL_SMI_BASE,
5192 .limit = KERNEL_SMI_SIZE,
5193 .size = KERNEL_SMI_SIZE,
5194 .flags = MEMTYPE_FLAGS_FIXED,
5195 },
5196 /* User space SMI memory pool for video core */
5197 /* used for encoder, decoder input & output buffers */
5198 [MEMTYPE_SMI] = {
5199 .start = USER_SMI_BASE,
5200 .limit = USER_SMI_SIZE,
5201 .flags = MEMTYPE_FLAGS_FIXED,
5202 },
5203 [MEMTYPE_EBI0] = {
5204 .flags = MEMTYPE_FLAGS_1M_ALIGN,
5205 },
5206 [MEMTYPE_EBI1] = {
5207 .flags = MEMTYPE_FLAGS_1M_ALIGN,
5208 },
5209};
5210
Laura Abbott63cfd7e2011-10-10 18:21:01 -07005211static void reserve_ion_memory(void)
5212{
5213#if defined(CONFIG_ION_MSM) && defined(CONFIG_MSM_MULTIMEDIA_USE_ION)
5214 msm8x60_reserve_table[MEMTYPE_EBI1].size += MSM_ION_EBI_SIZE;
5215 msm8x60_reserve_table[MEMTYPE_EBI1].size += MSM_ION_ADSP_SIZE;
5216 msm8x60_reserve_table[MEMTYPE_SMI].size += MSM_ION_SMI_SIZE;
5217#endif
5218}
5219
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005220static void __init size_pmem_devices(void)
5221{
5222#ifdef CONFIG_ANDROID_PMEM
Laura Abbott63cfd7e2011-10-10 18:21:01 -07005223#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005224 android_pmem_adsp_pdata.size = pmem_adsp_size;
5225 android_pmem_smipool_pdata.size = MSM_PMEM_SMIPOOL_SIZE;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005226 android_pmem_pdata.size = pmem_sf_size;
5227#endif
Laura Abbott63cfd7e2011-10-10 18:21:01 -07005228 android_pmem_audio_pdata.size = MSM_PMEM_AUDIO_SIZE;
5229#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005230}
5231
5232static void __init reserve_memory_for(struct android_pmem_platform_data *p)
5233{
5234 msm8x60_reserve_table[p->memory_type].size += p->size;
5235}
5236
5237static void __init reserve_pmem_memory(void)
5238{
5239#ifdef CONFIG_ANDROID_PMEM
Laura Abbott63cfd7e2011-10-10 18:21:01 -07005240#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005241 reserve_memory_for(&android_pmem_adsp_pdata);
5242 reserve_memory_for(&android_pmem_smipool_pdata);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005243 reserve_memory_for(&android_pmem_pdata);
Laura Abbott63cfd7e2011-10-10 18:21:01 -07005244#endif
5245 reserve_memory_for(&android_pmem_audio_pdata);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005246 msm8x60_reserve_table[MEMTYPE_EBI1].size += pmem_kernel_ebi1_size;
5247#endif
5248}
5249
Laura Abbott63cfd7e2011-10-10 18:21:01 -07005250
5251
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005252static void __init msm8x60_calculate_reserve_sizes(void)
5253{
5254 size_pmem_devices();
5255 reserve_pmem_memory();
Laura Abbott63cfd7e2011-10-10 18:21:01 -07005256 reserve_ion_memory();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005257}
5258
5259static int msm8x60_paddr_to_memtype(unsigned int paddr)
5260{
5261 if (paddr >= 0x40000000 && paddr < 0x60000000)
5262 return MEMTYPE_EBI1;
5263 if (paddr >= 0x38000000 && paddr < 0x40000000)
5264 return MEMTYPE_SMI;
5265 return MEMTYPE_NONE;
5266}
5267
5268static struct reserve_info msm8x60_reserve_info __initdata = {
5269 .memtype_reserve_table = msm8x60_reserve_table,
5270 .calculate_reserve_sizes = msm8x60_calculate_reserve_sizes,
5271 .paddr_to_memtype = msm8x60_paddr_to_memtype,
5272};
5273
5274static void __init msm8x60_reserve(void)
5275{
5276 reserve_info = &msm8x60_reserve_info;
5277 msm_reserve();
5278}
5279
5280#define EXT_CHG_VALID_MPP 10
5281#define EXT_CHG_VALID_MPP_2 11
5282
5283#ifdef CONFIG_ISL9519_CHARGER
5284static int isl_detection_setup(void)
5285{
5286 int ret = 0;
5287
5288 ret = pm8058_mpp_config_digital_in(EXT_CHG_VALID_MPP,
5289 PM8058_MPP_DIG_LEVEL_S3,
5290 PM_MPP_DIN_TO_INT);
5291 ret |= pm8058_mpp_config_bi_dir(EXT_CHG_VALID_MPP_2,
5292 PM8058_MPP_DIG_LEVEL_S3,
5293 PM_MPP_BI_PULLUP_10KOHM
5294 );
5295 return ret;
5296}
5297
5298static struct isl_platform_data isl_data __initdata = {
5299 .chgcurrent = 700,
5300 .valid_n_gpio = PM8058_MPP_PM_TO_SYS(10),
5301 .chg_detection_config = isl_detection_setup,
5302 .max_system_voltage = 4200,
5303 .min_system_voltage = 3200,
5304 .term_current = 120,
5305 .input_current = 2048,
5306};
5307
5308static struct i2c_board_info isl_charger_i2c_info[] __initdata = {
5309 {
5310 I2C_BOARD_INFO("isl9519q", 0x9),
5311 .irq = PM8058_CBLPWR_IRQ(PM8058_IRQ_BASE),
5312 .platform_data = &isl_data,
5313 },
5314};
5315#endif
5316
5317#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
5318static int smb137b_detection_setup(void)
5319{
5320 int ret = 0;
5321
5322 ret = pm8058_mpp_config_digital_in(EXT_CHG_VALID_MPP,
5323 PM8058_MPP_DIG_LEVEL_S3,
5324 PM_MPP_DIN_TO_INT);
5325 ret |= pm8058_mpp_config_bi_dir(EXT_CHG_VALID_MPP_2,
5326 PM8058_MPP_DIG_LEVEL_S3,
5327 PM_MPP_BI_PULLUP_10KOHM);
5328 return ret;
5329}
5330
5331static struct smb137b_platform_data smb137b_data __initdata = {
5332 .chg_detection_config = smb137b_detection_setup,
5333 .valid_n_gpio = PM8058_MPP_PM_TO_SYS(10),
5334 .batt_mah_rating = 950,
5335};
5336
5337static struct i2c_board_info smb137b_charger_i2c_info[] __initdata = {
5338 {
5339 I2C_BOARD_INFO("smb137b", 0x08),
5340 .irq = PM8058_CBLPWR_IRQ(PM8058_IRQ_BASE),
5341 .platform_data = &smb137b_data,
5342 },
5343};
5344#endif
5345
5346#ifdef CONFIG_PMIC8058
5347#define PMIC_GPIO_SDC3_DET 22
5348
5349static int pm8058_gpios_init(void)
5350{
5351 int i;
5352 int rc;
5353 struct pm8058_gpio_cfg {
5354 int gpio;
5355 struct pm8058_gpio cfg;
5356 };
5357
5358 struct pm8058_gpio_cfg gpio_cfgs[] = {
5359 { /* FFA ethernet */
5360 6,
5361 {
5362 .direction = PM_GPIO_DIR_IN,
5363 .pull = PM_GPIO_PULL_DN,
5364 .vin_sel = 2,
5365 .function = PM_GPIO_FUNC_NORMAL,
5366 .inv_int_pol = 0,
5367 },
5368 },
5369#ifdef CONFIG_MMC_MSM_CARD_HW_DETECTION
5370 {
5371 PMIC_GPIO_SDC3_DET - 1,
5372 {
5373 .direction = PM_GPIO_DIR_IN,
5374 .pull = PM_GPIO_PULL_UP_30,
5375 .vin_sel = 2,
5376 .function = PM_GPIO_FUNC_NORMAL,
5377 .inv_int_pol = 0,
5378 },
5379 },
5380#endif
5381 { /* core&surf gpio expander */
5382 UI_INT1_N,
5383 {
5384 .direction = PM_GPIO_DIR_IN,
5385 .pull = PM_GPIO_PULL_NO,
5386 .vin_sel = PM_GPIO_VIN_S3,
5387 .function = PM_GPIO_FUNC_NORMAL,
5388 .inv_int_pol = 0,
5389 },
5390 },
5391 { /* docking gpio expander */
5392 UI_INT2_N,
5393 {
5394 .direction = PM_GPIO_DIR_IN,
5395 .pull = PM_GPIO_PULL_NO,
5396 .vin_sel = PM_GPIO_VIN_S3,
5397 .function = PM_GPIO_FUNC_NORMAL,
5398 .inv_int_pol = 0,
5399 },
5400 },
5401 { /* FHA/keypad gpio expanders */
5402 UI_INT3_N,
5403 {
5404 .direction = PM_GPIO_DIR_IN,
5405 .pull = PM_GPIO_PULL_NO,
5406 .vin_sel = PM_GPIO_VIN_S3,
5407 .function = PM_GPIO_FUNC_NORMAL,
5408 .inv_int_pol = 0,
5409 },
5410 },
5411 { /* TouchDisc Interrupt */
5412 5,
5413 {
5414 .direction = PM_GPIO_DIR_IN,
5415 .pull = PM_GPIO_PULL_UP_1P5,
5416 .vin_sel = 2,
5417 .function = PM_GPIO_FUNC_NORMAL,
5418 .inv_int_pol = 0,
5419 }
5420 },
5421 { /* Timpani Reset */
5422 20,
5423 {
5424 .direction = PM_GPIO_DIR_OUT,
5425 .output_value = 1,
5426 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5427 .pull = PM_GPIO_PULL_DN,
5428 .out_strength = PM_GPIO_STRENGTH_HIGH,
5429 .function = PM_GPIO_FUNC_NORMAL,
5430 .vin_sel = 2,
5431 .inv_int_pol = 0,
5432 }
5433 },
5434 { /* PMIC ID interrupt */
5435 36,
5436 {
5437 .direction = PM_GPIO_DIR_IN,
5438 .pull = PM_GPIO_PULL_UP_1P5,
5439 .function = PM_GPIO_FUNC_NORMAL,
5440 .vin_sel = 2,
5441 .inv_int_pol = 0,
5442 }
5443 },
5444 };
5445
5446#if defined(CONFIG_HAPTIC_ISA1200) || \
5447 defined(CONFIG_HAPTIC_ISA1200_MODULE)
5448
5449 struct pm8058_gpio_cfg en_hap_gpio_cfg = {
5450 PMIC_GPIO_HAP_ENABLE,
5451 {
5452 .direction = PM_GPIO_DIR_OUT,
5453 .pull = PM_GPIO_PULL_NO,
5454 .out_strength = PM_GPIO_STRENGTH_HIGH,
5455 .function = PM_GPIO_FUNC_NORMAL,
5456 .inv_int_pol = 0,
5457 .vin_sel = 2,
5458 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5459 .output_value = 0,
5460 }
5461
5462 };
5463#endif
5464
5465#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
5466 struct pm8058_gpio_cfg line_in_gpio_cfg = {
5467 18,
5468 {
5469 .direction = PM_GPIO_DIR_IN,
5470 .pull = PM_GPIO_PULL_UP_1P5,
5471 .vin_sel = 2,
5472 .function = PM_GPIO_FUNC_NORMAL,
5473 .inv_int_pol = 0,
5474 }
5475 };
5476#endif
5477
5478#if defined(CONFIG_QS_S5K4E1)
5479 {
5480 struct pm8058_gpio_cfg qs_hc37_cam_pd_gpio_cfg = {
5481 26,
5482 {
5483 .direction = PM_GPIO_DIR_OUT,
5484 .output_value = 0,
5485 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5486 .pull = PM_GPIO_PULL_DN,
5487 .out_strength = PM_GPIO_STRENGTH_HIGH,
5488 .function = PM_GPIO_FUNC_NORMAL,
5489 .vin_sel = 2,
5490 .inv_int_pol = 0,
5491 }
5492 };
5493#endif
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04005494#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
5495 struct pm8058_gpio_cfg pmic_lcdc_nt35582_gpio_cfg = {
5496 GPIO_NT35582_BL_EN_HW_PIN - 1,
5497 {
5498 .direction = PM_GPIO_DIR_OUT,
5499 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5500 .output_value = 1,
5501 .pull = PM_GPIO_PULL_UP_30,
5502 /* 2.9V PM_GPIO_VIN_L2, which gives 2.6V */
5503 .vin_sel = PM_GPIO_VIN_L5,
5504 .out_strength = PM_GPIO_STRENGTH_HIGH,
5505 .function = PM_GPIO_FUNC_NORMAL,
5506 .inv_int_pol = 0,
5507 }
5508 };
5509#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005510#if defined(CONFIG_HAPTIC_ISA1200) || \
5511 defined(CONFIG_HAPTIC_ISA1200_MODULE)
5512 if (machine_is_msm8x60_fluid()) {
5513 rc = pm8058_gpio_config(en_hap_gpio_cfg.gpio,
5514 &en_hap_gpio_cfg.cfg);
5515 if (rc < 0) {
5516 pr_err("%s pmic haptics gpio config failed\n",
5517 __func__);
5518 return rc;
5519 }
5520 }
5521#endif
5522
5523#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
5524 /* Line_in only for 8660 ffa & surf */
5525 if (machine_is_msm8x60_ffa() || machine_is_msm8x60_surf() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04005526 machine_is_msm8x60_fusion() || machine_is_msm8x60_dragon() ||
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005527 machine_is_msm8x60_fusn_ffa()) {
5528 rc = pm8058_gpio_config(line_in_gpio_cfg.gpio,
5529 &line_in_gpio_cfg.cfg);
5530 if (rc < 0) {
5531 pr_err("%s pmic line_in gpio config failed\n",
5532 __func__);
5533 return rc;
5534 }
5535 }
5536#endif
5537
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04005538#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
5539 if (machine_is_msm8x60_dragon()) {
5540 rc = pm8058_gpio_config(pmic_lcdc_nt35582_gpio_cfg.gpio,
5541 &pmic_lcdc_nt35582_gpio_cfg.cfg);
5542 if (rc < 0) {
5543 pr_err("%s pmic gpio config failed\n", __func__);
5544 return rc;
5545 }
5546 }
5547#endif
5548
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005549#if defined(CONFIG_QS_S5K4E1)
5550 /* qs_cam_hc37_cam_pd only for 8660 fluid qs camera*/
5551 if (machine_is_msm8x60_fluid()) {
5552 rc = pm8058_gpio_config(qs_hc37_cam_pd_gpio_cfg.gpio,
5553 &qs_hc37_cam_pd_gpio_cfg.cfg);
5554 if (rc < 0) {
5555 pr_err("%s pmic qs_hc37_cam_pd gpio config failed\n",
5556 __func__);
5557 return rc;
5558 }
5559 }
5560 }
5561#endif
5562
5563 for (i = 0; i < ARRAY_SIZE(gpio_cfgs); ++i) {
5564 rc = pm8058_gpio_config(gpio_cfgs[i].gpio,
5565 &gpio_cfgs[i].cfg);
5566 if (rc < 0) {
5567 pr_err("%s pmic gpio config failed\n",
5568 __func__);
5569 return rc;
5570 }
5571 }
5572
5573 return 0;
5574}
5575
5576static const unsigned int ffa_keymap[] = {
5577 KEY(0, 0, KEY_FN_F1), /* LS - PUSH1 */
5578 KEY(0, 1, KEY_UP), /* NAV - UP */
5579 KEY(0, 2, KEY_LEFT), /* NAV - LEFT */
5580 KEY(0, 3, KEY_VOLUMEUP), /* Shuttle SW_UP */
5581
5582 KEY(1, 0, KEY_FN_F2), /* LS - PUSH2 */
5583 KEY(1, 1, KEY_RIGHT), /* NAV - RIGHT */
5584 KEY(1, 2, KEY_DOWN), /* NAV - DOWN */
5585 KEY(1, 3, KEY_VOLUMEDOWN),
5586
5587 KEY(2, 3, KEY_ENTER), /* SW_PUSH key */
5588
5589 KEY(4, 0, KEY_CAMERA_FOCUS), /* RS - PUSH1 */
5590 KEY(4, 1, KEY_UP), /* USER_UP */
5591 KEY(4, 2, KEY_LEFT), /* USER_LEFT */
5592 KEY(4, 3, KEY_HOME), /* Right switch: MIC Bd */
5593 KEY(4, 4, KEY_FN_F3), /* Reserved MIC */
5594
5595 KEY(5, 0, KEY_CAMERA), /* RS - PUSH2 */
5596 KEY(5, 1, KEY_RIGHT), /* USER_RIGHT */
5597 KEY(5, 2, KEY_DOWN), /* USER_DOWN */
5598 KEY(5, 3, KEY_BACK), /* Left switch: MIC */
5599 KEY(5, 4, KEY_MENU), /* Center switch: MIC */
5600};
5601
Zhang Chang Ken683be172011-08-10 17:45:34 -04005602static const unsigned int dragon_keymap[] = {
5603 KEY(0, 0, KEY_MENU),
5604 KEY(0, 2, KEY_1),
5605 KEY(0, 3, KEY_4),
5606 KEY(0, 4, KEY_7),
5607
5608 KEY(1, 0, KEY_UP),
5609 KEY(1, 1, KEY_LEFT),
5610 KEY(1, 2, KEY_DOWN),
5611 KEY(1, 3, KEY_5),
5612 KEY(1, 4, KEY_8),
5613
5614 KEY(2, 0, KEY_HOME),
5615 KEY(2, 1, KEY_REPLY),
5616 KEY(2, 2, KEY_2),
5617 KEY(2, 3, KEY_6),
5618 KEY(2, 4, KEY_0),
5619
5620 KEY(3, 0, KEY_VOLUMEUP),
5621 KEY(3, 1, KEY_RIGHT),
5622 KEY(3, 2, KEY_3),
5623 KEY(3, 3, KEY_9),
5624 KEY(3, 4, KEY_SWITCHVIDEOMODE),
5625
5626 KEY(4, 0, KEY_VOLUMEDOWN),
5627 KEY(4, 1, KEY_BACK),
5628 KEY(4, 2, KEY_CAMERA),
5629 KEY(4, 3, KEY_KBDILLUMTOGGLE),
5630};
5631
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005632static struct resource resources_keypad[] = {
5633 {
5634 .start = PM8058_KEYPAD_IRQ(PM8058_IRQ_BASE),
5635 .end = PM8058_KEYPAD_IRQ(PM8058_IRQ_BASE),
5636 .flags = IORESOURCE_IRQ,
5637 },
5638 {
5639 .start = PM8058_KEYSTUCK_IRQ(PM8058_IRQ_BASE),
5640 .end = PM8058_KEYSTUCK_IRQ(PM8058_IRQ_BASE),
5641 .flags = IORESOURCE_IRQ,
5642 },
5643};
5644
5645static struct matrix_keymap_data ffa_keymap_data = {
5646 .keymap_size = ARRAY_SIZE(ffa_keymap),
5647 .keymap = ffa_keymap,
5648};
5649
5650static struct pmic8058_keypad_data ffa_keypad_data = {
5651 .input_name = "ffa-keypad",
5652 .input_phys_device = "ffa-keypad/input0",
5653 .num_rows = 6,
5654 .num_cols = 5,
5655 .rows_gpio_start = 8,
5656 .cols_gpio_start = 0,
5657 .debounce_ms = {8, 10},
5658 .scan_delay_ms = 32,
5659 .row_hold_ns = 91500,
5660 .wakeup = 1,
5661 .keymap_data = &ffa_keymap_data,
5662};
5663
Zhang Chang Ken683be172011-08-10 17:45:34 -04005664static struct matrix_keymap_data dragon_keymap_data = {
5665 .keymap_size = ARRAY_SIZE(dragon_keymap),
5666 .keymap = dragon_keymap,
5667};
5668
5669static struct pmic8058_keypad_data dragon_keypad_data = {
5670 .input_name = "dragon-keypad",
5671 .input_phys_device = "dragon-keypad/input0",
5672 .num_rows = 6,
5673 .num_cols = 5,
5674 .rows_gpio_start = 8,
5675 .cols_gpio_start = 0,
5676 .debounce_ms = {8, 10},
5677 .scan_delay_ms = 32,
5678 .row_hold_ns = 91500,
5679 .wakeup = 1,
5680 .keymap_data = &dragon_keymap_data,
5681};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005682static const unsigned int fluid_keymap[] = {
5683 KEY(0, 0, KEY_FN_F1), /* LS - PUSH1 */
5684 KEY(0, 1, KEY_UP), /* NAV - UP */
5685 KEY(0, 2, KEY_LEFT), /* NAV - LEFT */
5686 KEY(0, 3, KEY_VOLUMEDOWN), /* Shuttle SW_UP */
5687
5688 KEY(1, 0, KEY_FN_F2), /* LS - PUSH2 */
5689 KEY(1, 1, KEY_RIGHT), /* NAV - RIGHT */
5690 KEY(1, 2, KEY_DOWN), /* NAV - DOWN */
5691 KEY(1, 3, KEY_VOLUMEUP),
5692
5693 KEY(2, 3, KEY_ENTER), /* SW_PUSH key */
5694
5695 KEY(4, 0, KEY_CAMERA_FOCUS), /* RS - PUSH1 */
5696 KEY(4, 1, KEY_UP), /* USER_UP */
5697 KEY(4, 2, KEY_LEFT), /* USER_LEFT */
5698 KEY(4, 3, KEY_HOME), /* Right switch: MIC Bd */
5699 KEY(4, 4, KEY_FN_F3), /* Reserved MIC */
5700
Jilai Wang9a895102011-07-12 14:00:35 -04005701 KEY(5, 0, KEY_CAMERA), /* RS - PUSH2 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005702 KEY(5, 1, KEY_RIGHT), /* USER_RIGHT */
5703 KEY(5, 2, KEY_DOWN), /* USER_DOWN */
5704 KEY(5, 3, KEY_BACK), /* Left switch: MIC */
5705 KEY(5, 4, KEY_MENU), /* Center switch: MIC */
5706};
5707
5708static struct matrix_keymap_data fluid_keymap_data = {
5709 .keymap_size = ARRAY_SIZE(fluid_keymap),
5710 .keymap = fluid_keymap,
5711};
5712
5713static struct pmic8058_keypad_data fluid_keypad_data = {
5714 .input_name = "fluid-keypad",
5715 .input_phys_device = "fluid-keypad/input0",
5716 .num_rows = 6,
5717 .num_cols = 5,
5718 .rows_gpio_start = 8,
5719 .cols_gpio_start = 0,
5720 .debounce_ms = {8, 10},
5721 .scan_delay_ms = 32,
5722 .row_hold_ns = 91500,
5723 .wakeup = 1,
5724 .keymap_data = &fluid_keymap_data,
5725};
5726
5727static struct resource resources_pwrkey[] = {
5728 {
5729 .start = PM8058_PWRKEY_REL_IRQ(PM8058_IRQ_BASE),
5730 .end = PM8058_PWRKEY_REL_IRQ(PM8058_IRQ_BASE),
5731 .flags = IORESOURCE_IRQ,
5732 },
5733 {
5734 .start = PM8058_PWRKEY_PRESS_IRQ(PM8058_IRQ_BASE),
5735 .end = PM8058_PWRKEY_PRESS_IRQ(PM8058_IRQ_BASE),
5736 .flags = IORESOURCE_IRQ,
5737 },
5738};
5739
5740static struct pmic8058_pwrkey_pdata pwrkey_pdata = {
5741 .pull_up = 1,
5742 .kpd_trigger_delay_us = 970,
5743 .wakeup = 1,
5744 .pwrkey_time_ms = 500,
5745};
5746
5747static struct pmic8058_vibrator_pdata pmic_vib_pdata = {
5748 .initial_vibrate_ms = 500,
5749 .level_mV = 3000,
5750 .max_timeout_ms = 15000,
5751};
5752
5753#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
5754#define PM8058_OTHC_CNTR_BASE0 0xA0
5755#define PM8058_OTHC_CNTR_BASE1 0x134
5756#define PM8058_OTHC_CNTR_BASE2 0x137
5757#define PM8058_LINE_IN_DET_GPIO PM8058_GPIO_PM_TO_SYS(18)
5758
5759static struct othc_accessory_info othc_accessories[] = {
5760 {
5761 .accessory = OTHC_SVIDEO_OUT,
5762 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_SWITCH_DETECT
5763 | OTHC_ADC_DETECT,
5764 .key_code = SW_VIDEOOUT_INSERT,
5765 .enabled = false,
5766 .adc_thres = {
5767 .min_threshold = 20,
5768 .max_threshold = 40,
5769 },
5770 },
5771 {
5772 .accessory = OTHC_ANC_HEADPHONE,
5773 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_GPIO_DETECT |
5774 OTHC_SWITCH_DETECT,
5775 .gpio = PM8058_LINE_IN_DET_GPIO,
5776 .active_low = 1,
5777 .key_code = SW_HEADPHONE_INSERT,
5778 .enabled = true,
5779 },
5780 {
5781 .accessory = OTHC_ANC_HEADSET,
5782 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_GPIO_DETECT,
5783 .gpio = PM8058_LINE_IN_DET_GPIO,
5784 .active_low = 1,
5785 .key_code = SW_HEADPHONE_INSERT,
5786 .enabled = true,
5787 },
5788 {
5789 .accessory = OTHC_HEADPHONE,
5790 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_SWITCH_DETECT,
5791 .key_code = SW_HEADPHONE_INSERT,
5792 .enabled = true,
5793 },
5794 {
5795 .accessory = OTHC_MICROPHONE,
5796 .detect_flags = OTHC_GPIO_DETECT,
5797 .gpio = PM8058_LINE_IN_DET_GPIO,
5798 .active_low = 1,
5799 .key_code = SW_MICROPHONE_INSERT,
5800 .enabled = true,
5801 },
5802 {
5803 .accessory = OTHC_HEADSET,
5804 .detect_flags = OTHC_MICBIAS_DETECT,
5805 .key_code = SW_HEADPHONE_INSERT,
5806 .enabled = true,
5807 },
5808};
5809
5810static struct othc_switch_info switch_info[] = {
5811 {
5812 .min_adc_threshold = 0,
5813 .max_adc_threshold = 100,
5814 .key_code = KEY_PLAYPAUSE,
5815 },
5816 {
5817 .min_adc_threshold = 100,
5818 .max_adc_threshold = 200,
5819 .key_code = KEY_REWIND,
5820 },
5821 {
5822 .min_adc_threshold = 200,
5823 .max_adc_threshold = 500,
5824 .key_code = KEY_FASTFORWARD,
5825 },
5826};
5827
5828static struct othc_n_switch_config switch_config = {
5829 .voltage_settling_time_ms = 0,
5830 .num_adc_samples = 3,
5831 .adc_channel = CHANNEL_ADC_HDSET,
5832 .switch_info = switch_info,
5833 .num_keys = ARRAY_SIZE(switch_info),
5834 .default_sw_en = true,
5835 .default_sw_idx = 0,
5836};
5837
5838static struct hsed_bias_config hsed_bias_config = {
5839 /* HSED mic bias config info */
5840 .othc_headset = OTHC_HEADSET_NO,
5841 .othc_lowcurr_thresh_uA = 100,
5842 .othc_highcurr_thresh_uA = 600,
5843 .othc_hyst_prediv_us = 7800,
5844 .othc_period_clkdiv_us = 62500,
5845 .othc_hyst_clk_us = 121000,
5846 .othc_period_clk_us = 312500,
5847 .othc_wakeup = 1,
5848};
5849
5850static struct othc_hsed_config hsed_config_1 = {
5851 .hsed_bias_config = &hsed_bias_config,
5852 /*
5853 * The detection delay and switch reporting delay are
5854 * required to encounter a hardware bug (spurious switch
5855 * interrupts on slow insertion/removal of the headset).
5856 * This will introduce a delay in reporting the accessory
5857 * insertion and removal to the userspace.
5858 */
5859 .detection_delay_ms = 1500,
5860 /* Switch info */
5861 .switch_debounce_ms = 1500,
5862 .othc_support_n_switch = false,
5863 .switch_config = &switch_config,
5864 .ir_gpio = -1,
5865 /* Accessory info */
5866 .accessories_support = true,
5867 .accessories = othc_accessories,
5868 .othc_num_accessories = ARRAY_SIZE(othc_accessories),
5869};
5870
5871static struct othc_regulator_config othc_reg = {
5872 .regulator = "8058_l5",
5873 .max_uV = 2850000,
5874 .min_uV = 2850000,
5875};
5876
5877/* MIC_BIAS0 is configured as normal MIC BIAS */
5878static struct pmic8058_othc_config_pdata othc_config_pdata_0 = {
5879 .micbias_select = OTHC_MICBIAS_0,
5880 .micbias_capability = OTHC_MICBIAS,
5881 .micbias_enable = OTHC_SIGNAL_OFF,
5882 .micbias_regulator = &othc_reg,
5883};
5884
5885/* MIC_BIAS1 is configured as HSED_BIAS for OTHC */
5886static struct pmic8058_othc_config_pdata othc_config_pdata_1 = {
5887 .micbias_select = OTHC_MICBIAS_1,
5888 .micbias_capability = OTHC_MICBIAS_HSED,
5889 .micbias_enable = OTHC_SIGNAL_PWM_TCXO,
5890 .micbias_regulator = &othc_reg,
5891 .hsed_config = &hsed_config_1,
5892 .hsed_name = "8660_handset",
5893};
5894
5895/* MIC_BIAS2 is configured as normal MIC BIAS */
5896static struct pmic8058_othc_config_pdata othc_config_pdata_2 = {
5897 .micbias_select = OTHC_MICBIAS_2,
5898 .micbias_capability = OTHC_MICBIAS,
5899 .micbias_enable = OTHC_SIGNAL_OFF,
5900 .micbias_regulator = &othc_reg,
5901};
5902
5903static struct resource resources_othc_0[] = {
5904 {
5905 .name = "othc_base",
5906 .start = PM8058_OTHC_CNTR_BASE0,
5907 .end = PM8058_OTHC_CNTR_BASE0,
5908 .flags = IORESOURCE_IO,
5909 },
5910};
5911
5912static struct resource resources_othc_1[] = {
5913 {
5914 .start = PM8058_SW_1_IRQ(PM8058_IRQ_BASE),
5915 .end = PM8058_SW_1_IRQ(PM8058_IRQ_BASE),
5916 .flags = IORESOURCE_IRQ,
5917 },
5918 {
5919 .start = PM8058_IR_1_IRQ(PM8058_IRQ_BASE),
5920 .end = PM8058_IR_1_IRQ(PM8058_IRQ_BASE),
5921 .flags = IORESOURCE_IRQ,
5922 },
5923 {
5924 .name = "othc_base",
5925 .start = PM8058_OTHC_CNTR_BASE1,
5926 .end = PM8058_OTHC_CNTR_BASE1,
5927 .flags = IORESOURCE_IO,
5928 },
5929};
5930
5931static struct resource resources_othc_2[] = {
5932 {
5933 .name = "othc_base",
5934 .start = PM8058_OTHC_CNTR_BASE2,
5935 .end = PM8058_OTHC_CNTR_BASE2,
5936 .flags = IORESOURCE_IO,
5937 },
5938};
5939
5940static void __init msm8x60_init_pm8058_othc(void)
5941{
5942 int i;
5943
5944 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2 ||
5945 machine_is_msm8x60_fluid() || machine_is_msm8x60_fusion() ||
5946 machine_is_msm8x60_fusn_ffa()) {
5947 /* 3-switch headset supported only by V2 FFA and FLUID */
5948 hsed_config_1.accessories_adc_support = true,
5949 /* ADC based accessory detection works only on V2 and FLUID */
5950 hsed_config_1.accessories_adc_channel = CHANNEL_ADC_HDSET,
5951 hsed_config_1.othc_support_n_switch = true;
5952 }
5953
5954 /* IR GPIO is absent on FLUID */
5955 if (machine_is_msm8x60_fluid())
5956 hsed_config_1.ir_gpio = -1;
5957
5958 for (i = 0; i < ARRAY_SIZE(othc_accessories); i++) {
5959 if (machine_is_msm8x60_fluid()) {
5960 switch (othc_accessories[i].accessory) {
5961 case OTHC_ANC_HEADPHONE:
5962 case OTHC_ANC_HEADSET:
5963 othc_accessories[i].gpio = GPIO_HEADSET_DET_N;
5964 break;
5965 case OTHC_MICROPHONE:
5966 othc_accessories[i].enabled = false;
5967 break;
5968 case OTHC_SVIDEO_OUT:
5969 othc_accessories[i].enabled = true;
5970 hsed_config_1.video_out_gpio = GPIO_HS_SW_DIR;
5971 break;
5972 }
5973 }
5974 }
5975}
5976#endif
5977
5978static struct resource resources_pm8058_charger[] = {
5979 { .name = "CHGVAL",
5980 .start = PM8058_CHGVAL_IRQ(PM8058_IRQ_BASE),
5981 .end = PM8058_CHGVAL_IRQ(PM8058_IRQ_BASE),
5982 .flags = IORESOURCE_IRQ,
5983 },
5984 { .name = "CHGINVAL",
5985 .start = PM8058_CHGINVAL_IRQ(PM8058_IRQ_BASE),
5986 .end = PM8058_CHGINVAL_IRQ(PM8058_IRQ_BASE),
5987 .flags = IORESOURCE_IRQ,
5988 },
5989 {
5990 .name = "CHGILIM",
5991 .start = PM8058_CHGILIM_IRQ(PM8058_IRQ_BASE),
5992 .end = PM8058_CHGILIM_IRQ(PM8058_IRQ_BASE),
5993 .flags = IORESOURCE_IRQ,
5994 },
5995 {
5996 .name = "VCP",
5997 .start = PM8058_VCP_IRQ(PM8058_IRQ_BASE),
5998 .end = PM8058_VCP_IRQ(PM8058_IRQ_BASE),
5999 .flags = IORESOURCE_IRQ,
6000 },
6001 {
6002 .name = "ATC_DONE",
6003 .start = PM8058_ATC_DONE_IRQ(PM8058_IRQ_BASE),
6004 .end = PM8058_ATC_DONE_IRQ(PM8058_IRQ_BASE),
6005 .flags = IORESOURCE_IRQ,
6006 },
6007 {
6008 .name = "ATCFAIL",
6009 .start = PM8058_ATCFAIL_IRQ(PM8058_IRQ_BASE),
6010 .end = PM8058_ATCFAIL_IRQ(PM8058_IRQ_BASE),
6011 .flags = IORESOURCE_IRQ,
6012 },
6013 {
6014 .name = "AUTO_CHGDONE",
6015 .start = PM8058_AUTO_CHGDONE_IRQ(PM8058_IRQ_BASE),
6016 .end = PM8058_AUTO_CHGDONE_IRQ(PM8058_IRQ_BASE),
6017 .flags = IORESOURCE_IRQ,
6018 },
6019 {
6020 .name = "AUTO_CHGFAIL",
6021 .start = PM8058_AUTO_CHGFAIL_IRQ(PM8058_IRQ_BASE),
6022 .end = PM8058_AUTO_CHGFAIL_IRQ(PM8058_IRQ_BASE),
6023 .flags = IORESOURCE_IRQ,
6024 },
6025 {
6026 .name = "CHGSTATE",
6027 .start = PM8058_CHGSTATE_IRQ(PM8058_IRQ_BASE),
6028 .end = PM8058_CHGSTATE_IRQ(PM8058_IRQ_BASE),
6029 .flags = IORESOURCE_IRQ,
6030 },
6031 {
6032 .name = "FASTCHG",
6033 .start = PM8058_FASTCHG_IRQ(PM8058_IRQ_BASE),
6034 .end = PM8058_FASTCHG_IRQ(PM8058_IRQ_BASE),
6035 .flags = IORESOURCE_IRQ,
6036 },
6037 {
6038 .name = "CHG_END",
6039 .start = PM8058_CHG_END_IRQ(PM8058_IRQ_BASE),
6040 .end = PM8058_CHG_END_IRQ(PM8058_IRQ_BASE),
6041 .flags = IORESOURCE_IRQ,
6042 },
6043 {
6044 .name = "BATTTEMP",
6045 .start = PM8058_BATTTEMP_IRQ(PM8058_IRQ_BASE),
6046 .end = PM8058_BATTTEMP_IRQ(PM8058_IRQ_BASE),
6047 .flags = IORESOURCE_IRQ,
6048 },
6049 {
6050 .name = "CHGHOT",
6051 .start = PM8058_CHGHOT_IRQ(PM8058_IRQ_BASE),
6052 .end = PM8058_CHGHOT_IRQ(PM8058_IRQ_BASE),
6053 .flags = IORESOURCE_IRQ,
6054 },
6055 {
6056 .name = "CHGTLIMIT",
6057 .start = PM8058_CHGTLIMIT_IRQ(PM8058_IRQ_BASE),
6058 .end = PM8058_CHGTLIMIT_IRQ(PM8058_IRQ_BASE),
6059 .flags = IORESOURCE_IRQ,
6060 },
6061 {
6062 .name = "CHG_GONE",
6063 .start = PM8058_CHG_GONE_IRQ(PM8058_IRQ_BASE),
6064 .end = PM8058_CHG_GONE_IRQ(PM8058_IRQ_BASE),
6065 .flags = IORESOURCE_IRQ,
6066 },
6067 {
6068 .name = "VCPMAJOR",
6069 .start = PM8058_VCPMAJOR_IRQ(PM8058_IRQ_BASE),
6070 .end = PM8058_VCPMAJOR_IRQ(PM8058_IRQ_BASE),
6071 .flags = IORESOURCE_IRQ,
6072 },
6073 {
6074 .name = "VBATDET",
6075 .start = PM8058_VBATDET_IRQ(PM8058_IRQ_BASE),
6076 .end = PM8058_VBATDET_IRQ(PM8058_IRQ_BASE),
6077 .flags = IORESOURCE_IRQ,
6078 },
6079 {
6080 .name = "BATFET",
6081 .start = PM8058_BATFET_IRQ(PM8058_IRQ_BASE),
6082 .end = PM8058_BATFET_IRQ(PM8058_IRQ_BASE),
6083 .flags = IORESOURCE_IRQ,
6084 },
6085 {
6086 .name = "BATT_REPLACE",
6087 .start = PM8058_BATT_REPLACE_IRQ(PM8058_IRQ_BASE),
6088 .end = PM8058_BATT_REPLACE_IRQ(PM8058_IRQ_BASE),
6089 .flags = IORESOURCE_IRQ,
6090 },
6091 {
6092 .name = "BATTCONNECT",
6093 .start = PM8058_BATTCONNECT_IRQ(PM8058_IRQ_BASE),
6094 .end = PM8058_BATTCONNECT_IRQ(PM8058_IRQ_BASE),
6095 .flags = IORESOURCE_IRQ,
6096 },
6097 {
6098 .name = "VBATDET_LOW",
6099 .start = PM8058_VBATDET_LOW_IRQ(PM8058_IRQ_BASE),
6100 .end = PM8058_VBATDET_LOW_IRQ(PM8058_IRQ_BASE),
6101 .flags = IORESOURCE_IRQ,
6102 },
6103};
6104
6105static int pm8058_pwm_config(struct pwm_device *pwm, int ch, int on)
6106{
6107 struct pm8058_gpio pwm_gpio_config = {
6108 .direction = PM_GPIO_DIR_OUT,
6109 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
6110 .output_value = 0,
6111 .pull = PM_GPIO_PULL_NO,
6112 .vin_sel = PM_GPIO_VIN_VPH,
6113 .out_strength = PM_GPIO_STRENGTH_HIGH,
6114 .function = PM_GPIO_FUNC_2,
6115 };
6116
6117 int rc = -EINVAL;
6118 int id, mode, max_mA;
6119
6120 id = mode = max_mA = 0;
6121 switch (ch) {
6122 case 0:
6123 case 1:
6124 case 2:
6125 if (on) {
6126 id = 24 + ch;
6127 rc = pm8058_gpio_config(id - 1, &pwm_gpio_config);
6128 if (rc)
6129 pr_err("%s: pm8058_gpio_config(%d): rc=%d\n",
6130 __func__, id, rc);
6131 }
6132 break;
6133
6134 case 6:
6135 id = PM_PWM_LED_FLASH;
6136 mode = PM_PWM_CONF_PWM1;
6137 max_mA = 300;
6138 break;
6139
6140 case 7:
6141 id = PM_PWM_LED_FLASH1;
6142 mode = PM_PWM_CONF_PWM1;
6143 max_mA = 300;
6144 break;
6145
6146 default:
6147 break;
6148 }
6149
6150 if (ch >= 6 && ch <= 7) {
6151 if (!on) {
6152 mode = PM_PWM_CONF_NONE;
6153 max_mA = 0;
6154 }
6155 rc = pm8058_pwm_config_led(pwm, id, mode, max_mA);
6156 if (rc)
6157 pr_err("%s: pm8058_pwm_config_led(ch=%d): rc=%d\n",
6158 __func__, ch, rc);
6159 }
6160 return rc;
6161
6162}
6163
6164static struct pm8058_pwm_pdata pm8058_pwm_data = {
6165 .config = pm8058_pwm_config,
6166};
6167
6168#define PM8058_GPIO_INT 88
6169
6170static struct pm8058_gpio_platform_data pm8058_gpio_data = {
6171 .gpio_base = PM8058_GPIO_PM_TO_SYS(0),
6172 .irq_base = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 0),
6173 .init = pm8058_gpios_init,
6174};
6175
6176static struct pm8058_gpio_platform_data pm8058_mpp_data = {
6177 .gpio_base = PM8058_GPIO_PM_TO_SYS(PM8058_GPIOS),
6178 .irq_base = PM8058_MPP_IRQ(PM8058_IRQ_BASE, 0),
6179};
6180
6181static struct resource resources_rtc[] = {
6182 {
6183 .start = PM8058_RTC_IRQ(PM8058_IRQ_BASE),
6184 .end = PM8058_RTC_IRQ(PM8058_IRQ_BASE),
6185 .flags = IORESOURCE_IRQ,
6186 },
6187 {
6188 .start = PM8058_RTC_ALARM_IRQ(PM8058_IRQ_BASE),
6189 .end = PM8058_RTC_ALARM_IRQ(PM8058_IRQ_BASE),
6190 .flags = IORESOURCE_IRQ,
6191 },
6192};
6193
Ashay Jaiswal4d1ab552011-07-15 11:30:49 +05306194static struct pm8058_rtc_platform_data pm8058_rtc_pdata = {
6195 .rtc_alarm_powerup = false,
6196};
6197
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006198static struct pmic8058_led pmic8058_flash_leds[] = {
6199 [0] = {
6200 .name = "camera:flash0",
6201 .max_brightness = 15,
6202 .id = PMIC8058_ID_FLASH_LED_0,
6203 },
6204 [1] = {
6205 .name = "camera:flash1",
6206 .max_brightness = 15,
6207 .id = PMIC8058_ID_FLASH_LED_1,
6208 },
6209};
6210
6211static struct pmic8058_leds_platform_data pm8058_flash_leds_data = {
6212 .num_leds = ARRAY_SIZE(pmic8058_flash_leds),
6213 .leds = pmic8058_flash_leds,
6214};
6215
Terence Hampsonc0b6dfb2011-07-15 11:07:17 -04006216static struct pmic8058_led pmic8058_dragon_leds[] = {
6217 [0] = {
6218 /* RED */
6219 .name = "led_drv0",
6220 .max_brightness = 15,
6221 .id = PMIC8058_ID_LED_0,
6222 },/* 300 mA flash led0 drv sink */
6223 [1] = {
6224 /* Yellow */
6225 .name = "led_drv1",
6226 .max_brightness = 15,
6227 .id = PMIC8058_ID_LED_1,
6228 },/* 300 mA flash led0 drv sink */
6229 [2] = {
6230 /* Green */
6231 .name = "led_drv2",
6232 .max_brightness = 15,
6233 .id = PMIC8058_ID_LED_2,
6234 },/* 300 mA flash led0 drv sink */
6235 [3] = {
6236 .name = "led_psensor",
6237 .max_brightness = 15,
6238 .id = PMIC8058_ID_LED_KB_LIGHT,
6239 },/* 300 mA flash led0 drv sink */
6240};
6241
6242static struct pmic8058_leds_platform_data pm8058_dragon_leds_data = {
6243 .num_leds = ARRAY_SIZE(pmic8058_dragon_leds),
6244 .leds = pmic8058_dragon_leds,
6245};
6246
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006247static struct pmic8058_led pmic8058_fluid_flash_leds[] = {
6248 [0] = {
6249 .name = "led:drv0",
6250 .max_brightness = 15,
6251 .id = PMIC8058_ID_FLASH_LED_0,
6252 },/* 300 mA flash led0 drv sink */
6253 [1] = {
6254 .name = "led:drv1",
6255 .max_brightness = 15,
6256 .id = PMIC8058_ID_FLASH_LED_1,
6257 },/* 300 mA flash led1 sink */
6258 [2] = {
6259 .name = "led:drv2",
6260 .max_brightness = 20,
6261 .id = PMIC8058_ID_LED_0,
6262 },/* 40 mA led0 sink */
6263 [3] = {
6264 .name = "keypad:drv",
6265 .max_brightness = 15,
6266 .id = PMIC8058_ID_LED_KB_LIGHT,
6267 },/* 300 mA keypad drv sink */
6268};
6269
6270static struct pmic8058_leds_platform_data pm8058_fluid_flash_leds_data = {
6271 .num_leds = ARRAY_SIZE(pmic8058_fluid_flash_leds),
6272 .leds = pmic8058_fluid_flash_leds,
6273};
6274
6275static struct resource resources_temp_alarm[] = {
6276 {
6277 .start = PM8058_TEMP_ALARM_IRQ(PM8058_IRQ_BASE),
6278 .end = PM8058_TEMP_ALARM_IRQ(PM8058_IRQ_BASE),
6279 .flags = IORESOURCE_IRQ,
6280 },
6281};
6282
6283static struct resource resources_pm8058_misc[] = {
6284 {
6285 .start = PM8058_OSCHALT_IRQ(PM8058_IRQ_BASE),
6286 .end = PM8058_OSCHALT_IRQ(PM8058_IRQ_BASE),
6287 .flags = IORESOURCE_IRQ,
6288 },
6289};
6290
6291static struct resource resources_pm8058_batt_alarm[] = {
6292 {
6293 .start = PM8058_BATT_ALARM_IRQ(PM8058_IRQ_BASE),
6294 .end = PM8058_BATT_ALARM_IRQ(PM8058_IRQ_BASE),
6295 .flags = IORESOURCE_IRQ,
6296 },
6297};
6298
6299#define PM8058_SUBDEV_KPD 0
6300#define PM8058_SUBDEV_LED 1
6301#define PM8058_SUBDEV_VIB 2
6302
6303static struct mfd_cell pm8058_subdevs[] = {
6304 {
6305 .name = "pm8058-keypad",
6306 .id = -1,
6307 .num_resources = ARRAY_SIZE(resources_keypad),
6308 .resources = resources_keypad,
6309 },
6310 { .name = "pm8058-led",
6311 .id = -1,
6312 },
6313 {
6314 .name = "pm8058-vib",
6315 .id = -1,
6316 },
6317 { .name = "pm8058-gpio",
6318 .id = -1,
6319 .platform_data = &pm8058_gpio_data,
6320 .pdata_size = sizeof(pm8058_gpio_data),
6321 },
6322 { .name = "pm8058-mpp",
6323 .id = -1,
6324 .platform_data = &pm8058_mpp_data,
6325 .pdata_size = sizeof(pm8058_mpp_data),
6326 },
6327 { .name = "pm8058-pwrkey",
6328 .id = -1,
6329 .resources = resources_pwrkey,
6330 .num_resources = ARRAY_SIZE(resources_pwrkey),
6331 .platform_data = &pwrkey_pdata,
6332 .pdata_size = sizeof(pwrkey_pdata),
6333 },
6334 {
6335 .name = "pm8058-pwm",
6336 .id = -1,
6337 .platform_data = &pm8058_pwm_data,
6338 .pdata_size = sizeof(pm8058_pwm_data),
6339 },
6340#ifdef CONFIG_SENSORS_MSM_ADC
6341 {
6342 .name = "pm8058-xoadc",
6343 .id = -1,
6344 .num_resources = ARRAY_SIZE(resources_adc),
6345 .resources = resources_adc,
6346 .platform_data = &xoadc_pdata,
6347 .pdata_size = sizeof(xoadc_pdata),
6348 },
6349#endif
6350#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
6351 {
6352 .name = "pm8058-othc",
6353 .id = 0,
6354 .platform_data = &othc_config_pdata_0,
6355 .pdata_size = sizeof(othc_config_pdata_0),
6356 .num_resources = ARRAY_SIZE(resources_othc_0),
6357 .resources = resources_othc_0,
6358 },
6359 {
6360 /* OTHC1 module has headset/switch dection */
6361 .name = "pm8058-othc",
6362 .id = 1,
6363 .num_resources = ARRAY_SIZE(resources_othc_1),
6364 .resources = resources_othc_1,
6365 .platform_data = &othc_config_pdata_1,
6366 .pdata_size = sizeof(othc_config_pdata_1),
6367 },
6368 {
6369 .name = "pm8058-othc",
6370 .id = 2,
6371 .platform_data = &othc_config_pdata_2,
6372 .pdata_size = sizeof(othc_config_pdata_2),
6373 .num_resources = ARRAY_SIZE(resources_othc_2),
6374 .resources = resources_othc_2,
6375 },
6376#endif
6377 {
6378 .name = "pm8058-rtc",
6379 .id = -1,
6380 .num_resources = ARRAY_SIZE(resources_rtc),
6381 .resources = resources_rtc,
Ashay Jaiswal4d1ab552011-07-15 11:30:49 +05306382 .platform_data = &pm8058_rtc_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006383 },
6384 {
6385 .name = "pm8058-tm",
6386 .id = -1,
6387 .num_resources = ARRAY_SIZE(resources_temp_alarm),
6388 .resources = resources_temp_alarm,
6389 },
6390 { .name = "pm8058-upl",
6391 .id = -1,
6392 },
6393 {
6394 .name = "pm8058-misc",
6395 .id = -1,
6396 .num_resources = ARRAY_SIZE(resources_pm8058_misc),
6397 .resources = resources_pm8058_misc,
6398 },
6399 { .name = "pm8058-batt-alarm",
6400 .id = -1,
6401 .num_resources = ARRAY_SIZE(resources_pm8058_batt_alarm),
6402 .resources = resources_pm8058_batt_alarm,
6403 },
6404};
6405
Terence Hampson90508a92011-08-09 10:40:08 -04006406static struct pmic8058_charger_data pmic8058_charger_dragon = {
6407 .max_source_current = 1800,
6408 .charger_type = CHG_TYPE_AC,
6409};
6410
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006411static struct mfd_cell pm8058_charger_sub_dev = {
6412 .name = "pm8058-charger",
6413 .id = -1,
6414 .num_resources = ARRAY_SIZE(resources_pm8058_charger),
6415 .resources = resources_pm8058_charger,
6416};
6417
6418static struct pm8058_platform_data pm8058_platform_data = {
6419 .irq_base = PM8058_IRQ_BASE,
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +05306420 .irq = MSM_GPIO_TO_INT(PM8058_GPIO_INT),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006421
6422 .num_subdevs = ARRAY_SIZE(pm8058_subdevs),
6423 .sub_devices = pm8058_subdevs,
6424 .irq_trigger_flags = IRQF_TRIGGER_LOW,
6425};
6426
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +05306427#ifdef CONFIG_MSM_SSBI
6428static struct msm_ssbi_platform_data msm8x60_ssbi_pm8058_pdata __devinitdata = {
6429 .controller_type = MSM_SBI_CTRL_PMIC_ARBITER,
6430 .slave = {
6431 .name = "pm8058-core",
6432 .platform_data = &pm8058_platform_data,
6433 },
6434};
6435#endif
6436#endif /* CONFIG_PMIC8058 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006437
6438#if defined(CONFIG_TOUCHDISC_VTD518_SHINETSU) || \
6439 defined(CONFIG_TOUCHDISC_VTD518_SHINETSU_MODULE)
6440#define TDISC_I2C_SLAVE_ADDR 0x67
6441#define PMIC_GPIO_TDISC PM8058_GPIO_PM_TO_SYS(5)
6442#define TDISC_INT PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 5)
6443
6444static const char *vregs_tdisc_name[] = {
6445 "8058_l5",
6446 "8058_s3",
6447};
6448
6449static const int vregs_tdisc_val[] = {
6450 2850000,/* uV */
6451 1800000,
6452};
6453static struct regulator *vregs_tdisc[ARRAY_SIZE(vregs_tdisc_name)];
6454
6455static int tdisc_shinetsu_setup(void)
6456{
6457 int rc, i;
6458
6459 rc = gpio_request(PMIC_GPIO_TDISC, "tdisc_interrupt");
6460 if (rc) {
6461 pr_err("%s: gpio_request failed for PMIC_GPIO_TDISC\n",
6462 __func__);
6463 return rc;
6464 }
6465
6466 rc = gpio_request(GPIO_JOYSTICK_EN, "tdisc_oe");
6467 if (rc) {
6468 pr_err("%s: gpio_request failed for GPIO_JOYSTICK_EN\n",
6469 __func__);
6470 goto fail_gpio_oe;
6471 }
6472
6473 rc = gpio_direction_output(GPIO_JOYSTICK_EN, 1);
6474 if (rc) {
6475 pr_err("%s: gpio_direction_output failed for GPIO_JOYSTICK_EN\n",
6476 __func__);
6477 gpio_free(GPIO_JOYSTICK_EN);
6478 goto fail_gpio_oe;
6479 }
6480
6481 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++) {
6482 vregs_tdisc[i] = regulator_get(NULL, vregs_tdisc_name[i]);
6483 if (IS_ERR(vregs_tdisc[i])) {
6484 printk(KERN_ERR "%s: regulator get %s failed (%ld)\n",
6485 __func__, vregs_tdisc_name[i],
6486 PTR_ERR(vregs_tdisc[i]));
6487 rc = PTR_ERR(vregs_tdisc[i]);
6488 goto vreg_get_fail;
6489 }
6490
6491 rc = regulator_set_voltage(vregs_tdisc[i],
6492 vregs_tdisc_val[i], vregs_tdisc_val[i]);
6493 if (rc) {
6494 printk(KERN_ERR "%s: regulator_set_voltage() = %d\n",
6495 __func__, rc);
6496 goto vreg_set_voltage_fail;
6497 }
6498 }
6499
6500 return rc;
6501vreg_set_voltage_fail:
6502 i++;
6503vreg_get_fail:
6504 while (i)
6505 regulator_put(vregs_tdisc[--i]);
6506fail_gpio_oe:
6507 gpio_free(PMIC_GPIO_TDISC);
6508 return rc;
6509}
6510
6511static void tdisc_shinetsu_release(void)
6512{
6513 int i;
6514
6515 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++)
6516 regulator_put(vregs_tdisc[i]);
6517
6518 gpio_free(PMIC_GPIO_TDISC);
6519 gpio_free(GPIO_JOYSTICK_EN);
6520}
6521
6522static int tdisc_shinetsu_enable(void)
6523{
6524 int i, rc = -EINVAL;
6525
6526 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++) {
6527 rc = regulator_enable(vregs_tdisc[i]);
6528 if (rc < 0) {
6529 printk(KERN_ERR "%s: vreg %s enable failed (%d)\n",
6530 __func__, vregs_tdisc_name[i], rc);
6531 goto vreg_fail;
6532 }
6533 }
6534
6535 /* Enable the OE (output enable) gpio */
6536 gpio_set_value_cansleep(GPIO_JOYSTICK_EN, 1);
6537 /* voltage and gpio stabilization delay */
6538 msleep(50);
6539
6540 return 0;
6541vreg_fail:
6542 while (i)
6543 regulator_disable(vregs_tdisc[--i]);
6544 return rc;
6545}
6546
6547static int tdisc_shinetsu_disable(void)
6548{
6549 int i, rc;
6550
6551 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++) {
6552 rc = regulator_disable(vregs_tdisc[i]);
6553 if (rc < 0) {
6554 printk(KERN_ERR "%s: vreg %s disable failed (%d)\n",
6555 __func__, vregs_tdisc_name[i], rc);
6556 goto tdisc_reg_fail;
6557 }
6558 }
6559
6560 /* Disable the OE (output enable) gpio */
6561 gpio_set_value_cansleep(GPIO_JOYSTICK_EN, 0);
6562
6563 return 0;
6564
6565tdisc_reg_fail:
6566 while (i)
6567 regulator_enable(vregs_tdisc[--i]);
6568 return rc;
6569}
6570
6571static struct tdisc_abs_values tdisc_abs = {
6572 .x_max = 32,
6573 .y_max = 32,
6574 .x_min = -32,
6575 .y_min = -32,
6576 .pressure_max = 32,
6577 .pressure_min = 0,
6578};
6579
6580static struct tdisc_platform_data tdisc_data = {
6581 .tdisc_setup = tdisc_shinetsu_setup,
6582 .tdisc_release = tdisc_shinetsu_release,
6583 .tdisc_enable = tdisc_shinetsu_enable,
6584 .tdisc_disable = tdisc_shinetsu_disable,
6585 .tdisc_wakeup = 0,
6586 .tdisc_gpio = PMIC_GPIO_TDISC,
6587 .tdisc_report_keys = true,
6588 .tdisc_report_relative = true,
6589 .tdisc_report_absolute = false,
6590 .tdisc_report_wheel = false,
6591 .tdisc_reverse_x = false,
6592 .tdisc_reverse_y = true,
6593 .tdisc_abs = &tdisc_abs,
6594};
6595
6596static struct i2c_board_info msm_i2c_gsbi3_tdisc_info[] = {
6597 {
6598 I2C_BOARD_INFO("vtd518", TDISC_I2C_SLAVE_ADDR),
6599 .irq = TDISC_INT,
6600 .platform_data = &tdisc_data,
6601 },
6602};
6603#endif
6604
6605#define PM_GPIO_CDC_RST_N 20
6606#define GPIO_CDC_RST_N PM8058_GPIO_PM_TO_SYS(PM_GPIO_CDC_RST_N)
6607
6608static struct regulator *vreg_timpani_1;
6609static struct regulator *vreg_timpani_2;
6610
6611static unsigned int msm_timpani_setup_power(void)
6612{
6613 int rc;
6614
6615 vreg_timpani_1 = regulator_get(NULL, "8058_l0");
6616 if (IS_ERR(vreg_timpani_1)) {
6617 pr_err("%s: Unable to get 8058_l0\n", __func__);
6618 return -ENODEV;
6619 }
6620
6621 vreg_timpani_2 = regulator_get(NULL, "8058_s3");
6622 if (IS_ERR(vreg_timpani_2)) {
6623 pr_err("%s: Unable to get 8058_s3\n", __func__);
6624 regulator_put(vreg_timpani_1);
6625 return -ENODEV;
6626 }
6627
6628 rc = regulator_set_voltage(vreg_timpani_1, 1200000, 1200000);
6629 if (rc) {
6630 pr_err("%s: unable to set L0 voltage to 1.2V\n", __func__);
6631 goto fail;
6632 }
6633
6634 rc = regulator_set_voltage(vreg_timpani_2, 1800000, 1800000);
6635 if (rc) {
6636 pr_err("%s: unable to set S3 voltage to 1.8V\n", __func__);
6637 goto fail;
6638 }
6639
6640 rc = regulator_enable(vreg_timpani_1);
6641 if (rc) {
6642 pr_err("%s: Enable regulator 8058_l0 failed\n", __func__);
6643 goto fail;
6644 }
6645
6646 /* The settings for LDO0 should be set such that
6647 * it doesn't require to reset the timpani. */
6648 rc = regulator_set_optimum_mode(vreg_timpani_1, 5000);
6649 if (rc < 0) {
6650 pr_err("Timpani regulator optimum mode setting failed\n");
6651 goto fail;
6652 }
6653
6654 rc = regulator_enable(vreg_timpani_2);
6655 if (rc) {
6656 pr_err("%s: Enable regulator 8058_s3 failed\n", __func__);
6657 regulator_disable(vreg_timpani_1);
6658 goto fail;
6659 }
6660
6661 rc = gpio_request(GPIO_CDC_RST_N, "CDC_RST_N");
6662 if (rc) {
6663 pr_err("%s: GPIO Request %d failed\n", __func__,
6664 GPIO_CDC_RST_N);
6665 regulator_disable(vreg_timpani_1);
6666 regulator_disable(vreg_timpani_2);
6667 goto fail;
6668 } else {
6669 gpio_direction_output(GPIO_CDC_RST_N, 1);
6670 usleep_range(1000, 1050);
6671 gpio_direction_output(GPIO_CDC_RST_N, 0);
6672 usleep_range(1000, 1050);
6673 gpio_direction_output(GPIO_CDC_RST_N, 1);
6674 gpio_free(GPIO_CDC_RST_N);
6675 }
6676 return rc;
6677
6678fail:
6679 regulator_put(vreg_timpani_1);
6680 regulator_put(vreg_timpani_2);
6681 return rc;
6682}
6683
6684static void msm_timpani_shutdown_power(void)
6685{
6686 int rc;
6687
6688 rc = regulator_disable(vreg_timpani_1);
6689 if (rc)
6690 pr_err("%s: Disable regulator 8058_l0 failed\n", __func__);
6691
6692 regulator_put(vreg_timpani_1);
6693
6694 rc = regulator_disable(vreg_timpani_2);
6695 if (rc)
6696 pr_err("%s: Disable regulator 8058_s3 failed\n", __func__);
6697
6698 regulator_put(vreg_timpani_2);
6699}
6700
6701/* Power analog function of codec */
6702static struct regulator *vreg_timpani_cdc_apwr;
6703static int msm_timpani_codec_power(int vreg_on)
6704{
6705 int rc = 0;
6706
6707 if (!vreg_timpani_cdc_apwr) {
6708
6709 vreg_timpani_cdc_apwr = regulator_get(NULL, "8058_s4");
6710
6711 if (IS_ERR(vreg_timpani_cdc_apwr)) {
6712 pr_err("%s: vreg_get failed (%ld)\n",
6713 __func__, PTR_ERR(vreg_timpani_cdc_apwr));
6714 rc = PTR_ERR(vreg_timpani_cdc_apwr);
6715 return rc;
6716 }
6717 }
6718
6719 if (vreg_on) {
6720
6721 rc = regulator_set_voltage(vreg_timpani_cdc_apwr,
6722 2200000, 2200000);
6723 if (rc) {
6724 pr_err("%s: unable to set 8058_s4 voltage to 2.2 V\n",
6725 __func__);
6726 goto vreg_fail;
6727 }
6728
6729 rc = regulator_enable(vreg_timpani_cdc_apwr);
6730 if (rc) {
6731 pr_err("%s: vreg_enable failed %d\n", __func__, rc);
6732 goto vreg_fail;
6733 }
6734 } else {
6735 rc = regulator_disable(vreg_timpani_cdc_apwr);
6736 if (rc) {
6737 pr_err("%s: vreg_disable failed %d\n",
6738 __func__, rc);
6739 goto vreg_fail;
6740 }
6741 }
6742
6743 return 0;
6744
6745vreg_fail:
6746 regulator_put(vreg_timpani_cdc_apwr);
6747 vreg_timpani_cdc_apwr = NULL;
6748 return rc;
6749}
6750
6751static struct marimba_codec_platform_data timpani_codec_pdata = {
6752 .marimba_codec_power = msm_timpani_codec_power,
6753};
6754
6755#define TIMPANI_SLAVE_ID_CDC_ADDR 0X77
6756#define TIMPANI_SLAVE_ID_QMEMBIST_ADDR 0X66
6757
6758static struct marimba_platform_data timpani_pdata = {
6759 .slave_id[MARIMBA_SLAVE_ID_CDC] = TIMPANI_SLAVE_ID_CDC_ADDR,
6760 .slave_id[MARIMBA_SLAVE_ID_QMEMBIST] = TIMPANI_SLAVE_ID_QMEMBIST_ADDR,
6761 .marimba_setup = msm_timpani_setup_power,
6762 .marimba_shutdown = msm_timpani_shutdown_power,
6763 .codec = &timpani_codec_pdata,
6764 .tsadc_ssbi_adap = MARIMBA_SSBI_ADAP,
6765};
6766
6767#define TIMPANI_I2C_SLAVE_ADDR 0xD
6768
6769static struct i2c_board_info msm_i2c_gsbi7_timpani_info[] = {
6770 {
6771 I2C_BOARD_INFO("timpani", TIMPANI_I2C_SLAVE_ADDR),
6772 .platform_data = &timpani_pdata,
6773 },
6774};
6775
Lei Zhou338cab82011-08-19 13:38:17 -04006776#ifdef CONFIG_SND_SOC_WM8903
6777static struct wm8903_platform_data wm8903_pdata = {
6778 .gpio_cfg[2] = 0x3A8,
6779};
6780
6781#define WM8903_I2C_SLAVE_ADDR 0x34
6782static struct i2c_board_info wm8903_codec_i2c_info[] = {
6783 {
6784 I2C_BOARD_INFO("wm8903", WM8903_I2C_SLAVE_ADDR >> 1),
6785 .platform_data = &wm8903_pdata,
6786 },
6787};
6788#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006789#ifdef CONFIG_PMIC8901
6790
6791#define PM8901_GPIO_INT 91
6792
6793static struct pm8901_gpio_platform_data pm8901_mpp_data = {
6794 .gpio_base = PM8901_GPIO_PM_TO_SYS(0),
6795 .irq_base = PM8901_MPP_IRQ(PM8901_IRQ_BASE, 0),
6796};
6797
6798static struct resource pm8901_temp_alarm[] = {
6799 {
6800 .start = PM8901_TEMP_ALARM_IRQ(PM8901_IRQ_BASE),
6801 .end = PM8901_TEMP_ALARM_IRQ(PM8901_IRQ_BASE),
6802 .flags = IORESOURCE_IRQ,
6803 },
6804 {
6805 .start = PM8901_TEMP_HI_ALARM_IRQ(PM8901_IRQ_BASE),
6806 .end = PM8901_TEMP_HI_ALARM_IRQ(PM8901_IRQ_BASE),
6807 .flags = IORESOURCE_IRQ,
6808 },
6809};
6810
6811/*
6812 * Consumer specific regulator names:
6813 * regulator name consumer dev_name
6814 */
6815static struct regulator_consumer_supply vreg_consumers_8901_MPP0[] = {
6816 REGULATOR_SUPPLY("8901_mpp0", NULL),
6817};
6818static struct regulator_consumer_supply vreg_consumers_8901_USB_OTG[] = {
6819 REGULATOR_SUPPLY("8901_usb_otg", NULL),
6820};
6821static struct regulator_consumer_supply vreg_consumers_8901_HDMI_MVS[] = {
6822 REGULATOR_SUPPLY("8901_hdmi_mvs", NULL),
6823};
6824
6825#define PM8901_VREG_INIT(_id, _min_uV, _max_uV, _modes, _ops, _apply_uV, \
6826 _always_on, _active_high) \
6827 [PM8901_VREG_ID_##_id] = { \
6828 .init_data = { \
6829 .constraints = { \
6830 .valid_modes_mask = _modes, \
6831 .valid_ops_mask = _ops, \
6832 .min_uV = _min_uV, \
6833 .max_uV = _max_uV, \
6834 .input_uV = _min_uV, \
6835 .apply_uV = _apply_uV, \
6836 .always_on = _always_on, \
6837 }, \
6838 .consumer_supplies = vreg_consumers_8901_##_id, \
6839 .num_consumer_supplies = \
6840 ARRAY_SIZE(vreg_consumers_8901_##_id), \
6841 }, \
6842 .active_high = _active_high, \
6843 }
6844
6845#define PM8901_VREG_INIT_MPP(_id, _active_high) \
6846 PM8901_VREG_INIT(_id, 0, 0, REGULATOR_MODE_NORMAL, \
6847 REGULATOR_CHANGE_STATUS, 0, 0, _active_high)
6848
6849#define PM8901_VREG_INIT_VS(_id) \
6850 PM8901_VREG_INIT(_id, 0, 0, REGULATOR_MODE_NORMAL, \
6851 REGULATOR_CHANGE_STATUS, 0, 0, 0)
6852
6853static struct pm8901_vreg_pdata pm8901_vreg_init_pdata[PM8901_VREG_MAX] = {
6854 PM8901_VREG_INIT_MPP(MPP0, 1),
6855
6856 PM8901_VREG_INIT_VS(USB_OTG),
6857 PM8901_VREG_INIT_VS(HDMI_MVS),
6858};
6859
6860#define PM8901_VREG(_id) { \
6861 .name = "pm8901-regulator", \
6862 .id = _id, \
6863 .platform_data = &pm8901_vreg_init_pdata[_id], \
6864 .pdata_size = sizeof(pm8901_vreg_init_pdata[_id]), \
6865}
6866
6867static struct mfd_cell pm8901_subdevs[] = {
6868 { .name = "pm8901-mpp",
6869 .id = -1,
6870 .platform_data = &pm8901_mpp_data,
6871 .pdata_size = sizeof(pm8901_mpp_data),
6872 },
6873 { .name = "pm8901-tm",
6874 .id = -1,
6875 .num_resources = ARRAY_SIZE(pm8901_temp_alarm),
6876 .resources = pm8901_temp_alarm,
6877 },
6878 PM8901_VREG(PM8901_VREG_ID_MPP0),
6879 PM8901_VREG(PM8901_VREG_ID_USB_OTG),
6880 PM8901_VREG(PM8901_VREG_ID_HDMI_MVS),
6881};
6882
6883static struct pm8901_platform_data pm8901_platform_data = {
6884 .irq_base = PM8901_IRQ_BASE,
6885 .num_subdevs = ARRAY_SIZE(pm8901_subdevs),
6886 .sub_devices = pm8901_subdevs,
6887 .irq_trigger_flags = IRQF_TRIGGER_LOW,
6888};
6889
6890static struct i2c_board_info pm8901_boardinfo[] __initdata = {
6891 {
6892 I2C_BOARD_INFO("pm8901-core", 0x55),
6893 .irq = MSM_GPIO_TO_INT(PM8901_GPIO_INT),
6894 .platform_data = &pm8901_platform_data,
6895 },
6896};
6897
6898#endif /* CONFIG_PMIC8901 */
6899
6900#if defined(CONFIG_MARIMBA_CORE) && (defined(CONFIG_GPIO_SX150X) \
6901 || defined(CONFIG_GPIO_SX150X_MODULE))
6902
6903static struct regulator *vreg_bahama;
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006904static int msm_bahama_sys_rst = GPIO_MS_SYS_RESET_N;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006905
6906struct bahama_config_register{
6907 u8 reg;
6908 u8 value;
6909 u8 mask;
6910};
6911
6912enum version{
6913 VER_1_0,
6914 VER_2_0,
6915 VER_UNSUPPORTED = 0xFF
6916};
6917
6918static u8 read_bahama_ver(void)
6919{
6920 int rc;
6921 struct marimba config = { .mod_id = SLAVE_ID_BAHAMA };
6922 u8 bahama_version;
6923
6924 rc = marimba_read_bit_mask(&config, 0x00, &bahama_version, 1, 0x1F);
6925 if (rc < 0) {
6926 printk(KERN_ERR
6927 "%s: version read failed: %d\n",
6928 __func__, rc);
6929 return VER_UNSUPPORTED;
6930 } else {
6931 printk(KERN_INFO
6932 "%s: version read got: 0x%x\n",
6933 __func__, bahama_version);
6934 }
6935
6936 switch (bahama_version) {
6937 case 0x08: /* varient of bahama v1 */
6938 case 0x10:
6939 case 0x00:
6940 return VER_1_0;
6941 case 0x09: /* variant of bahama v2 */
6942 return VER_2_0;
6943 default:
6944 return VER_UNSUPPORTED;
6945 }
6946}
6947
Siddartha Mohanadoss7e8e9dd2011-09-27 19:04:58 -07006948static int msm_bahama_setup_power_enable;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006949static unsigned int msm_bahama_setup_power(void)
6950{
6951 int rc = 0;
6952 const char *msm_bahama_regulator = "8058_s3";
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006953
6954 if (machine_is_msm8x60_dragon())
6955 msm_bahama_sys_rst = GPIO_CDC_RST_N;
6956
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006957 vreg_bahama = regulator_get(NULL, msm_bahama_regulator);
6958
6959 if (IS_ERR(vreg_bahama)) {
6960 rc = PTR_ERR(vreg_bahama);
6961 pr_err("%s: regulator_get %s = %d\n", __func__,
6962 msm_bahama_regulator, rc);
Siddartha Mohanadoss7e8e9dd2011-09-27 19:04:58 -07006963 return rc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006964 }
6965
Siddartha Mohanadoss7e8e9dd2011-09-27 19:04:58 -07006966 rc = regulator_set_voltage(vreg_bahama, 1800000, 1800000);
6967 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006968 pr_err("%s: regulator_set_voltage %s = %d\n", __func__,
6969 msm_bahama_regulator, rc);
6970 goto unget;
6971 }
6972
Siddartha Mohanadoss7e8e9dd2011-09-27 19:04:58 -07006973 rc = regulator_enable(vreg_bahama);
6974 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006975 pr_err("%s: regulator_enable %s = %d\n", __func__,
6976 msm_bahama_regulator, rc);
6977 goto unget;
6978 }
6979
Siddartha Mohanadoss7e8e9dd2011-09-27 19:04:58 -07006980 rc = gpio_request(msm_bahama_sys_rst, "bahama sys_rst_n");
6981 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006982 pr_err("%s: gpio_request %d = %d\n", __func__,
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006983 msm_bahama_sys_rst, rc);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006984 goto unenable;
6985 }
6986
Siddartha Mohanadoss7e8e9dd2011-09-27 19:04:58 -07006987 gpio_direction_output(msm_bahama_sys_rst, 0);
6988 usleep_range(1000, 1050);
6989 gpio_set_value_cansleep(msm_bahama_sys_rst, 1);
6990 usleep_range(1000, 1050);
6991 msm_bahama_setup_power_enable = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006992 return rc;
6993
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006994unenable:
6995 regulator_disable(vreg_bahama);
6996unget:
6997 regulator_put(vreg_bahama);
6998 return rc;
6999};
Siddartha Mohanadoss7e8e9dd2011-09-27 19:04:58 -07007000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007001static unsigned int msm_bahama_shutdown_power(int value)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007002{
Siddartha Mohanadoss7e8e9dd2011-09-27 19:04:58 -07007003 if (msm_bahama_setup_power_enable) {
7004 gpio_set_value_cansleep(msm_bahama_sys_rst, 0);
7005 gpio_free(msm_bahama_sys_rst);
7006 regulator_disable(vreg_bahama);
7007 regulator_put(vreg_bahama);
7008 msm_bahama_setup_power_enable = 0;
7009 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007010
7011 return 0;
7012};
7013
7014static unsigned int msm_bahama_core_config(int type)
7015{
7016 int rc = 0;
7017
7018 if (type == BAHAMA_ID) {
7019
7020 int i;
7021 struct marimba config = { .mod_id = SLAVE_ID_BAHAMA };
7022
7023 const struct bahama_config_register v20_init[] = {
7024 /* reg, value, mask */
7025 { 0xF4, 0x84, 0xFF }, /* AREG */
7026 { 0xF0, 0x04, 0xFF } /* DREG */
7027 };
7028
7029 if (read_bahama_ver() == VER_2_0) {
7030 for (i = 0; i < ARRAY_SIZE(v20_init); i++) {
7031 u8 value = v20_init[i].value;
7032 rc = marimba_write_bit_mask(&config,
7033 v20_init[i].reg,
7034 &value,
7035 sizeof(v20_init[i].value),
7036 v20_init[i].mask);
7037 if (rc < 0) {
7038 printk(KERN_ERR
7039 "%s: reg %d write failed: %d\n",
7040 __func__, v20_init[i].reg, rc);
7041 return rc;
7042 }
7043 printk(KERN_INFO "%s: reg 0x%02x value 0x%02x"
7044 " mask 0x%02x\n",
7045 __func__, v20_init[i].reg,
7046 v20_init[i].value, v20_init[i].mask);
7047 }
7048 }
7049 }
7050 printk(KERN_INFO "core type: %d\n", type);
7051
7052 return rc;
7053}
7054
7055static struct regulator *fm_regulator_s3;
7056static struct msm_xo_voter *fm_clock;
7057
7058static int fm_radio_setup(struct marimba_fm_platform_data *pdata)
7059{
7060 int rc = 0;
7061 struct pm8058_gpio cfg = {
7062 .direction = PM_GPIO_DIR_IN,
7063 .pull = PM_GPIO_PULL_NO,
7064 .vin_sel = PM_GPIO_VIN_S3,
7065 .function = PM_GPIO_FUNC_NORMAL,
7066 .inv_int_pol = 0,
7067 };
7068
7069 if (!fm_regulator_s3) {
7070 fm_regulator_s3 = regulator_get(NULL, "8058_s3");
7071 if (IS_ERR(fm_regulator_s3)) {
7072 rc = PTR_ERR(fm_regulator_s3);
7073 printk(KERN_ERR "%s: regulator get s3 (%d)\n",
7074 __func__, rc);
7075 goto out;
7076 }
7077 }
7078
7079
7080 rc = regulator_set_voltage(fm_regulator_s3, 1800000, 1800000);
7081 if (rc < 0) {
7082 printk(KERN_ERR "%s: regulator set voltage failed (%d)\n",
7083 __func__, rc);
7084 goto fm_fail_put;
7085 }
7086
7087 rc = regulator_enable(fm_regulator_s3);
7088 if (rc < 0) {
7089 printk(KERN_ERR "%s: regulator s3 enable failed (%d)\n",
7090 __func__, rc);
7091 goto fm_fail_put;
7092 }
7093
7094 /*Vote for XO clock*/
7095 fm_clock = msm_xo_get(MSM_XO_TCXO_D0, "fm_power");
7096
7097 if (IS_ERR(fm_clock)) {
7098 rc = PTR_ERR(fm_clock);
7099 printk(KERN_ERR "%s: Couldn't get TCXO_D0 vote for FM (%d)\n",
7100 __func__, rc);
7101 goto fm_fail_switch;
7102 }
7103
7104 rc = msm_xo_mode_vote(fm_clock, MSM_XO_MODE_ON);
7105 if (rc < 0) {
7106 printk(KERN_ERR "%s: Failed to vote for TCX0_D0 ON (%d)\n",
7107 __func__, rc);
7108 goto fm_fail_vote;
7109 }
7110
7111 /*GPIO 18 on PMIC is FM_IRQ*/
7112 rc = pm8058_gpio_config(FM_GPIO, &cfg);
7113 if (rc) {
7114 printk(KERN_ERR "%s: return val of pm8058_gpio_config: %d\n",
7115 __func__, rc);
7116 goto fm_fail_clock;
7117 }
7118 goto out;
7119
7120fm_fail_clock:
7121 msm_xo_mode_vote(fm_clock, MSM_XO_MODE_OFF);
7122fm_fail_vote:
7123 msm_xo_put(fm_clock);
7124fm_fail_switch:
7125 regulator_disable(fm_regulator_s3);
7126fm_fail_put:
7127 regulator_put(fm_regulator_s3);
7128out:
7129 return rc;
7130};
7131
7132static void fm_radio_shutdown(struct marimba_fm_platform_data *pdata)
7133{
7134 int rc = 0;
7135 if (fm_regulator_s3 != NULL) {
7136 rc = regulator_disable(fm_regulator_s3);
7137 if (rc < 0) {
7138 printk(KERN_ERR "%s: regulator s3 disable (%d)\n",
7139 __func__, rc);
7140 }
7141 regulator_put(fm_regulator_s3);
7142 fm_regulator_s3 = NULL;
7143 }
7144 printk(KERN_ERR "%s: Voting off for XO", __func__);
7145
7146 if (fm_clock != NULL) {
7147 rc = msm_xo_mode_vote(fm_clock, MSM_XO_MODE_OFF);
7148 if (rc < 0) {
7149 printk(KERN_ERR "%s: Voting off XO clock (%d)\n",
7150 __func__, rc);
7151 }
7152 msm_xo_put(fm_clock);
7153 }
7154 printk(KERN_ERR "%s: coming out of fm_radio_shutdown", __func__);
7155}
7156
7157/* Slave id address for FM/CDC/QMEMBIST
7158 * Values can be programmed using Marimba slave id 0
7159 * should there be a conflict with other I2C devices
7160 * */
7161#define BAHAMA_SLAVE_ID_FM_ADDR 0x2A
7162#define BAHAMA_SLAVE_ID_QMEMBIST_ADDR 0x7B
7163
7164static struct marimba_fm_platform_data marimba_fm_pdata = {
7165 .fm_setup = fm_radio_setup,
7166 .fm_shutdown = fm_radio_shutdown,
7167 .irq = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, FM_GPIO),
7168 .is_fm_soc_i2s_master = false,
7169 .config_i2s_gpio = NULL,
7170};
7171
7172/*
7173Just initializing the BAHAMA related slave
7174*/
7175static struct marimba_platform_data marimba_pdata = {
7176 .slave_id[SLAVE_ID_BAHAMA_FM] = BAHAMA_SLAVE_ID_FM_ADDR,
7177 .slave_id[SLAVE_ID_BAHAMA_QMEMBIST] = BAHAMA_SLAVE_ID_QMEMBIST_ADDR,
7178 .bahama_setup = msm_bahama_setup_power,
7179 .bahama_shutdown = msm_bahama_shutdown_power,
7180 .bahama_core_config = msm_bahama_core_config,
7181 .fm = &marimba_fm_pdata,
7182 .tsadc_ssbi_adap = MARIMBA_SSBI_ADAP,
7183};
7184
7185
7186static struct i2c_board_info msm_marimba_board_info[] = {
7187 {
7188 I2C_BOARD_INFO("marimba", 0xc),
7189 .platform_data = &marimba_pdata,
7190 }
7191};
7192#endif /* CONFIG_MAIMBA_CORE */
7193
7194#ifdef CONFIG_I2C
7195#define I2C_SURF 1
7196#define I2C_FFA (1 << 1)
7197#define I2C_RUMI (1 << 2)
7198#define I2C_SIM (1 << 3)
7199#define I2C_FLUID (1 << 4)
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007200#define I2C_DRAGON (1 << 5)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007201
7202struct i2c_registry {
7203 u8 machs;
7204 int bus;
7205 struct i2c_board_info *info;
7206 int len;
7207};
7208
7209static struct i2c_registry msm8x60_i2c_devices[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007210#ifdef CONFIG_PMIC8901
7211 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007212 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007213 MSM_SSBI2_I2C_BUS_ID,
7214 pm8901_boardinfo,
7215 ARRAY_SIZE(pm8901_boardinfo),
7216 },
7217#endif
7218#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
7219 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007220 I2C_SURF | I2C_FFA | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007221 MSM_GSBI8_QUP_I2C_BUS_ID,
7222 core_expander_i2c_info,
7223 ARRAY_SIZE(core_expander_i2c_info),
7224 },
7225 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007226 I2C_SURF | I2C_FFA | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007227 MSM_GSBI8_QUP_I2C_BUS_ID,
7228 docking_expander_i2c_info,
7229 ARRAY_SIZE(docking_expander_i2c_info),
7230 },
7231 {
7232 I2C_SURF,
7233 MSM_GSBI8_QUP_I2C_BUS_ID,
7234 surf_expanders_i2c_info,
7235 ARRAY_SIZE(surf_expanders_i2c_info),
7236 },
7237 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007238 I2C_SURF | I2C_FFA | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007239 MSM_GSBI3_QUP_I2C_BUS_ID,
7240 fha_expanders_i2c_info,
7241 ARRAY_SIZE(fha_expanders_i2c_info),
7242 },
7243 {
7244 I2C_FLUID,
7245 MSM_GSBI3_QUP_I2C_BUS_ID,
7246 fluid_expanders_i2c_info,
7247 ARRAY_SIZE(fluid_expanders_i2c_info),
7248 },
7249 {
7250 I2C_FLUID,
7251 MSM_GSBI8_QUP_I2C_BUS_ID,
7252 fluid_core_expander_i2c_info,
7253 ARRAY_SIZE(fluid_core_expander_i2c_info),
7254 },
7255#endif
7256#if defined(CONFIG_TOUCHDISC_VTD518_SHINETSU) || \
7257 defined(CONFIG_TOUCHDISC_VTD518_SHINETSU_MODULE)
7258 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007259 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007260 MSM_GSBI3_QUP_I2C_BUS_ID,
7261 msm_i2c_gsbi3_tdisc_info,
7262 ARRAY_SIZE(msm_i2c_gsbi3_tdisc_info),
7263 },
7264#endif
7265 {
Zhang Chang Ken211df572011-07-05 19:16:39 -04007266 I2C_SURF | I2C_FFA | I2C_FLUID,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007267 MSM_GSBI3_QUP_I2C_BUS_ID,
7268 cy8ctmg200_board_info,
7269 ARRAY_SIZE(cy8ctmg200_board_info),
7270 },
Zhang Chang Ken211df572011-07-05 19:16:39 -04007271 {
7272 I2C_DRAGON,
7273 MSM_GSBI3_QUP_I2C_BUS_ID,
7274 cy8ctma340_dragon_board_info,
7275 ARRAY_SIZE(cy8ctma340_dragon_board_info),
7276 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007277#if defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C) || \
7278 defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C_MODULE)
7279 {
7280 I2C_FLUID,
7281 MSM_GSBI3_QUP_I2C_BUS_ID,
7282 cyttsp_fluid_info,
7283 ARRAY_SIZE(cyttsp_fluid_info),
7284 },
7285 {
7286 I2C_FFA | I2C_SURF,
7287 MSM_GSBI3_QUP_I2C_BUS_ID,
7288 cyttsp_ffa_info,
7289 ARRAY_SIZE(cyttsp_ffa_info),
7290 },
7291#endif
7292#ifdef CONFIG_MSM_CAMERA
Jilai Wang971f97f2011-07-13 14:25:25 -04007293 {
7294 I2C_SURF | I2C_FFA | I2C_FLUID ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007295 MSM_GSBI4_QUP_I2C_BUS_ID,
7296 msm_camera_boardinfo,
7297 ARRAY_SIZE(msm_camera_boardinfo),
7298 },
Jilai Wang971f97f2011-07-13 14:25:25 -04007299 {
7300 I2C_DRAGON,
7301 MSM_GSBI4_QUP_I2C_BUS_ID,
7302 msm_camera_dragon_boardinfo,
7303 ARRAY_SIZE(msm_camera_dragon_boardinfo),
7304 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007305#endif
7306 {
7307 I2C_SURF | I2C_FFA | I2C_FLUID,
7308 MSM_GSBI7_QUP_I2C_BUS_ID,
7309 msm_i2c_gsbi7_timpani_info,
7310 ARRAY_SIZE(msm_i2c_gsbi7_timpani_info),
7311 },
7312#if defined(CONFIG_MARIMBA_CORE)
7313 {
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04007314 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007315 MSM_GSBI7_QUP_I2C_BUS_ID,
7316 msm_marimba_board_info,
7317 ARRAY_SIZE(msm_marimba_board_info),
7318 },
7319#endif /* CONFIG_MARIMBA_CORE */
7320#ifdef CONFIG_ISL9519_CHARGER
7321 {
7322 I2C_SURF | I2C_FFA,
7323 MSM_GSBI8_QUP_I2C_BUS_ID,
7324 isl_charger_i2c_info,
7325 ARRAY_SIZE(isl_charger_i2c_info),
7326 },
7327#endif
7328#if defined(CONFIG_HAPTIC_ISA1200) || \
7329 defined(CONFIG_HAPTIC_ISA1200_MODULE)
7330 {
7331 I2C_FLUID,
7332 MSM_GSBI8_QUP_I2C_BUS_ID,
7333 msm_isa1200_board_info,
7334 ARRAY_SIZE(msm_isa1200_board_info),
7335 },
7336#endif
7337#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
7338 {
7339 I2C_FLUID,
7340 MSM_GSBI8_QUP_I2C_BUS_ID,
7341 smb137b_charger_i2c_info,
7342 ARRAY_SIZE(smb137b_charger_i2c_info),
7343 },
7344#endif
7345#if defined(CONFIG_BATTERY_BQ27520) || \
7346 defined(CONFIG_BATTERY_BQ27520_MODULE)
7347 {
7348 I2C_FLUID,
7349 MSM_GSBI8_QUP_I2C_BUS_ID,
7350 msm_bq27520_board_info,
7351 ARRAY_SIZE(msm_bq27520_board_info),
7352 },
7353#endif
Lei Zhou338cab82011-08-19 13:38:17 -04007354#if defined(CONFIG_SND_SOC_WM8903) || defined(CONFIG_SND_SOC_WM8903_MODULE)
7355 {
7356 I2C_DRAGON,
7357 MSM_GSBI8_QUP_I2C_BUS_ID,
7358 wm8903_codec_i2c_info,
7359 ARRAY_SIZE(wm8903_codec_i2c_info),
7360 },
7361#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007362};
7363#endif /* CONFIG_I2C */
7364
7365static void fixup_i2c_configs(void)
7366{
7367#ifdef CONFIG_I2C
7368#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
7369 if (machine_is_msm8x60_surf() || machine_is_msm8x60_fusion())
7370 sx150x_data[SX150X_CORE].irq_summary =
7371 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT2_N);
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007372 else if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa() ||
7373 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007374 sx150x_data[SX150X_CORE].irq_summary =
7375 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT1_N);
7376 else if (machine_is_msm8x60_fluid())
7377 sx150x_data[SX150X_CORE_FLUID].irq_summary =
7378 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT1_N);
7379#endif
7380 /*
7381 * Set PMIC 8901 MPP0 active_high to 0 for surf and charm_surf. This
7382 * implies that the regulator connected to MPP0 is enabled when
7383 * MPP0 is low.
7384 */
7385 if (machine_is_msm8x60_surf() || machine_is_msm8x60_fusion())
7386 pm8901_vreg_init_pdata[PM8901_VREG_ID_MPP0].active_high = 0;
7387 else
7388 pm8901_vreg_init_pdata[PM8901_VREG_ID_MPP0].active_high = 1;
7389#endif
7390}
7391
7392static void register_i2c_devices(void)
7393{
7394#ifdef CONFIG_I2C
7395 u8 mach_mask = 0;
7396 int i;
7397
7398 /* Build the matching 'supported_machs' bitmask */
7399 if (machine_is_msm8x60_surf() || machine_is_msm8x60_fusion())
7400 mach_mask = I2C_SURF;
7401 else if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa())
7402 mach_mask = I2C_FFA;
7403 else if (machine_is_msm8x60_rumi3())
7404 mach_mask = I2C_RUMI;
7405 else if (machine_is_msm8x60_sim())
7406 mach_mask = I2C_SIM;
7407 else if (machine_is_msm8x60_fluid())
7408 mach_mask = I2C_FLUID;
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007409 else if (machine_is_msm8x60_dragon())
7410 mach_mask = I2C_DRAGON;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007411 else
7412 pr_err("unmatched machine ID in register_i2c_devices\n");
7413
7414 /* Run the array and install devices as appropriate */
7415 for (i = 0; i < ARRAY_SIZE(msm8x60_i2c_devices); ++i) {
7416 if (msm8x60_i2c_devices[i].machs & mach_mask)
7417 i2c_register_board_info(msm8x60_i2c_devices[i].bus,
7418 msm8x60_i2c_devices[i].info,
7419 msm8x60_i2c_devices[i].len);
7420 }
7421#endif
7422}
7423
7424static void __init msm8x60_init_uart12dm(void)
7425{
7426#if !defined(CONFIG_USB_PEHCI_HCD) && !defined(CONFIG_USB_PEHCI_HCD_MODULE)
7427 /* 0x1D000000 now belongs to EBI2:CS3 i.e. USB ISP Controller */
7428 void *fpga_mem = ioremap_nocache(0x1D000000, SZ_4K);
7429
7430 if (!fpga_mem)
7431 pr_err("%s(): Error getting memory\n", __func__);
7432
7433 /* Advanced mode */
7434 writew(0xFFFF, fpga_mem + 0x15C);
7435 /* FPGA_UART_SEL */
7436 writew(0, fpga_mem + 0x172);
7437 /* FPGA_GPIO_CONFIG_117 */
7438 writew(1, fpga_mem + 0xEA);
7439 /* FPGA_GPIO_CONFIG_118 */
7440 writew(1, fpga_mem + 0xEC);
7441 mb();
7442 iounmap(fpga_mem);
7443#endif
7444}
7445
7446#define MSM_GSBI9_PHYS 0x19900000
7447#define GSBI_DUAL_MODE_CODE 0x60
7448
7449static void __init msm8x60_init_buses(void)
7450{
7451#ifdef CONFIG_I2C_QUP
7452 void *gsbi_mem = ioremap_nocache(0x19C00000, 4);
7453 /* Setting protocol code to 0x60 for dual UART/I2C in GSBI12 */
7454 writel_relaxed(0x6 << 4, gsbi_mem);
7455 /* Ensure protocol code is written before proceeding further */
7456 mb();
7457 iounmap(gsbi_mem);
7458
7459 msm_gsbi3_qup_i2c_device.dev.platform_data = &msm_gsbi3_qup_i2c_pdata;
7460 msm_gsbi4_qup_i2c_device.dev.platform_data = &msm_gsbi4_qup_i2c_pdata;
7461 msm_gsbi7_qup_i2c_device.dev.platform_data = &msm_gsbi7_qup_i2c_pdata;
7462 msm_gsbi8_qup_i2c_device.dev.platform_data = &msm_gsbi8_qup_i2c_pdata;
7463
7464#ifdef CONFIG_MSM_GSBI9_UART
7465 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
7466 /* Setting protocol code to 0x60 for dual UART/I2C in GSBI9 */
7467 gsbi_mem = ioremap_nocache(MSM_GSBI9_PHYS, 4);
7468 writel_relaxed(GSBI_DUAL_MODE_CODE, gsbi_mem);
7469 iounmap(gsbi_mem);
7470 msm_gsbi9_qup_i2c_pdata.use_gsbi_shared_mode = 1;
7471 }
7472#endif
7473 msm_gsbi9_qup_i2c_device.dev.platform_data = &msm_gsbi9_qup_i2c_pdata;
7474 msm_gsbi12_qup_i2c_device.dev.platform_data = &msm_gsbi12_qup_i2c_pdata;
7475#endif
7476#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
7477 msm_gsbi1_qup_spi_device.dev.platform_data = &msm_gsbi1_qup_spi_pdata;
7478#endif
7479#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007480 msm_device_ssbi2.dev.platform_data = &msm_ssbi2_pdata;
7481 msm_device_ssbi3.dev.platform_data = &msm_ssbi3_pdata;
7482#endif
7483
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +05307484#ifdef CONFIG_MSM_SSBI
7485 msm_device_ssbi_pmic1.dev.platform_data =
7486 &msm8x60_ssbi_pm8058_pdata;
7487#endif
7488
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007489 if (machine_is_msm8x60_fluid()) {
7490#if (defined(CONFIG_USB_EHCI_MSM_72K) && \
7491 (defined(CONFIG_SMB137B_CHARGER) || \
7492 defined(CONFIG_SMB137B_CHARGER_MODULE)))
7493 msm_otg_pdata.vbus_power = msm_hsusb_smb137b_vbus_power;
7494#endif
7495#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
7496 msm_gsbi10_qup_spi_device.dev.platform_data =
7497 &msm_gsbi10_qup_spi_pdata;
7498#endif
7499 }
7500
7501#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_HCD)
7502 /*
7503 * We can not put USB regulators (8058_l6 and 8058_l7) in LPM
7504 * when we depend on USB PHY for VBUS/ID notifications. VBUS
7505 * and ID notifications are available only on V2 surf and FFA
7506 * with a hardware workaround.
7507 */
7508 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2 &&
7509 (machine_is_msm8x60_surf() ||
7510 (machine_is_msm8x60_ffa() &&
7511 pmic_id_notif_supported)))
7512 msm_otg_pdata.phy_can_powercollapse = 1;
7513 msm_device_otg.dev.platform_data = &msm_otg_pdata;
7514#endif
7515
7516#ifdef CONFIG_USB_GADGET_MSM_72K
7517 msm_device_gadget_peripheral.dev.platform_data = &msm_gadget_pdata;
7518#endif
7519
7520#ifdef CONFIG_SERIAL_MSM_HS
7521 msm_uart_dm1_pdata.wakeup_irq = gpio_to_irq(54); /* GSBI6(2) */
7522 msm_device_uart_dm1.dev.platform_data = &msm_uart_dm1_pdata;
7523#endif
7524#ifdef CONFIG_MSM_GSBI9_UART
7525 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
7526 msm_device_uart_gsbi9 = msm_add_gsbi9_uart();
7527 if (IS_ERR(msm_device_uart_gsbi9))
7528 pr_err("%s(): Failed to create uart gsbi9 device\n",
7529 __func__);
7530 }
7531#endif
7532
7533#ifdef CONFIG_MSM_BUS_SCALING
7534
7535 /* RPM calls are only enabled on V2 */
7536 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
7537 msm_bus_apps_fabric_pdata.rpm_enabled = 1;
7538 msm_bus_sys_fabric_pdata.rpm_enabled = 1;
7539 msm_bus_mm_fabric_pdata.rpm_enabled = 1;
7540 msm_bus_sys_fpb_pdata.rpm_enabled = 1;
7541 msm_bus_cpss_fpb_pdata.rpm_enabled = 1;
7542 }
7543
7544 msm_bus_apps_fabric.dev.platform_data = &msm_bus_apps_fabric_pdata;
7545 msm_bus_sys_fabric.dev.platform_data = &msm_bus_sys_fabric_pdata;
7546 msm_bus_mm_fabric.dev.platform_data = &msm_bus_mm_fabric_pdata;
7547 msm_bus_sys_fpb.dev.platform_data = &msm_bus_sys_fpb_pdata;
7548 msm_bus_cpss_fpb.dev.platform_data = &msm_bus_cpss_fpb_pdata;
7549#endif
7550}
7551
7552static void __init msm8x60_map_io(void)
7553{
7554 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
7555 msm_map_msm8x60_io();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07007556
7557 if (socinfo_init() < 0)
7558 pr_err("socinfo_init() failed!\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007559}
7560
7561/*
7562 * Most segments of the EBI2 bus are disabled by default.
7563 */
7564static void __init msm8x60_init_ebi2(void)
7565{
7566 uint32_t ebi2_cfg;
7567 void *ebi2_cfg_ptr;
Terence Hampsonb36a38c2011-09-19 19:10:40 -04007568 struct clk *mem_clk = clk_get_sys("msm_ebi2", "mem_clk");
7569
7570 if (IS_ERR(mem_clk)) {
7571 pr_err("%s: clk_get_sys(%s,%s), failed", __func__,
7572 "msm_ebi2", "mem_clk");
7573 return;
7574 }
7575 clk_enable(mem_clk);
7576 clk_put(mem_clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007577
7578 ebi2_cfg_ptr = ioremap_nocache(0x1a100000, sizeof(uint32_t));
7579 if (ebi2_cfg_ptr != 0) {
7580 ebi2_cfg = readl_relaxed(ebi2_cfg_ptr);
7581
7582 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007583 machine_is_msm8x60_fluid() ||
7584 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007585 ebi2_cfg |= (1 << 4) | (1 << 5); /* CS2, CS3 */
7586 else if (machine_is_msm8x60_sim())
7587 ebi2_cfg |= (1 << 4); /* CS2 */
7588 else if (machine_is_msm8x60_rumi3())
7589 ebi2_cfg |= (1 << 5); /* CS3 */
7590
7591 writel_relaxed(ebi2_cfg, ebi2_cfg_ptr);
7592 iounmap(ebi2_cfg_ptr);
7593 }
7594
7595 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007596 machine_is_msm8x60_fluid() || machine_is_msm8x60_dragon()) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007597 ebi2_cfg_ptr = ioremap_nocache(0x1a110000, SZ_4K);
7598 if (ebi2_cfg_ptr != 0) {
7599 /* EBI2_XMEM_CFG:PWRSAVE_MODE off */
7600 writel_relaxed(0UL, ebi2_cfg_ptr);
7601
7602 /* CS2: Delay 9 cycles (140ns@64MHz) between SMSC
7603 * LAN9221 Ethernet controller reads and writes.
7604 * The lowest 4 bits are the read delay, the next
7605 * 4 are the write delay. */
7606 writel_relaxed(0x031F1C99, ebi2_cfg_ptr + 0x10);
7607#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
7608 /*
7609 * RECOVERY=5, HOLD_WR=1
7610 * INIT_LATENCY_WR=1, INIT_LATENCY_RD=1
7611 * WAIT_WR=1, WAIT_RD=2
7612 */
7613 writel_relaxed(0x51010112, ebi2_cfg_ptr + 0x14);
7614 /*
7615 * HOLD_RD=1
7616 * ADV_OE_RECOVERY=0, ADDR_HOLD_ENA=1
7617 */
7618 writel_relaxed(0x01000020, ebi2_cfg_ptr + 0x34);
7619#else
7620 /* EBI2 CS3 muxed address/data,
7621 * two cyc addr enable */
7622 writel_relaxed(0xA3030020, ebi2_cfg_ptr + 0x34);
7623
7624#endif
7625 iounmap(ebi2_cfg_ptr);
7626 }
7627 }
7628}
7629
7630static void __init msm8x60_configure_smc91x(void)
7631{
7632 if (machine_is_msm8x60_sim()) {
7633
7634 smc91x_resources[0].start = 0x1b800300;
7635 smc91x_resources[0].end = 0x1b8003ff;
7636
7637 smc91x_resources[1].start = (NR_MSM_IRQS + 40);
7638 smc91x_resources[1].end = (NR_MSM_IRQS + 40);
7639
7640 } else if (machine_is_msm8x60_rumi3()) {
7641
7642 smc91x_resources[0].start = 0x1d000300;
7643 smc91x_resources[0].end = 0x1d0003ff;
7644
7645 smc91x_resources[1].start = TLMM_MSM_DIR_CONN_IRQ_0;
7646 smc91x_resources[1].end = TLMM_MSM_DIR_CONN_IRQ_0;
7647 }
7648}
7649
7650static void __init msm8x60_init_tlmm(void)
7651{
7652 if (machine_is_msm8x60_rumi3())
7653 msm_gpio_install_direct_irq(0, 0, 1);
7654}
7655
7656#if (defined(CONFIG_MMC_MSM_SDC1_SUPPORT)\
7657 || defined(CONFIG_MMC_MSM_SDC2_SUPPORT)\
7658 || defined(CONFIG_MMC_MSM_SDC3_SUPPORT)\
7659 || defined(CONFIG_MMC_MSM_SDC4_SUPPORT)\
7660 || defined(CONFIG_MMC_MSM_SDC5_SUPPORT))
7661
Stepan Moskovchenko73b943b2011-10-31 22:43:00 -07007662/* 8x60 has 5 SDCC controllers */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007663#define MAX_SDCC_CONTROLLER 5
7664
7665struct msm_sdcc_gpio {
7666 /* maximum 10 GPIOs per SDCC controller */
7667 s16 no;
7668 /* name of this GPIO */
7669 const char *name;
7670 bool always_on;
7671 bool is_enabled;
7672};
7673
7674#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
7675static struct msm_sdcc_gpio sdc1_gpio_cfg[] = {
7676 {159, "sdc1_dat_0"},
7677 {160, "sdc1_dat_1"},
7678 {161, "sdc1_dat_2"},
7679 {162, "sdc1_dat_3"},
7680#ifdef CONFIG_MMC_MSM_SDC1_8_BIT_SUPPORT
7681 {163, "sdc1_dat_4"},
7682 {164, "sdc1_dat_5"},
7683 {165, "sdc1_dat_6"},
7684 {166, "sdc1_dat_7"},
7685#endif
7686 {167, "sdc1_clk"},
7687 {168, "sdc1_cmd"}
7688};
7689#endif
7690
7691#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
7692static struct msm_sdcc_gpio sdc2_gpio_cfg[] = {
7693 {143, "sdc2_dat_0"},
7694 {144, "sdc2_dat_1", 1},
7695 {145, "sdc2_dat_2"},
7696 {146, "sdc2_dat_3"},
7697#ifdef CONFIG_MMC_MSM_SDC2_8_BIT_SUPPORT
7698 {147, "sdc2_dat_4"},
7699 {148, "sdc2_dat_5"},
7700 {149, "sdc2_dat_6"},
7701 {150, "sdc2_dat_7"},
7702#endif
7703 {151, "sdc2_cmd"},
7704 {152, "sdc2_clk", 1}
7705};
7706#endif
7707
7708#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
7709static struct msm_sdcc_gpio sdc5_gpio_cfg[] = {
7710 {95, "sdc5_cmd"},
7711 {96, "sdc5_dat_3"},
7712 {97, "sdc5_clk", 1},
7713 {98, "sdc5_dat_2"},
7714 {99, "sdc5_dat_1", 1},
7715 {100, "sdc5_dat_0"}
7716};
7717#endif
7718
7719struct msm_sdcc_pad_pull_cfg {
7720 enum msm_tlmm_pull_tgt pull;
7721 u32 pull_val;
7722};
7723
7724struct msm_sdcc_pad_drv_cfg {
7725 enum msm_tlmm_hdrive_tgt drv;
7726 u32 drv_val;
7727};
7728
7729#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
7730static struct msm_sdcc_pad_drv_cfg sdc3_pad_on_drv_cfg[] = {
7731 {TLMM_HDRV_SDC3_CLK, GPIO_CFG_8MA},
7732 {TLMM_HDRV_SDC3_CMD, GPIO_CFG_8MA},
7733 {TLMM_HDRV_SDC3_DATA, GPIO_CFG_8MA}
7734};
7735
7736static struct msm_sdcc_pad_pull_cfg sdc3_pad_on_pull_cfg[] = {
7737 {TLMM_PULL_SDC3_CMD, GPIO_CFG_PULL_UP},
7738 {TLMM_PULL_SDC3_DATA, GPIO_CFG_PULL_UP}
7739};
7740
7741static struct msm_sdcc_pad_drv_cfg sdc3_pad_off_drv_cfg[] = {
7742 {TLMM_HDRV_SDC3_CLK, GPIO_CFG_2MA},
7743 {TLMM_HDRV_SDC3_CMD, GPIO_CFG_2MA},
7744 {TLMM_HDRV_SDC3_DATA, GPIO_CFG_2MA}
7745};
7746
7747static struct msm_sdcc_pad_pull_cfg sdc3_pad_off_pull_cfg[] = {
7748 {TLMM_PULL_SDC3_CMD, GPIO_CFG_PULL_DOWN},
7749 {TLMM_PULL_SDC3_DATA, GPIO_CFG_PULL_DOWN}
7750};
7751#endif
7752
7753#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
7754static struct msm_sdcc_pad_drv_cfg sdc4_pad_on_drv_cfg[] = {
7755 {TLMM_HDRV_SDC4_CLK, GPIO_CFG_8MA},
7756 {TLMM_HDRV_SDC4_CMD, GPIO_CFG_8MA},
7757 {TLMM_HDRV_SDC4_DATA, GPIO_CFG_8MA}
7758};
7759
7760static struct msm_sdcc_pad_pull_cfg sdc4_pad_on_pull_cfg[] = {
7761 {TLMM_PULL_SDC4_CMD, GPIO_CFG_PULL_UP},
7762 {TLMM_PULL_SDC4_DATA, GPIO_CFG_PULL_UP}
7763};
7764
7765static struct msm_sdcc_pad_drv_cfg sdc4_pad_off_drv_cfg[] = {
7766 {TLMM_HDRV_SDC4_CLK, GPIO_CFG_2MA},
7767 {TLMM_HDRV_SDC4_CMD, GPIO_CFG_2MA},
7768 {TLMM_HDRV_SDC4_DATA, GPIO_CFG_2MA}
7769};
7770
7771static struct msm_sdcc_pad_pull_cfg sdc4_pad_off_pull_cfg[] = {
7772 {TLMM_PULL_SDC4_CMD, GPIO_CFG_PULL_DOWN},
7773 {TLMM_PULL_SDC4_DATA, GPIO_CFG_PULL_DOWN}
7774};
7775#endif
7776
7777struct msm_sdcc_pin_cfg {
7778 /*
7779 * = 1 if controller pins are using gpios
7780 * = 0 if controller has dedicated MSM pins
7781 */
7782 u8 is_gpio;
7783 u8 cfg_sts;
7784 u8 gpio_data_size;
7785 struct msm_sdcc_gpio *gpio_data;
7786 struct msm_sdcc_pad_drv_cfg *pad_drv_on_data;
7787 struct msm_sdcc_pad_drv_cfg *pad_drv_off_data;
7788 struct msm_sdcc_pad_pull_cfg *pad_pull_on_data;
7789 struct msm_sdcc_pad_pull_cfg *pad_pull_off_data;
7790 u8 pad_drv_data_size;
7791 u8 pad_pull_data_size;
7792 u8 sdio_lpm_gpio_cfg;
7793};
7794
7795
7796static struct msm_sdcc_pin_cfg sdcc_pin_cfg_data[MAX_SDCC_CONTROLLER] = {
7797#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
7798 [0] = {
7799 .is_gpio = 1,
7800 .gpio_data_size = ARRAY_SIZE(sdc1_gpio_cfg),
7801 .gpio_data = sdc1_gpio_cfg
7802 },
7803#endif
7804#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
7805 [1] = {
7806 .is_gpio = 1,
7807 .gpio_data_size = ARRAY_SIZE(sdc2_gpio_cfg),
7808 .gpio_data = sdc2_gpio_cfg
7809 },
7810#endif
7811#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
7812 [2] = {
7813 .is_gpio = 0,
7814 .pad_drv_on_data = sdc3_pad_on_drv_cfg,
7815 .pad_drv_off_data = sdc3_pad_off_drv_cfg,
7816 .pad_pull_on_data = sdc3_pad_on_pull_cfg,
7817 .pad_pull_off_data = sdc3_pad_off_pull_cfg,
7818 .pad_drv_data_size = ARRAY_SIZE(sdc3_pad_on_drv_cfg),
7819 .pad_pull_data_size = ARRAY_SIZE(sdc3_pad_on_pull_cfg)
7820 },
7821#endif
7822#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
7823 [3] = {
7824 .is_gpio = 0,
7825 .pad_drv_on_data = sdc4_pad_on_drv_cfg,
7826 .pad_drv_off_data = sdc4_pad_off_drv_cfg,
7827 .pad_pull_on_data = sdc4_pad_on_pull_cfg,
7828 .pad_pull_off_data = sdc4_pad_off_pull_cfg,
7829 .pad_drv_data_size = ARRAY_SIZE(sdc4_pad_on_drv_cfg),
7830 .pad_pull_data_size = ARRAY_SIZE(sdc4_pad_on_pull_cfg)
7831 },
7832#endif
7833#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
7834 [4] = {
7835 .is_gpio = 1,
7836 .gpio_data_size = ARRAY_SIZE(sdc5_gpio_cfg),
7837 .gpio_data = sdc5_gpio_cfg
7838 }
7839#endif
7840};
7841
7842static int msm_sdcc_setup_gpio(int dev_id, unsigned int enable)
7843{
7844 int rc = 0;
7845 struct msm_sdcc_pin_cfg *curr;
7846 int n;
7847
7848 curr = &sdcc_pin_cfg_data[dev_id - 1];
7849 if (!curr->gpio_data)
7850 goto out;
7851
7852 for (n = 0; n < curr->gpio_data_size; n++) {
7853 if (enable) {
7854
7855 if (curr->gpio_data[n].always_on &&
7856 curr->gpio_data[n].is_enabled)
7857 continue;
7858 pr_debug("%s: enable: %s\n", __func__,
7859 curr->gpio_data[n].name);
7860 rc = gpio_request(curr->gpio_data[n].no,
7861 curr->gpio_data[n].name);
7862 if (rc) {
7863 pr_err("%s: gpio_request(%d, %s)"
7864 "failed", __func__,
7865 curr->gpio_data[n].no,
7866 curr->gpio_data[n].name);
7867 goto free_gpios;
7868 }
7869 /* set direction as output for all GPIOs */
7870 rc = gpio_direction_output(
7871 curr->gpio_data[n].no, 1);
7872 if (rc) {
7873 pr_err("%s: gpio_direction_output"
7874 "(%d, 1) failed\n", __func__,
7875 curr->gpio_data[n].no);
7876 goto free_gpios;
7877 }
7878 curr->gpio_data[n].is_enabled = 1;
7879 } else {
7880 /*
7881 * now free this GPIO which will put GPIO
7882 * in low power mode and will also put GPIO
7883 * in input mode
7884 */
7885 if (curr->gpio_data[n].always_on)
7886 continue;
7887 pr_debug("%s: disable: %s\n", __func__,
7888 curr->gpio_data[n].name);
7889 gpio_free(curr->gpio_data[n].no);
7890 curr->gpio_data[n].is_enabled = 0;
7891 }
7892 }
7893 curr->cfg_sts = enable;
7894 goto out;
7895
7896free_gpios:
7897 for (; n >= 0; n--)
7898 gpio_free(curr->gpio_data[n].no);
7899out:
7900 return rc;
7901}
7902
7903static int msm_sdcc_setup_pad(int dev_id, unsigned int enable)
7904{
7905 int rc = 0;
7906 struct msm_sdcc_pin_cfg *curr;
7907 int n;
7908
7909 curr = &sdcc_pin_cfg_data[dev_id - 1];
7910 if (!curr->pad_drv_on_data || !curr->pad_pull_on_data)
7911 goto out;
7912
7913 if (enable) {
7914 /*
7915 * set up the normal driver strength and
7916 * pull config for pads
7917 */
7918 for (n = 0; n < curr->pad_drv_data_size; n++) {
7919 if (curr->sdio_lpm_gpio_cfg) {
7920 if (curr->pad_drv_on_data[n].drv ==
7921 TLMM_HDRV_SDC4_DATA)
7922 continue;
7923 }
7924 msm_tlmm_set_hdrive(curr->pad_drv_on_data[n].drv,
7925 curr->pad_drv_on_data[n].drv_val);
7926 }
7927 for (n = 0; n < curr->pad_pull_data_size; n++) {
7928 if (curr->sdio_lpm_gpio_cfg) {
7929 if (curr->pad_pull_on_data[n].pull ==
7930 TLMM_PULL_SDC4_DATA)
7931 continue;
7932 }
7933 msm_tlmm_set_pull(curr->pad_pull_on_data[n].pull,
7934 curr->pad_pull_on_data[n].pull_val);
7935 }
7936 } else {
7937 /* set the low power config for pads */
7938 for (n = 0; n < curr->pad_drv_data_size; n++) {
7939 if (curr->sdio_lpm_gpio_cfg) {
7940 if (curr->pad_drv_off_data[n].drv ==
7941 TLMM_HDRV_SDC4_DATA)
7942 continue;
7943 }
7944 msm_tlmm_set_hdrive(
7945 curr->pad_drv_off_data[n].drv,
7946 curr->pad_drv_off_data[n].drv_val);
7947 }
7948 for (n = 0; n < curr->pad_pull_data_size; n++) {
7949 if (curr->sdio_lpm_gpio_cfg) {
7950 if (curr->pad_pull_off_data[n].pull ==
7951 TLMM_PULL_SDC4_DATA)
7952 continue;
7953 }
7954 msm_tlmm_set_pull(
7955 curr->pad_pull_off_data[n].pull,
7956 curr->pad_pull_off_data[n].pull_val);
7957 }
7958 }
7959 curr->cfg_sts = enable;
7960out:
7961 return rc;
7962}
7963
7964struct sdcc_reg {
7965 /* VDD/VCC/VCCQ regulator name on PMIC8058/PMIC8089*/
7966 const char *reg_name;
7967 /*
7968 * is set voltage supported for this regulator?
7969 * 0 = not supported, 1 = supported
7970 */
7971 unsigned char set_voltage_sup;
7972 /* voltage level to be set */
7973 unsigned int level;
7974 /* VDD/VCC/VCCQ voltage regulator handle */
7975 struct regulator *reg;
7976 /* is this regulator enabled? */
7977 bool enabled;
7978 /* is this regulator needs to be always on? */
7979 bool always_on;
7980 /* is operating power mode setting required for this regulator? */
7981 bool op_pwr_mode_sup;
7982 /* Load values for low power and high power mode */
7983 unsigned int lpm_uA;
7984 unsigned int hpm_uA;
7985};
Stepan Moskovchenko73b943b2011-10-31 22:43:00 -07007986/* all SDCC controllers require VDD/VCC voltage */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007987static struct sdcc_reg sdcc_vdd_reg_data[MAX_SDCC_CONTROLLER];
7988/* only SDCC1 requires VCCQ voltage */
7989static struct sdcc_reg sdcc_vccq_reg_data[1];
7990/* all SDCC controllers may require voting for VDD PAD voltage */
7991static struct sdcc_reg sdcc_vddp_reg_data[MAX_SDCC_CONTROLLER];
7992
7993struct sdcc_reg_data {
7994 struct sdcc_reg *vdd_data; /* keeps VDD/VCC regulator info */
7995 struct sdcc_reg *vccq_data; /* keeps VCCQ regulator info */
7996 struct sdcc_reg *vddp_data; /* keeps VDD Pad regulator info */
7997 unsigned char sts; /* regulator enable/disable status */
7998};
Stepan Moskovchenko73b943b2011-10-31 22:43:00 -07007999/* msm8x60 has 5 SDCC controllers */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008000static struct sdcc_reg_data sdcc_vreg_data[MAX_SDCC_CONTROLLER];
8001
8002static int msm_sdcc_vreg_init_reg(struct sdcc_reg *vreg)
8003{
8004 int rc = 0;
8005
8006 /* Get the regulator handle */
8007 vreg->reg = regulator_get(NULL, vreg->reg_name);
8008 if (IS_ERR(vreg->reg)) {
8009 rc = PTR_ERR(vreg->reg);
8010 pr_err("%s: regulator_get(%s) failed. rc=%d\n",
8011 __func__, vreg->reg_name, rc);
8012 goto out;
8013 }
8014
8015 /* Set the voltage level if required */
8016 if (vreg->set_voltage_sup) {
8017 rc = regulator_set_voltage(vreg->reg, vreg->level,
8018 vreg->level);
8019 if (rc) {
8020 pr_err("%s: regulator_set_voltage(%s) failed rc=%d\n",
8021 __func__, vreg->reg_name, rc);
8022 goto vreg_put;
8023 }
8024 }
8025 goto out;
8026
8027vreg_put:
8028 regulator_put(vreg->reg);
8029out:
8030 return rc;
8031}
8032
8033static inline void msm_sdcc_vreg_deinit_reg(struct sdcc_reg *vreg)
8034{
8035 regulator_put(vreg->reg);
8036}
8037
8038/* this init function should be called only once for each SDCC */
8039static int msm_sdcc_vreg_init(int dev_id, unsigned char init)
8040{
8041 int rc = 0;
8042 struct sdcc_reg *curr_vdd_reg, *curr_vccq_reg, *curr_vddp_reg;
8043 struct sdcc_reg_data *curr;
8044
8045 curr = &sdcc_vreg_data[dev_id - 1];
8046 curr_vdd_reg = curr->vdd_data;
8047 curr_vccq_reg = curr->vccq_data;
8048 curr_vddp_reg = curr->vddp_data;
8049
8050 if (init) {
8051 /*
8052 * get the regulator handle from voltage regulator framework
8053 * and then try to set the voltage level for the regulator
8054 */
8055 if (curr_vdd_reg) {
8056 rc = msm_sdcc_vreg_init_reg(curr_vdd_reg);
8057 if (rc)
8058 goto out;
8059 }
8060 if (curr_vccq_reg) {
8061 rc = msm_sdcc_vreg_init_reg(curr_vccq_reg);
8062 if (rc)
8063 goto vdd_reg_deinit;
8064 }
8065 if (curr_vddp_reg) {
8066 rc = msm_sdcc_vreg_init_reg(curr_vddp_reg);
8067 if (rc)
8068 goto vccq_reg_deinit;
8069 }
8070 goto out;
8071 } else
8072 /* deregister with all regulators from regulator framework */
8073 goto vddp_reg_deinit;
8074
8075vddp_reg_deinit:
8076 if (curr_vddp_reg)
8077 msm_sdcc_vreg_deinit_reg(curr_vddp_reg);
8078vccq_reg_deinit:
8079 if (curr_vccq_reg)
8080 msm_sdcc_vreg_deinit_reg(curr_vccq_reg);
8081vdd_reg_deinit:
8082 if (curr_vdd_reg)
8083 msm_sdcc_vreg_deinit_reg(curr_vdd_reg);
8084out:
8085 return rc;
8086}
8087
8088static int msm_sdcc_vreg_enable(struct sdcc_reg *vreg)
8089{
8090 int rc;
8091
8092 if (!vreg->enabled) {
8093 rc = regulator_enable(vreg->reg);
8094 if (rc) {
8095 pr_err("%s: regulator_enable(%s) failed. rc=%d\n",
8096 __func__, vreg->reg_name, rc);
8097 goto out;
8098 }
8099 vreg->enabled = 1;
8100 }
8101
8102 /* Put always_on regulator in HPM (high power mode) */
8103 if (vreg->always_on && vreg->op_pwr_mode_sup) {
8104 rc = regulator_set_optimum_mode(vreg->reg, vreg->hpm_uA);
8105 if (rc < 0) {
8106 pr_err("%s: reg=%s: HPM setting failed"
8107 " hpm_uA=%d, rc=%d\n",
8108 __func__, vreg->reg_name,
8109 vreg->hpm_uA, rc);
8110 goto vreg_disable;
8111 }
8112 rc = 0;
8113 }
8114 goto out;
8115
8116vreg_disable:
8117 regulator_disable(vreg->reg);
8118 vreg->enabled = 0;
8119out:
8120 return rc;
8121}
8122
8123static int msm_sdcc_vreg_disable(struct sdcc_reg *vreg)
8124{
8125 int rc;
8126
8127 /* Never disable always_on regulator */
8128 if (!vreg->always_on) {
8129 rc = regulator_disable(vreg->reg);
8130 if (rc) {
8131 pr_err("%s: regulator_disable(%s) failed. rc=%d\n",
8132 __func__, vreg->reg_name, rc);
8133 goto out;
8134 }
8135 vreg->enabled = 0;
8136 }
8137
8138 /* Put always_on regulator in LPM (low power mode) */
8139 if (vreg->always_on && vreg->op_pwr_mode_sup) {
8140 rc = regulator_set_optimum_mode(vreg->reg, vreg->lpm_uA);
8141 if (rc < 0) {
8142 pr_err("%s: reg=%s: LPM setting failed"
8143 " lpm_uA=%d, rc=%d\n",
8144 __func__,
8145 vreg->reg_name,
8146 vreg->lpm_uA, rc);
8147 goto out;
8148 }
8149 rc = 0;
8150 }
8151
8152out:
8153 return rc;
8154}
8155
8156static int msm_sdcc_setup_vreg(int dev_id, unsigned char enable)
8157{
8158 int rc = 0;
8159 struct sdcc_reg *curr_vdd_reg, *curr_vccq_reg, *curr_vddp_reg;
8160 struct sdcc_reg_data *curr;
8161
8162 curr = &sdcc_vreg_data[dev_id - 1];
8163 curr_vdd_reg = curr->vdd_data;
8164 curr_vccq_reg = curr->vccq_data;
8165 curr_vddp_reg = curr->vddp_data;
8166
8167 /* check if regulators are initialized or not? */
8168 if ((curr_vdd_reg && !curr_vdd_reg->reg) ||
8169 (curr_vccq_reg && !curr_vccq_reg->reg) ||
8170 (curr_vddp_reg && !curr_vddp_reg->reg)) {
8171 /* initialize voltage regulators required for this SDCC */
8172 rc = msm_sdcc_vreg_init(dev_id, 1);
8173 if (rc) {
8174 pr_err("%s: regulator init failed = %d\n",
8175 __func__, rc);
8176 goto out;
8177 }
8178 }
8179
8180 if (curr->sts == enable)
8181 goto out;
8182
8183 if (curr_vdd_reg) {
8184 if (enable)
8185 rc = msm_sdcc_vreg_enable(curr_vdd_reg);
8186 else
8187 rc = msm_sdcc_vreg_disable(curr_vdd_reg);
8188 if (rc)
8189 goto out;
8190 }
8191
8192 if (curr_vccq_reg) {
8193 if (enable)
8194 rc = msm_sdcc_vreg_enable(curr_vccq_reg);
8195 else
8196 rc = msm_sdcc_vreg_disable(curr_vccq_reg);
8197 if (rc)
8198 goto out;
8199 }
8200
8201 if (curr_vddp_reg) {
8202 if (enable)
8203 rc = msm_sdcc_vreg_enable(curr_vddp_reg);
8204 else
8205 rc = msm_sdcc_vreg_disable(curr_vddp_reg);
8206 if (rc)
8207 goto out;
8208 }
8209 curr->sts = enable;
8210
8211out:
8212 return rc;
8213}
8214
8215static u32 msm_sdcc_setup_power(struct device *dv, unsigned int vdd)
8216{
8217 u32 rc_pin_cfg = 0;
8218 u32 rc_vreg_cfg = 0;
8219 u32 rc = 0;
8220 struct platform_device *pdev;
8221 struct msm_sdcc_pin_cfg *curr_pin_cfg;
8222
8223 pdev = container_of(dv, struct platform_device, dev);
8224
8225 /* setup gpio/pad */
8226 curr_pin_cfg = &sdcc_pin_cfg_data[pdev->id - 1];
8227 if (curr_pin_cfg->cfg_sts == !!vdd)
8228 goto setup_vreg;
8229
8230 if (curr_pin_cfg->is_gpio)
8231 rc_pin_cfg = msm_sdcc_setup_gpio(pdev->id, !!vdd);
8232 else
8233 rc_pin_cfg = msm_sdcc_setup_pad(pdev->id, !!vdd);
8234
8235setup_vreg:
8236 /* setup voltage regulators */
8237 rc_vreg_cfg = msm_sdcc_setup_vreg(pdev->id, !!vdd);
8238
8239 if (rc_pin_cfg || rc_vreg_cfg)
8240 rc = rc_pin_cfg ? rc_pin_cfg : rc_vreg_cfg;
8241
8242 return rc;
8243}
8244
8245static void msm_sdcc_sdio_lpm_gpio(struct device *dv, unsigned int active)
8246{
8247 struct msm_sdcc_pin_cfg *curr_pin_cfg;
8248 struct platform_device *pdev;
8249
8250 pdev = container_of(dv, struct platform_device, dev);
8251 /* setup gpio/pad */
8252 curr_pin_cfg = &sdcc_pin_cfg_data[pdev->id - 1];
8253
8254 if (curr_pin_cfg->cfg_sts == active)
8255 return;
8256
8257 curr_pin_cfg->sdio_lpm_gpio_cfg = 1;
8258 if (curr_pin_cfg->is_gpio)
8259 msm_sdcc_setup_gpio(pdev->id, active);
8260 else
8261 msm_sdcc_setup_pad(pdev->id, active);
8262 curr_pin_cfg->sdio_lpm_gpio_cfg = 0;
8263}
8264
8265static int msm_sdc3_get_wpswitch(struct device *dev)
8266{
8267 struct platform_device *pdev;
8268 int status;
8269 pdev = container_of(dev, struct platform_device, dev);
8270
8271 status = gpio_request(GPIO_SDC_WP, "SD_WP_Switch");
8272 if (status) {
8273 pr_err("%s:Failed to request GPIO %d\n",
8274 __func__, GPIO_SDC_WP);
8275 } else {
8276 status = gpio_direction_input(GPIO_SDC_WP);
8277 if (!status) {
8278 status = gpio_get_value_cansleep(GPIO_SDC_WP);
8279 pr_info("%s: WP Status for Slot %d = %d\n",
8280 __func__, pdev->id, status);
8281 }
8282 gpio_free(GPIO_SDC_WP);
8283 }
8284 return status;
8285}
8286
8287#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8288int sdc5_register_status_notify(void (*callback)(int, void *),
8289 void *dev_id)
8290{
8291 sdc5_status_notify_cb = callback;
8292 sdc5_status_notify_cb_devid = dev_id;
8293 return 0;
8294}
8295#endif
8296
8297#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8298int sdc2_register_status_notify(void (*callback)(int, void *),
8299 void *dev_id)
8300{
8301 sdc2_status_notify_cb = callback;
8302 sdc2_status_notify_cb_devid = dev_id;
8303 return 0;
8304}
8305#endif
8306
8307/* Interrupt handler for SDC2 and SDC5 detection
8308 * This function uses dual-edge interrputs settings in order
8309 * to get SDIO detection when the GPIO is rising and SDIO removal
8310 * when the GPIO is falling */
8311static irqreturn_t msm8x60_multi_sdio_slot_status_irq(int irq, void *dev_id)
8312{
8313 int status;
8314
8315 if (!machine_is_msm8x60_fusion() &&
8316 !machine_is_msm8x60_fusn_ffa())
8317 return IRQ_NONE;
8318
8319 status = gpio_get_value(MDM2AP_SYNC);
8320 pr_info("%s: MDM2AP_SYNC Status = %d\n",
8321 __func__, status);
8322
8323#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8324 if (sdc2_status_notify_cb) {
8325 pr_info("%s: calling sdc2_status_notify_cb\n", __func__);
8326 sdc2_status_notify_cb(status,
8327 sdc2_status_notify_cb_devid);
8328 }
8329#endif
8330
8331#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8332 if (sdc5_status_notify_cb) {
8333 pr_info("%s: calling sdc5_status_notify_cb\n", __func__);
8334 sdc5_status_notify_cb(status,
8335 sdc5_status_notify_cb_devid);
8336 }
8337#endif
8338 return IRQ_HANDLED;
8339}
8340
8341static int msm8x60_multi_sdio_init(void)
8342{
8343 int ret, irq_num;
8344
8345 if (!machine_is_msm8x60_fusion() &&
8346 !machine_is_msm8x60_fusn_ffa())
8347 return 0;
8348
8349 ret = msm_gpiomux_get(MDM2AP_SYNC);
8350 if (ret) {
8351 pr_err("%s:Failed to request GPIO %d, ret=%d\n",
8352 __func__, MDM2AP_SYNC, ret);
8353 return ret;
8354 }
8355
8356 irq_num = gpio_to_irq(MDM2AP_SYNC);
8357
8358 ret = request_irq(irq_num,
8359 msm8x60_multi_sdio_slot_status_irq,
8360 IRQ_TYPE_EDGE_BOTH,
8361 "sdio_multidetection", NULL);
8362
8363 if (ret) {
8364 pr_err("%s:Failed to request irq, ret=%d\n",
8365 __func__, ret);
8366 return ret;
8367 }
8368
8369 return ret;
8370}
8371
8372#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
8373#ifdef CONFIG_MMC_MSM_CARD_HW_DETECTION
8374static unsigned int msm8x60_sdcc_slot_status(struct device *dev)
8375{
8376 int status;
8377
8378 status = gpio_request(PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1)
8379 , "SD_HW_Detect");
8380 if (status) {
8381 pr_err("%s:Failed to request GPIO %d\n", __func__,
8382 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1));
8383 } else {
8384 status = gpio_direction_input(
8385 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1));
8386 if (!status)
8387 status = !(gpio_get_value_cansleep(
8388 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1)));
8389 gpio_free(PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1));
8390 }
8391 return (unsigned int) status;
8392}
8393#endif
8394#endif
8395
8396#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
8397static int msm_sdcc_cfg_mpm_sdiowakeup(struct device *dev, unsigned mode)
8398{
8399 struct platform_device *pdev;
8400 enum msm_mpm_pin pin;
8401 int ret = 0;
8402
8403 pdev = container_of(dev, struct platform_device, dev);
8404
8405 /* Only SDCC4 slot connected to WLAN chip has wakeup capability */
8406 if (pdev->id == 4)
8407 pin = MSM_MPM_PIN_SDC4_DAT1;
8408 else
8409 return -EINVAL;
8410
8411 switch (mode) {
8412 case SDC_DAT1_DISABLE:
8413 ret = msm_mpm_enable_pin(pin, 0);
8414 break;
8415 case SDC_DAT1_ENABLE:
8416 ret = msm_mpm_set_pin_type(pin, IRQ_TYPE_LEVEL_LOW);
8417 ret = msm_mpm_enable_pin(pin, 1);
8418 break;
8419 case SDC_DAT1_ENWAKE:
8420 ret = msm_mpm_set_pin_wake(pin, 1);
8421 break;
8422 case SDC_DAT1_DISWAKE:
8423 ret = msm_mpm_set_pin_wake(pin, 0);
8424 break;
8425 default:
8426 ret = -EINVAL;
8427 break;
8428 }
8429 return ret;
8430}
8431#endif
8432#endif
8433
8434#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
8435static struct mmc_platform_data msm8x60_sdc1_data = {
8436 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
8437 .translate_vdd = msm_sdcc_setup_power,
8438#ifdef CONFIG_MMC_MSM_SDC1_8_BIT_SUPPORT
8439 .mmc_bus_width = MMC_CAP_8_BIT_DATA,
8440#else
8441 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8442#endif
8443 .msmsdcc_fmin = 400000,
8444 .msmsdcc_fmid = 24000000,
8445 .msmsdcc_fmax = 48000000,
8446 .nonremovable = 1,
8447 .pclk_src_dfab = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008448};
8449#endif
8450
8451#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8452static struct mmc_platform_data msm8x60_sdc2_data = {
8453 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29 | MMC_VDD_165_195,
8454 .translate_vdd = msm_sdcc_setup_power,
8455 .sdio_lpm_gpio_setup = msm_sdcc_sdio_lpm_gpio,
8456 .mmc_bus_width = MMC_CAP_8_BIT_DATA,
8457 .msmsdcc_fmin = 400000,
8458 .msmsdcc_fmid = 24000000,
8459 .msmsdcc_fmax = 48000000,
8460 .nonremovable = 0,
8461 .pclk_src_dfab = 1,
8462 .register_status_notify = sdc2_register_status_notify,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008463#ifdef CONFIG_MSM_SDIO_AL
8464 .is_sdio_al_client = 1,
8465#endif
8466};
8467#endif
8468
8469#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
8470static struct mmc_platform_data msm8x60_sdc3_data = {
8471 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
8472 .translate_vdd = msm_sdcc_setup_power,
8473 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8474 .wpswitch = msm_sdc3_get_wpswitch,
8475#ifdef CONFIG_MMC_MSM_CARD_HW_DETECTION
8476 .status = msm8x60_sdcc_slot_status,
8477 .status_irq = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
8478 PMIC_GPIO_SDC3_DET - 1),
8479 .irq_flags = IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
8480#endif
8481 .msmsdcc_fmin = 400000,
8482 .msmsdcc_fmid = 24000000,
8483 .msmsdcc_fmax = 48000000,
8484 .nonremovable = 0,
8485 .pclk_src_dfab = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008486};
8487#endif
8488
8489#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
8490static struct mmc_platform_data msm8x60_sdc4_data = {
8491 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
8492 .translate_vdd = msm_sdcc_setup_power,
8493 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8494 .msmsdcc_fmin = 400000,
8495 .msmsdcc_fmid = 24000000,
8496 .msmsdcc_fmax = 48000000,
8497 .nonremovable = 0,
8498 .pclk_src_dfab = 1,
8499 .cfg_mpm_sdiowakeup = msm_sdcc_cfg_mpm_sdiowakeup,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008500};
8501#endif
8502
8503#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8504static struct mmc_platform_data msm8x60_sdc5_data = {
8505 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29 | MMC_VDD_165_195,
8506 .translate_vdd = msm_sdcc_setup_power,
8507 .sdio_lpm_gpio_setup = msm_sdcc_sdio_lpm_gpio,
8508 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8509 .msmsdcc_fmin = 400000,
8510 .msmsdcc_fmid = 24000000,
8511 .msmsdcc_fmax = 48000000,
8512 .nonremovable = 0,
8513 .pclk_src_dfab = 1,
8514 .register_status_notify = sdc5_register_status_notify,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008515#ifdef CONFIG_MSM_SDIO_AL
8516 .is_sdio_al_client = 1,
8517#endif
8518};
8519#endif
8520
8521static void __init msm8x60_init_mmc(void)
8522{
8523#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
8524 /* SDCC1 : eMMC card connected */
8525 sdcc_vreg_data[0].vdd_data = &sdcc_vdd_reg_data[0];
8526 sdcc_vreg_data[0].vdd_data->reg_name = "8901_l5";
8527 sdcc_vreg_data[0].vdd_data->set_voltage_sup = 1;
8528 sdcc_vreg_data[0].vdd_data->level = 2850000;
Subhash Jadavania8482a32011-08-08 11:01:44 +05308529 sdcc_vreg_data[0].vdd_data->always_on = 1;
8530 sdcc_vreg_data[0].vdd_data->op_pwr_mode_sup = 1;
8531 sdcc_vreg_data[0].vdd_data->lpm_uA = 9000;
8532 sdcc_vreg_data[0].vdd_data->hpm_uA = 200000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008533
8534 sdcc_vreg_data[0].vccq_data = &sdcc_vccq_reg_data[0];
8535 sdcc_vreg_data[0].vccq_data->reg_name = "8901_lvs0";
8536 sdcc_vreg_data[0].vccq_data->set_voltage_sup = 0;
8537 sdcc_vreg_data[0].vccq_data->always_on = 1;
8538
8539 msm_add_sdcc(1, &msm8x60_sdc1_data);
8540#endif
8541#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8542 /*
8543 * MDM SDIO client is connected to SDC2 on charm SURF/FFA
8544 * and no card is connected on 8660 SURF/FFA/FLUID.
8545 */
8546 sdcc_vreg_data[1].vdd_data = &sdcc_vdd_reg_data[1];
8547 sdcc_vreg_data[1].vdd_data->reg_name = "8058_s3";
8548 sdcc_vreg_data[1].vdd_data->set_voltage_sup = 1;
8549 sdcc_vreg_data[1].vdd_data->level = 1800000;
8550
8551 sdcc_vreg_data[1].vccq_data = NULL;
8552
8553 if (machine_is_msm8x60_fusion())
8554 msm8x60_sdc2_data.msmsdcc_fmax = 24000000;
8555 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
8556#ifdef CONFIG_MMC_MSM_SDIO_SUPPORT
8557 msm8x60_sdc2_data.sdiowakeup_irq = gpio_to_irq(144);
8558 msm_sdcc_setup_gpio(2, 1);
8559#endif
8560 msm_add_sdcc(2, &msm8x60_sdc2_data);
8561 }
8562#endif
8563#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
8564 /* SDCC3 : External card slot connected */
8565 sdcc_vreg_data[2].vdd_data = &sdcc_vdd_reg_data[2];
8566 sdcc_vreg_data[2].vdd_data->reg_name = "8058_l14";
8567 sdcc_vreg_data[2].vdd_data->set_voltage_sup = 1;
8568 sdcc_vreg_data[2].vdd_data->level = 2850000;
8569 sdcc_vreg_data[2].vdd_data->always_on = 1;
8570 sdcc_vreg_data[2].vdd_data->op_pwr_mode_sup = 1;
8571 sdcc_vreg_data[2].vdd_data->lpm_uA = 9000;
8572 sdcc_vreg_data[2].vdd_data->hpm_uA = 200000;
8573
8574 sdcc_vreg_data[2].vccq_data = NULL;
8575
8576 sdcc_vreg_data[2].vddp_data = &sdcc_vddp_reg_data[2];
8577 sdcc_vreg_data[2].vddp_data->reg_name = "8058_l5";
8578 sdcc_vreg_data[2].vddp_data->set_voltage_sup = 1;
8579 sdcc_vreg_data[2].vddp_data->level = 2850000;
8580 sdcc_vreg_data[2].vddp_data->always_on = 1;
8581 sdcc_vreg_data[2].vddp_data->op_pwr_mode_sup = 1;
8582 /* Sleep current required is ~300 uA. But min. RPM
8583 * vote can be in terms of mA (min. 1 mA).
8584 * So let's vote for 2 mA during sleep.
8585 */
8586 sdcc_vreg_data[2].vddp_data->lpm_uA = 2000;
8587 /* Max. Active current required is 16 mA */
8588 sdcc_vreg_data[2].vddp_data->hpm_uA = 16000;
8589
8590 if (machine_is_msm8x60_fluid())
8591 msm8x60_sdc3_data.wpswitch = NULL;
8592 msm_add_sdcc(3, &msm8x60_sdc3_data);
8593#endif
8594#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
8595 /* SDCC4 : WLAN WCN1314 chip is connected */
8596 sdcc_vreg_data[3].vdd_data = &sdcc_vdd_reg_data[3];
8597 sdcc_vreg_data[3].vdd_data->reg_name = "8058_s3";
8598 sdcc_vreg_data[3].vdd_data->set_voltage_sup = 1;
8599 sdcc_vreg_data[3].vdd_data->level = 1800000;
8600
8601 sdcc_vreg_data[3].vccq_data = NULL;
8602
8603 msm_add_sdcc(4, &msm8x60_sdc4_data);
8604#endif
8605#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8606 /*
8607 * MDM SDIO client is connected to SDC5 on charm SURF/FFA
8608 * and no card is connected on 8660 SURF/FFA/FLUID.
8609 */
8610 sdcc_vreg_data[4].vdd_data = &sdcc_vdd_reg_data[4];
8611 sdcc_vreg_data[4].vdd_data->reg_name = "8058_s3";
8612 sdcc_vreg_data[4].vdd_data->set_voltage_sup = 1;
8613 sdcc_vreg_data[4].vdd_data->level = 1800000;
8614
8615 sdcc_vreg_data[4].vccq_data = NULL;
8616
8617 if (machine_is_msm8x60_fusion())
8618 msm8x60_sdc5_data.msmsdcc_fmax = 24000000;
8619 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
8620#ifdef CONFIG_MMC_MSM_SDIO_SUPPORT
8621 msm8x60_sdc5_data.sdiowakeup_irq = gpio_to_irq(99);
8622 msm_sdcc_setup_gpio(5, 1);
8623#endif
8624 msm_add_sdcc(5, &msm8x60_sdc5_data);
8625 }
8626#endif
8627}
8628
8629#if !defined(CONFIG_GPIO_SX150X) && !defined(CONFIG_GPIO_SX150X_MODULE)
8630static inline void display_common_power(int on) {}
8631#else
8632
8633#define _GET_REGULATOR(var, name) do { \
8634 if (var == NULL) { \
8635 var = regulator_get(NULL, name); \
8636 if (IS_ERR(var)) { \
8637 pr_err("'%s' regulator not found, rc=%ld\n", \
8638 name, PTR_ERR(var)); \
8639 var = NULL; \
8640 } \
8641 } \
8642} while (0)
8643
8644static int dsub_regulator(int on)
8645{
8646 static struct regulator *dsub_reg;
8647 static struct regulator *mpp0_reg;
8648 static int dsub_reg_enabled;
8649 int rc = 0;
8650
8651 _GET_REGULATOR(dsub_reg, "8901_l3");
8652 if (IS_ERR(dsub_reg)) {
8653 printk(KERN_ERR "%s: failed to get reg 8901_l3 err=%ld",
8654 __func__, PTR_ERR(dsub_reg));
8655 return PTR_ERR(dsub_reg);
8656 }
8657
8658 _GET_REGULATOR(mpp0_reg, "8901_mpp0");
8659 if (IS_ERR(mpp0_reg)) {
8660 printk(KERN_ERR "%s: failed to get reg 8901_mpp0 err=%ld",
8661 __func__, PTR_ERR(mpp0_reg));
8662 return PTR_ERR(mpp0_reg);
8663 }
8664
8665 if (on && !dsub_reg_enabled) {
8666 rc = regulator_set_voltage(dsub_reg, 3300000, 3300000);
8667 if (rc) {
8668 printk(KERN_ERR "%s: failed to set reg 8901_l3 voltage"
8669 " err=%d", __func__, rc);
8670 goto dsub_regulator_err;
8671 }
8672 rc = regulator_enable(dsub_reg);
8673 if (rc) {
8674 printk(KERN_ERR "%s: failed to enable reg 8901_l3"
8675 " err=%d", __func__, rc);
8676 goto dsub_regulator_err;
8677 }
8678 rc = regulator_enable(mpp0_reg);
8679 if (rc) {
8680 printk(KERN_ERR "%s: failed to enable reg 8901_mpp0"
8681 " err=%d", __func__, rc);
8682 goto dsub_regulator_err;
8683 }
8684 dsub_reg_enabled = 1;
8685 } else if (!on && dsub_reg_enabled) {
8686 rc = regulator_disable(dsub_reg);
8687 if (rc)
8688 printk(KERN_WARNING "%s: failed to disable reg 8901_l3"
8689 " err=%d", __func__, rc);
8690 rc = regulator_disable(mpp0_reg);
8691 if (rc)
8692 printk(KERN_WARNING "%s: failed to disable reg "
8693 "8901_mpp0 err=%d", __func__, rc);
8694 dsub_reg_enabled = 0;
8695 }
8696
8697 return rc;
8698
8699dsub_regulator_err:
8700 regulator_put(mpp0_reg);
8701 regulator_put(dsub_reg);
8702 return rc;
8703}
8704
8705static int display_power_on;
8706static void setup_display_power(void)
8707{
8708 if (display_power_on)
8709 if (lcdc_vga_enabled) {
8710 dsub_regulator(1);
8711 gpio_set_value_cansleep(GPIO_LVDS_SHUTDOWN_N, 0);
8712 gpio_set_value_cansleep(GPIO_BACKLIGHT_EN, 0);
8713 if (machine_is_msm8x60_ffa() ||
8714 machine_is_msm8x60_fusn_ffa())
8715 gpio_set_value_cansleep(GPIO_DONGLE_PWR_EN, 1);
8716 } else {
8717 dsub_regulator(0);
8718 gpio_set_value_cansleep(GPIO_LVDS_SHUTDOWN_N, 1);
8719 gpio_set_value_cansleep(GPIO_BACKLIGHT_EN, 1);
8720 if (machine_is_msm8x60_ffa() ||
8721 machine_is_msm8x60_fusn_ffa())
8722 gpio_set_value_cansleep(GPIO_DONGLE_PWR_EN, 0);
8723 }
8724 else {
8725 dsub_regulator(0);
8726 if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa())
8727 gpio_set_value_cansleep(GPIO_DONGLE_PWR_EN, 0);
8728 /* BACKLIGHT */
8729 gpio_set_value_cansleep(GPIO_BACKLIGHT_EN, 0);
8730 /* LVDS */
8731 gpio_set_value_cansleep(GPIO_LVDS_SHUTDOWN_N, 0);
8732 }
8733}
8734
8735#define _GET_REGULATOR(var, name) do { \
8736 if (var == NULL) { \
8737 var = regulator_get(NULL, name); \
8738 if (IS_ERR(var)) { \
8739 pr_err("'%s' regulator not found, rc=%ld\n", \
8740 name, PTR_ERR(var)); \
8741 var = NULL; \
8742 } \
8743 } \
8744} while (0)
8745
8746#define GPIO_RESX_N (GPIO_EXPANDER_GPIO_BASE + 2)
8747
8748static void display_common_power(int on)
8749{
8750 int rc;
8751 static struct regulator *display_reg;
8752
8753 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
8754 machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
8755 if (on) {
8756 /* LVDS */
8757 _GET_REGULATOR(display_reg, "8901_l2");
8758 if (!display_reg)
8759 return;
8760 rc = regulator_set_voltage(display_reg,
8761 3300000, 3300000);
8762 if (rc)
8763 goto out;
8764 rc = regulator_enable(display_reg);
8765 if (rc)
8766 goto out;
8767 rc = gpio_request(GPIO_LVDS_SHUTDOWN_N,
8768 "LVDS_STDN_OUT_N");
8769 if (rc) {
8770 printk(KERN_ERR "%s: LVDS gpio %d request"
8771 "failed\n", __func__,
8772 GPIO_LVDS_SHUTDOWN_N);
8773 goto out2;
8774 }
8775
8776 /* BACKLIGHT */
8777 rc = gpio_request(GPIO_BACKLIGHT_EN, "BACKLIGHT_EN");
8778 if (rc) {
8779 printk(KERN_ERR "%s: BACKLIGHT gpio %d request"
8780 "failed\n", __func__,
8781 GPIO_BACKLIGHT_EN);
8782 goto out3;
8783 }
8784
8785 if (machine_is_msm8x60_ffa() ||
8786 machine_is_msm8x60_fusn_ffa()) {
8787 rc = gpio_request(GPIO_DONGLE_PWR_EN,
8788 "DONGLE_PWR_EN");
8789 if (rc) {
8790 printk(KERN_ERR "%s: DONGLE_PWR_EN gpio"
8791 " %d request failed\n", __func__,
8792 GPIO_DONGLE_PWR_EN);
8793 goto out4;
8794 }
8795 }
8796
8797 gpio_direction_output(GPIO_LVDS_SHUTDOWN_N, 0);
8798 gpio_direction_output(GPIO_BACKLIGHT_EN, 0);
8799 if (machine_is_msm8x60_ffa() ||
8800 machine_is_msm8x60_fusn_ffa())
8801 gpio_direction_output(GPIO_DONGLE_PWR_EN, 0);
8802 mdelay(20);
8803 display_power_on = 1;
8804 setup_display_power();
8805 } else {
8806 if (display_power_on) {
8807 display_power_on = 0;
8808 setup_display_power();
8809 mdelay(20);
8810 if (machine_is_msm8x60_ffa() ||
8811 machine_is_msm8x60_fusn_ffa())
8812 gpio_free(GPIO_DONGLE_PWR_EN);
8813 goto out4;
8814 }
8815 }
8816 }
8817#if defined(CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT) || \
8818 defined(CONFIG_FB_MSM_LCDC_AUO_WVGA)
8819 else if (machine_is_msm8x60_fluid()) {
8820 static struct regulator *fluid_reg;
8821 static struct regulator *fluid_reg2;
8822
8823 if (on) {
8824 _GET_REGULATOR(fluid_reg, "8901_l2");
8825 if (!fluid_reg)
8826 return;
8827 _GET_REGULATOR(fluid_reg2, "8058_s3");
8828 if (!fluid_reg2) {
8829 regulator_put(fluid_reg);
8830 return;
8831 }
8832 rc = gpio_request(GPIO_RESX_N, "RESX_N");
8833 if (rc) {
8834 regulator_put(fluid_reg2);
8835 regulator_put(fluid_reg);
8836 return;
8837 }
8838 regulator_set_voltage(fluid_reg, 2850000, 2850000);
8839 regulator_set_voltage(fluid_reg2, 1800000, 1800000);
8840 regulator_enable(fluid_reg);
8841 regulator_enable(fluid_reg2);
8842 msleep(20);
8843 gpio_direction_output(GPIO_RESX_N, 0);
8844 udelay(10);
8845 gpio_set_value_cansleep(GPIO_RESX_N, 1);
8846 display_power_on = 1;
8847 setup_display_power();
8848 } else {
8849 gpio_set_value_cansleep(GPIO_RESX_N, 0);
8850 gpio_free(GPIO_RESX_N);
8851 msleep(20);
8852 regulator_disable(fluid_reg2);
8853 regulator_disable(fluid_reg);
8854 regulator_put(fluid_reg2);
8855 regulator_put(fluid_reg);
8856 display_power_on = 0;
8857 setup_display_power();
8858 fluid_reg = NULL;
8859 fluid_reg2 = NULL;
8860 }
8861 }
8862#endif
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04008863#if defined(CONFIG_FB_MSM_LCDC_NT35582_WVGA)
8864 else if (machine_is_msm8x60_dragon()) {
8865 static struct regulator *dragon_reg;
8866 static struct regulator *dragon_reg2;
8867
8868 if (on) {
8869 _GET_REGULATOR(dragon_reg, "8901_l2");
8870 if (!dragon_reg)
8871 return;
8872 _GET_REGULATOR(dragon_reg2, "8058_l16");
8873 if (!dragon_reg2) {
8874 regulator_put(dragon_reg);
8875 dragon_reg = NULL;
8876 return;
8877 }
8878
8879 rc = gpio_request(GPIO_NT35582_BL_EN, "lcdc_bl_en");
8880 if (rc) {
8881 pr_err("%s: gpio %d request failed with rc=%d\n",
8882 __func__, GPIO_NT35582_BL_EN, rc);
8883 regulator_put(dragon_reg);
8884 regulator_put(dragon_reg2);
8885 dragon_reg = NULL;
8886 dragon_reg2 = NULL;
8887 return;
8888 }
8889
8890 if (gpio_tlmm_config(GPIO_CFG(GPIO_NT35582_RESET, 0,
8891 GPIO_CFG_OUTPUT, GPIO_CFG_PULL_DOWN,
8892 GPIO_CFG_16MA), GPIO_CFG_ENABLE)) {
8893 pr_err("%s: config gpio '%d' failed!\n",
8894 __func__, GPIO_NT35582_RESET);
8895 gpio_free(GPIO_NT35582_BL_EN);
8896 regulator_put(dragon_reg);
8897 regulator_put(dragon_reg2);
8898 dragon_reg = NULL;
8899 dragon_reg2 = NULL;
8900 return;
8901 }
8902
8903 rc = gpio_request(GPIO_NT35582_RESET, "lcdc_reset");
8904 if (rc) {
8905 pr_err("%s: unable to request gpio %d (rc=%d)\n",
8906 __func__, GPIO_NT35582_RESET, rc);
8907 gpio_free(GPIO_NT35582_BL_EN);
8908 regulator_put(dragon_reg);
8909 regulator_put(dragon_reg2);
8910 dragon_reg = NULL;
8911 dragon_reg2 = NULL;
8912 return;
8913 }
8914
8915 regulator_set_voltage(dragon_reg, 3300000, 3300000);
8916 regulator_set_voltage(dragon_reg2, 1800000, 1800000);
8917 regulator_enable(dragon_reg);
8918 regulator_enable(dragon_reg2);
8919 msleep(20);
8920
8921 gpio_set_value_cansleep(GPIO_NT35582_RESET, 1);
8922 msleep(20);
8923 gpio_set_value_cansleep(GPIO_NT35582_RESET, 0);
8924 msleep(20);
8925 gpio_set_value_cansleep(GPIO_NT35582_RESET, 1);
8926 msleep(50);
8927
8928 gpio_set_value_cansleep(GPIO_NT35582_BL_EN, 1);
8929
8930 display_power_on = 1;
8931 } else if ((dragon_reg != NULL) && (dragon_reg2 != NULL)) {
8932 gpio_free(GPIO_NT35582_RESET);
8933 gpio_free(GPIO_NT35582_BL_EN);
8934 regulator_disable(dragon_reg2);
8935 regulator_disable(dragon_reg);
8936 regulator_put(dragon_reg2);
8937 regulator_put(dragon_reg);
8938 display_power_on = 0;
8939 dragon_reg = NULL;
8940 dragon_reg2 = NULL;
8941 }
8942 }
8943#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008944 return;
8945
8946out4:
8947 gpio_free(GPIO_BACKLIGHT_EN);
8948out3:
8949 gpio_free(GPIO_LVDS_SHUTDOWN_N);
8950out2:
8951 regulator_disable(display_reg);
8952out:
8953 regulator_put(display_reg);
8954 display_reg = NULL;
8955}
8956#undef _GET_REGULATOR
8957#endif
8958
8959static int mipi_dsi_panel_power(int on);
8960
8961#define LCDC_NUM_GPIO 28
8962#define LCDC_GPIO_START 0
8963
8964static void lcdc_samsung_panel_power(int on)
8965{
8966 int n, ret = 0;
8967
8968 display_common_power(on);
8969
8970 for (n = 0; n < LCDC_NUM_GPIO; n++) {
8971 if (on) {
8972 ret = gpio_request(LCDC_GPIO_START + n, "LCDC_GPIO");
8973 if (unlikely(ret)) {
8974 pr_err("%s not able to get gpio\n", __func__);
8975 break;
8976 }
8977 } else
8978 gpio_free(LCDC_GPIO_START + n);
8979 }
8980
8981 if (ret) {
8982 for (n--; n >= 0; n--)
8983 gpio_free(LCDC_GPIO_START + n);
8984 }
8985
8986 mipi_dsi_panel_power(0); /* set 8058_ldo0 to LPM */
8987}
8988
8989#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
8990#define _GET_REGULATOR(var, name) do { \
8991 var = regulator_get(NULL, name); \
8992 if (IS_ERR(var)) { \
8993 pr_err("'%s' regulator not found, rc=%ld\n", \
8994 name, IS_ERR(var)); \
8995 var = NULL; \
8996 return -ENODEV; \
8997 } \
8998} while (0)
8999
9000static int hdmi_enable_5v(int on)
9001{
9002 static struct regulator *reg_8901_hdmi_mvs; /* HDMI_5V */
9003 static struct regulator *reg_8901_mpp0; /* External 5V */
9004 static int prev_on;
9005 int rc;
9006
9007 if (on == prev_on)
9008 return 0;
9009
9010 if (!reg_8901_hdmi_mvs)
9011 _GET_REGULATOR(reg_8901_hdmi_mvs, "8901_hdmi_mvs");
9012 if (!reg_8901_mpp0)
9013 _GET_REGULATOR(reg_8901_mpp0, "8901_mpp0");
9014
9015 if (on) {
9016 rc = regulator_enable(reg_8901_mpp0);
9017 if (rc) {
9018 pr_err("'%s' regulator enable failed, rc=%d\n",
9019 "reg_8901_mpp0", rc);
9020 return rc;
9021 }
9022 rc = regulator_enable(reg_8901_hdmi_mvs);
9023 if (rc) {
9024 pr_err("'%s' regulator enable failed, rc=%d\n",
9025 "8901_hdmi_mvs", rc);
9026 return rc;
9027 }
9028 pr_info("%s(on): success\n", __func__);
9029 } else {
9030 rc = regulator_disable(reg_8901_hdmi_mvs);
9031 if (rc)
9032 pr_warning("'%s' regulator disable failed, rc=%d\n",
9033 "8901_hdmi_mvs", rc);
9034 rc = regulator_disable(reg_8901_mpp0);
9035 if (rc)
9036 pr_warning("'%s' regulator disable failed, rc=%d\n",
9037 "reg_8901_mpp0", rc);
9038 pr_info("%s(off): success\n", __func__);
9039 }
9040
9041 prev_on = on;
9042
9043 return 0;
9044}
9045
9046static int hdmi_core_power(int on, int show)
9047{
9048 static struct regulator *reg_8058_l16; /* VDD_HDMI */
9049 static int prev_on;
9050 int rc;
9051
9052 if (on == prev_on)
9053 return 0;
9054
9055 if (!reg_8058_l16)
9056 _GET_REGULATOR(reg_8058_l16, "8058_l16");
9057
9058 if (on) {
9059 rc = regulator_set_voltage(reg_8058_l16, 1800000, 1800000);
9060 if (!rc)
9061 rc = regulator_enable(reg_8058_l16);
9062 if (rc) {
9063 pr_err("'%s' regulator enable failed, rc=%d\n",
9064 "8058_l16", rc);
9065 return rc;
9066 }
9067 rc = gpio_request(170, "HDMI_DDC_CLK");
9068 if (rc) {
9069 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
9070 "HDMI_DDC_CLK", 170, rc);
9071 goto error1;
9072 }
9073 rc = gpio_request(171, "HDMI_DDC_DATA");
9074 if (rc) {
9075 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
9076 "HDMI_DDC_DATA", 171, rc);
9077 goto error2;
9078 }
9079 rc = gpio_request(172, "HDMI_HPD");
9080 if (rc) {
9081 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
9082 "HDMI_HPD", 172, rc);
9083 goto error3;
9084 }
9085 pr_info("%s(on): success\n", __func__);
9086 } else {
9087 gpio_free(170);
9088 gpio_free(171);
9089 gpio_free(172);
9090 rc = regulator_disable(reg_8058_l16);
9091 if (rc)
9092 pr_warning("'%s' regulator disable failed, rc=%d\n",
9093 "8058_l16", rc);
9094 pr_info("%s(off): success\n", __func__);
9095 }
9096
9097 prev_on = on;
9098
9099 return 0;
9100
9101error3:
9102 gpio_free(171);
9103error2:
9104 gpio_free(170);
9105error1:
9106 regulator_disable(reg_8058_l16);
9107 return rc;
9108}
9109
9110static int hdmi_cec_power(int on)
9111{
9112 static struct regulator *reg_8901_l3; /* HDMI_CEC */
9113 static int prev_on;
9114 int rc;
9115
9116 if (on == prev_on)
9117 return 0;
9118
9119 if (!reg_8901_l3)
9120 _GET_REGULATOR(reg_8901_l3, "8901_l3");
9121
9122 if (on) {
9123 rc = regulator_set_voltage(reg_8901_l3, 3300000, 3300000);
9124 if (!rc)
9125 rc = regulator_enable(reg_8901_l3);
9126 if (rc) {
9127 pr_err("'%s' regulator enable failed, rc=%d\n",
9128 "8901_l3", rc);
9129 return rc;
9130 }
9131 rc = gpio_request(169, "HDMI_CEC_VAR");
9132 if (rc) {
9133 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
9134 "HDMI_CEC_VAR", 169, rc);
9135 goto error;
9136 }
9137 pr_info("%s(on): success\n", __func__);
9138 } else {
9139 gpio_free(169);
9140 rc = regulator_disable(reg_8901_l3);
9141 if (rc)
9142 pr_warning("'%s' regulator disable failed, rc=%d\n",
9143 "8901_l3", rc);
9144 pr_info("%s(off): success\n", __func__);
9145 }
9146
9147 prev_on = on;
9148
9149 return 0;
9150error:
9151 regulator_disable(reg_8901_l3);
9152 return rc;
9153}
9154
9155#undef _GET_REGULATOR
9156
9157#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
9158
9159static int lcdc_panel_power(int on)
9160{
9161 int flag_on = !!on;
9162 static int lcdc_power_save_on;
9163
9164 if (lcdc_power_save_on == flag_on)
9165 return 0;
9166
9167 lcdc_power_save_on = flag_on;
9168
9169 lcdc_samsung_panel_power(on);
9170
9171 return 0;
9172}
9173
9174#ifdef CONFIG_MSM_BUS_SCALING
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009175static struct msm_bus_vectors mdp_init_vectors[] = {
9176 /* For now, 0th array entry is reserved.
9177 * Please leave 0 as is and don't use it
9178 */
9179 {
9180 .src = MSM_BUS_MASTER_MDP_PORT0,
9181 .dst = MSM_BUS_SLAVE_SMI,
9182 .ab = 0,
9183 .ib = 0,
9184 },
9185 /* Master and slaves can be from different fabrics */
9186 {
9187 .src = MSM_BUS_MASTER_MDP_PORT0,
9188 .dst = MSM_BUS_SLAVE_EBI_CH0,
9189 .ab = 0,
9190 .ib = 0,
9191 },
9192};
9193
Ravishangar Kalyanam75f37322011-10-14 12:15:40 -07009194#ifdef CONFIG_FB_MSM_HDMI_AS_PRIMARY
9195static struct msm_bus_vectors hdmi_as_primary_vectors[] = {
9196 /* If HDMI is used as primary */
9197 {
9198 .src = MSM_BUS_MASTER_MDP_PORT0,
9199 .dst = MSM_BUS_SLAVE_SMI,
9200 .ab = 2000000000,
9201 .ib = 2000000000,
9202 },
9203 /* Master and slaves can be from different fabrics */
9204 {
9205 .src = MSM_BUS_MASTER_MDP_PORT0,
9206 .dst = MSM_BUS_SLAVE_EBI_CH0,
9207 .ab = 2000000000,
9208 .ib = 2000000000,
9209 },
9210};
9211
9212static struct msm_bus_paths mdp_bus_scale_usecases[] = {
9213 {
9214 ARRAY_SIZE(mdp_init_vectors),
9215 mdp_init_vectors,
9216 },
9217 {
9218 ARRAY_SIZE(hdmi_as_primary_vectors),
9219 hdmi_as_primary_vectors,
9220 },
9221 {
9222 ARRAY_SIZE(hdmi_as_primary_vectors),
9223 hdmi_as_primary_vectors,
9224 },
9225 {
9226 ARRAY_SIZE(hdmi_as_primary_vectors),
9227 hdmi_as_primary_vectors,
9228 },
9229 {
9230 ARRAY_SIZE(hdmi_as_primary_vectors),
9231 hdmi_as_primary_vectors,
9232 },
9233 {
9234 ARRAY_SIZE(hdmi_as_primary_vectors),
9235 hdmi_as_primary_vectors,
9236 },
9237};
9238#else
9239#ifdef CONFIG_FB_MSM_LCDC_DSUB
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009240static struct msm_bus_vectors mdp_sd_smi_vectors[] = {
9241 /* Default case static display/UI/2d/3d if FB SMI */
9242 {
9243 .src = MSM_BUS_MASTER_MDP_PORT0,
9244 .dst = MSM_BUS_SLAVE_SMI,
9245 .ab = 388800000,
9246 .ib = 486000000,
9247 },
9248 /* Master and slaves can be from different fabrics */
9249 {
9250 .src = MSM_BUS_MASTER_MDP_PORT0,
9251 .dst = MSM_BUS_SLAVE_EBI_CH0,
9252 .ab = 0,
9253 .ib = 0,
9254 },
9255};
9256
9257static struct msm_bus_vectors mdp_sd_ebi_vectors[] = {
9258 /* Default case static display/UI/2d/3d if FB SMI */
9259 {
9260 .src = MSM_BUS_MASTER_MDP_PORT0,
9261 .dst = MSM_BUS_SLAVE_SMI,
9262 .ab = 0,
9263 .ib = 0,
9264 },
9265 /* Master and slaves can be from different fabrics */
9266 {
9267 .src = MSM_BUS_MASTER_MDP_PORT0,
9268 .dst = MSM_BUS_SLAVE_EBI_CH0,
9269 .ab = 388800000,
9270 .ib = 486000000 * 2,
9271 },
9272};
9273static struct msm_bus_vectors mdp_vga_vectors[] = {
9274 /* VGA and less video */
9275 {
9276 .src = MSM_BUS_MASTER_MDP_PORT0,
9277 .dst = MSM_BUS_SLAVE_SMI,
9278 .ab = 458092800,
9279 .ib = 572616000,
9280 },
9281 {
9282 .src = MSM_BUS_MASTER_MDP_PORT0,
9283 .dst = MSM_BUS_SLAVE_EBI_CH0,
9284 .ab = 458092800,
9285 .ib = 572616000 * 2,
9286 },
9287};
9288static struct msm_bus_vectors mdp_720p_vectors[] = {
9289 /* 720p and less video */
9290 {
9291 .src = MSM_BUS_MASTER_MDP_PORT0,
9292 .dst = MSM_BUS_SLAVE_SMI,
9293 .ab = 471744000,
9294 .ib = 589680000,
9295 },
9296 /* Master and slaves can be from different fabrics */
9297 {
9298 .src = MSM_BUS_MASTER_MDP_PORT0,
9299 .dst = MSM_BUS_SLAVE_EBI_CH0,
9300 .ab = 471744000,
9301 .ib = 589680000 * 2,
9302 },
9303};
9304
9305static struct msm_bus_vectors mdp_1080p_vectors[] = {
9306 /* 1080p and less video */
9307 {
9308 .src = MSM_BUS_MASTER_MDP_PORT0,
9309 .dst = MSM_BUS_SLAVE_SMI,
9310 .ab = 575424000,
9311 .ib = 719280000,
9312 },
9313 /* Master and slaves can be from different fabrics */
9314 {
9315 .src = MSM_BUS_MASTER_MDP_PORT0,
9316 .dst = MSM_BUS_SLAVE_EBI_CH0,
9317 .ab = 575424000,
9318 .ib = 719280000 * 2,
9319 },
9320};
9321
9322#else
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009323static struct msm_bus_vectors mdp_sd_smi_vectors[] = {
9324 /* Default case static display/UI/2d/3d if FB SMI */
9325 {
9326 .src = MSM_BUS_MASTER_MDP_PORT0,
9327 .dst = MSM_BUS_SLAVE_SMI,
9328 .ab = 175110000,
9329 .ib = 218887500,
9330 },
9331 /* Master and slaves can be from different fabrics */
9332 {
9333 .src = MSM_BUS_MASTER_MDP_PORT0,
9334 .dst = MSM_BUS_SLAVE_EBI_CH0,
9335 .ab = 0,
9336 .ib = 0,
9337 },
9338};
9339
9340static struct msm_bus_vectors mdp_sd_ebi_vectors[] = {
9341 /* Default case static display/UI/2d/3d if FB SMI */
9342 {
9343 .src = MSM_BUS_MASTER_MDP_PORT0,
9344 .dst = MSM_BUS_SLAVE_SMI,
9345 .ab = 0,
9346 .ib = 0,
9347 },
9348 /* Master and slaves can be from different fabrics */
9349 {
9350 .src = MSM_BUS_MASTER_MDP_PORT0,
9351 .dst = MSM_BUS_SLAVE_EBI_CH0,
9352 .ab = 216000000,
9353 .ib = 270000000 * 2,
9354 },
9355};
9356static struct msm_bus_vectors mdp_vga_vectors[] = {
9357 /* VGA and less video */
9358 {
9359 .src = MSM_BUS_MASTER_MDP_PORT0,
9360 .dst = MSM_BUS_SLAVE_SMI,
9361 .ab = 216000000,
9362 .ib = 270000000,
9363 },
9364 {
9365 .src = MSM_BUS_MASTER_MDP_PORT0,
9366 .dst = MSM_BUS_SLAVE_EBI_CH0,
9367 .ab = 216000000,
9368 .ib = 270000000 * 2,
9369 },
9370};
9371
9372static struct msm_bus_vectors mdp_720p_vectors[] = {
9373 /* 720p and less video */
9374 {
9375 .src = MSM_BUS_MASTER_MDP_PORT0,
9376 .dst = MSM_BUS_SLAVE_SMI,
9377 .ab = 230400000,
9378 .ib = 288000000,
9379 },
9380 /* Master and slaves can be from different fabrics */
9381 {
9382 .src = MSM_BUS_MASTER_MDP_PORT0,
9383 .dst = MSM_BUS_SLAVE_EBI_CH0,
9384 .ab = 230400000,
9385 .ib = 288000000 * 2,
9386 },
9387};
9388
9389static struct msm_bus_vectors mdp_1080p_vectors[] = {
9390 /* 1080p and less video */
9391 {
9392 .src = MSM_BUS_MASTER_MDP_PORT0,
9393 .dst = MSM_BUS_SLAVE_SMI,
9394 .ab = 334080000,
9395 .ib = 417600000,
9396 },
9397 /* Master and slaves can be from different fabrics */
9398 {
9399 .src = MSM_BUS_MASTER_MDP_PORT0,
9400 .dst = MSM_BUS_SLAVE_EBI_CH0,
9401 .ab = 334080000,
Ravishangar Kalyanam731beb92011-07-07 18:27:32 -07009402 .ib = 550000000 * 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009403 },
9404};
9405
9406#endif
9407static struct msm_bus_paths mdp_bus_scale_usecases[] = {
9408 {
9409 ARRAY_SIZE(mdp_init_vectors),
9410 mdp_init_vectors,
9411 },
9412 {
9413 ARRAY_SIZE(mdp_sd_smi_vectors),
9414 mdp_sd_smi_vectors,
9415 },
9416 {
9417 ARRAY_SIZE(mdp_sd_ebi_vectors),
9418 mdp_sd_ebi_vectors,
9419 },
9420 {
9421 ARRAY_SIZE(mdp_vga_vectors),
9422 mdp_vga_vectors,
9423 },
9424 {
9425 ARRAY_SIZE(mdp_720p_vectors),
9426 mdp_720p_vectors,
9427 },
9428 {
9429 ARRAY_SIZE(mdp_1080p_vectors),
9430 mdp_1080p_vectors,
9431 },
9432};
Ravishangar Kalyanam75f37322011-10-14 12:15:40 -07009433#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009434static struct msm_bus_scale_pdata mdp_bus_scale_pdata = {
9435 mdp_bus_scale_usecases,
9436 ARRAY_SIZE(mdp_bus_scale_usecases),
9437 .name = "mdp",
9438};
9439
9440#endif
9441#ifdef CONFIG_MSM_BUS_SCALING
9442static struct msm_bus_vectors dtv_bus_init_vectors[] = {
9443 /* For now, 0th array entry is reserved.
9444 * Please leave 0 as is and don't use it
9445 */
9446 {
9447 .src = MSM_BUS_MASTER_MDP_PORT0,
9448 .dst = MSM_BUS_SLAVE_SMI,
9449 .ab = 0,
9450 .ib = 0,
9451 },
9452 /* Master and slaves can be from different fabrics */
9453 {
9454 .src = MSM_BUS_MASTER_MDP_PORT0,
9455 .dst = MSM_BUS_SLAVE_EBI_CH0,
9456 .ab = 0,
9457 .ib = 0,
9458 },
9459};
Ravishangar Kalyanam75f37322011-10-14 12:15:40 -07009460#ifdef CONFIG_FB_MSM_HDMI_AS_PRIMARY
9461static struct msm_bus_vectors dtv_bus_def_vectors[] = {
9462 /* For now, 0th array entry is reserved.
9463 * Please leave 0 as is and don't use it
9464 */
9465 {
9466 .src = MSM_BUS_MASTER_MDP_PORT0,
9467 .dst = MSM_BUS_SLAVE_SMI,
9468 .ab = 2000000000,
9469 .ib = 2000000000,
9470 },
9471 /* Master and slaves can be from different fabrics */
9472 {
9473 .src = MSM_BUS_MASTER_MDP_PORT0,
9474 .dst = MSM_BUS_SLAVE_EBI_CH0,
9475 .ab = 2000000000,
9476 .ib = 2000000000,
9477 },
9478};
9479#else
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009480static struct msm_bus_vectors dtv_bus_def_vectors[] = {
9481 /* For now, 0th array entry is reserved.
9482 * Please leave 0 as is and don't use it
9483 */
9484 {
9485 .src = MSM_BUS_MASTER_MDP_PORT0,
9486 .dst = MSM_BUS_SLAVE_SMI,
9487 .ab = 566092800,
9488 .ib = 707616000,
9489 },
9490 /* Master and slaves can be from different fabrics */
9491 {
9492 .src = MSM_BUS_MASTER_MDP_PORT0,
9493 .dst = MSM_BUS_SLAVE_EBI_CH0,
9494 .ab = 566092800,
9495 .ib = 707616000,
9496 },
9497};
Ravishangar Kalyanam75f37322011-10-14 12:15:40 -07009498#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009499static struct msm_bus_paths dtv_bus_scale_usecases[] = {
9500 {
9501 ARRAY_SIZE(dtv_bus_init_vectors),
9502 dtv_bus_init_vectors,
9503 },
9504 {
9505 ARRAY_SIZE(dtv_bus_def_vectors),
9506 dtv_bus_def_vectors,
9507 },
9508};
9509static struct msm_bus_scale_pdata dtv_bus_scale_pdata = {
9510 dtv_bus_scale_usecases,
9511 ARRAY_SIZE(dtv_bus_scale_usecases),
9512 .name = "dtv",
9513};
9514
9515static struct lcdc_platform_data dtv_pdata = {
9516 .bus_scale_table = &dtv_bus_scale_pdata,
9517};
9518#endif
9519
9520
9521static struct lcdc_platform_data lcdc_pdata = {
9522 .lcdc_power_save = lcdc_panel_power,
9523};
9524
9525
9526#define MDP_VSYNC_GPIO 28
9527
9528/*
9529 * MIPI_DSI only use 8058_LDO0 which need always on
9530 * therefore it need to be put at low power mode if
9531 * it was not used instead of turn it off.
9532 */
9533static int mipi_dsi_panel_power(int on)
9534{
9535 int flag_on = !!on;
9536 static int mipi_dsi_power_save_on;
9537 static struct regulator *ldo0;
9538 int rc = 0;
9539
9540 if (mipi_dsi_power_save_on == flag_on)
9541 return 0;
9542
9543 mipi_dsi_power_save_on = flag_on;
9544
9545 if (ldo0 == NULL) { /* init */
9546 ldo0 = regulator_get(NULL, "8058_l0");
9547 if (IS_ERR(ldo0)) {
9548 pr_debug("%s: LDO0 failed\n", __func__);
9549 rc = PTR_ERR(ldo0);
9550 return rc;
9551 }
9552
9553 rc = regulator_set_voltage(ldo0, 1200000, 1200000);
9554 if (rc)
9555 goto out;
9556
9557 rc = regulator_enable(ldo0);
9558 if (rc)
9559 goto out;
9560 }
9561
9562 if (on) {
9563 /* set ldo0 to HPM */
9564 rc = regulator_set_optimum_mode(ldo0, 100000);
9565 if (rc < 0)
9566 goto out;
9567 } else {
9568 /* set ldo0 to LPM */
9569 rc = regulator_set_optimum_mode(ldo0, 9000);
9570 if (rc < 0)
9571 goto out;
9572 }
9573
9574 return 0;
9575out:
9576 regulator_disable(ldo0);
9577 regulator_put(ldo0);
9578 ldo0 = NULL;
9579 return rc;
9580}
9581
9582static struct mipi_dsi_platform_data mipi_dsi_pdata = {
9583 .vsync_gpio = MDP_VSYNC_GPIO,
9584 .dsi_power_save = mipi_dsi_panel_power,
9585};
9586
9587#ifdef CONFIG_FB_MSM_TVOUT
9588static struct regulator *reg_8058_l13;
9589
9590static int atv_dac_power(int on)
9591{
9592 int rc = 0;
9593 #define _GET_REGULATOR(var, name) do { \
9594 var = regulator_get(NULL, name); \
9595 if (IS_ERR(var)) { \
9596 pr_info("'%s' regulator not found, rc=%ld\n", \
9597 name, IS_ERR(var)); \
9598 var = NULL; \
9599 return -ENODEV; \
9600 } \
9601 } while (0)
9602
9603 if (!reg_8058_l13)
9604 _GET_REGULATOR(reg_8058_l13, "8058_l13");
9605 #undef _GET_REGULATOR
9606
9607 if (on) {
9608 rc = regulator_set_voltage(reg_8058_l13, 2050000, 2050000);
9609 if (rc) {
9610 pr_info("%s: '%s' regulator set voltage failed,\
9611 rc=%d\n", __func__, "8058_l13", rc);
9612 return rc;
9613 }
9614
9615 rc = regulator_enable(reg_8058_l13);
9616 if (rc) {
9617 pr_err("%s: '%s' regulator enable failed,\
9618 rc=%d\n", __func__, "8058_l13", rc);
9619 return rc;
9620 }
9621 } else {
9622 rc = regulator_force_disable(reg_8058_l13);
9623 if (rc)
9624 pr_warning("%s: '%s' regulator disable failed, rc=%d\n",
9625 __func__, "8058_l13", rc);
9626 }
9627 return rc;
9628
9629}
9630#endif
9631
9632#ifdef CONFIG_FB_MSM_MIPI_DSI
9633int mdp_core_clk_rate_table[] = {
9634 85330000,
9635 85330000,
9636 160000000,
9637 200000000,
9638};
Ravishangar Kalyanam75f37322011-10-14 12:15:40 -07009639#elif defined(CONFIG_FB_MSM_HDMI_AS_PRIMARY)
9640int mdp_core_clk_rate_table[] = {
9641 200000000,
9642 200000000,
9643 200000000,
9644 200000000,
9645};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009646#else
9647int mdp_core_clk_rate_table[] = {
9648 59080000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009649 85330000,
kuogee hsieh26791a92011-08-01 18:35:58 -07009650 128000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009651 200000000,
9652};
9653#endif
9654
9655static struct msm_panel_common_pdata mdp_pdata = {
9656 .gpio = MDP_VSYNC_GPIO,
Ravishangar Kalyanam75f37322011-10-14 12:15:40 -07009657#ifdef CONFIG_FB_MSM_HDMI_AS_PRIMARY
9658 .mdp_core_clk_rate = 200000000,
9659#else
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009660 .mdp_core_clk_rate = 59080000,
Ravishangar Kalyanam75f37322011-10-14 12:15:40 -07009661#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009662 .mdp_core_clk_table = mdp_core_clk_rate_table,
9663 .num_mdp_clk = ARRAY_SIZE(mdp_core_clk_rate_table),
9664#ifdef CONFIG_MSM_BUS_SCALING
9665 .mdp_bus_scale_table = &mdp_bus_scale_pdata,
9666#endif
9667 .mdp_rev = MDP_REV_41,
kuogee hsiehc9a2e6d2011-09-12 15:27:01 -07009668 .writeback_offset = writeback_offset,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009669};
9670
9671#ifdef CONFIG_FB_MSM_TVOUT
9672
9673#ifdef CONFIG_MSM_BUS_SCALING
9674static struct msm_bus_vectors atv_bus_init_vectors[] = {
9675 /* For now, 0th array entry is reserved.
9676 * Please leave 0 as is and don't use it
9677 */
9678 {
9679 .src = MSM_BUS_MASTER_MDP_PORT0,
9680 .dst = MSM_BUS_SLAVE_SMI,
9681 .ab = 0,
9682 .ib = 0,
9683 },
9684 /* Master and slaves can be from different fabrics */
9685 {
9686 .src = MSM_BUS_MASTER_MDP_PORT0,
9687 .dst = MSM_BUS_SLAVE_EBI_CH0,
9688 .ab = 0,
9689 .ib = 0,
9690 },
9691};
9692static struct msm_bus_vectors atv_bus_def_vectors[] = {
9693 /* For now, 0th array entry is reserved.
9694 * Please leave 0 as is and don't use it
9695 */
9696 {
9697 .src = MSM_BUS_MASTER_MDP_PORT0,
9698 .dst = MSM_BUS_SLAVE_SMI,
9699 .ab = 236390400,
9700 .ib = 265939200,
9701 },
9702 /* Master and slaves can be from different fabrics */
9703 {
9704 .src = MSM_BUS_MASTER_MDP_PORT0,
9705 .dst = MSM_BUS_SLAVE_EBI_CH0,
9706 .ab = 236390400,
9707 .ib = 265939200,
9708 },
9709};
9710static struct msm_bus_paths atv_bus_scale_usecases[] = {
9711 {
9712 ARRAY_SIZE(atv_bus_init_vectors),
9713 atv_bus_init_vectors,
9714 },
9715 {
9716 ARRAY_SIZE(atv_bus_def_vectors),
9717 atv_bus_def_vectors,
9718 },
9719};
9720static struct msm_bus_scale_pdata atv_bus_scale_pdata = {
9721 atv_bus_scale_usecases,
9722 ARRAY_SIZE(atv_bus_scale_usecases),
9723 .name = "atv",
9724};
9725#endif
9726
9727static struct tvenc_platform_data atv_pdata = {
9728 .poll = 0,
9729 .pm_vid_en = atv_dac_power,
9730#ifdef CONFIG_MSM_BUS_SCALING
9731 .bus_scale_table = &atv_bus_scale_pdata,
9732#endif
9733};
9734#endif
9735
9736static void __init msm_fb_add_devices(void)
9737{
9738#ifdef CONFIG_FB_MSM_LCDC_DSUB
9739 mdp_pdata.mdp_core_clk_table = NULL;
9740 mdp_pdata.num_mdp_clk = 0;
9741 mdp_pdata.mdp_core_clk_rate = 200000000;
9742#endif
9743 if (machine_is_msm8x60_rumi3())
9744 msm_fb_register_device("mdp", NULL);
9745 else
9746 msm_fb_register_device("mdp", &mdp_pdata);
9747
9748 msm_fb_register_device("lcdc", &lcdc_pdata);
9749 msm_fb_register_device("mipi_dsi", &mipi_dsi_pdata);
9750#ifdef CONFIG_MSM_BUS_SCALING
9751 msm_fb_register_device("dtv", &dtv_pdata);
9752#endif
9753#ifdef CONFIG_FB_MSM_TVOUT
9754 msm_fb_register_device("tvenc", &atv_pdata);
9755 msm_fb_register_device("tvout_device", NULL);
9756#endif
9757}
9758
9759#if (defined(CONFIG_MARIMBA_CORE)) && \
9760 (defined(CONFIG_MSM_BT_POWER) || defined(CONFIG_MSM_BT_POWER_MODULE))
9761
9762static const struct {
9763 char *name;
9764 int vmin;
9765 int vmax;
9766} bt_regs_info[] = {
9767 { "8058_s3", 1800000, 1800000 },
9768 { "8058_s2", 1300000, 1300000 },
9769 { "8058_l8", 2900000, 3050000 },
9770};
9771
9772static struct {
9773 bool enabled;
9774} bt_regs_status[] = {
9775 { false },
9776 { false },
9777 { false },
9778};
9779static struct regulator *bt_regs[ARRAY_SIZE(bt_regs_info)];
9780
9781static int bahama_bt(int on)
9782{
9783 int rc;
9784 int i;
9785 struct marimba config = { .mod_id = SLAVE_ID_BAHAMA};
9786
9787 struct bahama_variant_register {
9788 const size_t size;
9789 const struct bahama_config_register *set;
9790 };
9791
9792 const struct bahama_config_register *p;
9793
9794 u8 version;
9795
9796 const struct bahama_config_register v10_bt_on[] = {
9797 { 0xE9, 0x00, 0xFF },
9798 { 0xF4, 0x80, 0xFF },
9799 { 0xE4, 0x00, 0xFF },
9800 { 0xE5, 0x00, 0x0F },
9801#ifdef CONFIG_WLAN
9802 { 0xE6, 0x38, 0x7F },
9803 { 0xE7, 0x06, 0xFF },
9804#endif
9805 { 0xE9, 0x21, 0xFF },
9806 { 0x01, 0x0C, 0x1F },
9807 { 0x01, 0x08, 0x1F },
9808 };
9809
9810 const struct bahama_config_register v20_bt_on_fm_off[] = {
9811 { 0x11, 0x0C, 0xFF },
9812 { 0x13, 0x01, 0xFF },
9813 { 0xF4, 0x80, 0xFF },
9814 { 0xF0, 0x00, 0xFF },
9815 { 0xE9, 0x00, 0xFF },
9816#ifdef CONFIG_WLAN
9817 { 0x81, 0x00, 0x7F },
9818 { 0x82, 0x00, 0xFF },
9819 { 0xE6, 0x38, 0x7F },
9820 { 0xE7, 0x06, 0xFF },
9821#endif
9822 { 0xE9, 0x21, 0xFF },
9823 };
9824
9825 const struct bahama_config_register v20_bt_on_fm_on[] = {
9826 { 0x11, 0x0C, 0xFF },
9827 { 0x13, 0x01, 0xFF },
9828 { 0xF4, 0x86, 0xFF },
9829 { 0xF0, 0x06, 0xFF },
9830 { 0xE9, 0x00, 0xFF },
9831#ifdef CONFIG_WLAN
9832 { 0x81, 0x00, 0x7F },
9833 { 0x82, 0x00, 0xFF },
9834 { 0xE6, 0x38, 0x7F },
9835 { 0xE7, 0x06, 0xFF },
9836#endif
9837 { 0xE9, 0x21, 0xFF },
9838 };
9839
9840 const struct bahama_config_register v10_bt_off[] = {
9841 { 0xE9, 0x00, 0xFF },
9842 };
9843
9844 const struct bahama_config_register v20_bt_off_fm_off[] = {
9845 { 0xF4, 0x84, 0xFF },
9846 { 0xF0, 0x04, 0xFF },
9847 { 0xE9, 0x00, 0xFF }
9848 };
9849
9850 const struct bahama_config_register v20_bt_off_fm_on[] = {
9851 { 0xF4, 0x86, 0xFF },
9852 { 0xF0, 0x06, 0xFF },
9853 { 0xE9, 0x00, 0xFF }
9854 };
9855 const struct bahama_variant_register bt_bahama[2][3] = {
9856 {
9857 { ARRAY_SIZE(v10_bt_off), v10_bt_off },
9858 { ARRAY_SIZE(v20_bt_off_fm_off), v20_bt_off_fm_off },
9859 { ARRAY_SIZE(v20_bt_off_fm_on), v20_bt_off_fm_on }
9860 },
9861 {
9862 { ARRAY_SIZE(v10_bt_on), v10_bt_on },
9863 { ARRAY_SIZE(v20_bt_on_fm_off), v20_bt_on_fm_off },
9864 { ARRAY_SIZE(v20_bt_on_fm_on), v20_bt_on_fm_on }
9865 }
9866 };
9867
9868 u8 offset = 0; /* index into bahama configs */
9869
9870 on = on ? 1 : 0;
9871 version = read_bahama_ver();
9872
9873 if (version == VER_UNSUPPORTED) {
9874 dev_err(&msm_bt_power_device.dev,
9875 "%s: unsupported version\n",
9876 __func__);
9877 return -EIO;
9878 }
9879
9880 if (version == VER_2_0) {
9881 if (marimba_get_fm_status(&config))
9882 offset = 0x01;
9883 }
9884
9885 /* Voting off 1.3V S2 Regulator,BahamaV2 used in Normal mode */
9886 if (on && (version == VER_2_0)) {
9887 for (i = 0; i < ARRAY_SIZE(bt_regs_info); i++) {
9888 if ((!strcmp(bt_regs_info[i].name, "8058_s2"))
9889 && (bt_regs_status[i].enabled == true)) {
9890 if (regulator_disable(bt_regs[i])) {
9891 dev_err(&msm_bt_power_device.dev,
9892 "%s: regulator disable failed",
9893 __func__);
9894 }
9895 bt_regs_status[i].enabled = false;
9896 break;
9897 }
9898 }
9899 }
9900
9901 p = bt_bahama[on][version + offset].set;
9902
9903 dev_info(&msm_bt_power_device.dev,
9904 "%s: found version %d\n", __func__, version);
9905
9906 for (i = 0; i < bt_bahama[on][version + offset].size; i++) {
9907 u8 value = (p+i)->value;
9908 rc = marimba_write_bit_mask(&config,
9909 (p+i)->reg,
9910 &value,
9911 sizeof((p+i)->value),
9912 (p+i)->mask);
9913 if (rc < 0) {
9914 dev_err(&msm_bt_power_device.dev,
9915 "%s: reg %d write failed: %d\n",
9916 __func__, (p+i)->reg, rc);
9917 return rc;
9918 }
9919 dev_dbg(&msm_bt_power_device.dev,
9920 "%s: reg 0x%02x write value 0x%02x mask 0x%02x\n",
9921 __func__, (p+i)->reg,
9922 value, (p+i)->mask);
9923 }
9924 /* Update BT Status */
9925 if (on)
9926 marimba_set_bt_status(&config, true);
9927 else
9928 marimba_set_bt_status(&config, false);
9929
9930 return 0;
9931}
9932
9933static int bluetooth_use_regulators(int on)
9934{
9935 int i, recover = -1, rc = 0;
9936
9937 for (i = 0; i < ARRAY_SIZE(bt_regs_info); i++) {
9938 bt_regs[i] = on ? regulator_get(&msm_bt_power_device.dev,
9939 bt_regs_info[i].name) :
9940 (regulator_put(bt_regs[i]), NULL);
9941 if (IS_ERR(bt_regs[i])) {
9942 rc = PTR_ERR(bt_regs[i]);
9943 dev_err(&msm_bt_power_device.dev,
9944 "regulator %s get failed (%d)\n",
9945 bt_regs_info[i].name, rc);
9946 recover = i - 1;
9947 bt_regs[i] = NULL;
9948 break;
9949 }
9950
9951 if (!on)
9952 continue;
9953
9954 rc = regulator_set_voltage(bt_regs[i],
9955 bt_regs_info[i].vmin,
9956 bt_regs_info[i].vmax);
9957 if (rc < 0) {
9958 dev_err(&msm_bt_power_device.dev,
9959 "regulator %s voltage set (%d)\n",
9960 bt_regs_info[i].name, rc);
9961 recover = i;
9962 break;
9963 }
9964 }
9965
9966 if (on && (recover > -1))
9967 for (i = recover; i >= 0; i--) {
9968 regulator_put(bt_regs[i]);
9969 bt_regs[i] = NULL;
9970 }
9971
9972 return rc;
9973}
9974
9975static int bluetooth_switch_regulators(int on)
9976{
9977 int i, rc = 0;
9978
9979 for (i = 0; i < ARRAY_SIZE(bt_regs_info); i++) {
9980 if (on && (bt_regs_status[i].enabled == false)) {
9981 rc = regulator_enable(bt_regs[i]);
9982 if (rc < 0) {
9983 dev_err(&msm_bt_power_device.dev,
9984 "regulator %s %s failed (%d)\n",
9985 bt_regs_info[i].name,
9986 "enable", rc);
9987 if (i > 0) {
9988 while (--i) {
9989 regulator_disable(bt_regs[i]);
9990 bt_regs_status[i].enabled
9991 = false;
9992 }
9993 break;
9994 }
9995 }
9996 bt_regs_status[i].enabled = true;
9997 } else if (!on && (bt_regs_status[i].enabled == true)) {
9998 rc = regulator_disable(bt_regs[i]);
9999 if (rc < 0) {
10000 dev_err(&msm_bt_power_device.dev,
10001 "regulator %s %s failed (%d)\n",
10002 bt_regs_info[i].name,
10003 "disable", rc);
10004 break;
10005 }
10006 bt_regs_status[i].enabled = false;
10007 }
10008 }
10009 return rc;
10010}
10011
10012static struct msm_xo_voter *bt_clock;
10013
10014static int bluetooth_power(int on)
10015{
10016 int rc = 0;
10017 int id;
10018
10019 /* In case probe function fails, cur_connv_type would be -1 */
10020 id = adie_get_detected_connectivity_type();
10021 if (id != BAHAMA_ID) {
10022 pr_err("%s: unexpected adie connectivity type: %d\n",
10023 __func__, id);
10024 return -ENODEV;
10025 }
10026
10027 if (on) {
10028
10029 rc = bluetooth_use_regulators(1);
10030 if (rc < 0)
10031 goto out;
10032
10033 rc = bluetooth_switch_regulators(1);
10034
10035 if (rc < 0)
10036 goto fail_put;
10037
10038 bt_clock = msm_xo_get(MSM_XO_TCXO_D0, "bt_power");
10039
10040 if (IS_ERR(bt_clock)) {
10041 pr_err("Couldn't get TCXO_D0 voter\n");
10042 goto fail_switch;
10043 }
10044
10045 rc = msm_xo_mode_vote(bt_clock, MSM_XO_MODE_ON);
10046
10047 if (rc < 0) {
10048 pr_err("Failed to vote for TCXO_DO ON\n");
10049 goto fail_vote;
10050 }
10051
10052 rc = bahama_bt(1);
10053
10054 if (rc < 0)
10055 goto fail_clock;
10056
10057 msleep(10);
10058
10059 rc = msm_xo_mode_vote(bt_clock, MSM_XO_MODE_PIN_CTRL);
10060
10061 if (rc < 0) {
10062 pr_err("Failed to vote for TCXO_DO pin control\n");
10063 goto fail_vote;
10064 }
10065 } else {
10066 /* check for initial RFKILL block (power off) */
10067 /* some RFKILL versions/configurations rfkill_register */
10068 /* calls here for an initial set_block */
10069 /* avoid calling i2c and regulator before unblock (on) */
10070 if (platform_get_drvdata(&msm_bt_power_device) == NULL) {
10071 dev_info(&msm_bt_power_device.dev,
10072 "%s: initialized OFF/blocked\n", __func__);
10073 goto out;
10074 }
10075
10076 bahama_bt(0);
10077
10078fail_clock:
10079 msm_xo_mode_vote(bt_clock, MSM_XO_MODE_OFF);
10080fail_vote:
10081 msm_xo_put(bt_clock);
10082fail_switch:
10083 bluetooth_switch_regulators(0);
10084fail_put:
10085 bluetooth_use_regulators(0);
10086 }
10087
10088out:
10089 if (rc < 0)
10090 on = 0;
10091 dev_info(&msm_bt_power_device.dev,
10092 "Bluetooth power switch: state %d result %d\n", on, rc);
10093
10094 return rc;
10095}
10096
10097#endif /*CONFIG_MARIMBA_CORE, CONFIG_MSM_BT_POWER, CONFIG_MSM_BT_POWER_MODULE*/
10098
10099static void __init msm8x60_cfg_smsc911x(void)
10100{
10101 smsc911x_resources[1].start =
10102 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 6);
10103 smsc911x_resources[1].end =
10104 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 6);
10105}
10106
10107#ifdef CONFIG_MSM_RPM
10108static struct msm_rpm_platform_data msm_rpm_data = {
10109 .reg_base_addrs = {
10110 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
10111 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
10112 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
10113 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
10114 },
10115
10116 .irq_ack = RPM_SCSS_CPU0_GP_HIGH_IRQ,
10117 .irq_err = RPM_SCSS_CPU0_GP_LOW_IRQ,
10118 .irq_vmpm = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
10119 .msm_apps_ipc_rpm_reg = MSM_GCC_BASE + 0x008,
10120 .msm_apps_ipc_rpm_val = 4,
10121};
10122#endif
10123
Laura Abbott5d2d1e62011-08-10 16:27:35 -070010124void msm_fusion_setup_pinctrl(void)
10125{
10126 struct msm_xo_voter *a1;
10127
10128 if (socinfo_get_platform_subtype() == 0x3) {
10129 /*
10130 * Vote for the A1 clock to be in pin control mode before
10131 * the external images are loaded.
10132 */
10133 a1 = msm_xo_get(MSM_XO_TCXO_A1, "mdm");
10134 BUG_ON(!a1);
10135 msm_xo_mode_vote(a1, MSM_XO_MODE_PIN_CTRL);
10136 }
10137}
10138
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010139struct msm_board_data {
10140 struct msm_gpiomux_configs *gpiomux_cfgs;
10141};
10142
10143static struct msm_board_data msm8x60_rumi3_board_data __initdata = {
10144 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
10145};
10146
10147static struct msm_board_data msm8x60_sim_board_data __initdata = {
10148 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
10149};
10150
10151static struct msm_board_data msm8x60_surf_board_data __initdata = {
10152 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
10153};
10154
10155static struct msm_board_data msm8x60_ffa_board_data __initdata = {
10156 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
10157};
10158
10159static struct msm_board_data msm8x60_fluid_board_data __initdata = {
10160 .gpiomux_cfgs = msm8x60_fluid_gpiomux_cfgs,
10161};
10162
10163static struct msm_board_data msm8x60_charm_surf_board_data __initdata = {
10164 .gpiomux_cfgs = msm8x60_charm_gpiomux_cfgs,
10165};
10166
10167static struct msm_board_data msm8x60_charm_ffa_board_data __initdata = {
10168 .gpiomux_cfgs = msm8x60_charm_gpiomux_cfgs,
10169};
10170
Zhang Chang Kenef05b172011-07-27 15:28:13 -040010171static struct msm_board_data msm8x60_dragon_board_data __initdata = {
10172 .gpiomux_cfgs = msm8x60_dragon_gpiomux_cfgs,
10173};
10174
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010175static void __init msm8x60_init(struct msm_board_data *board_data)
10176{
10177 uint32_t soc_platform_version;
10178
Abhijeet Dharmapurikar6d565fd2011-09-15 18:49:56 -070010179 pmic_reset_irq = PM8058_RESOUT_IRQ(PM8058_IRQ_BASE);
10180
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010181 /*
10182 * Initialize RPM first as other drivers and devices may need
10183 * it for their initialization.
10184 */
10185#ifdef CONFIG_MSM_RPM
10186 BUG_ON(msm_rpm_init(&msm_rpm_data));
10187#endif
10188 BUG_ON(msm_rpmrs_levels_init(msm_rpmrs_levels,
10189 ARRAY_SIZE(msm_rpmrs_levels)));
10190 if (msm_xo_init())
10191 pr_err("Failed to initialize XO votes\n");
10192
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010193 msm8x60_check_2d_hardware();
10194
10195 /* Change SPM handling of core 1 if PMM 8160 is present. */
10196 soc_platform_version = socinfo_get_platform_version();
10197 if (SOCINFO_VERSION_MAJOR(soc_platform_version) == 1 &&
10198 SOCINFO_VERSION_MINOR(soc_platform_version) >= 2) {
10199 struct msm_spm_platform_data *spm_data;
10200
10201 spm_data = &msm_spm_data_v1[1];
10202 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] &= ~0x0F00UL;
10203 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] |= 0x0100UL;
10204
10205 spm_data = &msm_spm_data[1];
10206 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] &= ~0x0F00UL;
10207 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] |= 0x0100UL;
10208 }
10209
10210 /*
10211 * Initialize SPM before acpuclock as the latter calls into SPM
10212 * driver to set ACPU voltages.
10213 */
10214 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 1)
10215 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
10216 else
10217 msm_spm_init(msm_spm_data_v1, ARRAY_SIZE(msm_spm_data_v1));
10218
10219 /*
10220 * Set regulators 8901_l4 and 8901_l6 to be always on in HPM for SURF
10221 * devices so that the RPM doesn't drop into a low power mode that an
10222 * un-reworked SURF cannot resume from.
10223 */
10224 if (machine_is_msm8x60_surf()) {
David Collins6f032ba2011-08-31 14:08:15 -070010225 int i;
10226
10227 for (i = 0; i < ARRAY_SIZE(rpm_regulator_init_data); i++)
10228 if (rpm_regulator_init_data[i].id
10229 == RPM_VREG_ID_PM8901_L4
10230 || rpm_regulator_init_data[i].id
10231 == RPM_VREG_ID_PM8901_L6)
10232 rpm_regulator_init_data[i]
10233 .init_data.constraints.always_on = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010234 }
10235
10236 /*
10237 * Disable regulator info printing so that regulator registration
10238 * messages do not enter the kmsg log.
10239 */
10240 regulator_suppress_info_printing();
10241
10242 /* Initialize regulators needed for clock_init. */
10243 platform_add_devices(early_regulators, ARRAY_SIZE(early_regulators));
10244
Stephen Boydbb600ae2011-08-02 20:11:40 -070010245 msm_clock_init(&msm8x60_clock_init_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010246
10247 /* Buses need to be initialized before early-device registration
10248 * to get the platform data for fabrics.
10249 */
10250 msm8x60_init_buses();
10251 platform_add_devices(early_devices, ARRAY_SIZE(early_devices));
10252 /* CPU frequency control is not supported on simulated targets. */
10253 if (!machine_is_msm8x60_rumi3() && !machine_is_msm8x60_sim())
Matt Wagantallec57f062011-08-16 23:54:46 -070010254 acpuclk_init(&acpuclk_8x60_soc_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010255
Terence Hampsonb36a38c2011-09-19 19:10:40 -040010256 /*
10257 * Enable EBI2 only for boards which make use of it. Leave
10258 * it disabled for all others for additional power savings.
10259 */
10260 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
10261 machine_is_msm8x60_rumi3() ||
10262 machine_is_msm8x60_sim() ||
10263 machine_is_msm8x60_fluid() ||
10264 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010265 msm8x60_init_ebi2();
10266 msm8x60_init_tlmm();
10267 msm8x60_init_gpiomux(board_data->gpiomux_cfgs);
10268 msm8x60_init_uart12dm();
10269 msm8x60_init_mmc();
10270
10271#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
10272 msm8x60_init_pm8058_othc();
10273#endif
10274
10275 if (machine_is_msm8x60_fluid()) {
10276 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].
10277 platform_data = &fluid_keypad_data;
10278 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].pdata_size
10279 = sizeof(fluid_keypad_data);
Zhang Chang Ken683be172011-08-10 17:45:34 -040010280 } else if (machine_is_msm8x60_dragon()) {
10281 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].
10282 platform_data = &dragon_keypad_data;
10283 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].pdata_size
10284 = sizeof(dragon_keypad_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010285 } else {
10286 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].
10287 platform_data = &ffa_keypad_data;
10288 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].pdata_size
10289 = sizeof(ffa_keypad_data);
10290
10291 }
10292
10293 /* Disable END_CALL simulation function of powerkey on fluid */
10294 if (machine_is_msm8x60_fluid()) {
10295 pwrkey_pdata.pwrkey_time_ms = 0;
10296 }
10297
Jilai Wang53d27a82011-07-13 14:32:58 -040010298 /* Specify reset pin for OV9726 */
10299 if (machine_is_msm8x60_dragon()) {
10300 msm_camera_sensor_ov9726_data.sensor_reset = 62;
10301 ov9726_sensor_8660_info.mount_angle = 270;
10302 }
10303
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010304 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
10305 machine_is_msm8x60_fluid() || machine_is_msm8x60_fusion() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010306 machine_is_msm8x60_fusn_ffa() || machine_is_msm8x60_dragon()) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010307 msm8x60_cfg_smsc911x();
10308 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 1)
10309 platform_add_devices(msm_footswitch_devices,
10310 msm_num_footswitch_devices);
10311 platform_add_devices(surf_devices,
10312 ARRAY_SIZE(surf_devices));
10313
10314#ifdef CONFIG_MSM_DSPS
10315 if (machine_is_msm8x60_fluid()) {
10316 platform_device_unregister(&msm_gsbi12_qup_i2c_device);
10317 msm8x60_init_dsps();
10318 }
10319#endif
10320
10321#ifdef CONFIG_USB_EHCI_MSM_72K
10322 /*
10323 * Drive MPP2 pin HIGH for PHY to generate ID interrupts on 8660
10324 * fluid
10325 */
10326 if (machine_is_msm8x60_fluid()) {
10327 pm8901_mpp_config_digital_out(1,
10328 PM8901_MPP_DIG_LEVEL_L5, 1);
10329 }
10330 msm_add_host(0, &msm_usb_host_pdata);
10331#endif
Lei Zhou338cab82011-08-19 13:38:17 -040010332
10333#ifdef CONFIG_SND_SOC_MSM8660_APQ
10334 if (machine_is_msm8x60_dragon())
10335 platform_add_devices(dragon_alsa_devices,
10336 ARRAY_SIZE(dragon_alsa_devices));
10337 else
10338#endif
10339 platform_add_devices(asoc_devices,
10340 ARRAY_SIZE(asoc_devices));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010341 } else {
10342 msm8x60_configure_smc91x();
10343 platform_add_devices(rumi_sim_devices,
10344 ARRAY_SIZE(rumi_sim_devices));
10345 }
10346#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010347 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
10348 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010349 msm8x60_cfg_isp1763();
10350#endif
10351#ifdef CONFIG_BATTERY_MSM8X60
10352 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010353 machine_is_msm8x60_fusion() || machine_is_msm8x60_dragon() ||
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010354 machine_is_msm8x60_fusn_ffa() || machine_is_msm8x60_fluid())
10355 platform_device_register(&msm_charger_device);
10356#endif
10357
10358 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa())
10359 platform_add_devices(charm_devices, ARRAY_SIZE(charm_devices));
10360
Terence Hampson90508a92011-08-09 10:40:08 -040010361 if (machine_is_msm8x60_dragon()) {
10362 pm8058_charger_sub_dev.platform_data
10363 = &pmic8058_charger_dragon;
10364 pm8058_charger_sub_dev.pdata_size
10365 = sizeof(pmic8058_charger_dragon);
10366 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010367 if (!machine_is_msm8x60_fluid())
10368 pm8058_platform_data.charger_sub_device
10369 = &pm8058_charger_sub_dev;
10370
10371#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
10372 if (machine_is_msm8x60_fluid())
10373 platform_device_register(&msm_gsbi10_qup_spi_device);
10374 else
10375 platform_device_register(&msm_gsbi1_qup_spi_device);
10376#endif
10377
10378#if defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C) || \
10379 defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C_MODULE)
10380 if (machine_is_msm8x60_fluid())
10381 cyttsp_set_params();
10382#endif
10383 if (!machine_is_msm8x60_sim())
10384 msm_fb_add_devices();
10385 fixup_i2c_configs();
10386 register_i2c_devices();
10387
Terence Hampson1c73fef2011-07-19 17:10:49 -040010388 if (machine_is_msm8x60_dragon())
10389 smsc911x_config.reset_gpio
10390 = GPIO_ETHERNET_RESET_N_DRAGON;
10391
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010392 platform_device_register(&smsc911x_device);
10393
10394#if (defined(CONFIG_SPI_QUP)) && \
10395 (defined(CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT) || \
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -040010396 defined(CONFIG_FB_MSM_LCDC_AUO_WVGA) || \
10397 defined(CONFIG_FB_MSM_LCDC_NT35582_WVGA))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010398
10399 if (machine_is_msm8x60_fluid()) {
10400#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
10401 if (SOCINFO_VERSION_MAJOR(soc_platform_version) < 3) {
10402 spi_register_board_info(lcdc_samsung_spi_board_info,
10403 ARRAY_SIZE(lcdc_samsung_spi_board_info));
10404 } else
10405#endif
10406 {
10407#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
10408 spi_register_board_info(lcdc_auo_spi_board_info,
10409 ARRAY_SIZE(lcdc_auo_spi_board_info));
10410#endif
10411 }
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -040010412#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
10413 } else if (machine_is_msm8x60_dragon()) {
10414 spi_register_board_info(lcdc_nt35582_spi_board_info,
10415 ARRAY_SIZE(lcdc_nt35582_spi_board_info));
10416#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010417 }
10418#endif
10419
10420 msm_pm_set_platform_data(msm_pm_data, ARRAY_SIZE(msm_pm_data));
10421 msm_pm_set_rpm_wakeup_irq(RPM_SCSS_CPU0_WAKE_UP_IRQ);
10422 msm_cpuidle_set_states(msm_cstates, ARRAY_SIZE(msm_cstates),
10423 msm_pm_data);
Maheshkumar Sivasubramanian8ccc16e2011-10-25 15:59:57 -060010424 BUG_ON(msm_pm_boot_init(MSM_PM_BOOT_CONFIG_TZ, NULL));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010425
10426#ifdef CONFIG_SENSORS_MSM_ADC
10427 if (machine_is_msm8x60_fluid()) {
10428 msm_adc_pdata.dev_names = msm_adc_fluid_device_names;
10429 msm_adc_pdata.num_adc = ARRAY_SIZE(msm_adc_fluid_device_names);
10430 if (SOCINFO_VERSION_MAJOR(soc_platform_version) < 3)
10431 msm_adc_pdata.gpio_config = APROC_CONFIG;
10432 else
10433 msm_adc_pdata.gpio_config = MPROC_CONFIG;
10434 }
10435 msm_adc_pdata.target_hw = MSM_8x60;
10436#endif
10437#ifdef CONFIG_MSM8X60_AUDIO
10438 msm_snddev_init();
10439#endif
10440#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
10441 if (machine_is_msm8x60_fluid())
10442 platform_device_register(&fluid_leds_gpio);
10443 else
10444 platform_device_register(&gpio_leds);
10445#endif
10446
10447 /* configure pmic leds */
10448 if (machine_is_msm8x60_fluid()) {
10449 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].
10450 platform_data = &pm8058_fluid_flash_leds_data;
10451 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].pdata_size
10452 = sizeof(pm8058_fluid_flash_leds_data);
Terence Hampsonc0b6dfb2011-07-15 11:07:17 -040010453 } else if (machine_is_msm8x60_dragon()) {
10454 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].
10455 platform_data = &pm8058_dragon_leds_data;
10456 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].pdata_size
10457 = sizeof(pm8058_dragon_leds_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010458 } else {
10459 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].
10460 platform_data = &pm8058_flash_leds_data;
10461 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].pdata_size
10462 = sizeof(pm8058_flash_leds_data);
10463 }
10464
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010465 if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa() ||
10466 machine_is_msm8x60_dragon()) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010467 pm8058_platform_data.sub_devices[PM8058_SUBDEV_VIB].
10468 platform_data = &pmic_vib_pdata;
10469 pm8058_platform_data.sub_devices[PM8058_SUBDEV_VIB].
10470 pdata_size = sizeof(pmic_vib_pdata);
10471 }
10472
10473 msm8x60_multi_sdio_init();
Laura Abbott5d2d1e62011-08-10 16:27:35 -070010474
10475 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa())
10476 msm_fusion_setup_pinctrl();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010477}
10478
10479static void __init msm8x60_rumi3_init(void)
10480{
10481 msm8x60_init(&msm8x60_rumi3_board_data);
10482}
10483
10484static void __init msm8x60_sim_init(void)
10485{
10486 msm8x60_init(&msm8x60_sim_board_data);
10487}
10488
10489static void __init msm8x60_surf_init(void)
10490{
10491 msm8x60_init(&msm8x60_surf_board_data);
10492}
10493
10494static void __init msm8x60_ffa_init(void)
10495{
10496 msm8x60_init(&msm8x60_ffa_board_data);
10497}
10498
10499static void __init msm8x60_fluid_init(void)
10500{
10501 msm8x60_init(&msm8x60_fluid_board_data);
10502}
10503
10504static void __init msm8x60_charm_surf_init(void)
10505{
10506 msm8x60_init(&msm8x60_charm_surf_board_data);
10507}
10508
10509static void __init msm8x60_charm_ffa_init(void)
10510{
10511 msm8x60_init(&msm8x60_charm_ffa_board_data);
10512}
10513
10514static void __init msm8x60_charm_init_early(void)
10515{
10516 msm8x60_allocate_memory_regions();
Steve Mucklea55df6e2010-01-07 12:43:24 -080010517}
10518
Zhang Chang Kenef05b172011-07-27 15:28:13 -040010519static void __init msm8x60_dragon_init(void)
10520{
10521 msm8x60_init(&msm8x60_dragon_board_data);
10522}
10523
Steve Mucklea55df6e2010-01-07 12:43:24 -080010524MACHINE_START(MSM8X60_RUMI3, "QCT MSM8X60 RUMI3")
10525 .map_io = msm8x60_map_io,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010526 .reserve = msm8x60_reserve,
Steve Mucklea55df6e2010-01-07 12:43:24 -080010527 .init_irq = msm8x60_init_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010528 .init_machine = msm8x60_rumi3_init,
Steve Mucklea55df6e2010-01-07 12:43:24 -080010529 .timer = &msm_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010530 .init_early = msm8x60_charm_init_early,
Steve Muckle49b76f72010-03-19 17:00:08 -070010531MACHINE_END
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010532
10533MACHINE_START(MSM8X60_SIM, "QCT MSM8X60 SIMULATOR")
10534 .map_io = msm8x60_map_io,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010535 .reserve = msm8x60_reserve,
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010536 .init_irq = msm8x60_init_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010537 .init_machine = msm8x60_sim_init,
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010538 .timer = &msm_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010539 .init_early = msm8x60_charm_init_early,
10540MACHINE_END
10541
10542MACHINE_START(MSM8X60_SURF, "QCT MSM8X60 SURF")
10543 .map_io = msm8x60_map_io,
10544 .reserve = msm8x60_reserve,
10545 .init_irq = msm8x60_init_irq,
10546 .init_machine = msm8x60_surf_init,
10547 .timer = &msm_timer,
10548 .init_early = msm8x60_charm_init_early,
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010549MACHINE_END
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010550
10551MACHINE_START(MSM8X60_FFA, "QCT MSM8X60 FFA")
10552 .map_io = msm8x60_map_io,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010553 .reserve = msm8x60_reserve,
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010554 .init_irq = msm8x60_init_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010555 .init_machine = msm8x60_ffa_init,
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010556 .timer = &msm_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010557 .init_early = msm8x60_charm_init_early,
10558MACHINE_END
10559
10560MACHINE_START(MSM8X60_FLUID, "QCT MSM8X60 FLUID")
10561 .map_io = msm8x60_map_io,
10562 .reserve = msm8x60_reserve,
10563 .init_irq = msm8x60_init_irq,
10564 .init_machine = msm8x60_fluid_init,
10565 .timer = &msm_timer,
10566 .init_early = msm8x60_charm_init_early,
10567MACHINE_END
10568
10569MACHINE_START(MSM8X60_FUSION, "QCT MSM8X60 FUSION SURF")
10570 .map_io = msm8x60_map_io,
10571 .reserve = msm8x60_reserve,
10572 .init_irq = msm8x60_init_irq,
10573 .init_machine = msm8x60_charm_surf_init,
10574 .timer = &msm_timer,
10575 .init_early = msm8x60_charm_init_early,
10576MACHINE_END
10577
10578MACHINE_START(MSM8X60_FUSN_FFA, "QCT MSM8X60 FUSION FFA")
10579 .map_io = msm8x60_map_io,
10580 .reserve = msm8x60_reserve,
10581 .init_irq = msm8x60_init_irq,
10582 .init_machine = msm8x60_charm_ffa_init,
10583 .timer = &msm_timer,
10584 .init_early = msm8x60_charm_init_early,
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010585MACHINE_END
Zhang Chang Kenef05b172011-07-27 15:28:13 -040010586
10587MACHINE_START(MSM8X60_DRAGON, "QCT MSM8X60 DRAGON")
10588 .map_io = msm8x60_map_io,
10589 .reserve = msm8x60_reserve,
10590 .init_irq = msm8x60_init_irq,
10591 .init_machine = msm8x60_dragon_init,
10592 .timer = &msm_timer,
10593 .init_early = msm8x60_charm_init_early,
10594MACHINE_END