blob: 89cde6d18842fd0d5034728613671a3c83ceaa2f [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/bitops.h>
18#include <linux/io.h>
19#include <linux/spinlock.h>
20#include <linux/delay.h>
21#include <linux/clk.h>
22
23#include <asm/clkdev.h>
24#include <asm/mach-types.h>
25
26#include <mach/msm_iomap.h>
27#include <mach/clk.h>
28#include <mach/rpm-regulator.h>
Stephen Boyd94625ef2011-07-12 17:06:01 -070029#include <mach/socinfo.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030
31#include "clock-local.h"
32#include "clock-rpm.h"
33#include "clock-voter.h"
34#include "clock-dss-8960.h"
35#include "devices.h"
36
37#define REG(off) (MSM_CLK_CTL_BASE + (off))
38#define REG_MM(off) (MSM_MMSS_CLK_CTL_BASE + (off))
39#define REG_LPA(off) (MSM_LPASS_CLK_CTL_BASE + (off))
Matt Wagantall8b38f942011-08-02 18:23:18 -070040#define REG_GCC(off) (MSM_APCS_GCC_BASE + (off))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041
42/* Peripheral clock registers. */
Stephen Boyda52d7e32011-11-10 11:59:00 -080043#define ADM0_PBUS_CLK_CTL_REG REG(0x2208)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070044#define CE1_HCLK_CTL_REG REG(0x2720)
45#define CE1_CORE_CLK_CTL_REG REG(0x2724)
Tianyi Gou05e01102012-02-08 22:15:49 -080046#define PRNG_CLK_NS_REG REG(0x2E80)
Tianyi Gou41515e22011-09-01 19:37:43 -070047#define CE3_HCLK_CTL_REG REG(0x36C4)
48#define CE3_CORE_CLK_CTL_REG REG(0x36CC)
49#define CE3_CLK_SRC_NS_REG REG(0x36C0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050#define DMA_BAM_HCLK_CTL REG(0x25C0)
Tianyi Gou41515e22011-09-01 19:37:43 -070051#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052#define CLK_HALT_CFPB_STATEA_REG REG(0x2FCC)
53#define CLK_HALT_CFPB_STATEB_REG REG(0x2FD0)
54#define CLK_HALT_CFPB_STATEC_REG REG(0x2FD4)
55#define CLK_HALT_DFAB_STATE_REG REG(0x2FC8)
Tianyi Gou41515e22011-09-01 19:37:43 -070056/* 8064 name CLK_HALT_GSS_KPSS_MISC_STATE_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070057#define CLK_HALT_MSS_SMPSS_MISC_STATE_REG REG(0x2FDC)
58#define CLK_HALT_SFPB_MISC_STATE_REG REG(0x2FD8)
Stephen Boyd973e4ba2011-07-12 17:06:01 -070059#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060#define CLK_TEST_REG REG(0x2FA0)
Matt Wagantall7625a4c2011-11-01 16:17:53 -070061#define GPn_MD_REG(n) REG(0x2D00+(0x20*(n)))
62#define GPn_NS_REG(n) REG(0x2D24+(0x20*(n)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070063#define GSBIn_HCLK_CTL_REG(n) REG(0x29C0+(0x20*((n)-1)))
64#define GSBIn_QUP_APPS_MD_REG(n) REG(0x29C8+(0x20*((n)-1)))
65#define GSBIn_QUP_APPS_NS_REG(n) REG(0x29CC+(0x20*((n)-1)))
66#define GSBIn_RESET_REG(n) REG(0x29DC+(0x20*((n)-1)))
67#define GSBIn_UART_APPS_MD_REG(n) REG(0x29D0+(0x20*((n)-1)))
68#define GSBIn_UART_APPS_NS_REG(n) REG(0x29D4+(0x20*((n)-1)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070069#define PDM_CLK_NS_REG REG(0x2CC0)
Tianyi Gou41515e22011-09-01 19:37:43 -070070/* 8064 name BB_PLL_ENA_APCS_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070071#define BB_PLL_ENA_SC0_REG REG(0x34C0)
Tianyi Gou59608a72012-01-31 22:19:30 -080072#define BB_PLL_ENA_RPM_REG REG(0x34A0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070073#define BB_PLL0_STATUS_REG REG(0x30D8)
74#define BB_PLL5_STATUS_REG REG(0x30F8)
75#define BB_PLL6_STATUS_REG REG(0x3118)
76#define BB_PLL7_STATUS_REG REG(0x3138)
77#define BB_PLL8_L_VAL_REG REG(0x3144)
78#define BB_PLL8_M_VAL_REG REG(0x3148)
79#define BB_PLL8_MODE_REG REG(0x3140)
80#define BB_PLL8_N_VAL_REG REG(0x314C)
81#define BB_PLL8_STATUS_REG REG(0x3158)
82#define BB_PLL8_CONFIG_REG REG(0x3154)
83#define BB_PLL8_TEST_CTL_REG REG(0x3150)
Stephen Boyd94625ef2011-07-12 17:06:01 -070084#define BB_MMCC_PLL2_MODE_REG REG(0x3160)
85#define BB_MMCC_PLL2_TEST_CTL_REG REG(0x3170)
Tianyi Gou41515e22011-09-01 19:37:43 -070086#define BB_PLL14_MODE_REG REG(0x31C0)
87#define BB_PLL14_L_VAL_REG REG(0x31C4)
88#define BB_PLL14_M_VAL_REG REG(0x31C8)
89#define BB_PLL14_N_VAL_REG REG(0x31CC)
90#define BB_PLL14_TEST_CTL_REG REG(0x31D0)
91#define BB_PLL14_CONFIG_REG REG(0x31D4)
Stephen Boyd94625ef2011-07-12 17:06:01 -070092#define BB_PLL14_STATUS_REG REG(0x31D8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093#define PLLTEST_PAD_CFG_REG REG(0x2FA4)
94#define PMEM_ACLK_CTL_REG REG(0x25A0)
95#define RINGOSC_NS_REG REG(0x2DC0)
96#define RINGOSC_STATUS_REG REG(0x2DCC)
97#define RINGOSC_TCXO_CTL_REG REG(0x2DC4)
Stephen Boyda52d7e32011-11-10 11:59:00 -080098#define RPM_MSG_RAM_HCLK_CTL_REG REG(0x27E0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070099#define SC0_U_CLK_BRANCH_ENA_VOTE_REG REG(0x3080)
100#define SDCn_APPS_CLK_MD_REG(n) REG(0x2828+(0x20*((n)-1)))
101#define SDCn_APPS_CLK_NS_REG(n) REG(0x282C+(0x20*((n)-1)))
102#define SDCn_HCLK_CTL_REG(n) REG(0x2820+(0x20*((n)-1)))
103#define SDCn_RESET_REG(n) REG(0x2830+(0x20*((n)-1)))
104#define SLIMBUS_XO_SRC_CLK_CTL_REG REG(0x2628)
105#define TSIF_HCLK_CTL_REG REG(0x2700)
106#define TSIF_REF_CLK_MD_REG REG(0x270C)
107#define TSIF_REF_CLK_NS_REG REG(0x2710)
108#define TSSC_CLK_CTL_REG REG(0x2CA0)
Tianyi Gou41515e22011-09-01 19:37:43 -0700109#define SATA_CLK_SRC_NS_REG REG(0x2C08)
110#define SATA_RXOOB_CLK_CTL_REG REG(0x2C0C)
111#define SATA_PMALIVE_CLK_CTL_REG REG(0x2C10)
112#define SATA_PHY_REF_CLK_CTL_REG REG(0x2C14)
113#define SATA_PHY_CFG_CLK_CTL_REG REG(0x2C40)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700114#define USB_FSn_HCLK_CTL_REG(n) REG(0x2960+(0x20*((n)-1)))
115#define USB_FSn_RESET_REG(n) REG(0x2974+(0x20*((n)-1)))
116#define USB_FSn_SYSTEM_CLK_CTL_REG(n) REG(0x296C+(0x20*((n)-1)))
117#define USB_FSn_XCVR_FS_CLK_MD_REG(n) REG(0x2964+(0x20*((n)-1)))
118#define USB_FSn_XCVR_FS_CLK_NS_REG(n) REG(0x2968+(0x20*((n)-1)))
119#define USB_HS1_HCLK_CTL_REG REG(0x2900)
Tianyi Gou41515e22011-09-01 19:37:43 -0700120#define USB_HS1_HCLK_FS_REG REG(0x2904)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700121#define USB_HS1_RESET_REG REG(0x2910)
122#define USB_HS1_XCVR_FS_CLK_MD_REG REG(0x2908)
123#define USB_HS1_XCVR_FS_CLK_NS_REG REG(0x290C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700124#define USB_HS3_HCLK_CTL_REG REG(0x3700)
125#define USB_HS3_HCLK_FS_REG REG(0x3704)
126#define USB_HS3_RESET_REG REG(0x3710)
127#define USB_HS3_XCVR_FS_CLK_MD_REG REG(0X3708)
128#define USB_HS3_XCVR_FS_CLK_NS_REG REG(0X370C)
129#define USB_HS4_HCLK_CTL_REG REG(0x3720)
130#define USB_HS4_HCLK_FS_REG REG(0x3724)
131#define USB_HS4_RESET_REG REG(0x3730)
132#define USB_HS4_XCVR_FS_CLK_MD_REG REG(0X3728)
133#define USB_HS4_XCVR_FS_CLK_NS_REG REG(0X372C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700134#define USB_HSIC_HCLK_CTL_REG REG(0x2920)
135#define USB_HSIC_HSIC_CLK_CTL_REG REG(0x2B44)
136#define USB_HSIC_HSIC_CLK_SRC_CTL_REG REG(0x2B40)
137#define USB_HSIC_HSIO_CAL_CLK_CTL_REG REG(0x2B48)
138#define USB_HSIC_RESET_REG REG(0x2934)
139#define USB_HSIC_SYSTEM_CLK_CTL_REG REG(0x292C)
140#define USB_HSIC_XCVR_FS_CLK_MD_REG REG(0x2924)
141#define USB_HSIC_XCVR_FS_CLK_NS_REG REG(0x2928)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700142#define USB_PHY0_RESET_REG REG(0x2E20)
Tianyi Gou41515e22011-09-01 19:37:43 -0700143#define PCIE_ALT_REF_CLK_NS_REG REG(0x3860)
144#define PCIE_HCLK_CTL_REG REG(0x22CC)
145#define GPLL1_MODE_REG REG(0x3160)
146#define GPLL1_L_VAL_REG REG(0x3164)
147#define GPLL1_M_VAL_REG REG(0x3168)
148#define GPLL1_N_VAL_REG REG(0x316C)
149#define GPLL1_CONFIG_REG REG(0x3174)
150#define GPLL1_STATUS_REG REG(0x3178)
151#define PXO_SRC_CLK_CTL_REG REG(0x2EA0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700152
153/* Multimedia clock registers. */
154#define AHB_EN_REG REG_MM(0x0008)
155#define AHB_EN2_REG REG_MM(0x0038)
Tianyi Gou41515e22011-09-01 19:37:43 -0700156#define AHB_EN3_REG REG_MM(0x0248)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700157#define AHB_NS_REG REG_MM(0x0004)
158#define AXI_NS_REG REG_MM(0x0014)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700159#define CAMCLK0_NS_REG REG_MM(0x0148)
160#define CAMCLK0_CC_REG REG_MM(0x0140)
161#define CAMCLK0_MD_REG REG_MM(0x0144)
162#define CAMCLK1_NS_REG REG_MM(0x015C)
163#define CAMCLK1_CC_REG REG_MM(0x0154)
164#define CAMCLK1_MD_REG REG_MM(0x0158)
165#define CAMCLK2_NS_REG REG_MM(0x0228)
166#define CAMCLK2_CC_REG REG_MM(0x0220)
167#define CAMCLK2_MD_REG REG_MM(0x0224)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700168#define CSI0_NS_REG REG_MM(0x0048)
169#define CSI0_CC_REG REG_MM(0x0040)
170#define CSI0_MD_REG REG_MM(0x0044)
171#define CSI1_NS_REG REG_MM(0x0010)
172#define CSI1_CC_REG REG_MM(0x0024)
173#define CSI1_MD_REG REG_MM(0x0028)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700174#define CSI2_NS_REG REG_MM(0x0234)
175#define CSI2_CC_REG REG_MM(0x022C)
176#define CSI2_MD_REG REG_MM(0x0230)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700177#define CSIPHYTIMER_CC_REG REG_MM(0x0160)
178#define CSIPHYTIMER_MD_REG REG_MM(0x0164)
179#define CSIPHYTIMER_NS_REG REG_MM(0x0168)
180#define DSI1_BYTE_NS_REG REG_MM(0x00B0)
181#define DSI1_BYTE_CC_REG REG_MM(0x0090)
182#define DSI2_BYTE_NS_REG REG_MM(0x00BC)
183#define DSI2_BYTE_CC_REG REG_MM(0x00B4)
184#define DSI1_ESC_NS_REG REG_MM(0x011C)
185#define DSI1_ESC_CC_REG REG_MM(0x00CC)
186#define DSI2_ESC_NS_REG REG_MM(0x0150)
187#define DSI2_ESC_CC_REG REG_MM(0x013C)
188#define DSI_PIXEL_CC_REG REG_MM(0x0130)
189#define DSI2_PIXEL_CC_REG REG_MM(0x0094)
190#define DBG_BUS_VEC_A_REG REG_MM(0x01C8)
191#define DBG_BUS_VEC_B_REG REG_MM(0x01CC)
192#define DBG_BUS_VEC_C_REG REG_MM(0x01D0)
193#define DBG_BUS_VEC_D_REG REG_MM(0x01D4)
194#define DBG_BUS_VEC_E_REG REG_MM(0x01D8)
195#define DBG_BUS_VEC_F_REG REG_MM(0x01DC)
196#define DBG_BUS_VEC_G_REG REG_MM(0x01E0)
197#define DBG_BUS_VEC_H_REG REG_MM(0x01E4)
198#define DBG_BUS_VEC_I_REG REG_MM(0x01E8)
Tianyi Gou41515e22011-09-01 19:37:43 -0700199#define DBG_BUS_VEC_J_REG REG_MM(0x0240)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700200#define DBG_CFG_REG_HS_REG REG_MM(0x01B4)
201#define DBG_CFG_REG_LS_REG REG_MM(0x01B8)
202#define GFX2D0_CC_REG REG_MM(0x0060)
203#define GFX2D0_MD0_REG REG_MM(0x0064)
204#define GFX2D0_MD1_REG REG_MM(0x0068)
205#define GFX2D0_NS_REG REG_MM(0x0070)
206#define GFX2D1_CC_REG REG_MM(0x0074)
207#define GFX2D1_MD0_REG REG_MM(0x0078)
208#define GFX2D1_MD1_REG REG_MM(0x006C)
209#define GFX2D1_NS_REG REG_MM(0x007C)
210#define GFX3D_CC_REG REG_MM(0x0080)
211#define GFX3D_MD0_REG REG_MM(0x0084)
212#define GFX3D_MD1_REG REG_MM(0x0088)
213#define GFX3D_NS_REG REG_MM(0x008C)
214#define IJPEG_CC_REG REG_MM(0x0098)
215#define IJPEG_MD_REG REG_MM(0x009C)
216#define IJPEG_NS_REG REG_MM(0x00A0)
217#define JPEGD_CC_REG REG_MM(0x00A4)
218#define JPEGD_NS_REG REG_MM(0x00AC)
Tianyi Gou41515e22011-09-01 19:37:43 -0700219#define VCAP_CC_REG REG_MM(0x0178)
220#define VCAP_NS_REG REG_MM(0x021C)
221#define VCAP_MD0_REG REG_MM(0x01EC)
222#define VCAP_MD1_REG REG_MM(0x0218)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700223#define MAXI_EN_REG REG_MM(0x0018)
224#define MAXI_EN2_REG REG_MM(0x0020)
225#define MAXI_EN3_REG REG_MM(0x002C)
226#define MAXI_EN4_REG REG_MM(0x0114)
Tianyi Gou41515e22011-09-01 19:37:43 -0700227#define MAXI_EN5_REG REG_MM(0x0244)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700228#define MDP_CC_REG REG_MM(0x00C0)
229#define MDP_LUT_CC_REG REG_MM(0x016C)
230#define MDP_MD0_REG REG_MM(0x00C4)
231#define MDP_MD1_REG REG_MM(0x00C8)
232#define MDP_NS_REG REG_MM(0x00D0)
233#define MISC_CC_REG REG_MM(0x0058)
234#define MISC_CC2_REG REG_MM(0x005C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700235#define MISC_CC3_REG REG_MM(0x0238)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700236#define MM_PLL1_MODE_REG REG_MM(0x031C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700237#define MM_PLL1_L_VAL_REG REG_MM(0x0320)
238#define MM_PLL1_M_VAL_REG REG_MM(0x0324)
239#define MM_PLL1_N_VAL_REG REG_MM(0x0328)
240#define MM_PLL1_CONFIG_REG REG_MM(0x032C)
241#define MM_PLL1_TEST_CTL_REG REG_MM(0x0330)
242#define MM_PLL1_STATUS_REG REG_MM(0x0334)
243#define MM_PLL3_MODE_REG REG_MM(0x0338)
Tianyi Gou621f8742011-09-01 21:45:01 -0700244#define MM_PLL3_L_VAL_REG REG_MM(0x033C)
245#define MM_PLL3_M_VAL_REG REG_MM(0x0340)
246#define MM_PLL3_N_VAL_REG REG_MM(0x0344)
247#define MM_PLL3_CONFIG_REG REG_MM(0x0348)
248#define MM_PLL3_TEST_CTL_REG REG_MM(0x034C)
249#define MM_PLL3_STATUS_REG REG_MM(0x0350)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700250#define ROT_CC_REG REG_MM(0x00E0)
251#define ROT_NS_REG REG_MM(0x00E8)
252#define SAXI_EN_REG REG_MM(0x0030)
253#define SW_RESET_AHB_REG REG_MM(0x020C)
254#define SW_RESET_AHB2_REG REG_MM(0x0200)
255#define SW_RESET_ALL_REG REG_MM(0x0204)
256#define SW_RESET_AXI_REG REG_MM(0x0208)
257#define SW_RESET_CORE_REG REG_MM(0x0210)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700258#define SW_RESET_CORE2_REG REG_MM(0x0214)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700259#define TV_CC_REG REG_MM(0x00EC)
260#define TV_CC2_REG REG_MM(0x0124)
261#define TV_MD_REG REG_MM(0x00F0)
262#define TV_NS_REG REG_MM(0x00F4)
263#define VCODEC_CC_REG REG_MM(0x00F8)
264#define VCODEC_MD0_REG REG_MM(0x00FC)
265#define VCODEC_MD1_REG REG_MM(0x0128)
266#define VCODEC_NS_REG REG_MM(0x0100)
267#define VFE_CC_REG REG_MM(0x0104)
268#define VFE_MD_REG REG_MM(0x0108)
269#define VFE_NS_REG REG_MM(0x010C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700270#define VFE_CC2_REG REG_MM(0x023C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700271#define VPE_CC_REG REG_MM(0x0110)
272#define VPE_NS_REG REG_MM(0x0118)
273
274/* Low-power Audio clock registers. */
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700275#define LCC_CLK_HS_DEBUG_CFG_REG REG_LPA(0x00A4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700276#define LCC_CLK_LS_DEBUG_CFG_REG REG_LPA(0x00A8)
277#define LCC_CODEC_I2S_MIC_MD_REG REG_LPA(0x0064)
278#define LCC_CODEC_I2S_MIC_NS_REG REG_LPA(0x0060)
279#define LCC_CODEC_I2S_MIC_STATUS_REG REG_LPA(0x0068)
280#define LCC_CODEC_I2S_SPKR_MD_REG REG_LPA(0x0070)
281#define LCC_CODEC_I2S_SPKR_NS_REG REG_LPA(0x006C)
282#define LCC_CODEC_I2S_SPKR_STATUS_REG REG_LPA(0x0074)
283#define LCC_MI2S_MD_REG REG_LPA(0x004C)
284#define LCC_MI2S_NS_REG REG_LPA(0x0048)
285#define LCC_MI2S_STATUS_REG REG_LPA(0x0050)
286#define LCC_PCM_MD_REG REG_LPA(0x0058)
287#define LCC_PCM_NS_REG REG_LPA(0x0054)
288#define LCC_PCM_STATUS_REG REG_LPA(0x005C)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700289#define LCC_PLL0_MODE_REG REG_LPA(0x0000)
290#define LCC_PLL0_L_VAL_REG REG_LPA(0x0004)
291#define LCC_PLL0_M_VAL_REG REG_LPA(0x0008)
292#define LCC_PLL0_N_VAL_REG REG_LPA(0x000C)
293#define LCC_PLL0_CONFIG_REG REG_LPA(0x0014)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700294#define LCC_PLL0_STATUS_REG REG_LPA(0x0018)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700295#define LCC_SPARE_I2S_MIC_MD_REG REG_LPA(0x007C)
296#define LCC_SPARE_I2S_MIC_NS_REG REG_LPA(0x0078)
297#define LCC_SPARE_I2S_MIC_STATUS_REG REG_LPA(0x0080)
298#define LCC_SPARE_I2S_SPKR_MD_REG REG_LPA(0x0088)
299#define LCC_SPARE_I2S_SPKR_NS_REG REG_LPA(0x0084)
300#define LCC_SPARE_I2S_SPKR_STATUS_REG REG_LPA(0x008C)
301#define LCC_SLIMBUS_NS_REG REG_LPA(0x00CC)
302#define LCC_SLIMBUS_MD_REG REG_LPA(0x00D0)
303#define LCC_SLIMBUS_STATUS_REG REG_LPA(0x00D4)
304#define LCC_AHBEX_BRANCH_CTL_REG REG_LPA(0x00E4)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700305#define LCC_PRI_PLL_CLK_CTL_REG REG_LPA(0x00C4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700306
Matt Wagantall8b38f942011-08-02 18:23:18 -0700307#define GCC_APCS_CLK_DIAG REG_GCC(0x001C)
308
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700309/* MUX source input identifiers. */
310#define pxo_to_bb_mux 0
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700311#define cxo_to_bb_mux 5
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700312#define pll0_to_bb_mux 2
313#define pll8_to_bb_mux 3
314#define pll6_to_bb_mux 4
315#define gnd_to_bb_mux 5
Stephen Boyd94625ef2011-07-12 17:06:01 -0700316#define pll3_to_bb_mux 6
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700317#define pxo_to_mm_mux 0
318#define pll1_to_mm_mux 1
Tianyi Gou41515e22011-09-01 19:37:43 -0700319#define pll2_to_mm_mux 1 /* or MMCC_PLL1 */
320#define pll8_to_mm_mux 2 /* or GCC_PERF */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700321#define pll0_to_mm_mux 3
Tianyi Gou41515e22011-09-01 19:37:43 -0700322#define pll15_to_mm_mux 3 /* or MM_PLL3 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700323#define gnd_to_mm_mux 4
Stephen Boyd7a776cd2011-10-20 12:46:04 -0700324#define pll3_to_mm_mux 3 /* or MMCC_PLL2 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700325#define hdmi_pll_to_mm_mux 3
326#define cxo_to_xo_mux 0
327#define pxo_to_xo_mux 1
328#define gnd_to_xo_mux 3
329#define pxo_to_lpa_mux 0
330#define cxo_to_lpa_mux 1
331#define pll4_to_lpa_mux 2
332#define gnd_to_lpa_mux 6
Tianyi Gou41515e22011-09-01 19:37:43 -0700333#define pxo_to_pcie_mux 0
334#define pll3_to_pcie_mux 1
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700335
336/* Test Vector Macros */
337#define TEST_TYPE_PER_LS 1
338#define TEST_TYPE_PER_HS 2
339#define TEST_TYPE_MM_LS 3
340#define TEST_TYPE_MM_HS 4
341#define TEST_TYPE_LPA 5
Matt Wagantall8b38f942011-08-02 18:23:18 -0700342#define TEST_TYPE_CPUL2 6
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700343#define TEST_TYPE_LPA_HS 7
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700344#define TEST_TYPE_SHIFT 24
345#define TEST_CLK_SEL_MASK BM(23, 0)
346#define TEST_VECTOR(s, t) (((t) << TEST_TYPE_SHIFT) | BVAL(23, 0, (s)))
347#define TEST_PER_LS(s) TEST_VECTOR((s), TEST_TYPE_PER_LS)
348#define TEST_PER_HS(s) TEST_VECTOR((s), TEST_TYPE_PER_HS)
349#define TEST_MM_LS(s) TEST_VECTOR((s), TEST_TYPE_MM_LS)
350#define TEST_MM_HS(s) TEST_VECTOR((s), TEST_TYPE_MM_HS)
351#define TEST_LPA(s) TEST_VECTOR((s), TEST_TYPE_LPA)
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700352#define TEST_LPA_HS(s) TEST_VECTOR((s), TEST_TYPE_LPA_HS)
Matt Wagantall8b38f942011-08-02 18:23:18 -0700353#define TEST_CPUL2(s) TEST_VECTOR((s), TEST_TYPE_CPUL2)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700354
355#define MN_MODE_DUAL_EDGE 0x2
356
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700357struct pll_rate {
358 const uint32_t l_val;
359 const uint32_t m_val;
360 const uint32_t n_val;
361 const uint32_t vco;
362 const uint32_t post_div;
363 const uint32_t i_bits;
364};
365#define PLL_RATE(l, m, n, v, d, i) { l, m, n, v, (d>>1), i }
366
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700367enum vdd_dig_levels {
368 VDD_DIG_NONE,
369 VDD_DIG_LOW,
370 VDD_DIG_NOMINAL,
371 VDD_DIG_HIGH
372};
373
Saravana Kannan298ec392012-02-08 19:21:47 -0800374static int set_vdd_dig_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700375{
376 static const int vdd_uv[] = {
377 [VDD_DIG_NONE] = 0,
378 [VDD_DIG_LOW] = 945000,
379 [VDD_DIG_NOMINAL] = 1050000,
380 [VDD_DIG_HIGH] = 1150000
381 };
Saravana Kannan298ec392012-02-08 19:21:47 -0800382 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S3, RPM_VREG_VOTER3,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700383 vdd_uv[level], 1150000, 1);
384}
385
Saravana Kannan298ec392012-02-08 19:21:47 -0800386static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig_8960);
387
388static int set_vdd_dig_8930(struct clk_vdd_class *vdd_class, int level)
389{
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800390 static const int vdd_corner[] = {
391 [VDD_DIG_NONE] = RPM_VREG_CORNER_NONE,
392 [VDD_DIG_LOW] = RPM_VREG_CORNER_LOW,
393 [VDD_DIG_NOMINAL] = RPM_VREG_CORNER_NOMINAL,
394 [VDD_DIG_HIGH] = RPM_VREG_CORNER_HIGH,
Saravana Kannan298ec392012-02-08 19:21:47 -0800395 };
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800396 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_VDD_DIG_CORNER,
397 RPM_VREG_VOTER3,
398 vdd_corner[level],
399 RPM_VREG_CORNER_HIGH, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800400}
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700401
402#define VDD_DIG_FMAX_MAP1(l1, f1) \
403 .vdd_class = &vdd_dig, \
404 .fmax[VDD_DIG_##l1] = (f1)
405#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
406 .vdd_class = &vdd_dig, \
407 .fmax[VDD_DIG_##l1] = (f1), \
408 .fmax[VDD_DIG_##l2] = (f2)
409#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
410 .vdd_class = &vdd_dig, \
411 .fmax[VDD_DIG_##l1] = (f1), \
412 .fmax[VDD_DIG_##l2] = (f2), \
413 .fmax[VDD_DIG_##l3] = (f3)
414
Tianyi Goue1faaf22012-01-24 16:07:19 -0800415enum vdd_sr2_pll_levels {
416 VDD_SR2_PLL_OFF,
417 VDD_SR2_PLL_ON
Matt Wagantallc57577d2011-10-06 17:06:53 -0700418};
419
Saravana Kannan298ec392012-02-08 19:21:47 -0800420static int set_vdd_sr2_pll_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantallc57577d2011-10-06 17:06:53 -0700421{
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800422 int rc = 0;
Saravana Kannan298ec392012-02-08 19:21:47 -0800423
424 if (level == VDD_SR2_PLL_OFF) {
425 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
426 RPM_VREG_VOTER3, 0, 0, 1);
427 if (rc)
428 return rc;
429 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
430 RPM_VREG_VOTER3, 0, 0, 1);
431 if (rc)
432 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
433 RPM_VREG_VOTER3, 1800000, 1800000, 1);
Tianyi Goue1faaf22012-01-24 16:07:19 -0800434 } else {
Saravana Kannan298ec392012-02-08 19:21:47 -0800435 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
David Collins9a81d6c2012-03-29 15:11:33 -0700436 RPM_VREG_VOTER3, 2050000, 2100000, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800437 if (rc)
438 return rc;
439 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
440 RPM_VREG_VOTER3, 1800000, 1800000, 1);
441 if (rc)
442 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800443 RPM_VREG_VOTER3, 0, 0, 1);
Matt Wagantallc57577d2011-10-06 17:06:53 -0700444 }
445
446 return rc;
447}
448
Saravana Kannan298ec392012-02-08 19:21:47 -0800449static DEFINE_VDD_CLASS(vdd_sr2_pll, set_vdd_sr2_pll_8960);
450
451static int sr2_lreg_uv[] = {
452 [VDD_SR2_PLL_OFF] = 0,
453 [VDD_SR2_PLL_ON] = 1800000,
454};
455
456static int set_vdd_sr2_pll_8064(struct clk_vdd_class *vdd_class, int level)
457{
458 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_LVS7, RPM_VREG_VOTER3,
459 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
460}
461
462static int set_vdd_sr2_pll_8930(struct clk_vdd_class *vdd_class, int level)
463{
464 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_L23, RPM_VREG_VOTER3,
465 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
466}
Matt Wagantallc57577d2011-10-06 17:06:53 -0700467
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700468/*
469 * Clock Descriptions
470 */
471
Stephen Boyd72a80352012-01-26 15:57:38 -0800472DEFINE_CLK_RPM_BRANCH(pxo_clk, pxo_a_clk, PXO, 27000000);
473DEFINE_CLK_RPM_BRANCH(cxo_clk, cxo_a_clk, CXO, 19200000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700474
475static struct pll_clk pll2_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700476 .mode_reg = MM_PLL1_MODE_REG,
477 .parent = &pxo_clk.c,
478 .c = {
479 .dbg_name = "pll2_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800480 .rate = 800000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700481 .ops = &clk_ops_pll,
482 CLK_INIT(pll2_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800483 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700484 },
485};
486
Stephen Boyd94625ef2011-07-12 17:06:01 -0700487static struct pll_clk pll3_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700488 .mode_reg = BB_MMCC_PLL2_MODE_REG,
489 .parent = &pxo_clk.c,
490 .c = {
491 .dbg_name = "pll3_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800492 .rate = 1200000000,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700493 .ops = &clk_ops_pll,
Tianyi Goue1faaf22012-01-24 16:07:19 -0800494 .vdd_class = &vdd_sr2_pll,
495 .fmax[VDD_SR2_PLL_ON] = ULONG_MAX,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700496 CLK_INIT(pll3_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800497 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700498 },
499};
500
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700501static struct pll_vote_clk pll4_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700502 .en_reg = BB_PLL_ENA_SC0_REG,
503 .en_mask = BIT(4),
504 .status_reg = LCC_PLL0_STATUS_REG,
505 .parent = &pxo_clk.c,
506 .c = {
507 .dbg_name = "pll4_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800508 .rate = 393216000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700509 .ops = &clk_ops_pll_vote,
510 CLK_INIT(pll4_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800511 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700512 },
513};
514
515static struct pll_vote_clk pll8_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700516 .en_reg = BB_PLL_ENA_SC0_REG,
517 .en_mask = BIT(8),
518 .status_reg = BB_PLL8_STATUS_REG,
519 .parent = &pxo_clk.c,
520 .c = {
521 .dbg_name = "pll8_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800522 .rate = 384000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700523 .ops = &clk_ops_pll_vote,
524 CLK_INIT(pll8_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800525 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700526 },
527};
528
Stephen Boyd94625ef2011-07-12 17:06:01 -0700529static struct pll_vote_clk pll14_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700530 .en_reg = BB_PLL_ENA_SC0_REG,
531 .en_mask = BIT(14),
532 .status_reg = BB_PLL14_STATUS_REG,
533 .parent = &pxo_clk.c,
534 .c = {
535 .dbg_name = "pll14_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800536 .rate = 480000000,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700537 .ops = &clk_ops_pll_vote,
538 CLK_INIT(pll14_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800539 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700540 },
541};
542
Tianyi Gou41515e22011-09-01 19:37:43 -0700543static struct pll_clk pll15_clk = {
Tianyi Gou41515e22011-09-01 19:37:43 -0700544 .mode_reg = MM_PLL3_MODE_REG,
545 .parent = &pxo_clk.c,
546 .c = {
547 .dbg_name = "pll15_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800548 .rate = 975000000,
Tianyi Gou41515e22011-09-01 19:37:43 -0700549 .ops = &clk_ops_pll,
550 CLK_INIT(pll15_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800551 .warned = true,
Tianyi Gou41515e22011-09-01 19:37:43 -0700552 },
553};
554
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700555static struct clk_ops clk_ops_rcg_8960 = {
Matt Wagantall0625ea02011-07-13 18:51:56 -0700556 .enable = rcg_clk_enable,
557 .disable = rcg_clk_disable,
Stephen Boyda52d7e32011-11-10 11:59:00 -0800558 .enable_hwcg = rcg_clk_enable_hwcg,
559 .disable_hwcg = rcg_clk_disable_hwcg,
560 .in_hwcg_mode = rcg_clk_in_hwcg_mode,
Matt Wagantall41af0772011-09-17 12:21:39 -0700561 .auto_off = rcg_clk_disable,
Matt Wagantall53d968f2011-07-19 13:22:53 -0700562 .handoff = rcg_clk_handoff,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700563 .set_rate = rcg_clk_set_rate,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700564 .list_rate = rcg_clk_list_rate,
565 .is_enabled = rcg_clk_is_enabled,
566 .round_rate = rcg_clk_round_rate,
Stephen Boyd7bf28142011-12-07 00:30:52 -0800567 .reset = rcg_clk_reset,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700568 .get_parent = rcg_clk_get_parent,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800569 .set_flags = rcg_clk_set_flags,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700570};
571
572static struct clk_ops clk_ops_branch = {
573 .enable = branch_clk_enable,
574 .disable = branch_clk_disable,
Stephen Boyda52d7e32011-11-10 11:59:00 -0800575 .enable_hwcg = branch_clk_enable_hwcg,
576 .disable_hwcg = branch_clk_disable_hwcg,
577 .in_hwcg_mode = branch_clk_in_hwcg_mode,
Matt Wagantall41af0772011-09-17 12:21:39 -0700578 .auto_off = branch_clk_disable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700579 .is_enabled = branch_clk_is_enabled,
580 .reset = branch_clk_reset,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700581 .get_parent = branch_clk_get_parent,
Stephen Boyda52d7e32011-11-10 11:59:00 -0800582 .handoff = branch_clk_handoff,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800583 .set_flags = branch_clk_set_flags,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700584};
585
586static struct clk_ops clk_ops_reset = {
587 .reset = branch_clk_reset,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700588};
589
590/* AXI Interfaces */
591static struct branch_clk gmem_axi_clk = {
592 .b = {
593 .ctl_reg = MAXI_EN_REG,
594 .en_mask = BIT(24),
595 .halt_reg = DBG_BUS_VEC_E_REG,
596 .halt_bit = 6,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800597 .retain_reg = MAXI_EN2_REG,
598 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700599 },
600 .c = {
601 .dbg_name = "gmem_axi_clk",
602 .ops = &clk_ops_branch,
603 CLK_INIT(gmem_axi_clk.c),
604 },
605};
606
607static struct branch_clk ijpeg_axi_clk = {
608 .b = {
609 .ctl_reg = MAXI_EN_REG,
610 .en_mask = BIT(21),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800611 .hwcg_reg = MAXI_EN_REG,
612 .hwcg_mask = BIT(11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700613 .reset_reg = SW_RESET_AXI_REG,
614 .reset_mask = BIT(14),
615 .halt_reg = DBG_BUS_VEC_E_REG,
616 .halt_bit = 4,
617 },
618 .c = {
619 .dbg_name = "ijpeg_axi_clk",
620 .ops = &clk_ops_branch,
621 CLK_INIT(ijpeg_axi_clk.c),
622 },
623};
624
625static struct branch_clk imem_axi_clk = {
626 .b = {
627 .ctl_reg = MAXI_EN_REG,
628 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800629 .hwcg_reg = MAXI_EN_REG,
630 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700631 .reset_reg = SW_RESET_CORE_REG,
632 .reset_mask = BIT(10),
633 .halt_reg = DBG_BUS_VEC_E_REG,
634 .halt_bit = 7,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800635 .retain_reg = MAXI_EN2_REG,
636 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700637 },
638 .c = {
639 .dbg_name = "imem_axi_clk",
640 .ops = &clk_ops_branch,
641 CLK_INIT(imem_axi_clk.c),
642 },
643};
644
645static struct branch_clk jpegd_axi_clk = {
646 .b = {
647 .ctl_reg = MAXI_EN_REG,
648 .en_mask = BIT(25),
649 .halt_reg = DBG_BUS_VEC_E_REG,
650 .halt_bit = 5,
651 },
652 .c = {
653 .dbg_name = "jpegd_axi_clk",
654 .ops = &clk_ops_branch,
655 CLK_INIT(jpegd_axi_clk.c),
656 },
657};
658
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700659static struct branch_clk vcodec_axi_b_clk = {
660 .b = {
661 .ctl_reg = MAXI_EN4_REG,
662 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800663 .hwcg_reg = MAXI_EN4_REG,
664 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700665 .halt_reg = DBG_BUS_VEC_I_REG,
666 .halt_bit = 25,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800667 .retain_reg = MAXI_EN4_REG,
668 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700669 },
670 .c = {
671 .dbg_name = "vcodec_axi_b_clk",
672 .ops = &clk_ops_branch,
673 CLK_INIT(vcodec_axi_b_clk.c),
674 },
675};
676
Matt Wagantall91f42702011-07-14 12:01:15 -0700677static struct branch_clk vcodec_axi_a_clk = {
678 .b = {
679 .ctl_reg = MAXI_EN4_REG,
680 .en_mask = BIT(25),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800681 .hwcg_reg = MAXI_EN4_REG,
682 .hwcg_mask = BIT(24),
Matt Wagantall91f42702011-07-14 12:01:15 -0700683 .halt_reg = DBG_BUS_VEC_I_REG,
684 .halt_bit = 26,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800685 .retain_reg = MAXI_EN4_REG,
686 .retain_mask = BIT(10),
Matt Wagantall91f42702011-07-14 12:01:15 -0700687 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700688 .c = {
689 .dbg_name = "vcodec_axi_a_clk",
690 .ops = &clk_ops_branch,
691 CLK_INIT(vcodec_axi_a_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700692 .depends = &vcodec_axi_b_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700693 },
694};
695
696static struct branch_clk vcodec_axi_clk = {
697 .b = {
698 .ctl_reg = MAXI_EN_REG,
699 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800700 .hwcg_reg = MAXI_EN_REG,
701 .hwcg_mask = BIT(13),
Matt Wagantall91f42702011-07-14 12:01:15 -0700702 .reset_reg = SW_RESET_AXI_REG,
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -0800703 .reset_mask = BIT(4)|BIT(5)|BIT(7),
Matt Wagantall91f42702011-07-14 12:01:15 -0700704 .halt_reg = DBG_BUS_VEC_E_REG,
705 .halt_bit = 3,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800706 .retain_reg = MAXI_EN2_REG,
707 .retain_mask = BIT(28),
Matt Wagantall91f42702011-07-14 12:01:15 -0700708 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700709 .c = {
710 .dbg_name = "vcodec_axi_clk",
711 .ops = &clk_ops_branch,
712 CLK_INIT(vcodec_axi_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700713 .depends = &vcodec_axi_a_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700714 },
715};
716
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700717static struct branch_clk vfe_axi_clk = {
718 .b = {
719 .ctl_reg = MAXI_EN_REG,
720 .en_mask = BIT(18),
721 .reset_reg = SW_RESET_AXI_REG,
722 .reset_mask = BIT(9),
723 .halt_reg = DBG_BUS_VEC_E_REG,
724 .halt_bit = 0,
725 },
726 .c = {
727 .dbg_name = "vfe_axi_clk",
728 .ops = &clk_ops_branch,
729 CLK_INIT(vfe_axi_clk.c),
730 },
731};
732
733static struct branch_clk mdp_axi_clk = {
734 .b = {
735 .ctl_reg = MAXI_EN_REG,
736 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800737 .hwcg_reg = MAXI_EN_REG,
738 .hwcg_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700739 .reset_reg = SW_RESET_AXI_REG,
740 .reset_mask = BIT(13),
741 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700742 .halt_bit = 8,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800743 .retain_reg = MAXI_EN_REG,
744 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700745 },
746 .c = {
747 .dbg_name = "mdp_axi_clk",
748 .ops = &clk_ops_branch,
749 CLK_INIT(mdp_axi_clk.c),
750 },
751};
752
753static struct branch_clk rot_axi_clk = {
754 .b = {
755 .ctl_reg = MAXI_EN2_REG,
756 .en_mask = BIT(24),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800757 .hwcg_reg = MAXI_EN2_REG,
758 .hwcg_mask = BIT(25),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700759 .reset_reg = SW_RESET_AXI_REG,
760 .reset_mask = BIT(6),
761 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700762 .halt_bit = 2,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800763 .retain_reg = MAXI_EN3_REG,
764 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700765 },
766 .c = {
767 .dbg_name = "rot_axi_clk",
768 .ops = &clk_ops_branch,
769 CLK_INIT(rot_axi_clk.c),
770 },
771};
772
773static struct branch_clk vpe_axi_clk = {
774 .b = {
775 .ctl_reg = MAXI_EN2_REG,
776 .en_mask = BIT(26),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800777 .hwcg_reg = MAXI_EN2_REG,
778 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700779 .reset_reg = SW_RESET_AXI_REG,
780 .reset_mask = BIT(15),
781 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700782 .halt_bit = 1,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800783 .retain_reg = MAXI_EN3_REG,
784 .retain_mask = BIT(21),
785
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700786 },
787 .c = {
788 .dbg_name = "vpe_axi_clk",
789 .ops = &clk_ops_branch,
790 CLK_INIT(vpe_axi_clk.c),
791 },
792};
793
Tianyi Gou41515e22011-09-01 19:37:43 -0700794static struct branch_clk vcap_axi_clk = {
795 .b = {
796 .ctl_reg = MAXI_EN5_REG,
797 .en_mask = BIT(12),
798 .reset_reg = SW_RESET_AXI_REG,
799 .reset_mask = BIT(16),
800 .halt_reg = DBG_BUS_VEC_J_REG,
801 .halt_bit = 20,
802 },
803 .c = {
804 .dbg_name = "vcap_axi_clk",
805 .ops = &clk_ops_branch,
806 CLK_INIT(vcap_axi_clk.c),
807 },
808};
809
Tianyi Goue3d4f542012-03-15 17:06:45 -0700810/* gfx3d_axi_clk is set as a dependency of gmem_axi_clk at runtime */
811static struct branch_clk gfx3d_axi_clk_8064 = {
Tianyi Gou621f8742011-09-01 21:45:01 -0700812 .b = {
813 .ctl_reg = MAXI_EN5_REG,
814 .en_mask = BIT(25),
815 .reset_reg = SW_RESET_AXI_REG,
816 .reset_mask = BIT(17),
817 .halt_reg = DBG_BUS_VEC_J_REG,
818 .halt_bit = 30,
819 },
820 .c = {
821 .dbg_name = "gfx3d_axi_clk",
822 .ops = &clk_ops_branch,
Tianyi Goue3d4f542012-03-15 17:06:45 -0700823 CLK_INIT(gfx3d_axi_clk_8064.c),
824 },
825};
826
827static struct branch_clk gfx3d_axi_clk_8930 = {
828 .b = {
829 .ctl_reg = MAXI_EN5_REG,
830 .en_mask = BIT(12),
831 .reset_reg = SW_RESET_AXI_REG,
832 .reset_mask = BIT(16),
833 .halt_reg = DBG_BUS_VEC_J_REG,
834 .halt_bit = 12,
835 },
836 .c = {
837 .dbg_name = "gfx3d_axi_clk",
838 .ops = &clk_ops_branch,
839 CLK_INIT(gfx3d_axi_clk_8930.c),
Tianyi Gou621f8742011-09-01 21:45:01 -0700840 },
841};
842
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700843/* AHB Interfaces */
844static struct branch_clk amp_p_clk = {
845 .b = {
846 .ctl_reg = AHB_EN_REG,
847 .en_mask = BIT(24),
Matt Wagantalld40857a2012-04-10 19:15:43 -0700848 .reset_reg = SW_RESET_CORE_REG,
849 .reset_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700850 .halt_reg = DBG_BUS_VEC_F_REG,
851 .halt_bit = 18,
852 },
853 .c = {
854 .dbg_name = "amp_p_clk",
855 .ops = &clk_ops_branch,
856 CLK_INIT(amp_p_clk.c),
857 },
858};
859
Matt Wagantallc23eee92011-08-16 23:06:52 -0700860static struct branch_clk csi_p_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700861 .b = {
862 .ctl_reg = AHB_EN_REG,
863 .en_mask = BIT(7),
864 .reset_reg = SW_RESET_AHB_REG,
865 .reset_mask = BIT(17),
866 .halt_reg = DBG_BUS_VEC_F_REG,
867 .halt_bit = 16,
868 },
869 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -0700870 .dbg_name = "csi_p_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700871 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -0700872 CLK_INIT(csi_p_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700873 },
874};
875
876static struct branch_clk dsi1_m_p_clk = {
877 .b = {
878 .ctl_reg = AHB_EN_REG,
879 .en_mask = BIT(9),
880 .reset_reg = SW_RESET_AHB_REG,
881 .reset_mask = BIT(6),
882 .halt_reg = DBG_BUS_VEC_F_REG,
883 .halt_bit = 19,
884 },
885 .c = {
886 .dbg_name = "dsi1_m_p_clk",
887 .ops = &clk_ops_branch,
888 CLK_INIT(dsi1_m_p_clk.c),
889 },
890};
891
892static struct branch_clk dsi1_s_p_clk = {
893 .b = {
894 .ctl_reg = AHB_EN_REG,
895 .en_mask = BIT(18),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800896 .hwcg_reg = AHB_EN2_REG,
897 .hwcg_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700898 .reset_reg = SW_RESET_AHB_REG,
899 .reset_mask = BIT(5),
900 .halt_reg = DBG_BUS_VEC_F_REG,
901 .halt_bit = 21,
902 },
903 .c = {
904 .dbg_name = "dsi1_s_p_clk",
905 .ops = &clk_ops_branch,
906 CLK_INIT(dsi1_s_p_clk.c),
907 },
908};
909
910static struct branch_clk dsi2_m_p_clk = {
911 .b = {
912 .ctl_reg = AHB_EN_REG,
913 .en_mask = BIT(17),
914 .reset_reg = SW_RESET_AHB2_REG,
915 .reset_mask = BIT(1),
916 .halt_reg = DBG_BUS_VEC_E_REG,
917 .halt_bit = 18,
918 },
919 .c = {
920 .dbg_name = "dsi2_m_p_clk",
921 .ops = &clk_ops_branch,
922 CLK_INIT(dsi2_m_p_clk.c),
923 },
924};
925
926static struct branch_clk dsi2_s_p_clk = {
927 .b = {
928 .ctl_reg = AHB_EN_REG,
929 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800930 .hwcg_reg = AHB_EN2_REG,
931 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700932 .reset_reg = SW_RESET_AHB2_REG,
933 .reset_mask = BIT(0),
934 .halt_reg = DBG_BUS_VEC_F_REG,
935 .halt_bit = 20,
936 },
937 .c = {
938 .dbg_name = "dsi2_s_p_clk",
939 .ops = &clk_ops_branch,
940 CLK_INIT(dsi2_s_p_clk.c),
941 },
942};
943
944static struct branch_clk gfx2d0_p_clk = {
945 .b = {
946 .ctl_reg = AHB_EN_REG,
947 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800948 .hwcg_reg = AHB_EN2_REG,
949 .hwcg_mask = BIT(28),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700950 .reset_reg = SW_RESET_AHB_REG,
951 .reset_mask = BIT(12),
952 .halt_reg = DBG_BUS_VEC_F_REG,
953 .halt_bit = 2,
954 },
955 .c = {
956 .dbg_name = "gfx2d0_p_clk",
957 .ops = &clk_ops_branch,
958 CLK_INIT(gfx2d0_p_clk.c),
959 },
960};
961
962static struct branch_clk gfx2d1_p_clk = {
963 .b = {
964 .ctl_reg = AHB_EN_REG,
965 .en_mask = BIT(2),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800966 .hwcg_reg = AHB_EN2_REG,
967 .hwcg_mask = BIT(29),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700968 .reset_reg = SW_RESET_AHB_REG,
969 .reset_mask = BIT(11),
970 .halt_reg = DBG_BUS_VEC_F_REG,
971 .halt_bit = 3,
972 },
973 .c = {
974 .dbg_name = "gfx2d1_p_clk",
975 .ops = &clk_ops_branch,
976 CLK_INIT(gfx2d1_p_clk.c),
977 },
978};
979
980static struct branch_clk gfx3d_p_clk = {
981 .b = {
982 .ctl_reg = AHB_EN_REG,
983 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800984 .hwcg_reg = AHB_EN2_REG,
985 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700986 .reset_reg = SW_RESET_AHB_REG,
987 .reset_mask = BIT(10),
988 .halt_reg = DBG_BUS_VEC_F_REG,
989 .halt_bit = 4,
990 },
991 .c = {
992 .dbg_name = "gfx3d_p_clk",
993 .ops = &clk_ops_branch,
994 CLK_INIT(gfx3d_p_clk.c),
995 },
996};
997
998static struct branch_clk hdmi_m_p_clk = {
999 .b = {
1000 .ctl_reg = AHB_EN_REG,
1001 .en_mask = BIT(14),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001002 .hwcg_reg = AHB_EN2_REG,
1003 .hwcg_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001004 .reset_reg = SW_RESET_AHB_REG,
1005 .reset_mask = BIT(9),
1006 .halt_reg = DBG_BUS_VEC_F_REG,
1007 .halt_bit = 5,
1008 },
1009 .c = {
1010 .dbg_name = "hdmi_m_p_clk",
1011 .ops = &clk_ops_branch,
1012 CLK_INIT(hdmi_m_p_clk.c),
1013 },
1014};
1015
1016static struct branch_clk hdmi_s_p_clk = {
1017 .b = {
1018 .ctl_reg = AHB_EN_REG,
1019 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001020 .hwcg_reg = AHB_EN2_REG,
1021 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001022 .reset_reg = SW_RESET_AHB_REG,
1023 .reset_mask = BIT(9),
1024 .halt_reg = DBG_BUS_VEC_F_REG,
1025 .halt_bit = 6,
1026 },
1027 .c = {
1028 .dbg_name = "hdmi_s_p_clk",
1029 .ops = &clk_ops_branch,
1030 CLK_INIT(hdmi_s_p_clk.c),
1031 },
1032};
1033
1034static struct branch_clk ijpeg_p_clk = {
1035 .b = {
1036 .ctl_reg = AHB_EN_REG,
1037 .en_mask = BIT(5),
1038 .reset_reg = SW_RESET_AHB_REG,
1039 .reset_mask = BIT(7),
1040 .halt_reg = DBG_BUS_VEC_F_REG,
1041 .halt_bit = 9,
1042 },
1043 .c = {
1044 .dbg_name = "ijpeg_p_clk",
1045 .ops = &clk_ops_branch,
1046 CLK_INIT(ijpeg_p_clk.c),
1047 },
1048};
1049
1050static struct branch_clk imem_p_clk = {
1051 .b = {
1052 .ctl_reg = AHB_EN_REG,
1053 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001054 .hwcg_reg = AHB_EN2_REG,
1055 .hwcg_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001056 .reset_reg = SW_RESET_AHB_REG,
1057 .reset_mask = BIT(8),
1058 .halt_reg = DBG_BUS_VEC_F_REG,
1059 .halt_bit = 10,
1060 },
1061 .c = {
1062 .dbg_name = "imem_p_clk",
1063 .ops = &clk_ops_branch,
1064 CLK_INIT(imem_p_clk.c),
1065 },
1066};
1067
1068static struct branch_clk jpegd_p_clk = {
1069 .b = {
1070 .ctl_reg = AHB_EN_REG,
1071 .en_mask = BIT(21),
1072 .reset_reg = SW_RESET_AHB_REG,
1073 .reset_mask = BIT(4),
1074 .halt_reg = DBG_BUS_VEC_F_REG,
1075 .halt_bit = 7,
1076 },
1077 .c = {
1078 .dbg_name = "jpegd_p_clk",
1079 .ops = &clk_ops_branch,
1080 CLK_INIT(jpegd_p_clk.c),
1081 },
1082};
1083
1084static struct branch_clk mdp_p_clk = {
1085 .b = {
1086 .ctl_reg = AHB_EN_REG,
1087 .en_mask = BIT(10),
1088 .reset_reg = SW_RESET_AHB_REG,
1089 .reset_mask = BIT(3),
1090 .halt_reg = DBG_BUS_VEC_F_REG,
1091 .halt_bit = 11,
1092 },
1093 .c = {
1094 .dbg_name = "mdp_p_clk",
1095 .ops = &clk_ops_branch,
1096 CLK_INIT(mdp_p_clk.c),
1097 },
1098};
1099
1100static struct branch_clk rot_p_clk = {
1101 .b = {
1102 .ctl_reg = AHB_EN_REG,
1103 .en_mask = BIT(12),
1104 .reset_reg = SW_RESET_AHB_REG,
1105 .reset_mask = BIT(2),
1106 .halt_reg = DBG_BUS_VEC_F_REG,
1107 .halt_bit = 13,
1108 },
1109 .c = {
1110 .dbg_name = "rot_p_clk",
1111 .ops = &clk_ops_branch,
1112 CLK_INIT(rot_p_clk.c),
1113 },
1114};
1115
1116static struct branch_clk smmu_p_clk = {
1117 .b = {
1118 .ctl_reg = AHB_EN_REG,
1119 .en_mask = BIT(15),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001120 .hwcg_reg = AHB_EN_REG,
1121 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001122 .halt_reg = DBG_BUS_VEC_F_REG,
1123 .halt_bit = 22,
1124 },
1125 .c = {
1126 .dbg_name = "smmu_p_clk",
1127 .ops = &clk_ops_branch,
1128 CLK_INIT(smmu_p_clk.c),
1129 },
1130};
1131
1132static struct branch_clk tv_enc_p_clk = {
1133 .b = {
1134 .ctl_reg = AHB_EN_REG,
1135 .en_mask = BIT(25),
1136 .reset_reg = SW_RESET_AHB_REG,
1137 .reset_mask = BIT(15),
1138 .halt_reg = DBG_BUS_VEC_F_REG,
1139 .halt_bit = 23,
1140 },
1141 .c = {
1142 .dbg_name = "tv_enc_p_clk",
1143 .ops = &clk_ops_branch,
1144 CLK_INIT(tv_enc_p_clk.c),
1145 },
1146};
1147
1148static struct branch_clk vcodec_p_clk = {
1149 .b = {
1150 .ctl_reg = AHB_EN_REG,
1151 .en_mask = BIT(11),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001152 .hwcg_reg = AHB_EN2_REG,
1153 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001154 .reset_reg = SW_RESET_AHB_REG,
1155 .reset_mask = BIT(1),
1156 .halt_reg = DBG_BUS_VEC_F_REG,
1157 .halt_bit = 12,
1158 },
1159 .c = {
1160 .dbg_name = "vcodec_p_clk",
1161 .ops = &clk_ops_branch,
1162 CLK_INIT(vcodec_p_clk.c),
1163 },
1164};
1165
1166static struct branch_clk vfe_p_clk = {
1167 .b = {
1168 .ctl_reg = AHB_EN_REG,
1169 .en_mask = BIT(13),
1170 .reset_reg = SW_RESET_AHB_REG,
1171 .reset_mask = BIT(0),
1172 .halt_reg = DBG_BUS_VEC_F_REG,
1173 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08001174 .retain_reg = AHB_EN2_REG,
1175 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001176 },
1177 .c = {
1178 .dbg_name = "vfe_p_clk",
1179 .ops = &clk_ops_branch,
1180 CLK_INIT(vfe_p_clk.c),
1181 },
1182};
1183
1184static struct branch_clk vpe_p_clk = {
1185 .b = {
1186 .ctl_reg = AHB_EN_REG,
1187 .en_mask = BIT(16),
1188 .reset_reg = SW_RESET_AHB_REG,
1189 .reset_mask = BIT(14),
1190 .halt_reg = DBG_BUS_VEC_F_REG,
1191 .halt_bit = 15,
1192 },
1193 .c = {
1194 .dbg_name = "vpe_p_clk",
1195 .ops = &clk_ops_branch,
1196 CLK_INIT(vpe_p_clk.c),
1197 },
1198};
1199
Tianyi Gou41515e22011-09-01 19:37:43 -07001200static struct branch_clk vcap_p_clk = {
1201 .b = {
1202 .ctl_reg = AHB_EN3_REG,
1203 .en_mask = BIT(1),
1204 .reset_reg = SW_RESET_AHB2_REG,
1205 .reset_mask = BIT(2),
1206 .halt_reg = DBG_BUS_VEC_J_REG,
1207 .halt_bit = 23,
1208 },
1209 .c = {
1210 .dbg_name = "vcap_p_clk",
1211 .ops = &clk_ops_branch,
1212 CLK_INIT(vcap_p_clk.c),
1213 },
1214};
1215
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001216/*
1217 * Peripheral Clocks
1218 */
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001219#define CLK_GP(i, n, h_r, h_b) \
1220 struct rcg_clk i##_clk = { \
1221 .b = { \
1222 .ctl_reg = GPn_NS_REG(n), \
1223 .en_mask = BIT(9), \
1224 .halt_reg = h_r, \
1225 .halt_bit = h_b, \
1226 }, \
1227 .ns_reg = GPn_NS_REG(n), \
1228 .md_reg = GPn_MD_REG(n), \
1229 .root_en_mask = BIT(11), \
1230 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001231 .mnd_en_mask = BIT(8), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001232 .set_rate = set_rate_mnd, \
1233 .freq_tbl = clk_tbl_gp, \
1234 .current_freq = &rcg_dummy_freq, \
1235 .c = { \
1236 .dbg_name = #i "_clk", \
1237 .ops = &clk_ops_rcg_8960, \
1238 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), \
1239 CLK_INIT(i##_clk.c), \
1240 }, \
1241 }
1242#define F_GP(f, s, d, m, n) \
1243 { \
1244 .freq_hz = f, \
1245 .src_clk = &s##_clk.c, \
1246 .md_val = MD8(16, m, 0, n), \
1247 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001248 }
1249static struct clk_freq_tbl clk_tbl_gp[] = {
1250 F_GP( 0, gnd, 1, 0, 0),
1251 F_GP( 9600000, cxo, 2, 0, 0),
1252 F_GP( 13500000, pxo, 2, 0, 0),
1253 F_GP( 19200000, cxo, 1, 0, 0),
1254 F_GP( 27000000, pxo, 1, 0, 0),
1255 F_GP( 64000000, pll8, 2, 1, 3),
1256 F_GP( 76800000, pll8, 1, 1, 5),
1257 F_GP( 96000000, pll8, 4, 0, 0),
1258 F_GP(128000000, pll8, 3, 0, 0),
1259 F_GP(192000000, pll8, 2, 0, 0),
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001260 F_END
1261};
1262
1263static CLK_GP(gp0, 0, CLK_HALT_SFPB_MISC_STATE_REG, 7);
1264static CLK_GP(gp1, 1, CLK_HALT_SFPB_MISC_STATE_REG, 6);
1265static CLK_GP(gp2, 2, CLK_HALT_SFPB_MISC_STATE_REG, 5);
1266
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001267#define CLK_GSBI_UART(i, n, h_r, h_b) \
1268 struct rcg_clk i##_clk = { \
1269 .b = { \
1270 .ctl_reg = GSBIn_UART_APPS_NS_REG(n), \
1271 .en_mask = BIT(9), \
1272 .reset_reg = GSBIn_RESET_REG(n), \
1273 .reset_mask = BIT(0), \
1274 .halt_reg = h_r, \
1275 .halt_bit = h_b, \
1276 }, \
1277 .ns_reg = GSBIn_UART_APPS_NS_REG(n), \
1278 .md_reg = GSBIn_UART_APPS_MD_REG(n), \
1279 .root_en_mask = BIT(11), \
1280 .ns_mask = (BM(31, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001281 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001282 .set_rate = set_rate_mnd, \
1283 .freq_tbl = clk_tbl_gsbi_uart, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001284 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001285 .c = { \
1286 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001287 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001288 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001289 CLK_INIT(i##_clk.c), \
1290 }, \
1291 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001292#define F_GSBI_UART(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001293 { \
1294 .freq_hz = f, \
1295 .src_clk = &s##_clk.c, \
1296 .md_val = MD16(m, n), \
1297 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001298 }
1299static struct clk_freq_tbl clk_tbl_gsbi_uart[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001300 F_GSBI_UART( 0, gnd, 1, 0, 0),
Matt Wagantall9a561f72012-01-19 16:13:12 -08001301 F_GSBI_UART( 1843200, pll8, 2, 6, 625),
1302 F_GSBI_UART( 3686400, pll8, 2, 12, 625),
1303 F_GSBI_UART( 7372800, pll8, 2, 24, 625),
1304 F_GSBI_UART(14745600, pll8, 2, 48, 625),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001305 F_GSBI_UART(16000000, pll8, 4, 1, 6),
1306 F_GSBI_UART(24000000, pll8, 4, 1, 4),
1307 F_GSBI_UART(32000000, pll8, 4, 1, 3),
1308 F_GSBI_UART(40000000, pll8, 1, 5, 48),
1309 F_GSBI_UART(46400000, pll8, 1, 29, 240),
1310 F_GSBI_UART(48000000, pll8, 4, 1, 2),
1311 F_GSBI_UART(51200000, pll8, 1, 2, 15),
1312 F_GSBI_UART(56000000, pll8, 1, 7, 48),
1313 F_GSBI_UART(58982400, pll8, 1, 96, 625),
1314 F_GSBI_UART(64000000, pll8, 2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001315 F_END
1316};
1317
1318static CLK_GSBI_UART(gsbi1_uart, 1, CLK_HALT_CFPB_STATEA_REG, 10);
1319static CLK_GSBI_UART(gsbi2_uart, 2, CLK_HALT_CFPB_STATEA_REG, 6);
1320static CLK_GSBI_UART(gsbi3_uart, 3, CLK_HALT_CFPB_STATEA_REG, 2);
1321static CLK_GSBI_UART(gsbi4_uart, 4, CLK_HALT_CFPB_STATEB_REG, 26);
1322static CLK_GSBI_UART(gsbi5_uart, 5, CLK_HALT_CFPB_STATEB_REG, 22);
1323static CLK_GSBI_UART(gsbi6_uart, 6, CLK_HALT_CFPB_STATEB_REG, 18);
1324static CLK_GSBI_UART(gsbi7_uart, 7, CLK_HALT_CFPB_STATEB_REG, 14);
1325static CLK_GSBI_UART(gsbi8_uart, 8, CLK_HALT_CFPB_STATEB_REG, 10);
1326static CLK_GSBI_UART(gsbi9_uart, 9, CLK_HALT_CFPB_STATEB_REG, 6);
1327static CLK_GSBI_UART(gsbi10_uart, 10, CLK_HALT_CFPB_STATEB_REG, 2);
1328static CLK_GSBI_UART(gsbi11_uart, 11, CLK_HALT_CFPB_STATEC_REG, 17);
1329static CLK_GSBI_UART(gsbi12_uart, 12, CLK_HALT_CFPB_STATEC_REG, 13);
1330
1331#define CLK_GSBI_QUP(i, n, h_r, h_b) \
1332 struct rcg_clk i##_clk = { \
1333 .b = { \
1334 .ctl_reg = GSBIn_QUP_APPS_NS_REG(n), \
1335 .en_mask = BIT(9), \
1336 .reset_reg = GSBIn_RESET_REG(n), \
1337 .reset_mask = BIT(0), \
1338 .halt_reg = h_r, \
1339 .halt_bit = h_b, \
1340 }, \
1341 .ns_reg = GSBIn_QUP_APPS_NS_REG(n), \
1342 .md_reg = GSBIn_QUP_APPS_MD_REG(n), \
1343 .root_en_mask = BIT(11), \
1344 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001345 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001346 .set_rate = set_rate_mnd, \
1347 .freq_tbl = clk_tbl_gsbi_qup, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001348 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001349 .c = { \
1350 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001351 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001352 VDD_DIG_FMAX_MAP2(LOW, 24000000, NOMINAL, 52000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001353 CLK_INIT(i##_clk.c), \
1354 }, \
1355 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001356#define F_GSBI_QUP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001357 { \
1358 .freq_hz = f, \
1359 .src_clk = &s##_clk.c, \
1360 .md_val = MD8(16, m, 0, n), \
1361 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001362 }
1363static struct clk_freq_tbl clk_tbl_gsbi_qup[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001364 F_GSBI_QUP( 0, gnd, 1, 0, 0),
1365 F_GSBI_QUP( 1100000, pxo, 1, 2, 49),
1366 F_GSBI_QUP( 5400000, pxo, 1, 1, 5),
1367 F_GSBI_QUP(10800000, pxo, 1, 2, 5),
1368 F_GSBI_QUP(15060000, pll8, 1, 2, 51),
1369 F_GSBI_QUP(24000000, pll8, 4, 1, 4),
1370 F_GSBI_QUP(25600000, pll8, 1, 1, 15),
1371 F_GSBI_QUP(27000000, pxo, 1, 0, 0),
1372 F_GSBI_QUP(48000000, pll8, 4, 1, 2),
1373 F_GSBI_QUP(51200000, pll8, 1, 2, 15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001374 F_END
1375};
1376
1377static CLK_GSBI_QUP(gsbi1_qup, 1, CLK_HALT_CFPB_STATEA_REG, 9);
1378static CLK_GSBI_QUP(gsbi2_qup, 2, CLK_HALT_CFPB_STATEA_REG, 4);
1379static CLK_GSBI_QUP(gsbi3_qup, 3, CLK_HALT_CFPB_STATEA_REG, 0);
1380static CLK_GSBI_QUP(gsbi4_qup, 4, CLK_HALT_CFPB_STATEB_REG, 24);
1381static CLK_GSBI_QUP(gsbi5_qup, 5, CLK_HALT_CFPB_STATEB_REG, 20);
1382static CLK_GSBI_QUP(gsbi6_qup, 6, CLK_HALT_CFPB_STATEB_REG, 16);
1383static CLK_GSBI_QUP(gsbi7_qup, 7, CLK_HALT_CFPB_STATEB_REG, 12);
1384static CLK_GSBI_QUP(gsbi8_qup, 8, CLK_HALT_CFPB_STATEB_REG, 8);
1385static CLK_GSBI_QUP(gsbi9_qup, 9, CLK_HALT_CFPB_STATEB_REG, 4);
1386static CLK_GSBI_QUP(gsbi10_qup, 10, CLK_HALT_CFPB_STATEB_REG, 0);
1387static CLK_GSBI_QUP(gsbi11_qup, 11, CLK_HALT_CFPB_STATEC_REG, 15);
1388static CLK_GSBI_QUP(gsbi12_qup, 12, CLK_HALT_CFPB_STATEC_REG, 11);
1389
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001390#define F_PDM(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001391 { \
1392 .freq_hz = f, \
1393 .src_clk = &s##_clk.c, \
1394 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001395 }
1396static struct clk_freq_tbl clk_tbl_pdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001397 F_PDM( 0, gnd, 1),
1398 F_PDM(27000000, pxo, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001399 F_END
1400};
1401
1402static struct rcg_clk pdm_clk = {
1403 .b = {
1404 .ctl_reg = PDM_CLK_NS_REG,
1405 .en_mask = BIT(9),
1406 .reset_reg = PDM_CLK_NS_REG,
1407 .reset_mask = BIT(12),
1408 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1409 .halt_bit = 3,
1410 },
1411 .ns_reg = PDM_CLK_NS_REG,
1412 .root_en_mask = BIT(11),
1413 .ns_mask = BM(1, 0),
1414 .set_rate = set_rate_nop,
1415 .freq_tbl = clk_tbl_pdm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001416 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001417 .c = {
1418 .dbg_name = "pdm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001419 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001420 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001421 CLK_INIT(pdm_clk.c),
1422 },
1423};
1424
1425static struct branch_clk pmem_clk = {
1426 .b = {
1427 .ctl_reg = PMEM_ACLK_CTL_REG,
1428 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001429 .hwcg_reg = PMEM_ACLK_CTL_REG,
1430 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001431 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1432 .halt_bit = 20,
1433 },
1434 .c = {
1435 .dbg_name = "pmem_clk",
1436 .ops = &clk_ops_branch,
1437 CLK_INIT(pmem_clk.c),
1438 },
1439};
1440
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001441#define F_PRNG(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001442 { \
1443 .freq_hz = f, \
1444 .src_clk = &s##_clk.c, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001445 }
1446static struct clk_freq_tbl clk_tbl_prng[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001447 F_PRNG(64000000, pll8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001448 F_END
1449};
1450
1451static struct rcg_clk prng_clk = {
1452 .b = {
1453 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1454 .en_mask = BIT(10),
1455 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1456 .halt_check = HALT_VOTED,
1457 .halt_bit = 10,
1458 },
1459 .set_rate = set_rate_nop,
1460 .freq_tbl = clk_tbl_prng,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001461 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001462 .c = {
1463 .dbg_name = "prng_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001464 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001465 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 65000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001466 CLK_INIT(prng_clk.c),
1467 },
1468};
1469
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001470#define CLK_SDC(name, n, h_b, fmax_low, fmax_nom) \
Stephen Boyda78a7402011-08-02 11:23:39 -07001471 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001472 .b = { \
1473 .ctl_reg = SDCn_APPS_CLK_NS_REG(n), \
1474 .en_mask = BIT(9), \
1475 .reset_reg = SDCn_RESET_REG(n), \
1476 .reset_mask = BIT(0), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001477 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001478 .halt_bit = h_b, \
1479 }, \
1480 .ns_reg = SDCn_APPS_CLK_NS_REG(n), \
1481 .md_reg = SDCn_APPS_CLK_MD_REG(n), \
1482 .root_en_mask = BIT(11), \
1483 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001484 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001485 .set_rate = set_rate_mnd, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001486 .freq_tbl = clk_tbl_sdc, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001487 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001488 .c = { \
Stephen Boyda78a7402011-08-02 11:23:39 -07001489 .dbg_name = #name, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001490 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001491 VDD_DIG_FMAX_MAP2(LOW, fmax_low, NOMINAL, fmax_nom), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001492 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001493 }, \
1494 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001495#define F_SDC(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001496 { \
1497 .freq_hz = f, \
1498 .src_clk = &s##_clk.c, \
1499 .md_val = MD8(16, m, 0, n), \
1500 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001501 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001502static struct clk_freq_tbl clk_tbl_sdc[] = {
1503 F_SDC( 0, gnd, 1, 0, 0),
1504 F_SDC( 144000, pxo, 3, 2, 125),
1505 F_SDC( 400000, pll8, 4, 1, 240),
1506 F_SDC( 16000000, pll8, 4, 1, 6),
1507 F_SDC( 17070000, pll8, 1, 2, 45),
1508 F_SDC( 20210000, pll8, 1, 1, 19),
1509 F_SDC( 24000000, pll8, 4, 1, 4),
1510 F_SDC( 48000000, pll8, 4, 1, 2),
1511 F_SDC( 64000000, pll8, 3, 1, 2),
1512 F_SDC( 96000000, pll8, 4, 0, 0),
Subhash Jadavanibd238ba2011-11-24 15:12:39 +05301513 F_SDC(192000000, pll8, 2, 0, 0),
Stephen Boyda78a7402011-08-02 11:23:39 -07001514 F_END
1515};
1516
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001517static CLK_SDC(sdc1_clk, 1, 6, 52000000, 104000000);
1518static CLK_SDC(sdc2_clk, 2, 5, 52000000, 104000000);
1519static CLK_SDC(sdc3_clk, 3, 4, 104000000, 208000000);
1520static CLK_SDC(sdc4_clk, 4, 3, 33000000, 67000000);
1521static CLK_SDC(sdc5_clk, 5, 2, 33000000, 67000000);
Stephen Boyda78a7402011-08-02 11:23:39 -07001522
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001523#define F_TSIF_REF(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001524 { \
1525 .freq_hz = f, \
1526 .src_clk = &s##_clk.c, \
1527 .md_val = MD16(m, n), \
1528 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001529 }
1530static struct clk_freq_tbl clk_tbl_tsif_ref[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001531 F_TSIF_REF( 0, gnd, 1, 0, 0),
1532 F_TSIF_REF(105000, pxo, 1, 1, 256),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001533 F_END
1534};
1535
1536static struct rcg_clk tsif_ref_clk = {
1537 .b = {
1538 .ctl_reg = TSIF_REF_CLK_NS_REG,
1539 .en_mask = BIT(9),
1540 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1541 .halt_bit = 5,
1542 },
1543 .ns_reg = TSIF_REF_CLK_NS_REG,
1544 .md_reg = TSIF_REF_CLK_MD_REG,
1545 .root_en_mask = BIT(11),
1546 .ns_mask = (BM(31, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001547 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001548 .set_rate = set_rate_mnd,
1549 .freq_tbl = clk_tbl_tsif_ref,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001550 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001551 .c = {
1552 .dbg_name = "tsif_ref_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001553 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001554 VDD_DIG_FMAX_MAP2(LOW, 27000000, NOMINAL, 54000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001555 CLK_INIT(tsif_ref_clk.c),
1556 },
1557};
1558
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001559#define F_TSSC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001560 { \
1561 .freq_hz = f, \
1562 .src_clk = &s##_clk.c, \
1563 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001564 }
1565static struct clk_freq_tbl clk_tbl_tssc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001566 F_TSSC( 0, gnd),
1567 F_TSSC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001568 F_END
1569};
1570
1571static struct rcg_clk tssc_clk = {
1572 .b = {
1573 .ctl_reg = TSSC_CLK_CTL_REG,
1574 .en_mask = BIT(4),
1575 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1576 .halt_bit = 4,
1577 },
1578 .ns_reg = TSSC_CLK_CTL_REG,
1579 .ns_mask = BM(1, 0),
1580 .set_rate = set_rate_nop,
1581 .freq_tbl = clk_tbl_tssc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001582 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001583 .c = {
1584 .dbg_name = "tssc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001585 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001586 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001587 CLK_INIT(tssc_clk.c),
1588 },
1589};
1590
Tianyi Gou41515e22011-09-01 19:37:43 -07001591#define CLK_USB_HS(name, n, h_b) \
1592 static struct rcg_clk name = { \
1593 .b = { \
1594 .ctl_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1595 .en_mask = BIT(9), \
1596 .reset_reg = USB_HS##n##_RESET_REG, \
1597 .reset_mask = BIT(0), \
1598 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
1599 .halt_bit = h_b, \
1600 }, \
1601 .ns_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1602 .md_reg = USB_HS##n##_XCVR_FS_CLK_MD_REG, \
1603 .root_en_mask = BIT(11), \
1604 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001605 .mnd_en_mask = BIT(8), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001606 .set_rate = set_rate_mnd, \
1607 .freq_tbl = clk_tbl_usb, \
1608 .current_freq = &rcg_dummy_freq, \
1609 .c = { \
1610 .dbg_name = #name, \
1611 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001612 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001613 CLK_INIT(name.c), \
1614 }, \
1615}
1616
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001617#define F_USB(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001618 { \
1619 .freq_hz = f, \
1620 .src_clk = &s##_clk.c, \
1621 .md_val = MD8(16, m, 0, n), \
1622 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001623 }
1624static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001625 F_USB( 0, gnd, 1, 0, 0),
1626 F_USB(60000000, pll8, 1, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001627 F_END
1628};
1629
Tianyi Gou41515e22011-09-01 19:37:43 -07001630CLK_USB_HS(usb_hs1_xcvr_clk, 1, 0);
1631CLK_USB_HS(usb_hs3_xcvr_clk, 3, 30);
1632CLK_USB_HS(usb_hs4_xcvr_clk, 4, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001633
Stephen Boyd94625ef2011-07-12 17:06:01 -07001634static struct clk_freq_tbl clk_tbl_usb_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001635 F_USB( 0, gnd, 1, 0, 0),
1636 F_USB(60000000, pll8, 1, 5, 32),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001637 F_END
1638};
1639
1640static struct rcg_clk usb_hsic_xcvr_fs_clk = {
1641 .b = {
1642 .ctl_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1643 .en_mask = BIT(9),
1644 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1645 .halt_bit = 26,
1646 },
1647 .ns_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1648 .md_reg = USB_HSIC_XCVR_FS_CLK_MD_REG,
1649 .root_en_mask = BIT(11),
1650 .ns_mask = (BM(23, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001651 .mnd_en_mask = BIT(8),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001652 .set_rate = set_rate_mnd,
1653 .freq_tbl = clk_tbl_usb_hsic,
1654 .current_freq = &rcg_dummy_freq,
1655 .c = {
1656 .dbg_name = "usb_hsic_xcvr_fs_clk",
1657 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001658 VDD_DIG_FMAX_MAP1(LOW, 60000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001659 CLK_INIT(usb_hsic_xcvr_fs_clk.c),
1660 },
1661};
1662
1663static struct branch_clk usb_hsic_system_clk = {
1664 .b = {
1665 .ctl_reg = USB_HSIC_SYSTEM_CLK_CTL_REG,
1666 .en_mask = BIT(4),
1667 .reset_reg = USB_HSIC_RESET_REG,
1668 .reset_mask = BIT(0),
1669 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1670 .halt_bit = 24,
1671 },
1672 .parent = &usb_hsic_xcvr_fs_clk.c,
1673 .c = {
1674 .dbg_name = "usb_hsic_system_clk",
1675 .ops = &clk_ops_branch,
1676 CLK_INIT(usb_hsic_system_clk.c),
1677 },
1678};
1679
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001680#define F_USB_HSIC(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001681 { \
1682 .freq_hz = f, \
1683 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001684 }
1685static struct clk_freq_tbl clk_tbl_usb2_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001686 F_USB_HSIC(480000000, pll14),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001687 F_END
1688};
1689
1690static struct rcg_clk usb_hsic_hsic_src_clk = {
1691 .b = {
1692 .ctl_reg = USB_HSIC_HSIC_CLK_SRC_CTL_REG,
1693 .halt_check = NOCHECK,
1694 },
1695 .root_en_mask = BIT(0),
1696 .set_rate = set_rate_nop,
1697 .freq_tbl = clk_tbl_usb2_hsic,
1698 .current_freq = &rcg_dummy_freq,
1699 .c = {
1700 .dbg_name = "usb_hsic_hsic_src_clk",
1701 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001702 VDD_DIG_FMAX_MAP1(LOW, 480000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001703 CLK_INIT(usb_hsic_hsic_src_clk.c),
1704 },
1705};
1706
1707static struct branch_clk usb_hsic_hsic_clk = {
1708 .b = {
1709 .ctl_reg = USB_HSIC_HSIC_CLK_CTL_REG,
1710 .en_mask = BIT(0),
1711 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1712 .halt_bit = 19,
1713 },
1714 .parent = &usb_hsic_hsic_src_clk.c,
1715 .c = {
1716 .dbg_name = "usb_hsic_hsic_clk",
1717 .ops = &clk_ops_branch,
1718 CLK_INIT(usb_hsic_hsic_clk.c),
1719 },
1720};
1721
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001722#define F_USB_HSIO_CAL(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001723 { \
1724 .freq_hz = f, \
1725 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001726 }
1727static struct clk_freq_tbl clk_tbl_usb_hsio_cal[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001728 F_USB_HSIO_CAL(9000000, pxo),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001729 F_END
1730};
1731
1732static struct rcg_clk usb_hsic_hsio_cal_clk = {
1733 .b = {
1734 .ctl_reg = USB_HSIC_HSIO_CAL_CLK_CTL_REG,
1735 .en_mask = BIT(0),
1736 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1737 .halt_bit = 23,
1738 },
1739 .set_rate = set_rate_nop,
1740 .freq_tbl = clk_tbl_usb_hsio_cal,
1741 .current_freq = &rcg_dummy_freq,
1742 .c = {
1743 .dbg_name = "usb_hsic_hsio_cal_clk",
Stephen Boyda0e82ec2011-09-19 12:18:45 -07001744 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001745 VDD_DIG_FMAX_MAP1(LOW, 10000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001746 CLK_INIT(usb_hsic_hsio_cal_clk.c),
1747 },
1748};
1749
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001750static struct branch_clk usb_phy0_clk = {
1751 .b = {
1752 .reset_reg = USB_PHY0_RESET_REG,
1753 .reset_mask = BIT(0),
1754 },
1755 .c = {
1756 .dbg_name = "usb_phy0_clk",
1757 .ops = &clk_ops_reset,
1758 CLK_INIT(usb_phy0_clk.c),
1759 },
1760};
1761
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001762#define CLK_USB_FS(i, n, fmax_nom) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001763 struct rcg_clk i##_clk = { \
1764 .ns_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1765 .b = { \
1766 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1767 .halt_check = NOCHECK, \
1768 }, \
1769 .md_reg = USB_FSn_XCVR_FS_CLK_MD_REG(n), \
1770 .root_en_mask = BIT(11), \
1771 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001772 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001773 .set_rate = set_rate_mnd, \
1774 .freq_tbl = clk_tbl_usb, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001775 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001776 .c = { \
1777 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001778 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001779 VDD_DIG_FMAX_MAP1(NOMINAL, fmax_nom), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001780 CLK_INIT(i##_clk.c), \
1781 }, \
1782 }
1783
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001784static CLK_USB_FS(usb_fs1_src, 1, 64000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001785static struct branch_clk usb_fs1_xcvr_clk = {
1786 .b = {
1787 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(1),
1788 .en_mask = BIT(9),
1789 .reset_reg = USB_FSn_RESET_REG(1),
1790 .reset_mask = BIT(1),
1791 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1792 .halt_bit = 15,
1793 },
1794 .parent = &usb_fs1_src_clk.c,
1795 .c = {
1796 .dbg_name = "usb_fs1_xcvr_clk",
1797 .ops = &clk_ops_branch,
1798 CLK_INIT(usb_fs1_xcvr_clk.c),
1799 },
1800};
1801
1802static struct branch_clk usb_fs1_sys_clk = {
1803 .b = {
1804 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(1),
1805 .en_mask = BIT(4),
1806 .reset_reg = USB_FSn_RESET_REG(1),
1807 .reset_mask = BIT(0),
1808 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1809 .halt_bit = 16,
1810 },
1811 .parent = &usb_fs1_src_clk.c,
1812 .c = {
1813 .dbg_name = "usb_fs1_sys_clk",
1814 .ops = &clk_ops_branch,
1815 CLK_INIT(usb_fs1_sys_clk.c),
1816 },
1817};
1818
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001819static CLK_USB_FS(usb_fs2_src, 2, 60000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001820static struct branch_clk usb_fs2_xcvr_clk = {
1821 .b = {
1822 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(2),
1823 .en_mask = BIT(9),
1824 .reset_reg = USB_FSn_RESET_REG(2),
1825 .reset_mask = BIT(1),
1826 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1827 .halt_bit = 12,
1828 },
1829 .parent = &usb_fs2_src_clk.c,
1830 .c = {
1831 .dbg_name = "usb_fs2_xcvr_clk",
1832 .ops = &clk_ops_branch,
1833 CLK_INIT(usb_fs2_xcvr_clk.c),
1834 },
1835};
1836
1837static struct branch_clk usb_fs2_sys_clk = {
1838 .b = {
1839 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(2),
1840 .en_mask = BIT(4),
1841 .reset_reg = USB_FSn_RESET_REG(2),
1842 .reset_mask = BIT(0),
1843 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1844 .halt_bit = 13,
1845 },
1846 .parent = &usb_fs2_src_clk.c,
1847 .c = {
1848 .dbg_name = "usb_fs2_sys_clk",
1849 .ops = &clk_ops_branch,
1850 CLK_INIT(usb_fs2_sys_clk.c),
1851 },
1852};
1853
1854/* Fast Peripheral Bus Clocks */
1855static struct branch_clk ce1_core_clk = {
1856 .b = {
1857 .ctl_reg = CE1_CORE_CLK_CTL_REG,
1858 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001859 .hwcg_reg = CE1_CORE_CLK_CTL_REG,
1860 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001861 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1862 .halt_bit = 27,
1863 },
1864 .c = {
1865 .dbg_name = "ce1_core_clk",
1866 .ops = &clk_ops_branch,
1867 CLK_INIT(ce1_core_clk.c),
1868 },
1869};
Tianyi Gou41515e22011-09-01 19:37:43 -07001870
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001871static struct branch_clk ce1_p_clk = {
1872 .b = {
1873 .ctl_reg = CE1_HCLK_CTL_REG,
1874 .en_mask = BIT(4),
1875 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1876 .halt_bit = 1,
1877 },
1878 .c = {
1879 .dbg_name = "ce1_p_clk",
1880 .ops = &clk_ops_branch,
1881 CLK_INIT(ce1_p_clk.c),
1882 },
1883};
1884
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001885#define F_CE3(f, s, d) \
Tianyi Gou41515e22011-09-01 19:37:43 -07001886 { \
1887 .freq_hz = f, \
1888 .src_clk = &s##_clk.c, \
1889 .ns_val = NS_DIVSRC(6, 3, d, 2, 0, s##_to_bb_mux), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001890 }
1891
1892static struct clk_freq_tbl clk_tbl_ce3[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001893 F_CE3( 0, gnd, 1),
1894 F_CE3( 48000000, pll8, 8),
1895 F_CE3(100000000, pll3, 12),
Tianyi Gou41515e22011-09-01 19:37:43 -07001896 F_END
1897};
1898
1899static struct rcg_clk ce3_src_clk = {
1900 .b = {
1901 .ctl_reg = CE3_CLK_SRC_NS_REG,
1902 .halt_check = NOCHECK,
1903 },
1904 .ns_reg = CE3_CLK_SRC_NS_REG,
1905 .root_en_mask = BIT(7),
1906 .ns_mask = BM(6, 0),
1907 .set_rate = set_rate_nop,
1908 .freq_tbl = clk_tbl_ce3,
1909 .current_freq = &rcg_dummy_freq,
1910 .c = {
1911 .dbg_name = "ce3_src_clk",
1912 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001913 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
Tianyi Gou41515e22011-09-01 19:37:43 -07001914 CLK_INIT(ce3_src_clk.c),
1915 },
1916};
1917
1918static struct branch_clk ce3_core_clk = {
1919 .b = {
1920 .ctl_reg = CE3_CORE_CLK_CTL_REG,
1921 .en_mask = BIT(4),
1922 .reset_reg = CE3_CORE_CLK_CTL_REG,
1923 .reset_mask = BIT(7),
1924 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1925 .halt_bit = 5,
1926 },
1927 .parent = &ce3_src_clk.c,
1928 .c = {
1929 .dbg_name = "ce3_core_clk",
1930 .ops = &clk_ops_branch,
1931 CLK_INIT(ce3_core_clk.c),
1932 }
1933};
1934
1935static struct branch_clk ce3_p_clk = {
1936 .b = {
1937 .ctl_reg = CE3_HCLK_CTL_REG,
1938 .en_mask = BIT(4),
1939 .reset_reg = CE3_HCLK_CTL_REG,
1940 .reset_mask = BIT(7),
1941 .halt_reg = CLK_HALT_AFAB_SFAB_STATEB_REG,
1942 .halt_bit = 16,
1943 },
1944 .parent = &ce3_src_clk.c,
1945 .c = {
1946 .dbg_name = "ce3_p_clk",
1947 .ops = &clk_ops_branch,
1948 CLK_INIT(ce3_p_clk.c),
1949 }
1950};
1951
1952static struct branch_clk sata_phy_ref_clk = {
1953 .b = {
1954 .ctl_reg = SATA_PHY_REF_CLK_CTL_REG,
1955 .en_mask = BIT(4),
1956 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1957 .halt_bit = 24,
1958 },
1959 .parent = &pxo_clk.c,
1960 .c = {
1961 .dbg_name = "sata_phy_ref_clk",
1962 .ops = &clk_ops_branch,
1963 CLK_INIT(sata_phy_ref_clk.c),
1964 },
1965};
1966
1967static struct branch_clk pcie_p_clk = {
1968 .b = {
1969 .ctl_reg = PCIE_HCLK_CTL_REG,
1970 .en_mask = BIT(4),
1971 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1972 .halt_bit = 8,
1973 },
1974 .c = {
1975 .dbg_name = "pcie_p_clk",
1976 .ops = &clk_ops_branch,
1977 CLK_INIT(pcie_p_clk.c),
1978 },
1979};
1980
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001981static struct branch_clk dma_bam_p_clk = {
1982 .b = {
1983 .ctl_reg = DMA_BAM_HCLK_CTL,
1984 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001985 .hwcg_reg = DMA_BAM_HCLK_CTL,
1986 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001987 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1988 .halt_bit = 12,
1989 },
1990 .c = {
1991 .dbg_name = "dma_bam_p_clk",
1992 .ops = &clk_ops_branch,
1993 CLK_INIT(dma_bam_p_clk.c),
1994 },
1995};
1996
1997static struct branch_clk gsbi1_p_clk = {
1998 .b = {
1999 .ctl_reg = GSBIn_HCLK_CTL_REG(1),
2000 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002001 .hwcg_reg = GSBIn_HCLK_CTL_REG(1),
2002 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002003 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2004 .halt_bit = 11,
2005 },
2006 .c = {
2007 .dbg_name = "gsbi1_p_clk",
2008 .ops = &clk_ops_branch,
2009 CLK_INIT(gsbi1_p_clk.c),
2010 },
2011};
2012
2013static struct branch_clk gsbi2_p_clk = {
2014 .b = {
2015 .ctl_reg = GSBIn_HCLK_CTL_REG(2),
2016 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002017 .hwcg_reg = GSBIn_HCLK_CTL_REG(2),
2018 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002019 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2020 .halt_bit = 7,
2021 },
2022 .c = {
2023 .dbg_name = "gsbi2_p_clk",
2024 .ops = &clk_ops_branch,
2025 CLK_INIT(gsbi2_p_clk.c),
2026 },
2027};
2028
2029static struct branch_clk gsbi3_p_clk = {
2030 .b = {
2031 .ctl_reg = GSBIn_HCLK_CTL_REG(3),
2032 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002033 .hwcg_reg = GSBIn_HCLK_CTL_REG(3),
2034 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002035 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2036 .halt_bit = 3,
2037 },
2038 .c = {
2039 .dbg_name = "gsbi3_p_clk",
2040 .ops = &clk_ops_branch,
2041 CLK_INIT(gsbi3_p_clk.c),
2042 },
2043};
2044
2045static struct branch_clk gsbi4_p_clk = {
2046 .b = {
2047 .ctl_reg = GSBIn_HCLK_CTL_REG(4),
2048 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002049 .hwcg_reg = GSBIn_HCLK_CTL_REG(4),
2050 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002051 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2052 .halt_bit = 27,
2053 },
2054 .c = {
2055 .dbg_name = "gsbi4_p_clk",
2056 .ops = &clk_ops_branch,
2057 CLK_INIT(gsbi4_p_clk.c),
2058 },
2059};
2060
2061static struct branch_clk gsbi5_p_clk = {
2062 .b = {
2063 .ctl_reg = GSBIn_HCLK_CTL_REG(5),
2064 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002065 .hwcg_reg = GSBIn_HCLK_CTL_REG(5),
2066 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002067 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2068 .halt_bit = 23,
2069 },
2070 .c = {
2071 .dbg_name = "gsbi5_p_clk",
2072 .ops = &clk_ops_branch,
2073 CLK_INIT(gsbi5_p_clk.c),
2074 },
2075};
2076
2077static struct branch_clk gsbi6_p_clk = {
2078 .b = {
2079 .ctl_reg = GSBIn_HCLK_CTL_REG(6),
2080 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002081 .hwcg_reg = GSBIn_HCLK_CTL_REG(6),
2082 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002083 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2084 .halt_bit = 19,
2085 },
2086 .c = {
2087 .dbg_name = "gsbi6_p_clk",
2088 .ops = &clk_ops_branch,
2089 CLK_INIT(gsbi6_p_clk.c),
2090 },
2091};
2092
2093static struct branch_clk gsbi7_p_clk = {
2094 .b = {
2095 .ctl_reg = GSBIn_HCLK_CTL_REG(7),
2096 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002097 .hwcg_reg = GSBIn_HCLK_CTL_REG(7),
2098 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002099 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2100 .halt_bit = 15,
2101 },
2102 .c = {
2103 .dbg_name = "gsbi7_p_clk",
2104 .ops = &clk_ops_branch,
2105 CLK_INIT(gsbi7_p_clk.c),
2106 },
2107};
2108
2109static struct branch_clk gsbi8_p_clk = {
2110 .b = {
2111 .ctl_reg = GSBIn_HCLK_CTL_REG(8),
2112 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002113 .hwcg_reg = GSBIn_HCLK_CTL_REG(8),
2114 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002115 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2116 .halt_bit = 11,
2117 },
2118 .c = {
2119 .dbg_name = "gsbi8_p_clk",
2120 .ops = &clk_ops_branch,
2121 CLK_INIT(gsbi8_p_clk.c),
2122 },
2123};
2124
2125static struct branch_clk gsbi9_p_clk = {
2126 .b = {
2127 .ctl_reg = GSBIn_HCLK_CTL_REG(9),
2128 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002129 .hwcg_reg = GSBIn_HCLK_CTL_REG(9),
2130 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002131 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2132 .halt_bit = 7,
2133 },
2134 .c = {
2135 .dbg_name = "gsbi9_p_clk",
2136 .ops = &clk_ops_branch,
2137 CLK_INIT(gsbi9_p_clk.c),
2138 },
2139};
2140
2141static struct branch_clk gsbi10_p_clk = {
2142 .b = {
2143 .ctl_reg = GSBIn_HCLK_CTL_REG(10),
2144 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002145 .hwcg_reg = GSBIn_HCLK_CTL_REG(10),
2146 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002147 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2148 .halt_bit = 3,
2149 },
2150 .c = {
2151 .dbg_name = "gsbi10_p_clk",
2152 .ops = &clk_ops_branch,
2153 CLK_INIT(gsbi10_p_clk.c),
2154 },
2155};
2156
2157static struct branch_clk gsbi11_p_clk = {
2158 .b = {
2159 .ctl_reg = GSBIn_HCLK_CTL_REG(11),
2160 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002161 .hwcg_reg = GSBIn_HCLK_CTL_REG(11),
2162 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002163 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2164 .halt_bit = 18,
2165 },
2166 .c = {
2167 .dbg_name = "gsbi11_p_clk",
2168 .ops = &clk_ops_branch,
2169 CLK_INIT(gsbi11_p_clk.c),
2170 },
2171};
2172
2173static struct branch_clk gsbi12_p_clk = {
2174 .b = {
2175 .ctl_reg = GSBIn_HCLK_CTL_REG(12),
2176 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002177 .hwcg_reg = GSBIn_HCLK_CTL_REG(12),
2178 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002179 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2180 .halt_bit = 14,
2181 },
2182 .c = {
2183 .dbg_name = "gsbi12_p_clk",
2184 .ops = &clk_ops_branch,
2185 CLK_INIT(gsbi12_p_clk.c),
2186 },
2187};
2188
Tianyi Gou41515e22011-09-01 19:37:43 -07002189static struct branch_clk sata_phy_cfg_clk = {
2190 .b = {
2191 .ctl_reg = SATA_PHY_CFG_CLK_CTL_REG,
2192 .en_mask = BIT(4),
2193 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2194 .halt_bit = 12,
2195 },
2196 .c = {
2197 .dbg_name = "sata_phy_cfg_clk",
2198 .ops = &clk_ops_branch,
2199 CLK_INIT(sata_phy_cfg_clk.c),
Stephen Boyd973e4ba2011-07-12 17:06:01 -07002200 },
2201};
2202
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002203static struct branch_clk tsif_p_clk = {
2204 .b = {
2205 .ctl_reg = TSIF_HCLK_CTL_REG,
2206 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002207 .hwcg_reg = TSIF_HCLK_CTL_REG,
2208 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002209 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2210 .halt_bit = 7,
2211 },
2212 .c = {
2213 .dbg_name = "tsif_p_clk",
2214 .ops = &clk_ops_branch,
2215 CLK_INIT(tsif_p_clk.c),
2216 },
2217};
2218
2219static struct branch_clk usb_fs1_p_clk = {
2220 .b = {
2221 .ctl_reg = USB_FSn_HCLK_CTL_REG(1),
2222 .en_mask = BIT(4),
2223 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2224 .halt_bit = 17,
2225 },
2226 .c = {
2227 .dbg_name = "usb_fs1_p_clk",
2228 .ops = &clk_ops_branch,
2229 CLK_INIT(usb_fs1_p_clk.c),
2230 },
2231};
2232
2233static struct branch_clk usb_fs2_p_clk = {
2234 .b = {
2235 .ctl_reg = USB_FSn_HCLK_CTL_REG(2),
2236 .en_mask = BIT(4),
2237 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2238 .halt_bit = 14,
2239 },
2240 .c = {
2241 .dbg_name = "usb_fs2_p_clk",
2242 .ops = &clk_ops_branch,
2243 CLK_INIT(usb_fs2_p_clk.c),
2244 },
2245};
2246
2247static struct branch_clk usb_hs1_p_clk = {
2248 .b = {
2249 .ctl_reg = USB_HS1_HCLK_CTL_REG,
2250 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002251 .hwcg_reg = USB_HS1_HCLK_CTL_REG,
2252 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002253 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2254 .halt_bit = 1,
2255 },
2256 .c = {
2257 .dbg_name = "usb_hs1_p_clk",
2258 .ops = &clk_ops_branch,
2259 CLK_INIT(usb_hs1_p_clk.c),
2260 },
2261};
2262
Tianyi Gou41515e22011-09-01 19:37:43 -07002263static struct branch_clk usb_hs3_p_clk = {
2264 .b = {
2265 .ctl_reg = USB_HS3_HCLK_CTL_REG,
2266 .en_mask = BIT(4),
2267 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2268 .halt_bit = 31,
2269 },
2270 .c = {
2271 .dbg_name = "usb_hs3_p_clk",
2272 .ops = &clk_ops_branch,
2273 CLK_INIT(usb_hs3_p_clk.c),
2274 },
2275};
2276
2277static struct branch_clk usb_hs4_p_clk = {
2278 .b = {
2279 .ctl_reg = USB_HS4_HCLK_CTL_REG,
2280 .en_mask = BIT(4),
2281 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2282 .halt_bit = 7,
2283 },
2284 .c = {
2285 .dbg_name = "usb_hs4_p_clk",
2286 .ops = &clk_ops_branch,
2287 CLK_INIT(usb_hs4_p_clk.c),
2288 },
2289};
2290
Stephen Boyd94625ef2011-07-12 17:06:01 -07002291static struct branch_clk usb_hsic_p_clk = {
2292 .b = {
2293 .ctl_reg = USB_HSIC_HCLK_CTL_REG,
2294 .en_mask = BIT(4),
2295 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2296 .halt_bit = 28,
2297 },
2298 .c = {
2299 .dbg_name = "usb_hsic_p_clk",
2300 .ops = &clk_ops_branch,
2301 CLK_INIT(usb_hsic_p_clk.c),
2302 },
2303};
2304
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002305static struct branch_clk sdc1_p_clk = {
2306 .b = {
2307 .ctl_reg = SDCn_HCLK_CTL_REG(1),
2308 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002309 .hwcg_reg = SDCn_HCLK_CTL_REG(1),
2310 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002311 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2312 .halt_bit = 11,
2313 },
2314 .c = {
2315 .dbg_name = "sdc1_p_clk",
2316 .ops = &clk_ops_branch,
2317 CLK_INIT(sdc1_p_clk.c),
2318 },
2319};
2320
2321static struct branch_clk sdc2_p_clk = {
2322 .b = {
2323 .ctl_reg = SDCn_HCLK_CTL_REG(2),
2324 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002325 .hwcg_reg = SDCn_HCLK_CTL_REG(2),
2326 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002327 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2328 .halt_bit = 10,
2329 },
2330 .c = {
2331 .dbg_name = "sdc2_p_clk",
2332 .ops = &clk_ops_branch,
2333 CLK_INIT(sdc2_p_clk.c),
2334 },
2335};
2336
2337static struct branch_clk sdc3_p_clk = {
2338 .b = {
2339 .ctl_reg = SDCn_HCLK_CTL_REG(3),
2340 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002341 .hwcg_reg = SDCn_HCLK_CTL_REG(3),
2342 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002343 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2344 .halt_bit = 9,
2345 },
2346 .c = {
2347 .dbg_name = "sdc3_p_clk",
2348 .ops = &clk_ops_branch,
2349 CLK_INIT(sdc3_p_clk.c),
2350 },
2351};
2352
2353static struct branch_clk sdc4_p_clk = {
2354 .b = {
2355 .ctl_reg = SDCn_HCLK_CTL_REG(4),
2356 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002357 .hwcg_reg = SDCn_HCLK_CTL_REG(4),
2358 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002359 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2360 .halt_bit = 8,
2361 },
2362 .c = {
2363 .dbg_name = "sdc4_p_clk",
2364 .ops = &clk_ops_branch,
2365 CLK_INIT(sdc4_p_clk.c),
2366 },
2367};
2368
2369static struct branch_clk sdc5_p_clk = {
2370 .b = {
2371 .ctl_reg = SDCn_HCLK_CTL_REG(5),
2372 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002373 .hwcg_reg = SDCn_HCLK_CTL_REG(5),
2374 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002375 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2376 .halt_bit = 7,
2377 },
2378 .c = {
2379 .dbg_name = "sdc5_p_clk",
2380 .ops = &clk_ops_branch,
2381 CLK_INIT(sdc5_p_clk.c),
2382 },
2383};
2384
2385/* HW-Voteable Clocks */
2386static struct branch_clk adm0_clk = {
2387 .b = {
2388 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2389 .en_mask = BIT(2),
2390 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2391 .halt_check = HALT_VOTED,
2392 .halt_bit = 14,
2393 },
2394 .c = {
2395 .dbg_name = "adm0_clk",
2396 .ops = &clk_ops_branch,
2397 CLK_INIT(adm0_clk.c),
2398 },
2399};
2400
2401static struct branch_clk adm0_p_clk = {
2402 .b = {
2403 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2404 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002405 .hwcg_reg = ADM0_PBUS_CLK_CTL_REG,
2406 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002407 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2408 .halt_check = HALT_VOTED,
2409 .halt_bit = 13,
2410 },
2411 .c = {
2412 .dbg_name = "adm0_p_clk",
2413 .ops = &clk_ops_branch,
2414 CLK_INIT(adm0_p_clk.c),
2415 },
2416};
2417
2418static struct branch_clk pmic_arb0_p_clk = {
2419 .b = {
2420 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2421 .en_mask = BIT(8),
2422 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2423 .halt_check = HALT_VOTED,
2424 .halt_bit = 22,
2425 },
2426 .c = {
2427 .dbg_name = "pmic_arb0_p_clk",
2428 .ops = &clk_ops_branch,
2429 CLK_INIT(pmic_arb0_p_clk.c),
2430 },
2431};
2432
2433static struct branch_clk pmic_arb1_p_clk = {
2434 .b = {
2435 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2436 .en_mask = BIT(9),
2437 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2438 .halt_check = HALT_VOTED,
2439 .halt_bit = 21,
2440 },
2441 .c = {
2442 .dbg_name = "pmic_arb1_p_clk",
2443 .ops = &clk_ops_branch,
2444 CLK_INIT(pmic_arb1_p_clk.c),
2445 },
2446};
2447
2448static struct branch_clk pmic_ssbi2_clk = {
2449 .b = {
2450 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2451 .en_mask = BIT(7),
2452 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2453 .halt_check = HALT_VOTED,
2454 .halt_bit = 23,
2455 },
2456 .c = {
2457 .dbg_name = "pmic_ssbi2_clk",
2458 .ops = &clk_ops_branch,
2459 CLK_INIT(pmic_ssbi2_clk.c),
2460 },
2461};
2462
2463static struct branch_clk rpm_msg_ram_p_clk = {
2464 .b = {
2465 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2466 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002467 .hwcg_reg = RPM_MSG_RAM_HCLK_CTL_REG,
2468 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002469 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2470 .halt_check = HALT_VOTED,
2471 .halt_bit = 12,
2472 },
2473 .c = {
2474 .dbg_name = "rpm_msg_ram_p_clk",
2475 .ops = &clk_ops_branch,
2476 CLK_INIT(rpm_msg_ram_p_clk.c),
2477 },
2478};
2479
2480/*
2481 * Multimedia Clocks
2482 */
2483
Stephen Boyd94625ef2011-07-12 17:06:01 -07002484#define CLK_CAM(name, n, hb) \
2485 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002486 .b = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002487 .ctl_reg = CAMCLK##n##_CC_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002488 .en_mask = BIT(0), \
2489 .halt_reg = DBG_BUS_VEC_I_REG, \
2490 .halt_bit = hb, \
2491 }, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002492 .ns_reg = CAMCLK##n##_NS_REG, \
2493 .md_reg = CAMCLK##n##_MD_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002494 .root_en_mask = BIT(2), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002495 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0), \
Matt Wagantall07c45472012-02-10 23:27:24 -08002496 .mnd_en_mask = BIT(5), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002497 .ctl_mask = BM(7, 6), \
2498 .set_rate = set_rate_mnd_8, \
2499 .freq_tbl = clk_tbl_cam, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002500 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002501 .c = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002502 .dbg_name = #name, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002503 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002504 VDD_DIG_FMAX_MAP2(LOW, 64000000, NOMINAL, 128000000), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002505 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002506 }, \
2507 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002508#define F_CAM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002509 { \
2510 .freq_hz = f, \
2511 .src_clk = &s##_clk.c, \
2512 .md_val = MD8(8, m, 0, n), \
2513 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2514 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002515 }
2516static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002517 F_CAM( 0, gnd, 1, 0, 0),
2518 F_CAM( 6000000, pll8, 4, 1, 16),
2519 F_CAM( 8000000, pll8, 4, 1, 12),
2520 F_CAM( 12000000, pll8, 4, 1, 8),
2521 F_CAM( 16000000, pll8, 4, 1, 6),
2522 F_CAM( 19200000, pll8, 4, 1, 5),
2523 F_CAM( 24000000, pll8, 4, 1, 4),
2524 F_CAM( 32000000, pll8, 4, 1, 3),
2525 F_CAM( 48000000, pll8, 4, 1, 2),
2526 F_CAM( 64000000, pll8, 3, 1, 2),
2527 F_CAM( 96000000, pll8, 4, 0, 0),
2528 F_CAM(128000000, pll8, 3, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002529 F_END
2530};
2531
Stephen Boyd94625ef2011-07-12 17:06:01 -07002532static CLK_CAM(cam0_clk, 0, 15);
2533static CLK_CAM(cam1_clk, 1, 16);
2534static CLK_CAM(cam2_clk, 2, 31);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002535
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002536#define F_CSI(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002537 { \
2538 .freq_hz = f, \
2539 .src_clk = &s##_clk.c, \
2540 .md_val = MD8(8, m, 0, n), \
2541 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2542 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002543 }
2544static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002545 F_CSI( 0, gnd, 1, 0, 0),
Stephen Boyd092fd182011-10-21 15:56:30 -07002546 F_CSI( 27000000, pxo, 1, 0, 0),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002547 F_CSI( 85330000, pll8, 1, 2, 9),
2548 F_CSI(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002549 F_END
2550};
2551
2552static struct rcg_clk csi0_src_clk = {
2553 .ns_reg = CSI0_NS_REG,
2554 .b = {
2555 .ctl_reg = CSI0_CC_REG,
2556 .halt_check = NOCHECK,
2557 },
2558 .md_reg = CSI0_MD_REG,
2559 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002560 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002561 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002562 .ctl_mask = BM(7, 6),
2563 .set_rate = set_rate_mnd,
2564 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002565 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002566 .c = {
2567 .dbg_name = "csi0_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002568 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002569 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002570 CLK_INIT(csi0_src_clk.c),
2571 },
2572};
2573
2574static struct branch_clk csi0_clk = {
2575 .b = {
2576 .ctl_reg = CSI0_CC_REG,
2577 .en_mask = BIT(0),
2578 .reset_reg = SW_RESET_CORE_REG,
2579 .reset_mask = BIT(8),
2580 .halt_reg = DBG_BUS_VEC_B_REG,
2581 .halt_bit = 13,
2582 },
2583 .parent = &csi0_src_clk.c,
2584 .c = {
2585 .dbg_name = "csi0_clk",
2586 .ops = &clk_ops_branch,
2587 CLK_INIT(csi0_clk.c),
2588 },
2589};
2590
2591static struct branch_clk csi0_phy_clk = {
2592 .b = {
2593 .ctl_reg = CSI0_CC_REG,
2594 .en_mask = BIT(8),
2595 .reset_reg = SW_RESET_CORE_REG,
2596 .reset_mask = BIT(29),
2597 .halt_reg = DBG_BUS_VEC_I_REG,
2598 .halt_bit = 9,
2599 },
2600 .parent = &csi0_src_clk.c,
2601 .c = {
2602 .dbg_name = "csi0_phy_clk",
2603 .ops = &clk_ops_branch,
2604 CLK_INIT(csi0_phy_clk.c),
2605 },
2606};
2607
2608static struct rcg_clk csi1_src_clk = {
2609 .ns_reg = CSI1_NS_REG,
2610 .b = {
2611 .ctl_reg = CSI1_CC_REG,
2612 .halt_check = NOCHECK,
2613 },
2614 .md_reg = CSI1_MD_REG,
2615 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002616 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002617 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002618 .ctl_mask = BM(7, 6),
2619 .set_rate = set_rate_mnd,
2620 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002621 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002622 .c = {
2623 .dbg_name = "csi1_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002624 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002625 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002626 CLK_INIT(csi1_src_clk.c),
2627 },
2628};
2629
2630static struct branch_clk csi1_clk = {
2631 .b = {
2632 .ctl_reg = CSI1_CC_REG,
2633 .en_mask = BIT(0),
2634 .reset_reg = SW_RESET_CORE_REG,
2635 .reset_mask = BIT(18),
2636 .halt_reg = DBG_BUS_VEC_B_REG,
2637 .halt_bit = 14,
2638 },
2639 .parent = &csi1_src_clk.c,
2640 .c = {
2641 .dbg_name = "csi1_clk",
2642 .ops = &clk_ops_branch,
2643 CLK_INIT(csi1_clk.c),
2644 },
2645};
2646
2647static struct branch_clk csi1_phy_clk = {
2648 .b = {
2649 .ctl_reg = CSI1_CC_REG,
2650 .en_mask = BIT(8),
2651 .reset_reg = SW_RESET_CORE_REG,
2652 .reset_mask = BIT(28),
2653 .halt_reg = DBG_BUS_VEC_I_REG,
2654 .halt_bit = 10,
2655 },
2656 .parent = &csi1_src_clk.c,
2657 .c = {
2658 .dbg_name = "csi1_phy_clk",
2659 .ops = &clk_ops_branch,
2660 CLK_INIT(csi1_phy_clk.c),
2661 },
2662};
2663
Stephen Boyd94625ef2011-07-12 17:06:01 -07002664static struct rcg_clk csi2_src_clk = {
2665 .ns_reg = CSI2_NS_REG,
2666 .b = {
2667 .ctl_reg = CSI2_CC_REG,
2668 .halt_check = NOCHECK,
2669 },
2670 .md_reg = CSI2_MD_REG,
2671 .root_en_mask = BIT(2),
2672 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002673 .mnd_en_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002674 .ctl_mask = BM(7, 6),
2675 .set_rate = set_rate_mnd,
2676 .freq_tbl = clk_tbl_csi,
2677 .current_freq = &rcg_dummy_freq,
2678 .c = {
2679 .dbg_name = "csi2_src_clk",
2680 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002681 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002682 CLK_INIT(csi2_src_clk.c),
2683 },
2684};
2685
2686static struct branch_clk csi2_clk = {
2687 .b = {
2688 .ctl_reg = CSI2_CC_REG,
2689 .en_mask = BIT(0),
2690 .reset_reg = SW_RESET_CORE2_REG,
2691 .reset_mask = BIT(2),
2692 .halt_reg = DBG_BUS_VEC_B_REG,
2693 .halt_bit = 29,
2694 },
2695 .parent = &csi2_src_clk.c,
2696 .c = {
2697 .dbg_name = "csi2_clk",
2698 .ops = &clk_ops_branch,
2699 CLK_INIT(csi2_clk.c),
2700 },
2701};
2702
2703static struct branch_clk csi2_phy_clk = {
2704 .b = {
2705 .ctl_reg = CSI2_CC_REG,
2706 .en_mask = BIT(8),
2707 .reset_reg = SW_RESET_CORE_REG,
2708 .reset_mask = BIT(31),
2709 .halt_reg = DBG_BUS_VEC_I_REG,
2710 .halt_bit = 29,
2711 },
2712 .parent = &csi2_src_clk.c,
2713 .c = {
2714 .dbg_name = "csi2_phy_clk",
2715 .ops = &clk_ops_branch,
2716 CLK_INIT(csi2_phy_clk.c),
2717 },
2718};
2719
Stephen Boyd092fd182011-10-21 15:56:30 -07002720static struct clk *pix_rdi_mux_map[] = {
2721 [0] = &csi0_clk.c,
2722 [1] = &csi1_clk.c,
2723 [2] = &csi2_clk.c,
2724 NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002725};
2726
Stephen Boyd092fd182011-10-21 15:56:30 -07002727struct pix_rdi_clk {
2728 bool enabled;
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002729 unsigned long cur_rate;
Stephen Boyd092fd182011-10-21 15:56:30 -07002730
2731 void __iomem *const s_reg;
2732 u32 s_mask;
2733
2734 void __iomem *const s2_reg;
2735 u32 s2_mask;
2736
2737 struct branch b;
2738 struct clk c;
2739};
2740
2741static inline struct pix_rdi_clk *to_pix_rdi_clk(struct clk *clk)
2742{
2743 return container_of(clk, struct pix_rdi_clk, c);
2744}
2745
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002746static int pix_rdi_clk_set_rate(struct clk *c, unsigned long rate)
Stephen Boyd092fd182011-10-21 15:56:30 -07002747{
2748 int ret, i;
2749 u32 reg;
2750 unsigned long flags;
2751 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2752 struct clk **mux_map = pix_rdi_mux_map;
2753
2754 /*
2755 * These clocks select three inputs via two muxes. One mux selects
2756 * between csi0 and csi1 and the second mux selects between that mux's
2757 * output and csi2. The source and destination selections for each
2758 * mux must be clocking for the switch to succeed so just turn on
2759 * all three sources because it's easier than figuring out what source
2760 * needs to be on at what time.
2761 */
2762 for (i = 0; mux_map[i]; i++) {
2763 ret = clk_enable(mux_map[i]);
2764 if (ret)
2765 goto err;
2766 }
2767 if (rate >= i) {
2768 ret = -EINVAL;
2769 goto err;
2770 }
2771 /* Keep the new source on when switching inputs of an enabled clock */
2772 if (clk->enabled) {
2773 clk_disable(mux_map[clk->cur_rate]);
2774 clk_enable(mux_map[rate]);
2775 }
2776 spin_lock_irqsave(&local_clock_reg_lock, flags);
2777 reg = readl_relaxed(clk->s2_reg);
2778 reg &= ~clk->s2_mask;
2779 reg |= rate == 2 ? clk->s2_mask : 0;
2780 writel_relaxed(reg, clk->s2_reg);
2781 /*
2782 * Wait at least 6 cycles of slowest clock
2783 * for the glitch-free MUX to fully switch sources.
2784 */
2785 mb();
2786 udelay(1);
2787 reg = readl_relaxed(clk->s_reg);
2788 reg &= ~clk->s_mask;
2789 reg |= rate == 1 ? clk->s_mask : 0;
2790 writel_relaxed(reg, clk->s_reg);
2791 /*
2792 * Wait at least 6 cycles of slowest clock
2793 * for the glitch-free MUX to fully switch sources.
2794 */
2795 mb();
2796 udelay(1);
2797 clk->cur_rate = rate;
2798 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2799err:
2800 for (i--; i >= 0; i--)
2801 clk_disable(mux_map[i]);
2802
2803 return 0;
2804}
2805
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002806static unsigned long pix_rdi_clk_get_rate(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002807{
2808 return to_pix_rdi_clk(c)->cur_rate;
2809}
2810
2811static int pix_rdi_clk_enable(struct clk *c)
2812{
2813 unsigned long flags;
2814 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2815
2816 spin_lock_irqsave(&local_clock_reg_lock, flags);
2817 __branch_clk_enable_reg(&clk->b, clk->c.dbg_name);
2818 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2819 clk->enabled = true;
2820
2821 return 0;
2822}
2823
2824static void pix_rdi_clk_disable(struct clk *c)
2825{
2826 unsigned long flags;
2827 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2828
2829 spin_lock_irqsave(&local_clock_reg_lock, flags);
2830 __branch_clk_disable_reg(&clk->b, clk->c.dbg_name);
2831 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2832 clk->enabled = false;
2833}
2834
2835static int pix_rdi_clk_reset(struct clk *clk, enum clk_reset_action action)
2836{
2837 return branch_reset(&to_pix_rdi_clk(clk)->b, action);
2838}
2839
2840static struct clk *pix_rdi_clk_get_parent(struct clk *c)
2841{
2842 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2843
2844 return pix_rdi_mux_map[clk->cur_rate];
2845}
2846
2847static int pix_rdi_clk_list_rate(struct clk *c, unsigned n)
2848{
2849 if (pix_rdi_mux_map[n])
2850 return n;
2851 return -ENXIO;
2852}
2853
Matt Wagantalla15833b2012-04-03 11:00:56 -07002854static enum handoff pix_rdi_clk_handoff(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002855{
2856 u32 reg;
2857 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
Matt Wagantalla15833b2012-04-03 11:00:56 -07002858 enum handoff ret;
2859
2860 ret = branch_handoff(&clk->b, &clk->c);
2861 if (ret == HANDOFF_DISABLED_CLK)
2862 return ret;
Stephen Boyd092fd182011-10-21 15:56:30 -07002863
2864 reg = readl_relaxed(clk->s_reg);
2865 clk->cur_rate = reg & clk->s_mask ? 1 : 0;
2866 reg = readl_relaxed(clk->s2_reg);
2867 clk->cur_rate = reg & clk->s2_mask ? 2 : clk->cur_rate;
Matt Wagantalla15833b2012-04-03 11:00:56 -07002868
2869 return HANDOFF_ENABLED_CLK;
Stephen Boyd092fd182011-10-21 15:56:30 -07002870}
2871
2872static struct clk_ops clk_ops_pix_rdi_8960 = {
2873 .enable = pix_rdi_clk_enable,
2874 .disable = pix_rdi_clk_disable,
2875 .auto_off = pix_rdi_clk_disable,
2876 .handoff = pix_rdi_clk_handoff,
2877 .set_rate = pix_rdi_clk_set_rate,
2878 .get_rate = pix_rdi_clk_get_rate,
2879 .list_rate = pix_rdi_clk_list_rate,
2880 .reset = pix_rdi_clk_reset,
Stephen Boyd092fd182011-10-21 15:56:30 -07002881 .get_parent = pix_rdi_clk_get_parent,
2882};
2883
2884static struct pix_rdi_clk csi_pix_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002885 .b = {
2886 .ctl_reg = MISC_CC_REG,
2887 .en_mask = BIT(26),
2888 .halt_check = DELAY,
2889 .reset_reg = SW_RESET_CORE_REG,
2890 .reset_mask = BIT(26),
2891 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002892 .s_reg = MISC_CC_REG,
2893 .s_mask = BIT(25),
2894 .s2_reg = MISC_CC3_REG,
2895 .s2_mask = BIT(13),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002896 .c = {
2897 .dbg_name = "csi_pix_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002898 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002899 CLK_INIT(csi_pix_clk.c),
2900 },
2901};
2902
Stephen Boyd092fd182011-10-21 15:56:30 -07002903static struct pix_rdi_clk csi_pix1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07002904 .b = {
2905 .ctl_reg = MISC_CC3_REG,
2906 .en_mask = BIT(10),
2907 .halt_check = DELAY,
2908 .reset_reg = SW_RESET_CORE_REG,
2909 .reset_mask = BIT(30),
2910 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002911 .s_reg = MISC_CC3_REG,
2912 .s_mask = BIT(8),
2913 .s2_reg = MISC_CC3_REG,
2914 .s2_mask = BIT(9),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002915 .c = {
2916 .dbg_name = "csi_pix1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002917 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002918 CLK_INIT(csi_pix1_clk.c),
2919 },
2920};
2921
Stephen Boyd092fd182011-10-21 15:56:30 -07002922static struct pix_rdi_clk csi_rdi_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002923 .b = {
2924 .ctl_reg = MISC_CC_REG,
2925 .en_mask = BIT(13),
2926 .halt_check = DELAY,
2927 .reset_reg = SW_RESET_CORE_REG,
2928 .reset_mask = BIT(27),
2929 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002930 .s_reg = MISC_CC_REG,
2931 .s_mask = BIT(12),
2932 .s2_reg = MISC_CC3_REG,
2933 .s2_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002934 .c = {
2935 .dbg_name = "csi_rdi_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002936 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002937 CLK_INIT(csi_rdi_clk.c),
2938 },
2939};
2940
Stephen Boyd092fd182011-10-21 15:56:30 -07002941static struct pix_rdi_clk csi_rdi1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07002942 .b = {
2943 .ctl_reg = MISC_CC3_REG,
2944 .en_mask = BIT(2),
2945 .halt_check = DELAY,
2946 .reset_reg = SW_RESET_CORE2_REG,
2947 .reset_mask = BIT(1),
2948 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002949 .s_reg = MISC_CC3_REG,
2950 .s_mask = BIT(0),
2951 .s2_reg = MISC_CC3_REG,
2952 .s2_mask = BIT(1),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002953 .c = {
2954 .dbg_name = "csi_rdi1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002955 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002956 CLK_INIT(csi_rdi1_clk.c),
2957 },
2958};
2959
Stephen Boyd092fd182011-10-21 15:56:30 -07002960static struct pix_rdi_clk csi_rdi2_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07002961 .b = {
2962 .ctl_reg = MISC_CC3_REG,
2963 .en_mask = BIT(6),
2964 .halt_check = DELAY,
2965 .reset_reg = SW_RESET_CORE2_REG,
2966 .reset_mask = BIT(0),
2967 },
Stephen Boyd092fd182011-10-21 15:56:30 -07002968 .s_reg = MISC_CC3_REG,
2969 .s_mask = BIT(4),
2970 .s2_reg = MISC_CC3_REG,
2971 .s2_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002972 .c = {
2973 .dbg_name = "csi_rdi2_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07002974 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002975 CLK_INIT(csi_rdi2_clk.c),
2976 },
2977};
2978
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002979#define F_CSI_PHYTIMER(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002980 { \
2981 .freq_hz = f, \
2982 .src_clk = &s##_clk.c, \
2983 .md_val = MD8(8, m, 0, n), \
2984 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2985 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002986 }
2987static struct clk_freq_tbl clk_tbl_csi_phytimer[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002988 F_CSI_PHYTIMER( 0, gnd, 1, 0, 0),
2989 F_CSI_PHYTIMER( 85330000, pll8, 1, 2, 9),
2990 F_CSI_PHYTIMER(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002991 F_END
2992};
2993
2994static struct rcg_clk csiphy_timer_src_clk = {
2995 .ns_reg = CSIPHYTIMER_NS_REG,
2996 .b = {
2997 .ctl_reg = CSIPHYTIMER_CC_REG,
2998 .halt_check = NOCHECK,
2999 },
3000 .md_reg = CSIPHYTIMER_MD_REG,
3001 .root_en_mask = BIT(2),
3002 .ns_mask = (BM(31, 24) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003003 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003004 .ctl_mask = BM(7, 6),
3005 .set_rate = set_rate_mnd_8,
3006 .freq_tbl = clk_tbl_csi_phytimer,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003007 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003008 .c = {
3009 .dbg_name = "csiphy_timer_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003010 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003011 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003012 CLK_INIT(csiphy_timer_src_clk.c),
3013 },
3014};
3015
3016static struct branch_clk csi0phy_timer_clk = {
3017 .b = {
3018 .ctl_reg = CSIPHYTIMER_CC_REG,
3019 .en_mask = BIT(0),
3020 .halt_reg = DBG_BUS_VEC_I_REG,
3021 .halt_bit = 17,
3022 },
3023 .parent = &csiphy_timer_src_clk.c,
3024 .c = {
3025 .dbg_name = "csi0phy_timer_clk",
3026 .ops = &clk_ops_branch,
3027 CLK_INIT(csi0phy_timer_clk.c),
3028 },
3029};
3030
3031static struct branch_clk csi1phy_timer_clk = {
3032 .b = {
3033 .ctl_reg = CSIPHYTIMER_CC_REG,
3034 .en_mask = BIT(9),
3035 .halt_reg = DBG_BUS_VEC_I_REG,
3036 .halt_bit = 18,
3037 },
3038 .parent = &csiphy_timer_src_clk.c,
3039 .c = {
3040 .dbg_name = "csi1phy_timer_clk",
3041 .ops = &clk_ops_branch,
3042 CLK_INIT(csi1phy_timer_clk.c),
3043 },
3044};
3045
Stephen Boyd94625ef2011-07-12 17:06:01 -07003046static struct branch_clk csi2phy_timer_clk = {
3047 .b = {
3048 .ctl_reg = CSIPHYTIMER_CC_REG,
3049 .en_mask = BIT(11),
3050 .halt_reg = DBG_BUS_VEC_I_REG,
3051 .halt_bit = 30,
3052 },
3053 .parent = &csiphy_timer_src_clk.c,
3054 .c = {
3055 .dbg_name = "csi2phy_timer_clk",
3056 .ops = &clk_ops_branch,
3057 CLK_INIT(csi2phy_timer_clk.c),
3058 },
3059};
3060
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003061#define F_DSI(d) \
3062 { \
3063 .freq_hz = d, \
3064 .ns_val = BVAL(15, 12, (d-1)), \
3065 }
3066/*
3067 * The DSI_BYTE/ESC clock is sourced from the DSI PHY PLL, which may change rate
3068 * without this clock driver knowing. So, overload the clk_set_rate() to set
3069 * the divider (1 to 16) of the clock with respect to the PLL rate.
3070 */
3071static struct clk_freq_tbl clk_tbl_dsi_byte[] = {
3072 F_DSI(1), F_DSI(2), F_DSI(3), F_DSI(4),
3073 F_DSI(5), F_DSI(6), F_DSI(7), F_DSI(8),
3074 F_DSI(9), F_DSI(10), F_DSI(11), F_DSI(12),
3075 F_DSI(13), F_DSI(14), F_DSI(15), F_DSI(16),
3076 F_END
3077};
3078
3079static struct rcg_clk dsi1_byte_clk = {
3080 .b = {
3081 .ctl_reg = DSI1_BYTE_CC_REG,
3082 .en_mask = BIT(0),
3083 .reset_reg = SW_RESET_CORE_REG,
3084 .reset_mask = BIT(7),
3085 .halt_reg = DBG_BUS_VEC_B_REG,
3086 .halt_bit = 21,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003087 .retain_reg = DSI1_BYTE_CC_REG,
3088 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003089 },
3090 .ns_reg = DSI1_BYTE_NS_REG,
3091 .root_en_mask = BIT(2),
3092 .ns_mask = BM(15, 12),
3093 .set_rate = set_rate_nop,
3094 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003095 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003096 .c = {
3097 .dbg_name = "dsi1_byte_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003098 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003099 CLK_INIT(dsi1_byte_clk.c),
3100 },
3101};
3102
3103static struct rcg_clk dsi2_byte_clk = {
3104 .b = {
3105 .ctl_reg = DSI2_BYTE_CC_REG,
3106 .en_mask = BIT(0),
3107 .reset_reg = SW_RESET_CORE_REG,
3108 .reset_mask = BIT(25),
3109 .halt_reg = DBG_BUS_VEC_B_REG,
3110 .halt_bit = 20,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003111 .retain_reg = DSI2_BYTE_CC_REG,
3112 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003113 },
3114 .ns_reg = DSI2_BYTE_NS_REG,
3115 .root_en_mask = BIT(2),
3116 .ns_mask = BM(15, 12),
3117 .set_rate = set_rate_nop,
3118 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003119 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003120 .c = {
3121 .dbg_name = "dsi2_byte_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003122 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003123 CLK_INIT(dsi2_byte_clk.c),
3124 },
3125};
3126
3127static struct rcg_clk dsi1_esc_clk = {
3128 .b = {
3129 .ctl_reg = DSI1_ESC_CC_REG,
3130 .en_mask = BIT(0),
3131 .reset_reg = SW_RESET_CORE_REG,
3132 .halt_reg = DBG_BUS_VEC_I_REG,
3133 .halt_bit = 1,
3134 },
3135 .ns_reg = DSI1_ESC_NS_REG,
3136 .root_en_mask = BIT(2),
3137 .ns_mask = BM(15, 12),
3138 .set_rate = set_rate_nop,
3139 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003140 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003141 .c = {
3142 .dbg_name = "dsi1_esc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003143 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003144 CLK_INIT(dsi1_esc_clk.c),
3145 },
3146};
3147
3148static struct rcg_clk dsi2_esc_clk = {
3149 .b = {
3150 .ctl_reg = DSI2_ESC_CC_REG,
3151 .en_mask = BIT(0),
3152 .halt_reg = DBG_BUS_VEC_I_REG,
3153 .halt_bit = 3,
3154 },
3155 .ns_reg = DSI2_ESC_NS_REG,
3156 .root_en_mask = BIT(2),
3157 .ns_mask = BM(15, 12),
3158 .set_rate = set_rate_nop,
3159 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003160 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003161 .c = {
3162 .dbg_name = "dsi2_esc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003163 .ops = &clk_ops_rcg_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003164 CLK_INIT(dsi2_esc_clk.c),
3165 },
3166};
3167
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003168#define F_GFX2D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003169 { \
3170 .freq_hz = f, \
3171 .src_clk = &s##_clk.c, \
3172 .md_val = MD4(4, m, 0, n), \
3173 .ns_val = NS_MND_BANKED4(20, 16, n, m, 3, 0, s##_to_mm_mux), \
3174 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003175 }
3176static struct clk_freq_tbl clk_tbl_gfx2d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003177 F_GFX2D( 0, gnd, 0, 0),
3178 F_GFX2D( 27000000, pxo, 0, 0),
3179 F_GFX2D( 48000000, pll8, 1, 8),
3180 F_GFX2D( 54857000, pll8, 1, 7),
3181 F_GFX2D( 64000000, pll8, 1, 6),
3182 F_GFX2D( 76800000, pll8, 1, 5),
3183 F_GFX2D( 96000000, pll8, 1, 4),
3184 F_GFX2D(128000000, pll8, 1, 3),
3185 F_GFX2D(145455000, pll2, 2, 11),
3186 F_GFX2D(160000000, pll2, 1, 5),
3187 F_GFX2D(177778000, pll2, 2, 9),
3188 F_GFX2D(200000000, pll2, 1, 4),
3189 F_GFX2D(228571000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003190 F_END
3191};
3192
3193static struct bank_masks bmnd_info_gfx2d0 = {
3194 .bank_sel_mask = BIT(11),
3195 .bank0_mask = {
3196 .md_reg = GFX2D0_MD0_REG,
3197 .ns_mask = BM(23, 20) | BM(5, 3),
3198 .rst_mask = BIT(25),
3199 .mnd_en_mask = BIT(8),
3200 .mode_mask = BM(10, 9),
3201 },
3202 .bank1_mask = {
3203 .md_reg = GFX2D0_MD1_REG,
3204 .ns_mask = BM(19, 16) | BM(2, 0),
3205 .rst_mask = BIT(24),
3206 .mnd_en_mask = BIT(5),
3207 .mode_mask = BM(7, 6),
3208 },
3209};
3210
3211static struct rcg_clk gfx2d0_clk = {
3212 .b = {
3213 .ctl_reg = GFX2D0_CC_REG,
3214 .en_mask = BIT(0),
3215 .reset_reg = SW_RESET_CORE_REG,
3216 .reset_mask = BIT(14),
3217 .halt_reg = DBG_BUS_VEC_A_REG,
3218 .halt_bit = 9,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003219 .retain_reg = GFX2D0_CC_REG,
3220 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003221 },
3222 .ns_reg = GFX2D0_NS_REG,
3223 .root_en_mask = BIT(2),
3224 .set_rate = set_rate_mnd_banked,
3225 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003226 .bank_info = &bmnd_info_gfx2d0,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003227 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003228 .c = {
3229 .dbg_name = "gfx2d0_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003230 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003231 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3232 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003233 CLK_INIT(gfx2d0_clk.c),
3234 },
3235};
3236
3237static struct bank_masks bmnd_info_gfx2d1 = {
3238 .bank_sel_mask = BIT(11),
3239 .bank0_mask = {
3240 .md_reg = GFX2D1_MD0_REG,
3241 .ns_mask = BM(23, 20) | BM(5, 3),
3242 .rst_mask = BIT(25),
3243 .mnd_en_mask = BIT(8),
3244 .mode_mask = BM(10, 9),
3245 },
3246 .bank1_mask = {
3247 .md_reg = GFX2D1_MD1_REG,
3248 .ns_mask = BM(19, 16) | BM(2, 0),
3249 .rst_mask = BIT(24),
3250 .mnd_en_mask = BIT(5),
3251 .mode_mask = BM(7, 6),
3252 },
3253};
3254
3255static struct rcg_clk gfx2d1_clk = {
3256 .b = {
3257 .ctl_reg = GFX2D1_CC_REG,
3258 .en_mask = BIT(0),
3259 .reset_reg = SW_RESET_CORE_REG,
3260 .reset_mask = BIT(13),
3261 .halt_reg = DBG_BUS_VEC_A_REG,
3262 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003263 .retain_reg = GFX2D1_CC_REG,
3264 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003265 },
3266 .ns_reg = GFX2D1_NS_REG,
3267 .root_en_mask = BIT(2),
3268 .set_rate = set_rate_mnd_banked,
3269 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003270 .bank_info = &bmnd_info_gfx2d1,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003271 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003272 .c = {
3273 .dbg_name = "gfx2d1_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003274 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003275 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3276 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003277 CLK_INIT(gfx2d1_clk.c),
3278 },
3279};
3280
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003281#define F_GFX3D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003282 { \
3283 .freq_hz = f, \
3284 .src_clk = &s##_clk.c, \
3285 .md_val = MD4(4, m, 0, n), \
3286 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3287 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003288 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003289
3290static struct clk_freq_tbl clk_tbl_gfx3d_8960[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003291 F_GFX3D( 0, gnd, 0, 0),
3292 F_GFX3D( 27000000, pxo, 0, 0),
3293 F_GFX3D( 48000000, pll8, 1, 8),
3294 F_GFX3D( 54857000, pll8, 1, 7),
3295 F_GFX3D( 64000000, pll8, 1, 6),
3296 F_GFX3D( 76800000, pll8, 1, 5),
3297 F_GFX3D( 96000000, pll8, 1, 4),
3298 F_GFX3D(128000000, pll8, 1, 3),
3299 F_GFX3D(145455000, pll2, 2, 11),
3300 F_GFX3D(160000000, pll2, 1, 5),
3301 F_GFX3D(177778000, pll2, 2, 9),
3302 F_GFX3D(200000000, pll2, 1, 4),
3303 F_GFX3D(228571000, pll2, 2, 7),
3304 F_GFX3D(266667000, pll2, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003305 F_GFX3D(300000000, pll3, 1, 4),
3306 F_GFX3D(320000000, pll2, 2, 5),
3307 F_GFX3D(400000000, pll2, 1, 2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003308 F_END
3309};
3310
Tianyi Gou41515e22011-09-01 19:37:43 -07003311static struct clk_freq_tbl clk_tbl_gfx3d_8064[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003312 F_GFX3D( 0, gnd, 0, 0),
3313 F_GFX3D( 27000000, pxo, 0, 0),
3314 F_GFX3D( 48000000, pll8, 1, 8),
3315 F_GFX3D( 54857000, pll8, 1, 7),
3316 F_GFX3D( 64000000, pll8, 1, 6),
3317 F_GFX3D( 76800000, pll8, 1, 5),
3318 F_GFX3D( 96000000, pll8, 1, 4),
3319 F_GFX3D(128000000, pll8, 1, 3),
3320 F_GFX3D(145455000, pll2, 2, 11),
3321 F_GFX3D(160000000, pll2, 1, 5),
3322 F_GFX3D(177778000, pll2, 2, 9),
3323 F_GFX3D(200000000, pll2, 1, 4),
3324 F_GFX3D(228571000, pll2, 2, 7),
3325 F_GFX3D(266667000, pll2, 1, 3),
Tianyi Gou0c50fe32011-10-19 15:50:35 -07003326 F_GFX3D(325000000, pll15, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003327 F_GFX3D(400000000, pll2, 1, 2),
Tianyi Gou41515e22011-09-01 19:37:43 -07003328 F_END
3329};
3330
Tianyi Goue3d4f542012-03-15 17:06:45 -07003331static struct clk_freq_tbl clk_tbl_gfx3d_8930[] = {
3332 F_GFX3D( 0, gnd, 0, 0),
3333 F_GFX3D( 27000000, pxo, 0, 0),
3334 F_GFX3D( 48000000, pll8, 1, 8),
3335 F_GFX3D( 54857000, pll8, 1, 7),
3336 F_GFX3D( 64000000, pll8, 1, 6),
3337 F_GFX3D( 76800000, pll8, 1, 5),
3338 F_GFX3D( 96000000, pll8, 1, 4),
3339 F_GFX3D(128000000, pll8, 1, 3),
3340 F_GFX3D(145455000, pll2, 2, 11),
3341 F_GFX3D(160000000, pll2, 1, 5),
3342 F_GFX3D(177778000, pll2, 2, 9),
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003343 F_GFX3D(192000000, pll8, 1, 2),
Tianyi Goue3d4f542012-03-15 17:06:45 -07003344 F_GFX3D(200000000, pll2, 1, 4),
3345 F_GFX3D(228571000, pll2, 2, 7),
3346 F_GFX3D(266667000, pll2, 1, 3),
Tianyi Goue3d4f542012-03-15 17:06:45 -07003347 F_GFX3D(320000000, pll2, 2, 5),
3348 F_GFX3D(400000000, pll2, 1, 2),
3349 F_GFX3D(450000000, pll15, 1, 2),
3350 F_END
3351};
3352
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003353static unsigned long fmax_gfx3d_8064[MAX_VDD_LEVELS] __initdata = {
3354 [VDD_DIG_LOW] = 128000000,
3355 [VDD_DIG_NOMINAL] = 325000000,
3356 [VDD_DIG_HIGH] = 400000000
3357};
3358
Tianyi Goue3d4f542012-03-15 17:06:45 -07003359static unsigned long fmax_gfx3d_8930[MAX_VDD_LEVELS] __initdata = {
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003360 [VDD_DIG_LOW] = 192000000,
Tianyi Goue3d4f542012-03-15 17:06:45 -07003361 [VDD_DIG_NOMINAL] = 320000000,
3362 [VDD_DIG_HIGH] = 450000000
3363};
3364
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003365static struct bank_masks bmnd_info_gfx3d = {
3366 .bank_sel_mask = BIT(11),
3367 .bank0_mask = {
3368 .md_reg = GFX3D_MD0_REG,
3369 .ns_mask = BM(21, 18) | BM(5, 3),
3370 .rst_mask = BIT(23),
3371 .mnd_en_mask = BIT(8),
3372 .mode_mask = BM(10, 9),
3373 },
3374 .bank1_mask = {
3375 .md_reg = GFX3D_MD1_REG,
3376 .ns_mask = BM(17, 14) | BM(2, 0),
3377 .rst_mask = BIT(22),
3378 .mnd_en_mask = BIT(5),
3379 .mode_mask = BM(7, 6),
3380 },
3381};
3382
3383static struct rcg_clk gfx3d_clk = {
3384 .b = {
3385 .ctl_reg = GFX3D_CC_REG,
3386 .en_mask = BIT(0),
3387 .reset_reg = SW_RESET_CORE_REG,
3388 .reset_mask = BIT(12),
3389 .halt_reg = DBG_BUS_VEC_A_REG,
3390 .halt_bit = 4,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003391 .retain_reg = GFX3D_CC_REG,
3392 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003393 },
3394 .ns_reg = GFX3D_NS_REG,
3395 .root_en_mask = BIT(2),
3396 .set_rate = set_rate_mnd_banked,
Tianyi Gou41515e22011-09-01 19:37:43 -07003397 .freq_tbl = clk_tbl_gfx3d_8960,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003398 .bank_info = &bmnd_info_gfx3d,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003399 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003400 .c = {
3401 .dbg_name = "gfx3d_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003402 .ops = &clk_ops_rcg_8960,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003403 VDD_DIG_FMAX_MAP3(LOW, 128000000, NOMINAL, 300000000,
3404 HIGH, 400000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003405 CLK_INIT(gfx3d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003406 .depends = &gmem_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003407 },
3408};
3409
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003410#define F_VCAP(f, s, m, n) \
Tianyi Gou621f8742011-09-01 21:45:01 -07003411 { \
3412 .freq_hz = f, \
3413 .src_clk = &s##_clk.c, \
3414 .md_val = MD4(4, m, 0, n), \
3415 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3416 .ctl_val = CC_BANKED(9, 6, n), \
Tianyi Gou621f8742011-09-01 21:45:01 -07003417 }
3418
3419static struct clk_freq_tbl clk_tbl_vcap[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003420 F_VCAP( 0, gnd, 0, 0),
3421 F_VCAP( 27000000, pxo, 0, 0),
3422 F_VCAP( 54860000, pll8, 1, 7),
3423 F_VCAP( 64000000, pll8, 1, 6),
3424 F_VCAP( 76800000, pll8, 1, 5),
3425 F_VCAP(128000000, pll8, 1, 3),
3426 F_VCAP(160000000, pll2, 1, 5),
3427 F_VCAP(200000000, pll2, 1, 4),
Tianyi Gou621f8742011-09-01 21:45:01 -07003428 F_END
3429};
3430
3431static struct bank_masks bmnd_info_vcap = {
3432 .bank_sel_mask = BIT(11),
3433 .bank0_mask = {
3434 .md_reg = VCAP_MD0_REG,
3435 .ns_mask = BM(21, 18) | BM(5, 3),
3436 .rst_mask = BIT(23),
3437 .mnd_en_mask = BIT(8),
3438 .mode_mask = BM(10, 9),
3439 },
3440 .bank1_mask = {
3441 .md_reg = VCAP_MD1_REG,
3442 .ns_mask = BM(17, 14) | BM(2, 0),
3443 .rst_mask = BIT(22),
3444 .mnd_en_mask = BIT(5),
3445 .mode_mask = BM(7, 6),
3446 },
3447};
3448
3449static struct rcg_clk vcap_clk = {
3450 .b = {
3451 .ctl_reg = VCAP_CC_REG,
3452 .en_mask = BIT(0),
3453 .halt_reg = DBG_BUS_VEC_J_REG,
3454 .halt_bit = 15,
3455 },
3456 .ns_reg = VCAP_NS_REG,
3457 .root_en_mask = BIT(2),
3458 .set_rate = set_rate_mnd_banked,
3459 .freq_tbl = clk_tbl_vcap,
3460 .bank_info = &bmnd_info_vcap,
3461 .current_freq = &rcg_dummy_freq,
3462 .c = {
3463 .dbg_name = "vcap_clk",
3464 .ops = &clk_ops_rcg_8960,
3465 .depends = &vcap_axi_clk.c,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003466 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
Tianyi Gou621f8742011-09-01 21:45:01 -07003467 CLK_INIT(vcap_clk.c),
3468 },
3469};
3470
3471static struct branch_clk vcap_npl_clk = {
3472 .b = {
3473 .ctl_reg = VCAP_CC_REG,
3474 .en_mask = BIT(13),
3475 .halt_reg = DBG_BUS_VEC_J_REG,
3476 .halt_bit = 25,
3477 },
3478 .parent = &vcap_clk.c,
3479 .c = {
3480 .dbg_name = "vcap_npl_clk",
3481 .ops = &clk_ops_branch,
3482 CLK_INIT(vcap_npl_clk.c),
3483 },
3484};
3485
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003486#define F_IJPEG(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003487 { \
3488 .freq_hz = f, \
3489 .src_clk = &s##_clk.c, \
3490 .md_val = MD8(8, m, 0, n), \
3491 .ns_val = NS_MM(23, 16, n, m, 15, 12, d, 2, 0, s##_to_mm_mux), \
3492 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003493 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003494
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003495static struct clk_freq_tbl clk_tbl_ijpeg[] = {
3496 F_IJPEG( 0, gnd, 1, 0, 0),
3497 F_IJPEG( 27000000, pxo, 1, 0, 0),
3498 F_IJPEG( 36570000, pll8, 1, 2, 21),
3499 F_IJPEG( 54860000, pll8, 7, 0, 0),
3500 F_IJPEG( 96000000, pll8, 4, 0, 0),
3501 F_IJPEG(109710000, pll8, 1, 2, 7),
3502 F_IJPEG(128000000, pll8, 3, 0, 0),
3503 F_IJPEG(153600000, pll8, 1, 2, 5),
3504 F_IJPEG(200000000, pll2, 4, 0, 0),
3505 F_IJPEG(228571000, pll2, 1, 2, 7),
3506 F_IJPEG(266667000, pll2, 1, 1, 3),
3507 F_IJPEG(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003508 F_END
3509};
3510
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003511static unsigned long fmax_ijpeg_8064[MAX_VDD_LEVELS] __initdata = {
3512 [VDD_DIG_LOW] = 128000000,
3513 [VDD_DIG_NOMINAL] = 266667000,
3514 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07003515};
3516
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003517static struct rcg_clk ijpeg_clk = {
3518 .b = {
3519 .ctl_reg = IJPEG_CC_REG,
3520 .en_mask = BIT(0),
3521 .reset_reg = SW_RESET_CORE_REG,
3522 .reset_mask = BIT(9),
3523 .halt_reg = DBG_BUS_VEC_A_REG,
3524 .halt_bit = 24,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003525 .retain_reg = IJPEG_CC_REG,
3526 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003527 },
3528 .ns_reg = IJPEG_NS_REG,
3529 .md_reg = IJPEG_MD_REG,
3530 .root_en_mask = BIT(2),
3531 .ns_mask = (BM(23, 16) | BM(15, 12) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003532 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003533 .ctl_mask = BM(7, 6),
3534 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003535 .freq_tbl = clk_tbl_ijpeg,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003536 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003537 .c = {
3538 .dbg_name = "ijpeg_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003539 .ops = &clk_ops_rcg_8960,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003540 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
3541 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003542 CLK_INIT(ijpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003543 .depends = &ijpeg_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003544 },
3545};
3546
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003547#define F_JPEGD(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003548 { \
3549 .freq_hz = f, \
3550 .src_clk = &s##_clk.c, \
3551 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003552 }
3553static struct clk_freq_tbl clk_tbl_jpegd[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003554 F_JPEGD( 0, gnd, 1),
3555 F_JPEGD( 64000000, pll8, 6),
3556 F_JPEGD( 76800000, pll8, 5),
3557 F_JPEGD( 96000000, pll8, 4),
3558 F_JPEGD(160000000, pll2, 5),
3559 F_JPEGD(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003560 F_END
3561};
3562
3563static struct rcg_clk jpegd_clk = {
3564 .b = {
3565 .ctl_reg = JPEGD_CC_REG,
3566 .en_mask = BIT(0),
3567 .reset_reg = SW_RESET_CORE_REG,
3568 .reset_mask = BIT(19),
3569 .halt_reg = DBG_BUS_VEC_A_REG,
3570 .halt_bit = 19,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003571 .retain_reg = JPEGD_CC_REG,
3572 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003573 },
3574 .ns_reg = JPEGD_NS_REG,
3575 .root_en_mask = BIT(2),
3576 .ns_mask = (BM(15, 12) | BM(2, 0)),
3577 .set_rate = set_rate_nop,
3578 .freq_tbl = clk_tbl_jpegd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003579 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003580 .c = {
3581 .dbg_name = "jpegd_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003582 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003583 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003584 CLK_INIT(jpegd_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003585 .depends = &jpegd_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003586 },
3587};
3588
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003589#define F_MDP(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003590 { \
3591 .freq_hz = f, \
3592 .src_clk = &s##_clk.c, \
3593 .md_val = MD8(8, m, 0, n), \
3594 .ns_val = NS_MND_BANKED8(22, 14, n, m, 3, 0, s##_to_mm_mux), \
3595 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003596 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003597static struct clk_freq_tbl clk_tbl_mdp[] = {
3598 F_MDP( 0, gnd, 0, 0),
3599 F_MDP( 9600000, pll8, 1, 40),
3600 F_MDP( 13710000, pll8, 1, 28),
3601 F_MDP( 27000000, pxo, 0, 0),
3602 F_MDP( 29540000, pll8, 1, 13),
3603 F_MDP( 34910000, pll8, 1, 11),
3604 F_MDP( 38400000, pll8, 1, 10),
3605 F_MDP( 59080000, pll8, 2, 13),
3606 F_MDP( 76800000, pll8, 1, 5),
3607 F_MDP( 85330000, pll8, 2, 9),
3608 F_MDP( 96000000, pll8, 1, 4),
3609 F_MDP(128000000, pll8, 1, 3),
3610 F_MDP(160000000, pll2, 1, 5),
3611 F_MDP(177780000, pll2, 2, 9),
3612 F_MDP(200000000, pll2, 1, 4),
3613 F_MDP(266667000, pll2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003614 F_END
3615};
3616
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003617static unsigned long fmax_mdp_8064[MAX_VDD_LEVELS] __initdata = {
3618 [VDD_DIG_LOW] = 128000000,
3619 [VDD_DIG_NOMINAL] = 266667000
Tianyi Gou621f8742011-09-01 21:45:01 -07003620};
3621
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003622static struct bank_masks bmnd_info_mdp = {
3623 .bank_sel_mask = BIT(11),
3624 .bank0_mask = {
3625 .md_reg = MDP_MD0_REG,
3626 .ns_mask = BM(29, 22) | BM(5, 3),
3627 .rst_mask = BIT(31),
3628 .mnd_en_mask = BIT(8),
3629 .mode_mask = BM(10, 9),
3630 },
3631 .bank1_mask = {
3632 .md_reg = MDP_MD1_REG,
3633 .ns_mask = BM(21, 14) | BM(2, 0),
3634 .rst_mask = BIT(30),
3635 .mnd_en_mask = BIT(5),
3636 .mode_mask = BM(7, 6),
3637 },
3638};
3639
3640static struct rcg_clk mdp_clk = {
3641 .b = {
3642 .ctl_reg = MDP_CC_REG,
3643 .en_mask = BIT(0),
3644 .reset_reg = SW_RESET_CORE_REG,
3645 .reset_mask = BIT(21),
3646 .halt_reg = DBG_BUS_VEC_C_REG,
3647 .halt_bit = 10,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003648 .retain_reg = MDP_CC_REG,
3649 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003650 },
3651 .ns_reg = MDP_NS_REG,
3652 .root_en_mask = BIT(2),
3653 .set_rate = set_rate_mnd_banked,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003654 .freq_tbl = clk_tbl_mdp,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003655 .bank_info = &bmnd_info_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003656 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003657 .c = {
3658 .dbg_name = "mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003659 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003660 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003661 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003662 .depends = &mdp_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003663 },
3664};
3665
3666static struct branch_clk lut_mdp_clk = {
3667 .b = {
3668 .ctl_reg = MDP_LUT_CC_REG,
3669 .en_mask = BIT(0),
3670 .halt_reg = DBG_BUS_VEC_I_REG,
3671 .halt_bit = 13,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003672 .retain_reg = MDP_LUT_CC_REG,
3673 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003674 },
3675 .parent = &mdp_clk.c,
3676 .c = {
3677 .dbg_name = "lut_mdp_clk",
3678 .ops = &clk_ops_branch,
3679 CLK_INIT(lut_mdp_clk.c),
3680 },
3681};
3682
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003683#define F_MDP_VSYNC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003684 { \
3685 .freq_hz = f, \
3686 .src_clk = &s##_clk.c, \
3687 .ns_val = NS_SRC_SEL(13, 13, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003688 }
3689static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003690 F_MDP_VSYNC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003691 F_END
3692};
3693
3694static struct rcg_clk mdp_vsync_clk = {
3695 .b = {
3696 .ctl_reg = MISC_CC_REG,
3697 .en_mask = BIT(6),
3698 .reset_reg = SW_RESET_CORE_REG,
3699 .reset_mask = BIT(3),
3700 .halt_reg = DBG_BUS_VEC_B_REG,
3701 .halt_bit = 22,
3702 },
3703 .ns_reg = MISC_CC2_REG,
3704 .ns_mask = BIT(13),
3705 .set_rate = set_rate_nop,
3706 .freq_tbl = clk_tbl_mdp_vsync,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003707 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003708 .c = {
3709 .dbg_name = "mdp_vsync_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003710 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003711 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003712 CLK_INIT(mdp_vsync_clk.c),
3713 },
3714};
3715
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003716#define F_ROT(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003717 { \
3718 .freq_hz = f, \
3719 .src_clk = &s##_clk.c, \
3720 .ns_val = NS_DIVSRC_BANKED(29, 26, 25, 22, d, \
3721 21, 19, 18, 16, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003722 }
3723static struct clk_freq_tbl clk_tbl_rot[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003724 F_ROT( 0, gnd, 1),
3725 F_ROT( 27000000, pxo, 1),
3726 F_ROT( 29540000, pll8, 13),
3727 F_ROT( 32000000, pll8, 12),
3728 F_ROT( 38400000, pll8, 10),
3729 F_ROT( 48000000, pll8, 8),
3730 F_ROT( 54860000, pll8, 7),
3731 F_ROT( 64000000, pll8, 6),
3732 F_ROT( 76800000, pll8, 5),
3733 F_ROT( 96000000, pll8, 4),
3734 F_ROT(100000000, pll2, 8),
3735 F_ROT(114290000, pll2, 7),
3736 F_ROT(133330000, pll2, 6),
3737 F_ROT(160000000, pll2, 5),
3738 F_ROT(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003739 F_END
3740};
3741
3742static struct bank_masks bdiv_info_rot = {
3743 .bank_sel_mask = BIT(30),
3744 .bank0_mask = {
3745 .ns_mask = BM(25, 22) | BM(18, 16),
3746 },
3747 .bank1_mask = {
3748 .ns_mask = BM(29, 26) | BM(21, 19),
3749 },
3750};
3751
3752static struct rcg_clk rot_clk = {
3753 .b = {
3754 .ctl_reg = ROT_CC_REG,
3755 .en_mask = BIT(0),
3756 .reset_reg = SW_RESET_CORE_REG,
3757 .reset_mask = BIT(2),
3758 .halt_reg = DBG_BUS_VEC_C_REG,
3759 .halt_bit = 15,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003760 .retain_reg = ROT_CC_REG,
3761 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003762 },
3763 .ns_reg = ROT_NS_REG,
3764 .root_en_mask = BIT(2),
3765 .set_rate = set_rate_div_banked,
3766 .freq_tbl = clk_tbl_rot,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003767 .bank_info = &bdiv_info_rot,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003768 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003769 .c = {
3770 .dbg_name = "rot_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003771 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003772 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003773 CLK_INIT(rot_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003774 .depends = &rot_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003775 },
3776};
3777
3778static int hdmi_pll_clk_enable(struct clk *clk)
3779{
3780 int ret;
3781 unsigned long flags;
3782 spin_lock_irqsave(&local_clock_reg_lock, flags);
3783 ret = hdmi_pll_enable();
3784 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3785 return ret;
3786}
3787
3788static void hdmi_pll_clk_disable(struct clk *clk)
3789{
3790 unsigned long flags;
3791 spin_lock_irqsave(&local_clock_reg_lock, flags);
3792 hdmi_pll_disable();
3793 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3794}
3795
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07003796static unsigned long hdmi_pll_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003797{
3798 return hdmi_pll_get_rate();
3799}
3800
Stephen Boyd5b35dee2011-09-21 12:17:38 -07003801static struct clk *hdmi_pll_clk_get_parent(struct clk *clk)
3802{
3803 return &pxo_clk.c;
3804}
3805
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003806static struct clk_ops clk_ops_hdmi_pll = {
3807 .enable = hdmi_pll_clk_enable,
3808 .disable = hdmi_pll_clk_disable,
3809 .get_rate = hdmi_pll_clk_get_rate,
Stephen Boyd5b35dee2011-09-21 12:17:38 -07003810 .get_parent = hdmi_pll_clk_get_parent,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003811};
3812
3813static struct clk hdmi_pll_clk = {
3814 .dbg_name = "hdmi_pll_clk",
3815 .ops = &clk_ops_hdmi_pll,
3816 CLK_INIT(hdmi_pll_clk),
3817};
3818
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003819#define F_TV_GND(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003820 { \
3821 .freq_hz = f, \
3822 .src_clk = &s##_clk.c, \
3823 .md_val = MD8(8, m, 0, n), \
3824 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3825 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003826 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003827#define F_TV(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003828 { \
3829 .freq_hz = f, \
3830 .src_clk = &s##_clk, \
3831 .md_val = MD8(8, m, 0, n), \
3832 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3833 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003834 .extra_freq_data = (void *)p_r, \
3835 }
3836/* Switching TV freqs requires PLL reconfiguration. */
3837static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003838 F_TV_GND( 0, gnd, 0, 1, 0, 0),
3839 F_TV( 25200000, hdmi_pll, 25200000, 1, 0, 0),
3840 F_TV( 27000000, hdmi_pll, 27000000, 1, 0, 0),
3841 F_TV( 27030000, hdmi_pll, 27030000, 1, 0, 0),
3842 F_TV( 74250000, hdmi_pll, 74250000, 1, 0, 0),
3843 F_TV(148500000, hdmi_pll, 148500000, 1, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003844 F_END
3845};
3846
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003847static unsigned long fmax_tv_src_8064[MAX_VDD_LEVELS] __initdata = {
3848 [VDD_DIG_LOW] = 74250000,
3849 [VDD_DIG_NOMINAL] = 149000000
3850};
3851
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003852/*
3853 * Unlike other clocks, the TV rate is adjusted through PLL
3854 * re-programming. It is also routed through an MND divider.
3855 */
3856void set_rate_tv(struct rcg_clk *clk, struct clk_freq_tbl *nf)
3857{
3858 unsigned long pll_rate = (unsigned long)nf->extra_freq_data;
3859 if (pll_rate)
3860 hdmi_pll_set_rate(pll_rate);
3861 set_rate_mnd(clk, nf);
3862}
3863
3864static struct rcg_clk tv_src_clk = {
3865 .ns_reg = TV_NS_REG,
3866 .b = {
3867 .ctl_reg = TV_CC_REG,
3868 .halt_check = NOCHECK,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003869 .retain_reg = TV_CC_REG,
3870 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003871 },
3872 .md_reg = TV_MD_REG,
3873 .root_en_mask = BIT(2),
3874 .ns_mask = (BM(23, 16) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003875 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003876 .ctl_mask = BM(7, 6),
3877 .set_rate = set_rate_tv,
3878 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003879 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003880 .c = {
3881 .dbg_name = "tv_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003882 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003883 VDD_DIG_FMAX_MAP2(LOW, 27030000, NOMINAL, 149000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003884 CLK_INIT(tv_src_clk.c),
3885 },
3886};
3887
Tianyi Gou51918802012-01-26 14:05:43 -08003888static struct cdiv_clk tv_src_div_clk = {
3889 .b = {
3890 .ctl_reg = TV_NS_REG,
3891 .halt_check = NOCHECK,
3892 },
3893 .ns_reg = TV_NS_REG,
3894 .div_offset = 6,
3895 .max_div = 2,
3896 .c = {
3897 .dbg_name = "tv_src_div_clk",
3898 .ops = &clk_ops_cdiv,
3899 CLK_INIT(tv_src_div_clk.c),
3900 },
3901};
3902
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003903static struct branch_clk tv_enc_clk = {
3904 .b = {
3905 .ctl_reg = TV_CC_REG,
3906 .en_mask = BIT(8),
3907 .reset_reg = SW_RESET_CORE_REG,
3908 .reset_mask = BIT(0),
3909 .halt_reg = DBG_BUS_VEC_D_REG,
3910 .halt_bit = 9,
3911 },
3912 .parent = &tv_src_clk.c,
3913 .c = {
3914 .dbg_name = "tv_enc_clk",
3915 .ops = &clk_ops_branch,
3916 CLK_INIT(tv_enc_clk.c),
3917 },
3918};
3919
3920static struct branch_clk tv_dac_clk = {
3921 .b = {
3922 .ctl_reg = TV_CC_REG,
3923 .en_mask = BIT(10),
3924 .halt_reg = DBG_BUS_VEC_D_REG,
3925 .halt_bit = 10,
3926 },
3927 .parent = &tv_src_clk.c,
3928 .c = {
3929 .dbg_name = "tv_dac_clk",
3930 .ops = &clk_ops_branch,
3931 CLK_INIT(tv_dac_clk.c),
3932 },
3933};
3934
3935static struct branch_clk mdp_tv_clk = {
3936 .b = {
3937 .ctl_reg = TV_CC_REG,
3938 .en_mask = BIT(0),
3939 .reset_reg = SW_RESET_CORE_REG,
3940 .reset_mask = BIT(4),
3941 .halt_reg = DBG_BUS_VEC_D_REG,
3942 .halt_bit = 12,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003943 .retain_reg = TV_CC2_REG,
3944 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003945 },
3946 .parent = &tv_src_clk.c,
3947 .c = {
3948 .dbg_name = "mdp_tv_clk",
3949 .ops = &clk_ops_branch,
3950 CLK_INIT(mdp_tv_clk.c),
3951 },
3952};
3953
3954static struct branch_clk hdmi_tv_clk = {
3955 .b = {
3956 .ctl_reg = TV_CC_REG,
3957 .en_mask = BIT(12),
3958 .reset_reg = SW_RESET_CORE_REG,
3959 .reset_mask = BIT(1),
3960 .halt_reg = DBG_BUS_VEC_D_REG,
3961 .halt_bit = 11,
3962 },
3963 .parent = &tv_src_clk.c,
3964 .c = {
3965 .dbg_name = "hdmi_tv_clk",
3966 .ops = &clk_ops_branch,
3967 CLK_INIT(hdmi_tv_clk.c),
3968 },
3969};
3970
Tianyi Gou51918802012-01-26 14:05:43 -08003971static struct branch_clk rgb_tv_clk = {
3972 .b = {
3973 .ctl_reg = TV_CC2_REG,
3974 .en_mask = BIT(14),
3975 .halt_reg = DBG_BUS_VEC_J_REG,
3976 .halt_bit = 27,
3977 },
3978 .parent = &tv_src_clk.c,
3979 .c = {
3980 .dbg_name = "rgb_tv_clk",
3981 .ops = &clk_ops_branch,
3982 CLK_INIT(rgb_tv_clk.c),
3983 },
3984};
3985
3986static struct branch_clk npl_tv_clk = {
3987 .b = {
3988 .ctl_reg = TV_CC2_REG,
3989 .en_mask = BIT(16),
3990 .halt_reg = DBG_BUS_VEC_J_REG,
3991 .halt_bit = 26,
3992 },
3993 .parent = &tv_src_clk.c,
3994 .c = {
3995 .dbg_name = "npl_tv_clk",
3996 .ops = &clk_ops_branch,
3997 CLK_INIT(npl_tv_clk.c),
3998 },
3999};
4000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004001static struct branch_clk hdmi_app_clk = {
4002 .b = {
4003 .ctl_reg = MISC_CC2_REG,
4004 .en_mask = BIT(11),
4005 .reset_reg = SW_RESET_CORE_REG,
4006 .reset_mask = BIT(11),
4007 .halt_reg = DBG_BUS_VEC_B_REG,
4008 .halt_bit = 25,
4009 },
4010 .c = {
4011 .dbg_name = "hdmi_app_clk",
4012 .ops = &clk_ops_branch,
4013 CLK_INIT(hdmi_app_clk.c),
4014 },
4015};
4016
4017static struct bank_masks bmnd_info_vcodec = {
4018 .bank_sel_mask = BIT(13),
4019 .bank0_mask = {
4020 .md_reg = VCODEC_MD0_REG,
4021 .ns_mask = BM(18, 11) | BM(2, 0),
4022 .rst_mask = BIT(31),
4023 .mnd_en_mask = BIT(5),
4024 .mode_mask = BM(7, 6),
4025 },
4026 .bank1_mask = {
4027 .md_reg = VCODEC_MD1_REG,
4028 .ns_mask = BM(26, 19) | BM(29, 27),
4029 .rst_mask = BIT(30),
4030 .mnd_en_mask = BIT(10),
4031 .mode_mask = BM(12, 11),
4032 },
4033};
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004034#define F_VCODEC(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004035 { \
4036 .freq_hz = f, \
4037 .src_clk = &s##_clk.c, \
4038 .md_val = MD8(8, m, 0, n), \
4039 .ns_val = NS_MND_BANKED8(11, 19, n, m, 0, 27, s##_to_mm_mux), \
4040 .ctl_val = CC_BANKED(6, 11, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004041 }
4042static struct clk_freq_tbl clk_tbl_vcodec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004043 F_VCODEC( 0, gnd, 0, 0),
4044 F_VCODEC( 27000000, pxo, 0, 0),
4045 F_VCODEC( 32000000, pll8, 1, 12),
4046 F_VCODEC( 48000000, pll8, 1, 8),
4047 F_VCODEC( 54860000, pll8, 1, 7),
4048 F_VCODEC( 96000000, pll8, 1, 4),
4049 F_VCODEC(133330000, pll2, 1, 6),
4050 F_VCODEC(200000000, pll2, 1, 4),
4051 F_VCODEC(228570000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004052 F_END
4053};
4054
4055static struct rcg_clk vcodec_clk = {
4056 .b = {
4057 .ctl_reg = VCODEC_CC_REG,
4058 .en_mask = BIT(0),
4059 .reset_reg = SW_RESET_CORE_REG,
4060 .reset_mask = BIT(6),
4061 .halt_reg = DBG_BUS_VEC_C_REG,
4062 .halt_bit = 29,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004063 .retain_reg = VCODEC_CC_REG,
4064 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004065 },
4066 .ns_reg = VCODEC_NS_REG,
4067 .root_en_mask = BIT(2),
4068 .set_rate = set_rate_mnd_banked,
Stephen Boydc78d9a72011-07-20 00:46:24 -07004069 .bank_info = &bmnd_info_vcodec,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004070 .freq_tbl = clk_tbl_vcodec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004071 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004072 .c = {
4073 .dbg_name = "vcodec_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004074 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004075 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
4076 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004077 CLK_INIT(vcodec_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004078 .depends = &vcodec_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004079 },
4080};
4081
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004082#define F_VPE(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004083 { \
4084 .freq_hz = f, \
4085 .src_clk = &s##_clk.c, \
4086 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004087 }
4088static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004089 F_VPE( 0, gnd, 1),
4090 F_VPE( 27000000, pxo, 1),
4091 F_VPE( 34909000, pll8, 11),
4092 F_VPE( 38400000, pll8, 10),
4093 F_VPE( 64000000, pll8, 6),
4094 F_VPE( 76800000, pll8, 5),
4095 F_VPE( 96000000, pll8, 4),
4096 F_VPE(100000000, pll2, 8),
4097 F_VPE(160000000, pll2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004098 F_END
4099};
4100
4101static struct rcg_clk vpe_clk = {
4102 .b = {
4103 .ctl_reg = VPE_CC_REG,
4104 .en_mask = BIT(0),
4105 .reset_reg = SW_RESET_CORE_REG,
4106 .reset_mask = BIT(17),
4107 .halt_reg = DBG_BUS_VEC_A_REG,
4108 .halt_bit = 28,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004109 .retain_reg = VPE_CC_REG,
4110 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004111 },
4112 .ns_reg = VPE_NS_REG,
4113 .root_en_mask = BIT(2),
4114 .ns_mask = (BM(15, 12) | BM(2, 0)),
4115 .set_rate = set_rate_nop,
4116 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004117 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004118 .c = {
4119 .dbg_name = "vpe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004120 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004121 VDD_DIG_FMAX_MAP2(LOW, 76800000, NOMINAL, 160000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004122 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004123 .depends = &vpe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004124 },
4125};
4126
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004127#define F_VFE(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004128 { \
4129 .freq_hz = f, \
4130 .src_clk = &s##_clk.c, \
4131 .md_val = MD8(8, m, 0, n), \
4132 .ns_val = NS_MM(23, 16, n, m, 11, 10, d, 2, 0, s##_to_mm_mux), \
4133 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004134 }
Tianyi Gou41515e22011-09-01 19:37:43 -07004135
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004136static struct clk_freq_tbl clk_tbl_vfe[] = {
4137 F_VFE( 0, gnd, 1, 0, 0),
4138 F_VFE( 13960000, pll8, 1, 2, 55),
4139 F_VFE( 27000000, pxo, 1, 0, 0),
4140 F_VFE( 36570000, pll8, 1, 2, 21),
4141 F_VFE( 38400000, pll8, 2, 1, 5),
4142 F_VFE( 45180000, pll8, 1, 2, 17),
4143 F_VFE( 48000000, pll8, 2, 1, 4),
4144 F_VFE( 54860000, pll8, 1, 1, 7),
4145 F_VFE( 64000000, pll8, 2, 1, 3),
4146 F_VFE( 76800000, pll8, 1, 1, 5),
4147 F_VFE( 96000000, pll8, 2, 1, 2),
4148 F_VFE(109710000, pll8, 1, 2, 7),
4149 F_VFE(128000000, pll8, 1, 1, 3),
4150 F_VFE(153600000, pll8, 1, 2, 5),
4151 F_VFE(200000000, pll2, 2, 1, 2),
4152 F_VFE(228570000, pll2, 1, 2, 7),
4153 F_VFE(266667000, pll2, 1, 1, 3),
4154 F_VFE(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004155 F_END
4156};
4157
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004158static unsigned long fmax_vfe_8064[MAX_VDD_LEVELS] __initdata = {
4159 [VDD_DIG_LOW] = 128000000,
4160 [VDD_DIG_NOMINAL] = 266667000,
4161 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07004162};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004163
4164static struct rcg_clk vfe_clk = {
4165 .b = {
4166 .ctl_reg = VFE_CC_REG,
4167 .reset_reg = SW_RESET_CORE_REG,
4168 .reset_mask = BIT(15),
4169 .halt_reg = DBG_BUS_VEC_B_REG,
4170 .halt_bit = 6,
4171 .en_mask = BIT(0),
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004172 .retain_reg = VFE_CC2_REG,
4173 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004174 },
4175 .ns_reg = VFE_NS_REG,
4176 .md_reg = VFE_MD_REG,
4177 .root_en_mask = BIT(2),
4178 .ns_mask = (BM(23, 16) | BM(11, 10) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004179 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004180 .ctl_mask = BM(7, 6),
4181 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004182 .freq_tbl = clk_tbl_vfe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004183 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004184 .c = {
4185 .dbg_name = "vfe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004186 .ops = &clk_ops_rcg_8960,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08004187 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
4188 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004189 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004190 .depends = &vfe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004191 },
4192};
4193
Matt Wagantallc23eee92011-08-16 23:06:52 -07004194static struct branch_clk csi_vfe_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004195 .b = {
4196 .ctl_reg = VFE_CC_REG,
4197 .en_mask = BIT(12),
4198 .reset_reg = SW_RESET_CORE_REG,
4199 .reset_mask = BIT(24),
4200 .halt_reg = DBG_BUS_VEC_B_REG,
4201 .halt_bit = 8,
4202 },
4203 .parent = &vfe_clk.c,
4204 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -07004205 .dbg_name = "csi_vfe_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004206 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -07004207 CLK_INIT(csi_vfe_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004208 },
4209};
4210
4211/*
4212 * Low Power Audio Clocks
4213 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004214#define F_AIF_OSR(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004215 { \
4216 .freq_hz = f, \
4217 .src_clk = &s##_clk.c, \
4218 .md_val = MD8(8, m, 0, n), \
4219 .ns_val = NS(31, 24, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004220 }
4221static struct clk_freq_tbl clk_tbl_aif_osr[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004222 F_AIF_OSR( 0, gnd, 1, 0, 0),
4223 F_AIF_OSR( 512000, pll4, 4, 1, 192),
4224 F_AIF_OSR( 768000, pll4, 4, 1, 128),
4225 F_AIF_OSR( 1024000, pll4, 4, 1, 96),
4226 F_AIF_OSR( 1536000, pll4, 4, 1, 64),
4227 F_AIF_OSR( 2048000, pll4, 4, 1, 48),
4228 F_AIF_OSR( 3072000, pll4, 4, 1, 32),
4229 F_AIF_OSR( 4096000, pll4, 4, 1, 24),
4230 F_AIF_OSR( 6144000, pll4, 4, 1, 16),
4231 F_AIF_OSR( 8192000, pll4, 4, 1, 12),
4232 F_AIF_OSR(12288000, pll4, 4, 1, 8),
4233 F_AIF_OSR(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004234 F_END
4235};
4236
4237#define CLK_AIF_OSR(i, ns, md, h_r) \
4238 struct rcg_clk i##_clk = { \
4239 .b = { \
4240 .ctl_reg = ns, \
4241 .en_mask = BIT(17), \
4242 .reset_reg = ns, \
4243 .reset_mask = BIT(19), \
4244 .halt_reg = h_r, \
4245 .halt_check = ENABLE, \
4246 .halt_bit = 1, \
4247 }, \
4248 .ns_reg = ns, \
4249 .md_reg = md, \
4250 .root_en_mask = BIT(9), \
4251 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004252 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004253 .set_rate = set_rate_mnd, \
4254 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004255 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004256 .c = { \
4257 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004258 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004259 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004260 CLK_INIT(i##_clk.c), \
4261 }, \
4262 }
4263#define CLK_AIF_OSR_DIV(i, ns, md, h_r) \
4264 struct rcg_clk i##_clk = { \
4265 .b = { \
4266 .ctl_reg = ns, \
4267 .en_mask = BIT(21), \
4268 .reset_reg = ns, \
4269 .reset_mask = BIT(23), \
4270 .halt_reg = h_r, \
4271 .halt_check = ENABLE, \
4272 .halt_bit = 1, \
4273 }, \
4274 .ns_reg = ns, \
4275 .md_reg = md, \
4276 .root_en_mask = BIT(9), \
4277 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004278 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004279 .set_rate = set_rate_mnd, \
4280 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004281 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004282 .c = { \
4283 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004284 .ops = &clk_ops_rcg_8960, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004285 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004286 CLK_INIT(i##_clk.c), \
4287 }, \
4288 }
4289
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004290#define CLK_AIF_BIT(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004291 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004292 .b = { \
4293 .ctl_reg = ns, \
4294 .en_mask = BIT(15), \
4295 .halt_reg = h_r, \
4296 .halt_check = DELAY, \
4297 }, \
4298 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004299 .ext_mask = BIT(14), \
4300 .div_offset = 10, \
4301 .max_div = 16, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004302 .c = { \
4303 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004304 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004305 CLK_INIT(i##_clk.c), \
4306 }, \
4307 }
4308
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004309#define CLK_AIF_BIT_DIV(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004310 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004311 .b = { \
4312 .ctl_reg = ns, \
4313 .en_mask = BIT(19), \
4314 .halt_reg = h_r, \
Stephen Boyd7bb9cf82012-01-25 18:09:01 -08004315 .halt_check = DELAY, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004316 }, \
4317 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004318 .ext_mask = BIT(18), \
4319 .div_offset = 10, \
4320 .max_div = 256, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004321 .c = { \
4322 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004323 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004324 CLK_INIT(i##_clk.c), \
4325 }, \
4326 }
4327
4328static CLK_AIF_OSR(mi2s_osr, LCC_MI2S_NS_REG, LCC_MI2S_MD_REG,
4329 LCC_MI2S_STATUS_REG);
4330static CLK_AIF_BIT(mi2s_bit, LCC_MI2S_NS_REG, LCC_MI2S_STATUS_REG);
4331
4332static CLK_AIF_OSR_DIV(codec_i2s_mic_osr, LCC_CODEC_I2S_MIC_NS_REG,
4333 LCC_CODEC_I2S_MIC_MD_REG, LCC_CODEC_I2S_MIC_STATUS_REG);
4334static CLK_AIF_BIT_DIV(codec_i2s_mic_bit, LCC_CODEC_I2S_MIC_NS_REG,
4335 LCC_CODEC_I2S_MIC_STATUS_REG);
4336
4337static CLK_AIF_OSR_DIV(spare_i2s_mic_osr, LCC_SPARE_I2S_MIC_NS_REG,
4338 LCC_SPARE_I2S_MIC_MD_REG, LCC_SPARE_I2S_MIC_STATUS_REG);
4339static CLK_AIF_BIT_DIV(spare_i2s_mic_bit, LCC_SPARE_I2S_MIC_NS_REG,
4340 LCC_SPARE_I2S_MIC_STATUS_REG);
4341
4342static CLK_AIF_OSR_DIV(codec_i2s_spkr_osr, LCC_CODEC_I2S_SPKR_NS_REG,
4343 LCC_CODEC_I2S_SPKR_MD_REG, LCC_CODEC_I2S_SPKR_STATUS_REG);
4344static CLK_AIF_BIT_DIV(codec_i2s_spkr_bit, LCC_CODEC_I2S_SPKR_NS_REG,
4345 LCC_CODEC_I2S_SPKR_STATUS_REG);
4346
4347static CLK_AIF_OSR_DIV(spare_i2s_spkr_osr, LCC_SPARE_I2S_SPKR_NS_REG,
4348 LCC_SPARE_I2S_SPKR_MD_REG, LCC_SPARE_I2S_SPKR_STATUS_REG);
4349static CLK_AIF_BIT_DIV(spare_i2s_spkr_bit, LCC_SPARE_I2S_SPKR_NS_REG,
4350 LCC_SPARE_I2S_SPKR_STATUS_REG);
4351
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004352#define F_PCM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004353 { \
4354 .freq_hz = f, \
4355 .src_clk = &s##_clk.c, \
4356 .md_val = MD16(m, n), \
4357 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004358 }
4359static struct clk_freq_tbl clk_tbl_pcm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004360 F_PCM( 0, gnd, 1, 0, 0),
4361 F_PCM( 512000, pll4, 4, 1, 192),
4362 F_PCM( 768000, pll4, 4, 1, 128),
4363 F_PCM( 1024000, pll4, 4, 1, 96),
4364 F_PCM( 1536000, pll4, 4, 1, 64),
4365 F_PCM( 2048000, pll4, 4, 1, 48),
4366 F_PCM( 3072000, pll4, 4, 1, 32),
4367 F_PCM( 4096000, pll4, 4, 1, 24),
4368 F_PCM( 6144000, pll4, 4, 1, 16),
4369 F_PCM( 8192000, pll4, 4, 1, 12),
4370 F_PCM(12288000, pll4, 4, 1, 8),
4371 F_PCM(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004372 F_END
4373};
4374
4375static struct rcg_clk pcm_clk = {
4376 .b = {
4377 .ctl_reg = LCC_PCM_NS_REG,
4378 .en_mask = BIT(11),
4379 .reset_reg = LCC_PCM_NS_REG,
4380 .reset_mask = BIT(13),
4381 .halt_reg = LCC_PCM_STATUS_REG,
4382 .halt_check = ENABLE,
4383 .halt_bit = 0,
4384 },
4385 .ns_reg = LCC_PCM_NS_REG,
4386 .md_reg = LCC_PCM_MD_REG,
4387 .root_en_mask = BIT(9),
4388 .ns_mask = (BM(31, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004389 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004390 .set_rate = set_rate_mnd,
4391 .freq_tbl = clk_tbl_pcm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004392 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004393 .c = {
4394 .dbg_name = "pcm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004395 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004396 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004397 CLK_INIT(pcm_clk.c),
4398 },
4399};
4400
4401static struct rcg_clk audio_slimbus_clk = {
4402 .b = {
4403 .ctl_reg = LCC_SLIMBUS_NS_REG,
4404 .en_mask = BIT(10),
4405 .reset_reg = LCC_AHBEX_BRANCH_CTL_REG,
4406 .reset_mask = BIT(5),
4407 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4408 .halt_check = ENABLE,
4409 .halt_bit = 0,
4410 },
4411 .ns_reg = LCC_SLIMBUS_NS_REG,
4412 .md_reg = LCC_SLIMBUS_MD_REG,
4413 .root_en_mask = BIT(9),
4414 .ns_mask = (BM(31, 24) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004415 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004416 .set_rate = set_rate_mnd,
4417 .freq_tbl = clk_tbl_aif_osr,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004418 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004419 .c = {
4420 .dbg_name = "audio_slimbus_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004421 .ops = &clk_ops_rcg_8960,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004422 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004423 CLK_INIT(audio_slimbus_clk.c),
4424 },
4425};
4426
4427static struct branch_clk sps_slimbus_clk = {
4428 .b = {
4429 .ctl_reg = LCC_SLIMBUS_NS_REG,
4430 .en_mask = BIT(12),
4431 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4432 .halt_check = ENABLE,
4433 .halt_bit = 1,
4434 },
4435 .parent = &audio_slimbus_clk.c,
4436 .c = {
4437 .dbg_name = "sps_slimbus_clk",
4438 .ops = &clk_ops_branch,
4439 CLK_INIT(sps_slimbus_clk.c),
4440 },
4441};
4442
4443static struct branch_clk slimbus_xo_src_clk = {
4444 .b = {
4445 .ctl_reg = SLIMBUS_XO_SRC_CLK_CTL_REG,
4446 .en_mask = BIT(2),
4447 .halt_reg = CLK_HALT_DFAB_STATE_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004448 .halt_bit = 28,
4449 },
4450 .parent = &sps_slimbus_clk.c,
4451 .c = {
4452 .dbg_name = "slimbus_xo_src_clk",
4453 .ops = &clk_ops_branch,
4454 CLK_INIT(slimbus_xo_src_clk.c),
4455 },
4456};
4457
Matt Wagantall735f01a2011-08-12 12:40:28 -07004458DEFINE_CLK_RPM(afab_clk, afab_a_clk, APPS_FABRIC, NULL);
4459DEFINE_CLK_RPM(cfpb_clk, cfpb_a_clk, CFPB, NULL);
4460DEFINE_CLK_RPM(dfab_clk, dfab_a_clk, DAYTONA_FABRIC, NULL);
4461DEFINE_CLK_RPM(ebi1_clk, ebi1_a_clk, EBI1, NULL);
4462DEFINE_CLK_RPM(mmfab_clk, mmfab_a_clk, MM_FABRIC, NULL);
4463DEFINE_CLK_RPM(mmfpb_clk, mmfpb_a_clk, MMFPB, NULL);
4464DEFINE_CLK_RPM(sfab_clk, sfab_a_clk, SYSTEM_FABRIC, NULL);
4465DEFINE_CLK_RPM(sfpb_clk, sfpb_a_clk, SFPB, NULL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004466
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004467static DEFINE_CLK_VOTER(sfab_msmbus_a_clk, &sfab_a_clk.c, 0);
4468static DEFINE_CLK_VOTER(sfab_tmr_a_clk, &sfab_a_clk.c, 0);
Stephen Boydd7a143a2012-02-16 17:59:26 -08004469
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004470static DEFINE_CLK_VOTER(dfab_dsps_clk, &dfab_clk.c, 0);
4471static DEFINE_CLK_VOTER(dfab_usb_hs_clk, &dfab_clk.c, 0);
4472static DEFINE_CLK_VOTER(dfab_usb_hs3_clk, &dfab_clk.c, 0);
4473static DEFINE_CLK_VOTER(dfab_usb_hs4_clk, &dfab_clk.c, 0);
4474static DEFINE_CLK_VOTER(dfab_sdc1_clk, &dfab_clk.c, 0);
4475static DEFINE_CLK_VOTER(dfab_sdc2_clk, &dfab_clk.c, 0);
4476static DEFINE_CLK_VOTER(dfab_sdc3_clk, &dfab_clk.c, 0);
4477static DEFINE_CLK_VOTER(dfab_sdc4_clk, &dfab_clk.c, 0);
4478static DEFINE_CLK_VOTER(dfab_sdc5_clk, &dfab_clk.c, 0);
4479static DEFINE_CLK_VOTER(dfab_sps_clk, &dfab_clk.c, 0);
4480static DEFINE_CLK_VOTER(dfab_bam_dmux_clk, &dfab_clk.c, 0);
4481static DEFINE_CLK_VOTER(dfab_scm_clk, &dfab_clk.c, 0);
4482static DEFINE_CLK_VOTER(dfab_qseecom_clk, &dfab_clk.c, 0);
4483static DEFINE_CLK_VOTER(dfab_tzcom_clk, &dfab_clk.c, 0);
4484static DEFINE_CLK_VOTER(dfab_msmbus_clk, &dfab_clk.c, 0);
4485static DEFINE_CLK_VOTER(dfab_msmbus_a_clk, &dfab_a_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004486
Matt Wagantall42cd12a2012-03-30 18:02:40 -07004487static DEFINE_CLK_VOTER(ebi1_msmbus_clk, &ebi1_clk.c, LONG_MAX);
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004488static DEFINE_CLK_VOTER(ebi1_adm_clk, &ebi1_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004489
4490#ifdef CONFIG_DEBUG_FS
4491struct measure_sel {
4492 u32 test_vector;
4493 struct clk *clk;
4494};
4495
Matt Wagantall8b38f942011-08-02 18:23:18 -07004496static DEFINE_CLK_MEASURE(l2_m_clk);
4497static DEFINE_CLK_MEASURE(krait0_m_clk);
4498static DEFINE_CLK_MEASURE(krait1_m_clk);
Tianyi Gou455c13c2012-02-02 16:33:24 -08004499static DEFINE_CLK_MEASURE(krait2_m_clk);
4500static DEFINE_CLK_MEASURE(krait3_m_clk);
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004501static DEFINE_CLK_MEASURE(q6sw_clk);
4502static DEFINE_CLK_MEASURE(q6fw_clk);
4503static DEFINE_CLK_MEASURE(q6_func_clk);
Matt Wagantall8b38f942011-08-02 18:23:18 -07004504
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004505static struct measure_sel measure_mux[] = {
4506 { TEST_PER_LS(0x08), &slimbus_xo_src_clk.c },
4507 { TEST_PER_LS(0x12), &sdc1_p_clk.c },
4508 { TEST_PER_LS(0x13), &sdc1_clk.c },
4509 { TEST_PER_LS(0x14), &sdc2_p_clk.c },
4510 { TEST_PER_LS(0x15), &sdc2_clk.c },
4511 { TEST_PER_LS(0x16), &sdc3_p_clk.c },
4512 { TEST_PER_LS(0x17), &sdc3_clk.c },
4513 { TEST_PER_LS(0x18), &sdc4_p_clk.c },
4514 { TEST_PER_LS(0x19), &sdc4_clk.c },
4515 { TEST_PER_LS(0x1A), &sdc5_p_clk.c },
4516 { TEST_PER_LS(0x1B), &sdc5_clk.c },
Matt Wagantall7625a4c2011-11-01 16:17:53 -07004517 { TEST_PER_LS(0x1F), &gp0_clk.c },
4518 { TEST_PER_LS(0x20), &gp1_clk.c },
4519 { TEST_PER_LS(0x21), &gp2_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004520 { TEST_PER_LS(0x25), &dfab_clk.c },
4521 { TEST_PER_LS(0x25), &dfab_a_clk.c },
4522 { TEST_PER_LS(0x26), &pmem_clk.c },
4523 { TEST_PER_LS(0x32), &dma_bam_p_clk.c },
4524 { TEST_PER_LS(0x33), &cfpb_clk.c },
4525 { TEST_PER_LS(0x33), &cfpb_a_clk.c },
4526 { TEST_PER_LS(0x3D), &gsbi1_p_clk.c },
4527 { TEST_PER_LS(0x3E), &gsbi1_uart_clk.c },
4528 { TEST_PER_LS(0x3F), &gsbi1_qup_clk.c },
4529 { TEST_PER_LS(0x41), &gsbi2_p_clk.c },
4530 { TEST_PER_LS(0x42), &gsbi2_uart_clk.c },
4531 { TEST_PER_LS(0x44), &gsbi2_qup_clk.c },
4532 { TEST_PER_LS(0x45), &gsbi3_p_clk.c },
4533 { TEST_PER_LS(0x46), &gsbi3_uart_clk.c },
4534 { TEST_PER_LS(0x48), &gsbi3_qup_clk.c },
4535 { TEST_PER_LS(0x49), &gsbi4_p_clk.c },
4536 { TEST_PER_LS(0x4A), &gsbi4_uart_clk.c },
4537 { TEST_PER_LS(0x4C), &gsbi4_qup_clk.c },
4538 { TEST_PER_LS(0x4D), &gsbi5_p_clk.c },
4539 { TEST_PER_LS(0x4E), &gsbi5_uart_clk.c },
4540 { TEST_PER_LS(0x50), &gsbi5_qup_clk.c },
4541 { TEST_PER_LS(0x51), &gsbi6_p_clk.c },
4542 { TEST_PER_LS(0x52), &gsbi6_uart_clk.c },
4543 { TEST_PER_LS(0x54), &gsbi6_qup_clk.c },
4544 { TEST_PER_LS(0x55), &gsbi7_p_clk.c },
4545 { TEST_PER_LS(0x56), &gsbi7_uart_clk.c },
4546 { TEST_PER_LS(0x58), &gsbi7_qup_clk.c },
4547 { TEST_PER_LS(0x59), &gsbi8_p_clk.c },
4548 { TEST_PER_LS(0x5A), &gsbi8_uart_clk.c },
4549 { TEST_PER_LS(0x5C), &gsbi8_qup_clk.c },
4550 { TEST_PER_LS(0x5D), &gsbi9_p_clk.c },
4551 { TEST_PER_LS(0x5E), &gsbi9_uart_clk.c },
4552 { TEST_PER_LS(0x60), &gsbi9_qup_clk.c },
4553 { TEST_PER_LS(0x61), &gsbi10_p_clk.c },
4554 { TEST_PER_LS(0x62), &gsbi10_uart_clk.c },
4555 { TEST_PER_LS(0x64), &gsbi10_qup_clk.c },
4556 { TEST_PER_LS(0x65), &gsbi11_p_clk.c },
4557 { TEST_PER_LS(0x66), &gsbi11_uart_clk.c },
4558 { TEST_PER_LS(0x68), &gsbi11_qup_clk.c },
4559 { TEST_PER_LS(0x69), &gsbi12_p_clk.c },
4560 { TEST_PER_LS(0x6A), &gsbi12_uart_clk.c },
4561 { TEST_PER_LS(0x6C), &gsbi12_qup_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004562 { TEST_PER_LS(0x5E), &pcie_p_clk.c },
4563 { TEST_PER_LS(0x5F), &ce3_p_clk.c },
4564 { TEST_PER_LS(0x60), &ce3_core_clk.c },
4565 { TEST_PER_LS(0x63), &usb_hs3_p_clk.c },
4566 { TEST_PER_LS(0x64), &usb_hs3_xcvr_clk.c },
4567 { TEST_PER_LS(0x65), &usb_hs4_p_clk.c },
4568 { TEST_PER_LS(0x66), &usb_hs4_xcvr_clk.c },
4569 { TEST_PER_LS(0x6B), &sata_phy_ref_clk.c },
4570 { TEST_PER_LS(0x6C), &sata_phy_cfg_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004571 { TEST_PER_LS(0x78), &sfpb_clk.c },
4572 { TEST_PER_LS(0x78), &sfpb_a_clk.c },
4573 { TEST_PER_LS(0x7A), &pmic_ssbi2_clk.c },
4574 { TEST_PER_LS(0x7B), &pmic_arb0_p_clk.c },
4575 { TEST_PER_LS(0x7C), &pmic_arb1_p_clk.c },
4576 { TEST_PER_LS(0x7D), &prng_clk.c },
4577 { TEST_PER_LS(0x7F), &rpm_msg_ram_p_clk.c },
4578 { TEST_PER_LS(0x80), &adm0_p_clk.c },
4579 { TEST_PER_LS(0x84), &usb_hs1_p_clk.c },
4580 { TEST_PER_LS(0x85), &usb_hs1_xcvr_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004581 { TEST_PER_LS(0x86), &usb_hsic_p_clk.c },
4582 { TEST_PER_LS(0x87), &usb_hsic_system_clk.c },
4583 { TEST_PER_LS(0x88), &usb_hsic_xcvr_fs_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004584 { TEST_PER_LS(0x89), &usb_fs1_p_clk.c },
4585 { TEST_PER_LS(0x8A), &usb_fs1_sys_clk.c },
4586 { TEST_PER_LS(0x8B), &usb_fs1_xcvr_clk.c },
4587 { TEST_PER_LS(0x8C), &usb_fs2_p_clk.c },
4588 { TEST_PER_LS(0x8D), &usb_fs2_sys_clk.c },
4589 { TEST_PER_LS(0x8E), &usb_fs2_xcvr_clk.c },
4590 { TEST_PER_LS(0x8F), &tsif_p_clk.c },
4591 { TEST_PER_LS(0x91), &tsif_ref_clk.c },
4592 { TEST_PER_LS(0x92), &ce1_p_clk.c },
4593 { TEST_PER_LS(0x94), &tssc_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004594 { TEST_PER_LS(0x9D), &usb_hsic_hsio_cal_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004595 { TEST_PER_LS(0xA4), &ce1_core_clk.c },
4596
4597 { TEST_PER_HS(0x07), &afab_clk.c },
4598 { TEST_PER_HS(0x07), &afab_a_clk.c },
4599 { TEST_PER_HS(0x18), &sfab_clk.c },
4600 { TEST_PER_HS(0x18), &sfab_a_clk.c },
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004601 { TEST_PER_HS(0x26), &q6sw_clk },
4602 { TEST_PER_HS(0x27), &q6fw_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004603 { TEST_PER_HS(0x2A), &adm0_clk.c },
4604 { TEST_PER_HS(0x34), &ebi1_clk.c },
4605 { TEST_PER_HS(0x34), &ebi1_a_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004606 { TEST_PER_HS(0x50), &usb_hsic_hsic_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004607
4608 { TEST_MM_LS(0x00), &dsi1_byte_clk.c },
4609 { TEST_MM_LS(0x01), &dsi2_byte_clk.c },
4610 { TEST_MM_LS(0x02), &cam1_clk.c },
4611 { TEST_MM_LS(0x06), &amp_p_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004612 { TEST_MM_LS(0x07), &csi_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004613 { TEST_MM_LS(0x08), &dsi2_s_p_clk.c },
4614 { TEST_MM_LS(0x09), &dsi1_m_p_clk.c },
4615 { TEST_MM_LS(0x0A), &dsi1_s_p_clk.c },
4616 { TEST_MM_LS(0x0C), &gfx2d0_p_clk.c },
4617 { TEST_MM_LS(0x0D), &gfx2d1_p_clk.c },
4618 { TEST_MM_LS(0x0E), &gfx3d_p_clk.c },
4619 { TEST_MM_LS(0x0F), &hdmi_m_p_clk.c },
4620 { TEST_MM_LS(0x10), &hdmi_s_p_clk.c },
4621 { TEST_MM_LS(0x11), &ijpeg_p_clk.c },
4622 { TEST_MM_LS(0x12), &imem_p_clk.c },
4623 { TEST_MM_LS(0x13), &jpegd_p_clk.c },
4624 { TEST_MM_LS(0x14), &mdp_p_clk.c },
4625 { TEST_MM_LS(0x16), &rot_p_clk.c },
4626 { TEST_MM_LS(0x17), &dsi1_esc_clk.c },
4627 { TEST_MM_LS(0x18), &smmu_p_clk.c },
4628 { TEST_MM_LS(0x19), &tv_enc_p_clk.c },
4629 { TEST_MM_LS(0x1A), &vcodec_p_clk.c },
4630 { TEST_MM_LS(0x1B), &vfe_p_clk.c },
4631 { TEST_MM_LS(0x1C), &vpe_p_clk.c },
4632 { TEST_MM_LS(0x1D), &cam0_clk.c },
4633 { TEST_MM_LS(0x1F), &hdmi_app_clk.c },
4634 { TEST_MM_LS(0x20), &mdp_vsync_clk.c },
4635 { TEST_MM_LS(0x21), &tv_dac_clk.c },
4636 { TEST_MM_LS(0x22), &tv_enc_clk.c },
4637 { TEST_MM_LS(0x23), &dsi2_esc_clk.c },
4638 { TEST_MM_LS(0x25), &mmfpb_clk.c },
4639 { TEST_MM_LS(0x25), &mmfpb_a_clk.c },
4640 { TEST_MM_LS(0x26), &dsi2_m_p_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004641 { TEST_MM_LS(0x27), &cam2_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004642 { TEST_MM_LS(0x28), &vcap_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004643
4644 { TEST_MM_HS(0x00), &csi0_clk.c },
4645 { TEST_MM_HS(0x01), &csi1_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004646 { TEST_MM_HS(0x04), &csi_vfe_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004647 { TEST_MM_HS(0x05), &ijpeg_clk.c },
4648 { TEST_MM_HS(0x06), &vfe_clk.c },
4649 { TEST_MM_HS(0x07), &gfx2d0_clk.c },
4650 { TEST_MM_HS(0x08), &gfx2d1_clk.c },
4651 { TEST_MM_HS(0x09), &gfx3d_clk.c },
4652 { TEST_MM_HS(0x0A), &jpegd_clk.c },
4653 { TEST_MM_HS(0x0B), &vcodec_clk.c },
4654 { TEST_MM_HS(0x0F), &mmfab_clk.c },
4655 { TEST_MM_HS(0x0F), &mmfab_a_clk.c },
4656 { TEST_MM_HS(0x11), &gmem_axi_clk.c },
4657 { TEST_MM_HS(0x12), &ijpeg_axi_clk.c },
4658 { TEST_MM_HS(0x13), &imem_axi_clk.c },
4659 { TEST_MM_HS(0x14), &jpegd_axi_clk.c },
4660 { TEST_MM_HS(0x15), &mdp_axi_clk.c },
4661 { TEST_MM_HS(0x16), &rot_axi_clk.c },
4662 { TEST_MM_HS(0x17), &vcodec_axi_clk.c },
4663 { TEST_MM_HS(0x18), &vfe_axi_clk.c },
4664 { TEST_MM_HS(0x19), &vpe_axi_clk.c },
4665 { TEST_MM_HS(0x1A), &mdp_clk.c },
4666 { TEST_MM_HS(0x1B), &rot_clk.c },
4667 { TEST_MM_HS(0x1C), &vpe_clk.c },
4668 { TEST_MM_HS(0x1E), &hdmi_tv_clk.c },
4669 { TEST_MM_HS(0x1F), &mdp_tv_clk.c },
4670 { TEST_MM_HS(0x24), &csi0_phy_clk.c },
4671 { TEST_MM_HS(0x25), &csi1_phy_clk.c },
4672 { TEST_MM_HS(0x26), &csi_pix_clk.c },
4673 { TEST_MM_HS(0x27), &csi_rdi_clk.c },
4674 { TEST_MM_HS(0x28), &lut_mdp_clk.c },
4675 { TEST_MM_HS(0x29), &vcodec_axi_a_clk.c },
4676 { TEST_MM_HS(0x2A), &vcodec_axi_b_clk.c },
4677 { TEST_MM_HS(0x2B), &csi1phy_timer_clk.c },
4678 { TEST_MM_HS(0x2C), &csi0phy_timer_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004679 { TEST_MM_HS(0x2D), &csi2_clk.c },
4680 { TEST_MM_HS(0x2E), &csi2_phy_clk.c },
4681 { TEST_MM_HS(0x2F), &csi2phy_timer_clk.c },
4682 { TEST_MM_HS(0x30), &csi_pix1_clk.c },
4683 { TEST_MM_HS(0x31), &csi_rdi1_clk.c },
4684 { TEST_MM_HS(0x32), &csi_rdi2_clk.c },
Tianyi Gou621f8742011-09-01 21:45:01 -07004685 { TEST_MM_HS(0x33), &vcap_clk.c },
4686 { TEST_MM_HS(0x34), &vcap_npl_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07004687 { TEST_MM_HS(0x34), &gfx3d_axi_clk_8930.c },
Tianyi Gou7747a962012-02-03 15:03:55 -08004688 { TEST_MM_HS(0x35), &vcap_axi_clk.c },
Tianyi Gou51918802012-01-26 14:05:43 -08004689 { TEST_MM_HS(0x36), &rgb_tv_clk.c },
4690 { TEST_MM_HS(0x37), &npl_tv_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07004691 { TEST_MM_HS(0x38), &gfx3d_axi_clk_8064.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004692
4693 { TEST_LPA(0x0F), &mi2s_bit_clk.c },
4694 { TEST_LPA(0x10), &codec_i2s_mic_bit_clk.c },
4695 { TEST_LPA(0x11), &codec_i2s_spkr_bit_clk.c },
4696 { TEST_LPA(0x12), &spare_i2s_mic_bit_clk.c },
4697 { TEST_LPA(0x13), &spare_i2s_spkr_bit_clk.c },
4698 { TEST_LPA(0x14), &pcm_clk.c },
4699 { TEST_LPA(0x1D), &audio_slimbus_clk.c },
Matt Wagantall8b38f942011-08-02 18:23:18 -07004700
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004701 { TEST_LPA_HS(0x00), &q6_func_clk },
4702
Stephen Boyd46fdf0d2011-11-22 12:25:09 -08004703 { TEST_CPUL2(0x2), &l2_m_clk },
4704 { TEST_CPUL2(0x0), &krait0_m_clk },
4705 { TEST_CPUL2(0x1), &krait1_m_clk },
Tianyi Gou455c13c2012-02-02 16:33:24 -08004706 { TEST_CPUL2(0x4), &krait2_m_clk },
4707 { TEST_CPUL2(0x5), &krait3_m_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004708};
4709
4710static struct measure_sel *find_measure_sel(struct clk *clk)
4711{
4712 int i;
4713
4714 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
4715 if (measure_mux[i].clk == clk)
4716 return &measure_mux[i];
4717 return NULL;
4718}
4719
Matt Wagantall8b38f942011-08-02 18:23:18 -07004720static int measure_clk_set_parent(struct clk *c, struct clk *parent)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004721{
4722 int ret = 0;
4723 u32 clk_sel;
4724 struct measure_sel *p;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004725 struct measure_clk *clk = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004726 unsigned long flags;
4727
4728 if (!parent)
4729 return -EINVAL;
4730
4731 p = find_measure_sel(parent);
4732 if (!p)
4733 return -EINVAL;
4734
4735 spin_lock_irqsave(&local_clock_reg_lock, flags);
4736
Matt Wagantall8b38f942011-08-02 18:23:18 -07004737 /*
4738 * Program the test vector, measurement period (sample_ticks)
4739 * and scaling multiplier.
4740 */
4741 clk->sample_ticks = 0x10000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004742 clk_sel = p->test_vector & TEST_CLK_SEL_MASK;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004743 clk->multiplier = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004744 switch (p->test_vector >> TEST_TYPE_SHIFT) {
4745 case TEST_TYPE_PER_LS:
4746 writel_relaxed(0x4030D00|BVAL(7, 0, clk_sel), CLK_TEST_REG);
4747 break;
4748 case TEST_TYPE_PER_HS:
4749 writel_relaxed(0x4020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
4750 break;
4751 case TEST_TYPE_MM_LS:
4752 writel_relaxed(0x4030D97, CLK_TEST_REG);
4753 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_LS_REG);
4754 break;
4755 case TEST_TYPE_MM_HS:
4756 writel_relaxed(0x402B800, CLK_TEST_REG);
4757 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_HS_REG);
4758 break;
4759 case TEST_TYPE_LPA:
4760 writel_relaxed(0x4030D98, CLK_TEST_REG);
4761 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0),
4762 LCC_CLK_LS_DEBUG_CFG_REG);
4763 break;
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004764 case TEST_TYPE_LPA_HS:
4765 writel_relaxed(0x402BC00, CLK_TEST_REG);
4766 writel_relaxed(BVAL(2, 1, clk_sel)|BIT(0),
4767 LCC_CLK_HS_DEBUG_CFG_REG);
4768 break;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004769 case TEST_TYPE_CPUL2:
4770 writel_relaxed(0x4030400, CLK_TEST_REG);
4771 writel_relaxed(0x80|BVAL(5, 3, clk_sel), GCC_APCS_CLK_DIAG);
4772 clk->sample_ticks = 0x4000;
4773 clk->multiplier = 2;
4774 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004775 default:
4776 ret = -EPERM;
4777 }
4778 /* Make sure test vector is set before starting measurements. */
4779 mb();
4780
4781 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4782
4783 return ret;
4784}
4785
4786/* Sample clock for 'ticks' reference clock ticks. */
4787static u32 run_measurement(unsigned ticks)
4788{
4789 /* Stop counters and set the XO4 counter start value. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004790 writel_relaxed(ticks, RINGOSC_TCXO_CTL_REG);
4791
4792 /* Wait for timer to become ready. */
4793 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) != 0)
4794 cpu_relax();
4795
4796 /* Run measurement and wait for completion. */
4797 writel_relaxed(BIT(20)|ticks, RINGOSC_TCXO_CTL_REG);
4798 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) == 0)
4799 cpu_relax();
4800
4801 /* Stop counters. */
4802 writel_relaxed(0x0, RINGOSC_TCXO_CTL_REG);
4803
4804 /* Return measured ticks. */
4805 return readl_relaxed(RINGOSC_STATUS_REG) & BM(24, 0);
4806}
4807
4808
4809/* Perform a hardware rate measurement for a given clock.
4810 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07004811static unsigned long measure_clk_get_rate(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004812{
4813 unsigned long flags;
4814 u32 pdm_reg_backup, ringosc_reg_backup;
4815 u64 raw_count_short, raw_count_full;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004816 struct measure_clk *clk = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004817 unsigned ret;
4818
Stephen Boyde334aeb2012-01-24 12:17:29 -08004819 ret = clk_prepare_enable(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08004820 if (ret) {
4821 pr_warning("CXO clock failed to enable. Can't measure\n");
4822 return 0;
4823 }
4824
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004825 spin_lock_irqsave(&local_clock_reg_lock, flags);
4826
4827 /* Enable CXO/4 and RINGOSC branch and root. */
4828 pdm_reg_backup = readl_relaxed(PDM_CLK_NS_REG);
4829 ringosc_reg_backup = readl_relaxed(RINGOSC_NS_REG);
4830 writel_relaxed(0x2898, PDM_CLK_NS_REG);
4831 writel_relaxed(0xA00, RINGOSC_NS_REG);
4832
4833 /*
4834 * The ring oscillator counter will not reset if the measured clock
4835 * is not running. To detect this, run a short measurement before
4836 * the full measurement. If the raw results of the two are the same
4837 * then the clock must be off.
4838 */
4839
4840 /* Run a short measurement. (~1 ms) */
4841 raw_count_short = run_measurement(0x1000);
4842 /* Run a full measurement. (~14 ms) */
Matt Wagantall8b38f942011-08-02 18:23:18 -07004843 raw_count_full = run_measurement(clk->sample_ticks);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004844
4845 writel_relaxed(ringosc_reg_backup, RINGOSC_NS_REG);
4846 writel_relaxed(pdm_reg_backup, PDM_CLK_NS_REG);
4847
4848 /* Return 0 if the clock is off. */
4849 if (raw_count_full == raw_count_short)
4850 ret = 0;
4851 else {
4852 /* Compute rate in Hz. */
4853 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004854 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4855 ret = (raw_count_full * clk->multiplier);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004856 }
4857
4858 /* Route dbg_hs_clk to PLLTEST. 300mV single-ended amplitude. */
Stephen Boyd69da8402011-07-14 17:45:31 -07004859 writel_relaxed(0x38F8, PLLTEST_PAD_CFG_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004860 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4861
Stephen Boyde334aeb2012-01-24 12:17:29 -08004862 clk_disable_unprepare(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08004863
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004864 return ret;
4865}
4866#else /* !CONFIG_DEBUG_FS */
4867static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4868{
4869 return -EINVAL;
4870}
4871
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07004872static unsigned long measure_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004873{
4874 return 0;
4875}
4876#endif /* CONFIG_DEBUG_FS */
4877
4878static struct clk_ops measure_clk_ops = {
4879 .set_parent = measure_clk_set_parent,
4880 .get_rate = measure_clk_get_rate,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004881};
4882
Matt Wagantall8b38f942011-08-02 18:23:18 -07004883static struct measure_clk measure_clk = {
4884 .c = {
4885 .dbg_name = "measure_clk",
4886 .ops = &measure_clk_ops,
4887 CLK_INIT(measure_clk.c),
4888 },
4889 .multiplier = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004890};
4891
Tianyi Goua8b3cce2011-11-08 14:37:26 -08004892static struct clk_lookup msm_clocks_8064[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08004893 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
4894 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08004895 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
4896 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
4897 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
4898 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
4899 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Matt Wagantall292aace2012-01-26 19:12:34 -08004900 CLK_LOOKUP("xo", cxo_clk.c, "pil_gss"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08004901 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08004902 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Stephen Boyded630b02012-01-26 15:26:47 -08004903 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
4904 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
4905 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
4906 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Tianyi Gou41515e22011-09-01 19:37:43 -07004907
Tianyi Gou21a0e802012-02-04 22:34:10 -08004908 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
4909 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
4910 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
4911 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
4912 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08004913 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08004914 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
4915 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
4916 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
4917 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
4918 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
4919 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06004920 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
4921 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08004922
Tianyi Gou21a0e802012-02-04 22:34:10 -08004923 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08004924 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, ""),
4925 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
4926 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Tianyi Gou41515e22011-09-01 19:37:43 -07004927
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004928 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
4929 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
4930 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004931 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, "msm_serial_hsl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004932 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
4933 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
4934 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
4935 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, ""),
4936 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004937 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, "msm_serial_hsl.0"),
David Keitel3c40fc52012-02-09 17:53:52 -08004938 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004939 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08004940 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08004941 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08004942 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07004943 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004944 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
4945 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
4946 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Tianyi Gou50f23812012-02-06 16:04:19 -08004947 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Tianyi Gou05e01102012-02-08 22:15:49 -08004948 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Tianyi Gou43208a02011-09-27 15:35:13 -07004949 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
4950 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
4951 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
4952 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004953 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
4954 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08004955 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
4956 CLK_LOOKUP("alt_core_clk", usb_hs3_xcvr_clk.c, "msm_ehci_host.0"),
4957 CLK_LOOKUP("alt_core_clk", usb_hs4_xcvr_clk.c, "msm_ehci_host.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004958 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
4959 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
4960 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
4961 CLK_LOOKUP("iface_clk", ce1_p_clk.c, ""),
4962 CLK_LOOKUP("core_clk", ce1_core_clk.c, ""),
4963 CLK_LOOKUP("ref_clk", sata_phy_ref_clk.c, ""),
4964 CLK_LOOKUP("cfg_clk", sata_phy_cfg_clk.c, ""),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07004965 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qce.0"),
4966 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qcrypto.0"),
4967 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qce.0"),
4968 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qcrypto.0"),
4969 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qce.0"),
4970 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qcrypto.0"),
Tianyi Gou41515e22011-09-01 19:37:43 -07004971 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004972 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "msm_serial_hsl.1"),
David Keitel3c40fc52012-02-09 17:53:52 -08004973 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004974 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08004975 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08004976 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08004977 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07004978 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004979 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08004980 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, "msm_serial_hsl.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004981 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
4982 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08004983 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Manu Gautam7483f172011-11-08 15:22:26 +05304984 CLK_LOOKUP("iface_clk", usb_hs3_p_clk.c, "msm_ehci_host.0"),
4985 CLK_LOOKUP("iface_clk", usb_hs4_p_clk.c, "msm_ehci_host.1"),
Tianyi Gou43208a02011-09-27 15:35:13 -07004986 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
4987 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
4988 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
4989 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004990 CLK_LOOKUP("iface_clk", pcie_p_clk.c, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07004991 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
4992 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08004993 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
4994 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
4995 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
4996 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kevin Chand07220e2012-02-13 15:52:22 -08004997 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08004998 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Sreesudhan Ramakrish Ramkumar8002a792012-04-09 17:42:58 -07004999 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar6c6f57c2012-02-21 15:12:44 -08005000 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-0048"),
Kevin Chand07220e2012-02-13 15:52:22 -08005001 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-006c"),
5002 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5003 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5004 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5005 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5006 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5007 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5008 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5009 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5010 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5011 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5012 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5013 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5014 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5015 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5016 CLK_LOOKUP("csiphy_timer_src_clk",
5017 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5018 CLK_LOOKUP("csiphy_timer_src_clk",
5019 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5020 CLK_LOOKUP("csiphy_timer_src_clk",
5021 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5022 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5023 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5024 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005025 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5026 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5027 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5028 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Tianyi Gou51918802012-01-26 14:05:43 -08005029 CLK_LOOKUP("rgb_clk", rgb_tv_clk.c, ""),
5030 CLK_LOOKUP("npl_clk", npl_tv_clk.c, ""),
5031
Pu Chen86b4be92011-11-03 17:27:57 -07005032 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005033 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005034 CLK_LOOKUP("bus_clk",
5035 gfx3d_axi_clk_8064.c, "footswitch-8x60.2"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005036 CLK_LOOKUP("iface_clk", vcap_p_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005037 CLK_LOOKUP("iface_clk", vcap_p_clk.c, "footswitch-8x60.10"),
5038 CLK_LOOKUP("bus_clk", vcap_axi_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005039 CLK_LOOKUP("core_clk", vcap_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005040 CLK_LOOKUP("core_clk", vcap_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005041 CLK_LOOKUP("vcap_npl_clk", vcap_npl_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005042 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005043 CLK_LOOKUP("mem_clk", imem_axi_clk.c, ""),
5044 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005045 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005046 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005047 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005048 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005049 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005050 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005051 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005052 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005053 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005054 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Matt Wagantall61286312012-02-22 15:55:09 -08005055 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005056 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5057 CLK_LOOKUP("div_clk", tv_src_div_clk.c, ""),
Greg Griscofa47b532011-11-11 10:32:06 -08005058 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005059 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005060 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
Tianyi Gou51918802012-01-26 14:05:43 -08005061 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005062 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005063 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Ujwal Pateld041f982012-03-27 19:51:44 -07005064 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005065 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chand07220e2012-02-13 15:52:22 -08005066 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005067 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chand07220e2012-02-13 15:52:22 -08005068 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005069 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5070 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5071 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5072 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5073 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5074 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5075 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005076 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5077 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chand07220e2012-02-13 15:52:22 -08005078 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5079 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5080 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005081 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5082 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5083 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5084 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Pu Chen86b4be92011-11-03 17:27:57 -07005085 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005086 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005087 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5088 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005089 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, ""),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005090 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005091 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005092 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005093 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005094 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005095 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005096 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005097 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Greg Griscofa47b532011-11-11 10:32:06 -08005098 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005099 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chand07220e2012-02-13 15:52:22 -08005100 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005101 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chanb20742b2012-02-27 15:47:35 -08005102 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall61286312012-02-22 15:55:09 -08005103 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005104
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005105 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5106 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5107 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5108 "msm-dai-q6.1"),
5109 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5110 "msm-dai-q6.1"),
5111 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5112 "msm-dai-q6.5"),
5113 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5114 "msm-dai-q6.5"),
5115 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5116 "msm-dai-q6.16384"),
5117 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5118 "msm-dai-q6.16384"),
5119 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5120 "msm-dai-q6.4"),
5121 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5122 "msm-dai-q6.4"),
5123 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005124 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005125 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, ""),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005126 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005127 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, ""),
5128 CLK_LOOKUP("core_clk", vpe_axi_clk.c, ""),
5129 CLK_LOOKUP("core_clk", mdp_axi_clk.c, ""),
5130 CLK_LOOKUP("core_clk", vcap_axi_clk.c, ""),
5131 CLK_LOOKUP("core_clk", rot_axi_clk.c, ""),
5132 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, ""),
5133 CLK_LOOKUP("core_clk", vfe_axi_clk.c, ""),
5134 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, ""),
5135 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005136 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005137
5138 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5139 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5140 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.0"),
5141 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.1"),
5142 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5143 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5144 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5145 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5146 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5147 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5148 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Ramesh Masavarapua1bc0e42012-03-05 07:42:48 -08005149 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
Ramesh Masavarapueb6e9342012-02-13 19:59:50 -08005150 CLK_LOOKUP("bus_clk", dfab_tzcom_clk.c, "tzcom"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005151
Manu Gautam5143b252012-01-05 19:25:23 -08005152 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5153 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5154 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5155 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5156 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005157
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005158 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5159 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5160 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5161 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5162 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5163 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5164 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5165 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5166 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005167 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, "msm_iommu.9"),
5168 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, "msm_iommu.10"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005169 CLK_LOOKUP("core_clk", vcap_axi_clk.c, "msm_iommu.11"),
5170
Stephen Boyd7b973de2012-03-09 12:26:16 -08005171 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5172 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
5173
Jeff Ohlstein8c116c72011-10-27 17:34:48 -07005174 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005175
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005176 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5177 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5178 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
Tianyi Gou455c13c2012-02-02 16:33:24 -08005179 CLK_LOOKUP("krait2_mclk", krait2_m_clk, ""),
5180 CLK_LOOKUP("krait3_mclk", krait3_m_clk, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07005181};
5182
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005183static struct clk_lookup msm_clocks_8960[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08005184 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
5185 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08005186 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5187 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5188 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5189 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5190 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08005191 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08005192 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Stephen Boyded630b02012-01-26 15:26:47 -08005193 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5194 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5195 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5196 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005197
Matt Wagantallb2710b82011-11-16 19:55:17 -08005198 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
5199 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
5200 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5201 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5202 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08005203 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005204 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5205 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5206 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5207 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5208 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
5209 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005210 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5211 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005212
5213 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005214 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5215 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5216 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005217
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005218 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5219 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5220 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5221 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5222 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5223 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5224 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07005225 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5226 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005227 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005228 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, "msm_serial_hsl.1"),
Mayank Ranae009c922012-03-22 03:02:06 +05305229 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, "msm_serial_hs.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005230 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5231 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5232 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005233 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005234 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005235 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5236 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005237 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5238 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5239 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5240 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005241 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005242 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005243 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005244 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005245 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Vikram Mulukutladd0a2372011-09-19 15:58:21 -07005246 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Matt Wagantallc1205292011-08-11 17:19:31 -07005247 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005248 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5249 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5250 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5251 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5252 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005253 CLK_LOOKUP("slimbus_xo_src_clk", slimbus_xo_src_clk.c, NULL),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005254 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5255 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005256 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5257 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005258 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5259 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5260 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5261 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5262 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5263 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005264 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5265 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5266 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5267 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5268 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005269 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005270 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005271 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005272 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005273 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07005274 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005275 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005276 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5277 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Matt Wagantalle2522372011-08-17 14:52:21 -07005278 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5279 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005280 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005281 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, "msm_serial_hsl.1"),
Mayank Ranae009c922012-03-22 03:02:06 +05305282 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "msm_serial_hs.1"),
Matt Wagantallac294852011-08-17 15:44:58 -07005283 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005284 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005285 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005286 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5287 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5288 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005289 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005290 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5291 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5292 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5293 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5294 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
Matt Wagantalle1a86062011-08-18 17:46:10 -07005295 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5296 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005297 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5298 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5299 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5300 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kevin Chan09f4e662011-12-16 08:17:02 -08005301 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
5302 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-006c"),
5303 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0048"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005304 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
Sreesudhan Ramakrish Ramkumar8f11b8b2012-01-04 17:09:05 -08005305 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005306 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005307 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5308 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005309 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005310 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5311 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005312 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005313 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5314 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005315 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
Kevin Chane12c6672011-10-26 11:55:26 -07005316 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5317 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005318 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5319 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5320 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5321 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5322 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5323 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5324 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
Kevin Chanf6216f22011-10-25 18:40:11 -07005325 CLK_LOOKUP("csiphy_timer_src_clk",
5326 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5327 CLK_LOOKUP("csiphy_timer_src_clk",
5328 csiphy_timer_src_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005329 CLK_LOOKUP("csiphy_timer_src_clk",
5330 csiphy_timer_src_clk.c, "msm_csiphy.2"),
Kevin Chanf6216f22011-10-25 18:40:11 -07005331 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5332 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005333 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005334 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5335 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5336 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5337 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005338 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005339 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005340 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07005341 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005342 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005343 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5344 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Jignesh Mehta95dd6e12011-11-18 17:21:16 -08005345 CLK_LOOKUP("imem_clk", imem_axi_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005346 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07005347 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005348 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005349 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005350 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005351 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005352 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005353 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005354 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005355 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005356 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005357 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5358 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005359 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005360 CLK_LOOKUP("enc_clk", tv_enc_clk.c, "tvenc.0"),
5361 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005362 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005363 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005364 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
5365 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005366 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005367 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005368 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Kevin Chana0853122011-11-07 19:48:44 -08005369 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005370 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chan5827c552011-10-28 18:36:32 -07005371 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005372 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chan5827c552011-10-28 18:36:32 -07005373 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005374 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5375 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5376 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5377 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5378 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5379 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5380 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005381 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5382 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005383 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5384 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005385 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005386 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5387 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5388 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5389 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005390 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005391 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005392 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07005393 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005394 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005395 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005396 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5397 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005398 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07005399 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005400 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005401 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005402 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005403 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005404 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005405 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005406 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005407 CLK_LOOKUP("iface_clk", tv_enc_p_clk.c, "tvenc.0"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005408 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005409 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chan5827c552011-10-28 18:36:32 -07005410 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005411 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chana0853122011-11-07 19:48:44 -08005412 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005413 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005414 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5415 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5416 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5417 "msm-dai-q6.1"),
5418 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5419 "msm-dai-q6.1"),
5420 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5421 "msm-dai-q6.5"),
5422 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5423 "msm-dai-q6.5"),
5424 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5425 "msm-dai-q6.16384"),
5426 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5427 "msm-dai-q6.16384"),
5428 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5429 "msm-dai-q6.4"),
5430 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5431 "msm-dai-q6.4"),
5432 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005433 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005434 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005435 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005436 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5437 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5438 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5439 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5440 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5441 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5442 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5443 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5444 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5445 CLK_LOOKUP("core_clk", gfx3d_clk.c, "msm_iommu.9"),
5446 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "msm_iommu.10"),
5447 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "msm_iommu.11"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005448
5449 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5450 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5451 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5452 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5453 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005454 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5455 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005456
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005457 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
Manu Gautam5143b252012-01-05 19:25:23 -08005458 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005459 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5460 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5461 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5462 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5463 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
Yan He160633e2011-06-30 12:18:56 -07005464 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
Stephen Boyd1c51a492011-10-26 12:11:47 -07005465 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
Stephen Boydef5d1c42011-12-15 20:47:14 -08005466 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Ramesh Masavarapua1bc0e42012-03-05 07:42:48 -08005467 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
Ramesh Masavarapueb6e9342012-02-13 19:59:50 -08005468 CLK_LOOKUP("bus_clk", dfab_tzcom_clk.c, "tzcom"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005469
Matt Wagantalle1a86062011-08-18 17:46:10 -07005470 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall8b38f942011-08-02 18:23:18 -07005471
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005472 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5473 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5474 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5475 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5476 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5477 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005478};
5479
Tianyi Goue3d4f542012-03-15 17:06:45 -07005480static struct clk_lookup msm_clocks_8930[] = {
Stephen Boydbe1a7392012-04-02 20:17:11 -07005481 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005482 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5483 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5484 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5485 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5486 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
5487 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
5488 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5489 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5490 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5491 CLK_LOOKUP("measure", measure_clk.c, "debug"),
5492
5493 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
5494 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
5495 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5496 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5497 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
5498 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
5499 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5500 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5501 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5502 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5503 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
5504 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005505 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5506 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005507
5508 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005509 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5510 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5511 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
5512
5513 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5514 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5515 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5516 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5517 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5518 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5519 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
5520 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5521 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
5522 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
5523 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, ""),
5524 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, ""),
5525 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5526 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5527 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
5528 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
5529 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
5530 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5531 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
5532 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5533 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5534 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5535 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
5536 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, "qup_i2c.0"),
5537 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
5538 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
5539 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
5540 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
5541 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
5542 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
5543 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5544 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5545 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5546 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5547 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
5548 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5549 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
5550 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5551 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
5552 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5553 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5554 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5555 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5556 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5557 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
5558 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5559 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5560 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5561 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5562 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
5563 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
5564 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
5565 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
5566 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
5567 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
5568 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
5569 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
5570 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5571 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
5572 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5573 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
5574 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
5575 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, ""),
5576 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "qup_i2c.0"),
5577 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
5578 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
5579 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
5580 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5581 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5582 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
5583 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
5584 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5585 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5586 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5587 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5588 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
5589 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5590 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
5591 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5592 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5593 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5594 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005595 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
5596 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-006c"),
5597 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0048"),
5598 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
5599 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
5600 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5601 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5602 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5603 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5604 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5605 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5606 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5607 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5608 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5609 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5610 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5611 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5612 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5613 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5614 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5615 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5616 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5617 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
5618 CLK_LOOKUP("csiphy_timer_src_clk",
5619 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5620 CLK_LOOKUP("csiphy_timer_src_clk",
5621 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5622 CLK_LOOKUP("csiphy_timer_src_clk",
5623 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5624 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5625 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5626 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005627 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5628 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005629 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
5630 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5631 CLK_LOOKUP("bus_clk",
5632 gfx3d_axi_clk_8930.c, "footswitch-8x60.2"),
5633 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
5634 CLK_LOOKUP("imem_clk", imem_axi_clk.c, NULL),
5635 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, NULL),
5636 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005637 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005638 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005639 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005640 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005641 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005642 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
5643 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
5644 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005645 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5646 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005647 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005648 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005649 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
5650 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005651 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
5652 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005653 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005654 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005655 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
5656 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
5657 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
5658 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
5659 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
5660 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
5661 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5662 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5663 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5664 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5665 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5666 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5667 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005668 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005669 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5670 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5671 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005672 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5673 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005674 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
5675 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
5676 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5677 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
5678 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, NULL),
5679 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
5680 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005681 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005682 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
5683 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
5684 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
5685 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
5686 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
5687 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
5688 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
5689 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
5690 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
5691 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
5692 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5693 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5694 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5695 "msm-dai-q6.1"),
5696 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5697 "msm-dai-q6.1"),
5698 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5699 "msm-dai-q6.5"),
5700 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5701 "msm-dai-q6.5"),
5702 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5703 "msm-dai-q6.16384"),
5704 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5705 "msm-dai-q6.16384"),
5706 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5707 "msm-dai-q6.4"),
5708 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5709 "msm-dai-q6.4"),
5710 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
5711 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
5712 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
5713 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5714 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5715 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5716 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5717 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5718 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5719 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5720 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5721 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.9"),
5722 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.10"),
5723
5724 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5725 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5726 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5727 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5728 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005729 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5730 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005731
5732 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5733 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5734 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5735 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5736 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5737 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5738 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
5739 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5740 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5741 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
5742 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
5743
5744 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
5745
5746 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5747 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5748 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5749 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5750 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5751 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
5752};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005753/*
5754 * Miscellaneous clock register initializations
5755 */
5756
5757/* Read, modify, then write-back a register. */
5758static void __init rmwreg(uint32_t val, void *reg, uint32_t mask)
5759{
5760 uint32_t regval = readl_relaxed(reg);
5761 regval &= ~mask;
5762 regval |= val;
5763 writel_relaxed(regval, reg);
5764}
5765
Tianyi Gou41515e22011-09-01 19:37:43 -07005766static void __init set_fsm_mode(void __iomem *mode_reg)
5767{
5768 u32 regval = readl_relaxed(mode_reg);
5769
5770 /*De-assert reset to FSM */
5771 regval &= ~BIT(21);
5772 writel_relaxed(regval, mode_reg);
5773
5774 /* Program bias count */
Tianyi Gou358c3862011-10-18 17:03:41 -07005775 regval &= ~BM(19, 14);
5776 regval |= BVAL(19, 14, 0x1);
5777 writel_relaxed(regval, mode_reg);
5778
5779 /* Program lock count */
Tianyi Gou41515e22011-09-01 19:37:43 -07005780 regval &= ~BM(13, 8);
5781 regval |= BVAL(13, 8, 0x8);
5782 writel_relaxed(regval, mode_reg);
5783
5784 /*Enable PLL FSM voting */
5785 regval |= BIT(20);
5786 writel_relaxed(regval, mode_reg);
5787}
5788
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005789static void __init reg_init(void)
5790{
Stephen Boydd471e7a2011-11-19 01:37:39 -08005791 void __iomem *imem_reg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005792 /* Deassert MM SW_RESET_ALL signal. */
5793 writel_relaxed(0, SW_RESET_ALL_REG);
5794
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005795 /*
Tianyi Goue3d4f542012-03-15 17:06:45 -07005796 * Some bits are only used on 8960 or 8064 or 8930 and are marked as
5797 * reserved bits on the other SoCs. Writing to these reserved bits
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005798 * should have no effect.
5799 */
Stephen Boydd471e7a2011-11-19 01:37:39 -08005800 /*
5801 * Initialize MM AHB registers: Enable the FPB clock and disable HW
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005802 * gating on non-8960 for all clocks. Also set VFE_AHB's
Stephen Boydd471e7a2011-11-19 01:37:39 -08005803 * FORCE_CORE_ON bit to prevent its memory from being collapsed when
5804 * the clock is halted. The sleep and wake-up delays are set to safe
5805 * values.
5806 */
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005807 if (cpu_is_msm8960()) {
Stephen Boydd471e7a2011-11-19 01:37:39 -08005808 rmwreg(0x44000000, AHB_EN_REG, 0x6C000103);
5809 writel_relaxed(0x3C7097F9, AHB_EN2_REG);
5810 } else {
5811 rmwreg(0x00000003, AHB_EN_REG, 0x6C000103);
5812 writel_relaxed(0x000007F9, AHB_EN2_REG);
5813 }
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005814 if (cpu_is_apq8064())
5815 rmwreg(0x00000000, AHB_EN3_REG, 0x00000001);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005816
5817 /* Deassert all locally-owned MM AHB resets. */
5818 rmwreg(0, SW_RESET_AHB_REG, 0xFFF7DFFF);
Tianyi Gou41515e22011-09-01 19:37:43 -07005819 rmwreg(0, SW_RESET_AHB2_REG, 0x0000000F);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005820
5821 /* Initialize MM AXI registers: Enable HW gating for all clocks that
5822 * support it. Also set FORCE_CORE_ON bits, and any sleep and wake-up
5823 * delays to safe values. */
Stephen Boydd471e7a2011-11-19 01:37:39 -08005824 if (cpu_is_msm8960() &&
5825 SOCINFO_VERSION_MAJOR(socinfo_get_version()) >= 3) {
5826 rmwreg(0x0003AFF9, MAXI_EN_REG, 0x0803FFFF);
5827 rmwreg(0x3A27FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -08005828 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
Stephen Boydd471e7a2011-11-19 01:37:39 -08005829 } else {
5830 rmwreg(0x000007F9, MAXI_EN_REG, 0x0803FFFF);
5831 rmwreg(0x3027FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
5832 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
5833 }
Matt Wagantall53d968f2011-07-19 13:22:53 -07005834 rmwreg(0x0027FCFF, MAXI_EN3_REG, 0x003FFFFF);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005835 if (cpu_is_apq8064())
5836 rmwreg(0x009FE4FF, MAXI_EN5_REG, 0x01FFEFFF);
Tianyi Goue3d4f542012-03-15 17:06:45 -07005837 if (cpu_is_msm8930())
5838 rmwreg(0x000004FF, MAXI_EN5_REG, 0x00000FFF);
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005839 if (cpu_is_msm8960())
Stephen Boydd471e7a2011-11-19 01:37:39 -08005840 rmwreg(0x00003C38, SAXI_EN_REG, 0x00003FFF);
5841 else
5842 rmwreg(0x000003C7, SAXI_EN_REG, 0x00003FFF);
5843
5844 /* Enable IMEM's clk_on signal */
5845 imem_reg = ioremap(0x04b00040, 4);
5846 if (imem_reg) {
5847 writel_relaxed(0x3, imem_reg);
5848 iounmap(imem_reg);
5849 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005850
5851 /* Initialize MM CC registers: Set MM FORCE_CORE_ON bits so that core
5852 * memories retain state even when not clocked. Also, set sleep and
5853 * wake-up delays to safe values. */
Matt Wagantall53d968f2011-07-19 13:22:53 -07005854 rmwreg(0x00000000, CSI0_CC_REG, 0x00000410);
5855 rmwreg(0x00000000, CSI1_CC_REG, 0x00000410);
5856 rmwreg(0x80FF0000, DSI1_BYTE_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005857 rmwreg(0x80FF0000, DSI_PIXEL_CC_REG, 0xE0FF0010);
Tarun Karra6fbc00a2011-12-13 09:23:47 -07005858 rmwreg(0xC0FF0000, GFX3D_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005859 rmwreg(0x80FF0000, IJPEG_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005860 rmwreg(0x80FF0000, MDP_CC_REG, 0xE1FF0010);
5861 rmwreg(0x80FF0000, MDP_LUT_CC_REG, 0xE0FF0010);
5862 rmwreg(0x80FF0000, ROT_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005863 rmwreg(0x000004FF, TV_CC2_REG, 0x000007FF);
5864 rmwreg(0xC0FF0000, VCODEC_CC_REG, 0xE0FF0010);
5865 rmwreg(0x80FF0000, VFE_CC_REG, 0xE0FF4010);
Stephen Boyd94625ef2011-07-12 17:06:01 -07005866 rmwreg(0x800000FF, VFE_CC2_REG, 0xE00000FF);
Matt Wagantall53d968f2011-07-19 13:22:53 -07005867 rmwreg(0x80FF0000, VPE_CC_REG, 0xE0FF0010);
Tianyi Goue3d4f542012-03-15 17:06:45 -07005868 if (cpu_is_msm8960() || cpu_is_apq8064()) {
5869 rmwreg(0x80FF0000, DSI2_BYTE_CC_REG, 0xE0FF0010);
5870 rmwreg(0x80FF0000, DSI2_PIXEL_CC_REG, 0xE0FF0010);
5871 rmwreg(0x80FF0000, JPEGD_CC_REG, 0xE0FF0010);
5872 }
5873 if (cpu_is_msm8960() || cpu_is_msm8930())
5874 rmwreg(0x80FF0000, TV_CC_REG, 0xE1FFC010);
5875
5876 if (cpu_is_msm8960()) {
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005877 rmwreg(0x80FF0000, GFX2D0_CC_REG, 0xE0FF0010);
5878 rmwreg(0x80FF0000, GFX2D1_CC_REG, 0xE0FF0010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005879 }
5880 if (cpu_is_apq8064()) {
5881 rmwreg(0x00000000, TV_CC_REG, 0x00004010);
Tianyi Gou621f8742011-09-01 21:45:01 -07005882 rmwreg(0x80FF0000, VCAP_CC_REG, 0xE0FF1010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005883 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005884
Tianyi Gou41515e22011-09-01 19:37:43 -07005885 /*
5886 * Initialize USB_HS_HCLK_FS registers: Set FORCE_C_ON bits so that
5887 * core remain active during halt state of the clk. Also, set sleep
5888 * and wake-up value to max.
5889 */
5890 rmwreg(0x0000004F, USB_HS1_HCLK_FS_REG, 0x0000007F);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005891 if (cpu_is_apq8064()) {
5892 rmwreg(0x0000004F, USB_HS3_HCLK_FS_REG, 0x0000007F);
5893 rmwreg(0x0000004F, USB_HS4_HCLK_FS_REG, 0x0000007F);
5894 }
Tianyi Gou41515e22011-09-01 19:37:43 -07005895
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005896 /* De-assert MM AXI resets to all hardware blocks. */
5897 writel_relaxed(0, SW_RESET_AXI_REG);
5898
5899 /* Deassert all MM core resets. */
5900 writel_relaxed(0, SW_RESET_CORE_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005901 writel_relaxed(0, SW_RESET_CORE2_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005902
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005903 /* Enable TSSC and PDM PXO sources. */
5904 writel_relaxed(BIT(11), TSSC_CLK_CTL_REG);
5905 writel_relaxed(BIT(15), PDM_CLK_NS_REG);
5906
5907 /* Source SLIMBus xo src from slimbus reference clock */
Tianyi Goue3d4f542012-03-15 17:06:45 -07005908 if (cpu_is_msm8960())
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005909 writel_relaxed(0x3, SLIMBUS_XO_SRC_CLK_CTL_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005910
5911 /* Source the dsi_byte_clks from the DSI PHY PLLs */
5912 rmwreg(0x1, DSI1_BYTE_NS_REG, 0x7);
Tianyi Goue3d4f542012-03-15 17:06:45 -07005913 if (cpu_is_msm8960() || cpu_is_apq8064())
5914 rmwreg(0x2, DSI2_BYTE_NS_REG, 0x7);
Tianyi Gou41515e22011-09-01 19:37:43 -07005915
5916 /* Source the sata_phy_ref_clk from PXO */
5917 if (cpu_is_apq8064())
5918 rmwreg(0, SATA_PHY_REF_CLK_CTL_REG, 0x1);
5919
5920 /*
Tianyi Gou05e01102012-02-08 22:15:49 -08005921 * TODO: Programming below PLLs and prng_clk is temporary and
5922 * needs to be removed after bootloaders program them.
Tianyi Gou41515e22011-09-01 19:37:43 -07005923 */
5924 if (cpu_is_apq8064()) {
Tianyi Gou317aa862012-02-06 14:31:07 -08005925 u32 is_pll_enabled;
Tianyi Gou41515e22011-09-01 19:37:43 -07005926
5927 /* Program pxo_src_clk to source from PXO */
5928 rmwreg(0x1, PXO_SRC_CLK_CTL_REG, 0x7);
5929
Tianyi Gou41515e22011-09-01 19:37:43 -07005930 /* Check if PLL14 is active */
5931 is_pll_enabled = readl_relaxed(BB_PLL14_STATUS_REG) & BIT(16);
5932 if (!is_pll_enabled) {
Tianyi Goudf71f2e2011-10-24 22:25:04 -07005933 /* Ref clk = 27MHz and program pll14 to 480MHz */
Tianyi Gou317aa862012-02-06 14:31:07 -08005934 writel_relaxed(0x00031011, BB_PLL14_L_VAL_REG);
Tianyi Goudf71f2e2011-10-24 22:25:04 -07005935 writel_relaxed(0x7, BB_PLL14_M_VAL_REG);
5936 writel_relaxed(0x9, BB_PLL14_N_VAL_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005937
Tianyi Gou317aa862012-02-06 14:31:07 -08005938 /*
5939 * Enable the main output and the MN accumulator
5940 * Set pre-divider and post-divider values to 1 and 1
5941 */
5942 writel_relaxed(0x00C00000, BB_PLL14_CONFIG_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005943
Tianyi Gou41515e22011-09-01 19:37:43 -07005944 set_fsm_mode(BB_PLL14_MODE_REG);
5945 }
Tianyi Gou621f8742011-09-01 21:45:01 -07005946
Tianyi Gou621f8742011-09-01 21:45:01 -07005947 /* Program PLL15 to 975MHz with ref clk = 27MHz */
Tianyi Gou317aa862012-02-06 14:31:07 -08005948 writel_relaxed(0x31024, MM_PLL3_L_VAL_REG);
5949 writel_relaxed(0x1, MM_PLL3_M_VAL_REG);
5950 writel_relaxed(0x9, MM_PLL3_N_VAL_REG);
Tianyi Gou621f8742011-09-01 21:45:01 -07005951
Tianyi Gou317aa862012-02-06 14:31:07 -08005952 writel_relaxed(0xC20000, MM_PLL3_CONFIG_REG);
Tianyi Gouc29c3242011-10-12 21:02:15 -07005953
5954 /* Check if PLL4 is active */
5955 is_pll_enabled = readl_relaxed(LCC_PLL0_STATUS_REG) & BIT(16);
5956 if (!is_pll_enabled) {
Tianyi Goudf71f2e2011-10-24 22:25:04 -07005957 /* Ref clk = 27MHz and program pll4 to 393.2160MHz */
5958 writel_relaxed(0xE, LCC_PLL0_L_VAL_REG);
5959 writel_relaxed(0x27A, LCC_PLL0_M_VAL_REG);
5960 writel_relaxed(0x465, LCC_PLL0_N_VAL_REG);
Tianyi Gouc29c3242011-10-12 21:02:15 -07005961
Tianyi Gou317aa862012-02-06 14:31:07 -08005962 writel_relaxed(0xC00000, LCC_PLL0_CONFIG_REG);
Tianyi Gouc29c3242011-10-12 21:02:15 -07005963
5964 set_fsm_mode(LCC_PLL0_MODE_REG);
5965 }
5966
5967 /* Enable PLL4 source on the LPASS Primary PLL Mux */
5968 writel_relaxed(0x1, LCC_PRI_PLL_CLK_CTL_REG);
Tianyi Gou05e01102012-02-08 22:15:49 -08005969
5970 /* Program prng_clk to 64MHz if it isn't configured */
5971 if (!readl_relaxed(PRNG_CLK_NS_REG))
5972 writel_relaxed(0x2B, PRNG_CLK_NS_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07005973 }
Tianyi Gou65c536a2012-03-20 23:20:29 -07005974
5975 /*
5976 * Program PLL15 to 900MHz with ref clk = 27MHz and
5977 * only enable PLL main output.
5978 */
5979 if (cpu_is_msm8930()) {
5980 writel_relaxed(0x30021, MM_PLL3_L_VAL_REG);
5981 writel_relaxed(0x1, MM_PLL3_M_VAL_REG);
5982 writel_relaxed(0x3, MM_PLL3_N_VAL_REG);
5983
5984 writel_relaxed(0xC20000, MM_PLL3_CONFIG_REG);
5985 writel_relaxed(0, MM_PLL3_TEST_CTL_REG);
5986 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005987}
5988
Matt Wagantallb64888f2012-04-02 21:35:07 -07005989static void __init msm8960_clock_pre_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005990{
Saravana Kannan298ec392012-02-08 19:21:47 -08005991 if (cpu_is_apq8064()) {
5992 vdd_sr2_pll.set_vdd = set_vdd_sr2_pll_8064;
Tianyi Goue1faaf22012-01-24 16:07:19 -08005993 } else if (cpu_is_msm8930() || cpu_is_msm8627()) {
Saravana Kannan298ec392012-02-08 19:21:47 -08005994 vdd_dig.set_vdd = set_vdd_dig_8930;
5995 vdd_sr2_pll.set_vdd = set_vdd_sr2_pll_8930;
Tianyi Goue1faaf22012-01-24 16:07:19 -08005996 }
Tianyi Goubf3d0b12012-01-23 14:37:28 -08005997
Tianyi Gou41515e22011-09-01 19:37:43 -07005998 /*
Matt Wagantalle18bbc82011-10-06 10:07:28 -07005999 * Change the freq tables for and voltage requirements for
6000 * clocks which differ between 8960 and 8064.
Tianyi Gou41515e22011-09-01 19:37:43 -07006001 */
6002 if (cpu_is_apq8064()) {
6003 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8064;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006004
6005 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8064,
6006 sizeof(gfx3d_clk.c.fmax));
6007 memcpy(ijpeg_clk.c.fmax, fmax_ijpeg_8064,
6008 sizeof(ijpeg_clk.c.fmax));
6009 memcpy(mdp_clk.c.fmax, fmax_mdp_8064,
6010 sizeof(ijpeg_clk.c.fmax));
6011 memcpy(tv_src_clk.c.fmax, fmax_tv_src_8064,
6012 sizeof(tv_src_clk.c.fmax));
6013 memcpy(vfe_clk.c.fmax, fmax_vfe_8064,
6014 sizeof(vfe_clk.c.fmax));
6015
Tianyi Goue3d4f542012-03-15 17:06:45 -07006016 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8064.c;
6017 }
6018
6019 /*
6020 * Change the freq tables and voltage requirements for
6021 * clocks which differ between 8960 and 8930.
6022 */
6023 if (cpu_is_msm8930()) {
6024 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8930;
6025
6026 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8930,
6027 sizeof(gfx3d_clk.c.fmax));
6028
6029 pll15_clk.c.rate = 900000000;
6030 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8930.c;
Tianyi Gou41515e22011-09-01 19:37:43 -07006031 }
Stephen Boyd94625ef2011-07-12 17:06:01 -07006032
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006033 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006034
Vikram Mulukutla489e39e2011-08-31 18:04:05 -07006035 clk_ops_pll.enable = sr_pll_clk_enable;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006036
6037 /* Initialize clock registers. */
6038 reg_init();
Matt Wagantallb64888f2012-04-02 21:35:07 -07006039}
6040
6041static void __init msm8960_clock_post_init(void)
6042{
6043 /* Keep PXO on whenever APPS cpu is active */
6044 clk_prepare_enable(&pxo_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006045
Matt Wagantalle655cd72012-04-09 10:15:03 -07006046 /* Reset 3D core while clocked to ensure it resets completely. */
6047 clk_set_rate(&gfx3d_clk.c, 27000000);
6048 clk_prepare_enable(&gfx3d_clk.c);
6049 clk_reset(&gfx3d_clk.c, CLK_RESET_ASSERT);
6050 udelay(5);
6051 clk_reset(&gfx3d_clk.c, CLK_RESET_DEASSERT);
6052 clk_disable_unprepare(&gfx3d_clk.c);
6053
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006054 /* Initialize rates for clocks that only support one. */
6055 clk_set_rate(&pdm_clk.c, 27000000);
6056 clk_set_rate(&prng_clk.c, 64000000);
6057 clk_set_rate(&mdp_vsync_clk.c, 27000000);
6058 clk_set_rate(&tsif_ref_clk.c, 105000);
6059 clk_set_rate(&tssc_clk.c, 27000000);
6060 clk_set_rate(&usb_hs1_xcvr_clk.c, 60000000);
Tianyi Gou41515e22011-09-01 19:37:43 -07006061 if (cpu_is_apq8064()) {
6062 clk_set_rate(&usb_hs3_xcvr_clk.c, 60000000);
6063 clk_set_rate(&usb_hs4_xcvr_clk.c, 60000000);
6064 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006065 clk_set_rate(&usb_fs1_src_clk.c, 60000000);
Stepan Moskovchenko2429f152011-10-25 14:42:35 -07006066 if (cpu_is_msm8960() || cpu_is_msm8930())
Tianyi Gou41515e22011-09-01 19:37:43 -07006067 clk_set_rate(&usb_fs2_src_clk.c, 60000000);
Stephen Boyd94625ef2011-07-12 17:06:01 -07006068 clk_set_rate(&usb_hsic_xcvr_fs_clk.c, 60000000);
6069 clk_set_rate(&usb_hsic_hsic_src_clk.c, 480000000);
6070 clk_set_rate(&usb_hsic_hsio_cal_clk.c, 9000000);
Lena Salman127823f2012-02-14 17:13:53 +02006071 clk_set_rate(&usb_hsic_system_clk.c, 60000000);
Stephen Boyd092fd182011-10-21 15:56:30 -07006072 /*
6073 * Set the CSI rates to a safe default to avoid warnings when
6074 * switching csi pix and rdi clocks.
6075 */
6076 clk_set_rate(&csi0_src_clk.c, 27000000);
6077 clk_set_rate(&csi1_src_clk.c, 27000000);
6078 clk_set_rate(&csi2_src_clk.c, 27000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006079
6080 /*
Stephen Boyd60496bb2011-10-17 13:51:37 -07006081 * The halt status bits for these clocks may be incorrect at boot.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006082 * Toggle these clocks on and off to refresh them.
6083 */
Matt Wagantall0625ea02011-07-13 18:51:56 -07006084 rcg_clk_enable(&pdm_clk.c);
6085 rcg_clk_disable(&pdm_clk.c);
6086 rcg_clk_enable(&tssc_clk.c);
6087 rcg_clk_disable(&tssc_clk.c);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006088 clk_prepare_enable(&usb_hsic_hsic_clk.c);
6089 clk_disable_unprepare(&usb_hsic_hsic_clk.c);
Stephen Boydd7a143a2012-02-16 17:59:26 -08006090
6091 /*
6092 * Keep sfab floor @ 54MHz so that Krait AHB is at least 27MHz at all
6093 * times when Apps CPU is active. This ensures the timer's requirement
6094 * of Krait AHB running 4 times as fast as the timer itself.
6095 */
6096 clk_set_rate(&sfab_tmr_a_clk.c, 54000000);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006097 clk_prepare_enable(&sfab_tmr_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006098}
6099
Stephen Boydbb600ae2011-08-02 20:11:40 -07006100static int __init msm8960_clock_late_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006101{
Stephen Boyda3787f32011-09-16 18:55:13 -07006102 int rc;
6103 struct clk *mmfpb_a_clk = clk_get_sys("clock-8960", "mmfpb_a_clk");
Stephen Boyd85436132011-09-16 18:55:13 -07006104 struct clk *cfpb_a_clk = clk_get_sys("clock-8960", "cfpb_a_clk");
Stephen Boyda3787f32011-09-16 18:55:13 -07006105
6106 /* Vote for MMFPB to be at least 76.8MHz when an Apps CPU is active. */
6107 if (WARN(IS_ERR(mmfpb_a_clk), "mmfpb_a_clk not found (%ld)\n",
6108 PTR_ERR(mmfpb_a_clk)))
6109 return PTR_ERR(mmfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006110 rc = clk_set_rate(mmfpb_a_clk, 76800000);
Stephen Boyda3787f32011-09-16 18:55:13 -07006111 if (WARN(rc, "mmfpb_a_clk rate was not set (%d)\n", rc))
6112 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006113 rc = clk_prepare_enable(mmfpb_a_clk);
Stephen Boyda3787f32011-09-16 18:55:13 -07006114 if (WARN(rc, "mmfpb_a_clk not enabled (%d)\n", rc))
6115 return rc;
6116
Stephen Boyd85436132011-09-16 18:55:13 -07006117 /* Vote for CFPB to be at least 64MHz when an Apps CPU is active. */
6118 if (WARN(IS_ERR(cfpb_a_clk), "cfpb_a_clk not found (%ld)\n",
6119 PTR_ERR(cfpb_a_clk)))
6120 return PTR_ERR(cfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006121 rc = clk_set_rate(cfpb_a_clk, 64000000);
Stephen Boyd85436132011-09-16 18:55:13 -07006122 if (WARN(rc, "cfpb_a_clk rate was not set (%d)\n", rc))
6123 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006124 rc = clk_prepare_enable(cfpb_a_clk);
Stephen Boyd85436132011-09-16 18:55:13 -07006125 if (WARN(rc, "cfpb_a_clk not enabled (%d)\n", rc))
6126 return rc;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006127
6128 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006129}
Stephen Boydbb600ae2011-08-02 20:11:40 -07006130
6131struct clock_init_data msm8960_clock_init_data __initdata = {
6132 .table = msm_clocks_8960,
6133 .size = ARRAY_SIZE(msm_clocks_8960),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006134 .pre_init = msm8960_clock_pre_init,
6135 .post_init = msm8960_clock_post_init,
Stephen Boydbb600ae2011-08-02 20:11:40 -07006136 .late_init = msm8960_clock_late_init,
6137};
Tianyi Gou41515e22011-09-01 19:37:43 -07006138
6139struct clock_init_data apq8064_clock_init_data __initdata = {
6140 .table = msm_clocks_8064,
6141 .size = ARRAY_SIZE(msm_clocks_8064),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006142 .pre_init = msm8960_clock_pre_init,
6143 .post_init = msm8960_clock_post_init,
Tianyi Gou41515e22011-09-01 19:37:43 -07006144 .late_init = msm8960_clock_late_init,
6145};
Tianyi Goue3d4f542012-03-15 17:06:45 -07006146
6147struct clock_init_data msm8930_clock_init_data __initdata = {
6148 .table = msm_clocks_8930,
6149 .size = ARRAY_SIZE(msm_clocks_8930),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006150 .pre_init = msm8960_clock_pre_init,
6151 .post_init = msm8960_clock_post_init,
Tianyi Goue3d4f542012-03-15 17:06:45 -07006152 .late_init = msm8960_clock_late_init,
6153};