blob: a2347b57a2a2874b8318bb8233b490aaf2378e12 [file] [log] [blame]
Vitaly Bordug902f3922006-09-21 22:31:26 +04001/*
2 * MPC8560 ADS Device Tree Source
3 *
Kumar Gala32f960e2008-04-17 01:28:15 -05004 * Copyright 2006, 2008 Freescale Semiconductor Inc.
Vitaly Bordug902f3922006-09-21 22:31:26 +04005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
Kumar Gala32f960e2008-04-17 01:28:15 -050012/dts-v1/;
Vitaly Bordug902f3922006-09-21 22:31:26 +040013
14/ {
15 model = "MPC8560ADS";
Kumar Gala52094872007-02-17 16:04:23 -060016 compatible = "MPC8560ADS", "MPC85xxADS";
Vitaly Bordug902f3922006-09-21 22:31:26 +040017 #address-cells = <1>;
18 #size-cells = <1>;
Vitaly Bordug902f3922006-09-21 22:31:26 +040019
Kumar Galaea082fa2007-12-12 01:46:12 -060020 aliases {
21 ethernet0 = &enet0;
22 ethernet1 = &enet1;
23 ethernet2 = &enet2;
24 ethernet3 = &enet3;
25 serial0 = &serial0;
26 serial1 = &serial1;
27 pci0 = &pci0;
28 };
29
Vitaly Bordug902f3922006-09-21 22:31:26 +040030 cpus {
Vitaly Bordug902f3922006-09-21 22:31:26 +040031 #address-cells = <1>;
32 #size-cells = <0>;
Vitaly Bordug902f3922006-09-21 22:31:26 +040033
34 PowerPC,8560@0 {
35 device_type = "cpu";
Kumar Gala32f960e2008-04-17 01:28:15 -050036 reg = <0x0>;
37 d-cache-line-size = <32>; // 32 bytes
38 i-cache-line-size = <32>; // 32 bytes
39 d-cache-size = <0x8000>; // L1, 32K
40 i-cache-size = <0x8000>; // L1, 32K
41 timebase-frequency = <82500000>;
42 bus-frequency = <330000000>;
43 clock-frequency = <825000000>;
Vitaly Bordug902f3922006-09-21 22:31:26 +040044 };
45 };
46
47 memory {
48 device_type = "memory";
Kumar Gala32f960e2008-04-17 01:28:15 -050049 reg = <0x0 0x10000000>;
Vitaly Bordug902f3922006-09-21 22:31:26 +040050 };
51
52 soc8560@e0000000 {
53 #address-cells = <1>;
54 #size-cells = <1>;
Vitaly Bordug902f3922006-09-21 22:31:26 +040055 device_type = "soc";
Kim Phillipscf0d19f2008-07-29 15:29:24 -050056 compatible = "simple-bus";
Kumar Gala32f960e2008-04-17 01:28:15 -050057 ranges = <0x0 0xe0000000 0x100000>;
58 reg = <0xe0000000 0x200>;
59 bus-frequency = <330000000>;
Vitaly Bordug902f3922006-09-21 22:31:26 +040060
Kumar Galae1a22892009-04-22 13:17:42 -050061 ecm-law@0 {
62 compatible = "fsl,ecm-law";
63 reg = <0x0 0x1000>;
64 fsl,num-laws = <8>;
65 };
66
67 ecm@1000 {
68 compatible = "fsl,mpc8560-ecm", "fsl,ecm";
69 reg = <0x1000 0x1000>;
70 interrupts = <17 2>;
71 interrupt-parent = <&mpic>;
72 };
73
Dave Jiang50cf6702007-05-10 10:03:05 -070074 memory-controller@2000 {
75 compatible = "fsl,8540-memory-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050076 reg = <0x2000 0x1000>;
Dave Jiang50cf6702007-05-10 10:03:05 -070077 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050078 interrupts = <18 2>;
Dave Jiang50cf6702007-05-10 10:03:05 -070079 };
80
Kumar Galac0540652008-05-30 13:43:43 -050081 L2: l2-cache-controller@20000 {
Dave Jiang50cf6702007-05-10 10:03:05 -070082 compatible = "fsl,8540-l2-cache-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050083 reg = <0x20000 0x1000>;
84 cache-line-size = <32>; // 32 bytes
85 cache-size = <0x40000>; // L2, 256K
Dave Jiang50cf6702007-05-10 10:03:05 -070086 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050087 interrupts = <16 2>;
Dave Jiang50cf6702007-05-10 10:03:05 -070088 };
89
Kumar Galadee80552008-06-27 13:45:19 -050090 dma@21300 {
91 #address-cells = <1>;
92 #size-cells = <1>;
93 compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma";
94 reg = <0x21300 0x4>;
95 ranges = <0x0 0x21100 0x200>;
96 cell-index = <0>;
97 dma-channel@0 {
98 compatible = "fsl,mpc8560-dma-channel",
99 "fsl,eloplus-dma-channel";
100 reg = <0x0 0x80>;
101 cell-index = <0>;
102 interrupt-parent = <&mpic>;
103 interrupts = <20 2>;
104 };
105 dma-channel@80 {
106 compatible = "fsl,mpc8560-dma-channel",
107 "fsl,eloplus-dma-channel";
108 reg = <0x80 0x80>;
109 cell-index = <1>;
110 interrupt-parent = <&mpic>;
111 interrupts = <21 2>;
112 };
113 dma-channel@100 {
114 compatible = "fsl,mpc8560-dma-channel",
115 "fsl,eloplus-dma-channel";
116 reg = <0x100 0x80>;
117 cell-index = <2>;
118 interrupt-parent = <&mpic>;
119 interrupts = <22 2>;
120 };
121 dma-channel@180 {
122 compatible = "fsl,mpc8560-dma-channel",
123 "fsl,eloplus-dma-channel";
124 reg = <0x180 0x80>;
125 cell-index = <3>;
126 interrupt-parent = <&mpic>;
127 interrupts = <23 2>;
128 };
129 };
130
Kumar Galae77b28e2007-12-12 00:28:35 -0600131 enet0: ethernet@24000 {
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300132 #address-cells = <1>;
133 #size-cells = <1>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600134 cell-index = <0>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400135 device_type = "network";
136 model = "TSEC";
137 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500138 reg = <0x24000 0x1000>;
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300139 ranges = <0x0 0x24000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500140 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500141 interrupts = <29 2 30 2 34 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600142 interrupt-parent = <&mpic>;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800143 tbi-handle = <&tbi0>;
Kumar Gala52094872007-02-17 16:04:23 -0600144 phy-handle = <&phy0>;
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300145
146 mdio@520 {
147 #address-cells = <1>;
148 #size-cells = <0>;
149 compatible = "fsl,gianfar-mdio";
150 reg = <0x520 0x20>;
151
152 phy0: ethernet-phy@0 {
153 interrupt-parent = <&mpic>;
154 interrupts = <5 1>;
155 reg = <0x0>;
156 device_type = "ethernet-phy";
157 };
158 phy1: ethernet-phy@1 {
159 interrupt-parent = <&mpic>;
160 interrupts = <5 1>;
161 reg = <0x1>;
162 device_type = "ethernet-phy";
163 };
164 phy2: ethernet-phy@2 {
165 interrupt-parent = <&mpic>;
166 interrupts = <7 1>;
167 reg = <0x2>;
168 device_type = "ethernet-phy";
169 };
170 phy3: ethernet-phy@3 {
171 interrupt-parent = <&mpic>;
172 interrupts = <7 1>;
173 reg = <0x3>;
174 device_type = "ethernet-phy";
175 };
176 tbi0: tbi-phy@11 {
177 reg = <0x11>;
178 device_type = "tbi-phy";
179 };
180 };
Vitaly Bordug902f3922006-09-21 22:31:26 +0400181 };
182
Kumar Galae77b28e2007-12-12 00:28:35 -0600183 enet1: ethernet@25000 {
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300184 #address-cells = <1>;
185 #size-cells = <1>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600186 cell-index = <1>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400187 device_type = "network";
188 model = "TSEC";
189 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500190 reg = <0x25000 0x1000>;
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300191 ranges = <0x0 0x25000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500192 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500193 interrupts = <35 2 36 2 40 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600194 interrupt-parent = <&mpic>;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800195 tbi-handle = <&tbi1>;
Kumar Gala52094872007-02-17 16:04:23 -0600196 phy-handle = <&phy1>;
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300197
198 mdio@520 {
199 #address-cells = <1>;
200 #size-cells = <0>;
201 compatible = "fsl,gianfar-tbi";
202 reg = <0x520 0x20>;
203
204 tbi1: tbi-phy@11 {
205 reg = <0x11>;
206 device_type = "tbi-phy";
207 };
208 };
Vitaly Bordug902f3922006-09-21 22:31:26 +0400209 };
210
Kumar Gala52094872007-02-17 16:04:23 -0600211 mpic: pic@40000 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400212 interrupt-controller;
213 #address-cells = <0>;
214 #interrupt-cells = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500215 reg = <0x40000 0x40000>;
Kumar Galaacd4b712008-05-30 12:12:26 -0500216 compatible = "chrp,open-pic";
Vitaly Bordug902f3922006-09-21 22:31:26 +0400217 device_type = "open-pic";
218 };
219
Scott Wood8abc8f52007-10-08 16:08:51 -0500220 cpm@919c0 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400221 #address-cells = <1>;
222 #size-cells = <1>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500223 compatible = "fsl,mpc8560-cpm", "fsl,cpm2";
Kumar Gala32f960e2008-04-17 01:28:15 -0500224 reg = <0x919c0 0x30>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500225 ranges;
226
227 muram@80000 {
228 #address-cells = <1>;
229 #size-cells = <1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500230 ranges = <0x0 0x80000 0x10000>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500231
232 data@0 {
233 compatible = "fsl,cpm-muram-data";
Kumar Gala32f960e2008-04-17 01:28:15 -0500234 reg = <0x0 0x4000 0x9000 0x2000>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500235 };
236 };
237
238 brg@919f0 {
239 compatible = "fsl,mpc8560-brg",
240 "fsl,cpm2-brg",
241 "fsl,cpm-brg";
Kumar Gala32f960e2008-04-17 01:28:15 -0500242 reg = <0x919f0 0x10 0x915f0 0x10>;
243 clock-frequency = <165000000>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500244 };
Vitaly Bordug902f3922006-09-21 22:31:26 +0400245
Kumar Gala52094872007-02-17 16:04:23 -0600246 cpmpic: pic@90c00 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400247 interrupt-controller;
248 #address-cells = <0>;
249 #interrupt-cells = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500250 interrupts = <46 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600251 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500252 reg = <0x90c00 0x80>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500253 compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
Vitaly Bordug902f3922006-09-21 22:31:26 +0400254 };
255
Kumar Galaea082fa2007-12-12 01:46:12 -0600256 serial0: serial@91a00 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400257 device_type = "serial";
Scott Wood8abc8f52007-10-08 16:08:51 -0500258 compatible = "fsl,mpc8560-scc-uart",
259 "fsl,cpm2-scc-uart";
Kumar Gala32f960e2008-04-17 01:28:15 -0500260 reg = <0x91a00 0x20 0x88000 0x100>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500261 fsl,cpm-brg = <1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500262 fsl,cpm-command = <0x800000>;
263 current-speed = <115200>;
264 interrupts = <40 8>;
Kumar Gala52094872007-02-17 16:04:23 -0600265 interrupt-parent = <&cpmpic>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400266 };
267
Kumar Galaea082fa2007-12-12 01:46:12 -0600268 serial1: serial@91a20 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400269 device_type = "serial";
Scott Wood8abc8f52007-10-08 16:08:51 -0500270 compatible = "fsl,mpc8560-scc-uart",
271 "fsl,cpm2-scc-uart";
Kumar Gala32f960e2008-04-17 01:28:15 -0500272 reg = <0x91a20 0x20 0x88100 0x100>;
Scott Wood8abc8f52007-10-08 16:08:51 -0500273 fsl,cpm-brg = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500274 fsl,cpm-command = <0x4a00000>;
275 current-speed = <115200>;
276 interrupts = <41 8>;
Kumar Gala52094872007-02-17 16:04:23 -0600277 interrupt-parent = <&cpmpic>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400278 };
279
Kumar Galae77b28e2007-12-12 00:28:35 -0600280 enet2: ethernet@91320 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400281 device_type = "network";
Scott Wood8abc8f52007-10-08 16:08:51 -0500282 compatible = "fsl,mpc8560-fcc-enet",
283 "fsl,cpm2-fcc-enet";
Kumar Gala32f960e2008-04-17 01:28:15 -0500284 reg = <0x91320 0x20 0x88500 0x100 0x913b0 0x1>;
Timur Tabieae98262007-06-22 14:33:15 -0500285 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500286 fsl,cpm-command = <0x16200300>;
287 interrupts = <33 8>;
Kumar Gala52094872007-02-17 16:04:23 -0600288 interrupt-parent = <&cpmpic>;
289 phy-handle = <&phy2>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400290 };
291
Kumar Galae77b28e2007-12-12 00:28:35 -0600292 enet3: ethernet@91340 {
Vitaly Bordug902f3922006-09-21 22:31:26 +0400293 device_type = "network";
Scott Wood8abc8f52007-10-08 16:08:51 -0500294 compatible = "fsl,mpc8560-fcc-enet",
295 "fsl,cpm2-fcc-enet";
Kumar Gala32f960e2008-04-17 01:28:15 -0500296 reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>;
Timur Tabieae98262007-06-22 14:33:15 -0500297 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500298 fsl,cpm-command = <0x1a400300>;
299 interrupts = <34 8>;
Kumar Gala52094872007-02-17 16:04:23 -0600300 interrupt-parent = <&cpmpic>;
301 phy-handle = <&phy3>;
Vitaly Bordug902f3922006-09-21 22:31:26 +0400302 };
303 };
304 };
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500305
Kumar Galaea082fa2007-12-12 01:46:12 -0600306 pci0: pci@e0008000 {
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500307 #interrupt-cells = <1>;
308 #size-cells = <2>;
309 #address-cells = <3>;
310 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
311 device_type = "pci";
Kumar Gala32f960e2008-04-17 01:28:15 -0500312 reg = <0xe0008000 0x1000>;
313 clock-frequency = <66666666>;
314 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500315 interrupt-map = <
316
317 /* IDSEL 0x2 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500318 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
319 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
320 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
321 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500322
323 /* IDSEL 0x3 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500324 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
325 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
326 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
327 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500328
329 /* IDSEL 0x4 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500330 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
331 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
332 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
333 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500334
335 /* IDSEL 0x5 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500336 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
337 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
338 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
339 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500340
341 /* IDSEL 12 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500342 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
343 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
344 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
345 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500346
347 /* IDSEL 13 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500348 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
349 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
350 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
351 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500352
353 /* IDSEL 14*/
Kumar Gala32f960e2008-04-17 01:28:15 -0500354 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
355 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
356 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
357 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500358
359 /* IDSEL 15 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500360 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
361 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
362 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
363 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500364
365 /* IDSEL 18 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500366 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
367 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
368 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
369 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500370
371 /* IDSEL 19 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500372 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
373 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
374 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
375 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500376
377 /* IDSEL 20 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500378 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
379 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
380 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
381 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500382
383 /* IDSEL 21 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500384 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
385 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
386 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
387 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500388
389 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500390 interrupts = <24 2>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500391 bus-range = <0 0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500392 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
393 0x1000000 0x0 0x0 0xe2000000 0x0 0x1000000>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500394 };
Vitaly Bordug902f3922006-09-21 22:31:26 +0400395};