Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * I/O SAPIC support. |
| 3 | * |
| 4 | * Copyright (C) 1999 Intel Corp. |
| 5 | * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com> |
| 6 | * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com> |
| 7 | * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co. |
| 8 | * David Mosberger-Tang <davidm@hpl.hp.com> |
| 9 | * Copyright (C) 1999 VA Linux Systems |
| 10 | * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com> |
| 11 | * |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 12 | * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O |
| 13 | * APIC code. In particular, we now have separate |
| 14 | * handlers for edge and level triggered |
| 15 | * interrupts. |
| 16 | * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector |
| 17 | * allocation PCI to vector mapping, shared PCI |
| 18 | * interrupts. |
| 19 | * 00/10/27 D. Mosberger Document things a bit more to make them more |
| 20 | * understandable. Clean up much of the old |
| 21 | * IOSAPIC cruft. |
| 22 | * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts |
| 23 | * and fixes for ACPI S5(SoftOff) support. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 25 | * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt |
| 26 | * vectors in iosapic_set_affinity(), |
| 27 | * initializations for /proc/irq/#/smp_affinity |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing. |
| 29 | * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 30 | * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to |
| 31 | * IOSAPIC mapping error |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | * 02/07/29 T. Kochi Allocate interrupt vectors dynamically |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 33 | * 02/08/04 T. Kochi Cleaned up terminology (irq, global system |
| 34 | * interrupt, vector, etc.) |
| 35 | * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's |
| 36 | * pci_irq code. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC. |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 38 | * Remove iosapic_address & gsi_base from |
| 39 | * external interfaces. Rationalize |
| 40 | * __init/__devinit attributes. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004 |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 42 | * Updated to work with irq migration necessary |
| 43 | * for CPU Hotplug |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | */ |
| 45 | /* |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 46 | * Here is what the interrupt logic between a PCI device and the kernel looks |
| 47 | * like: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | * |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 49 | * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC, |
| 50 | * INTD). The device is uniquely identified by its bus-, and slot-number |
| 51 | * (the function number does not matter here because all functions share |
| 52 | * the same interrupt lines). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | * |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 54 | * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC |
| 55 | * controller. Multiple interrupt lines may have to share the same |
| 56 | * IOSAPIC pin (if they're level triggered and use the same polarity). |
| 57 | * Each interrupt line has a unique Global System Interrupt (GSI) number |
| 58 | * which can be calculated as the sum of the controller's base GSI number |
| 59 | * and the IOSAPIC pin number to which the line connects. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | * |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 61 | * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the |
| 62 | * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then |
| 63 | * sent to the CPU. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | * |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 65 | * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is |
| 66 | * used as architecture-independent interrupt handling mechanism in Linux. |
| 67 | * As an IRQ is a number, we have to have |
| 68 | * IA-64 interrupt vector number <-> IRQ number mapping. On smaller |
| 69 | * systems, we use one-to-one mapping between IA-64 vector and IRQ. A |
| 70 | * platform can implement platform_irq_to_vector(irq) and |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | * platform_local_vector_to_irq(vector) APIs to differentiate the mapping. |
| 72 | * Please see also include/asm-ia64/hw_irq.h for those APIs. |
| 73 | * |
| 74 | * To sum up, there are three levels of mappings involved: |
| 75 | * |
| 76 | * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ |
| 77 | * |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 78 | * Note: The term "IRQ" is loosely used everywhere in Linux kernel to |
| 79 | * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ |
| 80 | * (isa_irq) is the only exception in this source code. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | |
| 83 | #include <linux/acpi.h> |
| 84 | #include <linux/init.h> |
| 85 | #include <linux/irq.h> |
| 86 | #include <linux/kernel.h> |
| 87 | #include <linux/list.h> |
| 88 | #include <linux/pci.h> |
| 89 | #include <linux/smp.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | #include <linux/string.h> |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 91 | #include <linux/bootmem.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | |
| 93 | #include <asm/delay.h> |
| 94 | #include <asm/hw_irq.h> |
| 95 | #include <asm/io.h> |
| 96 | #include <asm/iosapic.h> |
| 97 | #include <asm/machvec.h> |
| 98 | #include <asm/processor.h> |
| 99 | #include <asm/ptrace.h> |
| 100 | #include <asm/system.h> |
| 101 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 102 | #undef DEBUG_INTERRUPT_ROUTING |
| 103 | |
| 104 | #ifdef DEBUG_INTERRUPT_ROUTING |
| 105 | #define DBG(fmt...) printk(fmt) |
| 106 | #else |
| 107 | #define DBG(fmt...) |
| 108 | #endif |
| 109 | |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 110 | #define NR_PREALLOCATE_RTE_ENTRIES \ |
| 111 | (PAGE_SIZE / sizeof(struct iosapic_rte_info)) |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 112 | #define RTE_PREALLOCATED (1) |
| 113 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 114 | static DEFINE_SPINLOCK(iosapic_lock); |
| 115 | |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 116 | /* |
| 117 | * These tables map IA-64 vectors to the IOSAPIC pin that generates this |
| 118 | * vector. |
| 119 | */ |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 120 | |
| 121 | #define NO_REF_RTE 0 |
| 122 | |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 123 | static struct iosapic { |
| 124 | char __iomem *addr; /* base address of IOSAPIC */ |
| 125 | unsigned int gsi_base; /* GSI base */ |
| 126 | unsigned short num_rte; /* # of RTEs on this IOSAPIC */ |
| 127 | int rtes_inuse; /* # of RTEs in use on this IOSAPIC */ |
| 128 | #ifdef CONFIG_NUMA |
| 129 | unsigned short node; /* numa node association via pxm */ |
| 130 | #endif |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 131 | spinlock_t lock; /* lock for indirect reg access */ |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 132 | } iosapic_lists[NR_IOSAPICS]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 133 | |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 134 | struct iosapic_rte_info { |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 135 | struct list_head rte_list; /* RTEs sharing the same vector */ |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 136 | char rte_index; /* IOSAPIC RTE index */ |
| 137 | int refcnt; /* reference counter */ |
| 138 | unsigned int flags; /* flags */ |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 139 | struct iosapic *iosapic; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 140 | } ____cacheline_aligned; |
| 141 | |
| 142 | static struct iosapic_intr_info { |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 143 | struct list_head rtes; /* RTEs using this vector (empty => |
| 144 | * not an IOSAPIC interrupt) */ |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 145 | int count; /* # of RTEs that shares this vector */ |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 146 | u32 low32; /* current value of low word of |
| 147 | * Redirection table entry */ |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 148 | unsigned int dest; /* destination CPU physical ID */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | unsigned char dmode : 3; /* delivery mode (see iosapic.h) */ |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 150 | unsigned char polarity: 1; /* interrupt polarity |
| 151 | * (see iosapic.h) */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 152 | unsigned char trigger : 1; /* trigger mode (see iosapic.h) */ |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 153 | } iosapic_intr_info[NR_IRQS]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 155 | static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 157 | static int iosapic_kmalloc_ok; |
| 158 | static LIST_HEAD(free_rte_list); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 159 | |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 160 | static inline void |
| 161 | iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val) |
| 162 | { |
| 163 | unsigned long flags; |
| 164 | |
| 165 | spin_lock_irqsave(&iosapic->lock, flags); |
| 166 | __iosapic_write(iosapic->addr, reg, val); |
| 167 | spin_unlock_irqrestore(&iosapic->lock, flags); |
| 168 | } |
| 169 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | /* |
| 171 | * Find an IOSAPIC associated with a GSI |
| 172 | */ |
| 173 | static inline int |
| 174 | find_iosapic (unsigned int gsi) |
| 175 | { |
| 176 | int i; |
| 177 | |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 178 | for (i = 0; i < NR_IOSAPICS; i++) { |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 179 | if ((unsigned) (gsi - iosapic_lists[i].gsi_base) < |
| 180 | iosapic_lists[i].num_rte) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | return i; |
| 182 | } |
| 183 | |
| 184 | return -1; |
| 185 | } |
| 186 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 187 | static inline int __gsi_to_irq(unsigned int gsi) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 188 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 189 | int irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 | struct iosapic_intr_info *info; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 191 | struct iosapic_rte_info *rte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 193 | for (irq = 0; irq < NR_IRQS; irq++) { |
| 194 | info = &iosapic_intr_info[irq]; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 195 | list_for_each_entry(rte, &info->rtes, rte_list) |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 196 | if (rte->iosapic->gsi_base + rte->rte_index == gsi) |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 197 | return irq; |
| 198 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 199 | return -1; |
| 200 | } |
| 201 | |
| 202 | /* |
| 203 | * Translate GSI number to the corresponding IA-64 interrupt vector. If no |
| 204 | * entry exists, return -1. |
| 205 | */ |
| 206 | inline int |
| 207 | gsi_to_vector (unsigned int gsi) |
| 208 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 209 | int irq = __gsi_to_irq(gsi); |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 210 | if (check_irq_used(irq) < 0) |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 211 | return -1; |
| 212 | return irq_to_vector(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | } |
| 214 | |
| 215 | int |
| 216 | gsi_to_irq (unsigned int gsi) |
| 217 | { |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 218 | unsigned long flags; |
| 219 | int irq; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 220 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 221 | spin_lock_irqsave(&iosapic_lock, flags); |
| 222 | irq = __gsi_to_irq(gsi); |
| 223 | spin_unlock_irqrestore(&iosapic_lock, flags); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 224 | return irq; |
| 225 | } |
| 226 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 227 | static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi) |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 228 | { |
| 229 | struct iosapic_rte_info *rte; |
| 230 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 231 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 232 | if (rte->iosapic->gsi_base + rte->rte_index == gsi) |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 233 | return rte; |
| 234 | return NULL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | } |
| 236 | |
| 237 | static void |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 238 | set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 | { |
| 240 | unsigned long pol, trigger, dmode; |
| 241 | u32 low32, high32; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 242 | int rte_index; |
| 243 | char redir; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 244 | struct iosapic_rte_info *rte; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 245 | ia64_vector vector = irq_to_vector(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 246 | |
| 247 | DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest); |
| 248 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 249 | rte = find_rte(irq, gsi); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 250 | if (!rte) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | return; /* not an IOSAPIC interrupt */ |
| 252 | |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 253 | rte_index = rte->rte_index; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 254 | pol = iosapic_intr_info[irq].polarity; |
| 255 | trigger = iosapic_intr_info[irq].trigger; |
| 256 | dmode = iosapic_intr_info[irq].dmode; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 257 | |
| 258 | redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0; |
| 259 | |
| 260 | #ifdef CONFIG_SMP |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 261 | set_irq_affinity_info(irq, (int)(dest & 0xffff), redir); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 262 | #endif |
| 263 | |
| 264 | low32 = ((pol << IOSAPIC_POLARITY_SHIFT) | |
| 265 | (trigger << IOSAPIC_TRIGGER_SHIFT) | |
| 266 | (dmode << IOSAPIC_DELIVERY_SHIFT) | |
| 267 | ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) | |
| 268 | vector); |
| 269 | |
| 270 | /* dest contains both id and eid */ |
| 271 | high32 = (dest << IOSAPIC_DEST_SHIFT); |
| 272 | |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 273 | iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32); |
| 274 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 275 | iosapic_intr_info[irq].low32 = low32; |
| 276 | iosapic_intr_info[irq].dest = dest; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 277 | } |
| 278 | |
| 279 | static void |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 280 | nop (unsigned int irq) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 281 | { |
| 282 | /* do nothing... */ |
| 283 | } |
| 284 | |
Zou Nan hai | a795611 | 2006-12-07 09:51:35 -0800 | [diff] [blame] | 285 | |
| 286 | #ifdef CONFIG_KEXEC |
| 287 | void |
| 288 | kexec_disable_iosapic(void) |
| 289 | { |
| 290 | struct iosapic_intr_info *info; |
| 291 | struct iosapic_rte_info *rte; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 292 | ia64_vector vec; |
| 293 | int irq; |
| 294 | |
| 295 | for (irq = 0; irq < NR_IRQS; irq++) { |
| 296 | info = &iosapic_intr_info[irq]; |
| 297 | vec = irq_to_vector(irq); |
Zou Nan hai | a795611 | 2006-12-07 09:51:35 -0800 | [diff] [blame] | 298 | list_for_each_entry(rte, &info->rtes, |
| 299 | rte_list) { |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 300 | iosapic_write(rte->iosapic, |
Zou Nan hai | a795611 | 2006-12-07 09:51:35 -0800 | [diff] [blame] | 301 | IOSAPIC_RTE_LOW(rte->rte_index), |
| 302 | IOSAPIC_MASK|vec); |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 303 | iosapic_eoi(rte->iosapic->addr, vec); |
Zou Nan hai | a795611 | 2006-12-07 09:51:35 -0800 | [diff] [blame] | 304 | } |
| 305 | } |
| 306 | } |
| 307 | #endif |
| 308 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 309 | static void |
| 310 | mask_irq (unsigned int irq) |
| 311 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 312 | u32 low32; |
| 313 | int rte_index; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 314 | struct iosapic_rte_info *rte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 316 | if (list_empty(&iosapic_intr_info[irq].rtes)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | return; /* not an IOSAPIC interrupt! */ |
| 318 | |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 319 | /* set only the mask bit */ |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 320 | low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK; |
| 321 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) { |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 322 | rte_index = rte->rte_index; |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 323 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 324 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 325 | } |
| 326 | |
| 327 | static void |
| 328 | unmask_irq (unsigned int irq) |
| 329 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 330 | u32 low32; |
| 331 | int rte_index; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 332 | struct iosapic_rte_info *rte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 333 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 334 | if (list_empty(&iosapic_intr_info[irq].rtes)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | return; /* not an IOSAPIC interrupt! */ |
| 336 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 337 | low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK; |
| 338 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) { |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 339 | rte_index = rte->rte_index; |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 340 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 341 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 342 | } |
| 343 | |
| 344 | |
| 345 | static void |
| 346 | iosapic_set_affinity (unsigned int irq, cpumask_t mask) |
| 347 | { |
| 348 | #ifdef CONFIG_SMP |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 349 | u32 high32, low32; |
| 350 | int dest, rte_index; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 351 | int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 352 | struct iosapic_rte_info *rte; |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 353 | struct iosapic *iosapic; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 354 | |
| 355 | irq &= (~IA64_IRQ_REDIRECTED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 | |
| 357 | if (cpus_empty(mask)) |
| 358 | return; |
| 359 | |
| 360 | dest = cpu_physical_id(first_cpu(mask)); |
| 361 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 362 | if (list_empty(&iosapic_intr_info[irq].rtes)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | return; /* not an IOSAPIC interrupt */ |
| 364 | |
| 365 | set_irq_affinity_info(irq, dest, redir); |
| 366 | |
| 367 | /* dest contains both id and eid */ |
| 368 | high32 = dest << IOSAPIC_DEST_SHIFT; |
| 369 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 370 | low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT); |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 371 | if (redir) |
| 372 | /* change delivery mode to lowest priority */ |
| 373 | low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT); |
| 374 | else |
| 375 | /* change delivery mode to fixed */ |
| 376 | low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 377 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 378 | iosapic_intr_info[irq].low32 = low32; |
| 379 | iosapic_intr_info[irq].dest = dest; |
| 380 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) { |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 381 | iosapic = rte->iosapic; |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 382 | rte_index = rte->rte_index; |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 383 | iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32); |
| 384 | iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 386 | #endif |
| 387 | } |
| 388 | |
| 389 | /* |
| 390 | * Handlers for level-triggered interrupts. |
| 391 | */ |
| 392 | |
| 393 | static unsigned int |
| 394 | iosapic_startup_level_irq (unsigned int irq) |
| 395 | { |
| 396 | unmask_irq(irq); |
| 397 | return 0; |
| 398 | } |
| 399 | |
| 400 | static void |
| 401 | iosapic_end_level_irq (unsigned int irq) |
| 402 | { |
| 403 | ia64_vector vec = irq_to_vector(irq); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 404 | struct iosapic_rte_info *rte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 405 | |
Chen, Kenneth W | 41503de | 2006-05-16 16:29:00 -0700 | [diff] [blame] | 406 | move_native_irq(irq); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 407 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 408 | iosapic_eoi(rte->iosapic->addr, vec); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | } |
| 410 | |
| 411 | #define iosapic_shutdown_level_irq mask_irq |
| 412 | #define iosapic_enable_level_irq unmask_irq |
| 413 | #define iosapic_disable_level_irq mask_irq |
| 414 | #define iosapic_ack_level_irq nop |
| 415 | |
KAMEZAWA Hiroyuki | e253eb0 | 2007-03-07 14:57:35 -0800 | [diff] [blame] | 416 | struct irq_chip irq_type_iosapic_level = { |
Ingo Molnar | 06344db | 2006-11-16 00:43:02 -0800 | [diff] [blame] | 417 | .name = "IO-SAPIC-level", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | .startup = iosapic_startup_level_irq, |
| 419 | .shutdown = iosapic_shutdown_level_irq, |
| 420 | .enable = iosapic_enable_level_irq, |
| 421 | .disable = iosapic_disable_level_irq, |
| 422 | .ack = iosapic_ack_level_irq, |
| 423 | .end = iosapic_end_level_irq, |
KAMEZAWA Hiroyuki | e253eb0 | 2007-03-07 14:57:35 -0800 | [diff] [blame] | 424 | .mask = mask_irq, |
| 425 | .unmask = unmask_irq, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 426 | .set_affinity = iosapic_set_affinity |
| 427 | }; |
| 428 | |
| 429 | /* |
| 430 | * Handlers for edge-triggered interrupts. |
| 431 | */ |
| 432 | |
| 433 | static unsigned int |
| 434 | iosapic_startup_edge_irq (unsigned int irq) |
| 435 | { |
| 436 | unmask_irq(irq); |
| 437 | /* |
| 438 | * IOSAPIC simply drops interrupts pended while the |
| 439 | * corresponding pin was masked, so we can't know if an |
| 440 | * interrupt is pending already. Let's hope not... |
| 441 | */ |
| 442 | return 0; |
| 443 | } |
| 444 | |
| 445 | static void |
| 446 | iosapic_ack_edge_irq (unsigned int irq) |
| 447 | { |
Ingo Molnar | a8553ac | 2006-06-29 02:24:38 -0700 | [diff] [blame] | 448 | irq_desc_t *idesc = irq_desc + irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 449 | |
Chen, Kenneth W | 41503de | 2006-05-16 16:29:00 -0700 | [diff] [blame] | 450 | move_native_irq(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 451 | /* |
| 452 | * Once we have recorded IRQ_PENDING already, we can mask the |
| 453 | * interrupt for real. This prevents IRQ storms from unhandled |
| 454 | * devices. |
| 455 | */ |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 456 | if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) == |
| 457 | (IRQ_PENDING|IRQ_DISABLED)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 458 | mask_irq(irq); |
| 459 | } |
| 460 | |
| 461 | #define iosapic_enable_edge_irq unmask_irq |
| 462 | #define iosapic_disable_edge_irq nop |
| 463 | #define iosapic_end_edge_irq nop |
| 464 | |
KAMEZAWA Hiroyuki | e253eb0 | 2007-03-07 14:57:35 -0800 | [diff] [blame] | 465 | struct irq_chip irq_type_iosapic_edge = { |
Ingo Molnar | 06344db | 2006-11-16 00:43:02 -0800 | [diff] [blame] | 466 | .name = "IO-SAPIC-edge", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 467 | .startup = iosapic_startup_edge_irq, |
| 468 | .shutdown = iosapic_disable_edge_irq, |
| 469 | .enable = iosapic_enable_edge_irq, |
| 470 | .disable = iosapic_disable_edge_irq, |
| 471 | .ack = iosapic_ack_edge_irq, |
| 472 | .end = iosapic_end_edge_irq, |
KAMEZAWA Hiroyuki | e253eb0 | 2007-03-07 14:57:35 -0800 | [diff] [blame] | 473 | .mask = mask_irq, |
| 474 | .unmask = unmask_irq, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 475 | .set_affinity = iosapic_set_affinity |
| 476 | }; |
| 477 | |
| 478 | unsigned int |
| 479 | iosapic_version (char __iomem *addr) |
| 480 | { |
| 481 | /* |
| 482 | * IOSAPIC Version Register return 32 bit structure like: |
| 483 | * { |
| 484 | * unsigned int version : 8; |
| 485 | * unsigned int reserved1 : 8; |
| 486 | * unsigned int max_redir : 8; |
| 487 | * unsigned int reserved2 : 8; |
| 488 | * } |
| 489 | */ |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 490 | return __iosapic_read(addr, IOSAPIC_VERSION); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 491 | } |
| 492 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 493 | static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol) |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 494 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 495 | int i, irq = -ENOSPC, min_count = -1; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 496 | struct iosapic_intr_info *info; |
| 497 | |
| 498 | /* |
| 499 | * shared vectors for edge-triggered interrupts are not |
| 500 | * supported yet |
| 501 | */ |
| 502 | if (trigger == IOSAPIC_EDGE) |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 503 | return -EINVAL; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 504 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 505 | for (i = 0; i <= NR_IRQS; i++) { |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 506 | info = &iosapic_intr_info[i]; |
| 507 | if (info->trigger == trigger && info->polarity == pol && |
Yasuaki Ishimatsu | f8c087f | 2007-07-17 21:22:14 +0900 | [diff] [blame] | 508 | (info->dmode == IOSAPIC_FIXED || |
| 509 | info->dmode == IOSAPIC_LOWEST_PRIORITY) && |
| 510 | can_request_irq(i, IRQF_SHARED)) { |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 511 | if (min_count == -1 || info->count < min_count) { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 512 | irq = i; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 513 | min_count = info->count; |
| 514 | } |
| 515 | } |
| 516 | } |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 517 | return irq; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 518 | } |
| 519 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 520 | /* |
| 521 | * if the given vector is already owned by other, |
| 522 | * assign a new vector for the other and make the vector available |
| 523 | */ |
| 524 | static void __init |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 525 | iosapic_reassign_vector (int irq) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 526 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 527 | int new_irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 528 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 529 | if (!list_empty(&iosapic_intr_info[irq].rtes)) { |
| 530 | new_irq = create_irq(); |
| 531 | if (new_irq < 0) |
Kenji Kaneshige | 3b5cc09 | 2005-07-10 21:49:00 -0700 | [diff] [blame] | 532 | panic("%s: out of interrupt vectors!\n", __FUNCTION__); |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 533 | printk(KERN_INFO "Reassigning vector %d to %d\n", |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 534 | irq_to_vector(irq), irq_to_vector(new_irq)); |
| 535 | memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq], |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 536 | sizeof(struct iosapic_intr_info)); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 537 | INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes); |
| 538 | list_move(iosapic_intr_info[irq].rtes.next, |
| 539 | &iosapic_intr_info[new_irq].rtes); |
| 540 | memset(&iosapic_intr_info[irq], 0, |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 541 | sizeof(struct iosapic_intr_info)); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 542 | iosapic_intr_info[irq].low32 = IOSAPIC_MASK; |
| 543 | INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 544 | } |
| 545 | } |
| 546 | |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 547 | static struct iosapic_rte_info *iosapic_alloc_rte (void) |
| 548 | { |
| 549 | int i; |
| 550 | struct iosapic_rte_info *rte; |
| 551 | int preallocated = 0; |
| 552 | |
| 553 | if (!iosapic_kmalloc_ok && list_empty(&free_rte_list)) { |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 554 | rte = alloc_bootmem(sizeof(struct iosapic_rte_info) * |
| 555 | NR_PREALLOCATE_RTE_ENTRIES); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 556 | if (!rte) |
| 557 | return NULL; |
| 558 | for (i = 0; i < NR_PREALLOCATE_RTE_ENTRIES; i++, rte++) |
| 559 | list_add(&rte->rte_list, &free_rte_list); |
| 560 | } |
| 561 | |
| 562 | if (!list_empty(&free_rte_list)) { |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 563 | rte = list_entry(free_rte_list.next, struct iosapic_rte_info, |
| 564 | rte_list); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 565 | list_del(&rte->rte_list); |
| 566 | preallocated++; |
| 567 | } else { |
| 568 | rte = kmalloc(sizeof(struct iosapic_rte_info), GFP_ATOMIC); |
| 569 | if (!rte) |
| 570 | return NULL; |
| 571 | } |
| 572 | |
| 573 | memset(rte, 0, sizeof(struct iosapic_rte_info)); |
| 574 | if (preallocated) |
| 575 | rte->flags |= RTE_PREALLOCATED; |
| 576 | |
| 577 | return rte; |
| 578 | } |
| 579 | |
| 580 | static void iosapic_free_rte (struct iosapic_rte_info *rte) |
| 581 | { |
| 582 | if (rte->flags & RTE_PREALLOCATED) |
| 583 | list_add_tail(&rte->rte_list, &free_rte_list); |
| 584 | else |
| 585 | kfree(rte); |
| 586 | } |
| 587 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 588 | static inline int irq_is_shared (int irq) |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 589 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 590 | return (iosapic_intr_info[irq].count > 1); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 591 | } |
| 592 | |
Kenji Kaneshige | 14454a1 | 2005-07-28 14:42:00 -0400 | [diff] [blame] | 593 | static int |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 594 | register_intr (unsigned int gsi, int irq, unsigned char delivery, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 595 | unsigned long polarity, unsigned long trigger) |
| 596 | { |
| 597 | irq_desc_t *idesc; |
| 598 | struct hw_interrupt_type *irq_type; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 599 | int index; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 600 | struct iosapic_rte_info *rte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 601 | |
| 602 | index = find_iosapic(gsi); |
| 603 | if (index < 0) { |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 604 | printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n", |
| 605 | __FUNCTION__, gsi); |
Kenji Kaneshige | 14454a1 | 2005-07-28 14:42:00 -0400 | [diff] [blame] | 606 | return -ENODEV; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 | } |
| 608 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 609 | rte = find_rte(irq, gsi); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 610 | if (!rte) { |
| 611 | rte = iosapic_alloc_rte(); |
| 612 | if (!rte) { |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 613 | printk(KERN_WARNING "%s: cannot allocate memory\n", |
| 614 | __FUNCTION__); |
Kenji Kaneshige | 14454a1 | 2005-07-28 14:42:00 -0400 | [diff] [blame] | 615 | return -ENOMEM; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 616 | } |
| 617 | |
Yasuaki Ishimatsu | c5e3f9e | 2007-07-17 21:20:42 +0900 | [diff] [blame] | 618 | rte->iosapic = &iosapic_lists[index]; |
| 619 | rte->rte_index = gsi - rte->iosapic->gsi_base; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 620 | rte->refcnt++; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 621 | list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes); |
| 622 | iosapic_intr_info[irq].count++; |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 623 | iosapic_lists[index].rtes_inuse++; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 624 | } |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 625 | else if (rte->refcnt == NO_REF_RTE) { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 626 | struct iosapic_intr_info *info = &iosapic_intr_info[irq]; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 627 | if (info->count > 0 && |
| 628 | (info->trigger != trigger || info->polarity != polarity)){ |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 629 | printk (KERN_WARNING |
| 630 | "%s: cannot override the interrupt\n", |
| 631 | __FUNCTION__); |
Kenji Kaneshige | 14454a1 | 2005-07-28 14:42:00 -0400 | [diff] [blame] | 632 | return -EINVAL; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 633 | } |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 634 | rte->refcnt++; |
| 635 | iosapic_intr_info[irq].count++; |
| 636 | iosapic_lists[index].rtes_inuse++; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 637 | } |
| 638 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 639 | iosapic_intr_info[irq].polarity = polarity; |
| 640 | iosapic_intr_info[irq].dmode = delivery; |
| 641 | iosapic_intr_info[irq].trigger = trigger; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 642 | |
| 643 | if (trigger == IOSAPIC_EDGE) |
| 644 | irq_type = &irq_type_iosapic_edge; |
| 645 | else |
| 646 | irq_type = &irq_type_iosapic_level; |
| 647 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 648 | idesc = irq_desc + irq; |
Ingo Molnar | d1bef4e | 2006-06-29 02:24:36 -0700 | [diff] [blame] | 649 | if (idesc->chip != irq_type) { |
| 650 | if (idesc->chip != &no_irq_type) |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 651 | printk(KERN_WARNING |
| 652 | "%s: changing vector %d from %s to %s\n", |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 653 | __FUNCTION__, irq_to_vector(irq), |
Andrew Morton | 351a583 | 2006-11-16 00:42:58 -0800 | [diff] [blame] | 654 | idesc->chip->name, irq_type->name); |
Ingo Molnar | d1bef4e | 2006-06-29 02:24:36 -0700 | [diff] [blame] | 655 | idesc->chip = irq_type; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 656 | } |
Kenji Kaneshige | 14454a1 | 2005-07-28 14:42:00 -0400 | [diff] [blame] | 657 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 658 | } |
| 659 | |
| 660 | static unsigned int |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 661 | get_target_cpu (unsigned int gsi, int irq) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 662 | { |
| 663 | #ifdef CONFIG_SMP |
| 664 | static int cpu = -1; |
Ashok Raj | ff74190 | 2005-11-11 14:32:40 -0800 | [diff] [blame] | 665 | extern int cpe_vector; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 666 | |
| 667 | /* |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 668 | * In case of vector shared by multiple RTEs, all RTEs that |
| 669 | * share the vector need to use the same destination CPU. |
| 670 | */ |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 671 | if (!list_empty(&iosapic_intr_info[irq].rtes)) |
| 672 | return iosapic_intr_info[irq].dest; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 673 | |
| 674 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 675 | * If the platform supports redirection via XTP, let it |
| 676 | * distribute interrupts. |
| 677 | */ |
| 678 | if (smp_int_redirect & SMP_IRQ_REDIRECTION) |
| 679 | return cpu_physical_id(smp_processor_id()); |
| 680 | |
| 681 | /* |
| 682 | * Some interrupts (ACPI SCI, for instance) are registered |
| 683 | * before the BSP is marked as online. |
| 684 | */ |
| 685 | if (!cpu_online(smp_processor_id())) |
| 686 | return cpu_physical_id(smp_processor_id()); |
| 687 | |
Ashok Raj | ff74190 | 2005-11-11 14:32:40 -0800 | [diff] [blame] | 688 | #ifdef CONFIG_ACPI |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 689 | if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR) |
Ashok Raj | b88e926 | 2006-01-19 16:18:47 -0800 | [diff] [blame] | 690 | return get_cpei_target_cpu(); |
Ashok Raj | ff74190 | 2005-11-11 14:32:40 -0800 | [diff] [blame] | 691 | #endif |
| 692 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 693 | #ifdef CONFIG_NUMA |
| 694 | { |
| 695 | int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0; |
| 696 | cpumask_t cpu_mask; |
| 697 | |
| 698 | iosapic_index = find_iosapic(gsi); |
| 699 | if (iosapic_index < 0 || |
| 700 | iosapic_lists[iosapic_index].node == MAX_NUMNODES) |
| 701 | goto skip_numa_setup; |
| 702 | |
| 703 | cpu_mask = node_to_cpumask(iosapic_lists[iosapic_index].node); |
| 704 | |
| 705 | for_each_cpu_mask(numa_cpu, cpu_mask) { |
| 706 | if (!cpu_online(numa_cpu)) |
| 707 | cpu_clear(numa_cpu, cpu_mask); |
| 708 | } |
| 709 | |
| 710 | num_cpus = cpus_weight(cpu_mask); |
| 711 | |
| 712 | if (!num_cpus) |
| 713 | goto skip_numa_setup; |
| 714 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 715 | /* Use irq assignment to distribute across cpus in node */ |
| 716 | cpu_index = irq % num_cpus; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 717 | |
| 718 | for (numa_cpu = first_cpu(cpu_mask) ; i < cpu_index ; i++) |
| 719 | numa_cpu = next_cpu(numa_cpu, cpu_mask); |
| 720 | |
| 721 | if (numa_cpu != NR_CPUS) |
| 722 | return cpu_physical_id(numa_cpu); |
| 723 | } |
| 724 | skip_numa_setup: |
| 725 | #endif |
| 726 | /* |
| 727 | * Otherwise, round-robin interrupt vectors across all the |
| 728 | * processors. (It'd be nice if we could be smarter in the |
| 729 | * case of NUMA.) |
| 730 | */ |
| 731 | do { |
| 732 | if (++cpu >= NR_CPUS) |
| 733 | cpu = 0; |
| 734 | } while (!cpu_online(cpu)); |
| 735 | |
| 736 | return cpu_physical_id(cpu); |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 737 | #else /* CONFIG_SMP */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 738 | return cpu_physical_id(smp_processor_id()); |
| 739 | #endif |
| 740 | } |
| 741 | |
| 742 | /* |
| 743 | * ACPI can describe IOSAPIC interrupts via static tables and namespace |
| 744 | * methods. This provides an interface to register those interrupts and |
| 745 | * program the IOSAPIC RTE. |
| 746 | */ |
| 747 | int |
| 748 | iosapic_register_intr (unsigned int gsi, |
| 749 | unsigned long polarity, unsigned long trigger) |
| 750 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 751 | int irq, mask = 1, err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 752 | unsigned int dest; |
| 753 | unsigned long flags; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 754 | struct iosapic_rte_info *rte; |
| 755 | u32 low32; |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 756 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 757 | /* |
| 758 | * If this GSI has already been registered (i.e., it's a |
| 759 | * shared interrupt, or we lost a race to register it), |
| 760 | * don't touch the RTE. |
| 761 | */ |
| 762 | spin_lock_irqsave(&iosapic_lock, flags); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 763 | irq = __gsi_to_irq(gsi); |
| 764 | if (irq > 0) { |
| 765 | rte = find_rte(irq, gsi); |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 766 | if(iosapic_intr_info[irq].count == 0) { |
| 767 | assign_irq_vector(irq); |
| 768 | dynamic_irq_init(irq); |
| 769 | } else if (rte->refcnt != NO_REF_RTE) { |
| 770 | rte->refcnt++; |
| 771 | goto unlock_iosapic_lock; |
| 772 | } |
| 773 | } else |
| 774 | irq = create_irq(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 775 | |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 776 | /* If vector is running out, we try to find a sharable vector */ |
Yasuaki Ishimatsu | eb21ab2 | 2007-07-17 21:21:48 +0900 | [diff] [blame] | 777 | if (irq < 0) { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 778 | irq = iosapic_find_sharable_irq(trigger, polarity); |
| 779 | if (irq < 0) |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 780 | goto unlock_iosapic_lock; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 781 | } |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 782 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 783 | spin_lock(&irq_desc[irq].lock); |
| 784 | dest = get_target_cpu(gsi, irq); |
| 785 | err = register_intr(gsi, irq, IOSAPIC_LOWEST_PRIORITY, |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 786 | polarity, trigger); |
| 787 | if (err < 0) { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 788 | irq = err; |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 789 | goto unlock_all; |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 790 | } |
| 791 | |
| 792 | /* |
| 793 | * If the vector is shared and already unmasked for other |
| 794 | * interrupt sources, don't mask it. |
| 795 | */ |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 796 | low32 = iosapic_intr_info[irq].low32; |
| 797 | if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK)) |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 798 | mask = 0; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 799 | set_rte(gsi, irq, dest, mask); |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 800 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 801 | printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n", |
| 802 | gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"), |
| 803 | (polarity == IOSAPIC_POL_HIGH ? "high" : "low"), |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 804 | cpu_logical_id(dest), dest, irq_to_vector(irq)); |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 805 | unlock_all: |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 806 | spin_unlock(&irq_desc[irq].lock); |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 807 | unlock_iosapic_lock: |
| 808 | spin_unlock_irqrestore(&iosapic_lock, flags); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 809 | return irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 810 | } |
| 811 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 812 | void |
| 813 | iosapic_unregister_intr (unsigned int gsi) |
| 814 | { |
| 815 | unsigned long flags; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 816 | int irq, index; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 817 | irq_desc_t *idesc; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 818 | u32 low32; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 819 | unsigned long trigger, polarity; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 820 | unsigned int dest; |
| 821 | struct iosapic_rte_info *rte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 822 | |
| 823 | /* |
| 824 | * If the irq associated with the gsi is not found, |
| 825 | * iosapic_unregister_intr() is unbalanced. We need to check |
| 826 | * this again after getting locks. |
| 827 | */ |
| 828 | irq = gsi_to_irq(gsi); |
| 829 | if (irq < 0) { |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 830 | printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n", |
| 831 | gsi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 832 | WARN_ON(1); |
| 833 | return; |
| 834 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 835 | |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 836 | spin_lock_irqsave(&iosapic_lock, flags); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 837 | if ((rte = find_rte(irq, gsi)) == NULL) { |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 838 | printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n", |
| 839 | gsi); |
| 840 | WARN_ON(1); |
| 841 | goto out; |
| 842 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 843 | |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 844 | if (--rte->refcnt > 0) |
| 845 | goto out; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 846 | |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 847 | idesc = irq_desc + irq; |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 848 | rte->refcnt = NO_REF_RTE; |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 849 | |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 850 | /* Mask the interrupt */ |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 851 | low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK; |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 852 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 853 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 854 | iosapic_intr_info[irq].count--; |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 855 | index = find_iosapic(gsi); |
| 856 | iosapic_lists[index].rtes_inuse--; |
| 857 | WARN_ON(iosapic_lists[index].rtes_inuse < 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 858 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 859 | trigger = iosapic_intr_info[irq].trigger; |
| 860 | polarity = iosapic_intr_info[irq].polarity; |
| 861 | dest = iosapic_intr_info[irq].dest; |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 862 | printk(KERN_INFO |
| 863 | "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n", |
| 864 | gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"), |
| 865 | (polarity == IOSAPIC_POL_HIGH ? "high" : "low"), |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 866 | cpu_logical_id(dest), dest, irq_to_vector(irq)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 867 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 868 | if (iosapic_intr_info[irq].count == 0) { |
Alex Williamson | 451fe00 | 2007-01-24 22:48:04 -0700 | [diff] [blame] | 869 | #ifdef CONFIG_SMP |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 870 | /* Clear affinity */ |
| 871 | cpus_setall(idesc->affinity); |
Alex Williamson | 451fe00 | 2007-01-24 22:48:04 -0700 | [diff] [blame] | 872 | #endif |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 873 | /* Clear the interrupt information */ |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 874 | iosapic_intr_info[irq].dest = 0; |
| 875 | iosapic_intr_info[irq].dmode = 0; |
| 876 | iosapic_intr_info[irq].polarity = 0; |
| 877 | iosapic_intr_info[irq].trigger = 0; |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 878 | iosapic_intr_info[irq].low32 |= IOSAPIC_MASK; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 879 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 880 | /* Destroy and reserve IRQ */ |
| 881 | destroy_and_reserve_irq(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 882 | } |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 883 | out: |
Yasuaki Ishimatsu | 40598cb | 2007-07-17 21:20:54 +0900 | [diff] [blame] | 884 | spin_unlock_irqrestore(&iosapic_lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 885 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 886 | |
| 887 | /* |
| 888 | * ACPI calls this when it finds an entry for a platform interrupt. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 889 | */ |
| 890 | int __init |
| 891 | iosapic_register_platform_intr (u32 int_type, unsigned int gsi, |
| 892 | int iosapic_vector, u16 eid, u16 id, |
| 893 | unsigned long polarity, unsigned long trigger) |
| 894 | { |
| 895 | static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"}; |
| 896 | unsigned char delivery; |
Yasuaki Ishimatsu | eb21ab2 | 2007-07-17 21:21:48 +0900 | [diff] [blame] | 897 | int irq, vector, mask = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 898 | unsigned int dest = ((id << 8) | eid) & 0xffff; |
| 899 | |
| 900 | switch (int_type) { |
| 901 | case ACPI_INTERRUPT_PMI: |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 902 | irq = vector = iosapic_vector; |
| 903 | bind_irq_vector(irq, vector); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 904 | /* |
| 905 | * since PMI vector is alloc'd by FW(ACPI) not by kernel, |
| 906 | * we need to make sure the vector is available |
| 907 | */ |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 908 | iosapic_reassign_vector(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 909 | delivery = IOSAPIC_PMI; |
| 910 | break; |
| 911 | case ACPI_INTERRUPT_INIT: |
Yasuaki Ishimatsu | eb21ab2 | 2007-07-17 21:21:48 +0900 | [diff] [blame] | 912 | irq = create_irq(); |
| 913 | if (irq < 0) |
Kenji Kaneshige | 3b5cc09 | 2005-07-10 21:49:00 -0700 | [diff] [blame] | 914 | panic("%s: out of interrupt vectors!\n", __FUNCTION__); |
Yasuaki Ishimatsu | eb21ab2 | 2007-07-17 21:21:48 +0900 | [diff] [blame] | 915 | vector = irq_to_vector(irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 916 | delivery = IOSAPIC_INIT; |
| 917 | break; |
| 918 | case ACPI_INTERRUPT_CPEI: |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 919 | irq = vector = IA64_CPE_VECTOR; |
| 920 | BUG_ON(bind_irq_vector(irq, vector)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 921 | delivery = IOSAPIC_LOWEST_PRIORITY; |
| 922 | mask = 1; |
| 923 | break; |
| 924 | default: |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 925 | printk(KERN_ERR "%s: invalid int type 0x%x\n", __FUNCTION__, |
| 926 | int_type); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 927 | return -1; |
| 928 | } |
| 929 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 930 | register_intr(gsi, irq, delivery, polarity, trigger); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 931 | |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 932 | printk(KERN_INFO |
| 933 | "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)" |
| 934 | " vector %d\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 935 | int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown", |
| 936 | int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"), |
| 937 | (polarity == IOSAPIC_POL_HIGH ? "high" : "low"), |
| 938 | cpu_logical_id(dest), dest, vector); |
| 939 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 940 | set_rte(gsi, irq, dest, mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 941 | return vector; |
| 942 | } |
| 943 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 944 | /* |
| 945 | * ACPI calls this when it finds an entry for a legacy ISA IRQ override. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 946 | */ |
Tony Luck | 0f7ac29 | 2007-05-07 13:17:00 -0700 | [diff] [blame] | 947 | void __devinit |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 948 | iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi, |
| 949 | unsigned long polarity, |
| 950 | unsigned long trigger) |
| 951 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 952 | int vector, irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 953 | unsigned int dest = cpu_physical_id(smp_processor_id()); |
| 954 | |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 955 | irq = vector = isa_irq_to_vector(isa_irq); |
| 956 | BUG_ON(bind_irq_vector(irq, vector)); |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 957 | register_intr(gsi, irq, IOSAPIC_LOWEST_PRIORITY, polarity, trigger); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 958 | |
| 959 | DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n", |
| 960 | isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level", |
| 961 | polarity == IOSAPIC_POL_HIGH ? "high" : "low", |
| 962 | cpu_logical_id(dest), dest, vector); |
| 963 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 964 | set_rte(gsi, irq, dest, 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 965 | } |
| 966 | |
| 967 | void __init |
| 968 | iosapic_system_init (int system_pcat_compat) |
| 969 | { |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 970 | int irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 971 | |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 972 | for (irq = 0; irq < NR_IRQS; ++irq) { |
| 973 | iosapic_intr_info[irq].low32 = IOSAPIC_MASK; |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 974 | /* mark as unused */ |
Yasuaki Ishimatsu | 4bbdec7 | 2007-07-17 21:22:03 +0900 | [diff] [blame] | 975 | INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes); |
Yasuaki Ishimatsu | e1b30a3 | 2007-07-17 21:22:23 +0900 | [diff] [blame^] | 976 | |
| 977 | iosapic_intr_info[irq].count = 0; |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 978 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 979 | |
| 980 | pcat_compat = system_pcat_compat; |
| 981 | if (pcat_compat) { |
| 982 | /* |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 983 | * Disable the compatibility mode interrupts (8259 style), |
| 984 | * needs IN/OUT support enabled. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 985 | */ |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 986 | printk(KERN_INFO |
| 987 | "%s: Disabling PC-AT compatible 8259 interrupts\n", |
| 988 | __FUNCTION__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 989 | outb(0xff, 0xA1); |
| 990 | outb(0xff, 0x21); |
| 991 | } |
| 992 | } |
| 993 | |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 994 | static inline int |
| 995 | iosapic_alloc (void) |
| 996 | { |
| 997 | int index; |
| 998 | |
| 999 | for (index = 0; index < NR_IOSAPICS; index++) |
| 1000 | if (!iosapic_lists[index].addr) |
| 1001 | return index; |
| 1002 | |
| 1003 | printk(KERN_WARNING "%s: failed to allocate iosapic\n", __FUNCTION__); |
| 1004 | return -1; |
| 1005 | } |
| 1006 | |
| 1007 | static inline void |
| 1008 | iosapic_free (int index) |
| 1009 | { |
| 1010 | memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0])); |
| 1011 | } |
| 1012 | |
| 1013 | static inline int |
| 1014 | iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver) |
| 1015 | { |
| 1016 | int index; |
| 1017 | unsigned int gsi_end, base, end; |
| 1018 | |
| 1019 | /* check gsi range */ |
| 1020 | gsi_end = gsi_base + ((ver >> 16) & 0xff); |
| 1021 | for (index = 0; index < NR_IOSAPICS; index++) { |
| 1022 | if (!iosapic_lists[index].addr) |
| 1023 | continue; |
| 1024 | |
| 1025 | base = iosapic_lists[index].gsi_base; |
| 1026 | end = base + iosapic_lists[index].num_rte - 1; |
| 1027 | |
Satoru Takeuchi | e6d1ba5 | 2006-03-27 17:13:46 +0900 | [diff] [blame] | 1028 | if (gsi_end < base || end < gsi_base) |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1029 | continue; /* OK */ |
| 1030 | |
| 1031 | return -EBUSY; |
| 1032 | } |
| 1033 | return 0; |
| 1034 | } |
| 1035 | |
| 1036 | int __devinit |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1037 | iosapic_init (unsigned long phys_addr, unsigned int gsi_base) |
| 1038 | { |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1039 | int num_rte, err, index; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1040 | unsigned int isa_irq, ver; |
| 1041 | char __iomem *addr; |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1042 | unsigned long flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1043 | |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1044 | spin_lock_irqsave(&iosapic_lock, flags); |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 1045 | index = find_iosapic(gsi_base); |
| 1046 | if (index >= 0) { |
| 1047 | spin_unlock_irqrestore(&iosapic_lock, flags); |
| 1048 | return -EBUSY; |
| 1049 | } |
| 1050 | |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 1051 | addr = ioremap(phys_addr, 0); |
| 1052 | ver = iosapic_version(addr); |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 1053 | if ((err = iosapic_check_gsi_range(gsi_base, ver))) { |
| 1054 | iounmap(addr); |
| 1055 | spin_unlock_irqrestore(&iosapic_lock, flags); |
| 1056 | return err; |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1057 | } |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 1058 | |
| 1059 | /* |
| 1060 | * The MAX_REDIR register holds the highest input pin number |
| 1061 | * (starting from 0). We add 1 so that we can use it for |
| 1062 | * number of pins (= RTEs) |
| 1063 | */ |
| 1064 | num_rte = ((ver >> 16) & 0xff) + 1; |
| 1065 | |
| 1066 | index = iosapic_alloc(); |
| 1067 | iosapic_lists[index].addr = addr; |
| 1068 | iosapic_lists[index].gsi_base = gsi_base; |
| 1069 | iosapic_lists[index].num_rte = num_rte; |
| 1070 | #ifdef CONFIG_NUMA |
| 1071 | iosapic_lists[index].node = MAX_NUMNODES; |
| 1072 | #endif |
Yasuaki Ishimatsu | c1726d6 | 2007-07-17 21:21:26 +0900 | [diff] [blame] | 1073 | spin_lock_init(&iosapic_lists[index].lock); |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1074 | spin_unlock_irqrestore(&iosapic_lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1075 | |
| 1076 | if ((gsi_base == 0) && pcat_compat) { |
| 1077 | /* |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 1078 | * Map the legacy ISA devices into the IOSAPIC data. Some of |
| 1079 | * these may get reprogrammed later on with data from the ACPI |
| 1080 | * Interrupt Source Override table. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1081 | */ |
| 1082 | for (isa_irq = 0; isa_irq < 16; ++isa_irq) |
Satoru Takeuchi | 46cba3d | 2006-03-27 17:12:19 +0900 | [diff] [blame] | 1083 | iosapic_override_isa_irq(isa_irq, isa_irq, |
| 1084 | IOSAPIC_POL_HIGH, |
| 1085 | IOSAPIC_EDGE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1086 | } |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1087 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1088 | } |
| 1089 | |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1090 | #ifdef CONFIG_HOTPLUG |
| 1091 | int |
| 1092 | iosapic_remove (unsigned int gsi_base) |
| 1093 | { |
| 1094 | int index, err = 0; |
| 1095 | unsigned long flags; |
| 1096 | |
| 1097 | spin_lock_irqsave(&iosapic_lock, flags); |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 1098 | index = find_iosapic(gsi_base); |
| 1099 | if (index < 0) { |
| 1100 | printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n", |
| 1101 | __FUNCTION__, gsi_base); |
| 1102 | goto out; |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1103 | } |
Yasuaki Ishimatsu | e3a8f7b | 2007-07-17 21:20:29 +0900 | [diff] [blame] | 1104 | |
| 1105 | if (iosapic_lists[index].rtes_inuse) { |
| 1106 | err = -EBUSY; |
| 1107 | printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n", |
| 1108 | __FUNCTION__, gsi_base); |
| 1109 | goto out; |
| 1110 | } |
| 1111 | |
| 1112 | iounmap(iosapic_lists[index].addr); |
| 1113 | iosapic_free(index); |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1114 | out: |
| 1115 | spin_unlock_irqrestore(&iosapic_lock, flags); |
| 1116 | return err; |
| 1117 | } |
| 1118 | #endif /* CONFIG_HOTPLUG */ |
| 1119 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1120 | #ifdef CONFIG_NUMA |
Kenji Kaneshige | 0e888ad | 2005-04-28 00:25:58 -0700 | [diff] [blame] | 1121 | void __devinit |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1122 | map_iosapic_to_node(unsigned int gsi_base, int node) |
| 1123 | { |
| 1124 | int index; |
| 1125 | |
| 1126 | index = find_iosapic(gsi_base); |
| 1127 | if (index < 0) { |
| 1128 | printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n", |
| 1129 | __FUNCTION__, gsi_base); |
| 1130 | return; |
| 1131 | } |
| 1132 | iosapic_lists[index].node = node; |
| 1133 | return; |
| 1134 | } |
| 1135 | #endif |
Kenji Kaneshige | 24eeb56 | 2005-04-25 13:26:23 -0700 | [diff] [blame] | 1136 | |
| 1137 | static int __init iosapic_enable_kmalloc (void) |
| 1138 | { |
| 1139 | iosapic_kmalloc_ok = 1; |
| 1140 | return 0; |
| 1141 | } |
| 1142 | core_initcall (iosapic_enable_kmalloc); |