blob: 9b1ecfb3905d79b391abbc462bd95197ab3b13c9 [file] [log] [blame]
Mark A. Greer55c79a42009-06-03 18:36:54 -07001/*
2 * DA8XX/OMAP L1XX platform device data
3 *
4 * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
5 * Derived from code that was:
6 * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
Mark A. Greer55c79a42009-06-03 18:36:54 -070013#include <linux/init.h>
14#include <linux/platform_device.h>
15#include <linux/dma-mapping.h>
16#include <linux/serial_8250.h>
17
18#include <mach/cputype.h>
19#include <mach/common.h>
20#include <mach/time.h>
21#include <mach/da8xx.h>
Sekhar Nori1960e692009-10-22 15:12:14 +053022#include <mach/cpuidle.h>
Mark A. Greer55c79a42009-06-03 18:36:54 -070023
24#include "clock.h"
25
26#define DA8XX_TPCC_BASE 0x01c00000
Juha Kuikkab8241ae2010-08-26 12:40:47 -070027#define DA850_MMCSD1_BASE 0x01e1b000
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +053028#define DA850_TPCC1_BASE 0x01e30000
Mark A. Greer55c79a42009-06-03 18:36:54 -070029#define DA8XX_TPTC0_BASE 0x01c08000
30#define DA8XX_TPTC1_BASE 0x01c08400
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +053031#define DA850_TPTC2_BASE 0x01e38000
Mark A. Greer55c79a42009-06-03 18:36:54 -070032#define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
33#define DA8XX_I2C0_BASE 0x01c22000
Mark A. Greerc51df702009-09-15 18:15:54 -070034#define DA8XX_RTC_BASE 0x01C23000
Mark A. Greer55c79a42009-06-03 18:36:54 -070035#define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
36#define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
37#define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
38#define DA8XX_EMAC_MDIO_BASE 0x01e24000
39#define DA8XX_GPIO_BASE 0x01e26000
40#define DA8XX_I2C1_BASE 0x01e28000
41
42#define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
43#define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
44#define DA8XX_EMAC_RAM_OFFSET 0x0000
Mark A. Greer55c79a42009-06-03 18:36:54 -070045#define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
46
Michael Williamsone38c2b22011-02-22 13:36:57 +000047#define DA8XX_DMA_MMCSD0_RX EDMA_CTLR_CHAN(0, 16)
48#define DA8XX_DMA_MMCSD0_TX EDMA_CTLR_CHAN(0, 17)
49#define DA850_DMA_MMCSD1_RX EDMA_CTLR_CHAN(1, 28)
50#define DA850_DMA_MMCSD1_TX EDMA_CTLR_CHAN(1, 29)
51
Sekhar Norid2de0582009-11-16 17:21:32 +053052void __iomem *da8xx_syscfg0_base;
53void __iomem *da8xx_syscfg1_base;
Sekhar Nori6a28ade2009-08-31 15:47:59 +053054
Mark A. Greer55c79a42009-06-03 18:36:54 -070055static struct plat_serial8250_port da8xx_serial_pdata[] = {
56 {
57 .mapbase = DA8XX_UART0_BASE,
58 .irq = IRQ_DA8XX_UARTINT0,
59 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
60 UPF_IOREMAP,
61 .iotype = UPIO_MEM,
62 .regshift = 2,
63 },
64 {
65 .mapbase = DA8XX_UART1_BASE,
66 .irq = IRQ_DA8XX_UARTINT1,
67 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
68 UPF_IOREMAP,
69 .iotype = UPIO_MEM,
70 .regshift = 2,
71 },
72 {
73 .mapbase = DA8XX_UART2_BASE,
74 .irq = IRQ_DA8XX_UARTINT2,
75 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
76 UPF_IOREMAP,
77 .iotype = UPIO_MEM,
78 .regshift = 2,
79 },
80 {
81 .flags = 0,
82 },
83};
84
85struct platform_device da8xx_serial_device = {
86 .name = "serial8250",
87 .id = PLAT8250_DEV_PLATFORM,
88 .dev = {
89 .platform_data = da8xx_serial_pdata,
90 },
91};
92
Mark A. Greer55c79a42009-06-03 18:36:54 -070093static const s8 da8xx_queue_tc_mapping[][2] = {
94 /* {event queue no, TC no} */
95 {0, 0},
96 {1, 1},
97 {-1, -1}
98};
99
100static const s8 da8xx_queue_priority_mapping[][2] = {
101 /* {event queue no, Priority} */
102 {0, 3},
103 {1, 7},
104 {-1, -1}
105};
106
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530107static const s8 da850_queue_tc_mapping[][2] = {
108 /* {event queue no, TC no} */
109 {0, 0},
110 {-1, -1}
111};
112
113static const s8 da850_queue_priority_mapping[][2] = {
114 /* {event queue no, Priority} */
115 {0, 3},
116 {-1, -1}
117};
118
Sekhar Noribc3ac9f2010-06-29 11:35:12 +0530119static struct edma_soc_info da830_edma_cc0_info = {
120 .n_channel = 32,
121 .n_region = 4,
122 .n_slot = 128,
123 .n_tc = 2,
124 .n_cc = 1,
125 .queue_tc_mapping = da8xx_queue_tc_mapping,
126 .queue_priority_mapping = da8xx_queue_priority_mapping,
Mark A. Greer55c79a42009-06-03 18:36:54 -0700127};
128
Sekhar Noribc3ac9f2010-06-29 11:35:12 +0530129static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
130 &da830_edma_cc0_info,
131};
132
133static struct edma_soc_info da850_edma_cc_info[] = {
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530134 {
135 .n_channel = 32,
136 .n_region = 4,
137 .n_slot = 128,
138 .n_tc = 2,
139 .n_cc = 1,
140 .queue_tc_mapping = da8xx_queue_tc_mapping,
141 .queue_priority_mapping = da8xx_queue_priority_mapping,
142 },
143 {
144 .n_channel = 32,
145 .n_region = 4,
146 .n_slot = 128,
147 .n_tc = 1,
148 .n_cc = 1,
149 .queue_tc_mapping = da850_queue_tc_mapping,
150 .queue_priority_mapping = da850_queue_priority_mapping,
151 },
152};
153
Sekhar Noribc3ac9f2010-06-29 11:35:12 +0530154static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
155 &da850_edma_cc_info[0],
156 &da850_edma_cc_info[1],
157};
158
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530159static struct resource da830_edma_resources[] = {
Mark A. Greer55c79a42009-06-03 18:36:54 -0700160 {
161 .name = "edma_cc0",
162 .start = DA8XX_TPCC_BASE,
163 .end = DA8XX_TPCC_BASE + SZ_32K - 1,
164 .flags = IORESOURCE_MEM,
165 },
166 {
167 .name = "edma_tc0",
168 .start = DA8XX_TPTC0_BASE,
169 .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
170 .flags = IORESOURCE_MEM,
171 },
172 {
173 .name = "edma_tc1",
174 .start = DA8XX_TPTC1_BASE,
175 .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
176 .flags = IORESOURCE_MEM,
177 },
178 {
179 .name = "edma0",
Sudhakar Rajashekhara2259bbd2009-07-10 06:28:52 -0400180 .start = IRQ_DA8XX_CCINT0,
Mark A. Greer55c79a42009-06-03 18:36:54 -0700181 .flags = IORESOURCE_IRQ,
182 },
183 {
184 .name = "edma0_err",
185 .start = IRQ_DA8XX_CCERRINT,
186 .flags = IORESOURCE_IRQ,
187 },
188};
189
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530190static struct resource da850_edma_resources[] = {
191 {
192 .name = "edma_cc0",
193 .start = DA8XX_TPCC_BASE,
194 .end = DA8XX_TPCC_BASE + SZ_32K - 1,
195 .flags = IORESOURCE_MEM,
196 },
197 {
198 .name = "edma_tc0",
199 .start = DA8XX_TPTC0_BASE,
200 .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
201 .flags = IORESOURCE_MEM,
202 },
203 {
204 .name = "edma_tc1",
205 .start = DA8XX_TPTC1_BASE,
206 .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
207 .flags = IORESOURCE_MEM,
208 },
209 {
210 .name = "edma_cc1",
211 .start = DA850_TPCC1_BASE,
212 .end = DA850_TPCC1_BASE + SZ_32K - 1,
213 .flags = IORESOURCE_MEM,
214 },
215 {
216 .name = "edma_tc2",
217 .start = DA850_TPTC2_BASE,
218 .end = DA850_TPTC2_BASE + SZ_1K - 1,
219 .flags = IORESOURCE_MEM,
220 },
221 {
222 .name = "edma0",
223 .start = IRQ_DA8XX_CCINT0,
224 .flags = IORESOURCE_IRQ,
225 },
226 {
227 .name = "edma0_err",
228 .start = IRQ_DA8XX_CCERRINT,
229 .flags = IORESOURCE_IRQ,
230 },
231 {
232 .name = "edma1",
233 .start = IRQ_DA850_CCINT1,
234 .flags = IORESOURCE_IRQ,
235 },
236 {
237 .name = "edma1_err",
238 .start = IRQ_DA850_CCERRINT1,
239 .flags = IORESOURCE_IRQ,
240 },
241};
242
243static struct platform_device da830_edma_device = {
Mark A. Greer55c79a42009-06-03 18:36:54 -0700244 .name = "edma",
245 .id = -1,
246 .dev = {
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530247 .platform_data = da830_edma_info,
Mark A. Greer55c79a42009-06-03 18:36:54 -0700248 },
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530249 .num_resources = ARRAY_SIZE(da830_edma_resources),
250 .resource = da830_edma_resources,
251};
252
253static struct platform_device da850_edma_device = {
254 .name = "edma",
255 .id = -1,
256 .dev = {
257 .platform_data = da850_edma_info,
258 },
259 .num_resources = ARRAY_SIZE(da850_edma_resources),
260 .resource = da850_edma_resources,
Mark A. Greer55c79a42009-06-03 18:36:54 -0700261};
262
Rajashekhara, Sudhakara941c502010-06-29 11:35:14 +0530263int __init da830_register_edma(struct edma_rsv_info *rsv)
Mark A. Greer55c79a42009-06-03 18:36:54 -0700264{
Rajashekhara, Sudhakara941c502010-06-29 11:35:14 +0530265 da830_edma_cc0_info.rsv = rsv;
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530266
Rajashekhara, Sudhakara941c502010-06-29 11:35:14 +0530267 return platform_device_register(&da830_edma_device);
268}
Sudhakar Rajashekhara3f995f22010-01-06 17:30:06 +0530269
Rajashekhara, Sudhakara941c502010-06-29 11:35:14 +0530270int __init da850_register_edma(struct edma_rsv_info *rsv[2])
271{
272 if (rsv) {
273 da850_edma_cc_info[0].rsv = rsv[0];
274 da850_edma_cc_info[1].rsv = rsv[1];
275 }
276
277 return platform_device_register(&da850_edma_device);
Mark A. Greer55c79a42009-06-03 18:36:54 -0700278}
279
280static struct resource da8xx_i2c_resources0[] = {
281 {
282 .start = DA8XX_I2C0_BASE,
283 .end = DA8XX_I2C0_BASE + SZ_4K - 1,
284 .flags = IORESOURCE_MEM,
285 },
286 {
287 .start = IRQ_DA8XX_I2CINT0,
288 .end = IRQ_DA8XX_I2CINT0,
289 .flags = IORESOURCE_IRQ,
290 },
291};
292
293static struct platform_device da8xx_i2c_device0 = {
294 .name = "i2c_davinci",
295 .id = 1,
296 .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
297 .resource = da8xx_i2c_resources0,
298};
299
300static struct resource da8xx_i2c_resources1[] = {
301 {
302 .start = DA8XX_I2C1_BASE,
303 .end = DA8XX_I2C1_BASE + SZ_4K - 1,
304 .flags = IORESOURCE_MEM,
305 },
306 {
307 .start = IRQ_DA8XX_I2CINT1,
308 .end = IRQ_DA8XX_I2CINT1,
309 .flags = IORESOURCE_IRQ,
310 },
311};
312
313static struct platform_device da8xx_i2c_device1 = {
314 .name = "i2c_davinci",
315 .id = 2,
316 .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
317 .resource = da8xx_i2c_resources1,
318};
319
320int __init da8xx_register_i2c(int instance,
321 struct davinci_i2c_platform_data *pdata)
322{
323 struct platform_device *pdev;
324
325 if (instance == 0)
326 pdev = &da8xx_i2c_device0;
327 else if (instance == 1)
328 pdev = &da8xx_i2c_device1;
329 else
330 return -EINVAL;
331
332 pdev->dev.platform_data = pdata;
333 return platform_device_register(pdev);
334}
335
336static struct resource da8xx_watchdog_resources[] = {
337 {
338 .start = DA8XX_WDOG_BASE,
339 .end = DA8XX_WDOG_BASE + SZ_4K - 1,
340 .flags = IORESOURCE_MEM,
341 },
342};
343
Cyril Chemparathyc78a5bc2010-05-01 18:38:28 -0400344struct platform_device da8xx_wdt_device = {
Mark A. Greer55c79a42009-06-03 18:36:54 -0700345 .name = "watchdog",
346 .id = -1,
347 .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
348 .resource = da8xx_watchdog_resources,
349};
350
351int __init da8xx_register_watchdog(void)
352{
Cyril Chemparathyc78a5bc2010-05-01 18:38:28 -0400353 return platform_device_register(&da8xx_wdt_device);
Mark A. Greer55c79a42009-06-03 18:36:54 -0700354}
355
356static struct resource da8xx_emac_resources[] = {
357 {
358 .start = DA8XX_EMAC_CPPI_PORT_BASE,
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400359 .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
Mark A. Greer55c79a42009-06-03 18:36:54 -0700360 .flags = IORESOURCE_MEM,
361 },
362 {
363 .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
364 .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
365 .flags = IORESOURCE_IRQ,
366 },
367 {
368 .start = IRQ_DA8XX_C0_RX_PULSE,
369 .end = IRQ_DA8XX_C0_RX_PULSE,
370 .flags = IORESOURCE_IRQ,
371 },
372 {
373 .start = IRQ_DA8XX_C0_TX_PULSE,
374 .end = IRQ_DA8XX_C0_TX_PULSE,
375 .flags = IORESOURCE_IRQ,
376 },
377 {
378 .start = IRQ_DA8XX_C0_MISC_PULSE,
379 .end = IRQ_DA8XX_C0_MISC_PULSE,
380 .flags = IORESOURCE_IRQ,
381 },
382};
383
384struct emac_platform_data da8xx_emac_pdata = {
385 .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
386 .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
387 .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
Mark A. Greer55c79a42009-06-03 18:36:54 -0700388 .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
389 .version = EMAC_VERSION_2,
390};
391
392static struct platform_device da8xx_emac_device = {
393 .name = "davinci_emac",
394 .id = 1,
395 .dev = {
396 .platform_data = &da8xx_emac_pdata,
397 },
398 .num_resources = ARRAY_SIZE(da8xx_emac_resources),
399 .resource = da8xx_emac_resources,
400};
401
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400402static struct resource da8xx_mdio_resources[] = {
403 {
404 .start = DA8XX_EMAC_MDIO_BASE,
405 .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
406 .flags = IORESOURCE_MEM,
407 },
408};
409
410static struct platform_device da8xx_mdio_device = {
411 .name = "davinci_mdio",
412 .id = 0,
413 .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
414 .resource = da8xx_mdio_resources,
415};
416
Mark A. Greer31f53cf2009-08-28 15:02:54 -0700417int __init da8xx_register_emac(void)
418{
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400419 int ret;
420
421 ret = platform_device_register(&da8xx_mdio_device);
422 if (ret < 0)
423 return ret;
424 ret = platform_device_register(&da8xx_emac_device);
425 if (ret < 0)
426 return ret;
427 ret = clk_add_alias(NULL, dev_name(&da8xx_mdio_device.dev),
428 NULL, &da8xx_emac_device.dev);
429 return ret;
Mark A. Greer31f53cf2009-08-28 15:02:54 -0700430}
431
Chaithrika U Se33ef5e2009-08-11 17:01:59 -0400432static struct resource da830_mcasp1_resources[] = {
433 {
434 .name = "mcasp1",
435 .start = DAVINCI_DA830_MCASP1_REG_BASE,
436 .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
437 .flags = IORESOURCE_MEM,
438 },
439 /* TX event */
440 {
441 .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
442 .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
443 .flags = IORESOURCE_DMA,
444 },
445 /* RX event */
446 {
447 .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
448 .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
449 .flags = IORESOURCE_DMA,
450 },
451};
452
453static struct platform_device da830_mcasp1_device = {
454 .name = "davinci-mcasp",
455 .id = 1,
456 .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
457 .resource = da830_mcasp1_resources,
458};
459
Chaithrika U S491214e2009-08-11 17:03:25 -0400460static struct resource da850_mcasp_resources[] = {
461 {
462 .name = "mcasp",
463 .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
464 .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
465 .flags = IORESOURCE_MEM,
466 },
467 /* TX event */
468 {
469 .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
470 .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
471 .flags = IORESOURCE_DMA,
472 },
473 /* RX event */
474 {
475 .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
476 .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
477 .flags = IORESOURCE_DMA,
478 },
479};
480
481static struct platform_device da850_mcasp_device = {
482 .name = "davinci-mcasp",
483 .id = 0,
484 .num_resources = ARRAY_SIZE(da850_mcasp_resources),
485 .resource = da850_mcasp_resources,
486};
487
Mark A. Greerb8864aa2009-08-28 15:05:02 -0700488void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
Chaithrika U Se33ef5e2009-08-11 17:01:59 -0400489{
Chaithrika U S491214e2009-08-11 17:03:25 -0400490 /* DA830/OMAP-L137 has 3 instances of McASP */
491 if (cpu_is_davinci_da830() && id == 1) {
Chaithrika U Se33ef5e2009-08-11 17:01:59 -0400492 da830_mcasp1_device.dev.platform_data = pdata;
493 platform_device_register(&da830_mcasp1_device);
Chaithrika U S491214e2009-08-11 17:03:25 -0400494 } else if (cpu_is_davinci_da850()) {
495 da850_mcasp_device.dev.platform_data = pdata;
496 platform_device_register(&da850_mcasp_device);
Chaithrika U Se33ef5e2009-08-11 17:01:59 -0400497 }
498}
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400499
500static const struct display_panel disp_panel = {
501 QVGA,
502 16,
503 16,
504 COLOR_ACTIVE,
505};
506
507static struct lcd_ctrl_config lcd_cfg = {
508 &disp_panel,
509 .ac_bias = 255,
510 .ac_bias_intrpt = 0,
511 .dma_burst_sz = 16,
512 .bpp = 16,
513 .fdd = 255,
514 .tft_alt_mode = 0,
515 .stn_565_mode = 0,
516 .mono_8bit_mode = 0,
517 .invert_line_clock = 1,
518 .invert_frm_clock = 1,
519 .sync_edge = 0,
520 .sync_ctrl = 1,
521 .raster_order = 0,
522};
523
Mark A. Greerb9e63422009-09-15 18:14:19 -0700524struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
525 .manu_name = "sharp",
526 .controller_data = &lcd_cfg,
527 .type = "Sharp_LCD035Q3DG01",
528};
529
530struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
531 .manu_name = "sharp",
532 .controller_data = &lcd_cfg,
533 .type = "Sharp_LK043T1DG01",
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400534};
535
536static struct resource da8xx_lcdc_resources[] = {
537 [0] = { /* registers */
538 .start = DA8XX_LCD_CNTRL_BASE,
539 .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
540 .flags = IORESOURCE_MEM,
541 },
542 [1] = { /* interrupt */
543 .start = IRQ_DA8XX_LCDINT,
544 .end = IRQ_DA8XX_LCDINT,
545 .flags = IORESOURCE_IRQ,
546 },
547};
548
Mark A. Greerb9e63422009-09-15 18:14:19 -0700549static struct platform_device da8xx_lcdc_device = {
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400550 .name = "da8xx_lcdc",
551 .id = 0,
552 .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
553 .resource = da8xx_lcdc_resources,
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400554};
555
Mark A. Greerb9e63422009-09-15 18:14:19 -0700556int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400557{
Mark A. Greerb9e63422009-09-15 18:14:19 -0700558 da8xx_lcdc_device.dev.platform_data = pdata;
559 return platform_device_register(&da8xx_lcdc_device);
Sudhakar Rajashekhara5cbdf272009-08-13 14:33:14 -0400560}
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400561
562static struct resource da8xx_mmcsd0_resources[] = {
563 { /* registers */
564 .start = DA8XX_MMCSD0_BASE,
565 .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
566 .flags = IORESOURCE_MEM,
567 },
568 { /* interrupt */
569 .start = IRQ_DA8XX_MMCSDINT0,
570 .end = IRQ_DA8XX_MMCSDINT0,
571 .flags = IORESOURCE_IRQ,
572 },
573 { /* DMA RX */
Michael Williamsone38c2b22011-02-22 13:36:57 +0000574 .start = DA8XX_DMA_MMCSD0_RX,
575 .end = DA8XX_DMA_MMCSD0_RX,
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400576 .flags = IORESOURCE_DMA,
577 },
578 { /* DMA TX */
Michael Williamsone38c2b22011-02-22 13:36:57 +0000579 .start = DA8XX_DMA_MMCSD0_TX,
580 .end = DA8XX_DMA_MMCSD0_TX,
Sudhakar Rajashekhara700691f2009-08-13 15:16:23 -0400581 .flags = IORESOURCE_DMA,
582 },
583};
584
585static struct platform_device da8xx_mmcsd0_device = {
586 .name = "davinci_mmc",
587 .id = 0,
588 .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
589 .resource = da8xx_mmcsd0_resources,
590};
591
592int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
593{
594 da8xx_mmcsd0_device.dev.platform_data = config;
595 return platform_device_register(&da8xx_mmcsd0_device);
596}
Mark A. Greerc51df702009-09-15 18:15:54 -0700597
Juha Kuikkab8241ae2010-08-26 12:40:47 -0700598#ifdef CONFIG_ARCH_DAVINCI_DA850
599static struct resource da850_mmcsd1_resources[] = {
600 { /* registers */
601 .start = DA850_MMCSD1_BASE,
602 .end = DA850_MMCSD1_BASE + SZ_4K - 1,
603 .flags = IORESOURCE_MEM,
604 },
605 { /* interrupt */
606 .start = IRQ_DA850_MMCSDINT0_1,
607 .end = IRQ_DA850_MMCSDINT0_1,
608 .flags = IORESOURCE_IRQ,
609 },
610 { /* DMA RX */
Michael Williamsone38c2b22011-02-22 13:36:57 +0000611 .start = DA850_DMA_MMCSD1_RX,
612 .end = DA850_DMA_MMCSD1_RX,
Juha Kuikkab8241ae2010-08-26 12:40:47 -0700613 .flags = IORESOURCE_DMA,
614 },
615 { /* DMA TX */
Michael Williamsone38c2b22011-02-22 13:36:57 +0000616 .start = DA850_DMA_MMCSD1_TX,
617 .end = DA850_DMA_MMCSD1_TX,
Juha Kuikkab8241ae2010-08-26 12:40:47 -0700618 .flags = IORESOURCE_DMA,
619 },
620};
621
622static struct platform_device da850_mmcsd1_device = {
623 .name = "davinci_mmc",
624 .id = 1,
625 .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
626 .resource = da850_mmcsd1_resources,
627};
628
629int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
630{
631 da850_mmcsd1_device.dev.platform_data = config;
632 return platform_device_register(&da850_mmcsd1_device);
633}
634#endif
635
Mark A. Greerc51df702009-09-15 18:15:54 -0700636static struct resource da8xx_rtc_resources[] = {
637 {
638 .start = DA8XX_RTC_BASE,
639 .end = DA8XX_RTC_BASE + SZ_4K - 1,
640 .flags = IORESOURCE_MEM,
641 },
642 { /* timer irq */
643 .start = IRQ_DA8XX_RTC,
644 .end = IRQ_DA8XX_RTC,
645 .flags = IORESOURCE_IRQ,
646 },
647 { /* alarm irq */
648 .start = IRQ_DA8XX_RTC,
649 .end = IRQ_DA8XX_RTC,
650 .flags = IORESOURCE_IRQ,
651 },
652};
653
654static struct platform_device da8xx_rtc_device = {
655 .name = "omap_rtc",
656 .id = -1,
657 .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
658 .resource = da8xx_rtc_resources,
659};
660
661int da8xx_register_rtc(void)
662{
Sekhar Nori75c99bb2009-11-16 17:21:31 +0530663 int ret;
Cyril Chemparathydb6db5d2010-05-07 17:06:33 -0400664 void __iomem *base;
665
666 base = ioremap(DA8XX_RTC_BASE, SZ_4K);
667 if (WARN_ON(!base))
668 return -ENOMEM;
Sekhar Nori75c99bb2009-11-16 17:21:31 +0530669
Mark A. Greerc51df702009-09-15 18:15:54 -0700670 /* Unlock the rtc's registers */
Cyril Chemparathydb6db5d2010-05-07 17:06:33 -0400671 __raw_writel(0x83e70b13, base + 0x6c);
672 __raw_writel(0x95a4f1e0, base + 0x70);
673
674 iounmap(base);
Mark A. Greerc51df702009-09-15 18:15:54 -0700675
Sekhar Nori75c99bb2009-11-16 17:21:31 +0530676 ret = platform_device_register(&da8xx_rtc_device);
677 if (!ret)
678 /* Atleast on DA850, RTC is a wakeup source */
679 device_init_wakeup(&da8xx_rtc_device.dev, true);
680
681 return ret;
Mark A. Greerc51df702009-09-15 18:15:54 -0700682}
Sekhar Nori1960e692009-10-22 15:12:14 +0530683
Sekhar Nori948c66d2009-11-16 17:21:37 +0530684static void __iomem *da8xx_ddr2_ctlr_base;
685void __iomem * __init da8xx_get_mem_ctlr(void)
686{
687 if (da8xx_ddr2_ctlr_base)
688 return da8xx_ddr2_ctlr_base;
689
690 da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
691 if (!da8xx_ddr2_ctlr_base)
692 pr_warning("%s: Unable to map DDR2 controller", __func__);
693
694 return da8xx_ddr2_ctlr_base;
695}
696
Sekhar Nori1960e692009-10-22 15:12:14 +0530697static struct resource da8xx_cpuidle_resources[] = {
698 {
699 .start = DA8XX_DDR2_CTL_BASE,
700 .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
701 .flags = IORESOURCE_MEM,
702 },
703};
704
705/* DA8XX devices support DDR2 power down */
706static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
707 .ddr2_pdown = 1,
708};
709
710
711static struct platform_device da8xx_cpuidle_device = {
712 .name = "cpuidle-davinci",
713 .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
714 .resource = da8xx_cpuidle_resources,
715 .dev = {
716 .platform_data = &da8xx_cpuidle_pdata,
717 },
718};
719
720int __init da8xx_register_cpuidle(void)
721{
Sekhar Nori948c66d2009-11-16 17:21:37 +0530722 da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
723
Sekhar Nori1960e692009-10-22 15:12:14 +0530724 return platform_device_register(&da8xx_cpuidle_device);
725}