blob: 2d25f883e7f7e50b694e0ab55238812c42210d44 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -050029#include <linux/dmi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
31#include "xhci.h"
32
33#define DRIVER_AUTHOR "Sarah Sharp"
34#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
35
Sarah Sharpb0567b32009-08-07 14:04:36 -070036/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
37static int link_quirk;
38module_param(link_quirk, int, S_IRUGO | S_IWUSR);
39MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
40
Sarah Sharp66d4ead2009-04-27 19:52:28 -070041/* TODO: copied from ehci-hcd.c - can this be refactored? */
42/*
43 * handshake - spin reading hc until handshake completes or fails
44 * @ptr: address of hc register to be read
45 * @mask: bits to look at in result of read
46 * @done: value of those bits when handshake succeeds
47 * @usec: timeout in microseconds
48 *
49 * Returns negative errno, or zero on success
50 *
51 * Success happens when the "mask" bits have the specified value (hardware
52 * handshake done). There are two failure modes: "usec" have passed (major
53 * hardware flakeout), or the register reads as all-ones (hardware removed).
54 */
Elric Fu28182472012-06-27 16:31:12 +080055int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
Sarah Sharp66d4ead2009-04-27 19:52:28 -070056 u32 mask, u32 done, int usec)
57{
58 u32 result;
59
60 do {
61 result = xhci_readl(xhci, ptr);
62 if (result == ~(u32)0) /* card removed */
63 return -ENODEV;
64 result &= mask;
65 if (result == done)
66 return 0;
67 udelay(1);
68 usec--;
69 } while (usec > 0);
70 return -ETIMEDOUT;
71}
72
73/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070074 * Disable interrupts and begin the xHCI halting process.
75 */
76void xhci_quiesce(struct xhci_hcd *xhci)
77{
78 u32 halted;
79 u32 cmd;
80 u32 mask;
81
82 mask = ~(XHCI_IRQS);
83 halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
84 if (!halted)
85 mask &= ~CMD_RUN;
86
87 cmd = xhci_readl(xhci, &xhci->op_regs->command);
88 cmd &= mask;
89 xhci_writel(xhci, cmd, &xhci->op_regs->command);
90}
91
92/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -070093 * Force HC into halt state.
94 *
95 * Disable any IRQs and clear the run/stop bit.
96 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +080097 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070098 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070099 */
100int xhci_halt(struct xhci_hcd *xhci)
101{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800102 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700103 xhci_dbg(xhci, "// Halt the HC\n");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700104 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700105
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800106 ret = handshake(xhci, &xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700107 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Elric Fu1976fff2012-06-27 16:30:57 +0800108 if (!ret) {
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800109 xhci->xhc_state |= XHCI_STATE_HALTED;
Elric Fu1976fff2012-06-27 16:30:57 +0800110 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
111 } else
Sarah Sharp5af98bb2012-03-16 12:58:20 -0700112 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
113 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800114 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700115}
116
117/*
Sarah Sharped074532010-05-24 13:25:21 -0700118 * Set the run bit and wait for the host to be running.
119 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800120static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700121{
122 u32 temp;
123 int ret;
124
125 temp = xhci_readl(xhci, &xhci->op_regs->command);
126 temp |= (CMD_RUN);
127 xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
128 temp);
129 xhci_writel(xhci, temp, &xhci->op_regs->command);
130
131 /*
132 * Wait for the HCHalted Status bit to be 0 to indicate the host is
133 * running.
134 */
135 ret = handshake(xhci, &xhci->op_regs->status,
136 STS_HALT, 0, XHCI_MAX_HALT_USEC);
137 if (ret == -ETIMEDOUT)
138 xhci_err(xhci, "Host took too long to start, "
139 "waited %u microseconds.\n",
140 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800141 if (!ret)
142 xhci->xhc_state &= ~XHCI_STATE_HALTED;
Sarah Sharped074532010-05-24 13:25:21 -0700143 return ret;
144}
145
146/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800147 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700148 *
149 * This resets pipelines, timers, counters, state machines, etc.
150 * Transactions will be terminated immediately, and operational registers
151 * will be set to their defaults.
152 */
153int xhci_reset(struct xhci_hcd *xhci)
154{
155 u32 command;
156 u32 state;
Andiry Xu296b8ce2012-04-14 02:54:30 +0800157 int ret, i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700158
159 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpd3512f62009-07-27 12:03:50 -0700160 if ((state & STS_HALT) == 0) {
161 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
162 return 0;
163 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700164
165 xhci_dbg(xhci, "// Reset the HC\n");
166 command = xhci_readl(xhci, &xhci->op_regs->command);
167 command |= CMD_RESET;
168 xhci_writel(xhci, command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700169
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700170 ret = handshake(xhci, &xhci->op_regs->command,
Sarah Sharpebd311e2012-07-23 16:06:08 -0700171 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700172 if (ret)
173 return ret;
174
175 xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
176 /*
177 * xHCI cannot write to any doorbells or operational registers other
178 * than status until the "Controller Not Ready" flag is cleared.
179 */
Sarah Sharpebd311e2012-07-23 16:06:08 -0700180 ret = handshake(xhci, &xhci->op_regs->status,
181 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xu296b8ce2012-04-14 02:54:30 +0800182
183 for (i = 0; i < 2; ++i) {
184 xhci->bus_state[i].port_c_suspend = 0;
185 xhci->bus_state[i].suspended_ports = 0;
186 xhci->bus_state[i].resuming_ports = 0;
187 }
188
189 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700190}
191
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700192#ifdef CONFIG_PCI
193static int xhci_free_msi(struct xhci_hcd *xhci)
Dong Nguyen43b86af2010-07-21 16:56:08 -0700194{
195 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700196
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700197 if (!xhci->msix_entries)
198 return -EINVAL;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700199
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700200 for (i = 0; i < xhci->msix_count; i++)
201 if (xhci->msix_entries[i].vector)
202 free_irq(xhci->msix_entries[i].vector,
203 xhci_to_hcd(xhci));
204 return 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700205}
206
207/*
208 * Set up MSI
209 */
210static int xhci_setup_msi(struct xhci_hcd *xhci)
211{
212 int ret;
213 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
214
215 ret = pci_enable_msi(pdev);
216 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800217 xhci_dbg(xhci, "failed to allocate MSI entry\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700218 return ret;
219 }
220
221 ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
222 0, "xhci_hcd", xhci_to_hcd(xhci));
223 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800224 xhci_dbg(xhci, "disable MSI interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700225 pci_disable_msi(pdev);
226 }
227
228 return ret;
229}
230
231/*
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700232 * Free IRQs
233 * free all IRQs request
234 */
235static void xhci_free_irq(struct xhci_hcd *xhci)
236{
237 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
238 int ret;
239
240 /* return if using legacy interrupt */
Felipe Balbicd704692012-02-29 16:46:23 +0200241 if (xhci_to_hcd(xhci)->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700242 return;
243
244 ret = xhci_free_msi(xhci);
245 if (!ret)
246 return;
Felipe Balbicd704692012-02-29 16:46:23 +0200247 if (pdev->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700248 free_irq(pdev->irq, xhci_to_hcd(xhci));
249
250 return;
251}
252
253/*
Dong Nguyen43b86af2010-07-21 16:56:08 -0700254 * Set up MSI-X
255 */
256static int xhci_setup_msix(struct xhci_hcd *xhci)
257{
258 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800259 struct usb_hcd *hcd = xhci_to_hcd(xhci);
260 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700261
262 /*
263 * calculate number of msi-x vectors supported.
264 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
265 * with max number of interrupters based on the xhci HCSPARAMS1.
266 * - num_online_cpus: maximum msi-x vectors per CPUs core.
267 * Add additional 1 vector to ensure always available interrupt.
268 */
269 xhci->msix_count = min(num_online_cpus() + 1,
270 HCS_MAX_INTRS(xhci->hcs_params1));
271
272 xhci->msix_entries =
273 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800274 GFP_KERNEL);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700275 if (!xhci->msix_entries) {
276 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
277 return -ENOMEM;
278 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700279
280 for (i = 0; i < xhci->msix_count; i++) {
281 xhci->msix_entries[i].entry = i;
282 xhci->msix_entries[i].vector = 0;
283 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700284
285 ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
286 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800287 xhci_dbg(xhci, "Failed to enable MSI-X\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700288 goto free_entries;
289 }
290
Dong Nguyen43b86af2010-07-21 16:56:08 -0700291 for (i = 0; i < xhci->msix_count; i++) {
292 ret = request_irq(xhci->msix_entries[i].vector,
293 (irq_handler_t)xhci_msi_irq,
294 0, "xhci_hcd", xhci_to_hcd(xhci));
295 if (ret)
296 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700297 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700298
Andiry Xu00292272010-12-27 17:39:02 +0800299 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700300 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700301
302disable_msix:
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800303 xhci_dbg(xhci, "disable MSI-X interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700304 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700305 pci_disable_msix(pdev);
306free_entries:
307 kfree(xhci->msix_entries);
308 xhci->msix_entries = NULL;
309 return ret;
310}
311
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700312/* Free any IRQs and disable MSI-X */
313static void xhci_cleanup_msix(struct xhci_hcd *xhci)
314{
Andiry Xu00292272010-12-27 17:39:02 +0800315 struct usb_hcd *hcd = xhci_to_hcd(xhci);
316 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700317
Jack Pham23faa152013-11-15 14:53:14 -0800318 if (xhci->quirks & XHCI_PLAT)
319 return;
320
Dong Nguyen43b86af2010-07-21 16:56:08 -0700321 xhci_free_irq(xhci);
322
323 if (xhci->msix_entries) {
324 pci_disable_msix(pdev);
325 kfree(xhci->msix_entries);
326 xhci->msix_entries = NULL;
327 } else {
328 pci_disable_msi(pdev);
329 }
330
Andiry Xu00292272010-12-27 17:39:02 +0800331 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700332 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700333}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700334
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700335static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
336{
337 int i;
338
339 if (xhci->msix_entries) {
340 for (i = 0; i < xhci->msix_count; i++)
341 synchronize_irq(xhci->msix_entries[i].vector);
342 }
343}
344
345static int xhci_try_enable_msi(struct usb_hcd *hcd)
346{
347 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpdf5831d2013-08-08 10:08:34 -0700348 struct pci_dev *pdev;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700349 int ret;
350
Sarah Sharpdf5831d2013-08-08 10:08:34 -0700351 /* The xhci platform device has set up IRQs through usb_add_hcd. */
352 if (xhci->quirks & XHCI_PLAT)
353 return 0;
354
355 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700356 /*
357 * Some Fresco Logic host controllers advertise MSI, but fail to
358 * generate interrupts. Don't even try to enable MSI.
359 */
360 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecked581bb32013-03-04 17:14:43 +0100361 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700362
363 /* unregister the legacy interrupt */
364 if (hcd->irq)
365 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200366 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700367
368 ret = xhci_setup_msix(xhci);
369 if (ret)
370 /* fall back to msi*/
371 ret = xhci_setup_msi(xhci);
372
373 if (!ret)
Felipe Balbicd704692012-02-29 16:46:23 +0200374 /* hcd->irq is 0, we have MSI */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700375 return 0;
376
Sarah Sharp68d07f62012-02-13 16:25:57 -0800377 if (!pdev->irq) {
378 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
379 return -EINVAL;
380 }
381
Hannes Reinecked581bb32013-03-04 17:14:43 +0100382 legacy_irq:
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700383 /* fall back to legacy interrupt*/
384 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
385 hcd->irq_descr, hcd);
386 if (ret) {
387 xhci_err(xhci, "request interrupt %d failed\n",
388 pdev->irq);
389 return ret;
390 }
391 hcd->irq = pdev->irq;
392 return 0;
393}
394
395#else
396
397static int xhci_try_enable_msi(struct usb_hcd *hcd)
398{
399 return 0;
400}
401
402static void xhci_cleanup_msix(struct xhci_hcd *xhci)
403{
404}
405
406static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
407{
408}
409
410#endif
411
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500412static void compliance_mode_recovery(unsigned long arg)
413{
414 struct xhci_hcd *xhci;
415 struct usb_hcd *hcd;
416 u32 temp;
417 int i;
418
419 xhci = (struct xhci_hcd *)arg;
420
421 for (i = 0; i < xhci->num_usb3_ports; i++) {
422 temp = xhci_readl(xhci, xhci->usb3_ports[i]);
423 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
424 /*
425 * Compliance Mode Detected. Letting USB Core
426 * handle the Warm Reset
427 */
428 xhci_dbg(xhci, "Compliance Mode Detected->Port %d!\n",
429 i + 1);
430 xhci_dbg(xhci, "Attempting Recovery routine!\n");
431 hcd = xhci->shared_hcd;
432
433 if (hcd->state == HC_STATE_SUSPENDED)
434 usb_hcd_resume_root_hub(hcd);
435
436 usb_hcd_poll_rh_status(hcd);
437 }
438 }
439
440 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
441 mod_timer(&xhci->comp_mode_recovery_timer,
442 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
443}
444
445/*
446 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
447 * that causes ports behind that hardware to enter compliance mode sometimes.
448 * The quirk creates a timer that polls every 2 seconds the link state of
449 * each host controller's port and recovers it by issuing a Warm reset
450 * if Compliance mode is detected, otherwise the port will become "dead" (no
451 * device connections or disconnections will be detected anymore). Becasue no
452 * status event is generated when entering compliance mode (per xhci spec),
453 * this quirk is needed on systems that have the failing hardware installed.
454 */
455static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
456{
457 xhci->port_status_u0 = 0;
458 init_timer(&xhci->comp_mode_recovery_timer);
459
460 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
461 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
462 xhci->comp_mode_recovery_timer.expires = jiffies +
463 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
464
465 set_timer_slack(&xhci->comp_mode_recovery_timer,
466 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
467 add_timer(&xhci->comp_mode_recovery_timer);
468 xhci_dbg(xhci, "Compliance Mode Recovery Timer Initialized.\n");
469}
470
471/*
472 * This function identifies the systems that have installed the SN65LVPE502CP
473 * USB3.0 re-driver and that need the Compliance Mode Quirk.
474 * Systems:
475 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
476 */
477static bool compliance_mode_recovery_timer_quirk_check(void)
478{
479 const char *dmi_product_name, *dmi_sys_vendor;
480
481 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
482 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam1d645602012-09-22 18:11:19 +0530483 if (!dmi_product_name || !dmi_sys_vendor)
484 return false;
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500485
486 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
487 return false;
488
489 if (strstr(dmi_product_name, "Z420") ||
490 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes045b3612012-10-17 14:09:12 -0500491 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortes4b2e6102012-11-08 16:59:27 -0600492 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500493 return true;
494
495 return false;
496}
497
498static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
499{
500 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
501}
502
503
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700504/*
505 * Initialize memory for HCD and xHC (one-time init).
506 *
507 * Program the PAGESIZE register, initialize the device context array, create
508 * device contexts (?), set up a command ring segment (or two?), create event
509 * ring (one for now).
510 */
511int xhci_init(struct usb_hcd *hcd)
512{
513 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
514 int retval = 0;
515
516 xhci_dbg(xhci, "xhci_init\n");
517 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700518 if (xhci->hci_version == 0x95 && link_quirk) {
Sarah Sharpb0567b32009-08-07 14:04:36 -0700519 xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
520 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
521 } else {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700522 xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700523 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700524 retval = xhci_mem_init(xhci, GFP_KERNEL);
525 xhci_dbg(xhci, "Finished xhci_init\n");
526
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500527 /* Initializing Compliance Mode Recovery Data If Needed */
528 if (compliance_mode_recovery_timer_quirk_check()) {
529 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
530 compliance_mode_recovery_timer_init(xhci);
531 }
532
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700533 return retval;
534}
535
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700536/*-------------------------------------------------------------------------*/
537
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700538
539#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800540static void xhci_event_ring_work(unsigned long arg)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700541{
542 unsigned long flags;
543 int temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700544 u64 temp_64;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700545 struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
546 int i, j;
547
548 xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
549
550 spin_lock_irqsave(&xhci->lock, flags);
551 temp = xhci_readl(xhci, &xhci->op_regs->status);
552 xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
Sarah Sharp7bd89b42011-07-01 13:35:40 -0700553 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
554 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe4ab05d2009-09-16 16:42:30 -0700555 xhci_dbg(xhci, "HW died, polling stopped.\n");
556 spin_unlock_irqrestore(&xhci->lock, flags);
557 return;
558 }
559
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700560 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
561 xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700562 xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
563 xhci->error_bitmask = 0;
564 xhci_dbg(xhci, "Event ring:\n");
565 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
566 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700567 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
568 temp_64 &= ~ERST_PTR_MASK;
569 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700570 xhci_dbg(xhci, "Command ring:\n");
571 xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
572 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
573 xhci_dbg_cmd_ptrs(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700574 for (i = 0; i < MAX_HC_SLOTS; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700575 if (!xhci->devs[i])
576 continue;
577 for (j = 0; j < 31; ++j) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700578 xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700579 }
580 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700581 spin_unlock_irqrestore(&xhci->lock, flags);
582
583 if (!xhci->zombie)
584 mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
585 else
586 xhci_dbg(xhci, "Quit polling the event ring.\n");
587}
588#endif
589
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800590static int xhci_run_finished(struct xhci_hcd *xhci)
591{
592 if (xhci_start(xhci)) {
593 xhci_halt(xhci);
594 return -ENODEV;
595 }
596 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fu1976fff2012-06-27 16:30:57 +0800597 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800598
599 if (xhci->quirks & XHCI_NEC_HOST)
600 xhci_ring_cmd_db(xhci);
601
602 xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
603 return 0;
604}
605
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700606/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700607 * Start the HC after it was halted.
608 *
609 * This function is called by the USB core when the HC driver is added.
610 * Its opposite is xhci_stop().
611 *
612 * xhci_init() must be called once before this function can be called.
613 * Reset the HC, enable device slot contexts, program DCBAAP, and
614 * set command ring pointer and event ring pointer.
615 *
616 * Setup MSI-X vectors and enable interrupts.
617 */
618int xhci_run(struct usb_hcd *hcd)
619{
620 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700621 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700622 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700623 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700624
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800625 /* Start the xHCI host controller running only after the USB 2.0 roothub
626 * is setup.
627 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700628
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700629 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800630 if (!usb_hcd_is_primary_hcd(hcd))
631 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700632
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700633 xhci_dbg(xhci, "xhci_run\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700634
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700635 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700636 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700637 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700638
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700639#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
640 init_timer(&xhci->event_ring_timer);
641 xhci->event_ring_timer.data = (unsigned long) xhci;
Sarah Sharp23e3be12009-04-29 19:05:20 -0700642 xhci->event_ring_timer.function = xhci_event_ring_work;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700643 /* Poll the event ring */
644 xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
645 xhci->zombie = 0;
646 xhci_dbg(xhci, "Setting event ring polling timer\n");
647 add_timer(&xhci->event_ring_timer);
648#endif
649
Sarah Sharp66e49d82009-07-27 12:03:46 -0700650 xhci_dbg(xhci, "Command ring memory map follows:\n");
651 xhci_debug_ring(xhci, xhci->cmd_ring);
652 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
653 xhci_dbg_cmd_ptrs(xhci);
654
655 xhci_dbg(xhci, "ERST memory map follows:\n");
656 xhci_dbg_erst(xhci, &xhci->erst);
657 xhci_dbg(xhci, "Event ring:\n");
658 xhci_debug_ring(xhci, xhci->event_ring);
659 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
660 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
661 temp_64 &= ~ERST_PTR_MASK;
662 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
663
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700664 xhci_dbg(xhci, "// Set the interrupt modulation register\n");
665 temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700666 temp &= ~ER_IRQ_INTERVAL_MASK;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700667 temp |= (u32) 160;
668 xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
669
670 /* Set the HCD state before we enable the irqs */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700671 temp = xhci_readl(xhci, &xhci->op_regs->command);
672 temp |= (CMD_EIE);
673 xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
674 temp);
675 xhci_writel(xhci, temp, &xhci->op_regs->command);
676
677 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700678 xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
679 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700680 xhci_writel(xhci, ER_IRQ_ENABLE(temp),
681 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800682 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700683
Sarah Sharp02386342010-05-24 13:25:28 -0700684 if (xhci->quirks & XHCI_NEC_HOST)
685 xhci_queue_vendor_command(xhci, 0, 0, 0,
686 TRB_TYPE(TRB_NEC_GET_FW));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700687
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800688 xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700689 return 0;
690}
691
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800692static void xhci_only_stop_hcd(struct usb_hcd *hcd)
693{
694 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
695
696 spin_lock_irq(&xhci->lock);
697 xhci_halt(xhci);
698
699 /* The shared_hcd is going to be deallocated shortly (the USB core only
700 * calls this function when allocation fails in usb_add_hcd(), or
701 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
702 */
703 xhci->shared_hcd = NULL;
704 spin_unlock_irq(&xhci->lock);
705}
706
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700707/*
708 * Stop xHCI driver.
709 *
710 * This function is called by the USB core when the HC driver is removed.
711 * Its opposite is xhci_run().
712 *
713 * Disable device contexts, disable IRQs, and quiesce the HC.
714 * Reset the HC, finish any completed transactions, and cleanup memory.
715 */
716void xhci_stop(struct usb_hcd *hcd)
717{
718 u32 temp;
719 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
720
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800721 if (!usb_hcd_is_primary_hcd(hcd)) {
722 xhci_only_stop_hcd(xhci->shared_hcd);
723 return;
724 }
725
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700726 spin_lock_irq(&xhci->lock);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800727 /* Make sure the xHC is halted for a USB3 roothub
728 * (xhci_stop() could be called as part of failed init).
729 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700730 xhci_halt(xhci);
731 xhci_reset(xhci);
732 spin_unlock_irq(&xhci->lock);
733
Zhang Rui40a9fb12010-12-17 13:17:04 -0800734 xhci_cleanup_msix(xhci);
735
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700736#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
737 /* Tell the event ring poll function not to reschedule */
738 xhci->zombie = 1;
739 del_timer_sync(&xhci->event_ring_timer);
740#endif
741
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500742 /* Deleting Compliance Mode Recovery Timer */
743 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
744 (!(xhci_all_ports_seen_u0(xhci))))
745 del_timer_sync(&xhci->comp_mode_recovery_timer);
746
Andiry Xuc41136b2011-03-22 17:08:14 +0800747 if (xhci->quirks & XHCI_AMD_PLL_FIX)
748 usb_amd_dev_put();
749
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700750 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
751 temp = xhci_readl(xhci, &xhci->op_regs->status);
752 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
753 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
754 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
755 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800756 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700757
758 xhci_dbg(xhci, "cleaning up memory\n");
759 xhci_mem_cleanup(xhci);
760 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
761 xhci_readl(xhci, &xhci->op_regs->status));
762}
763
764/*
765 * Shutdown HC (not bus-specific)
766 *
767 * This is called when the machine is rebooting or halting. We assume that the
768 * machine will be powered off, and the HC's internal state will be reset.
769 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800770 *
771 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700772 */
773void xhci_shutdown(struct usb_hcd *hcd)
774{
775 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
776
Dan Carpenter3dd2f0b2012-08-13 19:57:03 +0300777 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Sarah Sharp0adf7a02012-07-23 18:59:30 +0300778 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
779
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700780 spin_lock_irq(&xhci->lock);
781 xhci_halt(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700782 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700783
Zhang Rui40a9fb12010-12-17 13:17:04 -0800784 xhci_cleanup_msix(xhci);
785
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700786 xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
787 xhci_readl(xhci, &xhci->op_regs->status));
788}
789
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700790#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700791static void xhci_save_registers(struct xhci_hcd *xhci)
792{
793 xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
794 xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
795 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
796 xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700797 xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
798 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
799 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700800 xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
801 xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700802}
803
804static void xhci_restore_registers(struct xhci_hcd *xhci)
805{
806 xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
807 xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
808 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
809 xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700810 xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
811 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
Sarah Sharpfb3d85b2012-03-16 13:27:39 -0700812 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700813 xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
814 xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700815}
816
Sarah Sharp89821322010-11-12 11:59:31 -0800817static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
818{
819 u64 val_64;
820
821 /* step 2: initialize command ring buffer */
822 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
823 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
824 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
825 xhci->cmd_ring->dequeue) &
826 (u64) ~CMD_RING_RSVD_BITS) |
827 xhci->cmd_ring->cycle_state;
828 xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
829 (long unsigned long) val_64);
830 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
831}
832
833/*
834 * The whole command ring must be cleared to zero when we suspend the host.
835 *
836 * The host doesn't save the command ring pointer in the suspend well, so we
837 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
838 * aligned, because of the reserved bits in the command ring dequeue pointer
839 * register. Therefore, we can't just set the dequeue pointer back in the
840 * middle of the ring (TRBs are 16-byte aligned).
841 */
842static void xhci_clear_command_ring(struct xhci_hcd *xhci)
843{
844 struct xhci_ring *ring;
845 struct xhci_segment *seg;
846
847 ring = xhci->cmd_ring;
848 seg = ring->deq_seg;
849 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800850 memset(seg->trbs, 0,
851 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
852 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
853 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800854 seg = seg->next;
855 } while (seg != ring->deq_seg);
856
857 /* Reset the software enqueue and dequeue pointers */
858 ring->deq_seg = ring->first_seg;
859 ring->dequeue = ring->first_seg->trbs;
860 ring->enq_seg = ring->deq_seg;
861 ring->enqueue = ring->dequeue;
862
Andiry Xub008df62012-03-05 17:49:34 +0800863 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800864 /*
865 * Ring is now zeroed, so the HW should look for change of ownership
866 * when the cycle bit is set to 1.
867 */
868 ring->cycle_state = 1;
869
870 /*
871 * Reset the hardware dequeue pointer.
872 * Yes, this will need to be re-written after resume, but we're paranoid
873 * and want to make sure the hardware doesn't access bogus memory
874 * because, say, the BIOS or an SMI started the host without changing
875 * the command ring pointers.
876 */
877 xhci_set_cmd_ring_deq(xhci);
878}
879
Andiry Xu5535b1d2010-10-14 07:23:06 -0700880/*
881 * Stop HC (not bus-specific)
882 *
883 * This is called when the machine transition into S3/S4 mode.
884 *
885 */
886int xhci_suspend(struct xhci_hcd *xhci)
887{
888 int rc = 0;
Oliver Neukume4330c72013-09-30 15:50:54 +0200889 unsigned int delay = XHCI_MAX_HALT_USEC;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700890 struct usb_hcd *hcd = xhci_to_hcd(xhci);
891 u32 command;
892
Sarah Sharp4ceac472012-11-27 12:30:23 -0800893 /* Don't poll the roothubs on bus suspend. */
894 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
895 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
896 del_timer_sync(&hcd->rh_timer);
897
Andiry Xu5535b1d2010-10-14 07:23:06 -0700898 spin_lock_irq(&xhci->lock);
899 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800900 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700901 /* step 1: stop endpoint */
902 /* skipped assuming that port suspend has done */
903
904 /* step 2: clear Run/Stop bit */
905 command = xhci_readl(xhci, &xhci->op_regs->command);
906 command &= ~CMD_RUN;
907 xhci_writel(xhci, command, &xhci->op_regs->command);
Oliver Neukume4330c72013-09-30 15:50:54 +0200908
909 /* Some chips from Fresco Logic need an extraordinary delay */
910 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
911
Andiry Xu5535b1d2010-10-14 07:23:06 -0700912 if (handshake(xhci, &xhci->op_regs->status,
Oliver Neukume4330c72013-09-30 15:50:54 +0200913 STS_HALT, STS_HALT, delay)) {
Andiry Xu5535b1d2010-10-14 07:23:06 -0700914 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
915 spin_unlock_irq(&xhci->lock);
916 return -ETIMEDOUT;
917 }
Sarah Sharp89821322010-11-12 11:59:31 -0800918 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700919
920 /* step 3: save registers */
921 xhci_save_registers(xhci);
922
923 /* step 4: set CSS flag */
924 command = xhci_readl(xhci, &xhci->op_regs->command);
925 command |= CMD_CSS;
926 xhci_writel(xhci, command, &xhci->op_regs->command);
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800927 if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10 * 1000)) {
928 xhci_warn(xhci, "WARN: xHC save state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700929 spin_unlock_irq(&xhci->lock);
930 return -ETIMEDOUT;
931 }
Andiry Xu5535b1d2010-10-14 07:23:06 -0700932 spin_unlock_irq(&xhci->lock);
933
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500934 /*
935 * Deleting Compliance Mode Recovery Timer because the xHCI Host
936 * is about to be suspended.
937 */
938 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
939 (!(xhci_all_ports_seen_u0(xhci)))) {
940 del_timer_sync(&xhci->comp_mode_recovery_timer);
941 xhci_dbg(xhci, "Compliance Mode Recovery Timer Deleted!\n");
942 }
943
Andiry Xu00292272010-12-27 17:39:02 +0800944 /* step 5: remove core well power */
945 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700946 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +0800947
Andiry Xu5535b1d2010-10-14 07:23:06 -0700948 return rc;
949}
950
951/*
952 * start xHC (not bus-specific)
953 *
954 * This is called when the machine transition from S3/S4 mode.
955 *
956 */
957int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
958{
959 u32 command, temp = 0;
960 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800961 struct usb_hcd *secondary_hcd;
Alan Sternf69e3122011-11-03 11:37:10 -0400962 int retval = 0;
Tony Camuso6eb953e2013-02-21 16:11:27 -0500963 bool comp_timer_running = false;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700964
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800965 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300966 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800967 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800968 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
969 time_before(jiffies,
970 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d2010-10-14 07:23:06 -0700971 msleep(100);
972
Alan Sternf69e3122011-11-03 11:37:10 -0400973 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
974 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
975
Andiry Xu5535b1d2010-10-14 07:23:06 -0700976 spin_lock_irq(&xhci->lock);
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200977 if (xhci->quirks & XHCI_RESET_ON_RESUME)
978 hibernated = true;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700979
980 if (!hibernated) {
981 /* step 1: restore register */
982 xhci_restore_registers(xhci);
983 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -0800984 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700985 /* step 3: restore state and start state*/
986 /* step 3: set CRS flag */
987 command = xhci_readl(xhci, &xhci->op_regs->command);
988 command |= CMD_CRS;
989 xhci_writel(xhci, command, &xhci->op_regs->command);
990 if (handshake(xhci, &xhci->op_regs->status,
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800991 STS_RESTORE, 0, 10 * 1000)) {
992 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700993 spin_unlock_irq(&xhci->lock);
994 return -ETIMEDOUT;
995 }
996 temp = xhci_readl(xhci, &xhci->op_regs->status);
997 }
998
999 /* If restore operation fails, re-initialize the HC during resume */
1000 if ((temp & STS_SRE) || hibernated) {
Tony Camuso6eb953e2013-02-21 16:11:27 -05001001
1002 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1003 !(xhci_all_ports_seen_u0(xhci))) {
1004 del_timer_sync(&xhci->comp_mode_recovery_timer);
1005 xhci_dbg(xhci, "Compliance Mode Recovery Timer deleted!\n");
1006 }
1007
Sarah Sharpfedd3832011-04-12 17:43:19 -07001008 /* Let the USB core know _both_ roothubs lost power. */
1009 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1010 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001011
1012 xhci_dbg(xhci, "Stop HCD\n");
1013 xhci_halt(xhci);
1014 xhci_reset(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001015 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +08001016 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001017
1018#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1019 /* Tell the event ring poll function not to reschedule */
1020 xhci->zombie = 1;
1021 del_timer_sync(&xhci->event_ring_timer);
1022#endif
1023
1024 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
1025 temp = xhci_readl(xhci, &xhci->op_regs->status);
1026 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
1027 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
1028 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
1029 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001030 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001031
1032 xhci_dbg(xhci, "cleaning up memory\n");
1033 xhci_mem_cleanup(xhci);
1034 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1035 xhci_readl(xhci, &xhci->op_regs->status));
1036
Sarah Sharp65b22f92010-12-17 12:35:05 -08001037 /* USB core calls the PCI reinit and start functions twice:
1038 * first with the primary HCD, and then with the secondary HCD.
1039 * If we don't do the same, the host will never be started.
1040 */
1041 if (!usb_hcd_is_primary_hcd(hcd))
1042 secondary_hcd = hcd;
1043 else
1044 secondary_hcd = xhci->shared_hcd;
1045
1046 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1047 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001048 if (retval)
1049 return retval;
Tony Camuso6eb953e2013-02-21 16:11:27 -05001050 comp_timer_running = true;
1051
Sarah Sharp65b22f92010-12-17 12:35:05 -08001052 xhci_dbg(xhci, "Start the primary HCD\n");
1053 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001054 if (!retval) {
Alan Sternf69e3122011-11-03 11:37:10 -04001055 xhci_dbg(xhci, "Start the secondary HCD\n");
1056 retval = xhci_run(secondary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001057 }
Andiry Xu5535b1d2010-10-14 07:23:06 -07001058 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb3209372011-03-07 11:24:07 -08001059 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e3122011-11-03 11:37:10 -04001060 goto done;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001061 }
1062
Andiry Xu5535b1d2010-10-14 07:23:06 -07001063 /* step 4: set Run/Stop bit */
1064 command = xhci_readl(xhci, &xhci->op_regs->command);
1065 command |= CMD_RUN;
1066 xhci_writel(xhci, command, &xhci->op_regs->command);
1067 handshake(xhci, &xhci->op_regs->status, STS_HALT,
1068 0, 250 * 1000);
1069
1070 /* step 5: walk topology and initialize portsc,
1071 * portpmsc and portli
1072 */
1073 /* this is done in bus_resume */
1074
1075 /* step 6: restart each of the previously
1076 * Running endpoints by ringing their doorbells
1077 */
1078
Andiry Xu5535b1d2010-10-14 07:23:06 -07001079 spin_unlock_irq(&xhci->lock);
Alan Sternf69e3122011-11-03 11:37:10 -04001080
1081 done:
1082 if (retval == 0) {
1083 usb_hcd_resume_root_hub(hcd);
1084 usb_hcd_resume_root_hub(xhci->shared_hcd);
1085 }
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -05001086
1087 /*
1088 * If system is subject to the Quirk, Compliance Mode Timer needs to
1089 * be re-initialized Always after a system resume. Ports are subject
1090 * to suffer the Compliance Mode issue again. It doesn't matter if
1091 * ports have entered previously to U0 before system's suspension.
1092 */
Tony Camuso6eb953e2013-02-21 16:11:27 -05001093 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -05001094 compliance_mode_recovery_timer_init(xhci);
1095
Sarah Sharp4ceac472012-11-27 12:30:23 -08001096 /* Re-enable port polling. */
1097 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1098 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1099 usb_hcd_poll_rh_status(hcd);
1100
Alan Sternf69e3122011-11-03 11:37:10 -04001101 return retval;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001102}
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001103#endif /* CONFIG_PM */
1104
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001105/*-------------------------------------------------------------------------*/
1106
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001107/**
1108 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1109 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1110 * value to right shift 1 for the bitmask.
1111 *
1112 * Index = (epnum * 2) + direction - 1,
1113 * where direction = 0 for OUT, 1 for IN.
1114 * For control endpoints, the IN index is used (OUT index is unused), so
1115 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1116 */
1117unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1118{
1119 unsigned int index;
1120 if (usb_endpoint_xfer_control(desc))
1121 index = (unsigned int) (usb_endpoint_num(desc)*2);
1122 else
1123 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1124 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1125 return index;
1126}
1127
Sarah Sharpf94e01862009-04-27 19:58:38 -07001128/* Find the flag for this endpoint (for use in the control context). Use the
1129 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1130 * bit 1, etc.
1131 */
1132unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1133{
1134 return 1 << (xhci_get_endpoint_index(desc) + 1);
1135}
1136
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001137/* Find the flag for this endpoint (for use in the control context). Use the
1138 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1139 * bit 1, etc.
1140 */
1141unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1142{
1143 return 1 << (ep_index + 1);
1144}
1145
Sarah Sharpf94e01862009-04-27 19:58:38 -07001146/* Compute the last valid endpoint context index. Basically, this is the
1147 * endpoint index plus one. For slot contexts with more than valid endpoint,
1148 * we find the most significant bit set in the added contexts flags.
1149 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1150 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1151 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001152unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001153{
1154 return fls(added_ctxs) - 1;
1155}
1156
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001157/* Returns 1 if the arguments are OK;
1158 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1159 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001160static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001161 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1162 const char *func) {
1163 struct xhci_hcd *xhci;
1164 struct xhci_virt_device *virt_dev;
1165
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001166 if (!hcd || (check_ep && !ep) || !udev) {
1167 printk(KERN_DEBUG "xHCI %s called with invalid args\n",
1168 func);
1169 return -EINVAL;
1170 }
1171 if (!udev->parent) {
1172 printk(KERN_DEBUG "xHCI %s called for root hub\n",
1173 func);
1174 return 0;
1175 }
Andiry Xu64927732010-10-14 07:22:45 -07001176
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001177 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001178 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001179 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Andiry Xu64927732010-10-14 07:22:45 -07001180 printk(KERN_DEBUG "xHCI %s called with unaddressed "
1181 "device\n", func);
1182 return -EINVAL;
1183 }
1184
1185 virt_dev = xhci->devs[udev->slot_id];
1186 if (virt_dev->udev != udev) {
1187 printk(KERN_DEBUG "xHCI %s called with udev and "
1188 "virt_dev does not match\n", func);
1189 return -EINVAL;
1190 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001191 }
Andiry Xu64927732010-10-14 07:22:45 -07001192
Sarah Sharp79bc1752013-07-24 10:27:13 -07001193 if (xhci->xhc_state & XHCI_STATE_HALTED)
1194 return -ENODEV;
1195
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001196 return 1;
1197}
1198
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001199static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001200 struct usb_device *udev, struct xhci_command *command,
1201 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001202
1203/*
1204 * Full speed devices may have a max packet size greater than 8 bytes, but the
1205 * USB core doesn't know that until it reads the first 8 bytes of the
1206 * descriptor. If the usb_device's max packet size changes after that point,
1207 * we need to issue an evaluate context command and wait on it.
1208 */
1209static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1210 unsigned int ep_index, struct urb *urb)
1211{
1212 struct xhci_container_ctx *in_ctx;
1213 struct xhci_container_ctx *out_ctx;
1214 struct xhci_input_control_ctx *ctrl_ctx;
1215 struct xhci_ep_ctx *ep_ctx;
1216 int max_packet_size;
1217 int hw_max_packet_size;
1218 int ret = 0;
1219
1220 out_ctx = xhci->devs[slot_id]->out_ctx;
1221 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001222 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001223 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001224 if (hw_max_packet_size != max_packet_size) {
1225 xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
1226 xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
1227 max_packet_size);
1228 xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
1229 hw_max_packet_size);
1230 xhci_dbg(xhci, "Issuing evaluate context command.\n");
1231
1232 /* Set up the modified control endpoint 0 */
Sarah Sharp913a8a32009-09-04 10:53:13 -07001233 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1234 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001235 in_ctx = xhci->devs[slot_id]->in_ctx;
1236 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001237 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1238 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001239
1240 /* Set up the input context flags for the command */
1241 /* FIXME: This won't work if a non-default control endpoint
1242 * changes max packet sizes.
1243 */
1244 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001245 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001246 ctrl_ctx->drop_flags = 0;
1247
1248 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
1249 xhci_dbg_ctx(xhci, in_ctx, ep_index);
1250 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1251 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1252
Sarah Sharp913a8a32009-09-04 10:53:13 -07001253 ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
1254 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001255
1256 /* Clean up the input context for later use by bandwidth
1257 * functions.
1258 */
Matt Evans28ccd292011-03-29 13:40:46 +11001259 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001260 }
1261 return ret;
1262}
1263
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001264/*
1265 * non-error returns are a promise to giveback() the urb later
1266 * we drop ownership so next owner (or urb unlink) can get it
1267 */
1268int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1269{
1270 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001271 struct xhci_td *buffer;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001272 unsigned long flags;
1273 int ret = 0;
1274 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001275 struct urb_priv *urb_priv;
1276 int size, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001277
Andiry Xu64927732010-10-14 07:22:45 -07001278 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1279 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001280 return -EINVAL;
1281
1282 slot_id = urb->dev->slot_id;
1283 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001284
Alan Stern541c7d42010-06-22 16:39:10 -04001285 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001286 if (!in_interrupt())
1287 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1288 ret = -ESHUTDOWN;
1289 goto exit;
1290 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001291
1292 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1293 size = urb->number_of_packets;
1294 else
1295 size = 1;
1296
1297 urb_priv = kzalloc(sizeof(struct urb_priv) +
1298 size * sizeof(struct xhci_td *), mem_flags);
1299 if (!urb_priv)
1300 return -ENOMEM;
1301
Andiry Xu2ffdea22011-09-02 11:05:57 -07001302 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1303 if (!buffer) {
1304 kfree(urb_priv);
1305 return -ENOMEM;
1306 }
1307
Andiry Xu8e51adc2010-07-22 15:23:31 -07001308 for (i = 0; i < size; i++) {
Andiry Xu2ffdea22011-09-02 11:05:57 -07001309 urb_priv->td[i] = buffer;
1310 buffer++;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001311 }
1312
1313 urb_priv->length = size;
1314 urb_priv->td_cnt = 0;
1315 urb->hcpriv = urb_priv;
1316
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001317 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1318 /* Check to see if the max packet size for the default control
1319 * endpoint changed during FS device enumeration
1320 */
1321 if (urb->dev->speed == USB_SPEED_FULL) {
1322 ret = xhci_check_maxpacket(xhci, slot_id,
1323 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001324 if (ret < 0) {
1325 xhci_urb_free_priv(xhci, urb_priv);
1326 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001327 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001328 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001329 }
1330
Sarah Sharpb11069f2009-07-27 12:03:23 -07001331 /* We have a spinlock and interrupts disabled, so we must pass
1332 * atomic context to this function, which may allocate memory.
1333 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001334 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001335 if (xhci->xhc_state & XHCI_STATE_DYING)
1336 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001337 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001338 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001339 if (ret)
1340 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001341 spin_unlock_irqrestore(&xhci->lock, flags);
1342 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1343 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001344 if (xhci->xhc_state & XHCI_STATE_DYING)
1345 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001346 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1347 EP_GETTING_STREAMS) {
1348 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1349 "is transitioning to using streams.\n");
1350 ret = -EINVAL;
1351 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1352 EP_GETTING_NO_STREAMS) {
1353 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1354 "is transitioning to "
1355 "not having streams.\n");
1356 ret = -EINVAL;
1357 } else {
1358 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1359 slot_id, ep_index);
1360 }
Sarah Sharpd13565c2011-07-22 14:34:34 -07001361 if (ret)
1362 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001363 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001364 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1365 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001366 if (xhci->xhc_state & XHCI_STATE_DYING)
1367 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001368 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1369 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001370 if (ret)
1371 goto free_priv;
Sarah Sharp624defa2009-09-02 12:14:28 -07001372 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001373 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001374 spin_lock_irqsave(&xhci->lock, flags);
1375 if (xhci->xhc_state & XHCI_STATE_DYING)
1376 goto dying;
1377 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1378 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001379 if (ret)
1380 goto free_priv;
Andiry Xu787f4e52010-07-22 15:23:52 -07001381 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001382 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001383exit:
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001384 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001385dying:
1386 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1387 "non-responsive xHCI host.\n",
1388 urb->ep->desc.bEndpointAddress, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001389 ret = -ESHUTDOWN;
1390free_priv:
1391 xhci_urb_free_priv(xhci, urb_priv);
1392 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001393 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001394 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001395}
1396
Sarah Sharp021bff92010-07-29 22:12:20 -07001397/* Get the right ring for the given URB.
1398 * If the endpoint supports streams, boundary check the URB's stream ID.
1399 * If the endpoint doesn't support streams, return the singular endpoint ring.
1400 */
1401static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1402 struct urb *urb)
1403{
1404 unsigned int slot_id;
1405 unsigned int ep_index;
1406 unsigned int stream_id;
1407 struct xhci_virt_ep *ep;
1408
1409 slot_id = urb->dev->slot_id;
1410 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1411 stream_id = urb->stream_id;
1412 ep = &xhci->devs[slot_id]->eps[ep_index];
1413 /* Common case: no streams */
1414 if (!(ep->ep_state & EP_HAS_STREAMS))
1415 return ep->ring;
1416
1417 if (stream_id == 0) {
1418 xhci_warn(xhci,
1419 "WARN: Slot ID %u, ep index %u has streams, "
1420 "but URB has no stream ID.\n",
1421 slot_id, ep_index);
1422 return NULL;
1423 }
1424
1425 if (stream_id < ep->stream_info->num_streams)
1426 return ep->stream_info->stream_rings[stream_id];
1427
1428 xhci_warn(xhci,
1429 "WARN: Slot ID %u, ep index %u has "
1430 "stream IDs 1 to %u allocated, "
1431 "but stream ID %u is requested.\n",
1432 slot_id, ep_index,
1433 ep->stream_info->num_streams - 1,
1434 stream_id);
1435 return NULL;
1436}
1437
Sarah Sharpae636742009-04-29 19:02:31 -07001438/*
1439 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1440 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1441 * should pick up where it left off in the TD, unless a Set Transfer Ring
1442 * Dequeue Pointer is issued.
1443 *
1444 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1445 * the ring. Since the ring is a contiguous structure, they can't be physically
1446 * removed. Instead, there are two options:
1447 *
1448 * 1) If the HC is in the middle of processing the URB to be canceled, we
1449 * simply move the ring's dequeue pointer past those TRBs using the Set
1450 * Transfer Ring Dequeue Pointer command. This will be the common case,
1451 * when drivers timeout on the last submitted URB and attempt to cancel.
1452 *
1453 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1454 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1455 * HC will need to invalidate the any TRBs it has cached after the stop
1456 * endpoint command, as noted in the xHCI 0.95 errata.
1457 *
1458 * 3) The TD may have completed by the time the Stop Endpoint Command
1459 * completes, so software needs to handle that case too.
1460 *
1461 * This function should protect against the TD enqueueing code ringing the
1462 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1463 * It also needs to account for multiple cancellations on happening at the same
1464 * time for the same endpoint.
1465 *
1466 * Note that this function can be called in any context, or so says
1467 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001468 */
1469int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1470{
Sarah Sharpae636742009-04-29 19:02:31 -07001471 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001472 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001473 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001474 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001475 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001476 struct xhci_td *td;
1477 unsigned int ep_index;
1478 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001479 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07001480
1481 xhci = hcd_to_xhci(hcd);
1482 spin_lock_irqsave(&xhci->lock, flags);
1483 /* Make sure the URB hasn't completed or been unlinked already */
1484 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1485 if (ret || !urb->hcpriv)
1486 goto done;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001487 temp = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001488 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001489 xhci_dbg(xhci, "HW died, freeing TD.\n");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001490 urb_priv = urb->hcpriv;
Sarah Sharp585df1d2011-08-02 15:43:40 -07001491 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1492 td = urb_priv->td[i];
1493 if (!list_empty(&td->td_list))
1494 list_del_init(&td->td_list);
1495 if (!list_empty(&td->cancelled_td_list))
1496 list_del_init(&td->cancelled_td_list);
1497 }
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001498
1499 usb_hcd_unlink_urb_from_ep(hcd, urb);
1500 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001501 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001502 xhci_urb_free_priv(xhci, urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001503 return ret;
1504 }
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001505 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1506 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001507 xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
1508 "non-responsive xHCI host.\n",
1509 urb->ep->desc.bEndpointAddress, urb);
1510 /* Let the stop endpoint command watchdog timer (which set this
1511 * state) finish cleaning up the endpoint TD lists. We must
1512 * have caught it in the middle of dropping a lock and giving
1513 * back an URB.
1514 */
1515 goto done;
1516 }
Sarah Sharpae636742009-04-29 19:02:31 -07001517
Sarah Sharpae636742009-04-29 19:02:31 -07001518 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001519 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001520 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1521 if (!ep_ring) {
1522 ret = -EINVAL;
1523 goto done;
1524 }
1525
Andiry Xu8e51adc2010-07-22 15:23:31 -07001526 urb_priv = urb->hcpriv;
Sarah Sharp79688ac2011-12-19 16:56:04 -08001527 i = urb_priv->td_cnt;
1528 if (i < urb_priv->length)
1529 xhci_dbg(xhci, "Cancel URB %p, dev %s, ep 0x%x, "
1530 "starting at offset 0x%llx\n",
1531 urb, urb->dev->devpath,
1532 urb->ep->desc.bEndpointAddress,
1533 (unsigned long long) xhci_trb_virt_to_dma(
1534 urb_priv->td[i]->start_seg,
1535 urb_priv->td[i]->first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001536
Sarah Sharp79688ac2011-12-19 16:56:04 -08001537 for (; i < urb_priv->length; i++) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001538 td = urb_priv->td[i];
1539 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1540 }
1541
Sarah Sharpae636742009-04-29 19:02:31 -07001542 /* Queue a stop endpoint command, but only if this is
1543 * the first cancellation to be handled.
1544 */
Sarah Sharp678539c2009-10-27 10:55:52 -07001545 if (!(ep->ep_state & EP_HALT_PENDING)) {
1546 ep->ep_state |= EP_HALT_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001547 ep->stop_cmds_pending++;
1548 ep->stop_cmd_timer.expires = jiffies +
1549 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1550 add_timer(&ep->stop_cmd_timer);
Andiry Xube88fe42010-10-14 07:22:57 -07001551 xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001552 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001553 }
1554done:
1555 spin_unlock_irqrestore(&xhci->lock, flags);
1556 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001557}
1558
Sarah Sharpf94e01862009-04-27 19:58:38 -07001559/* Drop an endpoint from a new bandwidth configuration for this device.
1560 * Only one call to this function is allowed per endpoint before
1561 * check_bandwidth() or reset_bandwidth() must be called.
1562 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1563 * add the endpoint to the schedule with possibly new parameters denoted by a
1564 * different endpoint descriptor in usb_host_endpoint.
1565 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1566 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001567 *
1568 * The USB core will not allow URBs to be queued to an endpoint that is being
1569 * disabled, so there's no need for mutual exclusion to protect
1570 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001571 */
1572int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1573 struct usb_host_endpoint *ep)
1574{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001575 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001576 struct xhci_container_ctx *in_ctx, *out_ctx;
1577 struct xhci_input_control_ctx *ctrl_ctx;
1578 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001579 unsigned int last_ctx;
1580 unsigned int ep_index;
1581 struct xhci_ep_ctx *ep_ctx;
1582 u32 drop_flag;
1583 u32 new_add_flags, new_drop_flags, new_slot_info;
1584 int ret;
1585
Andiry Xu64927732010-10-14 07:22:45 -07001586 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001587 if (ret <= 0)
1588 return ret;
1589 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001590 if (xhci->xhc_state & XHCI_STATE_DYING)
1591 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001592
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001593 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001594 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1595 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1596 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1597 __func__, drop_flag);
1598 return 0;
1599 }
1600
Sarah Sharpf94e01862009-04-27 19:58:38 -07001601 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001602 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1603 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001604 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001605 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001606 /* If the HC already knows the endpoint is disabled,
1607 * or the HCD has noted it is disabled, ignore this request
1608 */
Matt Evansf5960b62011-06-01 10:22:55 +10001609 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1610 cpu_to_le32(EP_STATE_DISABLED)) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001611 le32_to_cpu(ctrl_ctx->drop_flags) &
1612 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001613 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1614 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001615 return 0;
1616 }
1617
Matt Evans28ccd292011-03-29 13:40:46 +11001618 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1619 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001620
Matt Evans28ccd292011-03-29 13:40:46 +11001621 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1622 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001623
Matt Evans28ccd292011-03-29 13:40:46 +11001624 last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
John Yound115b042009-07-27 12:05:15 -07001625 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001626 /* Update the last valid endpoint context, if we deleted the last one */
Matt Evans28ccd292011-03-29 13:40:46 +11001627 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
1628 LAST_CTX(last_ctx)) {
1629 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1630 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001631 }
Matt Evans28ccd292011-03-29 13:40:46 +11001632 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001633
1634 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1635
Sarah Sharpf94e01862009-04-27 19:58:38 -07001636 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1637 (unsigned int) ep->desc.bEndpointAddress,
1638 udev->slot_id,
1639 (unsigned int) new_drop_flags,
1640 (unsigned int) new_add_flags,
1641 (unsigned int) new_slot_info);
1642 return 0;
1643}
1644
1645/* Add an endpoint to a new possible bandwidth configuration for this device.
1646 * Only one call to this function is allowed per endpoint before
1647 * check_bandwidth() or reset_bandwidth() must be called.
1648 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1649 * add the endpoint to the schedule with possibly new parameters denoted by a
1650 * different endpoint descriptor in usb_host_endpoint.
1651 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1652 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001653 *
1654 * The USB core will not allow URBs to be queued to an endpoint until the
1655 * configuration or alt setting is installed in the device, so there's no need
1656 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001657 */
1658int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1659 struct usb_host_endpoint *ep)
1660{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001661 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001662 struct xhci_container_ctx *in_ctx, *out_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001663 unsigned int ep_index;
1664 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001665 struct xhci_slot_ctx *slot_ctx;
1666 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001667 u32 added_ctxs;
1668 unsigned int last_ctx;
1669 u32 new_add_flags, new_drop_flags, new_slot_info;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001670 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001671 int ret = 0;
1672
Andiry Xu64927732010-10-14 07:22:45 -07001673 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001674 if (ret <= 0) {
1675 /* So we won't queue a reset ep command for a root hub */
1676 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001677 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001678 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001679 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001680 if (xhci->xhc_state & XHCI_STATE_DYING)
1681 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001682
1683 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1684 last_ctx = xhci_last_valid_endpoint(added_ctxs);
1685 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1686 /* FIXME when we have to issue an evaluate endpoint command to
1687 * deal with ep0 max packet size changing once we get the
1688 * descriptors
1689 */
1690 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1691 __func__, added_ctxs);
1692 return 0;
1693 }
1694
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001695 virt_dev = xhci->devs[udev->slot_id];
1696 in_ctx = virt_dev->in_ctx;
1697 out_ctx = virt_dev->out_ctx;
John Yound115b042009-07-27 12:05:15 -07001698 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001699 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001700 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001701
1702 /* If this endpoint is already in use, and the upper layers are trying
1703 * to add it again without dropping it, reject the addition.
1704 */
1705 if (virt_dev->eps[ep_index].ring &&
1706 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1707 xhci_get_endpoint_flag(&ep->desc))) {
1708 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1709 "without dropping it.\n",
1710 (unsigned int) ep->desc.bEndpointAddress);
1711 return -EINVAL;
1712 }
1713
Sarah Sharpf94e01862009-04-27 19:58:38 -07001714 /* If the HCD has already noted the endpoint is enabled,
1715 * ignore this request.
1716 */
Matt Evans28ccd292011-03-29 13:40:46 +11001717 if (le32_to_cpu(ctrl_ctx->add_flags) &
1718 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001719 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1720 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001721 return 0;
1722 }
1723
Sarah Sharpf88ba782009-05-14 11:44:22 -07001724 /*
1725 * Configuration and alternate setting changes must be done in
1726 * process context, not interrupt context (or so documenation
1727 * for usb_set_interface() and usb_set_configuration() claim).
1728 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001729 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001730 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1731 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001732 return -ENOMEM;
1733 }
1734
Matt Evans28ccd292011-03-29 13:40:46 +11001735 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1736 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001737
1738 /* If xhci_endpoint_disable() was called for this endpoint, but the
1739 * xHC hasn't been notified yet through the check_bandwidth() call,
1740 * this re-adds a new state for the endpoint from the new endpoint
1741 * descriptors. We must drop and re-add this endpoint, so we leave the
1742 * drop flags alone.
1743 */
Matt Evans28ccd292011-03-29 13:40:46 +11001744 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001745
John Yound115b042009-07-27 12:05:15 -07001746 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001747 /* Update the last valid endpoint context, if we just added one past */
Matt Evans28ccd292011-03-29 13:40:46 +11001748 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
1749 LAST_CTX(last_ctx)) {
1750 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1751 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001752 }
Matt Evans28ccd292011-03-29 13:40:46 +11001753 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001754
Sarah Sharpa1587d92009-07-27 12:03:15 -07001755 /* Store the usb_device pointer for later use */
1756 ep->hcpriv = udev;
1757
Sarah Sharpf94e01862009-04-27 19:58:38 -07001758 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1759 (unsigned int) ep->desc.bEndpointAddress,
1760 udev->slot_id,
1761 (unsigned int) new_drop_flags,
1762 (unsigned int) new_add_flags,
1763 (unsigned int) new_slot_info);
1764 return 0;
1765}
1766
John Yound115b042009-07-27 12:05:15 -07001767static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001768{
John Yound115b042009-07-27 12:05:15 -07001769 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001770 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001771 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001772 int i;
1773
1774 /* When a device's add flag and drop flag are zero, any subsequent
1775 * configure endpoint command will leave that endpoint's state
1776 * untouched. Make sure we don't leave any old state in the input
1777 * endpoint contexts.
1778 */
John Yound115b042009-07-27 12:05:15 -07001779 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1780 ctrl_ctx->drop_flags = 0;
1781 ctrl_ctx->add_flags = 0;
1782 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001783 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001784 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001785 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001786 for (i = 1; i < 31; ++i) {
John Yound115b042009-07-27 12:05:15 -07001787 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001788 ep_ctx->ep_info = 0;
1789 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001790 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001791 ep_ctx->tx_info = 0;
1792 }
1793}
1794
Sarah Sharpf2217e82009-08-07 14:04:43 -07001795static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001796 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001797{
1798 int ret;
1799
Sarah Sharp913a8a32009-09-04 10:53:13 -07001800 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001801 case COMP_ENOMEM:
1802 dev_warn(&udev->dev, "Not enough host controller resources "
1803 "for new device state.\n");
1804 ret = -ENOMEM;
1805 /* FIXME: can we allocate more resources for the HC? */
1806 break;
1807 case COMP_BW_ERR:
Hans de Goede71d85722012-01-04 23:29:18 +01001808 case COMP_2ND_BW_ERR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001809 dev_warn(&udev->dev, "Not enough bandwidth "
1810 "for new device state.\n");
1811 ret = -ENOSPC;
1812 /* FIXME: can we go back to the old state? */
1813 break;
1814 case COMP_TRB_ERR:
1815 /* the HCD set up something wrong */
1816 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1817 "add flag = 1, "
1818 "and endpoint is not disabled.\n");
1819 ret = -EINVAL;
1820 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001821 case COMP_DEV_ERR:
1822 dev_warn(&udev->dev, "ERROR: Incompatible device for endpoint "
1823 "configure command.\n");
1824 ret = -ENODEV;
1825 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001826 case COMP_SUCCESS:
1827 dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
1828 ret = 0;
1829 break;
1830 default:
1831 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001832 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001833 ret = -EINVAL;
1834 break;
1835 }
1836 return ret;
1837}
1838
1839static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001840 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001841{
1842 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001843 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001844
Sarah Sharp913a8a32009-09-04 10:53:13 -07001845 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001846 case COMP_EINVAL:
1847 dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
1848 "context command.\n");
1849 ret = -EINVAL;
1850 break;
1851 case COMP_EBADSLT:
1852 dev_warn(&udev->dev, "WARN: slot not enabled for"
1853 "evaluate context command.\n");
1854 case COMP_CTX_STATE:
1855 dev_warn(&udev->dev, "WARN: invalid context state for "
1856 "evaluate context command.\n");
1857 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1858 ret = -EINVAL;
1859 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001860 case COMP_DEV_ERR:
1861 dev_warn(&udev->dev, "ERROR: Incompatible device for evaluate "
1862 "context command.\n");
1863 ret = -ENODEV;
1864 break;
Alex He1bb73a82011-05-05 18:14:12 +08001865 case COMP_MEL_ERR:
1866 /* Max Exit Latency too large error */
1867 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1868 ret = -EINVAL;
1869 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001870 case COMP_SUCCESS:
1871 dev_dbg(&udev->dev, "Successful evaluate context command\n");
1872 ret = 0;
1873 break;
1874 default:
1875 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001876 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001877 ret = -EINVAL;
1878 break;
1879 }
1880 return ret;
1881}
1882
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001883static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
1884 struct xhci_container_ctx *in_ctx)
1885{
1886 struct xhci_input_control_ctx *ctrl_ctx;
1887 u32 valid_add_flags;
1888 u32 valid_drop_flags;
1889
1890 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1891 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1892 * (bit 1). The default control endpoint is added during the Address
1893 * Device command and is never removed until the slot is disabled.
1894 */
1895 valid_add_flags = ctrl_ctx->add_flags >> 2;
1896 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1897
1898 /* Use hweight32 to count the number of ones in the add flags, or
1899 * number of endpoints added. Don't count endpoints that are changed
1900 * (both added and dropped).
1901 */
1902 return hweight32(valid_add_flags) -
1903 hweight32(valid_add_flags & valid_drop_flags);
1904}
1905
1906static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
1907 struct xhci_container_ctx *in_ctx)
1908{
1909 struct xhci_input_control_ctx *ctrl_ctx;
1910 u32 valid_add_flags;
1911 u32 valid_drop_flags;
1912
1913 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1914 valid_add_flags = ctrl_ctx->add_flags >> 2;
1915 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1916
1917 return hweight32(valid_drop_flags) -
1918 hweight32(valid_add_flags & valid_drop_flags);
1919}
1920
1921/*
1922 * We need to reserve the new number of endpoints before the configure endpoint
1923 * command completes. We can't subtract the dropped endpoints from the number
1924 * of active endpoints until the command completes because we can oversubscribe
1925 * the host in this case:
1926 *
1927 * - the first configure endpoint command drops more endpoints than it adds
1928 * - a second configure endpoint command that adds more endpoints is queued
1929 * - the first configure endpoint command fails, so the config is unchanged
1930 * - the second command may succeed, even though there isn't enough resources
1931 *
1932 * Must be called with xhci->lock held.
1933 */
1934static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
1935 struct xhci_container_ctx *in_ctx)
1936{
1937 u32 added_eps;
1938
1939 added_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1940 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
1941 xhci_dbg(xhci, "Not enough ep ctxs: "
1942 "%u active, need to add %u, limit is %u.\n",
1943 xhci->num_active_eps, added_eps,
1944 xhci->limit_active_eps);
1945 return -ENOMEM;
1946 }
1947 xhci->num_active_eps += added_eps;
1948 xhci_dbg(xhci, "Adding %u ep ctxs, %u now active.\n", added_eps,
1949 xhci->num_active_eps);
1950 return 0;
1951}
1952
1953/*
1954 * The configure endpoint was failed by the xHC for some other reason, so we
1955 * need to revert the resources that failed configuration would have used.
1956 *
1957 * Must be called with xhci->lock held.
1958 */
1959static void xhci_free_host_resources(struct xhci_hcd *xhci,
1960 struct xhci_container_ctx *in_ctx)
1961{
1962 u32 num_failed_eps;
1963
1964 num_failed_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1965 xhci->num_active_eps -= num_failed_eps;
1966 xhci_dbg(xhci, "Removing %u failed ep ctxs, %u now active.\n",
1967 num_failed_eps,
1968 xhci->num_active_eps);
1969}
1970
1971/*
1972 * Now that the command has completed, clean up the active endpoint count by
1973 * subtracting out the endpoints that were dropped (but not changed).
1974 *
1975 * Must be called with xhci->lock held.
1976 */
1977static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
1978 struct xhci_container_ctx *in_ctx)
1979{
1980 u32 num_dropped_eps;
1981
1982 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, in_ctx);
1983 xhci->num_active_eps -= num_dropped_eps;
1984 if (num_dropped_eps)
1985 xhci_dbg(xhci, "Removing %u dropped ep ctxs, %u now active.\n",
1986 num_dropped_eps,
1987 xhci->num_active_eps);
1988}
1989
Sarah Sharpc29eea62011-09-02 11:05:52 -07001990unsigned int xhci_get_block_size(struct usb_device *udev)
1991{
1992 switch (udev->speed) {
1993 case USB_SPEED_LOW:
1994 case USB_SPEED_FULL:
1995 return FS_BLOCK;
1996 case USB_SPEED_HIGH:
1997 return HS_BLOCK;
1998 case USB_SPEED_SUPER:
1999 return SS_BLOCK;
2000 case USB_SPEED_UNKNOWN:
2001 case USB_SPEED_WIRELESS:
2002 default:
2003 /* Should never happen */
2004 return 1;
2005 }
2006}
2007
2008unsigned int xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
2009{
2010 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2011 return LS_OVERHEAD;
2012 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2013 return FS_OVERHEAD;
2014 return HS_OVERHEAD;
2015}
2016
2017/* If we are changing a LS/FS device under a HS hub,
2018 * make sure (if we are activating a new TT) that the HS bus has enough
2019 * bandwidth for this new TT.
2020 */
2021static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2022 struct xhci_virt_device *virt_dev,
2023 int old_active_eps)
2024{
2025 struct xhci_interval_bw_table *bw_table;
2026 struct xhci_tt_bw_info *tt_info;
2027
2028 /* Find the bandwidth table for the root port this TT is attached to. */
2029 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2030 tt_info = virt_dev->tt_info;
2031 /* If this TT already had active endpoints, the bandwidth for this TT
2032 * has already been added. Removing all periodic endpoints (and thus
2033 * making the TT enactive) will only decrease the bandwidth used.
2034 */
2035 if (old_active_eps)
2036 return 0;
2037 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2038 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2039 return -ENOMEM;
2040 return 0;
2041 }
2042 /* Not sure why we would have no new active endpoints...
2043 *
2044 * Maybe because of an Evaluate Context change for a hub update or a
2045 * control endpoint 0 max packet size change?
2046 * FIXME: skip the bandwidth calculation in that case.
2047 */
2048 return 0;
2049}
2050
Sarah Sharp2b698992011-09-13 16:41:13 -07002051static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2052 struct xhci_virt_device *virt_dev)
2053{
2054 unsigned int bw_reserved;
2055
2056 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2057 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2058 return -ENOMEM;
2059
2060 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2061 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2062 return -ENOMEM;
2063
2064 return 0;
2065}
2066
Sarah Sharpc29eea62011-09-02 11:05:52 -07002067/*
2068 * This algorithm is a very conservative estimate of the worst-case scheduling
2069 * scenario for any one interval. The hardware dynamically schedules the
2070 * packets, so we can't tell which microframe could be the limiting factor in
2071 * the bandwidth scheduling. This only takes into account periodic endpoints.
2072 *
2073 * Obviously, we can't solve an NP complete problem to find the minimum worst
2074 * case scenario. Instead, we come up with an estimate that is no less than
2075 * the worst case bandwidth used for any one microframe, but may be an
2076 * over-estimate.
2077 *
2078 * We walk the requirements for each endpoint by interval, starting with the
2079 * smallest interval, and place packets in the schedule where there is only one
2080 * possible way to schedule packets for that interval. In order to simplify
2081 * this algorithm, we record the largest max packet size for each interval, and
2082 * assume all packets will be that size.
2083 *
2084 * For interval 0, we obviously must schedule all packets for each interval.
2085 * The bandwidth for interval 0 is just the amount of data to be transmitted
2086 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2087 * the number of packets).
2088 *
2089 * For interval 1, we have two possible microframes to schedule those packets
2090 * in. For this algorithm, if we can schedule the same number of packets for
2091 * each possible scheduling opportunity (each microframe), we will do so. The
2092 * remaining number of packets will be saved to be transmitted in the gaps in
2093 * the next interval's scheduling sequence.
2094 *
2095 * As we move those remaining packets to be scheduled with interval 2 packets,
2096 * we have to double the number of remaining packets to transmit. This is
2097 * because the intervals are actually powers of 2, and we would be transmitting
2098 * the previous interval's packets twice in this interval. We also have to be
2099 * sure that when we look at the largest max packet size for this interval, we
2100 * also look at the largest max packet size for the remaining packets and take
2101 * the greater of the two.
2102 *
2103 * The algorithm continues to evenly distribute packets in each scheduling
2104 * opportunity, and push the remaining packets out, until we get to the last
2105 * interval. Then those packets and their associated overhead are just added
2106 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002107 */
2108static int xhci_check_bw_table(struct xhci_hcd *xhci,
2109 struct xhci_virt_device *virt_dev,
2110 int old_active_eps)
2111{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002112 unsigned int bw_reserved;
2113 unsigned int max_bandwidth;
2114 unsigned int bw_used;
2115 unsigned int block_size;
2116 struct xhci_interval_bw_table *bw_table;
2117 unsigned int packet_size = 0;
2118 unsigned int overhead = 0;
2119 unsigned int packets_transmitted = 0;
2120 unsigned int packets_remaining = 0;
2121 unsigned int i;
2122
Sarah Sharp2b698992011-09-13 16:41:13 -07002123 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2124 return xhci_check_ss_bw(xhci, virt_dev);
2125
Sarah Sharpc29eea62011-09-02 11:05:52 -07002126 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2127 max_bandwidth = HS_BW_LIMIT;
2128 /* Convert percent of bus BW reserved to blocks reserved */
2129 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2130 } else {
2131 max_bandwidth = FS_BW_LIMIT;
2132 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2133 }
2134
2135 bw_table = virt_dev->bw_table;
2136 /* We need to translate the max packet size and max ESIT payloads into
2137 * the units the hardware uses.
2138 */
2139 block_size = xhci_get_block_size(virt_dev->udev);
2140
2141 /* If we are manipulating a LS/FS device under a HS hub, double check
2142 * that the HS bus has enough bandwidth if we are activing a new TT.
2143 */
2144 if (virt_dev->tt_info) {
2145 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2146 virt_dev->real_port);
2147 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2148 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2149 "newly activated TT.\n");
2150 return -ENOMEM;
2151 }
2152 xhci_dbg(xhci, "Recalculating BW for TT slot %u port %u\n",
2153 virt_dev->tt_info->slot_id,
2154 virt_dev->tt_info->ttport);
2155 } else {
2156 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2157 virt_dev->real_port);
2158 }
2159
2160 /* Add in how much bandwidth will be used for interval zero, or the
2161 * rounded max ESIT payload + number of packets * largest overhead.
2162 */
2163 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2164 bw_table->interval_bw[0].num_packets *
2165 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2166
2167 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2168 unsigned int bw_added;
2169 unsigned int largest_mps;
2170 unsigned int interval_overhead;
2171
2172 /*
2173 * How many packets could we transmit in this interval?
2174 * If packets didn't fit in the previous interval, we will need
2175 * to transmit that many packets twice within this interval.
2176 */
2177 packets_remaining = 2 * packets_remaining +
2178 bw_table->interval_bw[i].num_packets;
2179
2180 /* Find the largest max packet size of this or the previous
2181 * interval.
2182 */
2183 if (list_empty(&bw_table->interval_bw[i].endpoints))
2184 largest_mps = 0;
2185 else {
2186 struct xhci_virt_ep *virt_ep;
2187 struct list_head *ep_entry;
2188
2189 ep_entry = bw_table->interval_bw[i].endpoints.next;
2190 virt_ep = list_entry(ep_entry,
2191 struct xhci_virt_ep, bw_endpoint_list);
2192 /* Convert to blocks, rounding up */
2193 largest_mps = DIV_ROUND_UP(
2194 virt_ep->bw_info.max_packet_size,
2195 block_size);
2196 }
2197 if (largest_mps > packet_size)
2198 packet_size = largest_mps;
2199
2200 /* Use the larger overhead of this or the previous interval. */
2201 interval_overhead = xhci_get_largest_overhead(
2202 &bw_table->interval_bw[i]);
2203 if (interval_overhead > overhead)
2204 overhead = interval_overhead;
2205
2206 /* How many packets can we evenly distribute across
2207 * (1 << (i + 1)) possible scheduling opportunities?
2208 */
2209 packets_transmitted = packets_remaining >> (i + 1);
2210
2211 /* Add in the bandwidth used for those scheduled packets */
2212 bw_added = packets_transmitted * (overhead + packet_size);
2213
2214 /* How many packets do we have remaining to transmit? */
2215 packets_remaining = packets_remaining % (1 << (i + 1));
2216
2217 /* What largest max packet size should those packets have? */
2218 /* If we've transmitted all packets, don't carry over the
2219 * largest packet size.
2220 */
2221 if (packets_remaining == 0) {
2222 packet_size = 0;
2223 overhead = 0;
2224 } else if (packets_transmitted > 0) {
2225 /* Otherwise if we do have remaining packets, and we've
2226 * scheduled some packets in this interval, take the
2227 * largest max packet size from endpoints with this
2228 * interval.
2229 */
2230 packet_size = largest_mps;
2231 overhead = interval_overhead;
2232 }
2233 /* Otherwise carry over packet_size and overhead from the last
2234 * time we had a remainder.
2235 */
2236 bw_used += bw_added;
2237 if (bw_used > max_bandwidth) {
2238 xhci_warn(xhci, "Not enough bandwidth. "
2239 "Proposed: %u, Max: %u\n",
2240 bw_used, max_bandwidth);
2241 return -ENOMEM;
2242 }
2243 }
2244 /*
2245 * Ok, we know we have some packets left over after even-handedly
2246 * scheduling interval 15. We don't know which microframes they will
2247 * fit into, so we over-schedule and say they will be scheduled every
2248 * microframe.
2249 */
2250 if (packets_remaining > 0)
2251 bw_used += overhead + packet_size;
2252
2253 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2254 unsigned int port_index = virt_dev->real_port - 1;
2255
2256 /* OK, we're manipulating a HS device attached to a
2257 * root port bandwidth domain. Include the number of active TTs
2258 * in the bandwidth used.
2259 */
2260 bw_used += TT_HS_OVERHEAD *
2261 xhci->rh_bw[port_index].num_active_tts;
2262 }
2263
2264 xhci_dbg(xhci, "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2265 "Available: %u " "percent\n",
2266 bw_used, max_bandwidth, bw_reserved,
2267 (max_bandwidth - bw_used - bw_reserved) * 100 /
2268 max_bandwidth);
2269
2270 bw_used += bw_reserved;
2271 if (bw_used > max_bandwidth) {
2272 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2273 bw_used, max_bandwidth);
2274 return -ENOMEM;
2275 }
2276
2277 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002278 return 0;
2279}
2280
2281static bool xhci_is_async_ep(unsigned int ep_type)
2282{
2283 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2284 ep_type != ISOC_IN_EP &&
2285 ep_type != INT_IN_EP);
2286}
2287
Sarah Sharp2b698992011-09-13 16:41:13 -07002288static bool xhci_is_sync_in_ep(unsigned int ep_type)
2289{
Sarah Sharp363cfe82012-10-25 13:44:12 -07002290 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002291}
2292
2293static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2294{
2295 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2296
2297 if (ep_bw->ep_interval == 0)
2298 return SS_OVERHEAD_BURST +
2299 (ep_bw->mult * ep_bw->num_packets *
2300 (SS_OVERHEAD + mps));
2301 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2302 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2303 1 << ep_bw->ep_interval);
2304
2305}
2306
Sarah Sharp2e279802011-09-02 11:05:50 -07002307void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2308 struct xhci_bw_info *ep_bw,
2309 struct xhci_interval_bw_table *bw_table,
2310 struct usb_device *udev,
2311 struct xhci_virt_ep *virt_ep,
2312 struct xhci_tt_bw_info *tt_info)
2313{
2314 struct xhci_interval_bw *interval_bw;
2315 int normalized_interval;
2316
Sarah Sharp2b698992011-09-13 16:41:13 -07002317 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002318 return;
2319
Sarah Sharp2b698992011-09-13 16:41:13 -07002320 if (udev->speed == USB_SPEED_SUPER) {
2321 if (xhci_is_sync_in_ep(ep_bw->type))
2322 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2323 xhci_get_ss_bw_consumed(ep_bw);
2324 else
2325 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2326 xhci_get_ss_bw_consumed(ep_bw);
2327 return;
2328 }
2329
2330 /* SuperSpeed endpoints never get added to intervals in the table, so
2331 * this check is only valid for HS/FS/LS devices.
2332 */
2333 if (list_empty(&virt_ep->bw_endpoint_list))
2334 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002335 /* For LS/FS devices, we need to translate the interval expressed in
2336 * microframes to frames.
2337 */
2338 if (udev->speed == USB_SPEED_HIGH)
2339 normalized_interval = ep_bw->ep_interval;
2340 else
2341 normalized_interval = ep_bw->ep_interval - 3;
2342
2343 if (normalized_interval == 0)
2344 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2345 interval_bw = &bw_table->interval_bw[normalized_interval];
2346 interval_bw->num_packets -= ep_bw->num_packets;
2347 switch (udev->speed) {
2348 case USB_SPEED_LOW:
2349 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2350 break;
2351 case USB_SPEED_FULL:
2352 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2353 break;
2354 case USB_SPEED_HIGH:
2355 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2356 break;
2357 case USB_SPEED_SUPER:
2358 case USB_SPEED_UNKNOWN:
2359 case USB_SPEED_WIRELESS:
2360 /* Should never happen because only LS/FS/HS endpoints will get
2361 * added to the endpoint list.
2362 */
2363 return;
2364 }
2365 if (tt_info)
2366 tt_info->active_eps -= 1;
2367 list_del_init(&virt_ep->bw_endpoint_list);
2368}
2369
2370static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2371 struct xhci_bw_info *ep_bw,
2372 struct xhci_interval_bw_table *bw_table,
2373 struct usb_device *udev,
2374 struct xhci_virt_ep *virt_ep,
2375 struct xhci_tt_bw_info *tt_info)
2376{
2377 struct xhci_interval_bw *interval_bw;
2378 struct xhci_virt_ep *smaller_ep;
2379 int normalized_interval;
2380
2381 if (xhci_is_async_ep(ep_bw->type))
2382 return;
2383
Sarah Sharp2b698992011-09-13 16:41:13 -07002384 if (udev->speed == USB_SPEED_SUPER) {
2385 if (xhci_is_sync_in_ep(ep_bw->type))
2386 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2387 xhci_get_ss_bw_consumed(ep_bw);
2388 else
2389 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2390 xhci_get_ss_bw_consumed(ep_bw);
2391 return;
2392 }
2393
Sarah Sharp2e279802011-09-02 11:05:50 -07002394 /* For LS/FS devices, we need to translate the interval expressed in
2395 * microframes to frames.
2396 */
2397 if (udev->speed == USB_SPEED_HIGH)
2398 normalized_interval = ep_bw->ep_interval;
2399 else
2400 normalized_interval = ep_bw->ep_interval - 3;
2401
2402 if (normalized_interval == 0)
2403 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2404 interval_bw = &bw_table->interval_bw[normalized_interval];
2405 interval_bw->num_packets += ep_bw->num_packets;
2406 switch (udev->speed) {
2407 case USB_SPEED_LOW:
2408 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2409 break;
2410 case USB_SPEED_FULL:
2411 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2412 break;
2413 case USB_SPEED_HIGH:
2414 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2415 break;
2416 case USB_SPEED_SUPER:
2417 case USB_SPEED_UNKNOWN:
2418 case USB_SPEED_WIRELESS:
2419 /* Should never happen because only LS/FS/HS endpoints will get
2420 * added to the endpoint list.
2421 */
2422 return;
2423 }
2424
2425 if (tt_info)
2426 tt_info->active_eps += 1;
2427 /* Insert the endpoint into the list, largest max packet size first. */
2428 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2429 bw_endpoint_list) {
2430 if (ep_bw->max_packet_size >=
2431 smaller_ep->bw_info.max_packet_size) {
2432 /* Add the new ep before the smaller endpoint */
2433 list_add_tail(&virt_ep->bw_endpoint_list,
2434 &smaller_ep->bw_endpoint_list);
2435 return;
2436 }
2437 }
2438 /* Add the new endpoint at the end of the list. */
2439 list_add_tail(&virt_ep->bw_endpoint_list,
2440 &interval_bw->endpoints);
2441}
2442
2443void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2444 struct xhci_virt_device *virt_dev,
2445 int old_active_eps)
2446{
2447 struct xhci_root_port_bw_info *rh_bw_info;
2448 if (!virt_dev->tt_info)
2449 return;
2450
2451 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2452 if (old_active_eps == 0 &&
2453 virt_dev->tt_info->active_eps != 0) {
2454 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002455 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002456 } else if (old_active_eps != 0 &&
2457 virt_dev->tt_info->active_eps == 0) {
2458 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002459 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002460 }
2461}
2462
2463static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2464 struct xhci_virt_device *virt_dev,
2465 struct xhci_container_ctx *in_ctx)
2466{
2467 struct xhci_bw_info ep_bw_info[31];
2468 int i;
2469 struct xhci_input_control_ctx *ctrl_ctx;
2470 int old_active_eps = 0;
2471
Sarah Sharp2e279802011-09-02 11:05:50 -07002472 if (virt_dev->tt_info)
2473 old_active_eps = virt_dev->tt_info->active_eps;
2474
2475 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2476
2477 for (i = 0; i < 31; i++) {
2478 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2479 continue;
2480
2481 /* Make a copy of the BW info in case we need to revert this */
2482 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2483 sizeof(ep_bw_info[i]));
2484 /* Drop the endpoint from the interval table if the endpoint is
2485 * being dropped or changed.
2486 */
2487 if (EP_IS_DROPPED(ctrl_ctx, i))
2488 xhci_drop_ep_from_interval_table(xhci,
2489 &virt_dev->eps[i].bw_info,
2490 virt_dev->bw_table,
2491 virt_dev->udev,
2492 &virt_dev->eps[i],
2493 virt_dev->tt_info);
2494 }
2495 /* Overwrite the information stored in the endpoints' bw_info */
2496 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2497 for (i = 0; i < 31; i++) {
2498 /* Add any changed or added endpoints to the interval table */
2499 if (EP_IS_ADDED(ctrl_ctx, i))
2500 xhci_add_ep_to_interval_table(xhci,
2501 &virt_dev->eps[i].bw_info,
2502 virt_dev->bw_table,
2503 virt_dev->udev,
2504 &virt_dev->eps[i],
2505 virt_dev->tt_info);
2506 }
2507
2508 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2509 /* Ok, this fits in the bandwidth we have.
2510 * Update the number of active TTs.
2511 */
2512 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2513 return 0;
2514 }
2515
2516 /* We don't have enough bandwidth for this, revert the stored info. */
2517 for (i = 0; i < 31; i++) {
2518 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2519 continue;
2520
2521 /* Drop the new copies of any added or changed endpoints from
2522 * the interval table.
2523 */
2524 if (EP_IS_ADDED(ctrl_ctx, i)) {
2525 xhci_drop_ep_from_interval_table(xhci,
2526 &virt_dev->eps[i].bw_info,
2527 virt_dev->bw_table,
2528 virt_dev->udev,
2529 &virt_dev->eps[i],
2530 virt_dev->tt_info);
2531 }
2532 /* Revert the endpoint back to its old information */
2533 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2534 sizeof(ep_bw_info[i]));
2535 /* Add any changed or dropped endpoints back into the table */
2536 if (EP_IS_DROPPED(ctrl_ctx, i))
2537 xhci_add_ep_to_interval_table(xhci,
2538 &virt_dev->eps[i].bw_info,
2539 virt_dev->bw_table,
2540 virt_dev->udev,
2541 &virt_dev->eps[i],
2542 virt_dev->tt_info);
2543 }
2544 return -ENOMEM;
2545}
2546
2547
Sarah Sharpf2217e82009-08-07 14:04:43 -07002548/* Issue a configure endpoint command or evaluate context command
2549 * and wait for it to finish.
2550 */
2551static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002552 struct usb_device *udev,
2553 struct xhci_command *command,
2554 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002555{
2556 int ret;
2557 int timeleft;
2558 unsigned long flags;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002559 struct xhci_container_ctx *in_ctx;
2560 struct completion *cmd_completion;
Matt Evans28ccd292011-03-29 13:40:46 +11002561 u32 *cmd_status;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002562 struct xhci_virt_device *virt_dev;
Elric Fu75382342012-06-27 16:31:52 +08002563 union xhci_trb *cmd_trb;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002564
2565 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002566 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002567
Sarah Sharp750645f2011-09-02 11:05:43 -07002568 if (command)
2569 in_ctx = command->in_ctx;
2570 else
2571 in_ctx = virt_dev->in_ctx;
2572
2573 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2574 xhci_reserve_host_resources(xhci, in_ctx)) {
2575 spin_unlock_irqrestore(&xhci->lock, flags);
2576 xhci_warn(xhci, "Not enough host resources, "
2577 "active endpoint contexts = %u\n",
2578 xhci->num_active_eps);
2579 return -ENOMEM;
2580 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002581 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2582 xhci_reserve_bandwidth(xhci, virt_dev, in_ctx)) {
2583 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2584 xhci_free_host_resources(xhci, in_ctx);
2585 spin_unlock_irqrestore(&xhci->lock, flags);
2586 xhci_warn(xhci, "Not enough bandwidth\n");
2587 return -ENOMEM;
2588 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002589
2590 if (command) {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002591 cmd_completion = command->completion;
2592 cmd_status = &command->status;
Mathias Nymand134fa52013-08-30 18:25:49 +03002593 command->command_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002594 list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
2595 } else {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002596 cmd_completion = &virt_dev->cmd_completion;
2597 cmd_status = &virt_dev->cmd_status;
2598 }
Andiry Xu1d680642010-03-12 17:10:04 +08002599 init_completion(cmd_completion);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002600
Mathias Nymand134fa52013-08-30 18:25:49 +03002601 cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002602 if (!ctx_change)
Sarah Sharp913a8a32009-09-04 10:53:13 -07002603 ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
2604 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002605 else
Sarah Sharp913a8a32009-09-04 10:53:13 -07002606 ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
Sarah Sharpf2217e82009-08-07 14:04:43 -07002607 udev->slot_id);
2608 if (ret < 0) {
Sarah Sharpc01591b2009-12-09 15:58:58 -08002609 if (command)
2610 list_del(&command->cmd_list);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002611 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2612 xhci_free_host_resources(xhci, in_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002613 spin_unlock_irqrestore(&xhci->lock, flags);
2614 xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
2615 return -ENOMEM;
2616 }
2617 xhci_ring_cmd_db(xhci);
2618 spin_unlock_irqrestore(&xhci->lock, flags);
2619
2620 /* Wait for the configure endpoint command to complete */
2621 timeleft = wait_for_completion_interruptible_timeout(
Sarah Sharp913a8a32009-09-04 10:53:13 -07002622 cmd_completion,
Elric Fu75382342012-06-27 16:31:52 +08002623 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002624 if (timeleft <= 0) {
2625 xhci_warn(xhci, "%s while waiting for %s command\n",
2626 timeleft == 0 ? "Timeout" : "Signal",
2627 ctx_change == 0 ?
2628 "configure endpoint" :
2629 "evaluate context");
Elric Fu75382342012-06-27 16:31:52 +08002630 /* cancel the configure endpoint command */
2631 ret = xhci_cancel_cmd(xhci, command, cmd_trb);
2632 if (ret < 0)
2633 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002634 return -ETIME;
2635 }
2636
2637 if (!ctx_change)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002638 ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
2639 else
2640 ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
2641
2642 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2643 spin_lock_irqsave(&xhci->lock, flags);
2644 /* If the command failed, remove the reserved resources.
2645 * Otherwise, clean up the estimate to include dropped eps.
2646 */
2647 if (ret)
2648 xhci_free_host_resources(xhci, in_ctx);
2649 else
2650 xhci_finish_resource_reservation(xhci, in_ctx);
2651 spin_unlock_irqrestore(&xhci->lock, flags);
2652 }
2653 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002654}
2655
Sarah Sharpf88ba782009-05-14 11:44:22 -07002656/* Called after one or more calls to xhci_add_endpoint() or
2657 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2658 * to call xhci_reset_bandwidth().
2659 *
2660 * Since we are in the middle of changing either configuration or
2661 * installing a new alt setting, the USB core won't allow URBs to be
2662 * enqueued for any endpoint on the old config or interface. Nothing
2663 * else should be touching the xhci->devs[slot_id] structure, so we
2664 * don't need to take the xhci->lock for manipulating that.
2665 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002666int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2667{
2668 int i;
2669 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002670 struct xhci_hcd *xhci;
2671 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002672 struct xhci_input_control_ctx *ctrl_ctx;
2673 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002674
Andiry Xu64927732010-10-14 07:22:45 -07002675 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002676 if (ret <= 0)
2677 return ret;
2678 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002679 if (xhci->xhc_state & XHCI_STATE_DYING)
2680 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002681
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002682 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002683 virt_dev = xhci->devs[udev->slot_id];
2684
2685 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
John Yound115b042009-07-27 12:05:15 -07002686 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002687 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2688 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2689 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002690
2691 /* Don't issue the command if there's no endpoints to update. */
2692 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
2693 ctrl_ctx->drop_flags == 0)
2694 return 0;
2695
Sarah Sharpf94e01862009-04-27 19:58:38 -07002696 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07002697 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2698 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002699 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002700
Sarah Sharp913a8a32009-09-04 10:53:13 -07002701 ret = xhci_configure_endpoint(xhci, udev, NULL,
2702 false, false);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002703 if (ret) {
2704 /* Callee should call reset_bandwidth() */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002705 return ret;
2706 }
2707
2708 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07002709 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002710 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002711
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002712 /* Free any rings that were dropped, but not changed. */
2713 for (i = 1; i < 31; ++i) {
Matt Evans4819fef2011-06-01 13:01:07 +10002714 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
2715 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))))
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002716 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
2717 }
John Yound115b042009-07-27 12:05:15 -07002718 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002719 /*
2720 * Install any rings for completely new endpoints or changed endpoints,
2721 * and free or cache any old rings from changed endpoints.
2722 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002723 for (i = 1; i < 31; ++i) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002724 if (!virt_dev->eps[i].new_ring)
2725 continue;
2726 /* Only cache or free the old ring if it exists.
2727 * It may not if this is the first add of an endpoint.
2728 */
2729 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08002730 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002731 }
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002732 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2733 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002734 }
2735
Sarah Sharpf94e01862009-04-27 19:58:38 -07002736 return ret;
2737}
2738
2739void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2740{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002741 struct xhci_hcd *xhci;
2742 struct xhci_virt_device *virt_dev;
2743 int i, ret;
2744
Andiry Xu64927732010-10-14 07:22:45 -07002745 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002746 if (ret <= 0)
2747 return;
2748 xhci = hcd_to_xhci(hcd);
2749
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002750 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002751 virt_dev = xhci->devs[udev->slot_id];
2752 /* Free any rings allocated for added endpoints */
2753 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002754 if (virt_dev->eps[i].new_ring) {
2755 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2756 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002757 }
2758 }
John Yound115b042009-07-27 12:05:15 -07002759 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002760}
2761
Sarah Sharp5270b952009-09-04 10:53:11 -07002762static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002763 struct xhci_container_ctx *in_ctx,
2764 struct xhci_container_ctx *out_ctx,
2765 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002766{
2767 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002768 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002769 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2770 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002771 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002772 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002773
Sarah Sharp913a8a32009-09-04 10:53:13 -07002774 xhci_dbg(xhci, "Input Context:\n");
2775 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07002776}
2777
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002778static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002779 unsigned int slot_id, unsigned int ep_index,
2780 struct xhci_dequeue_state *deq_state)
2781{
2782 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002783 struct xhci_ep_ctx *ep_ctx;
2784 u32 added_ctxs;
2785 dma_addr_t addr;
2786
Sarah Sharp913a8a32009-09-04 10:53:13 -07002787 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2788 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002789 in_ctx = xhci->devs[slot_id]->in_ctx;
2790 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2791 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2792 deq_state->new_deq_ptr);
2793 if (addr == 0) {
2794 xhci_warn(xhci, "WARN Cannot submit config ep after "
2795 "reset ep command\n");
2796 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2797 deq_state->new_deq_seg,
2798 deq_state->new_deq_ptr);
2799 return;
2800 }
Matt Evans28ccd292011-03-29 13:40:46 +11002801 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002802
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002803 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002804 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
2805 xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002806}
2807
Sarah Sharp82d10092009-08-07 14:04:52 -07002808void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002809 struct usb_device *udev, unsigned int ep_index)
Sarah Sharp82d10092009-08-07 14:04:52 -07002810{
2811 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002812 struct xhci_virt_ep *ep;
Sarah Sharp82d10092009-08-07 14:04:52 -07002813
2814 xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002815 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07002816 /* We need to move the HW's dequeue pointer past this TD,
2817 * or it will attempt to resend it on the next doorbell ring.
2818 */
2819 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002820 ep_index, ep->stopped_stream, ep->stopped_td,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002821 &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07002822
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002823 /* HW with the reset endpoint quirk will use the saved dequeue state to
2824 * issue a configure endpoint command later.
2825 */
2826 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
2827 xhci_dbg(xhci, "Queueing new dequeue state\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002828 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002829 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002830 } else {
2831 /* Better hope no one uses the input context between now and the
2832 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002833 * XXX: No idea how this hardware will react when stream rings
2834 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002835 */
2836 xhci_dbg(xhci, "Setting up input context for "
2837 "configure endpoint command\n");
2838 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2839 ep_index, &deq_state);
2840 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002841}
2842
Sarah Sharpa1587d92009-07-27 12:03:15 -07002843/* Deal with stalled endpoints. The core should have sent the control message
2844 * to clear the halt condition. However, we need to make the xHCI hardware
2845 * reset its sequence number, since a device will expect a sequence number of
2846 * zero after the halt condition is cleared.
2847 * Context: in_interrupt
2848 */
2849void xhci_endpoint_reset(struct usb_hcd *hcd,
2850 struct usb_host_endpoint *ep)
2851{
2852 struct xhci_hcd *xhci;
2853 struct usb_device *udev;
2854 unsigned int ep_index;
2855 unsigned long flags;
2856 int ret;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002857 struct xhci_virt_ep *virt_ep;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002858
2859 xhci = hcd_to_xhci(hcd);
2860 udev = (struct usb_device *) ep->hcpriv;
2861 /* Called with a root hub endpoint (or an endpoint that wasn't added
2862 * with xhci_add_endpoint()
2863 */
2864 if (!ep->hcpriv)
2865 return;
2866 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002867 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2868 if (!virt_ep->stopped_td) {
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002869 xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
2870 ep->desc.bEndpointAddress);
2871 return;
2872 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002873 if (usb_endpoint_xfer_control(&ep->desc)) {
2874 xhci_dbg(xhci, "Control endpoint stall already handled.\n");
2875 return;
2876 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07002877
2878 xhci_dbg(xhci, "Queueing reset endpoint command\n");
2879 spin_lock_irqsave(&xhci->lock, flags);
2880 ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002881 /*
2882 * Can't change the ring dequeue pointer until it's transitioned to the
2883 * stopped state, which is only upon a successful reset endpoint
2884 * command. Better hope that last command worked!
2885 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002886 if (!ret) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002887 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2888 kfree(virt_ep->stopped_td);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002889 xhci_ring_cmd_db(xhci);
2890 }
Sarah Sharp1624ae12010-05-06 13:40:08 -07002891 virt_ep->stopped_td = NULL;
2892 virt_ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07002893 virt_ep->stopped_stream = 0;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002894 spin_unlock_irqrestore(&xhci->lock, flags);
2895
2896 if (ret)
2897 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2898}
2899
Sarah Sharp8df75f42010-04-02 15:34:16 -07002900static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2901 struct usb_device *udev, struct usb_host_endpoint *ep,
2902 unsigned int slot_id)
2903{
2904 int ret;
2905 unsigned int ep_index;
2906 unsigned int ep_state;
2907
2908 if (!ep)
2909 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002910 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002911 if (ret <= 0)
2912 return -EINVAL;
Alan Stern842f1692010-04-30 12:44:46 -04002913 if (ep->ss_ep_comp.bmAttributes == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002914 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2915 " descriptor for ep 0x%x does not support streams\n",
2916 ep->desc.bEndpointAddress);
2917 return -EINVAL;
2918 }
2919
2920 ep_index = xhci_get_endpoint_index(&ep->desc);
2921 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2922 if (ep_state & EP_HAS_STREAMS ||
2923 ep_state & EP_GETTING_STREAMS) {
2924 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2925 "already has streams set up.\n",
2926 ep->desc.bEndpointAddress);
2927 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2928 "dynamic stream context array reallocation.\n");
2929 return -EINVAL;
2930 }
2931 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2932 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2933 "endpoint 0x%x; URBs are pending.\n",
2934 ep->desc.bEndpointAddress);
2935 return -EINVAL;
2936 }
2937 return 0;
2938}
2939
2940static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
2941 unsigned int *num_streams, unsigned int *num_stream_ctxs)
2942{
2943 unsigned int max_streams;
2944
2945 /* The stream context array size must be a power of two */
2946 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
2947 /*
2948 * Find out how many primary stream array entries the host controller
2949 * supports. Later we may use secondary stream arrays (similar to 2nd
2950 * level page entries), but that's an optional feature for xHCI host
2951 * controllers. xHCs must support at least 4 stream IDs.
2952 */
2953 max_streams = HCC_MAX_PSA(xhci->hcc_params);
2954 if (*num_stream_ctxs > max_streams) {
2955 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
2956 max_streams);
2957 *num_stream_ctxs = max_streams;
2958 *num_streams = max_streams;
2959 }
2960}
2961
2962/* Returns an error code if one of the endpoint already has streams.
2963 * This does not change any data structures, it only checks and gathers
2964 * information.
2965 */
2966static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
2967 struct usb_device *udev,
2968 struct usb_host_endpoint **eps, unsigned int num_eps,
2969 unsigned int *num_streams, u32 *changed_ep_bitmask)
2970{
Sarah Sharp8df75f42010-04-02 15:34:16 -07002971 unsigned int max_streams;
2972 unsigned int endpoint_flag;
2973 int i;
2974 int ret;
2975
2976 for (i = 0; i < num_eps; i++) {
2977 ret = xhci_check_streams_endpoint(xhci, udev,
2978 eps[i], udev->slot_id);
2979 if (ret < 0)
2980 return ret;
2981
Felipe Balbi18b7ede2012-01-02 13:35:41 +02002982 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002983 if (max_streams < (*num_streams - 1)) {
2984 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
2985 eps[i]->desc.bEndpointAddress,
2986 max_streams);
2987 *num_streams = max_streams+1;
2988 }
2989
2990 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
2991 if (*changed_ep_bitmask & endpoint_flag)
2992 return -EINVAL;
2993 *changed_ep_bitmask |= endpoint_flag;
2994 }
2995 return 0;
2996}
2997
2998static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
2999 struct usb_device *udev,
3000 struct usb_host_endpoint **eps, unsigned int num_eps)
3001{
3002 u32 changed_ep_bitmask = 0;
3003 unsigned int slot_id;
3004 unsigned int ep_index;
3005 unsigned int ep_state;
3006 int i;
3007
3008 slot_id = udev->slot_id;
3009 if (!xhci->devs[slot_id])
3010 return 0;
3011
3012 for (i = 0; i < num_eps; i++) {
3013 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3014 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3015 /* Are streams already being freed for the endpoint? */
3016 if (ep_state & EP_GETTING_NO_STREAMS) {
3017 xhci_warn(xhci, "WARN Can't disable streams for "
3018 "endpoint 0x%x\n, "
3019 "streams are being disabled already.",
3020 eps[i]->desc.bEndpointAddress);
3021 return 0;
3022 }
3023 /* Are there actually any streams to free? */
3024 if (!(ep_state & EP_HAS_STREAMS) &&
3025 !(ep_state & EP_GETTING_STREAMS)) {
3026 xhci_warn(xhci, "WARN Can't disable streams for "
3027 "endpoint 0x%x\n, "
3028 "streams are already disabled!",
3029 eps[i]->desc.bEndpointAddress);
3030 xhci_warn(xhci, "WARN xhci_free_streams() called "
3031 "with non-streams endpoint\n");
3032 return 0;
3033 }
3034 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3035 }
3036 return changed_ep_bitmask;
3037}
3038
3039/*
3040 * The USB device drivers use this function (though the HCD interface in USB
3041 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3042 * coordinate mass storage command queueing across multiple endpoints (basically
3043 * a stream ID == a task ID).
3044 *
3045 * Setting up streams involves allocating the same size stream context array
3046 * for each endpoint and issuing a configure endpoint command for all endpoints.
3047 *
3048 * Don't allow the call to succeed if one endpoint only supports one stream
3049 * (which means it doesn't support streams at all).
3050 *
3051 * Drivers may get less stream IDs than they asked for, if the host controller
3052 * hardware or endpoints claim they can't support the number of requested
3053 * stream IDs.
3054 */
3055int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3056 struct usb_host_endpoint **eps, unsigned int num_eps,
3057 unsigned int num_streams, gfp_t mem_flags)
3058{
3059 int i, ret;
3060 struct xhci_hcd *xhci;
3061 struct xhci_virt_device *vdev;
3062 struct xhci_command *config_cmd;
3063 unsigned int ep_index;
3064 unsigned int num_stream_ctxs;
3065 unsigned long flags;
3066 u32 changed_ep_bitmask = 0;
3067
3068 if (!eps)
3069 return -EINVAL;
3070
3071 /* Add one to the number of streams requested to account for
3072 * stream 0 that is reserved for xHCI usage.
3073 */
3074 num_streams += 1;
3075 xhci = hcd_to_xhci(hcd);
3076 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3077 num_streams);
3078
3079 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3080 if (!config_cmd) {
3081 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3082 return -ENOMEM;
3083 }
3084
3085 /* Check to make sure all endpoints are not already configured for
3086 * streams. While we're at it, find the maximum number of streams that
3087 * all the endpoints will support and check for duplicate endpoints.
3088 */
3089 spin_lock_irqsave(&xhci->lock, flags);
3090 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3091 num_eps, &num_streams, &changed_ep_bitmask);
3092 if (ret < 0) {
3093 xhci_free_command(xhci, config_cmd);
3094 spin_unlock_irqrestore(&xhci->lock, flags);
3095 return ret;
3096 }
3097 if (num_streams <= 1) {
3098 xhci_warn(xhci, "WARN: endpoints can't handle "
3099 "more than one stream.\n");
3100 xhci_free_command(xhci, config_cmd);
3101 spin_unlock_irqrestore(&xhci->lock, flags);
3102 return -EINVAL;
3103 }
3104 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003105 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003106 * xhci_urb_enqueue() will reject all URBs.
3107 */
3108 for (i = 0; i < num_eps; i++) {
3109 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3110 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3111 }
3112 spin_unlock_irqrestore(&xhci->lock, flags);
3113
3114 /* Setup internal data structures and allocate HW data structures for
3115 * streams (but don't install the HW structures in the input context
3116 * until we're sure all memory allocation succeeded).
3117 */
3118 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3119 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3120 num_stream_ctxs, num_streams);
3121
3122 for (i = 0; i < num_eps; i++) {
3123 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3124 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3125 num_stream_ctxs,
3126 num_streams, mem_flags);
3127 if (!vdev->eps[ep_index].stream_info)
3128 goto cleanup;
3129 /* Set maxPstreams in endpoint context and update deq ptr to
3130 * point to stream context array. FIXME
3131 */
3132 }
3133
3134 /* Set up the input context for a configure endpoint command. */
3135 for (i = 0; i < num_eps; i++) {
3136 struct xhci_ep_ctx *ep_ctx;
3137
3138 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3139 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3140
3141 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3142 vdev->out_ctx, ep_index);
3143 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3144 vdev->eps[ep_index].stream_info);
3145 }
3146 /* Tell the HW to drop its old copy of the endpoint context info
3147 * and add the updated copy from the input context.
3148 */
3149 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3150 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3151
3152 /* Issue and wait for the configure endpoint command */
3153 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3154 false, false);
3155
3156 /* xHC rejected the configure endpoint command for some reason, so we
3157 * leave the old ring intact and free our internal streams data
3158 * structure.
3159 */
3160 if (ret < 0)
3161 goto cleanup;
3162
3163 spin_lock_irqsave(&xhci->lock, flags);
3164 for (i = 0; i < num_eps; i++) {
3165 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3166 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3167 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3168 udev->slot_id, ep_index);
3169 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3170 }
3171 xhci_free_command(xhci, config_cmd);
3172 spin_unlock_irqrestore(&xhci->lock, flags);
3173
3174 /* Subtract 1 for stream 0, which drivers can't use */
3175 return num_streams - 1;
3176
3177cleanup:
3178 /* If it didn't work, free the streams! */
3179 for (i = 0; i < num_eps; i++) {
3180 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3181 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003182 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003183 /* FIXME Unset maxPstreams in endpoint context and
3184 * update deq ptr to point to normal string ring.
3185 */
3186 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3187 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3188 xhci_endpoint_zero(xhci, vdev, eps[i]);
3189 }
3190 xhci_free_command(xhci, config_cmd);
3191 return -ENOMEM;
3192}
3193
3194/* Transition the endpoint from using streams to being a "normal" endpoint
3195 * without streams.
3196 *
3197 * Modify the endpoint context state, submit a configure endpoint command,
3198 * and free all endpoint rings for streams if that completes successfully.
3199 */
3200int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3201 struct usb_host_endpoint **eps, unsigned int num_eps,
3202 gfp_t mem_flags)
3203{
3204 int i, ret;
3205 struct xhci_hcd *xhci;
3206 struct xhci_virt_device *vdev;
3207 struct xhci_command *command;
3208 unsigned int ep_index;
3209 unsigned long flags;
3210 u32 changed_ep_bitmask;
3211
3212 xhci = hcd_to_xhci(hcd);
3213 vdev = xhci->devs[udev->slot_id];
3214
3215 /* Set up a configure endpoint command to remove the streams rings */
3216 spin_lock_irqsave(&xhci->lock, flags);
3217 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3218 udev, eps, num_eps);
3219 if (changed_ep_bitmask == 0) {
3220 spin_unlock_irqrestore(&xhci->lock, flags);
3221 return -EINVAL;
3222 }
3223
3224 /* Use the xhci_command structure from the first endpoint. We may have
3225 * allocated too many, but the driver may call xhci_free_streams() for
3226 * each endpoint it grouped into one call to xhci_alloc_streams().
3227 */
3228 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3229 command = vdev->eps[ep_index].stream_info->free_streams_command;
3230 for (i = 0; i < num_eps; i++) {
3231 struct xhci_ep_ctx *ep_ctx;
3232
3233 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3234 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3235 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3236 EP_GETTING_NO_STREAMS;
3237
3238 xhci_endpoint_copy(xhci, command->in_ctx,
3239 vdev->out_ctx, ep_index);
3240 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3241 &vdev->eps[ep_index]);
3242 }
3243 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3244 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3245 spin_unlock_irqrestore(&xhci->lock, flags);
3246
3247 /* Issue and wait for the configure endpoint command,
3248 * which must succeed.
3249 */
3250 ret = xhci_configure_endpoint(xhci, udev, command,
3251 false, true);
3252
3253 /* xHC rejected the configure endpoint command for some reason, so we
3254 * leave the streams rings intact.
3255 */
3256 if (ret < 0)
3257 return ret;
3258
3259 spin_lock_irqsave(&xhci->lock, flags);
3260 for (i = 0; i < num_eps; i++) {
3261 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3262 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003263 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003264 /* FIXME Unset maxPstreams in endpoint context and
3265 * update deq ptr to point to normal string ring.
3266 */
3267 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3268 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3269 }
3270 spin_unlock_irqrestore(&xhci->lock, flags);
3271
3272 return 0;
3273}
3274
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003275/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003276 * Deletes endpoint resources for endpoints that were active before a Reset
3277 * Device command, or a Disable Slot command. The Reset Device command leaves
3278 * the control endpoint intact, whereas the Disable Slot command deletes it.
3279 *
3280 * Must be called with xhci->lock held.
3281 */
3282void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3283 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3284{
3285 int i;
3286 unsigned int num_dropped_eps = 0;
3287 unsigned int drop_flags = 0;
3288
3289 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3290 if (virt_dev->eps[i].ring) {
3291 drop_flags |= 1 << i;
3292 num_dropped_eps++;
3293 }
3294 }
3295 xhci->num_active_eps -= num_dropped_eps;
3296 if (num_dropped_eps)
3297 xhci_dbg(xhci, "Dropped %u ep ctxs, flags = 0x%x, "
3298 "%u now active.\n",
3299 num_dropped_eps, drop_flags,
3300 xhci->num_active_eps);
3301}
3302
3303/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003304 * This submits a Reset Device Command, which will set the device state to 0,
3305 * set the device address to 0, and disable all the endpoints except the default
3306 * control endpoint. The USB core should come back and call
3307 * xhci_address_device(), and then re-set up the configuration. If this is
3308 * called because of a usb_reset_and_verify_device(), then the old alternate
3309 * settings will be re-installed through the normal bandwidth allocation
3310 * functions.
3311 *
3312 * Wait for the Reset Device command to finish. Remove all structures
3313 * associated with the endpoints that were disabled. Clear the input device
3314 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003315 *
3316 * If the virt_dev to be reset does not exist or does not match the udev,
3317 * it means the device is lost, possibly due to the xHC restore error and
3318 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3319 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003320 */
Andiry Xuf0615c42010-10-14 07:22:48 -07003321int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003322{
3323 int ret, i;
3324 unsigned long flags;
3325 struct xhci_hcd *xhci;
3326 unsigned int slot_id;
3327 struct xhci_virt_device *virt_dev;
3328 struct xhci_command *reset_device_cmd;
3329 int timeleft;
3330 int last_freed_endpoint;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003331 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003332 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003333
Andiry Xuf0615c42010-10-14 07:22:48 -07003334 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003335 if (ret <= 0)
3336 return ret;
3337 xhci = hcd_to_xhci(hcd);
3338 slot_id = udev->slot_id;
3339 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003340 if (!virt_dev) {
3341 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3342 "not exist. Re-allocate the device\n", slot_id);
3343 ret = xhci_alloc_dev(hcd, udev);
3344 if (ret == 1)
3345 return 0;
3346 else
3347 return -EINVAL;
3348 }
3349
3350 if (virt_dev->udev != udev) {
3351 /* If the virt_dev and the udev does not match, this virt_dev
3352 * may belong to another udev.
3353 * Re-allocate the device.
3354 */
3355 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3356 "not match the udev. Re-allocate the device\n",
3357 slot_id);
3358 ret = xhci_alloc_dev(hcd, udev);
3359 if (ret == 1)
3360 return 0;
3361 else
3362 return -EINVAL;
3363 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003364
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003365 /* If device is not setup, there is no point in resetting it */
3366 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3367 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3368 SLOT_STATE_DISABLED)
3369 return 0;
3370
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003371 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3372 /* Allocate the command structure that holds the struct completion.
3373 * Assume we're in process context, since the normal device reset
3374 * process has to wait for the device anyway. Storage devices are
3375 * reset as part of error handling, so use GFP_NOIO instead of
3376 * GFP_KERNEL.
3377 */
3378 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3379 if (!reset_device_cmd) {
3380 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3381 return -ENOMEM;
3382 }
3383
3384 /* Attempt to submit the Reset Device command to the command ring */
3385 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymand134fa52013-08-30 18:25:49 +03003386 reset_device_cmd->command_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003387
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003388 list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
3389 ret = xhci_queue_reset_device(xhci, slot_id);
3390 if (ret) {
3391 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3392 list_del(&reset_device_cmd->cmd_list);
3393 spin_unlock_irqrestore(&xhci->lock, flags);
3394 goto command_cleanup;
3395 }
3396 xhci_ring_cmd_db(xhci);
3397 spin_unlock_irqrestore(&xhci->lock, flags);
3398
3399 /* Wait for the Reset Device command to finish */
3400 timeleft = wait_for_completion_interruptible_timeout(
3401 reset_device_cmd->completion,
3402 USB_CTRL_SET_TIMEOUT);
3403 if (timeleft <= 0) {
3404 xhci_warn(xhci, "%s while waiting for reset device command\n",
3405 timeleft == 0 ? "Timeout" : "Signal");
3406 spin_lock_irqsave(&xhci->lock, flags);
3407 /* The timeout might have raced with the event ring handler, so
3408 * only delete from the list if the item isn't poisoned.
3409 */
3410 if (reset_device_cmd->cmd_list.next != LIST_POISON1)
3411 list_del(&reset_device_cmd->cmd_list);
3412 spin_unlock_irqrestore(&xhci->lock, flags);
3413 ret = -ETIME;
3414 goto command_cleanup;
3415 }
3416
3417 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3418 * unless we tried to reset a slot ID that wasn't enabled,
3419 * or the device wasn't in the addressed or configured state.
3420 */
3421 ret = reset_device_cmd->status;
3422 switch (ret) {
3423 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3424 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
3425 xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
3426 slot_id,
3427 xhci_get_slot_state(xhci, virt_dev->out_ctx));
3428 xhci_info(xhci, "Not freeing device rings.\n");
3429 /* Don't treat this as an error. May change my mind later. */
3430 ret = 0;
3431 goto command_cleanup;
3432 case COMP_SUCCESS:
3433 xhci_dbg(xhci, "Successful reset device command.\n");
3434 break;
3435 default:
3436 if (xhci_is_vendor_info_code(xhci, ret))
3437 break;
3438 xhci_warn(xhci, "Unknown completion code %u for "
3439 "reset device command.\n", ret);
3440 ret = -EINVAL;
3441 goto command_cleanup;
3442 }
3443
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003444 /* Free up host controller endpoint resources */
3445 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3446 spin_lock_irqsave(&xhci->lock, flags);
3447 /* Don't delete the default control endpoint resources */
3448 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3449 spin_unlock_irqrestore(&xhci->lock, flags);
3450 }
3451
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003452 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3453 last_freed_endpoint = 1;
3454 for (i = 1; i < 31; ++i) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003455 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3456
3457 if (ep->ep_state & EP_HAS_STREAMS) {
3458 xhci_free_stream_info(xhci, ep->stream_info);
3459 ep->stream_info = NULL;
3460 ep->ep_state &= ~EP_HAS_STREAMS;
3461 }
3462
3463 if (ep->ring) {
3464 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3465 last_freed_endpoint = i;
3466 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003467 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3468 xhci_drop_ep_from_interval_table(xhci,
3469 &virt_dev->eps[i].bw_info,
3470 virt_dev->bw_table,
3471 udev,
3472 &virt_dev->eps[i],
3473 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003474 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003475 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003476 /* If necessary, update the number of active TTs on this root port */
3477 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3478
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003479 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3480 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3481 ret = 0;
3482
3483command_cleanup:
3484 xhci_free_command(xhci, reset_device_cmd);
3485 return ret;
3486}
3487
3488/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003489 * At this point, the struct usb_device is about to go away, the device has
3490 * disconnected, and all traffic has been stopped and the endpoints have been
3491 * disabled. Free any HC data structures associated with that device.
3492 */
3493void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3494{
3495 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003496 struct xhci_virt_device *virt_dev;
Shawn Nematbakhsh8d1c1a32013-08-19 10:36:13 -07003497 struct device *dev = hcd->self.controller;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003498 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003499 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07003500 int i, ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003501
Shawn Nematbakhsh8d1c1a32013-08-19 10:36:13 -07003502#ifndef CONFIG_USB_DEFAULT_PERSIST
3503 /*
3504 * We called pm_runtime_get_noresume when the device was attached.
3505 * Decrement the counter here to allow controller to runtime suspend
3506 * if no devices remain.
3507 */
3508 if (xhci->quirks & XHCI_RESET_ON_RESUME)
3509 pm_runtime_put_noidle(dev);
3510#endif
3511
Andiry Xu64927732010-10-14 07:22:45 -07003512 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003513 /* If the host is halted due to driver unload, we still need to free the
3514 * device.
3515 */
3516 if (ret <= 0 && ret != -ENODEV)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003517 return;
Andiry Xu64927732010-10-14 07:22:45 -07003518
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003519 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003520
3521 /* Stop any wayward timer functions (which may grab the lock) */
3522 for (i = 0; i < 31; ++i) {
3523 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3524 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3525 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003526
Andiry Xu65580b432011-09-23 14:19:52 -07003527 if (udev->usb2_hw_lpm_enabled) {
3528 xhci_set_usb2_hardware_lpm(hcd, udev, 0);
3529 udev->usb2_hw_lpm_enabled = 0;
3530 }
3531
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003532 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003533 /* Don't disable the slot if the host controller is dead. */
3534 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003535 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3536 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003537 xhci_free_virt_device(xhci, udev->slot_id);
3538 spin_unlock_irqrestore(&xhci->lock, flags);
3539 return;
3540 }
3541
Sarah Sharp23e3be12009-04-29 19:05:20 -07003542 if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003543 spin_unlock_irqrestore(&xhci->lock, flags);
3544 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3545 return;
3546 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003547 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003548 spin_unlock_irqrestore(&xhci->lock, flags);
3549 /*
3550 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07003551 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003552 */
3553}
3554
3555/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003556 * Checks if we have enough host controller resources for the default control
3557 * endpoint.
3558 *
3559 * Must be called with xhci->lock held.
3560 */
3561static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3562{
3563 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
3564 xhci_dbg(xhci, "Not enough ep ctxs: "
3565 "%u active, need to add 1, limit is %u.\n",
3566 xhci->num_active_eps, xhci->limit_active_eps);
3567 return -ENOMEM;
3568 }
3569 xhci->num_active_eps += 1;
3570 xhci_dbg(xhci, "Adding 1 ep ctx, %u now active.\n",
3571 xhci->num_active_eps);
3572 return 0;
3573}
3574
3575
3576/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003577 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3578 * timed out, or allocating memory failed. Returns 1 on success.
3579 */
3580int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3581{
3582 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Shawn Nematbakhsh8d1c1a32013-08-19 10:36:13 -07003583 struct device *dev = hcd->self.controller;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003584 unsigned long flags;
3585 int timeleft;
3586 int ret;
Elric Fu75382342012-06-27 16:31:52 +08003587 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003588
3589 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymand134fa52013-08-30 18:25:49 +03003590 cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Sarah Sharp23e3be12009-04-29 19:05:20 -07003591 ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003592 if (ret) {
3593 spin_unlock_irqrestore(&xhci->lock, flags);
3594 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3595 return 0;
3596 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003597 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003598 spin_unlock_irqrestore(&xhci->lock, flags);
3599
3600 /* XXX: how much time for xHC slot assignment? */
3601 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003602 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003603 if (timeleft <= 0) {
3604 xhci_warn(xhci, "%s while waiting for a slot\n",
3605 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003606 /* cancel the enable slot request */
3607 return xhci_cancel_cmd(xhci, NULL, cmd_trb);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003608 }
3609
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003610 if (!xhci->slot_id) {
3611 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003612 return 0;
3613 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003614
3615 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3616 spin_lock_irqsave(&xhci->lock, flags);
3617 ret = xhci_reserve_host_control_ep_resources(xhci);
3618 if (ret) {
3619 spin_unlock_irqrestore(&xhci->lock, flags);
3620 xhci_warn(xhci, "Not enough host resources, "
3621 "active endpoint contexts = %u\n",
3622 xhci->num_active_eps);
3623 goto disable_slot;
3624 }
3625 spin_unlock_irqrestore(&xhci->lock, flags);
3626 }
3627 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003628 * xhci_discover_or_reset_device(), which may be called as part of
3629 * mass storage driver error handling.
3630 */
3631 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003632 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003633 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003634 }
3635 udev->slot_id = xhci->slot_id;
Shawn Nematbakhsh8d1c1a32013-08-19 10:36:13 -07003636
3637#ifndef CONFIG_USB_DEFAULT_PERSIST
3638 /*
3639 * If resetting upon resume, we can't put the controller into runtime
3640 * suspend if there is a device attached.
3641 */
3642 if (xhci->quirks & XHCI_RESET_ON_RESUME)
3643 pm_runtime_get_noresume(dev);
3644#endif
3645
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003646 /* Is this a LS or FS device under a HS hub? */
3647 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003648 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003649
3650disable_slot:
3651 /* Disable slot, if we can do it without mem alloc */
3652 spin_lock_irqsave(&xhci->lock, flags);
3653 if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
3654 xhci_ring_cmd_db(xhci);
3655 spin_unlock_irqrestore(&xhci->lock, flags);
3656 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003657}
3658
3659/*
3660 * Issue an Address Device command (which will issue a SetAddress request to
3661 * the device).
3662 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
3663 * we should only issue and wait on one address command at the same time.
3664 *
3665 * We add one to the device address issued by the hardware because the USB core
3666 * uses address 1 for the root hubs (even though they're not really devices).
3667 */
3668int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3669{
3670 unsigned long flags;
3671 int timeleft;
3672 struct xhci_virt_device *virt_dev;
3673 int ret = 0;
3674 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003675 struct xhci_slot_ctx *slot_ctx;
3676 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003677 u64 temp_64;
Elric Fu75382342012-06-27 16:31:52 +08003678 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003679
3680 if (!udev->slot_id) {
3681 xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
3682 return -EINVAL;
3683 }
3684
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003685 virt_dev = xhci->devs[udev->slot_id];
3686
Matt Evans7ed603e2011-03-29 13:40:56 +11003687 if (WARN_ON(!virt_dev)) {
3688 /*
3689 * In plug/unplug torture test with an NEC controller,
3690 * a zero-dereference was observed once due to virt_dev = 0.
3691 * Print useful debug rather than crash if it is observed again!
3692 */
3693 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3694 udev->slot_id);
3695 return -EINVAL;
3696 }
3697
Andiry Xuf0615c42010-10-14 07:22:48 -07003698 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3699 /*
3700 * If this is the first Set Address since device plug-in or
3701 * virt_device realloaction after a resume with an xHCI power loss,
3702 * then set up the slot context.
3703 */
3704 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003705 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07003706 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02003707 else
3708 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07003709 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3710 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3711 ctrl_ctx->drop_flags = 0;
3712
Sarah Sharp66e49d82009-07-27 12:03:46 -07003713 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003714 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003715
Sarah Sharpf88ba782009-05-14 11:44:22 -07003716 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymand134fa52013-08-30 18:25:49 +03003717 cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
John Yound115b042009-07-27 12:05:15 -07003718 ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
3719 udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003720 if (ret) {
3721 spin_unlock_irqrestore(&xhci->lock, flags);
3722 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3723 return ret;
3724 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003725 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003726 spin_unlock_irqrestore(&xhci->lock, flags);
3727
3728 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
3729 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003730 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003731 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3732 * the SetAddress() "recovery interval" required by USB and aborting the
3733 * command on a timeout.
3734 */
3735 if (timeleft <= 0) {
Andiry Xucd681762011-09-23 14:19:55 -07003736 xhci_warn(xhci, "%s while waiting for address device command\n",
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003737 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003738 /* cancel the address device command */
3739 ret = xhci_cancel_cmd(xhci, NULL, cmd_trb);
3740 if (ret < 0)
3741 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003742 return -ETIME;
3743 }
3744
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003745 switch (virt_dev->cmd_status) {
3746 case COMP_CTX_STATE:
3747 case COMP_EBADSLT:
3748 xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
3749 udev->slot_id);
3750 ret = -EINVAL;
3751 break;
3752 case COMP_TX_ERR:
3753 dev_warn(&udev->dev, "Device not responding to set address.\n");
3754 ret = -EPROTO;
3755 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08003756 case COMP_DEV_ERR:
3757 dev_warn(&udev->dev, "ERROR: Incompatible device for address "
3758 "device command.\n");
3759 ret = -ENODEV;
3760 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003761 case COMP_SUCCESS:
3762 xhci_dbg(xhci, "Successful Address Device command\n");
3763 break;
3764 default:
3765 xhci_err(xhci, "ERROR: unexpected command completion "
3766 "code 0x%x.\n", virt_dev->cmd_status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07003767 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003768 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003769 ret = -EINVAL;
3770 break;
3771 }
3772 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003773 return ret;
3774 }
Sarah Sharp8e595a52009-07-27 12:03:31 -07003775 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
3776 xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
3777 xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11003778 udev->slot_id,
3779 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3780 (unsigned long long)
3781 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003782 xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
John Yound115b042009-07-27 12:05:15 -07003783 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003784 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003785 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003786 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003787 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003788 /*
3789 * USB core uses address 1 for the roothubs, so we add one to the
3790 * address given back to us by the HC.
3791 */
John Yound115b042009-07-27 12:05:15 -07003792 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Andiry Xuc8d4af82010-10-14 07:22:51 -07003793 /* Use kernel assigned address for devices; store xHC assigned
3794 * address locally. */
Matt Evans28ccd292011-03-29 13:40:46 +11003795 virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
3796 + 1;
Sarah Sharpf94e01862009-04-27 19:58:38 -07003797 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07003798 ctrl_ctx->add_flags = 0;
3799 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003800
Andiry Xuc8d4af82010-10-14 07:22:51 -07003801 xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003802
3803 return 0;
3804}
3805
Andiry Xu95743232011-09-23 14:19:51 -07003806#ifdef CONFIG_USB_SUSPEND
3807
3808/* BESL to HIRD Encoding array for USB2 LPM */
3809static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
3810 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
3811
3812/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08003813static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
3814 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07003815{
Andiry Xuf99298b2011-12-12 16:45:28 +08003816 int u2del, besl, besl_host;
3817 int besl_device = 0;
3818 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07003819
Andiry Xuf99298b2011-12-12 16:45:28 +08003820 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
3821 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
3822
3823 if (field & USB_BESL_SUPPORT) {
3824 for (besl_host = 0; besl_host < 16; besl_host++) {
3825 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07003826 break;
3827 }
Andiry Xuf99298b2011-12-12 16:45:28 +08003828 /* Use baseline BESL value as default */
3829 if (field & USB_BESL_BASELINE_VALID)
3830 besl_device = USB_GET_BESL_BASELINE(field);
3831 else if (field & USB_BESL_DEEP_VALID)
3832 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07003833 } else {
3834 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08003835 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07003836 else
Andiry Xuf99298b2011-12-12 16:45:28 +08003837 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07003838 }
3839
Andiry Xuf99298b2011-12-12 16:45:28 +08003840 besl = besl_host + besl_device;
3841 if (besl > 15)
3842 besl = 15;
3843
3844 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07003845}
3846
3847static int xhci_usb2_software_lpm_test(struct usb_hcd *hcd,
3848 struct usb_device *udev)
3849{
3850 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3851 struct dev_info *dev_info;
3852 __le32 __iomem **port_array;
3853 __le32 __iomem *addr, *pm_addr;
3854 u32 temp, dev_id;
3855 unsigned int port_num;
3856 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003857 int hird;
Andiry Xu95743232011-09-23 14:19:51 -07003858 int ret;
3859
3860 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
3861 !udev->lpm_capable)
3862 return -EINVAL;
3863
3864 /* we only support lpm for non-hub device connected to root hub yet */
3865 if (!udev->parent || udev->parent->parent ||
3866 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3867 return -EINVAL;
3868
3869 spin_lock_irqsave(&xhci->lock, flags);
3870
3871 /* Look for devices in lpm_failed_devs list */
3872 dev_id = le16_to_cpu(udev->descriptor.idVendor) << 16 |
3873 le16_to_cpu(udev->descriptor.idProduct);
3874 list_for_each_entry(dev_info, &xhci->lpm_failed_devs, list) {
3875 if (dev_info->dev_id == dev_id) {
3876 ret = -EINVAL;
3877 goto finish;
3878 }
3879 }
3880
3881 port_array = xhci->usb2_ports;
3882 port_num = udev->portnum - 1;
3883
3884 if (port_num > HCS_MAX_PORTS(xhci->hcs_params1)) {
3885 xhci_dbg(xhci, "invalid port number %d\n", udev->portnum);
3886 ret = -EINVAL;
3887 goto finish;
3888 }
3889
3890 /*
3891 * Test USB 2.0 software LPM.
3892 * FIXME: some xHCI 1.0 hosts may implement a new register to set up
3893 * hardware-controlled USB 2.0 LPM. See section 5.4.11 and 4.23.5.1.1.1
3894 * in the June 2011 errata release.
3895 */
3896 xhci_dbg(xhci, "test port %d software LPM\n", port_num);
3897 /*
3898 * Set L1 Device Slot and HIRD/BESL.
3899 * Check device's USB 2.0 extension descriptor to determine whether
3900 * HIRD or BESL shoule be used. See USB2.0 LPM errata.
3901 */
3902 pm_addr = port_array[port_num] + 1;
Andiry Xuf99298b2011-12-12 16:45:28 +08003903 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu95743232011-09-23 14:19:51 -07003904 temp = PORT_L1DS(udev->slot_id) | PORT_HIRD(hird);
3905 xhci_writel(xhci, temp, pm_addr);
3906
3907 /* Set port link state to U2(L1) */
3908 addr = port_array[port_num];
3909 xhci_set_link_state(xhci, port_array, port_num, XDEV_U2);
3910
3911 /* wait for ACK */
3912 spin_unlock_irqrestore(&xhci->lock, flags);
3913 msleep(10);
3914 spin_lock_irqsave(&xhci->lock, flags);
3915
3916 /* Check L1 Status */
3917 ret = handshake(xhci, pm_addr, PORT_L1S_MASK, PORT_L1S_SUCCESS, 125);
3918 if (ret != -ETIMEDOUT) {
3919 /* enter L1 successfully */
3920 temp = xhci_readl(xhci, addr);
3921 xhci_dbg(xhci, "port %d entered L1 state, port status 0x%x\n",
3922 port_num, temp);
3923 ret = 0;
3924 } else {
3925 temp = xhci_readl(xhci, pm_addr);
3926 xhci_dbg(xhci, "port %d software lpm failed, L1 status %d\n",
3927 port_num, temp & PORT_L1S_MASK);
3928 ret = -EINVAL;
3929 }
3930
3931 /* Resume the port */
3932 xhci_set_link_state(xhci, port_array, port_num, XDEV_U0);
3933
3934 spin_unlock_irqrestore(&xhci->lock, flags);
3935 msleep(10);
3936 spin_lock_irqsave(&xhci->lock, flags);
3937
3938 /* Clear PLC */
3939 xhci_test_and_clear_bit(xhci, port_array, port_num, PORT_PLC);
3940
3941 /* Check PORTSC to make sure the device is in the right state */
3942 if (!ret) {
3943 temp = xhci_readl(xhci, addr);
3944 xhci_dbg(xhci, "resumed port %d status 0x%x\n", port_num, temp);
3945 if (!(temp & PORT_CONNECT) || !(temp & PORT_PE) ||
3946 (temp & PORT_PLS_MASK) != XDEV_U0) {
3947 xhci_dbg(xhci, "port L1 resume fail\n");
3948 ret = -EINVAL;
3949 }
3950 }
3951
3952 if (ret) {
3953 /* Insert dev to lpm_failed_devs list */
3954 xhci_warn(xhci, "device LPM test failed, may disconnect and "
3955 "re-enumerate\n");
3956 dev_info = kzalloc(sizeof(struct dev_info), GFP_ATOMIC);
3957 if (!dev_info) {
3958 ret = -ENOMEM;
3959 goto finish;
3960 }
3961 dev_info->dev_id = dev_id;
3962 INIT_LIST_HEAD(&dev_info->list);
3963 list_add(&dev_info->list, &xhci->lpm_failed_devs);
3964 } else {
3965 xhci_ring_device(xhci, udev->slot_id);
3966 }
3967
3968finish:
3969 spin_unlock_irqrestore(&xhci->lock, flags);
3970 return ret;
3971}
3972
Andiry Xu65580b432011-09-23 14:19:52 -07003973int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
3974 struct usb_device *udev, int enable)
3975{
3976 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3977 __le32 __iomem **port_array;
3978 __le32 __iomem *pm_addr;
3979 u32 temp;
3980 unsigned int port_num;
3981 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003982 int hird;
Andiry Xu65580b432011-09-23 14:19:52 -07003983
3984 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
3985 !udev->lpm_capable)
3986 return -EPERM;
3987
3988 if (!udev->parent || udev->parent->parent ||
3989 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3990 return -EPERM;
3991
3992 if (udev->usb2_hw_lpm_capable != 1)
3993 return -EPERM;
3994
3995 spin_lock_irqsave(&xhci->lock, flags);
3996
3997 port_array = xhci->usb2_ports;
3998 port_num = udev->portnum - 1;
3999 pm_addr = port_array[port_num] + 1;
4000 temp = xhci_readl(xhci, pm_addr);
4001
4002 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
4003 enable ? "enable" : "disable", port_num);
4004
Andiry Xuf99298b2011-12-12 16:45:28 +08004005 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07004006
4007 if (enable) {
4008 temp &= ~PORT_HIRD_MASK;
4009 temp |= PORT_HIRD(hird) | PORT_RWE;
4010 xhci_writel(xhci, temp, pm_addr);
4011 temp = xhci_readl(xhci, pm_addr);
4012 temp |= PORT_HLE;
4013 xhci_writel(xhci, temp, pm_addr);
4014 } else {
4015 temp &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK);
4016 xhci_writel(xhci, temp, pm_addr);
4017 }
4018
4019 spin_unlock_irqrestore(&xhci->lock, flags);
4020 return 0;
4021}
4022
Andiry Xu95743232011-09-23 14:19:51 -07004023int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4024{
4025 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4026 int ret;
4027
4028 ret = xhci_usb2_software_lpm_test(hcd, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07004029 if (!ret) {
Andiry Xu95743232011-09-23 14:19:51 -07004030 xhci_dbg(xhci, "software LPM test succeed\n");
Andiry Xu65580b432011-09-23 14:19:52 -07004031 if (xhci->hw_lpm_support == 1) {
4032 udev->usb2_hw_lpm_capable = 1;
4033 ret = xhci_set_usb2_hardware_lpm(hcd, udev, 1);
4034 if (!ret)
4035 udev->usb2_hw_lpm_enabled = 1;
4036 }
4037 }
Andiry Xu95743232011-09-23 14:19:51 -07004038
4039 return 0;
4040}
4041
4042#else
4043
Andiry Xu65580b432011-09-23 14:19:52 -07004044int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4045 struct usb_device *udev, int enable)
4046{
4047 return 0;
4048}
4049
Andiry Xu95743232011-09-23 14:19:51 -07004050int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4051{
4052 return 0;
4053}
4054
4055#endif /* CONFIG_USB_SUSPEND */
4056
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004057/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4058 * internal data structures for the device.
4059 */
4060int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4061 struct usb_tt *tt, gfp_t mem_flags)
4062{
4063 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4064 struct xhci_virt_device *vdev;
4065 struct xhci_command *config_cmd;
4066 struct xhci_input_control_ctx *ctrl_ctx;
4067 struct xhci_slot_ctx *slot_ctx;
4068 unsigned long flags;
4069 unsigned think_time;
4070 int ret;
4071
4072 /* Ignore root hubs */
4073 if (!hdev->parent)
4074 return 0;
4075
4076 vdev = xhci->devs[hdev->slot_id];
4077 if (!vdev) {
4078 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4079 return -EINVAL;
4080 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08004081 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004082 if (!config_cmd) {
4083 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4084 return -ENOMEM;
4085 }
4086
4087 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004088 if (hdev->speed == USB_SPEED_HIGH &&
4089 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4090 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4091 xhci_free_command(xhci, config_cmd);
4092 spin_unlock_irqrestore(&xhci->lock, flags);
4093 return -ENOMEM;
4094 }
4095
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004096 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
4097 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004098 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004099 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004100 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004101 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004102 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004103 if (xhci->hci_version > 0x95) {
4104 xhci_dbg(xhci, "xHCI version %x needs hub "
4105 "TT think time and number of ports\n",
4106 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004107 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004108 /* Set TT think time - convert from ns to FS bit times.
4109 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4110 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004111 *
4112 * xHCI 1.0: this field shall be 0 if the device is not a
4113 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004114 */
4115 think_time = tt->think_time;
4116 if (think_time != 0)
4117 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004118 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4119 slot_ctx->tt_info |=
4120 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004121 } else {
4122 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4123 "TT think time or number of ports\n",
4124 (unsigned int) xhci->hci_version);
4125 }
4126 slot_ctx->dev_state = 0;
4127 spin_unlock_irqrestore(&xhci->lock, flags);
4128
4129 xhci_dbg(xhci, "Set up %s for hub device.\n",
4130 (xhci->hci_version > 0x95) ?
4131 "configure endpoint" : "evaluate context");
4132 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4133 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4134
4135 /* Issue and wait for the configure endpoint or
4136 * evaluate context command.
4137 */
4138 if (xhci->hci_version > 0x95)
4139 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4140 false, false);
4141 else
4142 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4143 true, false);
4144
4145 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4146 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4147
4148 xhci_free_command(xhci, config_cmd);
4149 return ret;
4150}
4151
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004152int xhci_get_frame(struct usb_hcd *hcd)
4153{
4154 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4155 /* EHCI mods by the periodic size. Why? */
4156 return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
4157}
4158
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004159int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4160{
4161 struct xhci_hcd *xhci;
4162 struct device *dev = hcd->self.controller;
4163 int retval;
4164 u32 temp;
4165
Andiry Xufdaf8b32012-03-05 17:49:38 +08004166 /* Accept arbitrarily long scatter-gather lists */
4167 hcd->self.sg_tablesize = ~0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004168
4169 if (usb_hcd_is_primary_hcd(hcd)) {
4170 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4171 if (!xhci)
4172 return -ENOMEM;
4173 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4174 xhci->main_hcd = hcd;
4175 /* Mark the first roothub as being USB 2.0.
4176 * The xHCI driver will register the USB 3.0 roothub.
4177 */
4178 hcd->speed = HCD_USB2;
4179 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4180 /*
4181 * USB 2.0 roothub under xHCI has an integrated TT,
4182 * (rate matching hub) as opposed to having an OHCI/UHCI
4183 * companion controller.
4184 */
4185 hcd->has_tt = 1;
4186 } else {
4187 /* xHCI private pointer was set in xhci_pci_probe for the second
4188 * registered roothub.
4189 */
4190 xhci = hcd_to_xhci(hcd);
4191 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4192 if (HCC_64BIT_ADDR(temp)) {
4193 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4194 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4195 } else {
4196 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4197 }
4198 return 0;
4199 }
4200
4201 xhci->cap_regs = hcd->regs;
4202 xhci->op_regs = hcd->regs +
4203 HC_LENGTH(xhci_readl(xhci, &xhci->cap_regs->hc_capbase));
4204 xhci->run_regs = hcd->regs +
4205 (xhci_readl(xhci, &xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
4206 /* Cache read-only capability registers */
4207 xhci->hcs_params1 = xhci_readl(xhci, &xhci->cap_regs->hcs_params1);
4208 xhci->hcs_params2 = xhci_readl(xhci, &xhci->cap_regs->hcs_params2);
4209 xhci->hcs_params3 = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
4210 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
4211 xhci->hci_version = HC_VERSION(xhci->hcc_params);
4212 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4213 xhci_print_registers(xhci);
4214
4215 get_quirks(dev, xhci);
4216
George Cherian2d75d5d2013-07-01 10:59:12 +05304217 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
4218 * success event after a short transfer. This quirk will ignore such
4219 * spurious event.
4220 */
4221 if (xhci->hci_version > 0x96)
4222 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4223
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004224 /* Make sure the HC is halted. */
4225 retval = xhci_halt(xhci);
4226 if (retval)
4227 goto error;
4228
4229 xhci_dbg(xhci, "Resetting HCD\n");
4230 /* Reset the internal HC memory state and registers. */
4231 retval = xhci_reset(xhci);
4232 if (retval)
4233 goto error;
4234 xhci_dbg(xhci, "Reset complete\n");
4235
4236 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4237 if (HCC_64BIT_ADDR(temp)) {
4238 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4239 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4240 } else {
4241 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4242 }
4243
4244 xhci_dbg(xhci, "Calling HCD init\n");
4245 /* Initialize HCD and host controller data structures. */
4246 retval = xhci_init(hcd);
4247 if (retval)
4248 goto error;
4249 xhci_dbg(xhci, "Called HCD init\n");
4250 return 0;
4251error:
4252 kfree(xhci);
4253 return retval;
4254}
4255
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004256MODULE_DESCRIPTION(DRIVER_DESC);
4257MODULE_AUTHOR(DRIVER_AUTHOR);
4258MODULE_LICENSE("GPL");
4259
4260static int __init xhci_hcd_init(void)
4261{
Sebastian Andrzej Siewior0cc47d52011-09-23 14:20:02 -07004262 int retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004263
4264 retval = xhci_register_pci();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004265 if (retval < 0) {
4266 printk(KERN_DEBUG "Problem registering PCI driver.");
4267 return retval;
4268 }
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004269 retval = xhci_register_plat();
4270 if (retval < 0) {
4271 printk(KERN_DEBUG "Problem registering platform driver.");
4272 goto unreg_pci;
4273 }
Sarah Sharp98441972009-05-14 11:44:18 -07004274 /*
4275 * Check the compiler generated sizes of structures that must be laid
4276 * out in specific ways for hardware access.
4277 */
4278 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4279 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4280 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4281 /* xhci_device_control has eight fields, and also
4282 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4283 */
Sarah Sharp98441972009-05-14 11:44:18 -07004284 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4285 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4286 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4287 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4288 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4289 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4290 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
4291 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004292 return 0;
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004293unreg_pci:
4294 xhci_unregister_pci();
4295 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004296}
4297module_init(xhci_hcd_init);
4298
4299static void __exit xhci_hcd_cleanup(void)
4300{
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004301 xhci_unregister_pci();
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004302 xhci_unregister_plat();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004303}
4304module_exit(xhci_hcd_cleanup);