blob: 6ee6160ce95d20fedb67bf8e8667c979fbdabb42 [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x_hsi.h: Broadcom Everest network driver.
2 *
Dmitry Kravkov5de92402011-05-04 23:51:13 +00003 * Copyright (c) 2007-2011 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009#ifndef BNX2X_HSI_H
10#define BNX2X_HSI_H
11
12#include "bnx2x_fw_defs.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014#define FW_ENCODE_32BIT_PATTERN 0x1e1e1e1e
15
Michael Chane2513062009-10-10 13:46:58 +000016struct license_key {
17 u32 reserved[6];
18
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000019 u32 max_iscsi_conn;
20#define BNX2X_MAX_ISCSI_TRGT_CONN_MASK 0xFFFF
21#define BNX2X_MAX_ISCSI_TRGT_CONN_SHIFT 0
22#define BNX2X_MAX_ISCSI_INIT_CONN_MASK 0xFFFF0000
23#define BNX2X_MAX_ISCSI_INIT_CONN_SHIFT 16
Michael Chane2513062009-10-10 13:46:58 +000024
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000025 u32 reserved_a;
26
27 u32 max_fcoe_conn;
28#define BNX2X_MAX_FCOE_TRGT_CONN_MASK 0xFFFF
29#define BNX2X_MAX_FCOE_TRGT_CONN_SHIFT 0
30#define BNX2X_MAX_FCOE_INIT_CONN_MASK 0xFFFF0000
31#define BNX2X_MAX_FCOE_INIT_CONN_SHIFT 16
32
33 u32 reserved_b[4];
Michael Chane2513062009-10-10 13:46:58 +000034};
35
Eliezer Tamirf1410642008-02-28 11:51:50 -080036#define PORT_0 0
37#define PORT_1 1
38#define PORT_MAX 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020039
40/****************************************************************************
41 * Shared HW configuration *
42 ****************************************************************************/
43struct shared_hw_cfg { /* NVRAM Offset */
44 /* Up to 16 bytes of NULL-terminated string */
45 u8 part_num[16]; /* 0x104 */
46
47 u32 config; /* 0x114 */
48#define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
49#define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
50#define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
51#define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
52#define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
53
54#define SHARED_HW_CFG_PORT_SWAP 0x00000004
55
56#define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
57
58#define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
59#define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
60 /* Whatever MFW found in NVM
61 (if multiple found, priority order is: NC-SI, UMP, IPMI) */
62#define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
63#define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
64#define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
65#define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
66 /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
67 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
68#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
69 /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
70 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
71#define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
72 /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
73 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
74#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
75
76#define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
77#define SHARED_HW_CFG_LED_MODE_SHIFT 16
78#define SHARED_HW_CFG_LED_MAC1 0x00000000
79#define SHARED_HW_CFG_LED_PHY1 0x00010000
80#define SHARED_HW_CFG_LED_PHY2 0x00020000
81#define SHARED_HW_CFG_LED_PHY3 0x00030000
82#define SHARED_HW_CFG_LED_MAC2 0x00040000
83#define SHARED_HW_CFG_LED_PHY4 0x00050000
84#define SHARED_HW_CFG_LED_PHY5 0x00060000
85#define SHARED_HW_CFG_LED_PHY6 0x00070000
86#define SHARED_HW_CFG_LED_MAC3 0x00080000
87#define SHARED_HW_CFG_LED_PHY7 0x00090000
88#define SHARED_HW_CFG_LED_PHY9 0x000a0000
89#define SHARED_HW_CFG_LED_PHY11 0x000b0000
90#define SHARED_HW_CFG_LED_MAC4 0x000c0000
91#define SHARED_HW_CFG_LED_PHY8 0x000d0000
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +000092#define SHARED_HW_CFG_LED_EXTPHY1 0x000e0000
93
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094
95#define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
96#define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
97#define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
98#define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
99#define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
100#define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
101#define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
102#define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
103
104 u32 config2; /* 0x118 */
105 /* one time auto detect grace period (in sec) */
106#define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
107#define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
108
109#define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
110
111 /* The default value for the core clock is 250MHz and it is
112 achieved by setting the clock change to 4 */
113#define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
114#define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
115
116#define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
117#define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
118
Eliezer Tamirf1410642008-02-28 11:51:50 -0800119#define SHARED_HW_CFG_HIDE_PORT1 0x00002000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200120
Eilon Greensteinfd4ef402009-07-21 05:47:27 +0000121 /* The fan failure mechanism is usually related to the PHY type
122 since the power consumption of the board is determined by the PHY.
123 Currently, fan is required for most designs with SFX7101, BCM8727
124 and BCM8481. If a fan is not required for a board which uses one
125 of those PHYs, this field should be set to "Disabled". If a fan is
126 required for a different PHY type, this option should be set to
127 "Enabled".
128 The fan failure indication is expected on
129 SPIO5 */
130#define SHARED_HW_CFG_FAN_FAILURE_MASK 0x00180000
131#define SHARED_HW_CFG_FAN_FAILURE_SHIFT 19
132#define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE 0x00000000
133#define SHARED_HW_CFG_FAN_FAILURE_DISABLED 0x00080000
134#define SHARED_HW_CFG_FAN_FAILURE_ENABLED 0x00100000
135
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000136 /* Set the MDC/MDIO access for the first external phy */
137#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK 0x1C000000
138#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT 26
139#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE 0x00000000
140#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0 0x04000000
141#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1 0x08000000
142#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH 0x0c000000
143#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED 0x10000000
144
145 /* Set the MDC/MDIO access for the second external phy */
146#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK 0xE0000000
147#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT 29
148#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE 0x00000000
149#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0 0x20000000
150#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1 0x40000000
151#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH 0x60000000
152#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED 0x80000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200153 u32 power_dissipated; /* 0x11c */
154#define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
155#define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
156
157#define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
158#define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
159#define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
160#define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
161#define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
162#define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
163
164 u32 ump_nc_si_config; /* 0x120 */
165#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
166#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
167#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
168#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
169#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
170#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
171
172#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
173#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
174
175#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
176#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
177#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
178#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
179
180 u32 board; /* 0x124 */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000181#define SHARED_HW_CFG_BOARD_REV_MASK 0x00FF0000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200182#define SHARED_HW_CFG_BOARD_REV_SHIFT 16
183
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000184#define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0F000000
185#define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
186
187#define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xF0000000
188#define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
189
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200190 u32 reserved; /* 0x128 */
191
192};
193
Eliezer Tamirf1410642008-02-28 11:51:50 -0800194
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200195/****************************************************************************
196 * Port HW configuration *
197 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800198struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200199
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200200 u32 pci_id;
201#define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
202#define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
203
204 u32 pci_sub_id;
205#define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
206#define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
207
208 u32 power_dissipated;
209#define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
210#define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
211#define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
212#define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
213#define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
214#define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
215#define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
216#define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
217
218 u32 power_consumed;
219#define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
220#define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
221#define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
222#define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
223#define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
224#define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
225#define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
226#define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
227
228 u32 mac_upper;
229#define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
230#define PORT_HW_CFG_UPPERMAC_SHIFT 0
231 u32 mac_lower;
232
233 u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
234 u32 iscsi_mac_lower;
235
236 u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
237 u32 rdma_mac_lower;
238
239 u32 serdes_config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000240#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000FFFF
241#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200242
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000243#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xFFFF0000
244#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200245
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200246
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000247 u32 Reserved0[3]; /* 0x158 */
248 /* Controls the TX laser of the SFP+ module */
249 u32 sfp_ctrl; /* 0x164 */
250#define PORT_HW_CFG_TX_LASER_MASK 0x000000FF
251#define PORT_HW_CFG_TX_LASER_SHIFT 0
252#define PORT_HW_CFG_TX_LASER_MDIO 0x00000000
253#define PORT_HW_CFG_TX_LASER_GPIO0 0x00000001
254#define PORT_HW_CFG_TX_LASER_GPIO1 0x00000002
255#define PORT_HW_CFG_TX_LASER_GPIO2 0x00000003
256#define PORT_HW_CFG_TX_LASER_GPIO3 0x00000004
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200257
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000258 /* Controls the fault module LED of the SFP+ */
259#define PORT_HW_CFG_FAULT_MODULE_LED_MASK 0x0000FF00
260#define PORT_HW_CFG_FAULT_MODULE_LED_SHIFT 8
261#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO0 0x00000000
262#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO1 0x00000100
263#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO2 0x00000200
264#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO3 0x00000300
265#define PORT_HW_CFG_FAULT_MODULE_LED_DISABLED 0x00000400
266 u32 Reserved01[12]; /* 0x158 */
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000267 /* for external PHY, or forced mode or during AN */
268 u16 xgxs_config_rx[4]; /* 0x198 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200269
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000270 u16 xgxs_config_tx[4]; /* 0x1A0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200271
Yaniv Rosner121839b2010-11-01 05:32:38 +0000272 u32 Reserved1[56]; /* 0x1A8 */
273 u32 default_cfg; /* 0x288 */
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000274#define PORT_HW_CFG_GPIO0_CONFIG_MASK 0x00000003
275#define PORT_HW_CFG_GPIO0_CONFIG_SHIFT 0
276#define PORT_HW_CFG_GPIO0_CONFIG_NA 0x00000000
277#define PORT_HW_CFG_GPIO0_CONFIG_LOW 0x00000001
278#define PORT_HW_CFG_GPIO0_CONFIG_HIGH 0x00000002
279#define PORT_HW_CFG_GPIO0_CONFIG_INPUT 0x00000003
280
281#define PORT_HW_CFG_GPIO1_CONFIG_MASK 0x0000000C
282#define PORT_HW_CFG_GPIO1_CONFIG_SHIFT 2
283#define PORT_HW_CFG_GPIO1_CONFIG_NA 0x00000000
284#define PORT_HW_CFG_GPIO1_CONFIG_LOW 0x00000004
285#define PORT_HW_CFG_GPIO1_CONFIG_HIGH 0x00000008
286#define PORT_HW_CFG_GPIO1_CONFIG_INPUT 0x0000000c
287
288#define PORT_HW_CFG_GPIO2_CONFIG_MASK 0x00000030
289#define PORT_HW_CFG_GPIO2_CONFIG_SHIFT 4
290#define PORT_HW_CFG_GPIO2_CONFIG_NA 0x00000000
291#define PORT_HW_CFG_GPIO2_CONFIG_LOW 0x00000010
292#define PORT_HW_CFG_GPIO2_CONFIG_HIGH 0x00000020
293#define PORT_HW_CFG_GPIO2_CONFIG_INPUT 0x00000030
294
295#define PORT_HW_CFG_GPIO3_CONFIG_MASK 0x000000C0
296#define PORT_HW_CFG_GPIO3_CONFIG_SHIFT 6
297#define PORT_HW_CFG_GPIO3_CONFIG_NA 0x00000000
298#define PORT_HW_CFG_GPIO3_CONFIG_LOW 0x00000040
299#define PORT_HW_CFG_GPIO3_CONFIG_HIGH 0x00000080
300#define PORT_HW_CFG_GPIO3_CONFIG_INPUT 0x000000c0
301
302 /*
303 * When KR link is required to be set to force which is not
304 * KR-compliant, this parameter determine what is the trigger for it.
305 * When GPIO is selected, low input will force the speed. Currently
306 * default speed is 1G. In the future, it may be widen to select the
307 * forced speed in with another parameter. Note when force-1G is
308 * enabled, it override option 56: Link Speed option.
309 */
310#define PORT_HW_CFG_FORCE_KR_ENABLER_MASK 0x00000F00
311#define PORT_HW_CFG_FORCE_KR_ENABLER_SHIFT 8
312#define PORT_HW_CFG_FORCE_KR_ENABLER_NOT_FORCED 0x00000000
313#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P0 0x00000100
314#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P0 0x00000200
315#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P0 0x00000300
316#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P0 0x00000400
317#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P1 0x00000500
318#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P1 0x00000600
319#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P1 0x00000700
320#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P1 0x00000800
321#define PORT_HW_CFG_FORCE_KR_ENABLER_FORCED 0x00000900
322 /* Enable to determine with which GPIO to reset the external phy */
323#define PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK 0x000F0000
324#define PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT 16
325#define PORT_HW_CFG_EXT_PHY_GPIO_RST_PHY_TYPE 0x00000000
326#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0 0x00010000
327#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0 0x00020000
328#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0 0x00030000
329#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0 0x00040000
330#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1 0x00050000
331#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1 0x00060000
332#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1 0x00070000
333#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1 0x00080000
Yaniv Rosner121839b2010-11-01 05:32:38 +0000334 /* Enable BAM on KR */
335#define PORT_HW_CFG_ENABLE_BAM_ON_KR_MASK 0x00100000
336#define PORT_HW_CFG_ENABLE_BAM_ON_KR_SHIFT 20
337#define PORT_HW_CFG_ENABLE_BAM_ON_KR_DISABLED 0x00000000
338#define PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED 0x00100000
339
Yaniv Rosner1bef68e2011-01-31 04:22:46 +0000340 /* Enable Common Mode Sense */
341#define PORT_HW_CFG_ENABLE_CMS_MASK 0x00200000
342#define PORT_HW_CFG_ENABLE_CMS_SHIFT 21
343#define PORT_HW_CFG_ENABLE_CMS_DISABLED 0x00000000
344#define PORT_HW_CFG_ENABLE_CMS_ENABLED 0x00200000
345
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000346 u32 speed_capability_mask2; /* 0x28C */
347#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK 0x0000FFFF
348#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT 0
349#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL 0x00000001
350#define PORT_HW_CFG_SPEED_CAPABILITY2_D3__ 0x00000002
351#define PORT_HW_CFG_SPEED_CAPABILITY2_D3___ 0x00000004
352#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL 0x00000008
353#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G 0x00000010
354#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_DOT_5G 0x00000020
355#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G 0x00000040
356#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12G 0x00000080
357#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12_DOT_5G 0x00000100
358#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_13G 0x00000200
359#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_15G 0x00000400
360#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_16G 0x00000800
361
362#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK 0xFFFF0000
363#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT 16
364#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL 0x00010000
365#define PORT_HW_CFG_SPEED_CAPABILITY2_D0__ 0x00020000
366#define PORT_HW_CFG_SPEED_CAPABILITY2_D0___ 0x00040000
367#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL 0x00080000
368#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G 0x00100000
369#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_DOT_5G 0x00200000
370#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G 0x00400000
371#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12G 0x00800000
372#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12_DOT_5G 0x01000000
373#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_13G 0x02000000
374#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_15G 0x04000000
375#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_16G 0x08000000
376
377 /* In the case where two media types (e.g. copper and fiber) are
378 present and electrically active at the same time, PHY Selection
379 will determine which of the two PHYs will be designated as the
380 Active PHY and used for a connection to the network. */
381 u32 multi_phy_config; /* 0x290 */
382#define PORT_HW_CFG_PHY_SELECTION_MASK 0x00000007
383#define PORT_HW_CFG_PHY_SELECTION_SHIFT 0
384#define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT 0x00000000
385#define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY 0x00000001
386#define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY 0x00000002
387#define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
388#define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
389
390 /* When enabled, all second phy nvram parameters will be swapped
391 with the first phy parameters */
392#define PORT_HW_CFG_PHY_SWAPPED_MASK 0x00000008
393#define PORT_HW_CFG_PHY_SWAPPED_SHIFT 3
394#define PORT_HW_CFG_PHY_SWAPPED_DISABLED 0x00000000
395#define PORT_HW_CFG_PHY_SWAPPED_ENABLED 0x00000008
396
397
398 /* Address of the second external phy */
399 u32 external_phy_config2; /* 0x294 */
400#define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK 0x000000FF
401#define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT 0
402
403 /* The second XGXS external PHY type */
404#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK 0x0000FF00
405#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT 8
406#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT 0x00000000
407#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071 0x00000100
408#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072 0x00000200
409#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073 0x00000300
410#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705 0x00000400
411#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706 0x00000500
412#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726 0x00000600
413#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481 0x00000700
414#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101 0x00000800
415#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727 0x00000900
416#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC 0x00000a00
417#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823 0x00000b00
418#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640 0x00000c00
419#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833 0x00000d00
Yaniv Rosnere4d78f12011-05-31 21:25:55 +0000420#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8722 0x00000f00
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000421#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE 0x0000fd00
422#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN 0x0000ff00
423
424 /* 4 times 16 bits for all 4 lanes. For some external PHYs (such as
425 8706, 8726 and 8727) not all 4 values are needed. */
426 u16 xgxs_config2_rx[4]; /* 0x296 */
427 u16 xgxs_config2_tx[4]; /* 0x2A0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200428
429 u32 lane_config;
430#define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
431#define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000432
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200433#define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
434#define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
435#define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
436#define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
437#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
438#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
439 /* AN and forced */
440#define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
441 /* forced only */
442#define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
443 /* forced only */
444#define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
445 /* forced only */
446#define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
Yaniv Rosner74d7a112011-01-18 04:33:18 +0000447 /* Indicate whether to swap the external phy polarity */
448#define PORT_HW_CFG_SWAP_PHY_POLARITY_MASK 0x00010000
449#define PORT_HW_CFG_SWAP_PHY_POLARITY_DISABLED 0x00000000
450#define PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED 0x00010000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200451
452 u32 external_phy_config;
453#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
454#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
455#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
456#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
457#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
458
459#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
460#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
461
462#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
463#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
464#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
465#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
466#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
467#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
468#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
469#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
Eilon Greenstein589abe32009-02-12 08:36:55 +0000470#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200471#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
Eliezer Tamirf1410642008-02-28 11:51:50 -0800472#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000473#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727 0x00000900
474#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC 0x00000a00
Yaniv Rosner4f60dab2009-11-05 19:18:23 +0200475#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823 0x00000b00
Yaniv Rosnerc87bca12011-01-31 04:22:41 +0000476#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833 0x00000d00
Yaniv Rosnere4d78f12011-05-31 21:25:55 +0000477#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722 0x00000f00
Eliezer Tamirf1410642008-02-28 11:51:50 -0800478#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200479#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
480
481#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
482#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
483
484 u32 speed_capability_mask;
485#define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
486#define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
487#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
488#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
489#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
490#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
491#define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
492#define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
493#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
494#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12G 0x00800000
495#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12_5G 0x01000000
496#define PORT_HW_CFG_SPEED_CAPABILITY_D0_13G 0x02000000
497#define PORT_HW_CFG_SPEED_CAPABILITY_D0_15G 0x04000000
498#define PORT_HW_CFG_SPEED_CAPABILITY_D0_16G 0x08000000
499#define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
500
501#define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
502#define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
503#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
504#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
505#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
506#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
507#define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
508#define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
509#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
510#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12G 0x00000080
511#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12_5G 0x00000100
512#define PORT_HW_CFG_SPEED_CAPABILITY_D3_13G 0x00000200
513#define PORT_HW_CFG_SPEED_CAPABILITY_D3_15G 0x00000400
514#define PORT_HW_CFG_SPEED_CAPABILITY_D3_16G 0x00000800
515#define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
516
517 u32 reserved[2];
518
519};
520
Eliezer Tamirf1410642008-02-28 11:51:50 -0800521
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200522/****************************************************************************
523 * Shared Feature configuration *
524 ****************************************************************************/
525struct shared_feat_cfg { /* NVRAM Offset */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800526
527 u32 config; /* 0x450 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200528#define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
Eilon Greenstein589abe32009-02-12 08:36:55 +0000529
530 /* Use the values from options 47 and 48 instead of the HW default
531 values */
532#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED 0x00000000
533#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED 0x00000002
534
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800535#define SHARED_FEAT_CFG_FORCE_SF_MODE_MASK 0x00000700
536#define SHARED_FEAT_CFG_FORCE_SF_MODE_SHIFT 8
537#define SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED 0x00000000
538#define SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF 0x00000100
539#define SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4 0x00000200
540#define SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT 0x00000300
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200541
542};
543
544
545/****************************************************************************
546 * Port Feature configuration *
547 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800548struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
549
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200550 u32 config;
551#define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
552#define PORT_FEATURE_BAR1_SIZE_SHIFT 0
553#define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
554#define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
555#define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
556#define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
557#define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
558#define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
559#define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
560#define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
561#define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
562#define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
563#define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
564#define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
565#define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
566#define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
567#define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
568#define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
569#define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
570#define PORT_FEATURE_BAR2_SIZE_SHIFT 4
571#define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
572#define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
573#define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
574#define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
575#define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
576#define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
577#define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
578#define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
579#define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
580#define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
581#define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
582#define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
583#define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
584#define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
585#define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
586#define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
587#define PORT_FEATURE_EN_SIZE_MASK 0x07000000
588#define PORT_FEATURE_EN_SIZE_SHIFT 24
589#define PORT_FEATURE_WOL_ENABLED 0x01000000
590#define PORT_FEATURE_MBA_ENABLED 0x02000000
591#define PORT_FEATURE_MFW_ENABLED 0x04000000
592
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000593 /* Reserved bits: 28-29 */
594 /* Check the optic vendor via i2c against a list of approved modules
595 in a separate nvram image */
596#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK 0xE0000000
597#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT 29
598#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT 0x00000000
599#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER 0x20000000
600#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG 0x40000000
601#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN 0x60000000
602
Eilon Greenstein589abe32009-02-12 08:36:55 +0000603
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200604 u32 wol_config;
605 /* Default is used when driver sets to "auto" mode */
606#define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
607#define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
608#define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
609#define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
610#define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
611#define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
612#define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
613#define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
614#define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
615
616 u32 mba_config;
617#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000003
618#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
619#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
620#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
621#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
622#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
623#define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
624#define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
625#define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
626#define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
627#define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
628#define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
629#define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
630#define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
631#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
632#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
633#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
634#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
635#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
636#define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
637#define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
638#define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
639#define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
640#define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
641#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
642#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
643#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
644#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
645#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
646#define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
647#define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
648#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
649#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
650#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
651#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
652#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
653#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
654#define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
655#define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
656#define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
657#define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
658#define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
659#define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
660#define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
661#define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
662#define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
663#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
664#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KX4 0x20000000
665#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KR 0x24000000
666#define PORT_FEATURE_MBA_LINK_SPEED_12GBPS 0x28000000
667#define PORT_FEATURE_MBA_LINK_SPEED_12_5GBPS 0x2c000000
668#define PORT_FEATURE_MBA_LINK_SPEED_13GBPS 0x30000000
669#define PORT_FEATURE_MBA_LINK_SPEED_15GBPS 0x34000000
670#define PORT_FEATURE_MBA_LINK_SPEED_16GBPS 0x38000000
671
672 u32 bmc_config;
673#define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
674#define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
675
676 u32 mba_vlan_cfg;
677#define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
678#define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
679#define PORT_FEATURE_MBA_VLAN_EN 0x00010000
680
681 u32 resource_cfg;
682#define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
683#define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
684#define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
685#define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
686#define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
687
688 u32 smbus_config;
689 /* Obsolete */
690#define PORT_FEATURE_SMBUS_EN 0x00000001
691#define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
692#define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
693
Eliezer Tamirf1410642008-02-28 11:51:50 -0800694 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200695
696 u32 link_config; /* Used as HW defaults for the driver */
697#define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
698#define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
699 /* (forced) low speed switch (< 10G) */
700#define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
701 /* (forced) high speed switch (>= 10G) */
702#define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
703#define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
704#define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
705
706#define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
707#define PORT_FEATURE_LINK_SPEED_SHIFT 16
708#define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
709#define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
710#define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
711#define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
712#define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
713#define PORT_FEATURE_LINK_SPEED_1G 0x00050000
714#define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
715#define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
716#define PORT_FEATURE_LINK_SPEED_10G_KX4 0x00080000
717#define PORT_FEATURE_LINK_SPEED_10G_KR 0x00090000
718#define PORT_FEATURE_LINK_SPEED_12G 0x000a0000
719#define PORT_FEATURE_LINK_SPEED_12_5G 0x000b0000
720#define PORT_FEATURE_LINK_SPEED_13G 0x000c0000
721#define PORT_FEATURE_LINK_SPEED_15G 0x000d0000
722#define PORT_FEATURE_LINK_SPEED_16G 0x000e0000
723
724#define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
725#define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
726#define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
727#define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
728#define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
729#define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
730#define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
731
732 /* The default for MCP link configuration,
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000733 uses the same defines as link_config */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200734 u32 mfw_wol_link_cfg;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000735 /* The default for the driver of the second external phy,
736 uses the same defines as link_config */
737 u32 link_config2; /* 0x47C */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200738
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000739 /* The default for MCP of the second external phy,
740 uses the same defines as link_config */
741 u32 mfw_wol_link_cfg2; /* 0x480 */
742
743 u32 Reserved2[17]; /* 0x484 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200744
745};
746
747
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700748/****************************************************************************
749 * Device Information *
750 ****************************************************************************/
Eilon Greenstein5cd65a92009-02-12 08:38:11 +0000751struct shm_dev_info { /* size */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800752
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700753 u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800754
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700755 struct shared_hw_cfg shared_hw_config; /* 40 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800756
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700757 struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800758
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700759 struct shared_feat_cfg shared_feature_config; /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800760
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700761 struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800762
763};
764
765
766#define FUNC_0 0
767#define FUNC_1 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700768#define FUNC_2 2
769#define FUNC_3 3
770#define FUNC_4 4
771#define FUNC_5 5
772#define FUNC_6 6
773#define FUNC_7 7
Eliezer Tamirf1410642008-02-28 11:51:50 -0800774#define E1_FUNC_MAX 2
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700775#define E1H_FUNC_MAX 8
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000776#define E2_FUNC_MAX 4 /* per path */
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700777
778#define VN_0 0
779#define VN_1 1
780#define VN_2 2
781#define VN_3 3
782#define E1VN_MAX 1
783#define E1HVN_MAX 4
Eliezer Tamirf1410642008-02-28 11:51:50 -0800784
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000785#define E2_VF_MAX 64
Eliezer Tamirf1410642008-02-28 11:51:50 -0800786/* This value (in milliseconds) determines the frequency of the driver
787 * issuing the PULSE message code. The firmware monitors this periodic
788 * pulse to determine when to switch to an OS-absent mode. */
789#define DRV_PULSE_PERIOD_MS 250
790
791/* This value (in milliseconds) determines how long the driver should
792 * wait for an acknowledgement from the firmware before timing out. Once
793 * the firmware has timed out, the driver will assume there is no firmware
794 * running and there won't be any firmware-driver synchronization during a
795 * driver reset. */
796#define FW_ACK_TIME_OUT_MS 5000
797
798#define FW_ACK_POLL_TIME_MS 1
799
800#define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
801
802/* LED Blink rate that will achieve ~15.9Hz */
803#define LED_BLINK_RATE_VAL 480
804
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200805/****************************************************************************
Eliezer Tamirf1410642008-02-28 11:51:50 -0800806 * Driver <-> FW Mailbox *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200807 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800808struct drv_port_mb {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200809
Eliezer Tamirf1410642008-02-28 11:51:50 -0800810 u32 link_status;
811 /* Driver should update this field on any link change event */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200812
Eliezer Tamirf1410642008-02-28 11:51:50 -0800813#define LINK_STATUS_LINK_FLAG_MASK 0x00000001
814#define LINK_STATUS_LINK_UP 0x00000001
815#define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
816#define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
817#define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
818#define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
819#define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
820#define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
821#define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
822#define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
823#define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
824#define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
825#define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
826#define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
827#define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
828#define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
829#define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
830#define LINK_STATUS_SPEED_AND_DUPLEX_12GTFD (11<<1)
831#define LINK_STATUS_SPEED_AND_DUPLEX_12GXFD (11<<1)
832#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD (12<<1)
833#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD (12<<1)
834#define LINK_STATUS_SPEED_AND_DUPLEX_13GTFD (13<<1)
835#define LINK_STATUS_SPEED_AND_DUPLEX_13GXFD (13<<1)
836#define LINK_STATUS_SPEED_AND_DUPLEX_15GTFD (14<<1)
837#define LINK_STATUS_SPEED_AND_DUPLEX_15GXFD (14<<1)
838#define LINK_STATUS_SPEED_AND_DUPLEX_16GTFD (15<<1)
839#define LINK_STATUS_SPEED_AND_DUPLEX_16GXFD (15<<1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200840
Eliezer Tamirf1410642008-02-28 11:51:50 -0800841#define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
842#define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200843
Eliezer Tamirf1410642008-02-28 11:51:50 -0800844#define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
845#define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
846#define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200847
Eliezer Tamirf1410642008-02-28 11:51:50 -0800848#define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
849#define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
850#define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
851#define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
852#define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
853#define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
854#define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
855
856#define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
857#define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
858
859#define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
860#define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
861
862#define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
863#define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
864#define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
865#define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
866#define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
867
868#define LINK_STATUS_SERDES_LINK 0x00100000
869
870#define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
871#define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
872#define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
873#define LINK_STATUS_LINK_PARTNER_12GXFD_CAPABLE 0x01000000
874#define LINK_STATUS_LINK_PARTNER_12_5GXFD_CAPABLE 0x02000000
875#define LINK_STATUS_LINK_PARTNER_13GXFD_CAPABLE 0x04000000
876#define LINK_STATUS_LINK_PARTNER_15GXFD_CAPABLE 0x08000000
877#define LINK_STATUS_LINK_PARTNER_16GXFD_CAPABLE 0x10000000
878
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700879 u32 port_stx;
880
Eilon Greensteinde832a52009-02-12 08:36:33 +0000881 u32 stat_nig_timer;
882
Eilon Greensteina35da8d2009-02-12 08:37:02 +0000883 /* MCP firmware does not use this field */
884 u32 ext_phy_fw_version;
Eliezer Tamirf1410642008-02-28 11:51:50 -0800885
886};
887
888
889struct drv_func_mb {
890
891 u32 drv_mb_header;
892#define DRV_MSG_CODE_MASK 0xffff0000
893#define DRV_MSG_CODE_LOAD_REQ 0x10000000
894#define DRV_MSG_CODE_LOAD_DONE 0x11000000
895#define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
896#define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
897#define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
898#define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000899#define DRV_MSG_CODE_DCC_OK 0x30000000
900#define DRV_MSG_CODE_DCC_FAILURE 0x31000000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800901#define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
902#define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
903#define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
904#define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
905#define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
906#define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
907#define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000908 /*
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200909 * The optic module verification commands require bootcode
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000910 * v5.0.6 or later
911 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000912#define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL 0xa0000000
913#define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL 0x00050006
914 /*
915 * The specific optic module verification command requires bootcode
916 * v5.2.12 or later
917 */
918#define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL 0xa1000000
919#define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL 0x00050234
Eliezer Tamirf1410642008-02-28 11:51:50 -0800920
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000921#define DRV_MSG_CODE_DCBX_ADMIN_PMF_MSG 0xb0000000
922#define DRV_MSG_CODE_DCBX_PMF_DRV_OK 0xb2000000
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800923#define DRV_MSG_CODE_SET_MF_BW 0xe0000000
924#define REQ_BC_VER_4_SET_MF_BW 0x00060202
925#define DRV_MSG_CODE_SET_MF_BW_ACK 0xe1000000
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700926#define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
927#define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
928#define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
929#define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
930
Eliezer Tamirf1410642008-02-28 11:51:50 -0800931#define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
932
933 u32 drv_mb_param;
934
935 u32 fw_mb_header;
936#define FW_MSG_CODE_MASK 0xffff0000
937#define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
938#define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
939#define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000940 /* Load common chip is supported from bc 6.0.0 */
941#define REQ_BC_VER_4_DRV_LOAD_COMMON_CHIP 0x00060000
942#define FW_MSG_CODE_DRV_LOAD_COMMON_CHIP 0x10130000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800943#define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
944#define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
945#define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
946#define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
947#define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
948#define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000949#define FW_MSG_CODE_DCC_DONE 0x30100000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800950#define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
951#define FW_MSG_CODE_DIAG_REFUSE 0x50200000
952#define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
953#define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
954#define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
955#define FW_MSG_CODE_GET_KEY_DONE 0x80100000
956#define FW_MSG_CODE_NO_KEY 0x80f00000
957#define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
958#define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
959#define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
960#define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
961#define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
962#define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000963#define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS 0xa0100000
964#define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG 0xa0200000
965#define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED 0xa0300000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800966
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700967#define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
968#define FW_MSG_CODE_LIC_RESPONSE 0xff020000
969#define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
970#define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
971
Eliezer Tamirf1410642008-02-28 11:51:50 -0800972#define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
973
974 u32 fw_mb_param;
975
976 u32 drv_pulse_mb;
977#define DRV_PULSE_SEQ_MASK 0x00007fff
978#define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
979 /* The system time is in the format of
980 * (year-2001)*12*32 + month*32 + day. */
981#define DRV_PULSE_ALWAYS_ALIVE 0x00008000
982 /* Indicate to the firmware not to go into the
983 * OS-absent when it is not getting driver pulse.
984 * This is used for debugging as well for PXE(MBA). */
985
986 u32 mcp_pulse_mb;
987#define MCP_PULSE_SEQ_MASK 0x00007fff
988#define MCP_PULSE_ALWAYS_ALIVE 0x00008000
989 /* Indicates to the driver not to assert due to lack
990 * of MCP response */
991#define MCP_EVENT_MASK 0xffff0000
992#define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
993
994 u32 iscsi_boot_signature;
995 u32 iscsi_boot_block_offset;
996
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700997 u32 drv_status;
998#define DRV_STATUS_PMF 0x00000001
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -0800999#define DRV_STATUS_SET_MF_BW 0x00000004
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001000
Eilon Greenstein2691d512009-08-12 08:22:08 +00001001#define DRV_STATUS_DCC_EVENT_MASK 0x0000ff00
1002#define DRV_STATUS_DCC_DISABLE_ENABLE_PF 0x00000100
1003#define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION 0x00000200
1004#define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS 0x00000400
1005#define DRV_STATUS_DCC_RESERVED1 0x00000800
1006#define DRV_STATUS_DCC_SET_PROTOCOL 0x00001000
1007#define DRV_STATUS_DCC_SET_PRIORITY 0x00002000
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001008#define DRV_STATUS_DCBX_EVENT_MASK 0x000f0000
1009#define DRV_STATUS_DCBX_NEGOTIATION_RESULTS 0x00010000
Eilon Greenstein2691d512009-08-12 08:22:08 +00001010
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001011 u32 virt_mac_upper;
1012#define VIRT_MAC_SIGN_MASK 0xffff0000
1013#define VIRT_MAC_SIGNATURE 0x564d0000
1014 u32 virt_mac_lower;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001015
1016};
1017
1018
1019/****************************************************************************
1020 * Management firmware state *
1021 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -08001022/* Allocate 440 bytes for management firmware */
1023#define MGMTFW_STATE_WORD_SIZE 110
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001024
1025struct mgmtfw_state {
1026 u32 opaque[MGMTFW_STATE_WORD_SIZE];
1027};
1028
1029
1030/****************************************************************************
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001031 * Multi-Function configuration *
1032 ****************************************************************************/
1033struct shared_mf_cfg {
1034
1035 u32 clp_mb;
1036#define SHARED_MF_CLP_SET_DEFAULT 0x00000000
1037 /* set by CLP */
1038#define SHARED_MF_CLP_EXIT 0x00000001
1039 /* set by MCP */
1040#define SHARED_MF_CLP_EXIT_DONE 0x00010000
1041
1042};
1043
1044struct port_mf_cfg {
1045
1046 u32 dynamic_cfg; /* device control channel */
Eilon Greenstein2691d512009-08-12 08:22:08 +00001047#define PORT_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1048#define PORT_MF_CFG_E1HOV_TAG_SHIFT 0
1049#define PORT_MF_CFG_E1HOV_TAG_DEFAULT PORT_MF_CFG_E1HOV_TAG_MASK
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001050
1051 u32 reserved[3];
1052
1053};
1054
1055struct func_mf_cfg {
1056
1057 u32 config;
1058 /* E/R/I/D */
1059 /* function 0 of each port cannot be hidden */
1060#define FUNC_MF_CFG_FUNC_HIDE 0x00000001
1061
1062#define FUNC_MF_CFG_PROTOCOL_MASK 0x00000007
1063#define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
1064#define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
1065#define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
1066#define FUNC_MF_CFG_PROTOCOL_DEFAULT\
1067 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
1068
1069#define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
1070
1071 /* PRI */
1072 /* 0 - low priority, 3 - high priority */
1073#define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
1074#define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
1075#define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
1076
1077 /* MINBW, MAXBW */
1078 /* value range - 0..100, increments in 100Mbps */
1079#define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
1080#define FUNC_MF_CFG_MIN_BW_SHIFT 16
1081#define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
1082#define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
1083#define FUNC_MF_CFG_MAX_BW_SHIFT 24
1084#define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
1085
1086 u32 mac_upper; /* MAC */
1087#define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
1088#define FUNC_MF_CFG_UPPERMAC_SHIFT 0
1089#define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
1090 u32 mac_lower;
1091#define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
1092
1093 u32 e1hov_tag; /* VNI */
1094#define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1095#define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
1096#define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
1097
1098 u32 reserved[2];
1099
1100};
1101
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001102/* This structure is not applicable and should not be accessed on 57711 */
1103struct func_ext_cfg {
1104 u32 func_cfg;
1105#define MACP_FUNC_CFG_FLAGS_MASK 0x000000FF
1106#define MACP_FUNC_CFG_FLAGS_SHIFT 0
1107#define MACP_FUNC_CFG_FLAGS_ENABLED 0x00000001
1108#define MACP_FUNC_CFG_FLAGS_ETHERNET 0x00000002
1109#define MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD 0x00000004
1110#define MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD 0x00000008
1111
1112 u32 iscsi_mac_addr_upper;
1113 u32 iscsi_mac_addr_lower;
1114
1115 u32 fcoe_mac_addr_upper;
1116 u32 fcoe_mac_addr_lower;
1117
1118 u32 fcoe_wwn_port_name_upper;
1119 u32 fcoe_wwn_port_name_lower;
1120
1121 u32 fcoe_wwn_node_name_upper;
1122 u32 fcoe_wwn_node_name_lower;
1123
1124 u32 preserve_data;
1125#define MF_FUNC_CFG_PRESERVE_L2_MAC (1<<0)
1126#define MF_FUNC_CFG_PRESERVE_ISCSI_MAC (1<<1)
1127#define MF_FUNC_CFG_PRESERVE_FCOE_MAC (1<<2)
1128#define MF_FUNC_CFG_PRESERVE_FCOE_WWN_P (1<<3)
1129#define MF_FUNC_CFG_PRESERVE_FCOE_WWN_N (1<<4)
1130};
1131
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001132struct mf_cfg {
1133
1134 struct shared_mf_cfg shared_mf_config;
1135 struct port_mf_cfg port_mf_config[PORT_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001136 struct func_mf_cfg func_mf_config[E1H_FUNC_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001137
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001138 struct func_ext_cfg func_ext_config[E1H_FUNC_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001139};
1140
1141
1142/****************************************************************************
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001143 * Shared Memory Region *
1144 ****************************************************************************/
1145struct shmem_region { /* SharedMem Offset (size) */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001146
1147 u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
1148#define SHR_MEM_FORMAT_REV_ID ('A'<<24)
1149#define SHR_MEM_FORMAT_REV_MASK 0xff000000
1150 /* validity bits */
1151#define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
1152#define SHR_MEM_VALIDITY_MB 0x00200000
1153#define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
1154#define SHR_MEM_VALIDITY_RESERVED 0x00000007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001155 /* One licensing bit should be set */
1156#define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
1157#define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
1158#define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
1159#define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
Eliezer Tamirf1410642008-02-28 11:51:50 -08001160 /* Active MFW */
1161#define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
1162#define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
1163#define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
1164#define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
1165#define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
1166#define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001167
Eilon Greenstein5cd65a92009-02-12 08:38:11 +00001168 struct shm_dev_info dev_info; /* 0x8 (0x438) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001169
Michael Chane2513062009-10-10 13:46:58 +00001170 struct license_key drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001171
1172 /* FW information (for internal FW use) */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001173 u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
1174 struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001175
Eliezer Tamirf1410642008-02-28 11:51:50 -08001176 struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001177 struct drv_func_mb func_mb[]; /* 0x684
1178 (44*2/4/8=0x58/0xb0/0x160) */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001179
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001180}; /* 57710 = 0x6dc | 57711 = 0x7E4 | 57712 = 0x734 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001181
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001182struct fw_flr_ack {
1183 u32 pf_ack;
1184 u32 vf_ack[1];
1185 u32 iov_dis_ack;
1186};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001187
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001188struct fw_flr_mb {
1189 u32 aggint;
1190 u32 opgen_addr;
1191 struct fw_flr_ack ack;
1192};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001193
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001194/**** SUPPORT FOR SHMEM ARRRAYS ***
1195 * The SHMEM HSI is aligned on 32 bit boundaries which makes it difficult to
1196 * define arrays with storage types smaller then unsigned dwords.
1197 * The macros below add generic support for SHMEM arrays with numeric elements
1198 * that can span 2,4,8 or 16 bits. The array underlying type is a 32 bit dword
1199 * array with individual bit-filed elements accessed using shifts and masks.
1200 *
1201 */
1202
1203/* eb is the bitwidth of a single element */
1204#define SHMEM_ARRAY_MASK(eb) ((1<<(eb))-1)
1205#define SHMEM_ARRAY_ENTRY(i, eb) ((i)/(32/(eb)))
1206
1207/* the bit-position macro allows the used to flip the order of the arrays
1208 * elements on a per byte or word boundary.
1209 *
1210 * example: an array with 8 entries each 4 bit wide. This array will fit into
1211 * a single dword. The diagrmas below show the array order of the nibbles.
1212 *
1213 * SHMEM_ARRAY_BITPOS(i, 4, 4) defines the stadard ordering:
1214 *
1215 * | | | |
1216 * 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
1217 * | | | |
1218 *
1219 * SHMEM_ARRAY_BITPOS(i, 4, 8) defines a flip ordering per byte:
1220 *
1221 * | | | |
1222 * 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 |
1223 * | | | |
1224 *
1225 * SHMEM_ARRAY_BITPOS(i, 4, 16) defines a flip ordering per word:
1226 *
1227 * | | | |
1228 * 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 |
1229 * | | | |
1230 */
1231#define SHMEM_ARRAY_BITPOS(i, eb, fb) \
1232 ((((32/(fb)) - 1 - ((i)/((fb)/(eb))) % (32/(fb))) * (fb)) + \
1233 (((i)%((fb)/(eb))) * (eb)))
1234
1235#define SHMEM_ARRAY_GET(a, i, eb, fb) \
1236 ((a[SHMEM_ARRAY_ENTRY(i, eb)] >> SHMEM_ARRAY_BITPOS(i, eb, fb)) & \
1237 SHMEM_ARRAY_MASK(eb))
1238
1239#define SHMEM_ARRAY_SET(a, i, eb, fb, val) \
1240do { \
1241 a[SHMEM_ARRAY_ENTRY(i, eb)] &= ~(SHMEM_ARRAY_MASK(eb) << \
1242 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
1243 a[SHMEM_ARRAY_ENTRY(i, eb)] |= (((val) & SHMEM_ARRAY_MASK(eb)) << \
1244 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
1245} while (0)
1246
1247
1248/****START OF DCBX STRUCTURES DECLARATIONS****/
1249#define DCBX_MAX_NUM_PRI_PG_ENTRIES 8
1250#define DCBX_PRI_PG_BITWIDTH 4
1251#define DCBX_PRI_PG_FBITS 8
1252#define DCBX_PRI_PG_GET(a, i) \
1253 SHMEM_ARRAY_GET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS)
1254#define DCBX_PRI_PG_SET(a, i, val) \
1255 SHMEM_ARRAY_SET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS, val)
1256#define DCBX_MAX_NUM_PG_BW_ENTRIES 8
1257#define DCBX_BW_PG_BITWIDTH 8
1258#define DCBX_PG_BW_GET(a, i) \
1259 SHMEM_ARRAY_GET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH)
1260#define DCBX_PG_BW_SET(a, i, val) \
1261 SHMEM_ARRAY_SET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH, val)
1262#define DCBX_STRICT_PRI_PG 15
1263#define DCBX_MAX_APP_PROTOCOL 16
1264#define FCOE_APP_IDX 0
1265#define ISCSI_APP_IDX 1
1266#define PREDEFINED_APP_IDX_MAX 2
1267
1268struct dcbx_ets_feature {
1269 u32 enabled;
1270 u32 pg_bw_tbl[2];
1271 u32 pri_pg_tbl[1];
1272};
1273
1274struct dcbx_pfc_feature {
1275#ifdef __BIG_ENDIAN
1276 u8 pri_en_bitmap;
1277#define DCBX_PFC_PRI_0 0x01
1278#define DCBX_PFC_PRI_1 0x02
1279#define DCBX_PFC_PRI_2 0x04
1280#define DCBX_PFC_PRI_3 0x08
1281#define DCBX_PFC_PRI_4 0x10
1282#define DCBX_PFC_PRI_5 0x20
1283#define DCBX_PFC_PRI_6 0x40
1284#define DCBX_PFC_PRI_7 0x80
1285 u8 pfc_caps;
1286 u8 reserved;
1287 u8 enabled;
1288#elif defined(__LITTLE_ENDIAN)
1289 u8 enabled;
1290 u8 reserved;
1291 u8 pfc_caps;
1292 u8 pri_en_bitmap;
1293#define DCBX_PFC_PRI_0 0x01
1294#define DCBX_PFC_PRI_1 0x02
1295#define DCBX_PFC_PRI_2 0x04
1296#define DCBX_PFC_PRI_3 0x08
1297#define DCBX_PFC_PRI_4 0x10
1298#define DCBX_PFC_PRI_5 0x20
1299#define DCBX_PFC_PRI_6 0x40
1300#define DCBX_PFC_PRI_7 0x80
1301#endif
1302};
1303
1304struct dcbx_app_priority_entry {
1305#ifdef __BIG_ENDIAN
1306 u16 app_id;
1307 u8 pri_bitmap;
1308 u8 appBitfield;
1309#define DCBX_APP_ENTRY_VALID 0x01
1310#define DCBX_APP_ENTRY_SF_MASK 0x30
1311#define DCBX_APP_ENTRY_SF_SHIFT 4
1312#define DCBX_APP_SF_ETH_TYPE 0x10
1313#define DCBX_APP_SF_PORT 0x20
1314#elif defined(__LITTLE_ENDIAN)
1315 u8 appBitfield;
1316#define DCBX_APP_ENTRY_VALID 0x01
1317#define DCBX_APP_ENTRY_SF_MASK 0x30
1318#define DCBX_APP_ENTRY_SF_SHIFT 4
1319#define DCBX_APP_SF_ETH_TYPE 0x10
1320#define DCBX_APP_SF_PORT 0x20
1321 u8 pri_bitmap;
1322 u16 app_id;
1323#endif
1324};
1325
1326struct dcbx_app_priority_feature {
1327#ifdef __BIG_ENDIAN
1328 u8 reserved;
1329 u8 default_pri;
1330 u8 tc_supported;
1331 u8 enabled;
1332#elif defined(__LITTLE_ENDIAN)
1333 u8 enabled;
1334 u8 tc_supported;
1335 u8 default_pri;
1336 u8 reserved;
1337#endif
1338 struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
1339};
1340
1341struct dcbx_features {
1342 struct dcbx_ets_feature ets;
1343 struct dcbx_pfc_feature pfc;
1344 struct dcbx_app_priority_feature app;
1345};
1346
1347struct lldp_params {
1348#ifdef __BIG_ENDIAN
1349 u8 msg_fast_tx_interval;
1350 u8 msg_tx_hold;
1351 u8 msg_tx_interval;
1352 u8 admin_status;
1353#define LLDP_TX_ONLY 0x01
1354#define LLDP_RX_ONLY 0x02
1355#define LLDP_TX_RX 0x03
1356#define LLDP_DISABLED 0x04
1357 u8 reserved1;
1358 u8 tx_fast;
1359 u8 tx_crd_max;
1360 u8 tx_crd;
1361#elif defined(__LITTLE_ENDIAN)
1362 u8 admin_status;
1363#define LLDP_TX_ONLY 0x01
1364#define LLDP_RX_ONLY 0x02
1365#define LLDP_TX_RX 0x03
1366#define LLDP_DISABLED 0x04
1367 u8 msg_tx_interval;
1368 u8 msg_tx_hold;
1369 u8 msg_fast_tx_interval;
1370 u8 tx_crd;
1371 u8 tx_crd_max;
1372 u8 tx_fast;
1373 u8 reserved1;
1374#endif
1375#define REM_CHASSIS_ID_STAT_LEN 4
1376#define REM_PORT_ID_STAT_LEN 4
1377 u32 peer_chassis_id[REM_CHASSIS_ID_STAT_LEN];
1378 u32 peer_port_id[REM_PORT_ID_STAT_LEN];
1379};
1380
1381struct lldp_dcbx_stat {
1382#define LOCAL_CHASSIS_ID_STAT_LEN 2
1383#define LOCAL_PORT_ID_STAT_LEN 2
1384 u32 local_chassis_id[LOCAL_CHASSIS_ID_STAT_LEN];
1385 u32 local_port_id[LOCAL_PORT_ID_STAT_LEN];
1386 u32 num_tx_dcbx_pkts;
1387 u32 num_rx_dcbx_pkts;
1388};
1389
1390struct lldp_admin_mib {
1391 u32 ver_cfg_flags;
1392#define DCBX_ETS_CONFIG_TX_ENABLED 0x00000001
1393#define DCBX_PFC_CONFIG_TX_ENABLED 0x00000002
1394#define DCBX_APP_CONFIG_TX_ENABLED 0x00000004
1395#define DCBX_ETS_RECO_TX_ENABLED 0x00000008
1396#define DCBX_ETS_RECO_VALID 0x00000010
1397#define DCBX_ETS_WILLING 0x00000020
1398#define DCBX_PFC_WILLING 0x00000040
1399#define DCBX_APP_WILLING 0x00000080
1400#define DCBX_VERSION_CEE 0x00000100
1401#define DCBX_VERSION_IEEE 0x00000200
1402#define DCBX_DCBX_ENABLED 0x00000400
1403#define DCBX_CEE_VERSION_MASK 0x0000f000
1404#define DCBX_CEE_VERSION_SHIFT 12
1405#define DCBX_CEE_MAX_VERSION_MASK 0x000f0000
1406#define DCBX_CEE_MAX_VERSION_SHIFT 16
1407 struct dcbx_features features;
1408};
1409
1410struct lldp_remote_mib {
1411 u32 prefix_seq_num;
1412 u32 flags;
1413#define DCBX_ETS_TLV_RX 0x00000001
1414#define DCBX_PFC_TLV_RX 0x00000002
1415#define DCBX_APP_TLV_RX 0x00000004
1416#define DCBX_ETS_RX_ERROR 0x00000010
1417#define DCBX_PFC_RX_ERROR 0x00000020
1418#define DCBX_APP_RX_ERROR 0x00000040
1419#define DCBX_ETS_REM_WILLING 0x00000100
1420#define DCBX_PFC_REM_WILLING 0x00000200
1421#define DCBX_APP_REM_WILLING 0x00000400
1422#define DCBX_REMOTE_ETS_RECO_VALID 0x00001000
1423 struct dcbx_features features;
1424 u32 suffix_seq_num;
1425};
1426
1427struct lldp_local_mib {
1428 u32 prefix_seq_num;
1429 u32 error;
1430#define DCBX_LOCAL_ETS_ERROR 0x00000001
1431#define DCBX_LOCAL_PFC_ERROR 0x00000002
1432#define DCBX_LOCAL_APP_ERROR 0x00000004
1433#define DCBX_LOCAL_PFC_MISMATCH 0x00000010
1434#define DCBX_LOCAL_APP_MISMATCH 0x00000020
1435 struct dcbx_features features;
1436 u32 suffix_seq_num;
1437};
1438/***END OF DCBX STRUCTURES DECLARATIONS***/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001439
Eilon Greenstein2691d512009-08-12 08:22:08 +00001440struct shmem2_region {
1441
1442 u32 size;
1443
1444 u32 dcc_support;
1445#define SHMEM_DCC_SUPPORT_NONE 0x00000000
1446#define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV 0x00000001
1447#define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV 0x00000004
1448#define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV 0x00000008
1449#define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV 0x00000040
1450#define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV 0x00000080
1451#define SHMEM_DCC_SUPPORT_DEFAULT SHMEM_DCC_SUPPORT_NONE
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001452 u32 ext_phy_fw_version2[PORT_MAX];
1453 /*
1454 * For backwards compatibility, if the mf_cfg_addr does not exist
1455 * (the size filed is smaller than 0xc) the mf_cfg resides at the
1456 * end of struct shmem_region
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001457 */
1458 u32 mf_cfg_addr;
1459#define SHMEM_MF_CFG_ADDR_NONE 0x00000000
1460
1461 struct fw_flr_mb flr_mb;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001462 u32 dcbx_lldp_params_offset;
1463#define SHMEM_LLDP_DCBX_PARAMS_NONE 0x00000000
1464 u32 dcbx_neg_res_offset;
1465#define SHMEM_DCBX_NEG_RES_NONE 0x00000000
1466 u32 dcbx_remote_mib_offset;
1467#define SHMEM_DCBX_REMOTE_MIB_NONE 0x00000000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001468 /*
1469 * The other shmemX_base_addr holds the other path's shmem address
1470 * required for example in case of common phy init, or for path1 to know
1471 * the address of mcp debug trace which is located in offset from shmem
1472 * of path0
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001473 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001474 u32 other_shmem_base_addr;
1475 u32 other_shmem2_base_addr;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001476 u32 reserved1[E2_VF_MAX / 32];
1477 u32 reserved2[E2_FUNC_MAX][E2_VF_MAX / 32];
1478 u32 dcbx_lldp_dcbx_stat_offset;
1479#define SHMEM_LLDP_DCBX_STAT_NONE 0x00000000
Eilon Greenstein2691d512009-08-12 08:22:08 +00001480};
1481
1482
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001483struct emac_stats {
1484 u32 rx_stat_ifhcinoctets;
1485 u32 rx_stat_ifhcinbadoctets;
1486 u32 rx_stat_etherstatsfragments;
1487 u32 rx_stat_ifhcinucastpkts;
1488 u32 rx_stat_ifhcinmulticastpkts;
1489 u32 rx_stat_ifhcinbroadcastpkts;
1490 u32 rx_stat_dot3statsfcserrors;
1491 u32 rx_stat_dot3statsalignmenterrors;
1492 u32 rx_stat_dot3statscarriersenseerrors;
1493 u32 rx_stat_xonpauseframesreceived;
1494 u32 rx_stat_xoffpauseframesreceived;
1495 u32 rx_stat_maccontrolframesreceived;
1496 u32 rx_stat_xoffstateentered;
1497 u32 rx_stat_dot3statsframestoolong;
1498 u32 rx_stat_etherstatsjabbers;
1499 u32 rx_stat_etherstatsundersizepkts;
1500 u32 rx_stat_etherstatspkts64octets;
1501 u32 rx_stat_etherstatspkts65octetsto127octets;
1502 u32 rx_stat_etherstatspkts128octetsto255octets;
1503 u32 rx_stat_etherstatspkts256octetsto511octets;
1504 u32 rx_stat_etherstatspkts512octetsto1023octets;
1505 u32 rx_stat_etherstatspkts1024octetsto1522octets;
1506 u32 rx_stat_etherstatspktsover1522octets;
1507
1508 u32 rx_stat_falsecarriererrors;
1509
1510 u32 tx_stat_ifhcoutoctets;
1511 u32 tx_stat_ifhcoutbadoctets;
1512 u32 tx_stat_etherstatscollisions;
1513 u32 tx_stat_outxonsent;
1514 u32 tx_stat_outxoffsent;
1515 u32 tx_stat_flowcontroldone;
1516 u32 tx_stat_dot3statssinglecollisionframes;
1517 u32 tx_stat_dot3statsmultiplecollisionframes;
1518 u32 tx_stat_dot3statsdeferredtransmissions;
1519 u32 tx_stat_dot3statsexcessivecollisions;
1520 u32 tx_stat_dot3statslatecollisions;
1521 u32 tx_stat_ifhcoutucastpkts;
1522 u32 tx_stat_ifhcoutmulticastpkts;
1523 u32 tx_stat_ifhcoutbroadcastpkts;
1524 u32 tx_stat_etherstatspkts64octets;
1525 u32 tx_stat_etherstatspkts65octetsto127octets;
1526 u32 tx_stat_etherstatspkts128octetsto255octets;
1527 u32 tx_stat_etherstatspkts256octetsto511octets;
1528 u32 tx_stat_etherstatspkts512octetsto1023octets;
1529 u32 tx_stat_etherstatspkts1024octetsto1522octets;
1530 u32 tx_stat_etherstatspktsover1522octets;
1531 u32 tx_stat_dot3statsinternalmactransmiterrors;
1532};
1533
1534
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001535struct bmac1_stats {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001536 u32 tx_stat_gtpkt_lo;
1537 u32 tx_stat_gtpkt_hi;
1538 u32 tx_stat_gtxpf_lo;
1539 u32 tx_stat_gtxpf_hi;
1540 u32 tx_stat_gtfcs_lo;
1541 u32 tx_stat_gtfcs_hi;
1542 u32 tx_stat_gtmca_lo;
1543 u32 tx_stat_gtmca_hi;
1544 u32 tx_stat_gtbca_lo;
1545 u32 tx_stat_gtbca_hi;
1546 u32 tx_stat_gtfrg_lo;
1547 u32 tx_stat_gtfrg_hi;
1548 u32 tx_stat_gtovr_lo;
1549 u32 tx_stat_gtovr_hi;
1550 u32 tx_stat_gt64_lo;
1551 u32 tx_stat_gt64_hi;
1552 u32 tx_stat_gt127_lo;
1553 u32 tx_stat_gt127_hi;
1554 u32 tx_stat_gt255_lo;
1555 u32 tx_stat_gt255_hi;
1556 u32 tx_stat_gt511_lo;
1557 u32 tx_stat_gt511_hi;
1558 u32 tx_stat_gt1023_lo;
1559 u32 tx_stat_gt1023_hi;
1560 u32 tx_stat_gt1518_lo;
1561 u32 tx_stat_gt1518_hi;
1562 u32 tx_stat_gt2047_lo;
1563 u32 tx_stat_gt2047_hi;
1564 u32 tx_stat_gt4095_lo;
1565 u32 tx_stat_gt4095_hi;
1566 u32 tx_stat_gt9216_lo;
1567 u32 tx_stat_gt9216_hi;
1568 u32 tx_stat_gt16383_lo;
1569 u32 tx_stat_gt16383_hi;
1570 u32 tx_stat_gtmax_lo;
1571 u32 tx_stat_gtmax_hi;
1572 u32 tx_stat_gtufl_lo;
1573 u32 tx_stat_gtufl_hi;
1574 u32 tx_stat_gterr_lo;
1575 u32 tx_stat_gterr_hi;
1576 u32 tx_stat_gtbyt_lo;
1577 u32 tx_stat_gtbyt_hi;
1578
1579 u32 rx_stat_gr64_lo;
1580 u32 rx_stat_gr64_hi;
1581 u32 rx_stat_gr127_lo;
1582 u32 rx_stat_gr127_hi;
1583 u32 rx_stat_gr255_lo;
1584 u32 rx_stat_gr255_hi;
1585 u32 rx_stat_gr511_lo;
1586 u32 rx_stat_gr511_hi;
1587 u32 rx_stat_gr1023_lo;
1588 u32 rx_stat_gr1023_hi;
1589 u32 rx_stat_gr1518_lo;
1590 u32 rx_stat_gr1518_hi;
1591 u32 rx_stat_gr2047_lo;
1592 u32 rx_stat_gr2047_hi;
1593 u32 rx_stat_gr4095_lo;
1594 u32 rx_stat_gr4095_hi;
1595 u32 rx_stat_gr9216_lo;
1596 u32 rx_stat_gr9216_hi;
1597 u32 rx_stat_gr16383_lo;
1598 u32 rx_stat_gr16383_hi;
1599 u32 rx_stat_grmax_lo;
1600 u32 rx_stat_grmax_hi;
1601 u32 rx_stat_grpkt_lo;
1602 u32 rx_stat_grpkt_hi;
1603 u32 rx_stat_grfcs_lo;
1604 u32 rx_stat_grfcs_hi;
1605 u32 rx_stat_grmca_lo;
1606 u32 rx_stat_grmca_hi;
1607 u32 rx_stat_grbca_lo;
1608 u32 rx_stat_grbca_hi;
1609 u32 rx_stat_grxcf_lo;
1610 u32 rx_stat_grxcf_hi;
1611 u32 rx_stat_grxpf_lo;
1612 u32 rx_stat_grxpf_hi;
1613 u32 rx_stat_grxuo_lo;
1614 u32 rx_stat_grxuo_hi;
1615 u32 rx_stat_grjbr_lo;
1616 u32 rx_stat_grjbr_hi;
1617 u32 rx_stat_grovr_lo;
1618 u32 rx_stat_grovr_hi;
1619 u32 rx_stat_grflr_lo;
1620 u32 rx_stat_grflr_hi;
1621 u32 rx_stat_grmeg_lo;
1622 u32 rx_stat_grmeg_hi;
1623 u32 rx_stat_grmeb_lo;
1624 u32 rx_stat_grmeb_hi;
1625 u32 rx_stat_grbyt_lo;
1626 u32 rx_stat_grbyt_hi;
1627 u32 rx_stat_grund_lo;
1628 u32 rx_stat_grund_hi;
1629 u32 rx_stat_grfrg_lo;
1630 u32 rx_stat_grfrg_hi;
1631 u32 rx_stat_grerb_lo;
1632 u32 rx_stat_grerb_hi;
1633 u32 rx_stat_grfre_lo;
1634 u32 rx_stat_grfre_hi;
1635 u32 rx_stat_gripj_lo;
1636 u32 rx_stat_gripj_hi;
1637};
1638
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001639struct bmac2_stats {
1640 u32 tx_stat_gtpk_lo; /* gtpok */
1641 u32 tx_stat_gtpk_hi; /* gtpok */
1642 u32 tx_stat_gtxpf_lo; /* gtpf */
1643 u32 tx_stat_gtxpf_hi; /* gtpf */
1644 u32 tx_stat_gtpp_lo; /* NEW BMAC2 */
1645 u32 tx_stat_gtpp_hi; /* NEW BMAC2 */
1646 u32 tx_stat_gtfcs_lo;
1647 u32 tx_stat_gtfcs_hi;
1648 u32 tx_stat_gtuca_lo; /* NEW BMAC2 */
1649 u32 tx_stat_gtuca_hi; /* NEW BMAC2 */
1650 u32 tx_stat_gtmca_lo;
1651 u32 tx_stat_gtmca_hi;
1652 u32 tx_stat_gtbca_lo;
1653 u32 tx_stat_gtbca_hi;
1654 u32 tx_stat_gtovr_lo;
1655 u32 tx_stat_gtovr_hi;
1656 u32 tx_stat_gtfrg_lo;
1657 u32 tx_stat_gtfrg_hi;
1658 u32 tx_stat_gtpkt1_lo; /* gtpkt */
1659 u32 tx_stat_gtpkt1_hi; /* gtpkt */
1660 u32 tx_stat_gt64_lo;
1661 u32 tx_stat_gt64_hi;
1662 u32 tx_stat_gt127_lo;
1663 u32 tx_stat_gt127_hi;
1664 u32 tx_stat_gt255_lo;
1665 u32 tx_stat_gt255_hi;
1666 u32 tx_stat_gt511_lo;
1667 u32 tx_stat_gt511_hi;
1668 u32 tx_stat_gt1023_lo;
1669 u32 tx_stat_gt1023_hi;
1670 u32 tx_stat_gt1518_lo;
1671 u32 tx_stat_gt1518_hi;
1672 u32 tx_stat_gt2047_lo;
1673 u32 tx_stat_gt2047_hi;
1674 u32 tx_stat_gt4095_lo;
1675 u32 tx_stat_gt4095_hi;
1676 u32 tx_stat_gt9216_lo;
1677 u32 tx_stat_gt9216_hi;
1678 u32 tx_stat_gt16383_lo;
1679 u32 tx_stat_gt16383_hi;
1680 u32 tx_stat_gtmax_lo;
1681 u32 tx_stat_gtmax_hi;
1682 u32 tx_stat_gtufl_lo;
1683 u32 tx_stat_gtufl_hi;
1684 u32 tx_stat_gterr_lo;
1685 u32 tx_stat_gterr_hi;
1686 u32 tx_stat_gtbyt_lo;
1687 u32 tx_stat_gtbyt_hi;
1688
1689 u32 rx_stat_gr64_lo;
1690 u32 rx_stat_gr64_hi;
1691 u32 rx_stat_gr127_lo;
1692 u32 rx_stat_gr127_hi;
1693 u32 rx_stat_gr255_lo;
1694 u32 rx_stat_gr255_hi;
1695 u32 rx_stat_gr511_lo;
1696 u32 rx_stat_gr511_hi;
1697 u32 rx_stat_gr1023_lo;
1698 u32 rx_stat_gr1023_hi;
1699 u32 rx_stat_gr1518_lo;
1700 u32 rx_stat_gr1518_hi;
1701 u32 rx_stat_gr2047_lo;
1702 u32 rx_stat_gr2047_hi;
1703 u32 rx_stat_gr4095_lo;
1704 u32 rx_stat_gr4095_hi;
1705 u32 rx_stat_gr9216_lo;
1706 u32 rx_stat_gr9216_hi;
1707 u32 rx_stat_gr16383_lo;
1708 u32 rx_stat_gr16383_hi;
1709 u32 rx_stat_grmax_lo;
1710 u32 rx_stat_grmax_hi;
1711 u32 rx_stat_grpkt_lo;
1712 u32 rx_stat_grpkt_hi;
1713 u32 rx_stat_grfcs_lo;
1714 u32 rx_stat_grfcs_hi;
1715 u32 rx_stat_gruca_lo;
1716 u32 rx_stat_gruca_hi;
1717 u32 rx_stat_grmca_lo;
1718 u32 rx_stat_grmca_hi;
1719 u32 rx_stat_grbca_lo;
1720 u32 rx_stat_grbca_hi;
1721 u32 rx_stat_grxpf_lo; /* grpf */
1722 u32 rx_stat_grxpf_hi; /* grpf */
1723 u32 rx_stat_grpp_lo;
1724 u32 rx_stat_grpp_hi;
1725 u32 rx_stat_grxuo_lo; /* gruo */
1726 u32 rx_stat_grxuo_hi; /* gruo */
1727 u32 rx_stat_grjbr_lo;
1728 u32 rx_stat_grjbr_hi;
1729 u32 rx_stat_grovr_lo;
1730 u32 rx_stat_grovr_hi;
1731 u32 rx_stat_grxcf_lo; /* grcf */
1732 u32 rx_stat_grxcf_hi; /* grcf */
1733 u32 rx_stat_grflr_lo;
1734 u32 rx_stat_grflr_hi;
1735 u32 rx_stat_grpok_lo;
1736 u32 rx_stat_grpok_hi;
1737 u32 rx_stat_grmeg_lo;
1738 u32 rx_stat_grmeg_hi;
1739 u32 rx_stat_grmeb_lo;
1740 u32 rx_stat_grmeb_hi;
1741 u32 rx_stat_grbyt_lo;
1742 u32 rx_stat_grbyt_hi;
1743 u32 rx_stat_grund_lo;
1744 u32 rx_stat_grund_hi;
1745 u32 rx_stat_grfrg_lo;
1746 u32 rx_stat_grfrg_hi;
1747 u32 rx_stat_grerb_lo; /* grerrbyt */
1748 u32 rx_stat_grerb_hi; /* grerrbyt */
1749 u32 rx_stat_grfre_lo; /* grfrerr */
1750 u32 rx_stat_grfre_hi; /* grfrerr */
1751 u32 rx_stat_gripj_lo;
1752 u32 rx_stat_gripj_hi;
1753};
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001754
1755union mac_stats {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001756 struct emac_stats emac_stats;
1757 struct bmac1_stats bmac1_stats;
1758 struct bmac2_stats bmac2_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001759};
1760
1761
1762struct mac_stx {
1763 /* in_bad_octets */
1764 u32 rx_stat_ifhcinbadoctets_hi;
1765 u32 rx_stat_ifhcinbadoctets_lo;
1766
1767 /* out_bad_octets */
1768 u32 tx_stat_ifhcoutbadoctets_hi;
1769 u32 tx_stat_ifhcoutbadoctets_lo;
1770
1771 /* crc_receive_errors */
1772 u32 rx_stat_dot3statsfcserrors_hi;
1773 u32 rx_stat_dot3statsfcserrors_lo;
1774 /* alignment_errors */
1775 u32 rx_stat_dot3statsalignmenterrors_hi;
1776 u32 rx_stat_dot3statsalignmenterrors_lo;
1777 /* carrier_sense_errors */
1778 u32 rx_stat_dot3statscarriersenseerrors_hi;
1779 u32 rx_stat_dot3statscarriersenseerrors_lo;
1780 /* false_carrier_detections */
1781 u32 rx_stat_falsecarriererrors_hi;
1782 u32 rx_stat_falsecarriererrors_lo;
1783
1784 /* runt_packets_received */
1785 u32 rx_stat_etherstatsundersizepkts_hi;
1786 u32 rx_stat_etherstatsundersizepkts_lo;
1787 /* jabber_packets_received */
1788 u32 rx_stat_dot3statsframestoolong_hi;
1789 u32 rx_stat_dot3statsframestoolong_lo;
1790
1791 /* error_runt_packets_received */
1792 u32 rx_stat_etherstatsfragments_hi;
1793 u32 rx_stat_etherstatsfragments_lo;
1794 /* error_jabber_packets_received */
1795 u32 rx_stat_etherstatsjabbers_hi;
1796 u32 rx_stat_etherstatsjabbers_lo;
1797
1798 /* control_frames_received */
1799 u32 rx_stat_maccontrolframesreceived_hi;
1800 u32 rx_stat_maccontrolframesreceived_lo;
1801 u32 rx_stat_bmac_xpf_hi;
1802 u32 rx_stat_bmac_xpf_lo;
1803 u32 rx_stat_bmac_xcf_hi;
1804 u32 rx_stat_bmac_xcf_lo;
1805
1806 /* xoff_state_entered */
1807 u32 rx_stat_xoffstateentered_hi;
1808 u32 rx_stat_xoffstateentered_lo;
1809 /* pause_xon_frames_received */
1810 u32 rx_stat_xonpauseframesreceived_hi;
1811 u32 rx_stat_xonpauseframesreceived_lo;
1812 /* pause_xoff_frames_received */
1813 u32 rx_stat_xoffpauseframesreceived_hi;
1814 u32 rx_stat_xoffpauseframesreceived_lo;
1815 /* pause_xon_frames_transmitted */
1816 u32 tx_stat_outxonsent_hi;
1817 u32 tx_stat_outxonsent_lo;
1818 /* pause_xoff_frames_transmitted */
1819 u32 tx_stat_outxoffsent_hi;
1820 u32 tx_stat_outxoffsent_lo;
1821 /* flow_control_done */
1822 u32 tx_stat_flowcontroldone_hi;
1823 u32 tx_stat_flowcontroldone_lo;
1824
1825 /* ether_stats_collisions */
1826 u32 tx_stat_etherstatscollisions_hi;
1827 u32 tx_stat_etherstatscollisions_lo;
1828 /* single_collision_transmit_frames */
1829 u32 tx_stat_dot3statssinglecollisionframes_hi;
1830 u32 tx_stat_dot3statssinglecollisionframes_lo;
1831 /* multiple_collision_transmit_frames */
1832 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
1833 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
1834 /* deferred_transmissions */
1835 u32 tx_stat_dot3statsdeferredtransmissions_hi;
1836 u32 tx_stat_dot3statsdeferredtransmissions_lo;
1837 /* excessive_collision_frames */
1838 u32 tx_stat_dot3statsexcessivecollisions_hi;
1839 u32 tx_stat_dot3statsexcessivecollisions_lo;
1840 /* late_collision_frames */
1841 u32 tx_stat_dot3statslatecollisions_hi;
1842 u32 tx_stat_dot3statslatecollisions_lo;
1843
1844 /* frames_transmitted_64_bytes */
1845 u32 tx_stat_etherstatspkts64octets_hi;
1846 u32 tx_stat_etherstatspkts64octets_lo;
1847 /* frames_transmitted_65_127_bytes */
1848 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
1849 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
1850 /* frames_transmitted_128_255_bytes */
1851 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
1852 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
1853 /* frames_transmitted_256_511_bytes */
1854 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
1855 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
1856 /* frames_transmitted_512_1023_bytes */
1857 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
1858 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
1859 /* frames_transmitted_1024_1522_bytes */
1860 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
1861 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
1862 /* frames_transmitted_1523_9022_bytes */
1863 u32 tx_stat_etherstatspktsover1522octets_hi;
1864 u32 tx_stat_etherstatspktsover1522octets_lo;
1865 u32 tx_stat_bmac_2047_hi;
1866 u32 tx_stat_bmac_2047_lo;
1867 u32 tx_stat_bmac_4095_hi;
1868 u32 tx_stat_bmac_4095_lo;
1869 u32 tx_stat_bmac_9216_hi;
1870 u32 tx_stat_bmac_9216_lo;
1871 u32 tx_stat_bmac_16383_hi;
1872 u32 tx_stat_bmac_16383_lo;
1873
1874 /* internal_mac_transmit_errors */
1875 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
1876 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
1877
1878 /* if_out_discards */
1879 u32 tx_stat_bmac_ufl_hi;
1880 u32 tx_stat_bmac_ufl_lo;
1881};
1882
1883
1884#define MAC_STX_IDX_MAX 2
1885
1886struct host_port_stats {
1887 u32 host_port_stats_start;
1888
1889 struct mac_stx mac_stx[MAC_STX_IDX_MAX];
1890
1891 u32 brb_drop_hi;
1892 u32 brb_drop_lo;
1893
1894 u32 host_port_stats_end;
1895};
1896
1897
1898struct host_func_stats {
1899 u32 host_func_stats_start;
1900
1901 u32 total_bytes_received_hi;
1902 u32 total_bytes_received_lo;
1903
1904 u32 total_bytes_transmitted_hi;
1905 u32 total_bytes_transmitted_lo;
1906
1907 u32 total_unicast_packets_received_hi;
1908 u32 total_unicast_packets_received_lo;
1909
1910 u32 total_multicast_packets_received_hi;
1911 u32 total_multicast_packets_received_lo;
1912
1913 u32 total_broadcast_packets_received_hi;
1914 u32 total_broadcast_packets_received_lo;
1915
1916 u32 total_unicast_packets_transmitted_hi;
1917 u32 total_unicast_packets_transmitted_lo;
1918
1919 u32 total_multicast_packets_transmitted_hi;
1920 u32 total_multicast_packets_transmitted_lo;
1921
1922 u32 total_broadcast_packets_transmitted_hi;
1923 u32 total_broadcast_packets_transmitted_lo;
1924
1925 u32 valid_bytes_received_hi;
1926 u32 valid_bytes_received_lo;
1927
1928 u32 host_func_stats_end;
1929};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001930
1931
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001932#define BCM_5710_FW_MAJOR_VERSION 6
Vladislav Zolotarov5928c8b2010-12-13 05:44:35 +00001933#define BCM_5710_FW_MINOR_VERSION 2
Dmitry Kravkov96b8e1a2011-03-31 17:03:36 -07001934#define BCM_5710_FW_REVISION_VERSION 9
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001935#define BCM_5710_FW_ENGINEERING_VERSION 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001936#define BCM_5710_FW_COMPILE_FLAGS 1
1937
1938
1939/*
1940 * attention bits
1941 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001942struct atten_sp_status_block {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001943 __le32 attn_bits;
1944 __le32 attn_bits_ack;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001945 u8 status_block_id;
1946 u8 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001947 __le16 attn_bits_index;
1948 __le32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001949};
1950
1951
1952/*
1953 * common data for all protocols
1954 */
1955struct doorbell_hdr {
1956 u8 header;
1957#define DOORBELL_HDR_RX (0x1<<0)
1958#define DOORBELL_HDR_RX_SHIFT 0
1959#define DOORBELL_HDR_DB_TYPE (0x1<<1)
1960#define DOORBELL_HDR_DB_TYPE_SHIFT 1
1961#define DOORBELL_HDR_DPM_SIZE (0x3<<2)
1962#define DOORBELL_HDR_DPM_SIZE_SHIFT 2
1963#define DOORBELL_HDR_CONN_TYPE (0xF<<4)
1964#define DOORBELL_HDR_CONN_TYPE_SHIFT 4
1965};
1966
1967/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001968 * doorbell message sent to the chip
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001969 */
1970struct doorbell {
1971#if defined(__BIG_ENDIAN)
1972 u16 zero_fill2;
1973 u8 zero_fill1;
1974 struct doorbell_hdr header;
1975#elif defined(__LITTLE_ENDIAN)
1976 struct doorbell_hdr header;
1977 u8 zero_fill1;
1978 u16 zero_fill2;
1979#endif
1980};
1981
1982
1983/*
Eilon Greensteinca003922009-08-12 22:53:28 -07001984 * doorbell message sent to the chip
1985 */
1986struct doorbell_set_prod {
1987#if defined(__BIG_ENDIAN)
1988 u16 prod;
1989 u8 zero_fill1;
1990 struct doorbell_hdr header;
1991#elif defined(__LITTLE_ENDIAN)
1992 struct doorbell_hdr header;
1993 u8 zero_fill1;
1994 u16 prod;
1995#endif
1996};
1997
1998
1999/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002000 * 3 lines. status block
2001 */
2002struct hc_status_block_e1x {
2003 __le16 index_values[HC_SB_MAX_INDICES_E1X];
2004 __le16 running_index[HC_SB_MAX_SM];
2005 u32 rsrv;
2006};
2007
2008/*
2009 * host status block
2010 */
2011struct host_hc_status_block_e1x {
2012 struct hc_status_block_e1x sb;
2013};
2014
2015
2016/*
2017 * 3 lines. status block
2018 */
2019struct hc_status_block_e2 {
2020 __le16 index_values[HC_SB_MAX_INDICES_E2];
2021 __le16 running_index[HC_SB_MAX_SM];
2022 u32 reserved;
2023};
2024
2025/*
2026 * host status block
2027 */
2028struct host_hc_status_block_e2 {
2029 struct hc_status_block_e2 sb;
2030};
2031
2032
2033/*
2034 * 5 lines. slow-path status block
2035 */
2036struct hc_sp_status_block {
2037 __le16 index_values[HC_SP_SB_MAX_INDICES];
2038 __le16 running_index;
2039 __le16 rsrv;
2040 u32 rsrv1;
2041};
2042
2043/*
2044 * host status block
2045 */
2046struct host_sp_status_block {
2047 struct atten_sp_status_block atten_status_block;
2048 struct hc_sp_status_block sp_sb;
2049};
2050
2051
2052/*
2053 * IGU driver acknowledgment register
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002054 */
2055struct igu_ack_register {
2056#if defined(__BIG_ENDIAN)
2057 u16 sb_id_and_flags;
2058#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
2059#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
2060#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
2061#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
2062#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
2063#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
2064#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
2065#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
2066#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
2067#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
2068 u16 status_block_index;
2069#elif defined(__LITTLE_ENDIAN)
2070 u16 status_block_index;
2071 u16 sb_id_and_flags;
2072#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
2073#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
2074#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
2075#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
2076#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
2077#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
2078#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
2079#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
2080#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
2081#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
2082#endif
2083};
2084
2085
2086/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002087 * IGU driver acknowledgement register
2088 */
2089struct igu_backward_compatible {
2090 u32 sb_id_and_flags;
2091#define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
2092#define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
2093#define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
2094#define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
2095#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
2096#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
2097#define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
2098#define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
2099#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
2100#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
2101#define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
2102#define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
2103 u32 reserved_2;
2104};
2105
2106
2107/*
2108 * IGU driver acknowledgement register
2109 */
2110struct igu_regular {
2111 u32 sb_id_and_flags;
2112#define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
2113#define IGU_REGULAR_SB_INDEX_SHIFT 0
2114#define IGU_REGULAR_RESERVED0 (0x1<<20)
2115#define IGU_REGULAR_RESERVED0_SHIFT 20
2116#define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
2117#define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
2118#define IGU_REGULAR_BUPDATE (0x1<<24)
2119#define IGU_REGULAR_BUPDATE_SHIFT 24
2120#define IGU_REGULAR_ENABLE_INT (0x3<<25)
2121#define IGU_REGULAR_ENABLE_INT_SHIFT 25
2122#define IGU_REGULAR_RESERVED_1 (0x1<<27)
2123#define IGU_REGULAR_RESERVED_1_SHIFT 27
2124#define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
2125#define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
2126#define IGU_REGULAR_CLEANUP_SET (0x1<<30)
2127#define IGU_REGULAR_CLEANUP_SET_SHIFT 30
2128#define IGU_REGULAR_BCLEANUP (0x1<<31)
2129#define IGU_REGULAR_BCLEANUP_SHIFT 31
2130 u32 reserved_2;
2131};
2132
2133/*
2134 * IGU driver acknowledgement register
2135 */
2136union igu_consprod_reg {
2137 struct igu_regular regular;
2138 struct igu_backward_compatible backward_compatible;
2139};
2140
2141
2142/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002143 * Control register for the IGU command register
2144 */
2145struct igu_ctrl_reg {
2146 u32 ctrl_data;
2147#define IGU_CTRL_REG_ADDRESS (0xFFF<<0)
2148#define IGU_CTRL_REG_ADDRESS_SHIFT 0
2149#define IGU_CTRL_REG_FID (0x7F<<12)
2150#define IGU_CTRL_REG_FID_SHIFT 12
2151#define IGU_CTRL_REG_RESERVED (0x1<<19)
2152#define IGU_CTRL_REG_RESERVED_SHIFT 19
2153#define IGU_CTRL_REG_TYPE (0x1<<20)
2154#define IGU_CTRL_REG_TYPE_SHIFT 20
2155#define IGU_CTRL_REG_UNUSED (0x7FF<<21)
2156#define IGU_CTRL_REG_UNUSED_SHIFT 21
2157};
2158
2159
2160/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002161 * Parser parsing flags field
2162 */
2163struct parsing_flags {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002164 __le16 flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002165#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
2166#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002167#define PARSING_FLAGS_VLAN (0x1<<1)
2168#define PARSING_FLAGS_VLAN_SHIFT 1
2169#define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
2170#define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002171#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
2172#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
2173#define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
2174#define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
2175#define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
2176#define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
2177#define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
2178#define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
2179#define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
2180#define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
2181#define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
2182#define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
2183#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
2184#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
2185#define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
2186#define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
2187#define PARSING_FLAGS_LLC_SNAP (0x1<<13)
2188#define PARSING_FLAGS_LLC_SNAP_SHIFT 13
2189#define PARSING_FLAGS_RESERVED0 (0x3<<14)
2190#define PARSING_FLAGS_RESERVED0_SHIFT 14
2191};
2192
2193
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002194struct regpair {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002195 __le32 lo;
2196 __le32 hi;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002197};
2198
2199
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002200/*
2201 * dmae command structure
2202 */
2203struct dmae_command {
2204 u32 opcode;
2205#define DMAE_COMMAND_SRC (0x1<<0)
2206#define DMAE_COMMAND_SRC_SHIFT 0
2207#define DMAE_COMMAND_DST (0x3<<1)
2208#define DMAE_COMMAND_DST_SHIFT 1
2209#define DMAE_COMMAND_C_DST (0x1<<3)
2210#define DMAE_COMMAND_C_DST_SHIFT 3
2211#define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
2212#define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
2213#define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
2214#define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
2215#define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
2216#define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
2217#define DMAE_COMMAND_ENDIANITY (0x3<<9)
2218#define DMAE_COMMAND_ENDIANITY_SHIFT 9
2219#define DMAE_COMMAND_PORT (0x1<<11)
2220#define DMAE_COMMAND_PORT_SHIFT 11
2221#define DMAE_COMMAND_CRC_RESET (0x1<<12)
2222#define DMAE_COMMAND_CRC_RESET_SHIFT 12
2223#define DMAE_COMMAND_SRC_RESET (0x1<<13)
2224#define DMAE_COMMAND_SRC_RESET_SHIFT 13
2225#define DMAE_COMMAND_DST_RESET (0x1<<14)
2226#define DMAE_COMMAND_DST_RESET_SHIFT 14
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002227#define DMAE_COMMAND_E1HVN (0x3<<15)
2228#define DMAE_COMMAND_E1HVN_SHIFT 15
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002229#define DMAE_COMMAND_DST_VN (0x3<<17)
2230#define DMAE_COMMAND_DST_VN_SHIFT 17
2231#define DMAE_COMMAND_C_FUNC (0x1<<19)
2232#define DMAE_COMMAND_C_FUNC_SHIFT 19
2233#define DMAE_COMMAND_ERR_POLICY (0x3<<20)
2234#define DMAE_COMMAND_ERR_POLICY_SHIFT 20
2235#define DMAE_COMMAND_RESERVED0 (0x3FF<<22)
2236#define DMAE_COMMAND_RESERVED0_SHIFT 22
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002237 u32 src_addr_lo;
2238 u32 src_addr_hi;
2239 u32 dst_addr_lo;
2240 u32 dst_addr_hi;
2241#if defined(__BIG_ENDIAN)
2242 u16 reserved1;
2243 u16 len;
2244#elif defined(__LITTLE_ENDIAN)
2245 u16 len;
2246 u16 reserved1;
2247#endif
2248 u32 comp_addr_lo;
2249 u32 comp_addr_hi;
2250 u32 comp_val;
2251 u32 crc32;
2252 u32 crc32_c;
2253#if defined(__BIG_ENDIAN)
2254 u16 crc16_c;
2255 u16 crc16;
2256#elif defined(__LITTLE_ENDIAN)
2257 u16 crc16;
2258 u16 crc16_c;
2259#endif
2260#if defined(__BIG_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002261 u16 reserved3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002262 u16 crc_t10;
2263#elif defined(__LITTLE_ENDIAN)
2264 u16 crc_t10;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002265 u16 reserved3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002266#endif
2267#if defined(__BIG_ENDIAN)
2268 u16 xsum8;
2269 u16 xsum16;
2270#elif defined(__LITTLE_ENDIAN)
2271 u16 xsum16;
2272 u16 xsum8;
2273#endif
2274};
2275
2276
2277struct double_regpair {
2278 u32 regpair0_lo;
2279 u32 regpair0_hi;
2280 u32 regpair1_lo;
2281 u32 regpair1_hi;
2282};
2283
2284
2285/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002286 * SDM operation gen command (generate aggregative interrupt)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002287 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002288struct sdm_op_gen {
2289 __le32 command;
2290#define SDM_OP_GEN_COMP_PARAM (0x1F<<0)
2291#define SDM_OP_GEN_COMP_PARAM_SHIFT 0
2292#define SDM_OP_GEN_COMP_TYPE (0x7<<5)
2293#define SDM_OP_GEN_COMP_TYPE_SHIFT 5
2294#define SDM_OP_GEN_AGG_VECT_IDX (0xFF<<8)
2295#define SDM_OP_GEN_AGG_VECT_IDX_SHIFT 8
2296#define SDM_OP_GEN_AGG_VECT_IDX_VALID (0x1<<16)
2297#define SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT 16
2298#define SDM_OP_GEN_RESERVED (0x7FFF<<17)
2299#define SDM_OP_GEN_RESERVED_SHIFT 17
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002300};
2301
2302/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002303 * The eth Rx Buffer Descriptor
2304 */
2305struct eth_rx_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002306 __le32 addr_lo;
2307 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002308};
2309
2310/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002311 * The eth Rx SGE Descriptor
2312 */
2313struct eth_rx_sge {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002314 __le32 addr_lo;
2315 __le32 addr_hi;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002316};
2317
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002318
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002319
2320/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002321 * The eth storm context of Ustorm
2322 */
2323struct ustorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002324 u32 reserved0[48];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002325};
2326
2327/*
2328 * The eth storm context of Tstorm
2329 */
2330struct tstorm_eth_st_context {
2331 u32 __reserved0[28];
2332};
2333
2334/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002335 * The eth aggregative context of Xstorm
2336 */
2337struct xstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002338 u32 reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002339#if defined(__BIG_ENDIAN)
2340 u8 cdu_reserved;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002341 u8 reserved2;
2342 u16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002343#elif defined(__LITTLE_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002344 u16 reserved1;
2345 u8 reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002346 u8 cdu_reserved;
2347#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002348 u32 reserved3[30];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002349};
2350
2351/*
2352 * The eth aggregative context of Tstorm
2353 */
2354struct tstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002355 u32 __reserved0[14];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002356};
2357
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002358
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002359/*
2360 * The eth aggregative context of Cstorm
2361 */
2362struct cstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002363 u32 __reserved0[10];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002364};
2365
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002366
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002367/*
2368 * The eth aggregative context of Ustorm
2369 */
2370struct ustorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002371 u32 __reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002372#if defined(__BIG_ENDIAN)
2373 u8 cdu_usage;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002374 u8 __reserved2;
2375 u16 __reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002376#elif defined(__LITTLE_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002377 u16 __reserved1;
2378 u8 __reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002379 u8 cdu_usage;
2380#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002381 u32 __reserved3[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002382};
2383
2384/*
2385 * Timers connection context
2386 */
2387struct timers_block_context {
2388 u32 __reserved_0;
2389 u32 __reserved_1;
2390 u32 __reserved_2;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002391 u32 flags;
2392#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
2393#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
2394#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
2395#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
2396#define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
2397#define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002398};
2399
2400/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002401 * structure for easy accessibility to assembler
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002402 */
2403struct eth_tx_bd_flags {
2404 u8 as_bitfield;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002405#define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<0)
2406#define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 0
2407#define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<1)
2408#define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 1
2409#define ETH_TX_BD_FLAGS_VLAN_MODE (0x3<<2)
2410#define ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002411#define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
2412#define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002413#define ETH_TX_BD_FLAGS_IS_UDP (0x1<<5)
2414#define ETH_TX_BD_FLAGS_IS_UDP_SHIFT 5
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002415#define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
2416#define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
2417#define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
2418#define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
2419};
2420
2421/*
2422 * The eth Tx Buffer Descriptor
2423 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002424struct eth_tx_start_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002425 __le32 addr_lo;
2426 __le32 addr_hi;
2427 __le16 nbd;
2428 __le16 nbytes;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002429 __le16 vlan_or_ethertype;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002430 struct eth_tx_bd_flags bd_flags;
2431 u8 general_data;
Eilon Greensteinca003922009-08-12 22:53:28 -07002432#define ETH_TX_START_BD_HDR_NBDS (0x3F<<0)
2433#define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
2434#define ETH_TX_START_BD_ETH_ADDR_TYPE (0x3<<6)
2435#define ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT 6
2436};
2437
2438/*
2439 * Tx regular BD structure
2440 */
2441struct eth_tx_bd {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002442 __le32 addr_lo;
2443 __le32 addr_hi;
2444 __le16 total_pkt_bytes;
2445 __le16 nbytes;
Eilon Greensteinca003922009-08-12 22:53:28 -07002446 u8 reserved[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002447};
2448
2449/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002450 * Tx parsing BD structure for ETH E1/E1h
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002451 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002452struct eth_tx_parse_bd_e1x {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002453 u8 global_data;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002454#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W (0xF<<0)
2455#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W_SHIFT 0
2456#define ETH_TX_PARSE_BD_E1X_RESERVED0 (0x1<<4)
2457#define ETH_TX_PARSE_BD_E1X_RESERVED0_SHIFT 4
2458#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
2459#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
2460#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN (0x1<<6)
2461#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN_SHIFT 6
2462#define ETH_TX_PARSE_BD_E1X_NS_FLG (0x1<<7)
2463#define ETH_TX_PARSE_BD_E1X_NS_FLG_SHIFT 7
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002464 u8 tcp_flags;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002465#define ETH_TX_PARSE_BD_E1X_FIN_FLG (0x1<<0)
2466#define ETH_TX_PARSE_BD_E1X_FIN_FLG_SHIFT 0
2467#define ETH_TX_PARSE_BD_E1X_SYN_FLG (0x1<<1)
2468#define ETH_TX_PARSE_BD_E1X_SYN_FLG_SHIFT 1
2469#define ETH_TX_PARSE_BD_E1X_RST_FLG (0x1<<2)
2470#define ETH_TX_PARSE_BD_E1X_RST_FLG_SHIFT 2
2471#define ETH_TX_PARSE_BD_E1X_PSH_FLG (0x1<<3)
2472#define ETH_TX_PARSE_BD_E1X_PSH_FLG_SHIFT 3
2473#define ETH_TX_PARSE_BD_E1X_ACK_FLG (0x1<<4)
2474#define ETH_TX_PARSE_BD_E1X_ACK_FLG_SHIFT 4
2475#define ETH_TX_PARSE_BD_E1X_URG_FLG (0x1<<5)
2476#define ETH_TX_PARSE_BD_E1X_URG_FLG_SHIFT 5
2477#define ETH_TX_PARSE_BD_E1X_ECE_FLG (0x1<<6)
2478#define ETH_TX_PARSE_BD_E1X_ECE_FLG_SHIFT 6
2479#define ETH_TX_PARSE_BD_E1X_CWR_FLG (0x1<<7)
2480#define ETH_TX_PARSE_BD_E1X_CWR_FLG_SHIFT 7
2481 u8 ip_hlen_w;
Eilon Greensteinca003922009-08-12 22:53:28 -07002482 s8 reserved;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002483 __le16 total_hlen_w;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002484 __le16 tcp_pseudo_csum;
Eilon Greensteinca003922009-08-12 22:53:28 -07002485 __le16 lso_mss;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002486 __le16 ip_id;
2487 __le32 tcp_send_seq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002488};
2489
2490/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002491 * Tx parsing BD structure for ETH E2
2492 */
2493struct eth_tx_parse_bd_e2 {
2494 __le16 dst_mac_addr_lo;
2495 __le16 dst_mac_addr_mid;
2496 __le16 dst_mac_addr_hi;
2497 __le16 src_mac_addr_lo;
2498 __le16 src_mac_addr_mid;
2499 __le16 src_mac_addr_hi;
2500 __le32 parsing_data;
2501#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W (0x1FFF<<0)
2502#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W_SHIFT 0
2503#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW (0xF<<13)
2504#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW_SHIFT 13
2505#define ETH_TX_PARSE_BD_E2_LSO_MSS (0x3FFF<<17)
2506#define ETH_TX_PARSE_BD_E2_LSO_MSS_SHIFT 17
2507#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR (0x1<<31)
2508#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR_SHIFT 31
2509};
2510
2511/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002512 * The last BD in the BD memory will hold a pointer to the next BD memory
2513 */
2514struct eth_tx_next_bd {
Eilon Greensteinca003922009-08-12 22:53:28 -07002515 __le32 addr_lo;
2516 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002517 u8 reserved[8];
2518};
2519
2520/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002521 * union for 4 Bd types
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002522 */
2523union eth_tx_bd_types {
Eilon Greensteinca003922009-08-12 22:53:28 -07002524 struct eth_tx_start_bd start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002525 struct eth_tx_bd reg_bd;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002526 struct eth_tx_parse_bd_e1x parse_bd_e1x;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002527 struct eth_tx_parse_bd_e2 parse_bd_e2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002528 struct eth_tx_next_bd next_bd;
2529};
2530
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002531
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002532/*
2533 * The eth storm context of Xstorm
2534 */
2535struct xstorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002536 u32 reserved0[60];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002537};
2538
2539/*
2540 * The eth storm context of Cstorm
2541 */
2542struct cstorm_eth_st_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002543 u32 __reserved0[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002544};
2545
2546/*
2547 * Ethernet connection context
2548 */
2549struct eth_context {
2550 struct ustorm_eth_st_context ustorm_st_context;
2551 struct tstorm_eth_st_context tstorm_st_context;
2552 struct xstorm_eth_ag_context xstorm_ag_context;
2553 struct tstorm_eth_ag_context tstorm_ag_context;
2554 struct cstorm_eth_ag_context cstorm_ag_context;
2555 struct ustorm_eth_ag_context ustorm_ag_context;
2556 struct timers_block_context timers_context;
2557 struct xstorm_eth_st_context xstorm_st_context;
2558 struct cstorm_eth_st_context cstorm_st_context;
2559};
2560
2561
2562/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002563 * Ethernet doorbell
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002564 */
2565struct eth_tx_doorbell {
2566#if defined(__BIG_ENDIAN)
2567 u16 npackets;
2568 u8 params;
2569#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2570#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2571#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2572#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2573#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2574#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2575 struct doorbell_hdr hdr;
2576#elif defined(__LITTLE_ENDIAN)
2577 struct doorbell_hdr hdr;
2578 u8 params;
2579#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2580#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2581#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2582#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2583#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2584#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2585 u16 npackets;
2586#endif
2587};
2588
2589
2590/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002591 * client init fc data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002592 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002593struct client_init_fc_data {
2594 __le16 cqe_pause_thr_low;
2595 __le16 cqe_pause_thr_high;
2596 __le16 bd_pause_thr_low;
2597 __le16 bd_pause_thr_high;
2598 __le16 sge_pause_thr_low;
2599 __le16 sge_pause_thr_high;
2600 __le16 rx_cos_mask;
2601 u8 safc_group_num;
2602 u8 safc_group_en_flg;
2603 u8 traffic_type;
2604 u8 reserved0;
2605 __le16 reserved1;
2606 __le32 reserved2;
2607};
2608
2609
2610/*
2611 * client init ramrod data
2612 */
2613struct client_init_general_data {
2614 u8 client_id;
2615 u8 statistics_counter_id;
2616 u8 statistics_en_flg;
2617 u8 is_fcoe_flg;
2618 u8 activate_flg;
2619 u8 sp_client_id;
2620 __le16 reserved0;
2621 __le32 reserved1[2];
2622};
2623
2624
2625/*
2626 * client init rx data
2627 */
2628struct client_init_rx_data {
2629 u8 tpa_en_flg;
2630 u8 vmqueue_mode_en_flg;
2631 u8 extra_data_over_sgl_en_flg;
2632 u8 cache_line_alignment_log_size;
2633 u8 enable_dynamic_hc;
2634 u8 max_sges_for_packet;
2635 u8 client_qzone_id;
2636 u8 drop_ip_cs_err_flg;
2637 u8 drop_tcp_cs_err_flg;
2638 u8 drop_ttl0_flg;
2639 u8 drop_udp_cs_err_flg;
2640 u8 inner_vlan_removal_enable_flg;
2641 u8 outer_vlan_removal_enable_flg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002642 u8 status_block_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002643 u8 rx_sb_index_number;
2644 u8 reserved0[3];
2645 __le16 bd_buff_size;
2646 __le16 sge_buff_size;
2647 __le16 mtu;
2648 struct regpair bd_page_base;
2649 struct regpair sge_page_base;
2650 struct regpair cqe_page_base;
2651 u8 is_leading_rss;
2652 u8 is_approx_mcast;
2653 __le16 max_agg_size;
2654 __le32 reserved2[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002655};
2656
2657/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002658 * client init tx data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002659 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002660struct client_init_tx_data {
2661 u8 enforce_security_flg;
2662 u8 tx_status_block_id;
2663 u8 tx_sb_index_number;
2664 u8 reserved0;
2665 __le16 mtu;
2666 __le16 reserved1;
2667 struct regpair tx_bd_page_base;
2668 __le32 reserved2[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002669};
2670
2671/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002672 * client init ramrod data
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002673 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002674struct client_init_ramrod_data {
2675 struct client_init_general_data general;
2676 struct client_init_rx_data rx;
2677 struct client_init_tx_data tx;
2678 struct client_init_fc_data fc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002679};
2680
2681
2682/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002683 * The data contain client ID need to the ramrod
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002684 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002685struct eth_common_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002686 u32 client_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002687 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002688};
2689
2690
2691/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002692 * union for sgl and raw data.
2693 */
2694union eth_sgl_or_raw_data {
2695 __le16 sgl[8];
2696 u32 raw_data[4];
2697};
2698
2699/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002700 * regular eth FP CQE parameters struct
2701 */
2702struct eth_fast_path_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002703 u8 type_error_flags;
2704#define ETH_FAST_PATH_RX_CQE_TYPE (0x1<<0)
2705#define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
2706#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<1)
2707#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 1
2708#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<2)
2709#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 2
2710#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<3)
2711#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 3
2712#define ETH_FAST_PATH_RX_CQE_START_FLG (0x1<<4)
2713#define ETH_FAST_PATH_RX_CQE_START_FLG_SHIFT 4
2714#define ETH_FAST_PATH_RX_CQE_END_FLG (0x1<<5)
2715#define ETH_FAST_PATH_RX_CQE_END_FLG_SHIFT 5
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002716#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL (0x3<<6)
2717#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL_SHIFT 6
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002718 u8 status_flags;
2719#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
2720#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
2721#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
2722#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
2723#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
2724#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
2725#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
2726#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
2727#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
2728#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
2729#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
2730#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
2731 u8 placement_offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002732 u8 queue_index;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002733 __le32 rss_hash_result;
2734 __le16 vlan_tag;
2735 __le16 pkt_len;
2736 __le16 len_on_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002737 struct parsing_flags pars_flags;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002738 union eth_sgl_or_raw_data sgl_or_raw_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002739};
2740
2741
2742/*
2743 * The data for RSS setup ramrod
2744 */
2745struct eth_halt_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002746 u32 client_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002747 u32 reserved0;
2748};
2749
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002750/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002751 * The data for statistics query ramrod
2752 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002753struct common_query_ramrod_data {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002754#if defined(__BIG_ENDIAN)
2755 u8 reserved0;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002756 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002757 u16 drv_counter;
2758#elif defined(__LITTLE_ENDIAN)
2759 u16 drv_counter;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002760 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002761 u8 reserved0;
2762#endif
2763 u32 ctr_id_vector;
2764};
2765
2766
2767/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002768 * Place holder for ramrods protocol specific data
2769 */
2770struct ramrod_data {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002771 __le32 data_lo;
2772 __le32 data_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002773};
2774
2775/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002776 * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002777 */
2778union eth_ramrod_data {
2779 struct ramrod_data general;
2780};
2781
2782
2783/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002784 * Eth Rx Cqe structure- general structure for ramrods
2785 */
2786struct common_ramrod_eth_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002787 u8 ramrod_type;
2788#define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x1<<0)
2789#define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08002790#define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<1)
2791#define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 1
2792#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x3F<<2)
2793#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 2
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002794 u8 conn_type;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002795 __le16 reserved1;
2796 __le32 conn_and_cmd_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002797#define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
2798#define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
2799#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
2800#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
2801 struct ramrod_data protocol_data;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002802 __le32 reserved2[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002803};
2804
2805/*
2806 * Rx Last CQE in page (in ETH)
2807 */
2808struct eth_rx_cqe_next_page {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002809 __le32 addr_lo;
2810 __le32 addr_hi;
2811 __le32 reserved[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002812};
2813
2814/*
2815 * union for all eth rx cqe types (fix their sizes)
2816 */
2817union eth_rx_cqe {
2818 struct eth_fast_path_rx_cqe fast_path_cqe;
2819 struct common_ramrod_eth_rx_cqe ramrod_cqe;
2820 struct eth_rx_cqe_next_page next_page_cqe;
2821};
2822
2823
2824/*
2825 * common data for all protocols
2826 */
2827struct spe_hdr {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002828 __le32 conn_and_cmd_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002829#define SPE_HDR_CID (0xFFFFFF<<0)
2830#define SPE_HDR_CID_SHIFT 0
2831#define SPE_HDR_CMD_ID (0xFF<<24)
2832#define SPE_HDR_CMD_ID_SHIFT 24
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002833 __le16 type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002834#define SPE_HDR_CONN_TYPE (0xFF<<0)
2835#define SPE_HDR_CONN_TYPE_SHIFT 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002836#define SPE_HDR_FUNCTION_ID (0xFF<<8)
2837#define SPE_HDR_FUNCTION_ID_SHIFT 8
2838 __le16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002839};
2840
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002841/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002842 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002843 */
2844union eth_specific_data {
2845 u8 protocol_data[8];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002846 struct regpair client_init_ramrod_init_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002847 struct eth_halt_ramrod_data halt_ramrod_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002848 struct regpair update_data_addr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002849 struct eth_common_ramrod_data common_ramrod_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002850};
2851
2852/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002853 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002854 */
2855struct eth_spe {
2856 struct spe_hdr hdr;
2857 union eth_specific_data data;
2858};
2859
2860
2861/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002862 * array of 13 bds as appears in the eth xstorm context
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002863 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002864struct eth_tx_bds_array {
2865 union eth_tx_bd_types bds[13];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002866};
2867
2868
2869/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002870 * Common configuration parameters per function in Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002871 */
2872struct tstorm_eth_function_common_config {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002873#if defined(__BIG_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002874 u8 reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002875 u8 rss_result_mask;
2876 u16 config_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002877#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2878#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2879#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2880#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2881#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2882#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2883#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2884#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002885#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2886#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002887#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<7)
2888#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 7
2889#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<8)
2890#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 8
2891#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x7F<<9)
2892#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 9
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002893#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002894 u16 config_flags;
2895#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2896#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2897#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2898#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2899#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2900#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2901#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2902#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002903#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2904#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002905#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<7)
2906#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 7
2907#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<8)
2908#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 8
2909#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x7F<<9)
2910#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 9
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002911 u8 rss_result_mask;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002912 u8 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002913#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002914 u16 vlan_id[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002915};
2916
2917/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002918 * RSS idirection table update configuration
2919 */
2920struct rss_update_config {
2921#if defined(__BIG_ENDIAN)
2922 u16 toe_rss_bitmap;
2923 u16 flags;
2924#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2925#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2926#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2927#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2928#define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2929#define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2930#elif defined(__LITTLE_ENDIAN)
2931 u16 flags;
2932#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2933#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2934#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2935#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2936#define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2937#define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2938 u16 toe_rss_bitmap;
2939#endif
2940 u32 reserved1;
2941};
2942
2943/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002944 * parameters for eth update ramrod
2945 */
2946struct eth_update_ramrod_data {
2947 struct tstorm_eth_function_common_config func_config;
2948 u8 indirectionTable[128];
Eilon Greensteinca003922009-08-12 22:53:28 -07002949 struct rss_update_config rss_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002950};
2951
2952
2953/*
2954 * MAC filtering configuration command header
2955 */
2956struct mac_configuration_hdr {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002957 u8 length;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002958 u8 offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002959 u16 client_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002960 u16 echo;
2961 u16 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002962};
2963
2964/*
2965 * MAC address in list for ramrod
2966 */
2967struct mac_configuration_entry {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002968 __le16 lsb_mac_addr;
2969 __le16 middle_mac_addr;
2970 __le16 msb_mac_addr;
2971 __le16 vlan_id;
2972 u8 pf_id;
2973 u8 flags;
2974#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE (0x1<<0)
2975#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE_SHIFT 0
2976#define MAC_CONFIGURATION_ENTRY_RDMA_MAC (0x1<<1)
2977#define MAC_CONFIGURATION_ENTRY_RDMA_MAC_SHIFT 1
2978#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE (0x3<<2)
2979#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE_SHIFT 2
2980#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<4)
2981#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 4
2982#define MAC_CONFIGURATION_ENTRY_BROADCAST (0x1<<5)
2983#define MAC_CONFIGURATION_ENTRY_BROADCAST_SHIFT 5
2984#define MAC_CONFIGURATION_ENTRY_RESERVED1 (0x3<<6)
2985#define MAC_CONFIGURATION_ENTRY_RESERVED1_SHIFT 6
2986 u16 reserved0;
2987 u32 clients_bit_vector;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002988};
2989
2990/*
2991 * MAC filtering configuration command
2992 */
2993struct mac_configuration_cmd {
2994 struct mac_configuration_hdr hdr;
2995 struct mac_configuration_entry config_table[64];
2996};
2997
2998
2999/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003000 * approximate-match multicast filtering for E1H per function in Tstorm
3001 */
3002struct tstorm_eth_approximate_match_multicast_filtering {
3003 u32 mcast_add_hash_bit_array[8];
3004};
3005
3006
3007/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003008 * MAC filtering configuration parameters per port in Tstorm
3009 */
3010struct tstorm_eth_mac_filter_config {
3011 u32 ucast_drop_all;
3012 u32 ucast_accept_all;
3013 u32 mcast_drop_all;
3014 u32 mcast_accept_all;
3015 u32 bcast_drop_all;
3016 u32 bcast_accept_all;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003017 u32 vlan_filter[2];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003018 u32 unmatched_unicast;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003019 u32 reserved;
3020};
3021
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003022
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003023/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003024 * common flag to indicate existence of TPA.
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003025 */
3026struct tstorm_eth_tpa_exist {
3027#if defined(__BIG_ENDIAN)
3028 u16 reserved1;
3029 u8 reserved0;
3030 u8 tpa_exist;
3031#elif defined(__LITTLE_ENDIAN)
3032 u8 tpa_exist;
3033 u8 reserved0;
3034 u16 reserved1;
3035#endif
3036 u32 reserved2;
3037};
3038
3039
3040/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003041 * Three RX producers for ETH
3042 */
3043struct ustorm_eth_rx_producers {
3044#if defined(__BIG_ENDIAN)
3045 u16 bd_prod;
3046 u16 cqe_prod;
3047#elif defined(__LITTLE_ENDIAN)
3048 u16 cqe_prod;
3049 u16 bd_prod;
3050#endif
3051#if defined(__BIG_ENDIAN)
3052 u16 reserved;
3053 u16 sge_prod;
3054#elif defined(__LITTLE_ENDIAN)
3055 u16 sge_prod;
3056 u16 reserved;
3057#endif
3058};
3059
3060
3061/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003062 * cfc delete event data
3063 */
3064struct cfc_del_event_data {
3065 u32 cid;
3066 u8 error;
3067 u8 reserved0;
3068 u16 reserved1;
3069 u32 reserved2;
3070};
3071
3072
3073/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003074 * per-port SAFC demo variables
3075 */
3076struct cmng_flags_per_port {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003077 u8 con_number[NUM_OF_PROTOCOLS];
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003078 u32 cmng_enables;
3079#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
3080#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
3081#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
3082#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
3083#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL (0x1<<2)
3084#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL_SHIFT 2
3085#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL (0x1<<3)
3086#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL_SHIFT 3
3087#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<4)
3088#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003089#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE (0x1<<5)
3090#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE_SHIFT 5
3091#define __CMNG_FLAGS_PER_PORT_RESERVED0 (0x3FFFFFF<<6)
3092#define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 6
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003093};
3094
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003095
3096/*
3097 * per-port rate shaping variables
3098 */
3099struct rate_shaping_vars_per_port {
3100 u32 rs_periodic_timeout;
3101 u32 rs_threshold;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003102};
3103
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003104/*
3105 * per-port fairness variables
3106 */
3107struct fairness_vars_per_port {
3108 u32 upper_bound;
3109 u32 fair_threshold;
3110 u32 fairness_timeout;
3111};
3112
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003113/*
3114 * per-port SAFC variables
3115 */
3116struct safc_struct_per_port {
3117#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003118 u16 __reserved1;
3119 u8 __reserved0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003120 u8 safc_timeout_usec;
3121#elif defined(__LITTLE_ENDIAN)
3122 u8 safc_timeout_usec;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003123 u8 __reserved0;
3124 u16 __reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003125#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003126 u8 cos_to_traffic_types[MAX_COS_NUMBER];
3127 u32 __reserved2;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003128 u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003129};
3130
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003131/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003132 * per-port PFC variables
3133 */
3134struct pfc_struct_per_port {
3135 u8 priority_to_traffic_types[MAX_PFC_PRIORITIES];
3136#if defined(__BIG_ENDIAN)
3137 u16 pfc_pause_quanta_in_nanosec;
3138 u8 __reserved0;
3139 u8 priority_non_pausable_mask;
3140#elif defined(__LITTLE_ENDIAN)
3141 u8 priority_non_pausable_mask;
3142 u8 __reserved0;
3143 u16 pfc_pause_quanta_in_nanosec;
3144#endif
3145};
3146
3147/*
3148 * Priority and cos
3149 */
3150struct priority_cos {
3151#if defined(__BIG_ENDIAN)
3152 u16 reserved1;
3153 u8 cos;
3154 u8 priority;
3155#elif defined(__LITTLE_ENDIAN)
3156 u8 priority;
3157 u8 cos;
3158 u16 reserved1;
3159#endif
3160 u32 reserved2;
3161};
3162
3163/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003164 * Per-port congestion management variables
3165 */
3166struct cmng_struct_per_port {
3167 struct rate_shaping_vars_per_port rs_vars;
3168 struct fairness_vars_per_port fair_vars;
3169 struct safc_struct_per_port safc_vars;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003170 struct pfc_struct_per_port pfc_vars;
3171#if defined(__BIG_ENDIAN)
3172 u16 __reserved1;
3173 u8 dcb_enabled;
3174 u8 llfc_mode;
3175#elif defined(__LITTLE_ENDIAN)
3176 u8 llfc_mode;
3177 u8 dcb_enabled;
3178 u16 __reserved1;
3179#endif
3180 struct priority_cos
3181 traffic_type_to_priority_cos[MAX_PFC_TRAFFIC_TYPES];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003182 struct cmng_flags_per_port flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003183};
3184
3185
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003186
3187/*
3188 * Dynamic HC counters set by the driver
3189 */
3190struct hc_dynamic_drv_counter {
3191 u32 val[HC_SB_MAX_DYNAMIC_INDICES];
3192};
3193
3194/*
3195 * zone A per-queue data
3196 */
3197struct cstorm_queue_zone_data {
3198 struct hc_dynamic_drv_counter hc_dyn_drv_cnt;
3199 struct regpair reserved[2];
3200};
3201
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003202/*
Eilon Greensteinca003922009-08-12 22:53:28 -07003203 * Dynamic host coalescing init parameters
3204 */
3205struct dynamic_hc_config {
3206 u32 threshold[3];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003207 u8 shift_per_protocol[HC_SB_MAX_DYNAMIC_INDICES];
3208 u8 hc_timeout0[HC_SB_MAX_DYNAMIC_INDICES];
3209 u8 hc_timeout1[HC_SB_MAX_DYNAMIC_INDICES];
3210 u8 hc_timeout2[HC_SB_MAX_DYNAMIC_INDICES];
3211 u8 hc_timeout3[HC_SB_MAX_DYNAMIC_INDICES];
Eilon Greensteinca003922009-08-12 22:53:28 -07003212};
3213
3214
3215/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003216 * Protocol-common statistics collected by the Xstorm (per client)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003217 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003218struct xstorm_per_client_stats {
Eilon Greensteinca003922009-08-12 22:53:28 -07003219 __le32 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003220 __le32 unicast_pkts_sent;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003221 struct regpair unicast_bytes_sent;
3222 struct regpair multicast_bytes_sent;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003223 __le32 multicast_pkts_sent;
3224 __le32 broadcast_pkts_sent;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003225 struct regpair broadcast_bytes_sent;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003226 __le16 stats_counter;
Eilon Greensteinca003922009-08-12 22:53:28 -07003227 __le16 reserved1;
3228 __le32 reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003229};
3230
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003231/*
3232 * Common statistics collected by the Xstorm (per port)
3233 */
3234struct xstorm_common_stats {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003235 struct xstorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003236};
3237
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003238/*
3239 * Protocol-common statistics collected by the Tstorm (per port)
3240 */
3241struct tstorm_per_port_stats {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003242 __le32 mac_filter_discard;
3243 __le32 xxoverflow_discard;
3244 __le32 brb_truncate_discard;
3245 __le32 mac_discard;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003246};
3247
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003248/*
3249 * Protocol-common statistics collected by the Tstorm (per client)
3250 */
3251struct tstorm_per_client_stats {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003252 struct regpair rcv_unicast_bytes;
3253 struct regpair rcv_broadcast_bytes;
3254 struct regpair rcv_multicast_bytes;
3255 struct regpair rcv_error_bytes;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003256 __le32 checksum_discard;
3257 __le32 packets_too_big_discard;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003258 __le32 rcv_unicast_pkts;
3259 __le32 rcv_broadcast_pkts;
3260 __le32 rcv_multicast_pkts;
3261 __le32 no_buff_discard;
3262 __le32 ttl0_discard;
3263 __le16 stats_counter;
3264 __le16 reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003265};
3266
3267/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003268 * Protocol-common statistics collected by the Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003269 */
3270struct tstorm_common_stats {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003271 struct tstorm_per_port_stats port_statistics;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003272 struct tstorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003273};
3274
3275/*
Eilon Greensteinde832a52009-02-12 08:36:33 +00003276 * Protocol-common statistics collected by the Ustorm (per client)
3277 */
3278struct ustorm_per_client_stats {
3279 struct regpair ucast_no_buff_bytes;
3280 struct regpair mcast_no_buff_bytes;
3281 struct regpair bcast_no_buff_bytes;
3282 __le32 ucast_no_buff_pkts;
3283 __le32 mcast_no_buff_pkts;
3284 __le32 bcast_no_buff_pkts;
3285 __le16 stats_counter;
3286 __le16 reserved0;
3287};
3288
3289/*
3290 * Protocol-common statistics collected by the Ustorm
3291 */
3292struct ustorm_common_stats {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003293 struct ustorm_per_client_stats client_statistics[MAX_STAT_COUNTER_ID];
Eilon Greensteinde832a52009-02-12 08:36:33 +00003294};
3295
3296/*
Eilon Greenstein33471622008-08-13 15:59:08 -07003297 * Eth statistics query structure for the eth_stats_query ramrod
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003298 */
3299struct eth_stats_query {
3300 struct xstorm_common_stats xstorm_common;
3301 struct tstorm_common_stats tstorm_common;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003302 struct ustorm_common_stats ustorm_common;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003303};
3304
3305
3306/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003307 * set mac event data
3308 */
3309struct set_mac_event_data {
3310 u16 echo;
3311 u16 reserved0;
3312 u32 reserved1;
3313 u32 reserved2;
3314};
3315
3316/*
3317 * union for all event ring message types
3318 */
3319union event_data {
3320 struct set_mac_event_data set_mac_event;
3321 struct cfc_del_event_data cfc_del_event;
3322};
3323
3324
3325/*
3326 * per PF event ring data
3327 */
3328struct event_ring_data {
3329 struct regpair base_addr;
3330#if defined(__BIG_ENDIAN)
3331 u8 index_id;
3332 u8 sb_id;
3333 u16 producer;
3334#elif defined(__LITTLE_ENDIAN)
3335 u16 producer;
3336 u8 sb_id;
3337 u8 index_id;
3338#endif
3339 u32 reserved0;
3340};
3341
3342
3343/*
3344 * event ring message element (each element is 128 bits)
3345 */
3346struct event_ring_msg {
3347 u8 opcode;
3348 u8 reserved0;
3349 u16 reserved1;
3350 union event_data data;
3351};
3352
3353/*
3354 * event ring next page element (128 bits)
3355 */
3356struct event_ring_next {
3357 struct regpair addr;
3358 u32 reserved[2];
3359};
3360
3361/*
3362 * union for event ring element types (each element is 128 bits)
3363 */
3364union event_ring_elem {
3365 struct event_ring_msg message;
3366 struct event_ring_next next_page;
3367};
3368
3369
3370/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003371 * per-vnic fairness variables
3372 */
3373struct fairness_vars_per_vn {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003374 u32 cos_credit_delta[MAX_COS_NUMBER];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003375 u32 protocol_credit_delta[NUM_OF_PROTOCOLS];
3376 u32 vn_credit_delta;
3377 u32 __reserved0;
3378};
3379
3380
3381/*
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003382 * The data for flow control configuration
3383 */
3384struct flow_control_configuration {
3385 struct priority_cos
3386 traffic_type_to_priority_cos[MAX_PFC_TRAFFIC_TYPES];
3387#if defined(__BIG_ENDIAN)
3388 u16 reserved1;
3389 u8 dcb_version;
3390 u8 dcb_enabled;
3391#elif defined(__LITTLE_ENDIAN)
3392 u8 dcb_enabled;
3393 u8 dcb_version;
3394 u16 reserved1;
3395#endif
3396 u32 reserved2;
3397};
3398
3399
3400/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003401 * FW version stored in the Xstorm RAM
3402 */
3403struct fw_version {
3404#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003405 u8 engineering;
3406 u8 revision;
3407 u8 minor;
3408 u8 major;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003409#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003410 u8 major;
3411 u8 minor;
3412 u8 revision;
3413 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003414#endif
3415 u32 flags;
3416#define FW_VERSION_OPTIMIZED (0x1<<0)
3417#define FW_VERSION_OPTIMIZED_SHIFT 0
3418#define FW_VERSION_BIG_ENDIEN (0x1<<1)
3419#define FW_VERSION_BIG_ENDIEN_SHIFT 1
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003420#define FW_VERSION_CHIP_VERSION (0x3<<2)
3421#define FW_VERSION_CHIP_VERSION_SHIFT 2
3422#define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
3423#define __FW_VERSION_RESERVED_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003424};
3425
3426
3427/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003428 * Dynamic Host-Coalescing - Driver(host) counters
3429 */
3430struct hc_dynamic_sb_drv_counters {
3431 u32 dynamic_hc_drv_counter[HC_SB_MAX_DYNAMIC_INDICES];
3432};
3433
3434
3435/*
3436 * 2 bytes. configuration/state parameters for a single protocol index
3437 */
3438struct hc_index_data {
3439#if defined(__BIG_ENDIAN)
3440 u8 flags;
3441#define HC_INDEX_DATA_SM_ID (0x1<<0)
3442#define HC_INDEX_DATA_SM_ID_SHIFT 0
3443#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
3444#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
3445#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
3446#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
3447#define HC_INDEX_DATA_RESERVE (0x1F<<3)
3448#define HC_INDEX_DATA_RESERVE_SHIFT 3
3449 u8 timeout;
3450#elif defined(__LITTLE_ENDIAN)
3451 u8 timeout;
3452 u8 flags;
3453#define HC_INDEX_DATA_SM_ID (0x1<<0)
3454#define HC_INDEX_DATA_SM_ID_SHIFT 0
3455#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
3456#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
3457#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
3458#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
3459#define HC_INDEX_DATA_RESERVE (0x1F<<3)
3460#define HC_INDEX_DATA_RESERVE_SHIFT 3
3461#endif
3462};
3463
3464
3465/*
3466 * HC state-machine
3467 */
3468struct hc_status_block_sm {
3469#if defined(__BIG_ENDIAN)
3470 u8 igu_seg_id;
3471 u8 igu_sb_id;
3472 u8 timer_value;
3473 u8 __flags;
3474#elif defined(__LITTLE_ENDIAN)
3475 u8 __flags;
3476 u8 timer_value;
3477 u8 igu_sb_id;
3478 u8 igu_seg_id;
3479#endif
3480 u32 time_to_expire;
3481};
3482
3483/*
3484 * hold PCI identification variables- used in various places in firmware
3485 */
3486struct pci_entity {
3487#if defined(__BIG_ENDIAN)
3488 u8 vf_valid;
3489 u8 vf_id;
3490 u8 vnic_id;
3491 u8 pf_id;
3492#elif defined(__LITTLE_ENDIAN)
3493 u8 pf_id;
3494 u8 vnic_id;
3495 u8 vf_id;
3496 u8 vf_valid;
3497#endif
3498};
3499
3500/*
3501 * The fast-path status block meta-data, common to all chips
3502 */
3503struct hc_sb_data {
3504 struct regpair host_sb_addr;
3505 struct hc_status_block_sm state_machine[HC_SB_MAX_SM];
3506 struct pci_entity p_func;
3507#if defined(__BIG_ENDIAN)
3508 u8 rsrv0;
3509 u8 dhc_qzone_id;
3510 u8 __dynamic_hc_level;
3511 u8 same_igu_sb_1b;
3512#elif defined(__LITTLE_ENDIAN)
3513 u8 same_igu_sb_1b;
3514 u8 __dynamic_hc_level;
3515 u8 dhc_qzone_id;
3516 u8 rsrv0;
3517#endif
3518 struct regpair rsrv1[2];
3519};
3520
3521
3522/*
3523 * The fast-path status block meta-data
3524 */
3525struct hc_sp_status_block_data {
3526 struct regpair host_sb_addr;
3527#if defined(__BIG_ENDIAN)
3528 u16 rsrv;
3529 u8 igu_seg_id;
3530 u8 igu_sb_id;
3531#elif defined(__LITTLE_ENDIAN)
3532 u8 igu_sb_id;
3533 u8 igu_seg_id;
3534 u16 rsrv;
3535#endif
3536 struct pci_entity p_func;
3537};
3538
3539
3540/*
3541 * The fast-path status block meta-data
3542 */
3543struct hc_status_block_data_e1x {
3544 struct hc_index_data index_data[HC_SB_MAX_INDICES_E1X];
3545 struct hc_sb_data common;
3546};
3547
3548
3549/*
3550 * The fast-path status block meta-data
3551 */
3552struct hc_status_block_data_e2 {
3553 struct hc_index_data index_data[HC_SB_MAX_INDICES_E2];
3554 struct hc_sb_data common;
3555};
3556
3557
3558/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003559 * FW version stored in first line of pram
3560 */
3561struct pram_fw_version {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003562 u8 major;
3563 u8 minor;
3564 u8 revision;
3565 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003566 u8 flags;
3567#define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
3568#define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
3569#define PRAM_FW_VERSION_STORM_ID (0x3<<1)
3570#define PRAM_FW_VERSION_STORM_ID_SHIFT 1
3571#define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
3572#define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003573#define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
3574#define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
3575#define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
3576#define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
3577};
3578
3579
3580/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003581 * Ethernet slow path element
3582 */
3583union protocol_common_specific_data {
3584 u8 protocol_data[8];
3585 struct regpair phy_address;
3586 struct regpair mac_config_addr;
3587 struct common_query_ramrod_data query_ramrod_data;
3588};
3589
3590/*
Eilon Greensteinca003922009-08-12 22:53:28 -07003591 * The send queue element
3592 */
3593struct protocol_common_spe {
3594 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003595 union protocol_common_specific_data data;
Eilon Greensteinca003922009-08-12 22:53:28 -07003596};
3597
3598
3599/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003600 * a single rate shaping counter. can be used as protocol or vnic counter
3601 */
3602struct rate_shaping_counter {
3603 u32 quota;
3604#if defined(__BIG_ENDIAN)
3605 u16 __reserved0;
3606 u16 rate;
3607#elif defined(__LITTLE_ENDIAN)
3608 u16 rate;
3609 u16 __reserved0;
3610#endif
3611};
3612
3613
3614/*
3615 * per-vnic rate shaping variables
3616 */
3617struct rate_shaping_vars_per_vn {
3618 struct rate_shaping_counter protocol_counters[NUM_OF_PROTOCOLS];
3619 struct rate_shaping_counter vn_counter;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003620};
3621
3622
3623/*
3624 * The send queue element
3625 */
3626struct slow_path_element {
3627 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003628 struct regpair protocol_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003629};
3630
3631
3632/*
3633 * eth/toe flags that indicate if to query
3634 */
3635struct stats_indication_flags {
3636 u32 collect_eth;
3637 u32 collect_toe;
3638};
3639
3640
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003641/*
3642 * per-port PFC variables
3643 */
3644struct storm_pfc_struct_per_port {
3645#if defined(__BIG_ENDIAN)
3646 u16 mid_mac_addr;
3647 u16 msb_mac_addr;
3648#elif defined(__LITTLE_ENDIAN)
3649 u16 msb_mac_addr;
3650 u16 mid_mac_addr;
3651#endif
3652#if defined(__BIG_ENDIAN)
3653 u16 pfc_pause_quanta_in_nanosec;
3654 u16 lsb_mac_addr;
3655#elif defined(__LITTLE_ENDIAN)
3656 u16 lsb_mac_addr;
3657 u16 pfc_pause_quanta_in_nanosec;
3658#endif
3659};
3660
3661/*
3662 * Per-port congestion management variables
3663 */
3664struct storm_cmng_struct_per_port {
3665 struct storm_pfc_struct_per_port pfc_vars;
3666};
3667
3668
3669/*
3670 * zone A per-queue data
3671 */
3672struct tstorm_queue_zone_data {
3673 struct regpair reserved[4];
3674};
3675
3676
3677/*
3678 * zone B per-VF data
3679 */
3680struct tstorm_vf_zone_data {
3681 struct regpair reserved;
3682};
3683
3684
3685/*
3686 * zone A per-queue data
3687 */
3688struct ustorm_queue_zone_data {
3689 struct ustorm_eth_rx_producers eth_rx_producers;
3690 struct regpair reserved[3];
3691};
3692
3693
3694/*
3695 * zone B per-VF data
3696 */
3697struct ustorm_vf_zone_data {
3698 struct regpair reserved;
3699};
3700
3701
3702/*
3703 * data per VF-PF channel
3704 */
3705struct vf_pf_channel_data {
3706#if defined(__BIG_ENDIAN)
3707 u16 reserved0;
3708 u8 valid;
3709 u8 state;
3710#elif defined(__LITTLE_ENDIAN)
3711 u8 state;
3712 u8 valid;
3713 u16 reserved0;
3714#endif
3715 u32 reserved1;
3716};
3717
3718
3719/*
3720 * zone A per-queue data
3721 */
3722struct xstorm_queue_zone_data {
3723 struct regpair reserved[4];
3724};
3725
3726
3727/*
3728 * zone B per-VF data
3729 */
3730struct xstorm_vf_zone_data {
3731 struct regpair reserved;
3732};
3733
3734#endif /* BNX2X_HSI_H */