| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1 | /* | 
| Gertjan van Wingerde | 9c9a0d1 | 2009-11-08 16:39:55 +0100 | [diff] [blame] | 2 | 	Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com> | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3 | 	<http://rt2x00.serialmonkey.com> | 
 | 4 |  | 
 | 5 | 	This program is free software; you can redistribute it and/or modify | 
 | 6 | 	it under the terms of the GNU General Public License as published by | 
 | 7 | 	the Free Software Foundation; either version 2 of the License, or | 
 | 8 | 	(at your option) any later version. | 
 | 9 |  | 
 | 10 | 	This program is distributed in the hope that it will be useful, | 
 | 11 | 	but WITHOUT ANY WARRANTY; without even the implied warranty of | 
 | 12 | 	MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | 
 | 13 | 	GNU General Public License for more details. | 
 | 14 |  | 
 | 15 | 	You should have received a copy of the GNU General Public License | 
 | 16 | 	along with this program; if not, write to the | 
 | 17 | 	Free Software Foundation, Inc., | 
 | 18 | 	59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. | 
 | 19 |  */ | 
 | 20 |  | 
 | 21 | /* | 
 | 22 | 	Module: rt2400pci | 
 | 23 | 	Abstract: rt2400pci device specific routines. | 
 | 24 | 	Supported chipsets: RT2460. | 
 | 25 |  */ | 
 | 26 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 27 | #include <linux/delay.h> | 
 | 28 | #include <linux/etherdevice.h> | 
 | 29 | #include <linux/init.h> | 
 | 30 | #include <linux/kernel.h> | 
 | 31 | #include <linux/module.h> | 
 | 32 | #include <linux/pci.h> | 
 | 33 | #include <linux/eeprom_93cx6.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 34 | #include <linux/slab.h> | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 35 |  | 
 | 36 | #include "rt2x00.h" | 
 | 37 | #include "rt2x00pci.h" | 
 | 38 | #include "rt2400pci.h" | 
 | 39 |  | 
 | 40 | /* | 
 | 41 |  * Register access. | 
 | 42 |  * All access to the CSR registers will go through the methods | 
 | 43 |  * rt2x00pci_register_read and rt2x00pci_register_write. | 
 | 44 |  * BBP and RF register require indirect register access, | 
 | 45 |  * and use the CSR registers BBPCSR and RFCSR to achieve this. | 
 | 46 |  * These indirect registers work with busy bits, | 
 | 47 |  * and we will try maximal REGISTER_BUSY_COUNT times to access | 
 | 48 |  * the register while taking a REGISTER_BUSY_DELAY us delay | 
 | 49 |  * between each attampt. When the busy bit is still set at that time, | 
 | 50 |  * the access attempt is considered to have failed, | 
 | 51 |  * and we will print an error. | 
 | 52 |  */ | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 53 | #define WAIT_FOR_BBP(__dev, __reg) \ | 
 | 54 | 	rt2x00pci_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg)) | 
 | 55 | #define WAIT_FOR_RF(__dev, __reg) \ | 
 | 56 | 	rt2x00pci_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg)) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 57 |  | 
| Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 58 | static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 59 | 				const unsigned int word, const u8 value) | 
 | 60 | { | 
 | 61 | 	u32 reg; | 
 | 62 |  | 
| Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 63 | 	mutex_lock(&rt2x00dev->csr_mutex); | 
 | 64 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 65 | 	/* | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 66 | 	 * Wait until the BBP becomes available, afterwards we | 
 | 67 | 	 * can safely write the new data into the register. | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 68 | 	 */ | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 69 | 	if (WAIT_FOR_BBP(rt2x00dev, ®)) { | 
 | 70 | 		reg = 0; | 
 | 71 | 		rt2x00_set_field32(®, BBPCSR_VALUE, value); | 
 | 72 | 		rt2x00_set_field32(®, BBPCSR_REGNUM, word); | 
 | 73 | 		rt2x00_set_field32(®, BBPCSR_BUSY, 1); | 
 | 74 | 		rt2x00_set_field32(®, BBPCSR_WRITE_CONTROL, 1); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 75 |  | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 76 | 		rt2x00pci_register_write(rt2x00dev, BBPCSR, reg); | 
 | 77 | 	} | 
| Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 78 |  | 
 | 79 | 	mutex_unlock(&rt2x00dev->csr_mutex); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 80 | } | 
 | 81 |  | 
| Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 82 | static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 83 | 			       const unsigned int word, u8 *value) | 
 | 84 | { | 
 | 85 | 	u32 reg; | 
 | 86 |  | 
| Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 87 | 	mutex_lock(&rt2x00dev->csr_mutex); | 
 | 88 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 89 | 	/* | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 90 | 	 * Wait until the BBP becomes available, afterwards we | 
 | 91 | 	 * can safely write the read request into the register. | 
 | 92 | 	 * After the data has been written, we wait until hardware | 
 | 93 | 	 * returns the correct value, if at any time the register | 
 | 94 | 	 * doesn't become available in time, reg will be 0xffffffff | 
 | 95 | 	 * which means we return 0xff to the caller. | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 96 | 	 */ | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 97 | 	if (WAIT_FOR_BBP(rt2x00dev, ®)) { | 
 | 98 | 		reg = 0; | 
 | 99 | 		rt2x00_set_field32(®, BBPCSR_REGNUM, word); | 
 | 100 | 		rt2x00_set_field32(®, BBPCSR_BUSY, 1); | 
 | 101 | 		rt2x00_set_field32(®, BBPCSR_WRITE_CONTROL, 0); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 102 |  | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 103 | 		rt2x00pci_register_write(rt2x00dev, BBPCSR, reg); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 104 |  | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 105 | 		WAIT_FOR_BBP(rt2x00dev, ®); | 
 | 106 | 	} | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 107 |  | 
 | 108 | 	*value = rt2x00_get_field32(reg, BBPCSR_VALUE); | 
| Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 109 |  | 
 | 110 | 	mutex_unlock(&rt2x00dev->csr_mutex); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 111 | } | 
 | 112 |  | 
| Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 113 | static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 114 | 			       const unsigned int word, const u32 value) | 
 | 115 | { | 
 | 116 | 	u32 reg; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 117 |  | 
| Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 118 | 	mutex_lock(&rt2x00dev->csr_mutex); | 
 | 119 |  | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 120 | 	/* | 
 | 121 | 	 * Wait until the RF becomes available, afterwards we | 
 | 122 | 	 * can safely write the new data into the register. | 
 | 123 | 	 */ | 
 | 124 | 	if (WAIT_FOR_RF(rt2x00dev, ®)) { | 
 | 125 | 		reg = 0; | 
 | 126 | 		rt2x00_set_field32(®, RFCSR_VALUE, value); | 
 | 127 | 		rt2x00_set_field32(®, RFCSR_NUMBER_OF_BITS, 20); | 
 | 128 | 		rt2x00_set_field32(®, RFCSR_IF_SELECT, 0); | 
 | 129 | 		rt2x00_set_field32(®, RFCSR_BUSY, 1); | 
 | 130 |  | 
 | 131 | 		rt2x00pci_register_write(rt2x00dev, RFCSR, reg); | 
 | 132 | 		rt2x00_rf_write(rt2x00dev, word, value); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 133 | 	} | 
 | 134 |  | 
| Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 135 | 	mutex_unlock(&rt2x00dev->csr_mutex); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 136 | } | 
 | 137 |  | 
 | 138 | static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom) | 
 | 139 | { | 
 | 140 | 	struct rt2x00_dev *rt2x00dev = eeprom->data; | 
 | 141 | 	u32 reg; | 
 | 142 |  | 
 | 143 | 	rt2x00pci_register_read(rt2x00dev, CSR21, ®); | 
 | 144 |  | 
 | 145 | 	eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN); | 
 | 146 | 	eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT); | 
 | 147 | 	eeprom->reg_data_clock = | 
 | 148 | 	    !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK); | 
 | 149 | 	eeprom->reg_chip_select = | 
 | 150 | 	    !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT); | 
 | 151 | } | 
 | 152 |  | 
 | 153 | static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom) | 
 | 154 | { | 
 | 155 | 	struct rt2x00_dev *rt2x00dev = eeprom->data; | 
 | 156 | 	u32 reg = 0; | 
 | 157 |  | 
 | 158 | 	rt2x00_set_field32(®, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in); | 
 | 159 | 	rt2x00_set_field32(®, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out); | 
 | 160 | 	rt2x00_set_field32(®, CSR21_EEPROM_DATA_CLOCK, | 
 | 161 | 			   !!eeprom->reg_data_clock); | 
 | 162 | 	rt2x00_set_field32(®, CSR21_EEPROM_CHIP_SELECT, | 
 | 163 | 			   !!eeprom->reg_chip_select); | 
 | 164 |  | 
 | 165 | 	rt2x00pci_register_write(rt2x00dev, CSR21, reg); | 
 | 166 | } | 
 | 167 |  | 
 | 168 | #ifdef CONFIG_RT2X00_LIB_DEBUGFS | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 169 | static const struct rt2x00debug rt2400pci_rt2x00debug = { | 
 | 170 | 	.owner	= THIS_MODULE, | 
 | 171 | 	.csr	= { | 
| Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 172 | 		.read		= rt2x00pci_register_read, | 
 | 173 | 		.write		= rt2x00pci_register_write, | 
 | 174 | 		.flags		= RT2X00DEBUGFS_OFFSET, | 
 | 175 | 		.word_base	= CSR_REG_BASE, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 176 | 		.word_size	= sizeof(u32), | 
 | 177 | 		.word_count	= CSR_REG_SIZE / sizeof(u32), | 
 | 178 | 	}, | 
 | 179 | 	.eeprom	= { | 
 | 180 | 		.read		= rt2x00_eeprom_read, | 
 | 181 | 		.write		= rt2x00_eeprom_write, | 
| Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 182 | 		.word_base	= EEPROM_BASE, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 183 | 		.word_size	= sizeof(u16), | 
 | 184 | 		.word_count	= EEPROM_SIZE / sizeof(u16), | 
 | 185 | 	}, | 
 | 186 | 	.bbp	= { | 
 | 187 | 		.read		= rt2400pci_bbp_read, | 
 | 188 | 		.write		= rt2400pci_bbp_write, | 
| Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 189 | 		.word_base	= BBP_BASE, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 190 | 		.word_size	= sizeof(u8), | 
 | 191 | 		.word_count	= BBP_SIZE / sizeof(u8), | 
 | 192 | 	}, | 
 | 193 | 	.rf	= { | 
 | 194 | 		.read		= rt2x00_rf_read, | 
 | 195 | 		.write		= rt2400pci_rf_write, | 
| Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 196 | 		.word_base	= RF_BASE, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 197 | 		.word_size	= sizeof(u32), | 
 | 198 | 		.word_count	= RF_SIZE / sizeof(u32), | 
 | 199 | 	}, | 
 | 200 | }; | 
 | 201 | #endif /* CONFIG_RT2X00_LIB_DEBUGFS */ | 
 | 202 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 203 | static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev) | 
 | 204 | { | 
 | 205 | 	u32 reg; | 
 | 206 |  | 
 | 207 | 	rt2x00pci_register_read(rt2x00dev, GPIOCSR, ®); | 
 | 208 | 	return rt2x00_get_field32(reg, GPIOCSR_BIT0); | 
 | 209 | } | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 210 |  | 
| Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 211 | #ifdef CONFIG_RT2X00_LIB_LEDS | 
| Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 212 | static void rt2400pci_brightness_set(struct led_classdev *led_cdev, | 
| Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 213 | 				     enum led_brightness brightness) | 
 | 214 | { | 
 | 215 | 	struct rt2x00_led *led = | 
 | 216 | 	    container_of(led_cdev, struct rt2x00_led, led_dev); | 
 | 217 | 	unsigned int enabled = brightness != LED_OFF; | 
| Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 218 | 	u32 reg; | 
 | 219 |  | 
 | 220 | 	rt2x00pci_register_read(led->rt2x00dev, LEDCSR, ®); | 
 | 221 |  | 
| Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 222 | 	if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC) | 
| Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 223 | 		rt2x00_set_field32(®, LEDCSR_LINK, enabled); | 
| Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 224 | 	else if (led->type == LED_TYPE_ACTIVITY) | 
 | 225 | 		rt2x00_set_field32(®, LEDCSR_ACTIVITY, enabled); | 
| Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 226 |  | 
 | 227 | 	rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg); | 
 | 228 | } | 
| Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 229 |  | 
 | 230 | static int rt2400pci_blink_set(struct led_classdev *led_cdev, | 
 | 231 | 			       unsigned long *delay_on, | 
 | 232 | 			       unsigned long *delay_off) | 
 | 233 | { | 
 | 234 | 	struct rt2x00_led *led = | 
 | 235 | 	    container_of(led_cdev, struct rt2x00_led, led_dev); | 
 | 236 | 	u32 reg; | 
 | 237 |  | 
 | 238 | 	rt2x00pci_register_read(led->rt2x00dev, LEDCSR, ®); | 
 | 239 | 	rt2x00_set_field32(®, LEDCSR_ON_PERIOD, *delay_on); | 
 | 240 | 	rt2x00_set_field32(®, LEDCSR_OFF_PERIOD, *delay_off); | 
 | 241 | 	rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg); | 
 | 242 |  | 
 | 243 | 	return 0; | 
 | 244 | } | 
| Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 245 |  | 
 | 246 | static void rt2400pci_init_led(struct rt2x00_dev *rt2x00dev, | 
 | 247 | 			       struct rt2x00_led *led, | 
 | 248 | 			       enum led_type type) | 
 | 249 | { | 
 | 250 | 	led->rt2x00dev = rt2x00dev; | 
 | 251 | 	led->type = type; | 
 | 252 | 	led->led_dev.brightness_set = rt2400pci_brightness_set; | 
 | 253 | 	led->led_dev.blink_set = rt2400pci_blink_set; | 
 | 254 | 	led->flags = LED_INITIALIZED; | 
 | 255 | } | 
| Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 256 | #endif /* CONFIG_RT2X00_LIB_LEDS */ | 
| Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 257 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 258 | /* | 
 | 259 |  * Configuration handlers. | 
 | 260 |  */ | 
| Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 261 | static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev, | 
 | 262 | 				    const unsigned int filter_flags) | 
 | 263 | { | 
 | 264 | 	u32 reg; | 
 | 265 |  | 
 | 266 | 	/* | 
 | 267 | 	 * Start configuration steps. | 
 | 268 | 	 * Note that the version error will always be dropped | 
 | 269 | 	 * since there is no filter for it at this time. | 
 | 270 | 	 */ | 
 | 271 | 	rt2x00pci_register_read(rt2x00dev, RXCSR0, ®); | 
 | 272 | 	rt2x00_set_field32(®, RXCSR0_DROP_CRC, | 
 | 273 | 			   !(filter_flags & FIF_FCSFAIL)); | 
 | 274 | 	rt2x00_set_field32(®, RXCSR0_DROP_PHYSICAL, | 
 | 275 | 			   !(filter_flags & FIF_PLCPFAIL)); | 
 | 276 | 	rt2x00_set_field32(®, RXCSR0_DROP_CONTROL, | 
 | 277 | 			   !(filter_flags & FIF_CONTROL)); | 
 | 278 | 	rt2x00_set_field32(®, RXCSR0_DROP_NOT_TO_ME, | 
 | 279 | 			   !(filter_flags & FIF_PROMISC_IN_BSS)); | 
 | 280 | 	rt2x00_set_field32(®, RXCSR0_DROP_TODS, | 
| Ivo van Doorn | e0b005f | 2008-03-31 15:24:53 +0200 | [diff] [blame] | 281 | 			   !(filter_flags & FIF_PROMISC_IN_BSS) && | 
 | 282 | 			   !rt2x00dev->intf_ap_count); | 
| Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 283 | 	rt2x00_set_field32(®, RXCSR0_DROP_VERSION_ERROR, 1); | 
 | 284 | 	rt2x00pci_register_write(rt2x00dev, RXCSR0, reg); | 
 | 285 | } | 
 | 286 |  | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 287 | static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev, | 
 | 288 | 				  struct rt2x00_intf *intf, | 
 | 289 | 				  struct rt2x00intf_conf *conf, | 
 | 290 | 				  const unsigned int flags) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 291 | { | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 292 | 	unsigned int bcn_preload; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 293 | 	u32 reg; | 
 | 294 |  | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 295 | 	if (flags & CONFIG_UPDATE_TYPE) { | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 296 | 		/* | 
 | 297 | 		 * Enable beacon config | 
 | 298 | 		 */ | 
| Ivo van Doorn | bad1363 | 2008-11-09 20:47:00 +0100 | [diff] [blame] | 299 | 		bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20); | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 300 | 		rt2x00pci_register_read(rt2x00dev, BCNCSR1, ®); | 
 | 301 | 		rt2x00_set_field32(®, BCNCSR1_PRELOAD, bcn_preload); | 
 | 302 | 		rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 303 |  | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 304 | 		/* | 
 | 305 | 		 * Enable synchronisation. | 
 | 306 | 		 */ | 
 | 307 | 		rt2x00pci_register_read(rt2x00dev, CSR14, ®); | 
| Ivo van Doorn | fd3c91c | 2008-03-09 22:47:43 +0100 | [diff] [blame] | 308 | 		rt2x00_set_field32(®, CSR14_TSF_COUNT, 1); | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 309 | 		rt2x00_set_field32(®, CSR14_TSF_SYNC, conf->sync); | 
| Ivo van Doorn | fd3c91c | 2008-03-09 22:47:43 +0100 | [diff] [blame] | 310 | 		rt2x00_set_field32(®, CSR14_TBCN, 1); | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 311 | 		rt2x00pci_register_write(rt2x00dev, CSR14, reg); | 
 | 312 | 	} | 
 | 313 |  | 
 | 314 | 	if (flags & CONFIG_UPDATE_MAC) | 
 | 315 | 		rt2x00pci_register_multiwrite(rt2x00dev, CSR3, | 
 | 316 | 					      conf->mac, sizeof(conf->mac)); | 
 | 317 |  | 
 | 318 | 	if (flags & CONFIG_UPDATE_BSSID) | 
 | 319 | 		rt2x00pci_register_multiwrite(rt2x00dev, CSR5, | 
 | 320 | 					      conf->bssid, sizeof(conf->bssid)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 321 | } | 
 | 322 |  | 
| Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 323 | static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev, | 
| Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 324 | 				 struct rt2x00lib_erp *erp, | 
 | 325 | 				 u32 changed) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 326 | { | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 327 | 	int preamble_mask; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 328 | 	u32 reg; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 329 |  | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 330 | 	/* | 
 | 331 | 	 * When short preamble is enabled, we should set bit 0x08 | 
 | 332 | 	 */ | 
| Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 333 | 	if (changed & BSS_CHANGED_ERP_PREAMBLE) { | 
 | 334 | 		preamble_mask = erp->short_preamble << 3; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 335 |  | 
| Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 336 | 		rt2x00pci_register_read(rt2x00dev, TXCSR1, ®); | 
 | 337 | 		rt2x00_set_field32(®, TXCSR1_ACK_TIMEOUT, 0x1ff); | 
 | 338 | 		rt2x00_set_field32(®, TXCSR1_ACK_CONSUME_TIME, 0x13a); | 
 | 339 | 		rt2x00_set_field32(®, TXCSR1_TSF_OFFSET, IEEE80211_HEADER); | 
 | 340 | 		rt2x00_set_field32(®, TXCSR1_AUTORESPONDER, 1); | 
 | 341 | 		rt2x00pci_register_write(rt2x00dev, TXCSR1, reg); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 342 |  | 
| Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 343 | 		rt2x00pci_register_read(rt2x00dev, ARCSR2, ®); | 
 | 344 | 		rt2x00_set_field32(®, ARCSR2_SIGNAL, 0x00); | 
 | 345 | 		rt2x00_set_field32(®, ARCSR2_SERVICE, 0x04); | 
 | 346 | 		rt2x00_set_field32(®, ARCSR2_LENGTH, | 
 | 347 | 				   GET_DURATION(ACK_SIZE, 10)); | 
 | 348 | 		rt2x00pci_register_write(rt2x00dev, ARCSR2, reg); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 349 |  | 
| Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 350 | 		rt2x00pci_register_read(rt2x00dev, ARCSR3, ®); | 
 | 351 | 		rt2x00_set_field32(®, ARCSR3_SIGNAL, 0x01 | preamble_mask); | 
 | 352 | 		rt2x00_set_field32(®, ARCSR3_SERVICE, 0x04); | 
 | 353 | 		rt2x00_set_field32(®, ARCSR2_LENGTH, | 
 | 354 | 				   GET_DURATION(ACK_SIZE, 20)); | 
 | 355 | 		rt2x00pci_register_write(rt2x00dev, ARCSR3, reg); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 356 |  | 
| Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 357 | 		rt2x00pci_register_read(rt2x00dev, ARCSR4, ®); | 
 | 358 | 		rt2x00_set_field32(®, ARCSR4_SIGNAL, 0x02 | preamble_mask); | 
 | 359 | 		rt2x00_set_field32(®, ARCSR4_SERVICE, 0x04); | 
 | 360 | 		rt2x00_set_field32(®, ARCSR2_LENGTH, | 
 | 361 | 				   GET_DURATION(ACK_SIZE, 55)); | 
 | 362 | 		rt2x00pci_register_write(rt2x00dev, ARCSR4, reg); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 363 |  | 
| Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 364 | 		rt2x00pci_register_read(rt2x00dev, ARCSR5, ®); | 
 | 365 | 		rt2x00_set_field32(®, ARCSR5_SIGNAL, 0x03 | preamble_mask); | 
 | 366 | 		rt2x00_set_field32(®, ARCSR5_SERVICE, 0x84); | 
 | 367 | 		rt2x00_set_field32(®, ARCSR2_LENGTH, | 
 | 368 | 				   GET_DURATION(ACK_SIZE, 110)); | 
 | 369 | 		rt2x00pci_register_write(rt2x00dev, ARCSR5, reg); | 
 | 370 | 	} | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 371 |  | 
| Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 372 | 	if (changed & BSS_CHANGED_BASIC_RATES) | 
 | 373 | 		rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates); | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 374 |  | 
| Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 375 | 	if (changed & BSS_CHANGED_ERP_SLOT) { | 
 | 376 | 		rt2x00pci_register_read(rt2x00dev, CSR11, ®); | 
 | 377 | 		rt2x00_set_field32(®, CSR11_SLOT_TIME, erp->slot_time); | 
 | 378 | 		rt2x00pci_register_write(rt2x00dev, CSR11, reg); | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 379 |  | 
| Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 380 | 		rt2x00pci_register_read(rt2x00dev, CSR18, ®); | 
 | 381 | 		rt2x00_set_field32(®, CSR18_SIFS, erp->sifs); | 
 | 382 | 		rt2x00_set_field32(®, CSR18_PIFS, erp->pifs); | 
 | 383 | 		rt2x00pci_register_write(rt2x00dev, CSR18, reg); | 
| Ivo van Doorn | 8a566af | 2009-05-21 19:16:46 +0200 | [diff] [blame] | 384 |  | 
| Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 385 | 		rt2x00pci_register_read(rt2x00dev, CSR19, ®); | 
 | 386 | 		rt2x00_set_field32(®, CSR19_DIFS, erp->difs); | 
 | 387 | 		rt2x00_set_field32(®, CSR19_EIFS, erp->eifs); | 
 | 388 | 		rt2x00pci_register_write(rt2x00dev, CSR19, reg); | 
 | 389 | 	} | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 390 |  | 
| Helmut Schaa | 0204464 | 2010-09-08 20:56:32 +0200 | [diff] [blame] | 391 | 	if (changed & BSS_CHANGED_BEACON_INT) { | 
 | 392 | 		rt2x00pci_register_read(rt2x00dev, CSR12, ®); | 
 | 393 | 		rt2x00_set_field32(®, CSR12_BEACON_INTERVAL, | 
 | 394 | 				   erp->beacon_int * 16); | 
 | 395 | 		rt2x00_set_field32(®, CSR12_CFP_MAX_DURATION, | 
 | 396 | 				   erp->beacon_int * 16); | 
 | 397 | 		rt2x00pci_register_write(rt2x00dev, CSR12, reg); | 
 | 398 | 	} | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 399 | } | 
 | 400 |  | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 401 | static void rt2400pci_config_ant(struct rt2x00_dev *rt2x00dev, | 
 | 402 | 				 struct antenna_setup *ant) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 403 | { | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 404 | 	u8 r1; | 
 | 405 | 	u8 r4; | 
 | 406 |  | 
 | 407 | 	/* | 
 | 408 | 	 * We should never come here because rt2x00lib is supposed | 
 | 409 | 	 * to catch this and send us the correct antenna explicitely. | 
 | 410 | 	 */ | 
 | 411 | 	BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY || | 
 | 412 | 	       ant->tx == ANTENNA_SW_DIVERSITY); | 
 | 413 |  | 
 | 414 | 	rt2400pci_bbp_read(rt2x00dev, 4, &r4); | 
 | 415 | 	rt2400pci_bbp_read(rt2x00dev, 1, &r1); | 
 | 416 |  | 
 | 417 | 	/* | 
 | 418 | 	 * Configure the TX antenna. | 
 | 419 | 	 */ | 
 | 420 | 	switch (ant->tx) { | 
 | 421 | 	case ANTENNA_HW_DIVERSITY: | 
 | 422 | 		rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1); | 
 | 423 | 		break; | 
 | 424 | 	case ANTENNA_A: | 
 | 425 | 		rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0); | 
 | 426 | 		break; | 
 | 427 | 	case ANTENNA_B: | 
 | 428 | 	default: | 
 | 429 | 		rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2); | 
 | 430 | 		break; | 
 | 431 | 	} | 
 | 432 |  | 
 | 433 | 	/* | 
 | 434 | 	 * Configure the RX antenna. | 
 | 435 | 	 */ | 
 | 436 | 	switch (ant->rx) { | 
 | 437 | 	case ANTENNA_HW_DIVERSITY: | 
 | 438 | 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1); | 
 | 439 | 		break; | 
 | 440 | 	case ANTENNA_A: | 
 | 441 | 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0); | 
 | 442 | 		break; | 
 | 443 | 	case ANTENNA_B: | 
 | 444 | 	default: | 
 | 445 | 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2); | 
 | 446 | 		break; | 
 | 447 | 	} | 
 | 448 |  | 
 | 449 | 	rt2400pci_bbp_write(rt2x00dev, 4, r4); | 
 | 450 | 	rt2400pci_bbp_write(rt2x00dev, 1, r1); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 451 | } | 
 | 452 |  | 
 | 453 | static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 454 | 				     struct rf_channel *rf) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 455 | { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 456 | 	/* | 
 | 457 | 	 * Switch on tuning bits. | 
 | 458 | 	 */ | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 459 | 	rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1); | 
 | 460 | 	rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 461 |  | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 462 | 	rt2400pci_rf_write(rt2x00dev, 1, rf->rf1); | 
 | 463 | 	rt2400pci_rf_write(rt2x00dev, 2, rf->rf2); | 
 | 464 | 	rt2400pci_rf_write(rt2x00dev, 3, rf->rf3); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 465 |  | 
 | 466 | 	/* | 
 | 467 | 	 * RF2420 chipset don't need any additional actions. | 
 | 468 | 	 */ | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 469 | 	if (rt2x00_rf(rt2x00dev, RF2420)) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 470 | 		return; | 
 | 471 |  | 
 | 472 | 	/* | 
 | 473 | 	 * For the RT2421 chipsets we need to write an invalid | 
 | 474 | 	 * reference clock rate to activate auto_tune. | 
 | 475 | 	 * After that we set the value back to the correct channel. | 
 | 476 | 	 */ | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 477 | 	rt2400pci_rf_write(rt2x00dev, 1, rf->rf1); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 478 | 	rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32); | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 479 | 	rt2400pci_rf_write(rt2x00dev, 3, rf->rf3); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 480 |  | 
 | 481 | 	msleep(1); | 
 | 482 |  | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 483 | 	rt2400pci_rf_write(rt2x00dev, 1, rf->rf1); | 
 | 484 | 	rt2400pci_rf_write(rt2x00dev, 2, rf->rf2); | 
 | 485 | 	rt2400pci_rf_write(rt2x00dev, 3, rf->rf3); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 486 |  | 
 | 487 | 	msleep(1); | 
 | 488 |  | 
 | 489 | 	/* | 
 | 490 | 	 * Switch off tuning bits. | 
 | 491 | 	 */ | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 492 | 	rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0); | 
 | 493 | 	rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 494 |  | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 495 | 	rt2400pci_rf_write(rt2x00dev, 1, rf->rf1); | 
 | 496 | 	rt2400pci_rf_write(rt2x00dev, 3, rf->rf3); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 497 |  | 
 | 498 | 	/* | 
 | 499 | 	 * Clear false CRC during channel switch. | 
 | 500 | 	 */ | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 501 | 	rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 502 | } | 
 | 503 |  | 
 | 504 | static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower) | 
 | 505 | { | 
 | 506 | 	rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower)); | 
 | 507 | } | 
 | 508 |  | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 509 | static void rt2400pci_config_retry_limit(struct rt2x00_dev *rt2x00dev, | 
 | 510 | 					 struct rt2x00lib_conf *libconf) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 511 | { | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 512 | 	u32 reg; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 513 |  | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 514 | 	rt2x00pci_register_read(rt2x00dev, CSR11, ®); | 
 | 515 | 	rt2x00_set_field32(®, CSR11_LONG_RETRY, | 
 | 516 | 			   libconf->conf->long_frame_max_tx_count); | 
 | 517 | 	rt2x00_set_field32(®, CSR11_SHORT_RETRY, | 
 | 518 | 			   libconf->conf->short_frame_max_tx_count); | 
 | 519 | 	rt2x00pci_register_write(rt2x00dev, CSR11, reg); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 520 | } | 
 | 521 |  | 
| Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 522 | static void rt2400pci_config_ps(struct rt2x00_dev *rt2x00dev, | 
 | 523 | 				struct rt2x00lib_conf *libconf) | 
 | 524 | { | 
 | 525 | 	enum dev_state state = | 
 | 526 | 	    (libconf->conf->flags & IEEE80211_CONF_PS) ? | 
 | 527 | 		STATE_SLEEP : STATE_AWAKE; | 
 | 528 | 	u32 reg; | 
 | 529 |  | 
 | 530 | 	if (state == STATE_SLEEP) { | 
 | 531 | 		rt2x00pci_register_read(rt2x00dev, CSR20, ®); | 
 | 532 | 		rt2x00_set_field32(®, CSR20_DELAY_AFTER_TBCN, | 
| Ivo van Doorn | 6b347bf | 2009-05-23 21:09:28 +0200 | [diff] [blame] | 533 | 				   (rt2x00dev->beacon_int - 20) * 16); | 
| Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 534 | 		rt2x00_set_field32(®, CSR20_TBCN_BEFORE_WAKEUP, | 
 | 535 | 				   libconf->conf->listen_interval - 1); | 
 | 536 |  | 
 | 537 | 		/* We must first disable autowake before it can be enabled */ | 
 | 538 | 		rt2x00_set_field32(®, CSR20_AUTOWAKE, 0); | 
 | 539 | 		rt2x00pci_register_write(rt2x00dev, CSR20, reg); | 
 | 540 |  | 
 | 541 | 		rt2x00_set_field32(®, CSR20_AUTOWAKE, 1); | 
 | 542 | 		rt2x00pci_register_write(rt2x00dev, CSR20, reg); | 
| Gertjan van Wingerde | 5731858 | 2010-03-30 23:50:23 +0200 | [diff] [blame] | 543 | 	} else { | 
 | 544 | 		rt2x00pci_register_read(rt2x00dev, CSR20, ®); | 
 | 545 | 		rt2x00_set_field32(®, CSR20_AUTOWAKE, 0); | 
 | 546 | 		rt2x00pci_register_write(rt2x00dev, CSR20, reg); | 
| Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 547 | 	} | 
 | 548 |  | 
 | 549 | 	rt2x00dev->ops->lib->set_device_state(rt2x00dev, state); | 
 | 550 | } | 
 | 551 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 552 | static void rt2400pci_config(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 553 | 			     struct rt2x00lib_conf *libconf, | 
 | 554 | 			     const unsigned int flags) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 555 | { | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 556 | 	if (flags & IEEE80211_CONF_CHANGE_CHANNEL) | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 557 | 		rt2400pci_config_channel(rt2x00dev, &libconf->rf); | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 558 | 	if (flags & IEEE80211_CONF_CHANGE_POWER) | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 559 | 		rt2400pci_config_txpower(rt2x00dev, | 
 | 560 | 					 libconf->conf->power_level); | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 561 | 	if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS) | 
 | 562 | 		rt2400pci_config_retry_limit(rt2x00dev, libconf); | 
| Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 563 | 	if (flags & IEEE80211_CONF_CHANGE_PS) | 
 | 564 | 		rt2400pci_config_ps(rt2x00dev, libconf); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 565 | } | 
 | 566 |  | 
 | 567 | static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 568 | 				const int cw_min, const int cw_max) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 569 | { | 
 | 570 | 	u32 reg; | 
 | 571 |  | 
 | 572 | 	rt2x00pci_register_read(rt2x00dev, CSR11, ®); | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 573 | 	rt2x00_set_field32(®, CSR11_CWMIN, cw_min); | 
 | 574 | 	rt2x00_set_field32(®, CSR11_CWMAX, cw_max); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 575 | 	rt2x00pci_register_write(rt2x00dev, CSR11, reg); | 
 | 576 | } | 
 | 577 |  | 
 | 578 | /* | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 579 |  * Link tuning | 
 | 580 |  */ | 
| Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 581 | static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev, | 
 | 582 | 				 struct link_qual *qual) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 583 | { | 
 | 584 | 	u32 reg; | 
 | 585 | 	u8 bbp; | 
 | 586 |  | 
 | 587 | 	/* | 
 | 588 | 	 * Update FCS error count from register. | 
 | 589 | 	 */ | 
 | 590 | 	rt2x00pci_register_read(rt2x00dev, CNT0, ®); | 
| Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 591 | 	qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 592 |  | 
 | 593 | 	/* | 
 | 594 | 	 * Update False CCA count from register. | 
 | 595 | 	 */ | 
 | 596 | 	rt2400pci_bbp_read(rt2x00dev, 39, &bbp); | 
| Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 597 | 	qual->false_cca = bbp; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 598 | } | 
 | 599 |  | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 600 | static inline void rt2400pci_set_vgc(struct rt2x00_dev *rt2x00dev, | 
 | 601 | 				     struct link_qual *qual, u8 vgc_level) | 
| Ivo van Doorn | eb20b4e | 2008-12-20 10:54:22 +0100 | [diff] [blame] | 602 | { | 
| Ivo van Doorn | 223dcc2 | 2010-07-11 12:25:17 +0200 | [diff] [blame] | 603 | 	if (qual->vgc_level_reg != vgc_level) { | 
 | 604 | 		rt2400pci_bbp_write(rt2x00dev, 13, vgc_level); | 
 | 605 | 		qual->vgc_level = vgc_level; | 
 | 606 | 		qual->vgc_level_reg = vgc_level; | 
 | 607 | 	} | 
| Ivo van Doorn | eb20b4e | 2008-12-20 10:54:22 +0100 | [diff] [blame] | 608 | } | 
 | 609 |  | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 610 | static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev, | 
 | 611 | 				  struct link_qual *qual) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 612 | { | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 613 | 	rt2400pci_set_vgc(rt2x00dev, qual, 0x08); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 614 | } | 
 | 615 |  | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 616 | static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev, | 
 | 617 | 				 struct link_qual *qual, const u32 count) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 618 | { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 619 | 	/* | 
 | 620 | 	 * The link tuner should not run longer then 60 seconds, | 
 | 621 | 	 * and should run once every 2 seconds. | 
 | 622 | 	 */ | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 623 | 	if (count > 60 || !(count & 1)) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 624 | 		return; | 
 | 625 |  | 
 | 626 | 	/* | 
 | 627 | 	 * Base r13 link tuning on the false cca count. | 
 | 628 | 	 */ | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 629 | 	if ((qual->false_cca > 512) && (qual->vgc_level < 0x20)) | 
 | 630 | 		rt2400pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level); | 
 | 631 | 	else if ((qual->false_cca < 100) && (qual->vgc_level > 0x08)) | 
 | 632 | 		rt2400pci_set_vgc(rt2x00dev, qual, --qual->vgc_level); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 633 | } | 
 | 634 |  | 
 | 635 | /* | 
| Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 636 |  * Queue handlers. | 
 | 637 |  */ | 
 | 638 | static void rt2400pci_start_queue(struct data_queue *queue) | 
 | 639 | { | 
 | 640 | 	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev; | 
 | 641 | 	u32 reg; | 
 | 642 |  | 
 | 643 | 	switch (queue->qid) { | 
 | 644 | 	case QID_RX: | 
 | 645 | 		rt2x00pci_register_read(rt2x00dev, RXCSR0, ®); | 
 | 646 | 		rt2x00_set_field32(®, RXCSR0_DISABLE_RX, 0); | 
 | 647 | 		rt2x00pci_register_write(rt2x00dev, RXCSR0, reg); | 
 | 648 | 		break; | 
 | 649 | 	case QID_BEACON: | 
 | 650 | 		rt2x00pci_register_read(rt2x00dev, CSR14, ®); | 
 | 651 | 		rt2x00_set_field32(®, CSR14_TSF_COUNT, 1); | 
 | 652 | 		rt2x00_set_field32(®, CSR14_TBCN, 1); | 
 | 653 | 		rt2x00_set_field32(®, CSR14_BEACON_GEN, 1); | 
 | 654 | 		rt2x00pci_register_write(rt2x00dev, CSR14, reg); | 
 | 655 | 		break; | 
 | 656 | 	default: | 
 | 657 | 		break; | 
 | 658 | 	} | 
 | 659 | } | 
 | 660 |  | 
 | 661 | static void rt2400pci_kick_queue(struct data_queue *queue) | 
 | 662 | { | 
 | 663 | 	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev; | 
 | 664 | 	u32 reg; | 
 | 665 |  | 
 | 666 | 	switch (queue->qid) { | 
| Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 667 | 	case QID_AC_VO: | 
| Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 668 | 		rt2x00pci_register_read(rt2x00dev, TXCSR0, ®); | 
 | 669 | 		rt2x00_set_field32(®, TXCSR0_KICK_PRIO, 1); | 
 | 670 | 		rt2x00pci_register_write(rt2x00dev, TXCSR0, reg); | 
 | 671 | 		break; | 
| Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 672 | 	case QID_AC_VI: | 
| Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 673 | 		rt2x00pci_register_read(rt2x00dev, TXCSR0, ®); | 
 | 674 | 		rt2x00_set_field32(®, TXCSR0_KICK_TX, 1); | 
 | 675 | 		rt2x00pci_register_write(rt2x00dev, TXCSR0, reg); | 
 | 676 | 		break; | 
 | 677 | 	case QID_ATIM: | 
 | 678 | 		rt2x00pci_register_read(rt2x00dev, TXCSR0, ®); | 
 | 679 | 		rt2x00_set_field32(®, TXCSR0_KICK_ATIM, 1); | 
 | 680 | 		rt2x00pci_register_write(rt2x00dev, TXCSR0, reg); | 
 | 681 | 		break; | 
 | 682 | 	default: | 
 | 683 | 		break; | 
 | 684 | 	} | 
 | 685 | } | 
 | 686 |  | 
 | 687 | static void rt2400pci_stop_queue(struct data_queue *queue) | 
 | 688 | { | 
 | 689 | 	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev; | 
 | 690 | 	u32 reg; | 
 | 691 |  | 
 | 692 | 	switch (queue->qid) { | 
| Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 693 | 	case QID_AC_VO: | 
 | 694 | 	case QID_AC_VI: | 
| Ivo van Doorn | 5450b7e | 2010-12-13 12:34:22 +0100 | [diff] [blame] | 695 | 	case QID_ATIM: | 
 | 696 | 		rt2x00pci_register_read(rt2x00dev, TXCSR0, ®); | 
 | 697 | 		rt2x00_set_field32(®, TXCSR0_ABORT, 1); | 
 | 698 | 		rt2x00pci_register_write(rt2x00dev, TXCSR0, reg); | 
 | 699 | 		break; | 
 | 700 | 	case QID_RX: | 
 | 701 | 		rt2x00pci_register_read(rt2x00dev, RXCSR0, ®); | 
 | 702 | 		rt2x00_set_field32(®, RXCSR0_DISABLE_RX, 1); | 
 | 703 | 		rt2x00pci_register_write(rt2x00dev, RXCSR0, reg); | 
 | 704 | 		break; | 
 | 705 | 	case QID_BEACON: | 
 | 706 | 		rt2x00pci_register_read(rt2x00dev, CSR14, ®); | 
 | 707 | 		rt2x00_set_field32(®, CSR14_TSF_COUNT, 0); | 
 | 708 | 		rt2x00_set_field32(®, CSR14_TBCN, 0); | 
 | 709 | 		rt2x00_set_field32(®, CSR14_BEACON_GEN, 0); | 
 | 710 | 		rt2x00pci_register_write(rt2x00dev, CSR14, reg); | 
 | 711 | 		break; | 
 | 712 | 	default: | 
 | 713 | 		break; | 
 | 714 | 	} | 
 | 715 | } | 
 | 716 |  | 
 | 717 | /* | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 718 |  * Initialization functions. | 
 | 719 |  */ | 
| Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 720 | static bool rt2400pci_get_entry_state(struct queue_entry *entry) | 
 | 721 | { | 
 | 722 | 	struct queue_entry_priv_pci *entry_priv = entry->priv_data; | 
 | 723 | 	u32 word; | 
 | 724 |  | 
 | 725 | 	if (entry->queue->qid == QID_RX) { | 
 | 726 | 		rt2x00_desc_read(entry_priv->desc, 0, &word); | 
 | 727 |  | 
 | 728 | 		return rt2x00_get_field32(word, RXD_W0_OWNER_NIC); | 
 | 729 | 	} else { | 
 | 730 | 		rt2x00_desc_read(entry_priv->desc, 0, &word); | 
 | 731 |  | 
 | 732 | 		return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) || | 
 | 733 | 		        rt2x00_get_field32(word, TXD_W0_VALID)); | 
 | 734 | 	} | 
 | 735 | } | 
 | 736 |  | 
 | 737 | static void rt2400pci_clear_entry(struct queue_entry *entry) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 738 | { | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 739 | 	struct queue_entry_priv_pci *entry_priv = entry->priv_data; | 
| Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 740 | 	struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 741 | 	u32 word; | 
 | 742 |  | 
| Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 743 | 	if (entry->queue->qid == QID_RX) { | 
 | 744 | 		rt2x00_desc_read(entry_priv->desc, 2, &word); | 
 | 745 | 		rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->skb->len); | 
 | 746 | 		rt2x00_desc_write(entry_priv->desc, 2, word); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 747 |  | 
| Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 748 | 		rt2x00_desc_read(entry_priv->desc, 1, &word); | 
 | 749 | 		rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma); | 
 | 750 | 		rt2x00_desc_write(entry_priv->desc, 1, word); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 751 |  | 
| Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 752 | 		rt2x00_desc_read(entry_priv->desc, 0, &word); | 
 | 753 | 		rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1); | 
 | 754 | 		rt2x00_desc_write(entry_priv->desc, 0, word); | 
 | 755 | 	} else { | 
 | 756 | 		rt2x00_desc_read(entry_priv->desc, 0, &word); | 
 | 757 | 		rt2x00_set_field32(&word, TXD_W0_VALID, 0); | 
 | 758 | 		rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0); | 
 | 759 | 		rt2x00_desc_write(entry_priv->desc, 0, word); | 
 | 760 | 	} | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 761 | } | 
 | 762 |  | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 763 | static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 764 | { | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 765 | 	struct queue_entry_priv_pci *entry_priv; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 766 | 	u32 reg; | 
 | 767 |  | 
 | 768 | 	/* | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 769 | 	 * Initialize registers. | 
 | 770 | 	 */ | 
 | 771 | 	rt2x00pci_register_read(rt2x00dev, TXCSR2, ®); | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 772 | 	rt2x00_set_field32(®, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size); | 
 | 773 | 	rt2x00_set_field32(®, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit); | 
 | 774 | 	rt2x00_set_field32(®, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit); | 
 | 775 | 	rt2x00_set_field32(®, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 776 | 	rt2x00pci_register_write(rt2x00dev, TXCSR2, reg); | 
 | 777 |  | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 778 | 	entry_priv = rt2x00dev->tx[1].entries[0].priv_data; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 779 | 	rt2x00pci_register_read(rt2x00dev, TXCSR3, ®); | 
| Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 780 | 	rt2x00_set_field32(®, TXCSR3_TX_RING_REGISTER, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 781 | 			   entry_priv->desc_dma); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 782 | 	rt2x00pci_register_write(rt2x00dev, TXCSR3, reg); | 
 | 783 |  | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 784 | 	entry_priv = rt2x00dev->tx[0].entries[0].priv_data; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 785 | 	rt2x00pci_register_read(rt2x00dev, TXCSR5, ®); | 
| Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 786 | 	rt2x00_set_field32(®, TXCSR5_PRIO_RING_REGISTER, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 787 | 			   entry_priv->desc_dma); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 788 | 	rt2x00pci_register_write(rt2x00dev, TXCSR5, reg); | 
 | 789 |  | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 790 | 	entry_priv = rt2x00dev->bcn[1].entries[0].priv_data; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 791 | 	rt2x00pci_register_read(rt2x00dev, TXCSR4, ®); | 
| Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 792 | 	rt2x00_set_field32(®, TXCSR4_ATIM_RING_REGISTER, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 793 | 			   entry_priv->desc_dma); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 794 | 	rt2x00pci_register_write(rt2x00dev, TXCSR4, reg); | 
 | 795 |  | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 796 | 	entry_priv = rt2x00dev->bcn[0].entries[0].priv_data; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 797 | 	rt2x00pci_register_read(rt2x00dev, TXCSR6, ®); | 
| Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 798 | 	rt2x00_set_field32(®, TXCSR6_BEACON_RING_REGISTER, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 799 | 			   entry_priv->desc_dma); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 800 | 	rt2x00pci_register_write(rt2x00dev, TXCSR6, reg); | 
 | 801 |  | 
 | 802 | 	rt2x00pci_register_read(rt2x00dev, RXCSR1, ®); | 
 | 803 | 	rt2x00_set_field32(®, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size); | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 804 | 	rt2x00_set_field32(®, RXCSR1_NUM_RXD, rt2x00dev->rx->limit); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 805 | 	rt2x00pci_register_write(rt2x00dev, RXCSR1, reg); | 
 | 806 |  | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 807 | 	entry_priv = rt2x00dev->rx->entries[0].priv_data; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 808 | 	rt2x00pci_register_read(rt2x00dev, RXCSR2, ®); | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 809 | 	rt2x00_set_field32(®, RXCSR2_RX_RING_REGISTER, | 
 | 810 | 			   entry_priv->desc_dma); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 811 | 	rt2x00pci_register_write(rt2x00dev, RXCSR2, reg); | 
 | 812 |  | 
 | 813 | 	return 0; | 
 | 814 | } | 
 | 815 |  | 
 | 816 | static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev) | 
 | 817 | { | 
 | 818 | 	u32 reg; | 
 | 819 |  | 
 | 820 | 	rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002); | 
 | 821 | 	rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002); | 
 | 822 | 	rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00023f20); | 
 | 823 | 	rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002); | 
 | 824 |  | 
 | 825 | 	rt2x00pci_register_read(rt2x00dev, TIMECSR, ®); | 
 | 826 | 	rt2x00_set_field32(®, TIMECSR_US_COUNT, 33); | 
 | 827 | 	rt2x00_set_field32(®, TIMECSR_US_64_COUNT, 63); | 
 | 828 | 	rt2x00_set_field32(®, TIMECSR_BEACON_EXPECT, 0); | 
 | 829 | 	rt2x00pci_register_write(rt2x00dev, TIMECSR, reg); | 
 | 830 |  | 
 | 831 | 	rt2x00pci_register_read(rt2x00dev, CSR9, ®); | 
 | 832 | 	rt2x00_set_field32(®, CSR9_MAX_FRAME_UNIT, | 
 | 833 | 			   (rt2x00dev->rx->data_size / 128)); | 
 | 834 | 	rt2x00pci_register_write(rt2x00dev, CSR9, reg); | 
 | 835 |  | 
| Ivo van Doorn | 1f90916 | 2008-07-08 13:45:20 +0200 | [diff] [blame] | 836 | 	rt2x00pci_register_read(rt2x00dev, CSR14, ®); | 
 | 837 | 	rt2x00_set_field32(®, CSR14_TSF_COUNT, 0); | 
 | 838 | 	rt2x00_set_field32(®, CSR14_TSF_SYNC, 0); | 
 | 839 | 	rt2x00_set_field32(®, CSR14_TBCN, 0); | 
 | 840 | 	rt2x00_set_field32(®, CSR14_TCFP, 0); | 
 | 841 | 	rt2x00_set_field32(®, CSR14_TATIMW, 0); | 
 | 842 | 	rt2x00_set_field32(®, CSR14_BEACON_GEN, 0); | 
 | 843 | 	rt2x00_set_field32(®, CSR14_CFP_COUNT_PRELOAD, 0); | 
 | 844 | 	rt2x00_set_field32(®, CSR14_TBCM_PRELOAD, 0); | 
 | 845 | 	rt2x00pci_register_write(rt2x00dev, CSR14, reg); | 
 | 846 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 847 | 	rt2x00pci_register_write(rt2x00dev, CNT3, 0x3f080000); | 
 | 848 |  | 
 | 849 | 	rt2x00pci_register_read(rt2x00dev, ARCSR0, ®); | 
 | 850 | 	rt2x00_set_field32(®, ARCSR0_AR_BBP_DATA0, 133); | 
 | 851 | 	rt2x00_set_field32(®, ARCSR0_AR_BBP_ID0, 134); | 
 | 852 | 	rt2x00_set_field32(®, ARCSR0_AR_BBP_DATA1, 136); | 
 | 853 | 	rt2x00_set_field32(®, ARCSR0_AR_BBP_ID1, 135); | 
 | 854 | 	rt2x00pci_register_write(rt2x00dev, ARCSR0, reg); | 
 | 855 |  | 
 | 856 | 	rt2x00pci_register_read(rt2x00dev, RXCSR3, ®); | 
 | 857 | 	rt2x00_set_field32(®, RXCSR3_BBP_ID0, 3); /* Tx power.*/ | 
 | 858 | 	rt2x00_set_field32(®, RXCSR3_BBP_ID0_VALID, 1); | 
 | 859 | 	rt2x00_set_field32(®, RXCSR3_BBP_ID1, 32); /* Signal */ | 
 | 860 | 	rt2x00_set_field32(®, RXCSR3_BBP_ID1_VALID, 1); | 
 | 861 | 	rt2x00_set_field32(®, RXCSR3_BBP_ID2, 36); /* Rssi */ | 
 | 862 | 	rt2x00_set_field32(®, RXCSR3_BBP_ID2_VALID, 1); | 
 | 863 | 	rt2x00pci_register_write(rt2x00dev, RXCSR3, reg); | 
 | 864 |  | 
 | 865 | 	rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100); | 
 | 866 |  | 
 | 867 | 	if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE)) | 
 | 868 | 		return -EBUSY; | 
 | 869 |  | 
 | 870 | 	rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00217223); | 
 | 871 | 	rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518); | 
 | 872 |  | 
 | 873 | 	rt2x00pci_register_read(rt2x00dev, MACCSR2, ®); | 
 | 874 | 	rt2x00_set_field32(®, MACCSR2_DELAY, 64); | 
 | 875 | 	rt2x00pci_register_write(rt2x00dev, MACCSR2, reg); | 
 | 876 |  | 
 | 877 | 	rt2x00pci_register_read(rt2x00dev, RALINKCSR, ®); | 
 | 878 | 	rt2x00_set_field32(®, RALINKCSR_AR_BBP_DATA0, 17); | 
 | 879 | 	rt2x00_set_field32(®, RALINKCSR_AR_BBP_ID0, 154); | 
 | 880 | 	rt2x00_set_field32(®, RALINKCSR_AR_BBP_DATA1, 0); | 
 | 881 | 	rt2x00_set_field32(®, RALINKCSR_AR_BBP_ID1, 154); | 
 | 882 | 	rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg); | 
 | 883 |  | 
 | 884 | 	rt2x00pci_register_read(rt2x00dev, CSR1, ®); | 
 | 885 | 	rt2x00_set_field32(®, CSR1_SOFT_RESET, 1); | 
 | 886 | 	rt2x00_set_field32(®, CSR1_BBP_RESET, 0); | 
 | 887 | 	rt2x00_set_field32(®, CSR1_HOST_READY, 0); | 
 | 888 | 	rt2x00pci_register_write(rt2x00dev, CSR1, reg); | 
 | 889 |  | 
 | 890 | 	rt2x00pci_register_read(rt2x00dev, CSR1, ®); | 
 | 891 | 	rt2x00_set_field32(®, CSR1_SOFT_RESET, 0); | 
 | 892 | 	rt2x00_set_field32(®, CSR1_HOST_READY, 1); | 
 | 893 | 	rt2x00pci_register_write(rt2x00dev, CSR1, reg); | 
 | 894 |  | 
 | 895 | 	/* | 
 | 896 | 	 * We must clear the FCS and FIFO error count. | 
 | 897 | 	 * These registers are cleared on read, | 
 | 898 | 	 * so we may pass a useless variable to store the value. | 
 | 899 | 	 */ | 
 | 900 | 	rt2x00pci_register_read(rt2x00dev, CNT0, ®); | 
 | 901 | 	rt2x00pci_register_read(rt2x00dev, CNT4, ®); | 
 | 902 |  | 
 | 903 | 	return 0; | 
 | 904 | } | 
 | 905 |  | 
| Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 906 | static int rt2400pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev) | 
 | 907 | { | 
 | 908 | 	unsigned int i; | 
 | 909 | 	u8 value; | 
 | 910 |  | 
 | 911 | 	for (i = 0; i < REGISTER_BUSY_COUNT; i++) { | 
 | 912 | 		rt2400pci_bbp_read(rt2x00dev, 0, &value); | 
 | 913 | 		if ((value != 0xff) && (value != 0x00)) | 
 | 914 | 			return 0; | 
 | 915 | 		udelay(REGISTER_BUSY_DELAY); | 
 | 916 | 	} | 
 | 917 |  | 
 | 918 | 	ERROR(rt2x00dev, "BBP register access failed, aborting.\n"); | 
 | 919 | 	return -EACCES; | 
 | 920 | } | 
 | 921 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 922 | static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev) | 
 | 923 | { | 
 | 924 | 	unsigned int i; | 
 | 925 | 	u16 eeprom; | 
 | 926 | 	u8 reg_id; | 
 | 927 | 	u8 value; | 
 | 928 |  | 
| Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 929 | 	if (unlikely(rt2400pci_wait_bbp_ready(rt2x00dev))) | 
 | 930 | 		return -EACCES; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 931 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 932 | 	rt2400pci_bbp_write(rt2x00dev, 1, 0x00); | 
 | 933 | 	rt2400pci_bbp_write(rt2x00dev, 3, 0x27); | 
 | 934 | 	rt2400pci_bbp_write(rt2x00dev, 4, 0x08); | 
 | 935 | 	rt2400pci_bbp_write(rt2x00dev, 10, 0x0f); | 
 | 936 | 	rt2400pci_bbp_write(rt2x00dev, 15, 0x72); | 
 | 937 | 	rt2400pci_bbp_write(rt2x00dev, 16, 0x74); | 
 | 938 | 	rt2400pci_bbp_write(rt2x00dev, 17, 0x20); | 
 | 939 | 	rt2400pci_bbp_write(rt2x00dev, 18, 0x72); | 
 | 940 | 	rt2400pci_bbp_write(rt2x00dev, 19, 0x0b); | 
 | 941 | 	rt2400pci_bbp_write(rt2x00dev, 20, 0x00); | 
 | 942 | 	rt2400pci_bbp_write(rt2x00dev, 28, 0x11); | 
 | 943 | 	rt2400pci_bbp_write(rt2x00dev, 29, 0x04); | 
 | 944 | 	rt2400pci_bbp_write(rt2x00dev, 30, 0x21); | 
 | 945 | 	rt2400pci_bbp_write(rt2x00dev, 31, 0x00); | 
 | 946 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 947 | 	for (i = 0; i < EEPROM_BBP_SIZE; i++) { | 
 | 948 | 		rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom); | 
 | 949 |  | 
 | 950 | 		if (eeprom != 0xffff && eeprom != 0x0000) { | 
 | 951 | 			reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID); | 
 | 952 | 			value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 953 | 			rt2400pci_bbp_write(rt2x00dev, reg_id, value); | 
 | 954 | 		} | 
 | 955 | 	} | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 956 |  | 
 | 957 | 	return 0; | 
 | 958 | } | 
 | 959 |  | 
 | 960 | /* | 
 | 961 |  * Device state switch handlers. | 
 | 962 |  */ | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 963 | static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev, | 
 | 964 | 				 enum dev_state state) | 
 | 965 | { | 
| Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 966 | 	int mask = (state == STATE_RADIO_IRQ_OFF) || | 
 | 967 | 		   (state == STATE_RADIO_IRQ_OFF_ISR); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 968 | 	u32 reg; | 
 | 969 |  | 
 | 970 | 	/* | 
 | 971 | 	 * When interrupts are being enabled, the interrupt registers | 
 | 972 | 	 * should clear the register to assure a clean state. | 
 | 973 | 	 */ | 
 | 974 | 	if (state == STATE_RADIO_IRQ_ON) { | 
 | 975 | 		rt2x00pci_register_read(rt2x00dev, CSR7, ®); | 
 | 976 | 		rt2x00pci_register_write(rt2x00dev, CSR7, reg); | 
 | 977 | 	} | 
 | 978 |  | 
 | 979 | 	/* | 
 | 980 | 	 * Only toggle the interrupts bits we are going to use. | 
 | 981 | 	 * Non-checked interrupt bits are disabled by default. | 
 | 982 | 	 */ | 
 | 983 | 	rt2x00pci_register_read(rt2x00dev, CSR8, ®); | 
 | 984 | 	rt2x00_set_field32(®, CSR8_TBCN_EXPIRE, mask); | 
 | 985 | 	rt2x00_set_field32(®, CSR8_TXDONE_TXRING, mask); | 
 | 986 | 	rt2x00_set_field32(®, CSR8_TXDONE_ATIMRING, mask); | 
 | 987 | 	rt2x00_set_field32(®, CSR8_TXDONE_PRIORING, mask); | 
 | 988 | 	rt2x00_set_field32(®, CSR8_RXDONE, mask); | 
 | 989 | 	rt2x00pci_register_write(rt2x00dev, CSR8, reg); | 
 | 990 | } | 
 | 991 |  | 
 | 992 | static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev) | 
 | 993 | { | 
 | 994 | 	/* | 
 | 995 | 	 * Initialize all registers. | 
 | 996 | 	 */ | 
| Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 997 | 	if (unlikely(rt2400pci_init_queues(rt2x00dev) || | 
 | 998 | 		     rt2400pci_init_registers(rt2x00dev) || | 
 | 999 | 		     rt2400pci_init_bbp(rt2x00dev))) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1000 | 		return -EIO; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1001 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1002 | 	return 0; | 
 | 1003 | } | 
 | 1004 |  | 
 | 1005 | static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev) | 
 | 1006 | { | 
| Ivo van Doorn | a2c9b65 | 2009-01-28 00:32:33 +0100 | [diff] [blame] | 1007 | 	/* | 
 | 1008 | 	 * Disable power | 
 | 1009 | 	 */ | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1010 | 	rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1011 | } | 
 | 1012 |  | 
 | 1013 | static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev, | 
 | 1014 | 			       enum dev_state state) | 
 | 1015 | { | 
| Gertjan van Wingerde | 9655a6e | 2010-05-13 21:16:03 +0200 | [diff] [blame] | 1016 | 	u32 reg, reg2; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1017 | 	unsigned int i; | 
 | 1018 | 	char put_to_sleep; | 
 | 1019 | 	char bbp_state; | 
 | 1020 | 	char rf_state; | 
 | 1021 |  | 
 | 1022 | 	put_to_sleep = (state != STATE_AWAKE); | 
 | 1023 |  | 
 | 1024 | 	rt2x00pci_register_read(rt2x00dev, PWRCSR1, ®); | 
 | 1025 | 	rt2x00_set_field32(®, PWRCSR1_SET_STATE, 1); | 
 | 1026 | 	rt2x00_set_field32(®, PWRCSR1_BBP_DESIRE_STATE, state); | 
 | 1027 | 	rt2x00_set_field32(®, PWRCSR1_RF_DESIRE_STATE, state); | 
 | 1028 | 	rt2x00_set_field32(®, PWRCSR1_PUT_TO_SLEEP, put_to_sleep); | 
 | 1029 | 	rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg); | 
 | 1030 |  | 
 | 1031 | 	/* | 
 | 1032 | 	 * Device is not guaranteed to be in the requested state yet. | 
 | 1033 | 	 * We must wait until the register indicates that the | 
 | 1034 | 	 * device has entered the correct state. | 
 | 1035 | 	 */ | 
 | 1036 | 	for (i = 0; i < REGISTER_BUSY_COUNT; i++) { | 
| Gertjan van Wingerde | 9655a6e | 2010-05-13 21:16:03 +0200 | [diff] [blame] | 1037 | 		rt2x00pci_register_read(rt2x00dev, PWRCSR1, ®2); | 
 | 1038 | 		bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE); | 
 | 1039 | 		rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1040 | 		if (bbp_state == state && rf_state == state) | 
 | 1041 | 			return 0; | 
| Gertjan van Wingerde | 9655a6e | 2010-05-13 21:16:03 +0200 | [diff] [blame] | 1042 | 		rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1043 | 		msleep(10); | 
 | 1044 | 	} | 
 | 1045 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1046 | 	return -EBUSY; | 
 | 1047 | } | 
 | 1048 |  | 
 | 1049 | static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev, | 
 | 1050 | 				      enum dev_state state) | 
 | 1051 | { | 
 | 1052 | 	int retval = 0; | 
 | 1053 |  | 
 | 1054 | 	switch (state) { | 
 | 1055 | 	case STATE_RADIO_ON: | 
 | 1056 | 		retval = rt2400pci_enable_radio(rt2x00dev); | 
 | 1057 | 		break; | 
 | 1058 | 	case STATE_RADIO_OFF: | 
 | 1059 | 		rt2400pci_disable_radio(rt2x00dev); | 
 | 1060 | 		break; | 
| Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1061 | 	case STATE_RADIO_IRQ_ON: | 
| Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1062 | 	case STATE_RADIO_IRQ_ON_ISR: | 
| Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1063 | 	case STATE_RADIO_IRQ_OFF: | 
| Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1064 | 	case STATE_RADIO_IRQ_OFF_ISR: | 
| Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1065 | 		rt2400pci_toggle_irq(rt2x00dev, state); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1066 | 		break; | 
 | 1067 | 	case STATE_DEEP_SLEEP: | 
 | 1068 | 	case STATE_SLEEP: | 
 | 1069 | 	case STATE_STANDBY: | 
 | 1070 | 	case STATE_AWAKE: | 
 | 1071 | 		retval = rt2400pci_set_state(rt2x00dev, state); | 
 | 1072 | 		break; | 
 | 1073 | 	default: | 
 | 1074 | 		retval = -ENOTSUPP; | 
 | 1075 | 		break; | 
 | 1076 | 	} | 
 | 1077 |  | 
| Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1078 | 	if (unlikely(retval)) | 
 | 1079 | 		ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n", | 
 | 1080 | 		      state, retval); | 
 | 1081 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1082 | 	return retval; | 
 | 1083 | } | 
 | 1084 |  | 
 | 1085 | /* | 
 | 1086 |  * TX descriptor initialization | 
 | 1087 |  */ | 
| Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1088 | static void rt2400pci_write_tx_desc(struct queue_entry *entry, | 
| Ivo van Doorn | 61486e0 | 2008-05-10 13:42:31 +0200 | [diff] [blame] | 1089 | 				    struct txentry_desc *txdesc) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1090 | { | 
| Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1091 | 	struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); | 
 | 1092 | 	struct queue_entry_priv_pci *entry_priv = entry->priv_data; | 
| Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1093 | 	__le32 *txd = entry_priv->desc; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1094 | 	u32 word; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1095 |  | 
 | 1096 | 	/* | 
 | 1097 | 	 * Start writing the descriptor words. | 
 | 1098 | 	 */ | 
| Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1099 | 	rt2x00_desc_read(txd, 1, &word); | 
| Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 1100 | 	rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma); | 
| Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1101 | 	rt2x00_desc_write(txd, 1, word); | 
| Gertjan van Wingerde | 4de36fe | 2008-05-10 13:44:14 +0200 | [diff] [blame] | 1102 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1103 | 	rt2x00_desc_read(txd, 2, &word); | 
| Gertjan van Wingerde | df624ca | 2010-05-03 22:43:05 +0200 | [diff] [blame] | 1104 | 	rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, txdesc->length); | 
 | 1105 | 	rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, txdesc->length); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1106 | 	rt2x00_desc_write(txd, 2, word); | 
 | 1107 |  | 
 | 1108 | 	rt2x00_desc_read(txd, 3, &word); | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1109 | 	rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal); | 
| Ivo van Doorn | 49da260 | 2007-11-27 21:47:56 +0100 | [diff] [blame] | 1110 | 	rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5); | 
 | 1111 | 	rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1); | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1112 | 	rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service); | 
| Ivo van Doorn | 49da260 | 2007-11-27 21:47:56 +0100 | [diff] [blame] | 1113 | 	rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6); | 
 | 1114 | 	rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1115 | 	rt2x00_desc_write(txd, 3, word); | 
 | 1116 |  | 
 | 1117 | 	rt2x00_desc_read(txd, 4, &word); | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1118 | 	rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, txdesc->length_low); | 
| Ivo van Doorn | 49da260 | 2007-11-27 21:47:56 +0100 | [diff] [blame] | 1119 | 	rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8); | 
 | 1120 | 	rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1); | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1121 | 	rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, txdesc->length_high); | 
| Ivo van Doorn | 49da260 | 2007-11-27 21:47:56 +0100 | [diff] [blame] | 1122 | 	rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7); | 
 | 1123 | 	rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1124 | 	rt2x00_desc_write(txd, 4, word); | 
 | 1125 |  | 
| Gertjan van Wingerde | e01f1ec | 2010-05-11 23:51:39 +0200 | [diff] [blame] | 1126 | 	/* | 
 | 1127 | 	 * Writing TXD word 0 must the last to prevent a race condition with | 
 | 1128 | 	 * the device, whereby the device may take hold of the TXD before we | 
 | 1129 | 	 * finished updating it. | 
 | 1130 | 	 */ | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1131 | 	rt2x00_desc_read(txd, 0, &word); | 
 | 1132 | 	rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1); | 
 | 1133 | 	rt2x00_set_field32(&word, TXD_W0_VALID, 1); | 
 | 1134 | 	rt2x00_set_field32(&word, TXD_W0_MORE_FRAG, | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1135 | 			   test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1136 | 	rt2x00_set_field32(&word, TXD_W0_ACK, | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1137 | 			   test_bit(ENTRY_TXD_ACK, &txdesc->flags)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1138 | 	rt2x00_set_field32(&word, TXD_W0_TIMESTAMP, | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1139 | 			   test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1140 | 	rt2x00_set_field32(&word, TXD_W0_RTS, | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1141 | 			   test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags)); | 
 | 1142 | 	rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1143 | 	rt2x00_set_field32(&word, TXD_W0_RETRY_MODE, | 
| Ivo van Doorn | aade510 | 2008-05-10 13:45:58 +0200 | [diff] [blame] | 1144 | 			   test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1145 | 	rt2x00_desc_write(txd, 0, word); | 
| Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1146 |  | 
 | 1147 | 	/* | 
 | 1148 | 	 * Register descriptor details in skb frame descriptor. | 
 | 1149 | 	 */ | 
 | 1150 | 	skbdesc->desc = txd; | 
 | 1151 | 	skbdesc->desc_len = TXD_DESC_SIZE; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1152 | } | 
 | 1153 |  | 
 | 1154 | /* | 
 | 1155 |  * TX data initialization | 
 | 1156 |  */ | 
| Gertjan van Wingerde | f224f4e | 2010-05-08 23:40:25 +0200 | [diff] [blame] | 1157 | static void rt2400pci_write_beacon(struct queue_entry *entry, | 
 | 1158 | 				   struct txentry_desc *txdesc) | 
| Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1159 | { | 
 | 1160 | 	struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; | 
| Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1161 | 	u32 reg; | 
 | 1162 |  | 
 | 1163 | 	/* | 
 | 1164 | 	 * Disable beaconing while we are reloading the beacon data, | 
 | 1165 | 	 * otherwise we might be sending out invalid data. | 
 | 1166 | 	 */ | 
 | 1167 | 	rt2x00pci_register_read(rt2x00dev, CSR14, ®); | 
| Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1168 | 	rt2x00_set_field32(®, CSR14_BEACON_GEN, 0); | 
 | 1169 | 	rt2x00pci_register_write(rt2x00dev, CSR14, reg); | 
 | 1170 |  | 
| Ivo van Doorn | fa69560 | 2010-10-11 15:37:25 +0200 | [diff] [blame] | 1171 | 	rt2x00queue_map_txskb(entry); | 
| Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1172 |  | 
| Gertjan van Wingerde | 5c3b685 | 2010-06-03 10:51:41 +0200 | [diff] [blame] | 1173 | 	/* | 
 | 1174 | 	 * Write the TX descriptor for the beacon. | 
 | 1175 | 	 */ | 
| Ivo van Doorn | 9333145 | 2010-08-23 19:53:39 +0200 | [diff] [blame] | 1176 | 	rt2400pci_write_tx_desc(entry, txdesc); | 
| Gertjan van Wingerde | 5c3b685 | 2010-06-03 10:51:41 +0200 | [diff] [blame] | 1177 |  | 
 | 1178 | 	/* | 
 | 1179 | 	 * Dump beacon to userspace through debugfs. | 
 | 1180 | 	 */ | 
 | 1181 | 	rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb); | 
| Gertjan van Wingerde | d61cb26 | 2010-05-08 23:40:24 +0200 | [diff] [blame] | 1182 |  | 
 | 1183 | 	/* | 
 | 1184 | 	 * Enable beaconing again. | 
 | 1185 | 	 */ | 
 | 1186 | 	rt2x00_set_field32(®, CSR14_TSF_COUNT, 1); | 
 | 1187 | 	rt2x00_set_field32(®, CSR14_TBCN, 1); | 
 | 1188 | 	rt2x00_set_field32(®, CSR14_BEACON_GEN, 1); | 
 | 1189 | 	rt2x00pci_register_write(rt2x00dev, CSR14, reg); | 
| Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1190 | } | 
 | 1191 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1192 | /* | 
 | 1193 |  * RX control handlers | 
 | 1194 |  */ | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1195 | static void rt2400pci_fill_rxdone(struct queue_entry *entry, | 
 | 1196 | 				  struct rxdone_entry_desc *rxdesc) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1197 | { | 
| Ivo van Doorn | ae73e58 | 2008-07-04 16:14:59 +0200 | [diff] [blame] | 1198 | 	struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1199 | 	struct queue_entry_priv_pci *entry_priv = entry->priv_data; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1200 | 	u32 word0; | 
 | 1201 | 	u32 word2; | 
| Ivo van Doorn | 8999389 | 2008-03-09 22:49:04 +0100 | [diff] [blame] | 1202 | 	u32 word3; | 
| Ivo van Doorn | ae73e58 | 2008-07-04 16:14:59 +0200 | [diff] [blame] | 1203 | 	u32 word4; | 
 | 1204 | 	u64 tsf; | 
 | 1205 | 	u32 rx_low; | 
 | 1206 | 	u32 rx_high; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1207 |  | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1208 | 	rt2x00_desc_read(entry_priv->desc, 0, &word0); | 
 | 1209 | 	rt2x00_desc_read(entry_priv->desc, 2, &word2); | 
 | 1210 | 	rt2x00_desc_read(entry_priv->desc, 3, &word3); | 
| Ivo van Doorn | ae73e58 | 2008-07-04 16:14:59 +0200 | [diff] [blame] | 1211 | 	rt2x00_desc_read(entry_priv->desc, 4, &word4); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1212 |  | 
| Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1213 | 	if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR)) | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1214 | 		rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC; | 
| Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1215 | 	if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR)) | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1216 | 		rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1217 |  | 
 | 1218 | 	/* | 
| Ivo van Doorn | ae73e58 | 2008-07-04 16:14:59 +0200 | [diff] [blame] | 1219 | 	 * We only get the lower 32bits from the timestamp, | 
 | 1220 | 	 * to get the full 64bits we must complement it with | 
 | 1221 | 	 * the timestamp from get_tsf(). | 
 | 1222 | 	 * Note that when a wraparound of the lower 32bits | 
 | 1223 | 	 * has occurred between the frame arrival and the get_tsf() | 
 | 1224 | 	 * call, we must decrease the higher 32bits with 1 to get | 
 | 1225 | 	 * to correct value. | 
 | 1226 | 	 */ | 
 | 1227 | 	tsf = rt2x00dev->ops->hw->get_tsf(rt2x00dev->hw); | 
 | 1228 | 	rx_low = rt2x00_get_field32(word4, RXD_W4_RX_END_TIME); | 
 | 1229 | 	rx_high = upper_32_bits(tsf); | 
 | 1230 |  | 
 | 1231 | 	if ((u32)tsf <= rx_low) | 
 | 1232 | 		rx_high--; | 
 | 1233 |  | 
 | 1234 | 	/* | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1235 | 	 * Obtain the status about this packet. | 
| Ivo van Doorn | 8ed0985 | 2008-03-10 00:30:44 +0100 | [diff] [blame] | 1236 | 	 * The signal is the PLCP value, and needs to be stripped | 
 | 1237 | 	 * of the preamble bit (0x08). | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1238 | 	 */ | 
| Ivo van Doorn | ae73e58 | 2008-07-04 16:14:59 +0200 | [diff] [blame] | 1239 | 	rxdesc->timestamp = ((u64)rx_high << 32) | rx_low; | 
| Ivo van Doorn | 8ed0985 | 2008-03-10 00:30:44 +0100 | [diff] [blame] | 1240 | 	rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08; | 
| Ivo van Doorn | 8999389 | 2008-03-09 22:49:04 +0100 | [diff] [blame] | 1241 | 	rxdesc->rssi = rt2x00_get_field32(word2, RXD_W3_RSSI) - | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1242 | 	    entry->queue->rt2x00dev->rssi_offset; | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1243 | 	rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT); | 
| Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 1244 |  | 
| Ivo van Doorn | dec13b6 | 2008-05-10 13:46:08 +0200 | [diff] [blame] | 1245 | 	rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP; | 
| Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 1246 | 	if (rt2x00_get_field32(word0, RXD_W0_MY_BSS)) | 
 | 1247 | 		rxdesc->dev_flags |= RXDONE_MY_BSS; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1248 | } | 
 | 1249 |  | 
 | 1250 | /* | 
 | 1251 |  * Interrupt functions. | 
 | 1252 |  */ | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1253 | static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1254 | 			     const enum data_queue_qid queue_idx) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1255 | { | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1256 | 	struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx); | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1257 | 	struct queue_entry_priv_pci *entry_priv; | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1258 | 	struct queue_entry *entry; | 
 | 1259 | 	struct txdone_entry_desc txdesc; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1260 | 	u32 word; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1261 |  | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1262 | 	while (!rt2x00queue_empty(queue)) { | 
 | 1263 | 		entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE); | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1264 | 		entry_priv = entry->priv_data; | 
 | 1265 | 		rt2x00_desc_read(entry_priv->desc, 0, &word); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1266 |  | 
 | 1267 | 		if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) || | 
 | 1268 | 		    !rt2x00_get_field32(word, TXD_W0_VALID)) | 
 | 1269 | 			break; | 
 | 1270 |  | 
 | 1271 | 		/* | 
 | 1272 | 		 * Obtain the status about this packet. | 
 | 1273 | 		 */ | 
| Ivo van Doorn | fb55f4d | 2008-05-10 13:42:06 +0200 | [diff] [blame] | 1274 | 		txdesc.flags = 0; | 
 | 1275 | 		switch (rt2x00_get_field32(word, TXD_W0_RESULT)) { | 
 | 1276 | 		case 0: /* Success */ | 
 | 1277 | 		case 1: /* Success with retry */ | 
 | 1278 | 			__set_bit(TXDONE_SUCCESS, &txdesc.flags); | 
 | 1279 | 			break; | 
 | 1280 | 		case 2: /* Failure, excessive retries */ | 
 | 1281 | 			__set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags); | 
 | 1282 | 			/* Don't break, this is a failed frame! */ | 
 | 1283 | 		default: /* Failure */ | 
 | 1284 | 			__set_bit(TXDONE_FAILURE, &txdesc.flags); | 
 | 1285 | 		} | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1286 | 		txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1287 |  | 
| Gertjan van Wingerde | e513a0b | 2010-06-29 21:41:40 +0200 | [diff] [blame] | 1288 | 		rt2x00lib_txdone(entry, &txdesc); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1289 | 	} | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1290 | } | 
 | 1291 |  | 
| Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1292 | static irqreturn_t rt2400pci_interrupt_thread(int irq, void *dev_instance) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1293 | { | 
 | 1294 | 	struct rt2x00_dev *rt2x00dev = dev_instance; | 
| Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1295 | 	u32 reg = rt2x00dev->irqvalue[0]; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1296 |  | 
 | 1297 | 	/* | 
 | 1298 | 	 * Handle interrupts, walk through all bits | 
 | 1299 | 	 * and run the tasks, the bits are checked in order of | 
 | 1300 | 	 * priority. | 
 | 1301 | 	 */ | 
 | 1302 |  | 
 | 1303 | 	/* | 
 | 1304 | 	 * 1 - Beacon timer expired interrupt. | 
 | 1305 | 	 */ | 
 | 1306 | 	if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE)) | 
 | 1307 | 		rt2x00lib_beacondone(rt2x00dev); | 
 | 1308 |  | 
 | 1309 | 	/* | 
 | 1310 | 	 * 2 - Rx ring done interrupt. | 
 | 1311 | 	 */ | 
 | 1312 | 	if (rt2x00_get_field32(reg, CSR7_RXDONE)) | 
 | 1313 | 		rt2x00pci_rxdone(rt2x00dev); | 
 | 1314 |  | 
 | 1315 | 	/* | 
 | 1316 | 	 * 3 - Atim ring transmit done interrupt. | 
 | 1317 | 	 */ | 
 | 1318 | 	if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING)) | 
| Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1319 | 		rt2400pci_txdone(rt2x00dev, QID_ATIM); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1320 |  | 
 | 1321 | 	/* | 
 | 1322 | 	 * 4 - Priority ring transmit done interrupt. | 
 | 1323 | 	 */ | 
 | 1324 | 	if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING)) | 
| Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 1325 | 		rt2400pci_txdone(rt2x00dev, QID_AC_VO); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1326 |  | 
 | 1327 | 	/* | 
 | 1328 | 	 * 5 - Tx ring transmit done interrupt. | 
 | 1329 | 	 */ | 
 | 1330 | 	if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING)) | 
| Ivo van Doorn | f615e9a | 2010-12-13 12:36:38 +0100 | [diff] [blame] | 1331 | 		rt2400pci_txdone(rt2x00dev, QID_AC_VI); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1332 |  | 
| Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1333 | 	/* Enable interrupts again. */ | 
 | 1334 | 	rt2x00dev->ops->lib->set_device_state(rt2x00dev, | 
 | 1335 | 					      STATE_RADIO_IRQ_ON_ISR); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1336 | 	return IRQ_HANDLED; | 
 | 1337 | } | 
 | 1338 |  | 
| Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1339 | static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance) | 
 | 1340 | { | 
 | 1341 | 	struct rt2x00_dev *rt2x00dev = dev_instance; | 
 | 1342 | 	u32 reg; | 
 | 1343 |  | 
 | 1344 | 	/* | 
 | 1345 | 	 * Get the interrupt sources & saved to local variable. | 
 | 1346 | 	 * Write register value back to clear pending interrupts. | 
 | 1347 | 	 */ | 
 | 1348 | 	rt2x00pci_register_read(rt2x00dev, CSR7, ®); | 
 | 1349 | 	rt2x00pci_register_write(rt2x00dev, CSR7, reg); | 
 | 1350 |  | 
 | 1351 | 	if (!reg) | 
 | 1352 | 		return IRQ_NONE; | 
 | 1353 |  | 
 | 1354 | 	if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) | 
 | 1355 | 		return IRQ_HANDLED; | 
 | 1356 |  | 
 | 1357 | 	/* Store irqvalues for use in the interrupt thread. */ | 
 | 1358 | 	rt2x00dev->irqvalue[0] = reg; | 
 | 1359 |  | 
 | 1360 | 	/* Disable interrupts, will be enabled again in the interrupt thread. */ | 
 | 1361 | 	rt2x00dev->ops->lib->set_device_state(rt2x00dev, | 
 | 1362 | 					      STATE_RADIO_IRQ_OFF_ISR); | 
 | 1363 |  | 
 | 1364 | 	return IRQ_WAKE_THREAD; | 
 | 1365 | } | 
 | 1366 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1367 | /* | 
 | 1368 |  * Device probe functions. | 
 | 1369 |  */ | 
 | 1370 | static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev) | 
 | 1371 | { | 
 | 1372 | 	struct eeprom_93cx6 eeprom; | 
 | 1373 | 	u32 reg; | 
 | 1374 | 	u16 word; | 
 | 1375 | 	u8 *mac; | 
 | 1376 |  | 
 | 1377 | 	rt2x00pci_register_read(rt2x00dev, CSR21, ®); | 
 | 1378 |  | 
 | 1379 | 	eeprom.data = rt2x00dev; | 
 | 1380 | 	eeprom.register_read = rt2400pci_eepromregister_read; | 
 | 1381 | 	eeprom.register_write = rt2400pci_eepromregister_write; | 
 | 1382 | 	eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ? | 
 | 1383 | 	    PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66; | 
 | 1384 | 	eeprom.reg_data_in = 0; | 
 | 1385 | 	eeprom.reg_data_out = 0; | 
 | 1386 | 	eeprom.reg_data_clock = 0; | 
 | 1387 | 	eeprom.reg_chip_select = 0; | 
 | 1388 |  | 
 | 1389 | 	eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom, | 
 | 1390 | 			       EEPROM_SIZE / sizeof(u16)); | 
 | 1391 |  | 
 | 1392 | 	/* | 
 | 1393 | 	 * Start validation of the data that has been read. | 
 | 1394 | 	 */ | 
 | 1395 | 	mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0); | 
 | 1396 | 	if (!is_valid_ether_addr(mac)) { | 
 | 1397 | 		random_ether_addr(mac); | 
| Johannes Berg | e174961 | 2008-10-27 15:59:26 -0700 | [diff] [blame] | 1398 | 		EEPROM(rt2x00dev, "MAC: %pM\n", mac); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1399 | 	} | 
 | 1400 |  | 
 | 1401 | 	rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word); | 
 | 1402 | 	if (word == 0xffff) { | 
 | 1403 | 		ERROR(rt2x00dev, "Invalid EEPROM data detected.\n"); | 
 | 1404 | 		return -EINVAL; | 
 | 1405 | 	} | 
 | 1406 |  | 
 | 1407 | 	return 0; | 
 | 1408 | } | 
 | 1409 |  | 
 | 1410 | static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev) | 
 | 1411 | { | 
 | 1412 | 	u32 reg; | 
 | 1413 | 	u16 value; | 
 | 1414 | 	u16 eeprom; | 
 | 1415 |  | 
 | 1416 | 	/* | 
 | 1417 | 	 * Read EEPROM word for configuration. | 
 | 1418 | 	 */ | 
 | 1419 | 	rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom); | 
 | 1420 |  | 
 | 1421 | 	/* | 
 | 1422 | 	 * Identify RF chipset. | 
 | 1423 | 	 */ | 
 | 1424 | 	value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE); | 
 | 1425 | 	rt2x00pci_register_read(rt2x00dev, CSR0, ®); | 
| Gertjan van Wingerde | 49e721e | 2010-02-13 20:55:49 +0100 | [diff] [blame] | 1426 | 	rt2x00_set_chip(rt2x00dev, RT2460, value, | 
 | 1427 | 			rt2x00_get_field32(reg, CSR0_REVISION)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1428 |  | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1429 | 	if (!rt2x00_rf(rt2x00dev, RF2420) && !rt2x00_rf(rt2x00dev, RF2421)) { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1430 | 		ERROR(rt2x00dev, "Invalid RF chipset detected.\n"); | 
 | 1431 | 		return -ENODEV; | 
 | 1432 | 	} | 
 | 1433 |  | 
 | 1434 | 	/* | 
 | 1435 | 	 * Identify default antenna configuration. | 
 | 1436 | 	 */ | 
| Ivo van Doorn | addc81b | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 1437 | 	rt2x00dev->default_ant.tx = | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1438 | 	    rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT); | 
| Ivo van Doorn | addc81b | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 1439 | 	rt2x00dev->default_ant.rx = | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1440 | 	    rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT); | 
 | 1441 |  | 
 | 1442 | 	/* | 
| Ivo van Doorn | addc81b | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 1443 | 	 * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead. | 
 | 1444 | 	 * I am not 100% sure about this, but the legacy drivers do not | 
 | 1445 | 	 * indicate antenna swapping in software is required when | 
 | 1446 | 	 * diversity is enabled. | 
 | 1447 | 	 */ | 
 | 1448 | 	if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY) | 
 | 1449 | 		rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; | 
 | 1450 | 	if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY) | 
 | 1451 | 		rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; | 
 | 1452 |  | 
 | 1453 | 	/* | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1454 | 	 * Store led mode, for correct led behaviour. | 
 | 1455 | 	 */ | 
| Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 1456 | #ifdef CONFIG_RT2X00_LIB_LEDS | 
| Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 1457 | 	value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE); | 
 | 1458 |  | 
| Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 1459 | 	rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO); | 
| Ivo van Doorn | 3d3e451 | 2009-01-17 20:44:08 +0100 | [diff] [blame] | 1460 | 	if (value == LED_MODE_TXRX_ACTIVITY || | 
 | 1461 | 	    value == LED_MODE_DEFAULT || | 
 | 1462 | 	    value == LED_MODE_ASUS) | 
| Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 1463 | 		rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_qual, | 
 | 1464 | 				   LED_TYPE_ACTIVITY); | 
| Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 1465 | #endif /* CONFIG_RT2X00_LIB_LEDS */ | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1466 |  | 
 | 1467 | 	/* | 
 | 1468 | 	 * Detect if this device has an hardware controlled radio. | 
 | 1469 | 	 */ | 
 | 1470 | 	if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO)) | 
| Ivo van Doorn | 066cb63 | 2007-09-25 20:55:39 +0200 | [diff] [blame] | 1471 | 		__set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1472 |  | 
 | 1473 | 	/* | 
 | 1474 | 	 * Check if the BBP tuning should be enabled. | 
 | 1475 | 	 */ | 
| Ivo van Doorn | 27df2a9 | 2010-07-11 12:24:22 +0200 | [diff] [blame] | 1476 | 	if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING)) | 
 | 1477 | 		__set_bit(DRIVER_SUPPORT_LINK_TUNING, &rt2x00dev->flags); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1478 |  | 
 | 1479 | 	return 0; | 
 | 1480 | } | 
 | 1481 |  | 
 | 1482 | /* | 
 | 1483 |  * RF value list for RF2420 & RF2421 | 
 | 1484 |  * Supports: 2.4 GHz | 
 | 1485 |  */ | 
| Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1486 | static const struct rf_channel rf_vals_b[] = { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1487 | 	{ 1,  0x00022058, 0x000c1fda, 0x00000101, 0 }, | 
 | 1488 | 	{ 2,  0x00022058, 0x000c1fee, 0x00000101, 0 }, | 
 | 1489 | 	{ 3,  0x00022058, 0x000c2002, 0x00000101, 0 }, | 
 | 1490 | 	{ 4,  0x00022058, 0x000c2016, 0x00000101, 0 }, | 
 | 1491 | 	{ 5,  0x00022058, 0x000c202a, 0x00000101, 0 }, | 
 | 1492 | 	{ 6,  0x00022058, 0x000c203e, 0x00000101, 0 }, | 
 | 1493 | 	{ 7,  0x00022058, 0x000c2052, 0x00000101, 0 }, | 
 | 1494 | 	{ 8,  0x00022058, 0x000c2066, 0x00000101, 0 }, | 
 | 1495 | 	{ 9,  0x00022058, 0x000c207a, 0x00000101, 0 }, | 
 | 1496 | 	{ 10, 0x00022058, 0x000c208e, 0x00000101, 0 }, | 
 | 1497 | 	{ 11, 0x00022058, 0x000c20a2, 0x00000101, 0 }, | 
 | 1498 | 	{ 12, 0x00022058, 0x000c20b6, 0x00000101, 0 }, | 
 | 1499 | 	{ 13, 0x00022058, 0x000c20ca, 0x00000101, 0 }, | 
 | 1500 | 	{ 14, 0x00022058, 0x000c20fa, 0x00000101, 0 }, | 
 | 1501 | }; | 
 | 1502 |  | 
| Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1503 | static int rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1504 | { | 
 | 1505 | 	struct hw_mode_spec *spec = &rt2x00dev->spec; | 
| Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1506 | 	struct channel_info *info; | 
 | 1507 | 	char *tx_power; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1508 | 	unsigned int i; | 
 | 1509 |  | 
 | 1510 | 	/* | 
 | 1511 | 	 * Initialize all hw fields. | 
 | 1512 | 	 */ | 
| Bruno Randolf | 566bfe5 | 2008-05-08 19:15:40 +0200 | [diff] [blame] | 1513 | 	rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING | | 
| Johannes Berg | 4be8c38 | 2009-01-07 18:28:20 +0100 | [diff] [blame] | 1514 | 			       IEEE80211_HW_SIGNAL_DBM | | 
 | 1515 | 			       IEEE80211_HW_SUPPORTS_PS | | 
 | 1516 | 			       IEEE80211_HW_PS_NULLFUNC_STACK; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1517 |  | 
| Gertjan van Wingerde | 14a3bf8 | 2008-06-16 19:55:43 +0200 | [diff] [blame] | 1518 | 	SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1519 | 	SET_IEEE80211_PERM_ADDR(rt2x00dev->hw, | 
 | 1520 | 				rt2x00_eeprom_addr(rt2x00dev, | 
 | 1521 | 						   EEPROM_MAC_ADDR_0)); | 
 | 1522 |  | 
 | 1523 | 	/* | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1524 | 	 * Initialize hw_mode information. | 
 | 1525 | 	 */ | 
| Ivo van Doorn | 31562e8 | 2008-02-17 17:35:05 +0100 | [diff] [blame] | 1526 | 	spec->supported_bands = SUPPORT_BAND_2GHZ; | 
 | 1527 | 	spec->supported_rates = SUPPORT_RATE_CCK; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1528 |  | 
| Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1529 | 	spec->num_channels = ARRAY_SIZE(rf_vals_b); | 
 | 1530 | 	spec->channels = rf_vals_b; | 
 | 1531 |  | 
 | 1532 | 	/* | 
 | 1533 | 	 * Create channel information array | 
 | 1534 | 	 */ | 
| Joe Perches | baeb2ff | 2010-08-11 07:02:48 +0000 | [diff] [blame] | 1535 | 	info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL); | 
| Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1536 | 	if (!info) | 
 | 1537 | 		return -ENOMEM; | 
 | 1538 |  | 
 | 1539 | 	spec->channels_info = info; | 
 | 1540 |  | 
 | 1541 | 	tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START); | 
| Ivo van Doorn | 8d1331b | 2010-08-23 19:56:07 +0200 | [diff] [blame] | 1542 | 	for (i = 0; i < 14; i++) { | 
 | 1543 | 		info[i].max_power = TXPOWER_FROM_DEV(MAX_TXPOWER); | 
 | 1544 | 		info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]); | 
 | 1545 | 	} | 
| Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1546 |  | 
 | 1547 | 	return 0; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1548 | } | 
 | 1549 |  | 
 | 1550 | static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev) | 
 | 1551 | { | 
 | 1552 | 	int retval; | 
 | 1553 |  | 
 | 1554 | 	/* | 
 | 1555 | 	 * Allocate eeprom data. | 
 | 1556 | 	 */ | 
 | 1557 | 	retval = rt2400pci_validate_eeprom(rt2x00dev); | 
 | 1558 | 	if (retval) | 
 | 1559 | 		return retval; | 
 | 1560 |  | 
 | 1561 | 	retval = rt2400pci_init_eeprom(rt2x00dev); | 
 | 1562 | 	if (retval) | 
 | 1563 | 		return retval; | 
 | 1564 |  | 
 | 1565 | 	/* | 
 | 1566 | 	 * Initialize hw specifications. | 
 | 1567 | 	 */ | 
| Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1568 | 	retval = rt2400pci_probe_hw_mode(rt2x00dev); | 
 | 1569 | 	if (retval) | 
 | 1570 | 		return retval; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1571 |  | 
 | 1572 | 	/* | 
| Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 1573 | 	 * This device requires the atim queue and DMA-mapped skbs. | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1574 | 	 */ | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1575 | 	__set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags); | 
| Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 1576 | 	__set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1577 |  | 
 | 1578 | 	/* | 
 | 1579 | 	 * Set the rssi offset. | 
 | 1580 | 	 */ | 
 | 1581 | 	rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET; | 
 | 1582 |  | 
 | 1583 | 	return 0; | 
 | 1584 | } | 
 | 1585 |  | 
 | 1586 | /* | 
 | 1587 |  * IEEE80211 stack callback functions. | 
 | 1588 |  */ | 
| Johannes Berg | e100bb6 | 2008-04-30 18:51:21 +0200 | [diff] [blame] | 1589 | static int rt2400pci_conf_tx(struct ieee80211_hw *hw, u16 queue, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1590 | 			     const struct ieee80211_tx_queue_params *params) | 
 | 1591 | { | 
 | 1592 | 	struct rt2x00_dev *rt2x00dev = hw->priv; | 
 | 1593 |  | 
 | 1594 | 	/* | 
 | 1595 | 	 * We don't support variating cw_min and cw_max variables | 
 | 1596 | 	 * per queue. So by default we only configure the TX queue, | 
 | 1597 | 	 * and ignore all other configurations. | 
 | 1598 | 	 */ | 
| Johannes Berg | e100bb6 | 2008-04-30 18:51:21 +0200 | [diff] [blame] | 1599 | 	if (queue != 0) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1600 | 		return -EINVAL; | 
 | 1601 |  | 
 | 1602 | 	if (rt2x00mac_conf_tx(hw, queue, params)) | 
 | 1603 | 		return -EINVAL; | 
 | 1604 |  | 
 | 1605 | 	/* | 
 | 1606 | 	 * Write configuration to register. | 
 | 1607 | 	 */ | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1608 | 	rt2400pci_config_cw(rt2x00dev, | 
 | 1609 | 			    rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1610 |  | 
 | 1611 | 	return 0; | 
 | 1612 | } | 
 | 1613 |  | 
 | 1614 | static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw) | 
 | 1615 | { | 
 | 1616 | 	struct rt2x00_dev *rt2x00dev = hw->priv; | 
 | 1617 | 	u64 tsf; | 
 | 1618 | 	u32 reg; | 
 | 1619 |  | 
 | 1620 | 	rt2x00pci_register_read(rt2x00dev, CSR17, ®); | 
 | 1621 | 	tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32; | 
 | 1622 | 	rt2x00pci_register_read(rt2x00dev, CSR16, ®); | 
 | 1623 | 	tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER); | 
 | 1624 |  | 
 | 1625 | 	return tsf; | 
 | 1626 | } | 
 | 1627 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1628 | static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw) | 
 | 1629 | { | 
 | 1630 | 	struct rt2x00_dev *rt2x00dev = hw->priv; | 
 | 1631 | 	u32 reg; | 
 | 1632 |  | 
 | 1633 | 	rt2x00pci_register_read(rt2x00dev, CSR15, ®); | 
 | 1634 | 	return rt2x00_get_field32(reg, CSR15_BEACON_SENT); | 
 | 1635 | } | 
 | 1636 |  | 
 | 1637 | static const struct ieee80211_ops rt2400pci_mac80211_ops = { | 
 | 1638 | 	.tx			= rt2x00mac_tx, | 
| Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1639 | 	.start			= rt2x00mac_start, | 
 | 1640 | 	.stop			= rt2x00mac_stop, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1641 | 	.add_interface		= rt2x00mac_add_interface, | 
 | 1642 | 	.remove_interface	= rt2x00mac_remove_interface, | 
 | 1643 | 	.config			= rt2x00mac_config, | 
| Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 1644 | 	.configure_filter	= rt2x00mac_configure_filter, | 
| Ivo van Doorn | d8147f9 | 2010-07-11 12:24:47 +0200 | [diff] [blame] | 1645 | 	.sw_scan_start		= rt2x00mac_sw_scan_start, | 
 | 1646 | 	.sw_scan_complete	= rt2x00mac_sw_scan_complete, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1647 | 	.get_stats		= rt2x00mac_get_stats, | 
| Johannes Berg | 471b3ef | 2007-12-28 14:32:58 +0100 | [diff] [blame] | 1648 | 	.bss_info_changed	= rt2x00mac_bss_info_changed, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1649 | 	.conf_tx		= rt2400pci_conf_tx, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1650 | 	.get_tsf		= rt2400pci_get_tsf, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1651 | 	.tx_last_beacon		= rt2400pci_tx_last_beacon, | 
| Ivo van Doorn | e47a5cd | 2009-07-01 15:17:35 +0200 | [diff] [blame] | 1652 | 	.rfkill_poll		= rt2x00mac_rfkill_poll, | 
| Ivo van Doorn | f44df18 | 2010-11-04 20:40:11 +0100 | [diff] [blame] | 1653 | 	.flush			= rt2x00mac_flush, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1654 | }; | 
 | 1655 |  | 
 | 1656 | static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = { | 
 | 1657 | 	.irq_handler		= rt2400pci_interrupt, | 
| Helmut Schaa | 78e256c | 2010-07-11 12:26:48 +0200 | [diff] [blame] | 1658 | 	.irq_handler_thread	= rt2400pci_interrupt_thread, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1659 | 	.probe_hw		= rt2400pci_probe_hw, | 
 | 1660 | 	.initialize		= rt2x00pci_initialize, | 
 | 1661 | 	.uninitialize		= rt2x00pci_uninitialize, | 
| Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 1662 | 	.get_entry_state	= rt2400pci_get_entry_state, | 
 | 1663 | 	.clear_entry		= rt2400pci_clear_entry, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1664 | 	.set_device_state	= rt2400pci_set_device_state, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1665 | 	.rfkill_poll		= rt2400pci_rfkill_poll, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1666 | 	.link_stats		= rt2400pci_link_stats, | 
 | 1667 | 	.reset_tuner		= rt2400pci_reset_tuner, | 
 | 1668 | 	.link_tuner		= rt2400pci_link_tuner, | 
| Ivo van Doorn | dbba306 | 2010-12-13 12:34:54 +0100 | [diff] [blame] | 1669 | 	.start_queue		= rt2400pci_start_queue, | 
 | 1670 | 	.kick_queue		= rt2400pci_kick_queue, | 
 | 1671 | 	.stop_queue		= rt2400pci_stop_queue, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1672 | 	.write_tx_desc		= rt2400pci_write_tx_desc, | 
| Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1673 | 	.write_beacon		= rt2400pci_write_beacon, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1674 | 	.fill_rxdone		= rt2400pci_fill_rxdone, | 
| Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 1675 | 	.config_filter		= rt2400pci_config_filter, | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 1676 | 	.config_intf		= rt2400pci_config_intf, | 
| Ivo van Doorn | 7281037 | 2008-03-09 22:46:18 +0100 | [diff] [blame] | 1677 | 	.config_erp		= rt2400pci_config_erp, | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 1678 | 	.config_ant		= rt2400pci_config_ant, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1679 | 	.config			= rt2400pci_config, | 
 | 1680 | }; | 
 | 1681 |  | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1682 | static const struct data_queue_desc rt2400pci_queue_rx = { | 
| Helmut Schaa | efd2f27 | 2010-11-04 20:37:22 +0100 | [diff] [blame] | 1683 | 	.entry_num		= 24, | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1684 | 	.data_size		= DATA_FRAME_SIZE, | 
 | 1685 | 	.desc_size		= RXD_DESC_SIZE, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1686 | 	.priv_size		= sizeof(struct queue_entry_priv_pci), | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1687 | }; | 
 | 1688 |  | 
 | 1689 | static const struct data_queue_desc rt2400pci_queue_tx = { | 
| Helmut Schaa | efd2f27 | 2010-11-04 20:37:22 +0100 | [diff] [blame] | 1690 | 	.entry_num		= 24, | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1691 | 	.data_size		= DATA_FRAME_SIZE, | 
 | 1692 | 	.desc_size		= TXD_DESC_SIZE, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1693 | 	.priv_size		= sizeof(struct queue_entry_priv_pci), | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1694 | }; | 
 | 1695 |  | 
 | 1696 | static const struct data_queue_desc rt2400pci_queue_bcn = { | 
| Helmut Schaa | efd2f27 | 2010-11-04 20:37:22 +0100 | [diff] [blame] | 1697 | 	.entry_num		= 1, | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1698 | 	.data_size		= MGMT_FRAME_SIZE, | 
 | 1699 | 	.desc_size		= TXD_DESC_SIZE, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1700 | 	.priv_size		= sizeof(struct queue_entry_priv_pci), | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1701 | }; | 
 | 1702 |  | 
 | 1703 | static const struct data_queue_desc rt2400pci_queue_atim = { | 
| Helmut Schaa | efd2f27 | 2010-11-04 20:37:22 +0100 | [diff] [blame] | 1704 | 	.entry_num		= 8, | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1705 | 	.data_size		= DATA_FRAME_SIZE, | 
 | 1706 | 	.desc_size		= TXD_DESC_SIZE, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1707 | 	.priv_size		= sizeof(struct queue_entry_priv_pci), | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1708 | }; | 
 | 1709 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1710 | static const struct rt2x00_ops rt2400pci_ops = { | 
| Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 1711 | 	.name			= KBUILD_MODNAME, | 
 | 1712 | 	.max_sta_intf		= 1, | 
 | 1713 | 	.max_ap_intf		= 1, | 
 | 1714 | 	.eeprom_size		= EEPROM_SIZE, | 
 | 1715 | 	.rf_size		= RF_SIZE, | 
 | 1716 | 	.tx_queues		= NUM_TX_QUEUES, | 
| Gertjan van Wingerde | e6218cc | 2009-11-23 22:44:52 +0100 | [diff] [blame] | 1717 | 	.extra_tx_headroom	= 0, | 
| Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 1718 | 	.rx			= &rt2400pci_queue_rx, | 
 | 1719 | 	.tx			= &rt2400pci_queue_tx, | 
 | 1720 | 	.bcn			= &rt2400pci_queue_bcn, | 
 | 1721 | 	.atim			= &rt2400pci_queue_atim, | 
 | 1722 | 	.lib			= &rt2400pci_rt2x00_ops, | 
 | 1723 | 	.hw			= &rt2400pci_mac80211_ops, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1724 | #ifdef CONFIG_RT2X00_LIB_DEBUGFS | 
| Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 1725 | 	.debugfs		= &rt2400pci_rt2x00debug, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1726 | #endif /* CONFIG_RT2X00_LIB_DEBUGFS */ | 
 | 1727 | }; | 
 | 1728 |  | 
 | 1729 | /* | 
 | 1730 |  * RT2400pci module information. | 
 | 1731 |  */ | 
| Alexey Dobriyan | a3aa188 | 2010-01-07 11:58:11 +0000 | [diff] [blame] | 1732 | static DEFINE_PCI_DEVICE_TABLE(rt2400pci_device_table) = { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1733 | 	{ PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops) }, | 
 | 1734 | 	{ 0, } | 
 | 1735 | }; | 
 | 1736 |  | 
 | 1737 | MODULE_AUTHOR(DRV_PROJECT); | 
 | 1738 | MODULE_VERSION(DRV_VERSION); | 
 | 1739 | MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver."); | 
 | 1740 | MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards"); | 
 | 1741 | MODULE_DEVICE_TABLE(pci, rt2400pci_device_table); | 
 | 1742 | MODULE_LICENSE("GPL"); | 
 | 1743 |  | 
 | 1744 | static struct pci_driver rt2400pci_driver = { | 
| Ivo van Doorn | 2360157 | 2007-11-27 21:47:34 +0100 | [diff] [blame] | 1745 | 	.name		= KBUILD_MODNAME, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1746 | 	.id_table	= rt2400pci_device_table, | 
 | 1747 | 	.probe		= rt2x00pci_probe, | 
 | 1748 | 	.remove		= __devexit_p(rt2x00pci_remove), | 
 | 1749 | 	.suspend	= rt2x00pci_suspend, | 
 | 1750 | 	.resume		= rt2x00pci_resume, | 
 | 1751 | }; | 
 | 1752 |  | 
 | 1753 | static int __init rt2400pci_init(void) | 
 | 1754 | { | 
 | 1755 | 	return pci_register_driver(&rt2400pci_driver); | 
 | 1756 | } | 
 | 1757 |  | 
 | 1758 | static void __exit rt2400pci_exit(void) | 
 | 1759 | { | 
 | 1760 | 	pci_unregister_driver(&rt2400pci_driver); | 
 | 1761 | } | 
 | 1762 |  | 
 | 1763 | module_init(rt2400pci_init); | 
 | 1764 | module_exit(rt2400pci_exit); |