blob: d01af99faed0f52133d896e7b7613059c88c7d0f [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/kernel.h>
14#include <linux/platform_device.h>
15#include <linux/io.h>
16#include <linux/irq.h>
Kenneth Heitke748593a2011-07-15 15:45:11 -060017#include <linux/i2c.h>
David Keitel2f613d92012-02-15 11:29:16 -080018#include <linux/i2c/smb349.h>
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -080019#include <linux/i2c/sx150x.h>
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -060020#include <linux/slimbus/slimbus.h>
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +053021#include <linux/mfd/wcd9xxx/core.h>
22#include <linux/mfd/wcd9xxx/pdata.h>
Amy Maloche70090f992012-02-16 16:35:26 -080023#include <linux/mfd/pm8xxx/misc.h>
Kenneth Heitke36920d32011-07-20 16:44:30 -060024#include <linux/msm_ssbi.h>
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -070025#include <linux/spi/spi.h>
Ramesh Masavarapu28311912011-10-27 11:04:12 -070026#include <linux/dma-mapping.h>
27#include <linux/platform_data/qcom_crypto_device.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080028#include <linux/ion.h>
Jack Cheung46bfffa2012-01-19 15:26:24 -080029#include <linux/memory.h>
Jing Lin21ed4de2012-02-05 15:53:28 -080030#include <linux/i2c/atmel_mxt_ts.h>
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -080031#include <linux/cyttsp.h>
Amy Maloche70090f992012-02-16 16:35:26 -080032#include <linux/i2c/isa1200.h>
Mohan Pallaka474b94b2012-01-25 12:59:58 +053033#include <linux/gpio_keys.h>
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -080034#include <linux/epm_adc.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070035#include <asm/mach-types.h>
36#include <asm/mach/arch.h>
37#include <asm/hardware/gic.h>
Sahitya Tummala3586ed92011-08-03 09:13:23 +053038#include <asm/mach/mmc.h>
Ankit Verma6b7e2ba2012-01-26 15:48:54 -080039#include <linux/platform_data/qcom_wcnss_device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040
41#include <mach/board.h>
42#include <mach/msm_iomap.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080043#include <mach/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070044#include <linux/usb/msm_hsusb.h>
45#include <linux/usb/android.h>
46#include <mach/socinfo.h>
Harini Jayaramanc4c58692011-07-19 14:50:10 -060047#include <mach/msm_spi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#include "timer.h"
49#include "devices.h"
Joel King4ebccc62011-07-22 09:43:22 -070050#include <mach/gpio.h>
51#include <mach/gpiomux.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060052#include <mach/rpm.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080053#ifdef CONFIG_ANDROID_PMEM
Kevin Chan13be4e22011-10-20 11:30:32 -070054#include <linux/android_pmem.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080055#endif
Kevin Chan13be4e22011-10-20 11:30:32 -070056#include <mach/msm_memtypes.h>
57#include <linux/bootmem.h>
58#include <asm/setup.h>
Ramesh Masavarapu28311912011-10-27 11:04:12 -070059#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080060#include <mach/msm_dsps.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070061#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060062#include <mach/cpuidle.h>
Joel Kingdacbc822012-01-25 13:30:57 -080063#include <mach/mdm2.h>
Siddartha Mohanadosscaeaa922012-02-07 16:41:38 -080064#include <linux/msm_tsens.h>
Stephen Boyd4d0d2582012-02-10 14:49:40 -080065#include <mach/msm_xo.h>
Laura Abbott350c8362012-02-28 14:46:52 -080066#include <mach/msm_rtb.h>
Joel King4ebccc62011-07-22 09:43:22 -070067
Jeff Ohlstein7e668552011-10-06 16:17:25 -070068#include "msm_watchdog.h"
Stepan Moskovchenko5a83dba2011-12-05 17:30:17 -080069#include "board-8064.h"
Vikram Mulukutlabc2e9572011-11-04 03:41:38 -070070#include "acpuclock.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060071#include "spm.h"
72#include "mpm.h"
73#include "rpm_resources.h"
Matt Wagantall7cca4642012-02-01 16:43:24 -080074#include "pm.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060075#include "pm-boot.h"
Rajesh Sastrulaaee8af32012-01-20 11:46:31 -080076#include "devices-msm8x60.h"
Jay Chokshiea67c622011-07-29 17:12:26 -070077
Olav Haugan7c6aa742012-01-16 16:47:37 -080078#define MSM_PMEM_ADSP_SIZE 0x7800000
Bharath Ramachandramurthy2fd017a2012-03-13 10:21:09 -070079#define MSM_PMEM_AUDIO_SIZE 0x4CF000
Olav Haugan7c6aa742012-01-16 16:47:37 -080080#ifdef CONFIG_FB_MSM_HDMI_AS_PRIMARY
81#define MSM_PMEM_SIZE 0x4000000 /* 64 Mbytes */
82#else
Chetan Kalyan72aac4f2012-02-23 14:56:54 -080083#define MSM_PMEM_SIZE 0x4000000 /* 64 Mbytes */
Olav Haugan7c6aa742012-01-16 16:47:37 -080084#endif
Kevin Chan13be4e22011-10-20 11:30:32 -070085
Olav Haugan7c6aa742012-01-16 16:47:37 -080086#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Bharath Ramachandramurthy2fd017a2012-03-13 10:21:09 -070087#define MSM_PMEM_KERNEL_EBI1_SIZE 0x65000
Olav Haugan7c6aa742012-01-16 16:47:37 -080088#define MSM_ION_SF_SIZE MSM_PMEM_SIZE
Olav Haugand3d29682012-01-19 10:57:07 -080089#define MSM_ION_MM_FW_SIZE 0x200000 /* (2MB) */
Olav Haugan7c6aa742012-01-16 16:47:37 -080090#define MSM_ION_MM_SIZE MSM_PMEM_ADSP_SIZE
Olav Haugan3a9bd232012-02-15 14:23:27 -080091#define MSM_ION_QSECOM_SIZE 0x300000 /* (3MB) */
Olav Haugan7c6aa742012-01-16 16:47:37 -080092#define MSM_ION_MFC_SIZE SZ_8K
Olav Haugan2c43fac2012-01-19 11:06:37 -080093#define MSM_ION_AUDIO_SIZE MSM_PMEM_AUDIO_SIZE
94#define MSM_ION_HEAP_NUM 8
Olav Haugan7c6aa742012-01-16 16:47:37 -080095#else
96#define MSM_PMEM_KERNEL_EBI1_SIZE 0x110C000
97#define MSM_ION_HEAP_NUM 1
98#endif
Kevin Chan13be4e22011-10-20 11:30:32 -070099
Siddartha Mohanadoss9c658982012-02-28 15:11:48 -0800100#define GPIO_EXPANDER_IRQ_BASE (PM8821_IRQ_BASE + PM8821_NR_IRQS)
101#define GPIO_EXPANDER_GPIO_BASE (PM8821_MPP_BASE + PM8821_NR_MPPS)
102#define GPIO_EPM_EXPANDER_BASE GPIO_EXPANDER_GPIO_BASE
103
104enum {
105 SX150X_EPM,
106};
107
Olav Haugan7c6aa742012-01-16 16:47:37 -0800108#ifdef CONFIG_KERNEL_PMEM_EBI_REGION
109static unsigned pmem_kernel_ebi1_size = MSM_PMEM_KERNEL_EBI1_SIZE;
110static int __init pmem_kernel_ebi1_size_setup(char *p)
Kevin Chan13be4e22011-10-20 11:30:32 -0700111{
Olav Haugan7c6aa742012-01-16 16:47:37 -0800112 pmem_kernel_ebi1_size = memparse(p, NULL);
113 return 0;
Kevin Chan13be4e22011-10-20 11:30:32 -0700114}
Olav Haugan7c6aa742012-01-16 16:47:37 -0800115early_param("pmem_kernel_ebi1_size", pmem_kernel_ebi1_size_setup);
116#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700117
Olav Haugan7c6aa742012-01-16 16:47:37 -0800118#ifdef CONFIG_ANDROID_PMEM
Kevin Chan13be4e22011-10-20 11:30:32 -0700119static unsigned pmem_size = MSM_PMEM_SIZE;
120static int __init pmem_size_setup(char *p)
121{
122 pmem_size = memparse(p, NULL);
123 return 0;
124}
125early_param("pmem_size", pmem_size_setup);
126
127static unsigned pmem_adsp_size = MSM_PMEM_ADSP_SIZE;
128
129static int __init pmem_adsp_size_setup(char *p)
130{
131 pmem_adsp_size = memparse(p, NULL);
132 return 0;
133}
134early_param("pmem_adsp_size", pmem_adsp_size_setup);
135
136static unsigned pmem_audio_size = MSM_PMEM_AUDIO_SIZE;
137
138static int __init pmem_audio_size_setup(char *p)
139{
140 pmem_audio_size = memparse(p, NULL);
141 return 0;
142}
143early_param("pmem_audio_size", pmem_audio_size_setup);
Olav Haugan7c6aa742012-01-16 16:47:37 -0800144#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700145
Olav Haugan7c6aa742012-01-16 16:47:37 -0800146#ifdef CONFIG_ANDROID_PMEM
147#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700148static struct android_pmem_platform_data android_pmem_pdata = {
149 .name = "pmem",
150 .allocator_type = PMEM_ALLOCATORTYPE_ALLORNOTHING,
151 .cached = 1,
152 .memory_type = MEMTYPE_EBI1,
153};
154
155static struct platform_device android_pmem_device = {
156 .name = "android_pmem",
157 .id = 0,
158 .dev = {.platform_data = &android_pmem_pdata},
159};
160
161static struct android_pmem_platform_data android_pmem_adsp_pdata = {
162 .name = "pmem_adsp",
163 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
164 .cached = 0,
165 .memory_type = MEMTYPE_EBI1,
166};
Kevin Chan13be4e22011-10-20 11:30:32 -0700167static struct platform_device android_pmem_adsp_device = {
168 .name = "android_pmem",
169 .id = 2,
170 .dev = { .platform_data = &android_pmem_adsp_pdata },
171};
172
173static struct android_pmem_platform_data android_pmem_audio_pdata = {
174 .name = "pmem_audio",
175 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
176 .cached = 0,
177 .memory_type = MEMTYPE_EBI1,
178};
179
180static struct platform_device android_pmem_audio_device = {
181 .name = "android_pmem",
182 .id = 4,
183 .dev = { .platform_data = &android_pmem_audio_pdata },
184};
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700185#endif /* CONFIG_MSM_MULTIMEDIA_USE_ION */
186#endif /* CONFIG_ANDROID_PMEM */
Olav Haugan7c6aa742012-01-16 16:47:37 -0800187
188static struct memtype_reserve apq8064_reserve_table[] __initdata = {
189 [MEMTYPE_SMI] = {
190 },
191 [MEMTYPE_EBI0] = {
192 .flags = MEMTYPE_FLAGS_1M_ALIGN,
193 },
194 [MEMTYPE_EBI1] = {
195 .flags = MEMTYPE_FLAGS_1M_ALIGN,
196 },
197};
Kevin Chan13be4e22011-10-20 11:30:32 -0700198
Laura Abbott350c8362012-02-28 14:46:52 -0800199#if defined(CONFIG_MSM_RTB)
200static struct msm_rtb_platform_data msm_rtb_pdata = {
201 .size = SZ_1M,
202};
203
204static int __init msm_rtb_set_buffer_size(char *p)
205{
206 int s;
207
208 s = memparse(p, NULL);
209 msm_rtb_pdata.size = ALIGN(s, SZ_4K);
210 return 0;
211}
212early_param("msm_rtb_size", msm_rtb_set_buffer_size);
213
214
215static struct platform_device msm_rtb_device = {
216 .name = "msm_rtb",
217 .id = -1,
218 .dev = {
219 .platform_data = &msm_rtb_pdata,
220 },
221};
222#endif
223
224static void __init reserve_rtb_memory(void)
225{
226#if defined(CONFIG_MSM_RTB)
227 apq8064_reserve_table[MEMTYPE_EBI1].size += msm_rtb_pdata.size;
228#endif
229}
230
231
Kevin Chan13be4e22011-10-20 11:30:32 -0700232static void __init size_pmem_devices(void)
233{
Olav Haugan7c6aa742012-01-16 16:47:37 -0800234#ifdef CONFIG_ANDROID_PMEM
235#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700236 android_pmem_adsp_pdata.size = pmem_adsp_size;
237 android_pmem_pdata.size = pmem_size;
238 android_pmem_audio_pdata.size = MSM_PMEM_AUDIO_SIZE;
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700239#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
240#endif /*CONFIG_ANDROID_PMEM*/
Kevin Chan13be4e22011-10-20 11:30:32 -0700241}
242
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700243#ifdef CONFIG_ANDROID_PMEM
244#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700245static void __init reserve_memory_for(struct android_pmem_platform_data *p)
246{
247 apq8064_reserve_table[p->memory_type].size += p->size;
248}
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700249#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
250#endif /*CONFIG_ANDROID_PMEM*/
Kevin Chan13be4e22011-10-20 11:30:32 -0700251
Kevin Chan13be4e22011-10-20 11:30:32 -0700252static void __init reserve_pmem_memory(void)
253{
Olav Haugan7c6aa742012-01-16 16:47:37 -0800254#ifdef CONFIG_ANDROID_PMEM
255#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700256 reserve_memory_for(&android_pmem_adsp_pdata);
257 reserve_memory_for(&android_pmem_pdata);
258 reserve_memory_for(&android_pmem_audio_pdata);
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700259#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
Kevin Chan13be4e22011-10-20 11:30:32 -0700260 apq8064_reserve_table[MEMTYPE_EBI1].size += pmem_kernel_ebi1_size;
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700261#endif /*CONFIG_ANDROID_PMEM*/
Olav Haugan7c6aa742012-01-16 16:47:37 -0800262}
263
264static int apq8064_paddr_to_memtype(unsigned int paddr)
265{
266 return MEMTYPE_EBI1;
267}
268
269#ifdef CONFIG_ION_MSM
270#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
271static struct ion_cp_heap_pdata cp_mm_ion_pdata = {
272 .permission_type = IPT_TYPE_MM_CARVEOUT,
Olav Haugand3d29682012-01-19 10:57:07 -0800273 .align = PAGE_SIZE,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800274};
275
276static struct ion_cp_heap_pdata cp_mfc_ion_pdata = {
277 .permission_type = IPT_TYPE_MFC_SHAREDMEM,
Olav Haugand3d29682012-01-19 10:57:07 -0800278 .align = PAGE_SIZE,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800279};
280
281static struct ion_co_heap_pdata co_ion_pdata = {
Olav Haugand3d29682012-01-19 10:57:07 -0800282 .adjacent_mem_id = INVALID_HEAP_ID,
283 .align = PAGE_SIZE,
284};
285
286static struct ion_co_heap_pdata fw_co_ion_pdata = {
287 .adjacent_mem_id = ION_CP_MM_HEAP_ID,
288 .align = SZ_128K,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800289};
290#endif
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800291
292/**
293 * These heaps are listed in the order they will be allocated. Due to
294 * video hardware restrictions and content protection the FW heap has to
295 * be allocated adjacent (below) the MM heap and the MFC heap has to be
296 * allocated after the MM heap to ensure MFC heap is not more than 256MB
297 * away from the base address of the FW heap.
298 * However, the order of FW heap and MM heap doesn't matter since these
299 * two heaps are taken care of by separate code to ensure they are adjacent
300 * to each other.
301 * Don't swap the order unless you know what you are doing!
302 */
Olav Haugan7c6aa742012-01-16 16:47:37 -0800303static struct ion_platform_data ion_pdata = {
304 .nr = MSM_ION_HEAP_NUM,
305 .heaps = {
306 {
307 .id = ION_SYSTEM_HEAP_ID,
308 .type = ION_HEAP_TYPE_SYSTEM,
309 .name = ION_VMALLOC_HEAP_NAME,
310 },
311#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
312 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800313 .id = ION_CP_MM_HEAP_ID,
314 .type = ION_HEAP_TYPE_CP,
315 .name = ION_MM_HEAP_NAME,
316 .size = MSM_ION_MM_SIZE,
317 .memory_type = ION_EBI_TYPE,
318 .extra_data = (void *) &cp_mm_ion_pdata,
319 },
320 {
Olav Haugand3d29682012-01-19 10:57:07 -0800321 .id = ION_MM_FIRMWARE_HEAP_ID,
322 .type = ION_HEAP_TYPE_CARVEOUT,
323 .name = ION_MM_FIRMWARE_HEAP_NAME,
324 .size = MSM_ION_MM_FW_SIZE,
325 .memory_type = ION_EBI_TYPE,
326 .extra_data = (void *) &fw_co_ion_pdata,
327 },
328 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800329 .id = ION_CP_MFC_HEAP_ID,
330 .type = ION_HEAP_TYPE_CP,
331 .name = ION_MFC_HEAP_NAME,
332 .size = MSM_ION_MFC_SIZE,
333 .memory_type = ION_EBI_TYPE,
334 .extra_data = (void *) &cp_mfc_ion_pdata,
335 },
336 {
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800337 .id = ION_SF_HEAP_ID,
338 .type = ION_HEAP_TYPE_CARVEOUT,
339 .name = ION_SF_HEAP_NAME,
340 .size = MSM_ION_SF_SIZE,
341 .memory_type = ION_EBI_TYPE,
342 .extra_data = (void *) &co_ion_pdata,
343 },
344 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800345 .id = ION_IOMMU_HEAP_ID,
346 .type = ION_HEAP_TYPE_IOMMU,
347 .name = ION_IOMMU_HEAP_NAME,
348 },
Olav Hauganf45e2142012-01-19 11:01:01 -0800349 {
350 .id = ION_QSECOM_HEAP_ID,
351 .type = ION_HEAP_TYPE_CARVEOUT,
352 .name = ION_QSECOM_HEAP_NAME,
353 .size = MSM_ION_QSECOM_SIZE,
354 .memory_type = ION_EBI_TYPE,
355 .extra_data = (void *) &co_ion_pdata,
356 },
Olav Haugan2c43fac2012-01-19 11:06:37 -0800357 {
358 .id = ION_AUDIO_HEAP_ID,
359 .type = ION_HEAP_TYPE_CARVEOUT,
360 .name = ION_AUDIO_HEAP_NAME,
361 .size = MSM_ION_AUDIO_SIZE,
362 .memory_type = ION_EBI_TYPE,
363 .extra_data = (void *) &co_ion_pdata,
364 },
Olav Haugan7c6aa742012-01-16 16:47:37 -0800365#endif
366 }
367};
368
369static struct platform_device ion_dev = {
370 .name = "ion-msm",
371 .id = 1,
372 .dev = { .platform_data = &ion_pdata },
373};
374#endif
375
376static void reserve_ion_memory(void)
377{
378#if defined(CONFIG_ION_MSM) && defined(CONFIG_MSM_MULTIMEDIA_USE_ION)
379 apq8064_reserve_table[MEMTYPE_EBI1].size += MSM_ION_MM_SIZE;
Olav Haugand3d29682012-01-19 10:57:07 -0800380 apq8064_reserve_table[MEMTYPE_EBI1].size += MSM_ION_MM_FW_SIZE;
Olav Haugan7c6aa742012-01-16 16:47:37 -0800381 apq8064_reserve_table[MEMTYPE_EBI1].size += MSM_ION_SF_SIZE;
382 apq8064_reserve_table[MEMTYPE_EBI1].size += MSM_ION_MFC_SIZE;
Olav Hauganf45e2142012-01-19 11:01:01 -0800383 apq8064_reserve_table[MEMTYPE_EBI1].size += MSM_ION_QSECOM_SIZE;
Olav Haugan2c43fac2012-01-19 11:06:37 -0800384 apq8064_reserve_table[MEMTYPE_EBI1].size += MSM_ION_AUDIO_SIZE;
Olav Haugan7c6aa742012-01-16 16:47:37 -0800385#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700386}
387
Huaibin Yang4a084e32011-12-15 15:25:52 -0800388static void __init reserve_mdp_memory(void)
389{
390 apq8064_mdp_writeback(apq8064_reserve_table);
391}
392
Kevin Chan13be4e22011-10-20 11:30:32 -0700393static void __init apq8064_calculate_reserve_sizes(void)
394{
395 size_pmem_devices();
396 reserve_pmem_memory();
Olav Haugan7c6aa742012-01-16 16:47:37 -0800397 reserve_ion_memory();
Huaibin Yang4a084e32011-12-15 15:25:52 -0800398 reserve_mdp_memory();
Laura Abbott350c8362012-02-28 14:46:52 -0800399 reserve_rtb_memory();
Kevin Chan13be4e22011-10-20 11:30:32 -0700400}
401
402static struct reserve_info apq8064_reserve_info __initdata = {
403 .memtype_reserve_table = apq8064_reserve_table,
404 .calculate_reserve_sizes = apq8064_calculate_reserve_sizes,
405 .paddr_to_memtype = apq8064_paddr_to_memtype,
406};
407
408static int apq8064_memory_bank_size(void)
409{
410 return 1<<29;
411}
412
413static void __init locate_unstable_memory(void)
414{
415 struct membank *mb = &meminfo.bank[meminfo.nr_banks - 1];
416 unsigned long bank_size;
417 unsigned long low, high;
418
419 bank_size = apq8064_memory_bank_size();
420 low = meminfo.bank[0].start;
421 high = mb->start + mb->size;
Olav Haugand76e3a82012-01-16 16:55:07 -0800422
423 /* Check if 32 bit overflow occured */
424 if (high < mb->start)
425 high = ~0UL;
426
Kevin Chan13be4e22011-10-20 11:30:32 -0700427 low &= ~(bank_size - 1);
428
429 if (high - low <= bank_size)
430 return;
Jack Cheung46bfffa2012-01-19 15:26:24 -0800431 apq8064_reserve_info.low_unstable_address = mb->start -
432 MIN_MEMORY_BLOCK_SIZE + mb->size;
433 apq8064_reserve_info.max_unstable_size = MIN_MEMORY_BLOCK_SIZE;
434
Kevin Chan13be4e22011-10-20 11:30:32 -0700435 apq8064_reserve_info.bank_size = bank_size;
436 pr_info("low unstable address %lx max size %lx bank size %lx\n",
437 apq8064_reserve_info.low_unstable_address,
438 apq8064_reserve_info.max_unstable_size,
439 apq8064_reserve_info.bank_size);
440}
441
Aravind Venkateswaran8ac7f412012-03-16 17:57:30 -0700442static char prim_panel_name[PANEL_NAME_MAX_LEN];
443static char ext_panel_name[PANEL_NAME_MAX_LEN];
444static int __init prim_display_setup(char *param)
445{
446 if (strnlen(param, PANEL_NAME_MAX_LEN))
447 strlcpy(prim_panel_name, param, PANEL_NAME_MAX_LEN);
448 return 0;
449}
450early_param("prim_display", prim_display_setup);
451
452static int __init ext_display_setup(char *param)
453{
454 if (strnlen(param, PANEL_NAME_MAX_LEN))
455 strlcpy(ext_panel_name, param, PANEL_NAME_MAX_LEN);
456 return 0;
457}
458early_param("ext_display", ext_display_setup);
459
Kevin Chan13be4e22011-10-20 11:30:32 -0700460static void __init apq8064_reserve(void)
461{
Aravind Venkateswaran8ac7f412012-03-16 17:57:30 -0700462 apq8064_set_display_params(prim_panel_name, ext_panel_name);
Kevin Chan13be4e22011-10-20 11:30:32 -0700463 msm_reserve();
464}
465
Laura Abbott6988cef2012-03-15 14:27:13 -0700466static void __init place_movable_zone(void)
467{
468 movable_reserved_start = apq8064_reserve_info.low_unstable_address;
469 movable_reserved_size = apq8064_reserve_info.max_unstable_size;
470 pr_info("movable zone start %lx size %lx\n",
471 movable_reserved_start, movable_reserved_size);
472}
473
474static void __init apq8064_early_reserve(void)
475{
476 reserve_info = &apq8064_reserve_info;
477 locate_unstable_memory();
478 place_movable_zone();
479
480}
Hemant Kumara945b472012-01-25 15:08:06 -0800481#ifdef CONFIG_USB_EHCI_MSM_HSIC
Hemant Kumare6275972012-02-29 20:06:21 -0800482/* Bandwidth requests (zero) if no vote placed */
483static struct msm_bus_vectors hsic_init_vectors[] = {
484 {
485 .src = MSM_BUS_MASTER_SPS,
486 .dst = MSM_BUS_SLAVE_EBI_CH0,
487 .ab = 0,
488 .ib = 0,
489 },
490 {
491 .src = MSM_BUS_MASTER_SPS,
492 .dst = MSM_BUS_SLAVE_SPS,
493 .ab = 0,
494 .ib = 0,
495 },
496};
497
498/* Bus bandwidth requests in Bytes/sec */
499static struct msm_bus_vectors hsic_max_vectors[] = {
500 {
501 .src = MSM_BUS_MASTER_SPS,
502 .dst = MSM_BUS_SLAVE_EBI_CH0,
503 .ab = 60000000, /* At least 480Mbps on bus. */
504 .ib = 960000000, /* MAX bursts rate */
505 },
506 {
507 .src = MSM_BUS_MASTER_SPS,
508 .dst = MSM_BUS_SLAVE_SPS,
509 .ab = 0,
510 .ib = 512000000, /*vote for 64Mhz dfab clk rate*/
511 },
512};
513
514static struct msm_bus_paths hsic_bus_scale_usecases[] = {
515 {
516 ARRAY_SIZE(hsic_init_vectors),
517 hsic_init_vectors,
518 },
519 {
520 ARRAY_SIZE(hsic_max_vectors),
521 hsic_max_vectors,
522 },
523};
524
525static struct msm_bus_scale_pdata hsic_bus_scale_pdata = {
526 hsic_bus_scale_usecases,
527 ARRAY_SIZE(hsic_bus_scale_usecases),
528 .name = "hsic",
529};
530
Hemant Kumara945b472012-01-25 15:08:06 -0800531static struct msm_hsic_host_platform_data msm_hsic_pdata = {
Hemant Kumare6275972012-02-29 20:06:21 -0800532 .strobe = 88,
533 .data = 89,
534 .bus_scale_table = &hsic_bus_scale_pdata,
Hemant Kumara945b472012-01-25 15:08:06 -0800535};
536#else
537static struct msm_hsic_host_platform_data msm_hsic_pdata;
538#endif
539
Hemant Kumarcb7d8a12012-01-25 12:25:55 -0800540#define PID_MAGIC_ID 0x71432909
541#define SERIAL_NUM_MAGIC_ID 0x61945374
542#define SERIAL_NUMBER_LENGTH 127
543#define DLOAD_USB_BASE_ADD 0x2A03F0C8
544
545struct magic_num_struct {
546 uint32_t pid;
547 uint32_t serial_num;
548};
549
550struct dload_struct {
551 uint32_t reserved1;
552 uint32_t reserved2;
553 uint32_t reserved3;
554 uint16_t reserved4;
555 uint16_t pid;
556 char serial_number[SERIAL_NUMBER_LENGTH];
557 uint16_t reserved5;
558 struct magic_num_struct magic_struct;
559};
560
561static int usb_diag_update_pid_and_serial_num(uint32_t pid, const char *snum)
562{
563 struct dload_struct __iomem *dload = 0;
564
565 dload = ioremap(DLOAD_USB_BASE_ADD, sizeof(*dload));
566 if (!dload) {
567 pr_err("%s: cannot remap I/O memory region: %08x\n",
568 __func__, DLOAD_USB_BASE_ADD);
569 return -ENXIO;
570 }
571
572 pr_debug("%s: dload:%p pid:%x serial_num:%s\n",
573 __func__, dload, pid, snum);
574 /* update pid */
575 dload->magic_struct.pid = PID_MAGIC_ID;
576 dload->pid = pid;
577
578 /* update serial number */
579 dload->magic_struct.serial_num = 0;
580 if (!snum) {
581 memset(dload->serial_number, 0, SERIAL_NUMBER_LENGTH);
582 goto out;
583 }
584
585 dload->magic_struct.serial_num = SERIAL_NUM_MAGIC_ID;
586 strlcpy(dload->serial_number, snum, SERIAL_NUMBER_LENGTH);
587out:
588 iounmap(dload);
589 return 0;
590}
591
592static struct android_usb_platform_data android_usb_pdata = {
593 .update_pid_and_serial_num = usb_diag_update_pid_and_serial_num,
594};
595
Hemant Kumar4933b072011-10-17 23:43:11 -0700596static struct platform_device android_usb_device = {
Hemant Kumarcb7d8a12012-01-25 12:25:55 -0800597 .name = "android_usb",
598 .id = -1,
599 .dev = {
600 .platform_data = &android_usb_pdata,
601 },
Hemant Kumar4933b072011-10-17 23:43:11 -0700602};
603
Hemant Kumar7620eed2012-02-26 09:08:43 -0800604/* Bandwidth requests (zero) if no vote placed */
605static struct msm_bus_vectors usb_init_vectors[] = {
606 {
607 .src = MSM_BUS_MASTER_SPS,
608 .dst = MSM_BUS_SLAVE_EBI_CH0,
609 .ab = 0,
610 .ib = 0,
611 },
612};
613
614/* Bus bandwidth requests in Bytes/sec */
615static struct msm_bus_vectors usb_max_vectors[] = {
616 {
617 .src = MSM_BUS_MASTER_SPS,
618 .dst = MSM_BUS_SLAVE_EBI_CH0,
619 .ab = 60000000, /* At least 480Mbps on bus. */
620 .ib = 960000000, /* MAX bursts rate */
621 },
622};
623
624static struct msm_bus_paths usb_bus_scale_usecases[] = {
625 {
626 ARRAY_SIZE(usb_init_vectors),
627 usb_init_vectors,
628 },
629 {
630 ARRAY_SIZE(usb_max_vectors),
631 usb_max_vectors,
632 },
633};
634
635static struct msm_bus_scale_pdata usb_bus_scale_pdata = {
636 usb_bus_scale_usecases,
637 ARRAY_SIZE(usb_bus_scale_usecases),
638 .name = "usb",
639};
640
Vamsi Krishna1f8704c2012-03-29 18:24:24 -0700641static int phy_init_seq[] = {
642 0x38, 0x81, /* update DC voltage level */
643 0x24, 0x82, /* set pre-emphasis and rise/fall time */
644 -1
645};
646
Hemant Kumar4933b072011-10-17 23:43:11 -0700647static struct msm_otg_platform_data msm_otg_pdata = {
Hemant Kumard86c4882012-01-24 19:39:37 -0800648 .mode = USB_OTG,
649 .otg_control = OTG_PMIC_CONTROL,
Hemant Kumar4933b072011-10-17 23:43:11 -0700650 .phy_type = SNPS_28NM_INTEGRATED_PHY,
Hemant Kumard86c4882012-01-24 19:39:37 -0800651 .pmic_id_irq = PM8921_USB_ID_IN_IRQ(PM8921_IRQ_BASE),
652 .power_budget = 750,
Hemant Kumar7620eed2012-02-26 09:08:43 -0800653 .bus_scale_table = &usb_bus_scale_pdata,
Vamsi Krishna1f8704c2012-03-29 18:24:24 -0700654 .phy_init_seq = phy_init_seq,
Hemant Kumar4933b072011-10-17 23:43:11 -0700655};
656
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800657static struct msm_usb_host_platform_data msm_ehci_host_pdata3 = {
Manu Gautam91223e02011-11-08 15:27:22 +0530658 .power_budget = 500,
659};
660
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800661#ifdef CONFIG_USB_EHCI_MSM_HOST4
662static struct msm_usb_host_platform_data msm_ehci_host_pdata4;
663#endif
664
Manu Gautam91223e02011-11-08 15:27:22 +0530665static void __init apq8064_ehci_host_init(void)
666{
667 if (machine_is_apq8064_liquid()) {
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800668 msm_ehci_host_pdata3.dock_connect_irq =
Hemant Kumar56925352012-02-13 16:59:52 -0800669 PM8921_MPP_IRQ(PM8921_IRQ_BASE, 9);
670
Manu Gautam91223e02011-11-08 15:27:22 +0530671 apq8064_device_ehci_host3.dev.platform_data =
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800672 &msm_ehci_host_pdata3;
Manu Gautam91223e02011-11-08 15:27:22 +0530673 platform_device_register(&apq8064_device_ehci_host3);
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800674
675#ifdef CONFIG_USB_EHCI_MSM_HOST4
676 apq8064_device_ehci_host4.dev.platform_data =
677 &msm_ehci_host_pdata4;
678 platform_device_register(&apq8064_device_ehci_host4);
679#endif
Manu Gautam91223e02011-11-08 15:27:22 +0530680 }
681}
682
David Keitel2f613d92012-02-15 11:29:16 -0800683static struct smb349_platform_data smb349_data __initdata = {
684 .en_n_gpio = PM8921_GPIO_PM_TO_SYS(37),
685 .chg_susp_gpio = PM8921_GPIO_PM_TO_SYS(30),
686 .chg_current_ma = 2200,
687};
688
689static struct i2c_board_info smb349_charger_i2c_info[] __initdata = {
690 {
691 I2C_BOARD_INFO(SMB349_NAME, 0x1B),
692 .platform_data = &smb349_data,
693 },
694};
695
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -0800696struct sx150x_platform_data apq8064_sx150x_data[] = {
697 [SX150X_EPM] = {
698 .gpio_base = GPIO_EPM_EXPANDER_BASE,
699 .oscio_is_gpo = false,
700 .io_pullup_ena = 0x0,
701 .io_pulldn_ena = 0x0,
702 .io_open_drain_ena = 0x0,
703 .io_polarity = 0,
704 .irq_summary = -1,
705 },
706};
707
708static struct epm_chan_properties ads_adc_channel_data[] = {
709 {10, 100}, {500, 50}, {1, 1}, {1, 1},
710 {20, 50}, {10, 100}, {1, 1}, {1, 1},
711 {10, 100}, {10, 100}, {100, 100}, {200, 100},
712 {100, 50}, {2000, 50}, {1000, 50}, {200, 50},
713 {200, 100}, {1, 1}, {20, 50}, {500, 50},
714 {50, 50}, {200, 100}, {500, 100}, {20, 50},
715 {200, 50}, {2000, 100}, {1000, 50}, {100, 50},
716 {200, 100}, {500, 50}, {1000, 100}, {200, 50},
717 {1000, 50}, {50, 50}, {100, 50}, {100, 50},
718 {1, 1}, {1, 1}, {20, 100}, {20, 50},
719 {500, 100}, {1000, 100}, {100, 50}, {1000, 50},
720 {100, 50}, {1000, 100}, {100, 50}, {100, 50},
721};
722
723static struct epm_adc_platform_data epm_adc_pdata = {
724 .channel = ads_adc_channel_data,
725 .bus_id = 0x0,
726 .epm_i2c_board_info = {
727 .type = "sx1509q",
728 .addr = 0x3e,
729 .platform_data = &apq8064_sx150x_data[SX150X_EPM],
730 },
731 .gpio_expander_base_addr = GPIO_EPM_EXPANDER_BASE,
732};
733
734static struct platform_device epm_adc_device = {
735 .name = "epm_adc",
736 .id = -1,
737 .dev = {
738 .platform_data = &epm_adc_pdata,
739 },
740};
741
742static void __init apq8064_epm_adc_init(void)
743{
744 epm_adc_pdata.num_channels = 32;
745 epm_adc_pdata.num_adc = 2;
746 epm_adc_pdata.chan_per_adc = 16;
747 epm_adc_pdata.chan_per_mux = 8;
748};
749
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800750/* Micbias setting is based on 8660 CDP/MTP/FLUID requirement
751 * 4 micbiases are used to power various analog and digital
752 * microphones operating at 1800 mV. Technically, all micbiases
753 * can source from single cfilter since all microphones operate
754 * at the same voltage level. The arrangement below is to make
755 * sure all cfilters are exercised. LDO_H regulator ouput level
756 * does not need to be as high as 2.85V. It is choosen for
757 * microphone sensitivity purpose.
758 */
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530759static struct wcd9xxx_pdata apq8064_tabla_platform_data = {
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800760 .slimbus_slave_device = {
761 .name = "tabla-slave",
762 .e_addr = {0, 0, 0x10, 0, 0x17, 2},
763 },
Swaminathan Sathappancef966d2011-12-15 17:27:04 -0800764 .irq = MSM_GPIO_TO_INT(42),
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800765 .irq_base = TABLA_INTERRUPT_BASE,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530766 .num_irqs = NR_WCD9XXX_IRQS,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800767 .reset_gpio = PM8921_GPIO_PM_TO_SYS(34),
768 .micbias = {
769 .ldoh_v = TABLA_LDOH_2P85_V,
770 .cfilt1_mv = 1800,
771 .cfilt2_mv = 1800,
772 .cfilt3_mv = 1800,
773 .bias1_cfilt_sel = TABLA_CFILT1_SEL,
774 .bias2_cfilt_sel = TABLA_CFILT2_SEL,
775 .bias3_cfilt_sel = TABLA_CFILT3_SEL,
776 .bias4_cfilt_sel = TABLA_CFILT3_SEL,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530777 },
778 .regulator = {
779 {
780 .name = "CDC_VDD_CP",
781 .min_uV = 1800000,
782 .max_uV = 1800000,
783 .optimum_uA = WCD9XXX_CDC_VDDA_CP_CUR_MAX,
784 },
785 {
786 .name = "CDC_VDDA_RX",
787 .min_uV = 1800000,
788 .max_uV = 1800000,
789 .optimum_uA = WCD9XXX_CDC_VDDA_RX_CUR_MAX,
790 },
791 {
792 .name = "CDC_VDDA_TX",
793 .min_uV = 1800000,
794 .max_uV = 1800000,
795 .optimum_uA = WCD9XXX_CDC_VDDA_TX_CUR_MAX,
796 },
797 {
798 .name = "VDDIO_CDC",
799 .min_uV = 1800000,
800 .max_uV = 1800000,
801 .optimum_uA = WCD9XXX_VDDIO_CDC_CUR_MAX,
802 },
803 {
804 .name = "VDDD_CDC_D",
805 .min_uV = 1225000,
806 .max_uV = 1225000,
807 .optimum_uA = WCD9XXX_VDDD_CDC_D_CUR_MAX,
808 },
809 {
810 .name = "CDC_VDDA_A_1P2V",
811 .min_uV = 1225000,
812 .max_uV = 1225000,
813 .optimum_uA = WCD9XXX_VDDD_CDC_A_CUR_MAX,
814 },
815 },
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800816};
817
818static struct slim_device apq8064_slim_tabla = {
819 .name = "tabla-slim",
820 .e_addr = {0, 1, 0x10, 0, 0x17, 2},
821 .dev = {
822 .platform_data = &apq8064_tabla_platform_data,
823 },
824};
825
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530826static struct wcd9xxx_pdata apq8064_tabla20_platform_data = {
Swaminathan Sathappancef966d2011-12-15 17:27:04 -0800827 .slimbus_slave_device = {
828 .name = "tabla-slave",
829 .e_addr = {0, 0, 0x60, 0, 0x17, 2},
830 },
831 .irq = MSM_GPIO_TO_INT(42),
832 .irq_base = TABLA_INTERRUPT_BASE,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530833 .num_irqs = NR_WCD9XXX_IRQS,
Swaminathan Sathappancef966d2011-12-15 17:27:04 -0800834 .reset_gpio = PM8921_GPIO_PM_TO_SYS(34),
835 .micbias = {
836 .ldoh_v = TABLA_LDOH_2P85_V,
837 .cfilt1_mv = 1800,
838 .cfilt2_mv = 1800,
839 .cfilt3_mv = 1800,
840 .bias1_cfilt_sel = TABLA_CFILT1_SEL,
841 .bias2_cfilt_sel = TABLA_CFILT2_SEL,
842 .bias3_cfilt_sel = TABLA_CFILT3_SEL,
843 .bias4_cfilt_sel = TABLA_CFILT3_SEL,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530844 },
845 .regulator = {
846 {
847 .name = "CDC_VDD_CP",
848 .min_uV = 1800000,
849 .max_uV = 1800000,
850 .optimum_uA = WCD9XXX_CDC_VDDA_CP_CUR_MAX,
851 },
852 {
853 .name = "CDC_VDDA_RX",
854 .min_uV = 1800000,
855 .max_uV = 1800000,
856 .optimum_uA = WCD9XXX_CDC_VDDA_RX_CUR_MAX,
857 },
858 {
859 .name = "CDC_VDDA_TX",
860 .min_uV = 1800000,
861 .max_uV = 1800000,
862 .optimum_uA = WCD9XXX_CDC_VDDA_TX_CUR_MAX,
863 },
864 {
865 .name = "VDDIO_CDC",
866 .min_uV = 1800000,
867 .max_uV = 1800000,
868 .optimum_uA = WCD9XXX_VDDIO_CDC_CUR_MAX,
869 },
870 {
871 .name = "VDDD_CDC_D",
872 .min_uV = 1225000,
873 .max_uV = 1225000,
874 .optimum_uA = WCD9XXX_VDDD_CDC_D_CUR_MAX,
875 },
876 {
877 .name = "CDC_VDDA_A_1P2V",
878 .min_uV = 1225000,
879 .max_uV = 1225000,
880 .optimum_uA = WCD9XXX_VDDD_CDC_A_CUR_MAX,
881 },
882 },
Swaminathan Sathappancef966d2011-12-15 17:27:04 -0800883};
884
885static struct slim_device apq8064_slim_tabla20 = {
886 .name = "tabla2x-slim",
887 .e_addr = {0, 1, 0x60, 0, 0x17, 2},
888 .dev = {
889 .platform_data = &apq8064_tabla20_platform_data,
890 },
891};
892
Amy Maloche70090f992012-02-16 16:35:26 -0800893#define HAP_SHIFT_LVL_OE_GPIO PM8921_MPP_PM_TO_SYS(8)
894#define ISA1200_HAP_EN_GPIO PM8921_GPIO_PM_TO_SYS(33)
895#define ISA1200_HAP_LEN_GPIO PM8921_GPIO_PM_TO_SYS(20)
896#define ISA1200_HAP_CLK PM8921_GPIO_PM_TO_SYS(44)
897
898static int isa1200_power(int on)
899{
900 gpio_set_value_cansleep(ISA1200_HAP_CLK, !!on);
901
902 return 0;
903}
904
905static int isa1200_dev_setup(bool enable)
906{
907 int rc = 0;
908
909 rc = pm8xxx_aux_clk_control(CLK_MP3_2, XO_DIV_1, enable);
910 if (rc) {
911 pr_err("%s: unable to write aux clock register(%d)\n",
912 __func__, rc);
913 return rc;
914 }
915
916 if (!enable)
917 goto free_gpio;
918
919 rc = gpio_request(ISA1200_HAP_CLK, "haptics_clk");
920 if (rc) {
921 pr_err("%s: unable to request gpio %d config(%d)\n",
922 __func__, ISA1200_HAP_CLK, rc);
923 return rc;
924 }
925
926 rc = gpio_direction_output(ISA1200_HAP_CLK, 0);
927 if (rc) {
928 pr_err("%s: unable to set direction\n", __func__);
929 goto free_gpio;
930 }
931
932 return 0;
933
934free_gpio:
935 gpio_free(ISA1200_HAP_CLK);
936 return rc;
937}
938
939static struct isa1200_regulator isa1200_reg_data[] = {
940 {
941 .name = "vddp",
942 .min_uV = ISA_I2C_VTG_MIN_UV,
943 .max_uV = ISA_I2C_VTG_MAX_UV,
944 .load_uA = ISA_I2C_CURR_UA,
945 },
946};
947
948static struct isa1200_platform_data isa1200_1_pdata = {
949 .name = "vibrator",
950 .dev_setup = isa1200_dev_setup,
951 .power_on = isa1200_power,
952 .hap_en_gpio = ISA1200_HAP_EN_GPIO,
953 .hap_len_gpio = ISA1200_HAP_LEN_GPIO,
954 .max_timeout = 15000,
955 .mode_ctrl = PWM_GEN_MODE,
956 .pwm_fd = {
957 .pwm_div = 256,
958 },
959 .is_erm = false,
960 .smart_en = true,
961 .ext_clk_en = true,
962 .chip_en = 1,
963 .regulator_info = isa1200_reg_data,
964 .num_regulators = ARRAY_SIZE(isa1200_reg_data),
965};
966
967static struct i2c_board_info isa1200_board_info[] __initdata = {
968 {
969 I2C_BOARD_INFO("isa1200_1", 0x90>>1),
970 .platform_data = &isa1200_1_pdata,
971 },
972};
Jing Lin21ed4de2012-02-05 15:53:28 -0800973/* configuration data for mxt1386e using V2.1 firmware */
974static const u8 mxt1386e_config_data_v2_1[] = {
975 /* T6 Object */
976 0, 0, 0, 0, 0, 0,
977 /* T38 Object */
Jing Linf1208fd2012-02-23 11:15:42 -0800978 14, 1, 0, 22, 2, 12, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -0800979 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
980 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
981 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
982 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
983 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
984 0, 0, 0, 0,
985 /* T7 Object */
Jing Linf1208fd2012-02-23 11:15:42 -0800986 100, 10, 50,
Jing Lin21ed4de2012-02-05 15:53:28 -0800987 /* T8 Object */
Jing Linf1208fd2012-02-23 11:15:42 -0800988 25, 0, 20, 20, 0, 0, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -0800989 /* T9 Object */
990 131, 0, 0, 26, 42, 0, 32, 80, 2, 5,
991 0, 5, 5, 0, 10, 30, 10, 10, 255, 2,
Jing Linf1208fd2012-02-23 11:15:42 -0800992 85, 5, 0, 5, 9, 5, 12, 35, 70, 40,
993 20, 5, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -0800994 /* T18 Object */
995 0, 0,
996 /* T24 Object */
997 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
998 0, 0, 0, 0, 0, 0, 0, 0, 0,
999 /* T25 Object */
1000 3, 0, 60, 115, 156, 99,
1001 /* T27 Object */
1002 0, 0, 0, 0, 0, 0, 0,
1003 /* T40 Object */
1004 0, 0, 0, 0, 0,
1005 /* T42 Object */
1006 2, 0, 255, 0, 255, 0, 0, 0, 0, 0,
1007 /* T43 Object */
1008 0, 0, 0, 0, 0, 0, 0, 64, 0, 8,
1009 16,
1010 /* T46 Object */
Jing Linf1208fd2012-02-23 11:15:42 -08001011 68, 0, 16, 16, 0, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001012 /* T47 Object */
1013 0, 0, 0, 0, 0, 0, 3, 64, 66, 0,
1014 /* T48 Object */
1015 31, 64, 64, 0, 0, 0, 0, 0, 0, 0,
Jing Linf1208fd2012-02-23 11:15:42 -08001016 32, 40, 0, 10, 10, 0, 0, 100, 10, 90,
1017 0, 0, 0, 0, 0, 0, 0, 10, 1, 10,
1018 52, 10, 12, 0, 33, 0, 1, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001019 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1020 0, 0, 0, 0,
1021 /* T56 Object */
1022 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1023 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1024 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1025 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Jing Linf1208fd2012-02-23 11:15:42 -08001026 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1027 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001028};
1029
1030#define MXT_TS_GPIO_IRQ 6
1031#define MXT_TS_PWR_EN_GPIO PM8921_GPIO_PM_TO_SYS(23)
1032#define MXT_TS_RESET_GPIO 33
1033
1034static struct mxt_config_info mxt_config_array[] = {
1035 {
1036 .config = mxt1386e_config_data_v2_1,
1037 .config_length = ARRAY_SIZE(mxt1386e_config_data_v2_1),
1038 .family_id = 0xA0,
1039 .variant_id = 0x7,
1040 .version = 0x21,
1041 .build = 0xAA,
1042 },
1043};
1044
1045static struct mxt_platform_data mxt_platform_data = {
1046 .config_array = mxt_config_array,
1047 .config_array_size = ARRAY_SIZE(mxt_config_array),
Mohan Pallaka56a1a5d2012-02-23 12:05:13 -08001048 .panel_minx = 0,
1049 .panel_maxx = 1365,
1050 .panel_miny = 0,
1051 .panel_maxy = 767,
1052 .disp_minx = 0,
1053 .disp_maxx = 1365,
1054 .disp_miny = 0,
1055 .disp_maxy = 767,
Jing Lin21ed4de2012-02-05 15:53:28 -08001056 .irqflags = IRQF_TRIGGER_FALLING,
1057 .i2c_pull_up = true,
1058 .reset_gpio = MXT_TS_RESET_GPIO,
1059 .irq_gpio = MXT_TS_GPIO_IRQ,
1060};
1061
1062static struct i2c_board_info mxt_device_info[] __initdata = {
1063 {
1064 I2C_BOARD_INFO("atmel_mxt_ts", 0x5b),
1065 .platform_data = &mxt_platform_data,
1066 .irq = MSM_GPIO_TO_INT(MXT_TS_GPIO_IRQ),
1067 },
1068};
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001069#define CYTTSP_TS_GPIO_IRQ 6
1070#define CYTTSP_TS_GPIO_RESOUT 7
1071#define CYTTSP_TS_GPIO_SLEEP 33
1072
1073static ssize_t tma340_vkeys_show(struct kobject *kobj,
1074 struct kobj_attribute *attr, char *buf)
1075{
1076 return snprintf(buf, 200,
1077 __stringify(EV_KEY) ":" __stringify(KEY_BACK) ":73:1120:97:97"
1078 ":" __stringify(EV_KEY) ":" __stringify(KEY_MENU) ":230:1120:97:97"
1079 ":" __stringify(EV_KEY) ":" __stringify(KEY_HOME) ":389:1120:97:97"
1080 ":" __stringify(EV_KEY) ":" __stringify(KEY_SEARCH) ":544:1120:97:97"
1081 "\n");
1082}
1083
1084static struct kobj_attribute tma340_vkeys_attr = {
1085 .attr = {
1086 .mode = S_IRUGO,
1087 },
1088 .show = &tma340_vkeys_show,
1089};
1090
1091static struct attribute *tma340_properties_attrs[] = {
1092 &tma340_vkeys_attr.attr,
1093 NULL
1094};
1095
1096static struct attribute_group tma340_properties_attr_group = {
1097 .attrs = tma340_properties_attrs,
1098};
1099
1100static int cyttsp_platform_init(struct i2c_client *client)
1101{
1102 int rc = 0;
1103 static struct kobject *tma340_properties_kobj;
1104
1105 tma340_vkeys_attr.attr.name = "virtualkeys.cyttsp-i2c";
1106 tma340_properties_kobj = kobject_create_and_add("board_properties",
1107 NULL);
1108 if (tma340_properties_kobj)
1109 rc = sysfs_create_group(tma340_properties_kobj,
1110 &tma340_properties_attr_group);
1111 if (!tma340_properties_kobj || rc)
1112 pr_err("%s: failed to create board_properties\n",
1113 __func__);
1114
1115 return 0;
1116}
1117
1118static struct cyttsp_regulator cyttsp_regulator_data[] = {
1119 {
1120 .name = "vdd",
1121 .min_uV = CY_TMA300_VTG_MIN_UV,
1122 .max_uV = CY_TMA300_VTG_MAX_UV,
1123 .hpm_load_uA = CY_TMA300_CURR_24HZ_UA,
1124 .lpm_load_uA = CY_TMA300_CURR_24HZ_UA,
1125 },
1126 {
1127 .name = "vcc_i2c",
1128 .min_uV = CY_I2C_VTG_MIN_UV,
1129 .max_uV = CY_I2C_VTG_MAX_UV,
1130 .hpm_load_uA = CY_I2C_CURR_UA,
1131 .lpm_load_uA = CY_I2C_CURR_UA,
1132 },
1133};
1134
1135static struct cyttsp_platform_data cyttsp_pdata = {
1136 .panel_maxx = 634,
1137 .panel_maxy = 1166,
1138 .disp_maxx = 599,
1139 .disp_maxy = 1023,
1140 .disp_minx = 0,
1141 .disp_miny = 0,
1142 .flags = 0x01,
1143 .gen = CY_GEN3,
1144 .use_st = CY_USE_ST,
1145 .use_mt = CY_USE_MT,
1146 .use_hndshk = CY_SEND_HNDSHK,
1147 .use_trk_id = CY_USE_TRACKING_ID,
1148 .use_sleep = CY_USE_DEEP_SLEEP_SEL,
1149 .use_gestures = CY_USE_GESTURES,
1150 .fw_fname = "cyttsp_8064_mtp.hex",
1151 /* change act_intrvl to customize the Active power state
1152 * scanning/processing refresh interval for Operating mode
1153 */
1154 .act_intrvl = CY_ACT_INTRVL_DFLT,
1155 /* change tch_tmout to customize the touch timeout for the
1156 * Active power state for Operating mode
1157 */
1158 .tch_tmout = CY_TCH_TMOUT_DFLT,
1159 /* change lp_intrvl to customize the Low Power power state
1160 * scanning/processing refresh interval for Operating mode
1161 */
1162 .lp_intrvl = CY_LP_INTRVL_DFLT,
1163 .sleep_gpio = CYTTSP_TS_GPIO_SLEEP,
1164 .resout_gpio = CYTTSP_TS_GPIO_RESOUT,
1165 .irq_gpio = CYTTSP_TS_GPIO_IRQ,
1166 .regulator_info = cyttsp_regulator_data,
1167 .num_regulators = ARRAY_SIZE(cyttsp_regulator_data),
1168 .init = cyttsp_platform_init,
1169 .correct_fw_ver = 17,
1170};
1171
1172static struct i2c_board_info cyttsp_info[] __initdata = {
1173 {
1174 I2C_BOARD_INFO(CY_I2C_NAME, 0x24),
1175 .platform_data = &cyttsp_pdata,
1176 .irq = MSM_GPIO_TO_INT(CYTTSP_TS_GPIO_IRQ),
1177 },
1178};
Jing Lin21ed4de2012-02-05 15:53:28 -08001179
Ankit Verma6b7e2ba2012-01-26 15:48:54 -08001180#define MSM_WCNSS_PHYS 0x03000000
1181#define MSM_WCNSS_SIZE 0x280000
1182
1183static struct resource resources_wcnss_wlan[] = {
1184 {
1185 .start = RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1186 .end = RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1187 .name = "wcnss_wlanrx_irq",
1188 .flags = IORESOURCE_IRQ,
1189 },
1190 {
1191 .start = RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1192 .end = RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1193 .name = "wcnss_wlantx_irq",
1194 .flags = IORESOURCE_IRQ,
1195 },
1196 {
1197 .start = MSM_WCNSS_PHYS,
1198 .end = MSM_WCNSS_PHYS + MSM_WCNSS_SIZE - 1,
1199 .name = "wcnss_mmio",
1200 .flags = IORESOURCE_MEM,
1201 },
1202 {
1203 .start = 64,
1204 .end = 68,
1205 .name = "wcnss_gpios_5wire",
1206 .flags = IORESOURCE_IO,
1207 },
1208};
1209
1210static struct qcom_wcnss_opts qcom_wcnss_pdata = {
1211 .has_48mhz_xo = 1,
1212};
1213
1214static struct platform_device msm_device_wcnss_wlan = {
1215 .name = "wcnss_wlan",
1216 .id = 0,
1217 .num_resources = ARRAY_SIZE(resources_wcnss_wlan),
1218 .resource = resources_wcnss_wlan,
1219 .dev = {.platform_data = &qcom_wcnss_pdata},
1220};
1221
Ankit Vermab7c26e62012-02-28 15:04:15 -08001222static struct platform_device msm_device_iris_fm __devinitdata = {
1223 .name = "iris_fm",
1224 .id = -1,
1225};
1226
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001227#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
1228 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
1229 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
1230 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
1231
1232#define QCE_SIZE 0x10000
1233#define QCE_0_BASE 0x11000000
1234
1235#define QCE_HW_KEY_SUPPORT 0
1236#define QCE_SHA_HMAC_SUPPORT 1
1237#define QCE_SHARE_CE_RESOURCE 3
1238#define QCE_CE_SHARED 0
1239
1240static struct resource qcrypto_resources[] = {
1241 [0] = {
1242 .start = QCE_0_BASE,
1243 .end = QCE_0_BASE + QCE_SIZE - 1,
1244 .flags = IORESOURCE_MEM,
1245 },
1246 [1] = {
1247 .name = "crypto_channels",
1248 .start = DMOV8064_CE_IN_CHAN,
1249 .end = DMOV8064_CE_OUT_CHAN,
1250 .flags = IORESOURCE_DMA,
1251 },
1252 [2] = {
1253 .name = "crypto_crci_in",
1254 .start = DMOV8064_CE_IN_CRCI,
1255 .end = DMOV8064_CE_IN_CRCI,
1256 .flags = IORESOURCE_DMA,
1257 },
1258 [3] = {
1259 .name = "crypto_crci_out",
1260 .start = DMOV8064_CE_OUT_CRCI,
1261 .end = DMOV8064_CE_OUT_CRCI,
1262 .flags = IORESOURCE_DMA,
1263 },
1264};
1265
1266static struct resource qcedev_resources[] = {
1267 [0] = {
1268 .start = QCE_0_BASE,
1269 .end = QCE_0_BASE + QCE_SIZE - 1,
1270 .flags = IORESOURCE_MEM,
1271 },
1272 [1] = {
1273 .name = "crypto_channels",
1274 .start = DMOV8064_CE_IN_CHAN,
1275 .end = DMOV8064_CE_OUT_CHAN,
1276 .flags = IORESOURCE_DMA,
1277 },
1278 [2] = {
1279 .name = "crypto_crci_in",
1280 .start = DMOV8064_CE_IN_CRCI,
1281 .end = DMOV8064_CE_IN_CRCI,
1282 .flags = IORESOURCE_DMA,
1283 },
1284 [3] = {
1285 .name = "crypto_crci_out",
1286 .start = DMOV8064_CE_OUT_CRCI,
1287 .end = DMOV8064_CE_OUT_CRCI,
1288 .flags = IORESOURCE_DMA,
1289 },
1290};
1291
1292#endif
1293
1294#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
1295 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
1296
1297static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
1298 .ce_shared = QCE_CE_SHARED,
1299 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
1300 .hw_key_support = QCE_HW_KEY_SUPPORT,
1301 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -08001302 .bus_scale_table = NULL,
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001303};
1304
1305static struct platform_device qcrypto_device = {
1306 .name = "qcrypto",
1307 .id = 0,
1308 .num_resources = ARRAY_SIZE(qcrypto_resources),
1309 .resource = qcrypto_resources,
1310 .dev = {
1311 .coherent_dma_mask = DMA_BIT_MASK(32),
1312 .platform_data = &qcrypto_ce_hw_suppport,
1313 },
1314};
1315#endif
1316
1317#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
1318 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
1319
1320static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
1321 .ce_shared = QCE_CE_SHARED,
1322 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
1323 .hw_key_support = QCE_HW_KEY_SUPPORT,
1324 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -08001325 .bus_scale_table = NULL,
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001326};
1327
1328static struct platform_device qcedev_device = {
1329 .name = "qce",
1330 .id = 0,
1331 .num_resources = ARRAY_SIZE(qcedev_resources),
1332 .resource = qcedev_resources,
1333 .dev = {
1334 .coherent_dma_mask = DMA_BIT_MASK(32),
1335 .platform_data = &qcedev_ce_hw_suppport,
1336 },
1337};
1338#endif
1339
Joel Kingdacbc822012-01-25 13:30:57 -08001340static struct mdm_platform_data mdm_platform_data = {
1341 .mdm_version = "3.0",
1342 .ramdump_delay_ms = 2000,
Hemant Kumara945b472012-01-25 15:08:06 -08001343 .peripheral_platform_device = &apq8064_device_hsic_host,
Joel Kingdacbc822012-01-25 13:30:57 -08001344};
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001345
Siddartha Mohanadosscaeaa922012-02-07 16:41:38 -08001346static struct tsens_platform_data apq_tsens_pdata = {
1347 .tsens_factor = 1000,
1348 .hw_type = APQ_8064,
1349 .tsens_num_sensor = 11,
1350 .slope = {1176, 1176, 1154, 1176, 1111,
1351 1132, 1132, 1199, 1132, 1199, 1132},
1352};
1353
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001354#define MSM_SHARED_RAM_PHYS 0x80000000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001355static void __init apq8064_map_io(void)
1356{
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001357 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001358 msm_map_apq8064_io();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07001359 if (socinfo_init() < 0)
1360 pr_err("socinfo_init() failed!\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001361}
1362
1363static void __init apq8064_init_irq(void)
1364{
Praveen Chidambaram78499012011-11-01 17:15:17 -06001365 struct msm_mpm_device_data *data = NULL;
1366
1367#ifdef CONFIG_MSM_MPM
1368 data = &apq8064_mpm_dev_data;
1369#endif
1370
1371 msm_mpm_irq_extn_init(data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001372 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
1373 (void *)MSM_QGIC_CPU_BASE);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001374}
1375
Jay Chokshi7805b5a2011-11-07 15:55:30 -08001376static struct platform_device msm8064_device_saw_regulator_core0 = {
1377 .name = "saw-regulator",
1378 .id = 0,
1379 .dev = {
1380 .platform_data = &msm8064_saw_regulator_pdata_8921_s5,
1381 },
1382};
1383
1384static struct platform_device msm8064_device_saw_regulator_core1 = {
1385 .name = "saw-regulator",
1386 .id = 1,
1387 .dev = {
1388 .platform_data = &msm8064_saw_regulator_pdata_8921_s6,
1389 },
1390};
1391
1392static struct platform_device msm8064_device_saw_regulator_core2 = {
1393 .name = "saw-regulator",
1394 .id = 2,
1395 .dev = {
1396 .platform_data = &msm8064_saw_regulator_pdata_8821_s0,
1397 },
1398};
1399
1400static struct platform_device msm8064_device_saw_regulator_core3 = {
1401 .name = "saw-regulator",
1402 .id = 3,
1403 .dev = {
1404 .platform_data = &msm8064_saw_regulator_pdata_8821_s1,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001405
1406 },
1407};
1408
Oluwafemi Adeyemif5a31422012-03-08 16:58:45 -08001409static struct msm_rpmrs_level msm_rpmrs_levels[] = {
Praveen Chidambaram78499012011-11-01 17:15:17 -06001410 {
1411 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
1412 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1413 true,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001414 100, 650, 801, 200,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001415 },
1416
1417 {
1418 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
1419 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1420 true,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001421 2000, 200, 576000, 2000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001422 },
1423
1424 {
1425 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1426 MSM_RPMRS_LIMITS(ON, GDHS, MAX, ACTIVE),
1427 false,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001428 8500, 51, 1122000, 8500,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001429 },
1430
1431 {
1432 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1433 MSM_RPMRS_LIMITS(ON, HSFS_OPEN, MAX, ACTIVE),
1434 false,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001435 9000, 51, 1130300, 9000,
1436 },
1437 {
1438 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1439 MSM_RPMRS_LIMITS(ON, HSFS_OPEN, ACTIVE, RET_HIGH),
1440 false,
1441 10000, 51, 1130300, 10000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001442 },
1443
1444 {
1445 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1446 MSM_RPMRS_LIMITS(OFF, GDHS, MAX, ACTIVE),
1447 false,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001448 12000, 14, 2205900, 12000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001449 },
1450
1451 {
1452 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1453 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
1454 false,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001455 18000, 12, 2364250, 18000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001456 },
1457
1458 {
1459 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1460 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, ACTIVE, RET_HIGH),
1461 false,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001462 23500, 10, 2667000, 23500,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001463 },
1464
1465 {
1466 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1467 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
1468 false,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001469 29700, 5, 2867000, 30000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001470 },
1471};
1472
Oluwafemi Adeyemif5a31422012-03-08 16:58:45 -08001473uint32_t apq8064_rpm_get_swfi_latency(void)
1474{
1475 int i;
1476
1477 for (i = 0; i < ARRAY_SIZE(msm_rpmrs_levels); i++) {
1478 if (msm_rpmrs_levels[i].sleep_mode ==
1479 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)
1480 return msm_rpmrs_levels[i].latency_us;
1481 }
1482
1483 return 0;
1484}
1485
Praveen Chidambaram78499012011-11-01 17:15:17 -06001486static struct msm_pm_boot_platform_data msm_pm_boot_pdata __initdata = {
1487 .mode = MSM_PM_BOOT_CONFIG_TZ,
1488};
1489
1490static struct msm_rpmrs_platform_data msm_rpmrs_data __initdata = {
1491 .levels = &msm_rpmrs_levels[0],
1492 .num_levels = ARRAY_SIZE(msm_rpmrs_levels),
1493 .vdd_mem_levels = {
1494 [MSM_RPMRS_VDD_MEM_RET_LOW] = 750000,
1495 [MSM_RPMRS_VDD_MEM_RET_HIGH] = 750000,
1496 [MSM_RPMRS_VDD_MEM_ACTIVE] = 1050000,
1497 [MSM_RPMRS_VDD_MEM_MAX] = 1150000,
1498 },
1499 .vdd_dig_levels = {
1500 [MSM_RPMRS_VDD_DIG_RET_LOW] = 500000,
1501 [MSM_RPMRS_VDD_DIG_RET_HIGH] = 750000,
1502 [MSM_RPMRS_VDD_DIG_ACTIVE] = 950000,
1503 [MSM_RPMRS_VDD_DIG_MAX] = 1150000,
1504 },
1505 .vdd_mask = 0x7FFFFF,
1506 .rpmrs_target_id = {
1507 [MSM_RPMRS_ID_PXO_CLK] = MSM_RPM_ID_PXO_CLK,
1508 [MSM_RPMRS_ID_L2_CACHE_CTL] = MSM_RPM_ID_LAST,
1509 [MSM_RPMRS_ID_VDD_DIG_0] = MSM_RPM_ID_PM8921_S3_0,
1510 [MSM_RPMRS_ID_VDD_DIG_1] = MSM_RPM_ID_PM8921_S3_1,
1511 [MSM_RPMRS_ID_VDD_MEM_0] = MSM_RPM_ID_PM8921_L24_0,
1512 [MSM_RPMRS_ID_VDD_MEM_1] = MSM_RPM_ID_PM8921_L24_1,
1513 [MSM_RPMRS_ID_RPM_CTL] = MSM_RPM_ID_RPM_CTL,
1514 },
1515};
1516
1517static struct msm_cpuidle_state msm_cstates[] __initdata = {
1518 {0, 0, "C0", "WFI",
1519 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
1520
1521 {0, 1, "C1", "STANDALONE_POWER_COLLAPSE",
1522 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
1523
1524 {0, 2, "C2", "POWER_COLLAPSE",
1525 MSM_PM_SLEEP_MODE_POWER_COLLAPSE},
1526
1527 {1, 0, "C0", "WFI",
1528 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
1529
1530 {1, 1, "C1", "STANDALONE_POWER_COLLAPSE",
1531 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
1532
1533 {2, 0, "C0", "WFI",
1534 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
1535
1536 {2, 1, "C1", "STANDALONE_POWER_COLLAPSE",
1537 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
1538
1539 {3, 0, "C0", "WFI",
1540 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
1541
1542 {3, 1, "C1", "STANDALONE_POWER_COLLAPSE",
1543 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
1544};
1545
1546static struct msm_pm_platform_data msm_pm_data[] = {
1547 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
1548 .idle_supported = 1,
1549 .suspend_supported = 1,
1550 .idle_enabled = 0,
1551 .suspend_enabled = 0,
1552 },
1553
1554 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
1555 .idle_supported = 1,
1556 .suspend_supported = 1,
1557 .idle_enabled = 0,
1558 .suspend_enabled = 0,
1559 },
1560
1561 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
1562 .idle_supported = 1,
1563 .suspend_supported = 1,
1564 .idle_enabled = 1,
1565 .suspend_enabled = 1,
1566 },
1567
1568 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
1569 .idle_supported = 0,
1570 .suspend_supported = 1,
1571 .idle_enabled = 0,
1572 .suspend_enabled = 0,
1573 },
1574
1575 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
1576 .idle_supported = 1,
1577 .suspend_supported = 1,
1578 .idle_enabled = 0,
1579 .suspend_enabled = 0,
1580 },
1581
1582 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
1583 .idle_supported = 1,
1584 .suspend_supported = 0,
1585 .idle_enabled = 1,
1586 .suspend_enabled = 0,
1587 },
1588
1589 [MSM_PM_MODE(2, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
1590 .idle_supported = 0,
1591 .suspend_supported = 1,
1592 .idle_enabled = 0,
1593 .suspend_enabled = 0,
1594 },
1595
1596 [MSM_PM_MODE(2, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
1597 .idle_supported = 1,
1598 .suspend_supported = 1,
1599 .idle_enabled = 0,
1600 .suspend_enabled = 0,
1601 },
1602
1603 [MSM_PM_MODE(2, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
1604 .idle_supported = 1,
1605 .suspend_supported = 0,
1606 .idle_enabled = 1,
1607 .suspend_enabled = 0,
1608 },
1609
1610 [MSM_PM_MODE(3, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
1611 .idle_supported = 0,
1612 .suspend_supported = 1,
1613 .idle_enabled = 0,
1614 .suspend_enabled = 0,
1615 },
1616
1617 [MSM_PM_MODE(3, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
1618 .idle_supported = 1,
1619 .suspend_supported = 1,
1620 .idle_enabled = 0,
1621 .suspend_enabled = 0,
1622 },
1623
1624 [MSM_PM_MODE(3, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
1625 .idle_supported = 1,
1626 .suspend_supported = 0,
1627 .idle_enabled = 1,
1628 .suspend_enabled = 0,
1629 },
1630};
1631
1632static uint8_t spm_wfi_cmd_sequence[] __initdata = {
1633 0x03, 0x0f,
1634};
1635
1636static uint8_t spm_power_collapse_without_rpm[] __initdata = {
1637 0x00, 0x24, 0x54, 0x10,
1638 0x09, 0x03, 0x01,
1639 0x10, 0x54, 0x30, 0x0C,
1640 0x24, 0x30, 0x0f,
1641};
1642
1643static uint8_t spm_power_collapse_with_rpm[] __initdata = {
1644 0x00, 0x24, 0x54, 0x10,
1645 0x09, 0x07, 0x01, 0x0B,
1646 0x10, 0x54, 0x30, 0x0C,
1647 0x24, 0x30, 0x0f,
1648};
1649
1650static struct msm_spm_seq_entry msm_spm_seq_list[] __initdata = {
1651 [0] = {
1652 .mode = MSM_SPM_MODE_CLOCK_GATING,
1653 .notify_rpm = false,
1654 .cmd = spm_wfi_cmd_sequence,
1655 },
1656 [1] = {
1657 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1658 .notify_rpm = false,
1659 .cmd = spm_power_collapse_without_rpm,
1660 },
1661 [2] = {
1662 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1663 .notify_rpm = true,
1664 .cmd = spm_power_collapse_with_rpm,
1665 },
1666};
1667
1668static uint8_t l2_spm_wfi_cmd_sequence[] __initdata = {
1669 0x00, 0x20, 0x03, 0x20,
1670 0x00, 0x0f,
1671};
1672
1673static uint8_t l2_spm_gdhs_cmd_sequence[] __initdata = {
1674 0x00, 0x20, 0x34, 0x64,
1675 0x48, 0x07, 0x48, 0x20,
1676 0x50, 0x64, 0x04, 0x34,
1677 0x50, 0x0f,
1678};
1679static uint8_t l2_spm_power_off_cmd_sequence[] __initdata = {
1680 0x00, 0x10, 0x34, 0x64,
1681 0x48, 0x07, 0x48, 0x10,
1682 0x50, 0x64, 0x04, 0x34,
1683 0x50, 0x0F,
1684};
1685
1686static struct msm_spm_seq_entry msm_spm_l2_seq_list[] __initdata = {
1687 [0] = {
1688 .mode = MSM_SPM_L2_MODE_RETENTION,
1689 .notify_rpm = false,
1690 .cmd = l2_spm_wfi_cmd_sequence,
1691 },
1692 [1] = {
1693 .mode = MSM_SPM_L2_MODE_GDHS,
1694 .notify_rpm = true,
1695 .cmd = l2_spm_gdhs_cmd_sequence,
1696 },
1697 [2] = {
1698 .mode = MSM_SPM_L2_MODE_POWER_COLLAPSE,
1699 .notify_rpm = true,
1700 .cmd = l2_spm_power_off_cmd_sequence,
1701 },
1702};
1703
1704
1705static struct msm_spm_platform_data msm_spm_l2_data[] __initdata = {
1706 [0] = {
1707 .reg_base_addr = MSM_SAW_L2_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001708 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x00,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07001709 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001710 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x00A000AE,
1711 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x00A00020,
1712 .modes = msm_spm_l2_seq_list,
1713 .num_modes = ARRAY_SIZE(msm_spm_l2_seq_list),
1714 },
1715};
1716
1717static struct msm_spm_platform_data msm_spm_data[] __initdata = {
1718 [0] = {
1719 .reg_base_addr = MSM_SAW0_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001720 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001721#if defined(CONFIG_MSM_AVS_HW)
1722 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
1723 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
1724#endif
1725 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07001726 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001727 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
1728 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
1729 .vctl_timeout_us = 50,
1730 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1731 .modes = msm_spm_seq_list,
1732 },
1733 [1] = {
1734 .reg_base_addr = MSM_SAW1_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001735 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001736#if defined(CONFIG_MSM_AVS_HW)
1737 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
1738 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
1739#endif
1740 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07001741 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001742 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
1743 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
1744 .vctl_timeout_us = 50,
1745 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1746 .modes = msm_spm_seq_list,
1747 },
1748 [2] = {
1749 .reg_base_addr = MSM_SAW2_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001750 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001751#if defined(CONFIG_MSM_AVS_HW)
1752 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
1753 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
1754#endif
1755 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07001756 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001757 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
1758 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
1759 .vctl_timeout_us = 50,
1760 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1761 .modes = msm_spm_seq_list,
1762 },
1763 [3] = {
1764 .reg_base_addr = MSM_SAW3_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001765 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001766#if defined(CONFIG_MSM_AVS_HW)
1767 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
1768 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
1769#endif
1770 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07001771 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001772 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
1773 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
1774 .vctl_timeout_us = 50,
1775 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1776 .modes = msm_spm_seq_list,
Jay Chokshi7805b5a2011-11-07 15:55:30 -08001777 },
1778};
1779
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001780static void __init apq8064_init_buses(void)
1781{
1782 msm_bus_rpm_set_mt_mask();
1783 msm_bus_8064_apps_fabric_pdata.rpm_enabled = 1;
1784 msm_bus_8064_sys_fabric_pdata.rpm_enabled = 1;
1785 msm_bus_8064_mm_fabric_pdata.rpm_enabled = 1;
1786 msm_bus_8064_apps_fabric.dev.platform_data =
1787 &msm_bus_8064_apps_fabric_pdata;
1788 msm_bus_8064_sys_fabric.dev.platform_data =
1789 &msm_bus_8064_sys_fabric_pdata;
1790 msm_bus_8064_mm_fabric.dev.platform_data =
1791 &msm_bus_8064_mm_fabric_pdata;
1792 msm_bus_8064_sys_fpb.dev.platform_data = &msm_bus_8064_sys_fpb_pdata;
1793 msm_bus_8064_cpss_fpb.dev.platform_data = &msm_bus_8064_cpss_fpb_pdata;
1794}
1795
David Collinsf0d00732012-01-25 15:46:50 -08001796static struct platform_device apq8064_device_ext_5v_vreg __devinitdata = {
1797 .name = GPIO_REGULATOR_DEV_NAME,
1798 .id = PM8921_MPP_PM_TO_SYS(7),
1799 .dev = {
1800 .platform_data
1801 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_5V],
1802 },
1803};
1804
Jay Chokshi1de4f9d2012-02-07 16:11:31 -08001805static struct platform_device apq8064_device_ext_mpp8_vreg __devinitdata = {
1806 .name = GPIO_REGULATOR_DEV_NAME,
1807 .id = PM8921_MPP_PM_TO_SYS(8),
1808 .dev = {
1809 .platform_data
1810 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_MPP8],
1811 },
1812};
1813
David Collinsf0d00732012-01-25 15:46:50 -08001814static struct platform_device apq8064_device_ext_3p3v_vreg __devinitdata = {
1815 .name = GPIO_REGULATOR_DEV_NAME,
1816 .id = APQ8064_EXT_3P3V_REG_EN_GPIO,
1817 .dev = {
1818 .platform_data =
1819 &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_3P3V],
1820 },
1821};
1822
David Collins390fc332012-02-07 14:38:16 -08001823static struct platform_device apq8064_device_ext_ts_sw_vreg __devinitdata = {
1824 .name = GPIO_REGULATOR_DEV_NAME,
1825 .id = PM8921_GPIO_PM_TO_SYS(23),
1826 .dev = {
1827 .platform_data
1828 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_TS_SW],
1829 },
1830};
1831
David Collins2782b5c2012-02-06 10:02:42 -08001832static struct platform_device apq8064_device_rpm_regulator __devinitdata = {
1833 .name = "rpm-regulator",
1834 .id = -1,
1835 .dev = {
1836 .platform_data = &apq8064_rpm_regulator_pdata,
1837 },
1838};
1839
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001840static struct platform_device *common_devices[] __initdata = {
Jin Hong01f2dbb2011-11-03 22:13:51 -07001841 &apq8064_device_dmov,
David Keitel3c40fc52012-02-09 17:53:52 -08001842 &apq8064_device_qup_i2c_gsbi1,
Jing Lin04601f92012-02-05 15:36:07 -08001843 &apq8064_device_qup_i2c_gsbi3,
Kenneth Heitke748593a2011-07-15 15:45:11 -06001844 &apq8064_device_qup_i2c_gsbi4,
Harini Jayaramanc4c58692011-07-19 14:50:10 -06001845 &apq8064_device_qup_spi_gsbi5,
David Collinsf0d00732012-01-25 15:46:50 -08001846 &apq8064_device_ext_5v_vreg,
Jay Chokshi1de4f9d2012-02-07 16:11:31 -08001847 &apq8064_device_ext_mpp8_vreg,
David Collinsf0d00732012-01-25 15:46:50 -08001848 &apq8064_device_ext_3p3v_vreg,
David Collins390fc332012-02-07 14:38:16 -08001849 &apq8064_device_ext_ts_sw_vreg,
Jay Chokshi9c25f072011-09-23 18:19:15 -07001850 &apq8064_device_ssbi_pmic1,
1851 &apq8064_device_ssbi_pmic2,
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001852 &msm_device_smd_apq8064,
Hemant Kumar4933b072011-10-17 23:43:11 -07001853 &apq8064_device_otg,
1854 &apq8064_device_gadget_peripheral,
Hemant Kumard86c4882012-01-24 19:39:37 -08001855 &apq8064_device_hsusb_host,
Hemant Kumar4933b072011-10-17 23:43:11 -07001856 &android_usb_device,
Ankit Verma6b7e2ba2012-01-26 15:48:54 -08001857 &msm_device_wcnss_wlan,
Ankit Vermab7c26e62012-02-28 15:04:15 -08001858 &msm_device_iris_fm,
Olav Haugan7c6aa742012-01-16 16:47:37 -08001859#ifdef CONFIG_ANDROID_PMEM
1860#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -07001861 &android_pmem_device,
1862 &android_pmem_adsp_device,
1863 &android_pmem_audio_device,
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -07001864#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
1865#endif /*CONFIG_ANDROID_PMEM*/
Olav Haugan7c6aa742012-01-16 16:47:37 -08001866#ifdef CONFIG_ION_MSM
1867 &ion_dev,
1868#endif
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001869 &msm8064_device_watchdog,
Jay Chokshi7805b5a2011-11-07 15:55:30 -08001870 &msm8064_device_saw_regulator_core0,
1871 &msm8064_device_saw_regulator_core1,
1872 &msm8064_device_saw_regulator_core2,
1873 &msm8064_device_saw_regulator_core3,
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001874#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
1875 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
1876 &qcrypto_device,
1877#endif
1878
1879#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
1880 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
1881 &qcedev_device,
1882#endif
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001883
1884#ifdef CONFIG_HW_RANDOM_MSM
1885 &apq8064_device_rng,
1886#endif
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -08001887 &apq_pcm,
1888 &apq_pcm_routing,
1889 &apq_cpudai0,
1890 &apq_cpudai1,
1891 &apq_cpudai_hdmi_rx,
1892 &apq_cpudai_bt_rx,
1893 &apq_cpudai_bt_tx,
1894 &apq_cpudai_fm_rx,
1895 &apq_cpudai_fm_tx,
1896 &apq_cpu_fe,
1897 &apq_stub_codec,
1898 &apq_voice,
1899 &apq_voip,
1900 &apq_lpa_pcm,
1901 &apq_pcm_hostless,
1902 &apq_cpudai_afe_01_rx,
1903 &apq_cpudai_afe_01_tx,
1904 &apq_cpudai_afe_02_rx,
1905 &apq_cpudai_afe_02_tx,
1906 &apq_pcm_afe,
1907 &apq_cpudai_auxpcm_rx,
1908 &apq_cpudai_auxpcm_tx,
Neema Shetty8427c262012-02-16 11:23:43 -08001909 &apq_cpudai_stub,
Neema Shetty3c9d2862012-03-11 01:25:32 -08001910 &apq_cpudai_slimbus_1_rx,
1911 &apq_cpudai_slimbus_1_tx,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001912 &apq8064_rpm_device,
1913 &apq8064_rpm_log_device,
1914 &apq8064_rpm_stat_device,
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001915 &msm_bus_8064_apps_fabric,
1916 &msm_bus_8064_sys_fabric,
1917 &msm_bus_8064_mm_fabric,
1918 &msm_bus_8064_sys_fpb,
1919 &msm_bus_8064_cpss_fpb,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001920 &apq8064_msm_device_vidc,
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001921 &msm_pil_dsps,
Matt Wagantalled832652012-02-02 19:23:17 -08001922 &msm_8960_riva,
Matt Wagantallb94b9a52012-02-02 21:59:54 -08001923 &msm_8960_q6_lpass,
Stephen Boyd7b973de2012-03-09 12:26:16 -08001924 &msm_pil_vidc,
Matt Wagantall292aace2012-01-26 19:12:34 -08001925 &msm_gss,
Laura Abbott350c8362012-02-28 14:46:52 -08001926#ifdef CONFIG_MSM_RTB
1927 &msm_rtb_device,
1928#endif
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07001929 &apq8064_cpu_idle_device,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07001930 &apq8064_msm_gov_device,
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08001931 &apq8064_device_cache_erp,
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08001932 &epm_adc_device,
Pratik Patel212ab362012-03-16 12:30:07 -07001933 &apq8064_qdss_device,
1934 &msm_etb_device,
1935 &msm_tpiu_device,
1936 &msm_funnel_device,
1937 &apq8064_etm_device,
Harini Jayaramanc4c58692011-07-19 14:50:10 -06001938};
1939
Joel King4e7ad222011-08-17 15:47:38 -07001940static struct platform_device *sim_devices[] __initdata = {
Stepan Moskovchenko2701a442011-08-19 13:47:22 -07001941 &apq8064_device_uart_gsbi3,
Yan He06913ce2011-08-26 16:33:46 -07001942 &msm_device_sps_apq8064,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -07001943};
1944
1945static struct platform_device *rumi3_devices[] __initdata = {
1946 &apq8064_device_uart_gsbi1,
Yan He435ed612011-11-23 17:34:59 -08001947 &msm_device_sps_apq8064,
Huaibin Yang4a084e32011-12-15 15:25:52 -08001948#ifdef CONFIG_MSM_ROTATOR
1949 &msm_rotator_device,
1950#endif
Joel King4e7ad222011-08-17 15:47:38 -07001951};
1952
Joel King82b7e3f2012-01-05 10:03:27 -08001953static struct platform_device *cdp_devices[] __initdata = {
1954 &apq8064_device_uart_gsbi1,
Jin Hong4bbbfba2012-02-02 21:48:07 -08001955 &apq8064_device_uart_gsbi7,
Joel King82b7e3f2012-01-05 10:03:27 -08001956 &msm_device_sps_apq8064,
Aravind Venkateswaran4ca27532012-02-16 14:27:05 -08001957#ifdef CONFIG_MSM_ROTATOR
1958 &msm_rotator_device,
1959#endif
Joel King82b7e3f2012-01-05 10:03:27 -08001960};
1961
Harini Jayaramanc4c58692011-07-19 14:50:10 -06001962static struct msm_spi_platform_data apq8064_qup_spi_gsbi5_pdata = {
Stepan Moskovchenkoc71c9792012-01-31 18:12:44 -08001963 .max_clock_speed = 1100000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001964};
1965
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07001966#define KS8851_IRQ_GPIO 43
1967
1968static struct spi_board_info spi_board_info[] __initdata = {
1969 {
1970 .modalias = "ks8851",
1971 .irq = MSM_GPIO_TO_INT(KS8851_IRQ_GPIO),
1972 .max_speed_hz = 19200000,
1973 .bus_num = 0,
1974 .chip_select = 2,
1975 .mode = SPI_MODE_0,
1976 },
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08001977 {
1978 .modalias = "epm_adc",
1979 .max_speed_hz = 1100000,
1980 .bus_num = 0,
1981 .chip_select = 3,
1982 .mode = SPI_MODE_0,
1983 },
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07001984};
1985
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06001986static struct slim_boardinfo apq8064_slim_devices[] = {
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001987 {
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08001988 .bus_num = 1,
1989 .slim_slave = &apq8064_slim_tabla,
1990 },
1991 {
1992 .bus_num = 1,
1993 .slim_slave = &apq8064_slim_tabla20,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08001994 },
1995 /* add more slimbus slaves as needed */
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06001996};
1997
David Keitel3c40fc52012-02-09 17:53:52 -08001998static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi1_pdata = {
1999 .clk_freq = 100000,
2000 .src_clk_rate = 24000000,
2001};
2002
Jing Lin04601f92012-02-05 15:36:07 -08002003static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi3_pdata = {
2004 .clk_freq = 100000,
2005 .src_clk_rate = 24000000,
2006};
2007
Kenneth Heitke748593a2011-07-15 15:45:11 -06002008static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi4_pdata = {
2009 .clk_freq = 100000,
2010 .src_clk_rate = 24000000,
Kenneth Heitke748593a2011-07-15 15:45:11 -06002011};
2012
David Keitel3c40fc52012-02-09 17:53:52 -08002013#define GSBI_DUAL_MODE_CODE 0x60
2014#define MSM_GSBI1_PHYS 0x12440000
Kenneth Heitke748593a2011-07-15 15:45:11 -06002015static void __init apq8064_i2c_init(void)
2016{
David Keitel3c40fc52012-02-09 17:53:52 -08002017 void __iomem *gsbi_mem;
2018
2019 apq8064_device_qup_i2c_gsbi1.dev.platform_data =
2020 &apq8064_i2c_qup_gsbi1_pdata;
2021 gsbi_mem = ioremap_nocache(MSM_GSBI1_PHYS, 4);
2022 writel_relaxed(GSBI_DUAL_MODE_CODE, gsbi_mem);
2023 /* Ensure protocol code is written before proceeding */
2024 wmb();
2025 iounmap(gsbi_mem);
2026 apq8064_i2c_qup_gsbi1_pdata.use_gsbi_shared_mode = 1;
Jing Lin04601f92012-02-05 15:36:07 -08002027 apq8064_device_qup_i2c_gsbi3.dev.platform_data =
2028 &apq8064_i2c_qup_gsbi3_pdata;
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002029 apq8064_device_qup_i2c_gsbi1.dev.platform_data =
2030 &apq8064_i2c_qup_gsbi1_pdata;
Kenneth Heitke748593a2011-07-15 15:45:11 -06002031 apq8064_device_qup_i2c_gsbi4.dev.platform_data =
2032 &apq8064_i2c_qup_gsbi4_pdata;
2033}
2034
Stepan Moskovchenkoc71c9792012-01-31 18:12:44 -08002035#if defined(CONFIG_KS8851) || defined(CONFIG_KS8851_MODULE)
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002036static int ethernet_init(void)
2037{
2038 int ret;
2039 ret = gpio_request(KS8851_IRQ_GPIO, "ks8851_irq");
2040 if (ret) {
2041 pr_err("ks8851 gpio_request failed: %d\n", ret);
2042 goto fail;
2043 }
2044
2045 return 0;
2046fail:
2047 return ret;
2048}
2049#else
2050static int ethernet_init(void)
2051{
2052 return 0;
2053}
2054#endif
2055
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302056#define GPIO_KEY_HOME PM8921_GPIO_PM_TO_SYS(27)
2057#define GPIO_KEY_VOLUME_UP PM8921_GPIO_PM_TO_SYS(35)
2058#define GPIO_KEY_VOLUME_DOWN PM8921_GPIO_PM_TO_SYS(38)
2059#define GPIO_KEY_CAM_FOCUS PM8921_GPIO_PM_TO_SYS(3)
2060#define GPIO_KEY_CAM_SNAP PM8921_GPIO_PM_TO_SYS(4)
Jing Lin3f8f8422012-03-05 09:32:11 -08002061#define GPIO_KEY_ROTATION PM8921_GPIO_PM_TO_SYS(42)
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302062
2063static struct gpio_keys_button cdp_keys[] = {
2064 {
2065 .code = KEY_HOME,
2066 .gpio = GPIO_KEY_HOME,
2067 .desc = "home_key",
2068 .active_low = 1,
2069 .type = EV_KEY,
2070 .wakeup = 1,
2071 .debounce_interval = 15,
2072 },
2073 {
2074 .code = KEY_VOLUMEUP,
2075 .gpio = GPIO_KEY_VOLUME_UP,
2076 .desc = "volume_up_key",
2077 .active_low = 1,
2078 .type = EV_KEY,
2079 .wakeup = 1,
2080 .debounce_interval = 15,
2081 },
2082 {
2083 .code = KEY_VOLUMEDOWN,
2084 .gpio = GPIO_KEY_VOLUME_DOWN,
2085 .desc = "volume_down_key",
2086 .active_low = 1,
2087 .type = EV_KEY,
2088 .wakeup = 1,
2089 .debounce_interval = 15,
2090 },
2091 {
2092 .code = SW_ROTATE_LOCK,
2093 .gpio = GPIO_KEY_ROTATION,
2094 .desc = "rotate_key",
2095 .active_low = 1,
2096 .type = EV_SW,
2097 .debounce_interval = 15,
2098 },
2099};
2100
2101static struct gpio_keys_platform_data cdp_keys_data = {
2102 .buttons = cdp_keys,
2103 .nbuttons = ARRAY_SIZE(cdp_keys),
2104};
2105
2106static struct platform_device cdp_kp_pdev = {
2107 .name = "gpio-keys",
2108 .id = -1,
2109 .dev = {
2110 .platform_data = &cdp_keys_data,
2111 },
2112};
2113
2114static struct gpio_keys_button mtp_keys[] = {
2115 {
2116 .code = KEY_CAMERA_FOCUS,
2117 .gpio = GPIO_KEY_CAM_FOCUS,
2118 .desc = "cam_focus_key",
2119 .active_low = 1,
2120 .type = EV_KEY,
2121 .wakeup = 1,
2122 .debounce_interval = 15,
2123 },
2124 {
2125 .code = KEY_VOLUMEUP,
2126 .gpio = GPIO_KEY_VOLUME_UP,
2127 .desc = "volume_up_key",
2128 .active_low = 1,
2129 .type = EV_KEY,
2130 .wakeup = 1,
2131 .debounce_interval = 15,
2132 },
2133 {
2134 .code = KEY_VOLUMEDOWN,
2135 .gpio = GPIO_KEY_VOLUME_DOWN,
2136 .desc = "volume_down_key",
2137 .active_low = 1,
2138 .type = EV_KEY,
2139 .wakeup = 1,
2140 .debounce_interval = 15,
2141 },
2142 {
2143 .code = KEY_CAMERA_SNAPSHOT,
2144 .gpio = GPIO_KEY_CAM_SNAP,
2145 .desc = "cam_snap_key",
2146 .active_low = 1,
2147 .type = EV_KEY,
2148 .debounce_interval = 15,
2149 },
2150};
2151
2152static struct gpio_keys_platform_data mtp_keys_data = {
2153 .buttons = mtp_keys,
2154 .nbuttons = ARRAY_SIZE(mtp_keys),
2155};
2156
2157static struct platform_device mtp_kp_pdev = {
2158 .name = "gpio-keys",
2159 .id = -1,
2160 .dev = {
2161 .platform_data = &mtp_keys_data,
2162 },
2163};
2164
Jin Hongd3024e62012-02-09 16:13:32 -08002165/* Sensors DSPS platform data */
2166#define DSPS_PIL_GENERIC_NAME "dsps"
2167static void __init apq8064_init_dsps(void)
2168{
2169 struct msm_dsps_platform_data *pdata =
2170 msm_dsps_device_8064.dev.platform_data;
2171 pdata->pil_name = DSPS_PIL_GENERIC_NAME;
2172 pdata->gpios = NULL;
2173 pdata->gpios_num = 0;
2174
2175 platform_device_register(&msm_dsps_device_8064);
2176}
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302177
Tianyi Gou41515e22011-09-01 19:37:43 -07002178static void __init apq8064_clock_init(void)
2179{
Tianyi Gouacb588d2012-01-27 18:24:05 -08002180 if (machine_is_apq8064_rumi3())
Tianyi Gou41515e22011-09-01 19:37:43 -07002181 msm_clock_init(&apq8064_dummy_clock_init_data);
Tianyi Gouacb588d2012-01-27 18:24:05 -08002182 else
2183 msm_clock_init(&apq8064_clock_init_data);
Tianyi Gou41515e22011-09-01 19:37:43 -07002184}
2185
Jing Lin417fa452012-02-05 14:31:06 -08002186#define I2C_SURF 1
2187#define I2C_FFA (1 << 1)
2188#define I2C_RUMI (1 << 2)
2189#define I2C_SIM (1 << 3)
2190#define I2C_LIQUID (1 << 4)
2191
2192struct i2c_registry {
2193 u8 machs;
2194 int bus;
2195 struct i2c_board_info *info;
2196 int len;
2197};
2198
2199static struct i2c_registry apq8064_i2c_devices[] __initdata = {
Jing Lin21ed4de2012-02-05 15:53:28 -08002200 {
David Keitel2f613d92012-02-15 11:29:16 -08002201 I2C_LIQUID,
2202 APQ_8064_GSBI1_QUP_I2C_BUS_ID,
2203 smb349_charger_i2c_info,
2204 ARRAY_SIZE(smb349_charger_i2c_info)
2205 },
2206 {
Jing Lin21ed4de2012-02-05 15:53:28 -08002207 I2C_SURF | I2C_LIQUID,
2208 APQ_8064_GSBI3_QUP_I2C_BUS_ID,
2209 mxt_device_info,
2210 ARRAY_SIZE(mxt_device_info),
2211 },
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08002212 {
2213 I2C_FFA,
2214 APQ_8064_GSBI3_QUP_I2C_BUS_ID,
2215 cyttsp_info,
2216 ARRAY_SIZE(cyttsp_info),
2217 },
Amy Maloche70090f992012-02-16 16:35:26 -08002218 {
2219 I2C_FFA | I2C_LIQUID,
2220 APQ_8064_GSBI1_QUP_I2C_BUS_ID,
2221 isa1200_board_info,
2222 ARRAY_SIZE(isa1200_board_info),
2223 },
Jing Lin417fa452012-02-05 14:31:06 -08002224};
2225
2226static void __init register_i2c_devices(void)
2227{
2228 u8 mach_mask = 0;
2229 int i;
2230
Kevin Chand07220e2012-02-13 15:52:22 -08002231#ifdef CONFIG_MSM_CAMERA
2232 struct i2c_registry apq8064_camera_i2c_devices = {
2233 I2C_SURF | I2C_FFA | I2C_LIQUID | I2C_RUMI,
2234 APQ_8064_GSBI4_QUP_I2C_BUS_ID,
2235 apq8064_camera_board_info.board_info,
2236 apq8064_camera_board_info.num_i2c_board_info,
2237 };
2238#endif
Jing Lin417fa452012-02-05 14:31:06 -08002239 /* Build the matching 'supported_machs' bitmask */
2240 if (machine_is_apq8064_cdp())
2241 mach_mask = I2C_SURF;
2242 else if (machine_is_apq8064_mtp())
2243 mach_mask = I2C_FFA;
2244 else if (machine_is_apq8064_liquid())
2245 mach_mask = I2C_LIQUID;
2246 else if (machine_is_apq8064_rumi3())
2247 mach_mask = I2C_RUMI;
2248 else if (machine_is_apq8064_sim())
2249 mach_mask = I2C_SIM;
2250 else
2251 pr_err("unmatched machine ID in register_i2c_devices\n");
2252
2253 /* Run the array and install devices as appropriate */
2254 for (i = 0; i < ARRAY_SIZE(apq8064_i2c_devices); ++i) {
2255 if (apq8064_i2c_devices[i].machs & mach_mask)
2256 i2c_register_board_info(apq8064_i2c_devices[i].bus,
2257 apq8064_i2c_devices[i].info,
2258 apq8064_i2c_devices[i].len);
2259 }
Kevin Chand07220e2012-02-13 15:52:22 -08002260#ifdef CONFIG_MSM_CAMERA
2261 if (apq8064_camera_i2c_devices.machs & mach_mask)
2262 i2c_register_board_info(apq8064_camera_i2c_devices.bus,
2263 apq8064_camera_i2c_devices.info,
2264 apq8064_camera_i2c_devices.len);
2265#endif
Jing Lin417fa452012-02-05 14:31:06 -08002266}
2267
Jay Chokshi994ff122012-03-27 15:43:48 -07002268static void enable_ddr3_regulator(void)
2269{
2270 static struct regulator *ext_ddr3;
2271
2272 /* Use MPP7 output state as a flag for PCDDR3 presence. */
2273 if (gpio_get_value_cansleep(PM8921_MPP_PM_TO_SYS(7)) > 0) {
2274 ext_ddr3 = regulator_get(NULL, "ext_ddr3");
2275 if (IS_ERR(ext_ddr3) || ext_ddr3 == NULL)
2276 pr_err("Could not get MPP7 regulator\n");
2277 else
2278 regulator_enable(ext_ddr3);
2279 }
2280}
2281
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002282static void __init apq8064_common_init(void)
2283{
2284 if (socinfo_init() < 0)
2285 pr_err("socinfo_init() failed!\n");
Praveen Chidambaram78499012011-11-01 17:15:17 -06002286 BUG_ON(msm_rpm_init(&apq8064_rpm_data));
2287 BUG_ON(msm_rpmrs_levels_init(&msm_rpmrs_data));
David Collins2782b5c2012-02-06 10:02:42 -08002288 regulator_suppress_info_printing();
2289 platform_device_register(&apq8064_device_rpm_regulator);
Stephen Boyd4d0d2582012-02-10 14:49:40 -08002290 if (msm_xo_init())
2291 pr_err("Failed to initialize XO votes\n");
Tianyi Gou41515e22011-09-01 19:37:43 -07002292 apq8064_clock_init();
Stepan Moskovchenko2327a952011-12-14 16:31:28 -08002293 apq8064_init_gpiomux();
Kenneth Heitke748593a2011-07-15 15:45:11 -06002294 apq8064_i2c_init();
Jing Lin417fa452012-02-05 14:31:06 -08002295 register_i2c_devices();
Kenneth Heitke36920d32011-07-20 16:44:30 -06002296
Harini Jayaramanc4c58692011-07-19 14:50:10 -06002297 apq8064_device_qup_spi_gsbi5.dev.platform_data =
2298 &apq8064_qup_spi_gsbi5_pdata;
Stepan Moskovchenkoc1074f02011-12-14 17:51:57 -08002299 apq8064_init_pmic();
Hemant Kumar94e7da22012-02-03 16:52:29 -08002300 if (machine_is_apq8064_liquid())
2301 msm_otg_pdata.mhl_enable = true;
Vamsi Krishnad9863eb2012-03-26 17:34:48 -07002302
2303 msm_otg_pdata.swfi_latency =
2304 msm_rpmrs_levels[0].latency_us + 1;
2305
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -07002306 apq8064_device_otg.dev.platform_data = &msm_otg_pdata;
Manu Gautam91223e02011-11-08 15:27:22 +05302307 apq8064_ehci_host_init();
Gagan Mac8a7a5d32011-11-11 16:43:06 -07002308 apq8064_init_buses();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002309 platform_add_devices(common_devices, ARRAY_SIZE(common_devices));
Jay Chokshi994ff122012-03-27 15:43:48 -07002310 enable_ddr3_regulator();
Hemant Kumarf1ca9192012-02-07 18:59:33 -08002311 if (machine_is_apq8064_mtp()) {
2312 apq8064_device_hsic_host.dev.platform_data = &msm_hsic_pdata;
2313 device_initialize(&apq8064_device_hsic_host.dev);
2314 }
Jay Chokshie8741282012-01-25 15:22:55 -08002315 apq8064_pm8xxx_gpio_mpp_init();
Sahitya Tummala3586ed92011-08-03 09:13:23 +05302316 apq8064_init_mmc();
Swaminathan Sathappan144b4882012-02-06 17:01:20 -08002317
2318 if (machine_is_apq8064_mtp()) {
2319 mdm_8064_device.dev.platform_data = &mdm_platform_data;
2320 platform_device_register(&mdm_8064_device);
2321 }
2322 platform_device_register(&apq8064_slim_ctrl);
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06002323 slim_register_board_info(apq8064_slim_devices,
2324 ARRAY_SIZE(apq8064_slim_devices));
Jin Hongd3024e62012-02-09 16:13:32 -08002325 apq8064_init_dsps();
Praveen Chidambaram78499012011-11-01 17:15:17 -06002326 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
Mahesh Sivasubramaniancbce1ec2012-01-24 10:32:44 -07002327 acpuclk_init(&acpuclk_8064_soc_data);
Praveen Chidambaram78499012011-11-01 17:15:17 -06002328 msm_spm_l2_init(msm_spm_l2_data);
2329 msm_pm_set_platform_data(msm_pm_data, ARRAY_SIZE(msm_pm_data));
2330 msm_pm_set_rpm_wakeup_irq(RPM_APCC_CPU0_WAKE_UP_IRQ);
2331 msm_cpuidle_set_states(msm_cstates, ARRAY_SIZE(msm_cstates),
2332 msm_pm_data);
2333 BUG_ON(msm_pm_boot_init(&msm_pm_boot_pdata));
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002334 apq8064_epm_adc_init();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002335}
2336
Huaibin Yang4a084e32011-12-15 15:25:52 -08002337static void __init apq8064_allocate_memory_regions(void)
2338{
2339 apq8064_allocate_fb_region();
2340}
2341
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002342static void __init apq8064_sim_init(void)
2343{
Jeff Ohlstein7e668552011-10-06 16:17:25 -07002344 struct msm_watchdog_pdata *wdog_pdata = (struct msm_watchdog_pdata *)
2345 &msm8064_device_watchdog.dev.platform_data;
2346
2347 wdog_pdata->bark_time = 15000;
Siddartha Mohanadosscaeaa922012-02-07 16:41:38 -08002348 msm_tsens_early_init(&apq_tsens_pdata);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002349 apq8064_common_init();
Joel King4e7ad222011-08-17 15:47:38 -07002350 platform_add_devices(sim_devices, ARRAY_SIZE(sim_devices));
2351}
2352
2353static void __init apq8064_rumi3_init(void)
2354{
Siddartha Mohanadosscaeaa922012-02-07 16:41:38 -08002355 msm_tsens_early_init(&apq_tsens_pdata);
Joel King4e7ad222011-08-17 15:47:38 -07002356 apq8064_common_init();
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002357 ethernet_init();
Stepan Moskovchenko2701a442011-08-19 13:47:22 -07002358 platform_add_devices(rumi3_devices, ARRAY_SIZE(rumi3_devices));
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002359 spi_register_board_info(spi_board_info, ARRAY_SIZE(spi_board_info));
Huaibin Yang4a084e32011-12-15 15:25:52 -08002360 apq8064_init_fb();
Jordan Crouseb3115fe2012-02-01 22:11:12 -07002361 apq8064_init_gpu();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002362}
2363
Joel King82b7e3f2012-01-05 10:03:27 -08002364static void __init apq8064_cdp_init(void)
2365{
Siddartha Mohanadosscaeaa922012-02-07 16:41:38 -08002366 msm_tsens_early_init(&apq_tsens_pdata);
Joel King82b7e3f2012-01-05 10:03:27 -08002367 apq8064_common_init();
2368 ethernet_init();
2369 platform_add_devices(cdp_devices, ARRAY_SIZE(cdp_devices));
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002370 if (!machine_is_apq8064_mtp())
2371 msm_rotator_update_bus_vectors(1376, 768);
Joel King82b7e3f2012-01-05 10:03:27 -08002372 spi_register_board_info(spi_board_info, ARRAY_SIZE(spi_board_info));
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002373 apq8064_init_fb();
Jordan Crouseb3115fe2012-02-01 22:11:12 -07002374 apq8064_init_gpu();
Matt Wagantall1875d322012-02-22 16:11:33 -08002375 platform_add_devices(apq8064_fs_devices, apq8064_num_fs_devices);
Kevin Chand07220e2012-02-13 15:52:22 -08002376 apq8064_init_cam();
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302377
2378 if (machine_is_apq8064_cdp() || machine_is_apq8064_liquid())
2379 platform_device_register(&cdp_kp_pdev);
2380
2381 if (machine_is_apq8064_mtp())
2382 platform_device_register(&mtp_kp_pdev);
Joel King82b7e3f2012-01-05 10:03:27 -08002383}
2384
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002385MACHINE_START(APQ8064_SIM, "QCT APQ8064 SIMULATOR")
2386 .map_io = apq8064_map_io,
Kevin Chan13be4e22011-10-20 11:30:32 -07002387 .reserve = apq8064_reserve,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002388 .init_irq = apq8064_init_irq,
Marc Zyngier89bdafd12011-12-22 11:39:20 +05302389 .handle_irq = gic_handle_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002390 .timer = &msm_timer,
2391 .init_machine = apq8064_sim_init,
2392MACHINE_END
2393
Joel King4e7ad222011-08-17 15:47:38 -07002394MACHINE_START(APQ8064_RUMI3, "QCT APQ8064 RUMI3")
2395 .map_io = apq8064_map_io,
Kevin Chan13be4e22011-10-20 11:30:32 -07002396 .reserve = apq8064_reserve,
Joel King4e7ad222011-08-17 15:47:38 -07002397 .init_irq = apq8064_init_irq,
Marc Zyngier89bdafd12011-12-22 11:39:20 +05302398 .handle_irq = gic_handle_irq,
Joel King4e7ad222011-08-17 15:47:38 -07002399 .timer = &msm_timer,
2400 .init_machine = apq8064_rumi3_init,
Huaibin Yang4a084e32011-12-15 15:25:52 -08002401 .init_early = apq8064_allocate_memory_regions,
Joel King4e7ad222011-08-17 15:47:38 -07002402MACHINE_END
2403
Joel King82b7e3f2012-01-05 10:03:27 -08002404MACHINE_START(APQ8064_CDP, "QCT APQ8064 CDP")
2405 .map_io = apq8064_map_io,
2406 .reserve = apq8064_reserve,
2407 .init_irq = apq8064_init_irq,
2408 .handle_irq = gic_handle_irq,
2409 .timer = &msm_timer,
2410 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002411 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07002412 .init_very_early = apq8064_early_reserve,
Joel King82b7e3f2012-01-05 10:03:27 -08002413MACHINE_END
2414
2415MACHINE_START(APQ8064_MTP, "QCT APQ8064 MTP")
2416 .map_io = apq8064_map_io,
2417 .reserve = apq8064_reserve,
2418 .init_irq = apq8064_init_irq,
2419 .handle_irq = gic_handle_irq,
2420 .timer = &msm_timer,
2421 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002422 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07002423 .init_very_early = apq8064_early_reserve,
Joel King82b7e3f2012-01-05 10:03:27 -08002424MACHINE_END
2425
2426MACHINE_START(APQ8064_LIQUID, "QCT APQ8064 LIQUID")
2427 .map_io = apq8064_map_io,
2428 .reserve = apq8064_reserve,
2429 .init_irq = apq8064_init_irq,
2430 .handle_irq = gic_handle_irq,
2431 .timer = &msm_timer,
2432 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002433 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07002434 .init_very_early = apq8064_early_reserve,
Joel King82b7e3f2012-01-05 10:03:27 -08002435MACHINE_END
2436
Joel King064bbf82012-04-01 13:23:39 -07002437MACHINE_START(MPQ8064_CDP, "QCT MPQ8064 CDP")
2438 .map_io = apq8064_map_io,
2439 .reserve = apq8064_reserve,
2440 .init_irq = apq8064_init_irq,
2441 .handle_irq = gic_handle_irq,
2442 .timer = &msm_timer,
2443 .init_machine = apq8064_cdp_init,
2444 .init_early = apq8064_allocate_memory_regions,
2445 .init_very_early = apq8064_early_reserve,
2446MACHINE_END
2447
Joel King11ca8202012-02-13 16:19:03 -08002448MACHINE_START(MPQ8064_HRD, "QCT MPQ8064 HRD")
2449 .map_io = apq8064_map_io,
2450 .reserve = apq8064_reserve,
2451 .init_irq = apq8064_init_irq,
2452 .handle_irq = gic_handle_irq,
2453 .timer = &msm_timer,
2454 .init_machine = apq8064_cdp_init,
Laura Abbott6988cef2012-03-15 14:27:13 -07002455 .init_very_early = apq8064_early_reserve,
Joel King11ca8202012-02-13 16:19:03 -08002456MACHINE_END
2457
2458MACHINE_START(MPQ8064_DTV, "QCT MPQ8064 DTV")
2459 .map_io = apq8064_map_io,
2460 .reserve = apq8064_reserve,
2461 .init_irq = apq8064_init_irq,
2462 .handle_irq = gic_handle_irq,
2463 .timer = &msm_timer,
2464 .init_machine = apq8064_cdp_init,
Laura Abbott6988cef2012-03-15 14:27:13 -07002465 .init_very_early = apq8064_early_reserve,
Joel King11ca8202012-02-13 16:19:03 -08002466MACHINE_END
2467