blob: 4c1a2a534427a8555a5fd8c653a9e396d80bab13 [file] [log] [blame]
Mike Iselyd8554972006-06-26 20:58:46 -03001/*
2 *
Mike Iselyd8554972006-06-26 20:58:46 -03003 *
4 * Copyright (C) 2005 Mike Isely <isely@pobox.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 *
19 */
20
21#include <linux/errno.h>
22#include <linux/string.h>
23#include <linux/slab.h>
24#include <linux/firmware.h>
Mike Iselyd8554972006-06-26 20:58:46 -030025#include <linux/videodev2.h>
Mike Isely32ffa9a2006-09-23 22:26:52 -030026#include <media/v4l2-common.h>
Mike Isely75212a02009-03-07 01:48:42 -030027#include <media/tuner.h>
Mike Iselyd8554972006-06-26 20:58:46 -030028#include "pvrusb2.h"
29#include "pvrusb2-std.h"
30#include "pvrusb2-util.h"
31#include "pvrusb2-hdw.h"
32#include "pvrusb2-i2c-core.h"
Mike Iselyd8554972006-06-26 20:58:46 -030033#include "pvrusb2-eeprom.h"
34#include "pvrusb2-hdw-internal.h"
35#include "pvrusb2-encoder.h"
36#include "pvrusb2-debug.h"
Michael Krufky8d364362007-01-22 02:17:55 -030037#include "pvrusb2-fx2-cmd.h"
Mike Isely5f6dae82009-03-07 00:39:34 -030038#include "pvrusb2-wm8775.h"
Mike Isely6f956512009-03-07 00:43:26 -030039#include "pvrusb2-video-v4l.h"
Mike Isely634ba262009-03-07 00:54:02 -030040#include "pvrusb2-cx2584x-v4l.h"
Mike Isely2a6b6272009-03-15 17:53:29 -030041#include "pvrusb2-cs53l32a.h"
Mike Isely76891d62009-03-07 00:52:06 -030042#include "pvrusb2-audio.h"
Mike Iselyd8554972006-06-26 20:58:46 -030043
Mike Isely1bde0282006-12-27 23:30:13 -030044#define TV_MIN_FREQ 55250000L
45#define TV_MAX_FREQ 850000000L
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -030046
Mike Isely83ce57a2008-05-26 05:51:57 -030047/* This defines a minimum interval that the decoder must remain quiet
48 before we are allowed to start it running. */
49#define TIME_MSEC_DECODER_WAIT 50
50
51/* This defines a minimum interval that the encoder must remain quiet
Mike Iselyfa98e592008-05-26 05:54:24 -030052 before we are allowed to configure it. I had this originally set to
53 50msec, but Martin Dauskardt <martin.dauskardt@gmx.de> reports that
54 things work better when it's set to 100msec. */
55#define TIME_MSEC_ENCODER_WAIT 100
Mike Isely83ce57a2008-05-26 05:51:57 -030056
57/* This defines the minimum interval that the encoder must successfully run
58 before we consider that the encoder has run at least once since its
59 firmware has been loaded. This measurement is in important for cases
60 where we can't do something until we know that the encoder has been run
61 at least once. */
62#define TIME_MSEC_ENCODER_OK 250
63
Mike Iselya0fd1cb2006-06-30 11:35:28 -030064static struct pvr2_hdw *unit_pointers[PVR_NUM] = {[ 0 ... PVR_NUM-1 ] = NULL};
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -030065static DEFINE_MUTEX(pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -030066
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030067static int ctlchg;
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030068static int procreload;
Mike Iselyd8554972006-06-26 20:58:46 -030069static int tuner[PVR_NUM] = { [0 ... PVR_NUM-1] = -1 };
70static int tolerance[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
71static int video_std[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030072static int init_pause_msec;
Mike Iselyd8554972006-06-26 20:58:46 -030073
74module_param(ctlchg, int, S_IRUGO|S_IWUSR);
75MODULE_PARM_DESC(ctlchg, "0=optimize ctl change 1=always accept new ctl value");
76module_param(init_pause_msec, int, S_IRUGO|S_IWUSR);
77MODULE_PARM_DESC(init_pause_msec, "hardware initialization settling delay");
Mike Iselyd8554972006-06-26 20:58:46 -030078module_param(procreload, int, S_IRUGO|S_IWUSR);
79MODULE_PARM_DESC(procreload,
80 "Attempt init failure recovery with firmware reload");
81module_param_array(tuner, int, NULL, 0444);
82MODULE_PARM_DESC(tuner,"specify installed tuner type");
83module_param_array(video_std, int, NULL, 0444);
84MODULE_PARM_DESC(video_std,"specify initial video standard");
85module_param_array(tolerance, int, NULL, 0444);
86MODULE_PARM_DESC(tolerance,"specify stream error tolerance");
87
Mike Isely6f441ed2009-06-20 14:51:29 -030088/* US Broadcast channel 3 (61.25 MHz), to help with testing */
89static int default_tv_freq = 61250000L;
Michael Krufky5a4f5da62008-05-11 16:37:50 -030090/* 104.3 MHz, a usable FM station for my area */
91static int default_radio_freq = 104300000L;
92
93module_param_named(tv_freq, default_tv_freq, int, 0444);
94MODULE_PARM_DESC(tv_freq, "specify initial television frequency");
95module_param_named(radio_freq, default_radio_freq, int, 0444);
96MODULE_PARM_DESC(radio_freq, "specify initial radio frequency");
97
Mike Iselyd8554972006-06-26 20:58:46 -030098#define PVR2_CTL_WRITE_ENDPOINT 0x01
99#define PVR2_CTL_READ_ENDPOINT 0x81
100
101#define PVR2_GPIO_IN 0x9008
102#define PVR2_GPIO_OUT 0x900c
103#define PVR2_GPIO_DIR 0x9020
104
105#define trace_firmware(...) pvr2_trace(PVR2_TRACE_FIRMWARE,__VA_ARGS__)
106
107#define PVR2_FIRMWARE_ENDPOINT 0x02
108
109/* size of a firmware chunk */
110#define FIRMWARE_CHUNK_SIZE 0x2000
111
Mike Iselyedb9dcb2009-03-07 00:37:10 -0300112typedef void (*pvr2_subdev_update_func)(struct pvr2_hdw *,
113 struct v4l2_subdev *);
114
115static const pvr2_subdev_update_func pvr2_module_update_functions[] = {
Mike Isely4ecbc282009-03-07 00:49:19 -0300116 [PVR2_CLIENT_ID_WM8775] = pvr2_wm8775_subdev_update,
Mike Isely6f956512009-03-07 00:43:26 -0300117 [PVR2_CLIENT_ID_SAA7115] = pvr2_saa7115_subdev_update,
Mike Isely76891d62009-03-07 00:52:06 -0300118 [PVR2_CLIENT_ID_MSP3400] = pvr2_msp3400_subdev_update,
Mike Isely634ba262009-03-07 00:54:02 -0300119 [PVR2_CLIENT_ID_CX25840] = pvr2_cx25840_subdev_update,
Mike Isely2a6b6272009-03-15 17:53:29 -0300120 [PVR2_CLIENT_ID_CS53L32A] = pvr2_cs53l32a_subdev_update,
Mike Iselyedb9dcb2009-03-07 00:37:10 -0300121};
122
Mike Iselye9c64a72009-03-06 23:42:20 -0300123static const char *module_names[] = {
124 [PVR2_CLIENT_ID_MSP3400] = "msp3400",
125 [PVR2_CLIENT_ID_CX25840] = "cx25840",
126 [PVR2_CLIENT_ID_SAA7115] = "saa7115",
127 [PVR2_CLIENT_ID_TUNER] = "tuner",
Mike Iselybb652422009-03-14 14:09:04 -0300128 [PVR2_CLIENT_ID_DEMOD] = "tuner",
Mike Isely851981a2009-03-07 02:02:32 -0300129 [PVR2_CLIENT_ID_CS53L32A] = "cs53l32a",
Mike Isely5f6dae82009-03-07 00:39:34 -0300130 [PVR2_CLIENT_ID_WM8775] = "wm8775",
Mike Iselye9c64a72009-03-06 23:42:20 -0300131};
132
133
134static const unsigned char *module_i2c_addresses[] = {
135 [PVR2_CLIENT_ID_TUNER] = "\x60\x61\x62\x63",
Mike Iselybb652422009-03-14 14:09:04 -0300136 [PVR2_CLIENT_ID_DEMOD] = "\x43",
Mike Isely1dfe6c72009-03-07 02:00:21 -0300137 [PVR2_CLIENT_ID_MSP3400] = "\x40",
138 [PVR2_CLIENT_ID_SAA7115] = "\x21",
Mike Iselyae111f72009-03-07 00:57:42 -0300139 [PVR2_CLIENT_ID_WM8775] = "\x1b",
Mike Isely0b467012009-03-07 01:49:37 -0300140 [PVR2_CLIENT_ID_CX25840] = "\x44",
Mike Isely23334a22009-03-07 02:03:28 -0300141 [PVR2_CLIENT_ID_CS53L32A] = "\x11",
Mike Iselye9c64a72009-03-06 23:42:20 -0300142};
143
144
Mike Isely27eab382009-04-06 01:51:38 -0300145static const char *ir_scheme_names[] = {
146 [PVR2_IR_SCHEME_NONE] = "none",
147 [PVR2_IR_SCHEME_29XXX] = "29xxx",
148 [PVR2_IR_SCHEME_24XXX] = "24xxx (29xxx emulation)",
149 [PVR2_IR_SCHEME_24XXX_MCE] = "24xxx (MCE device)",
150 [PVR2_IR_SCHEME_ZILOG] = "Zilog",
151};
152
153
Mike Iselyb30d2442006-06-25 20:05:01 -0300154/* Define the list of additional controls we'll dynamically construct based
155 on query of the cx2341x module. */
156struct pvr2_mpeg_ids {
157 const char *strid;
158 int id;
159};
160static const struct pvr2_mpeg_ids mpeg_ids[] = {
161 {
162 .strid = "audio_layer",
163 .id = V4L2_CID_MPEG_AUDIO_ENCODING,
164 },{
165 .strid = "audio_bitrate",
166 .id = V4L2_CID_MPEG_AUDIO_L2_BITRATE,
167 },{
168 /* Already using audio_mode elsewhere :-( */
169 .strid = "mpeg_audio_mode",
170 .id = V4L2_CID_MPEG_AUDIO_MODE,
171 },{
172 .strid = "mpeg_audio_mode_extension",
173 .id = V4L2_CID_MPEG_AUDIO_MODE_EXTENSION,
174 },{
175 .strid = "audio_emphasis",
176 .id = V4L2_CID_MPEG_AUDIO_EMPHASIS,
177 },{
178 .strid = "audio_crc",
179 .id = V4L2_CID_MPEG_AUDIO_CRC,
180 },{
181 .strid = "video_aspect",
182 .id = V4L2_CID_MPEG_VIDEO_ASPECT,
183 },{
184 .strid = "video_b_frames",
185 .id = V4L2_CID_MPEG_VIDEO_B_FRAMES,
186 },{
187 .strid = "video_gop_size",
188 .id = V4L2_CID_MPEG_VIDEO_GOP_SIZE,
189 },{
190 .strid = "video_gop_closure",
191 .id = V4L2_CID_MPEG_VIDEO_GOP_CLOSURE,
192 },{
Mike Iselyb30d2442006-06-25 20:05:01 -0300193 .strid = "video_bitrate_mode",
194 .id = V4L2_CID_MPEG_VIDEO_BITRATE_MODE,
195 },{
196 .strid = "video_bitrate",
197 .id = V4L2_CID_MPEG_VIDEO_BITRATE,
198 },{
199 .strid = "video_bitrate_peak",
200 .id = V4L2_CID_MPEG_VIDEO_BITRATE_PEAK,
201 },{
202 .strid = "video_temporal_decimation",
203 .id = V4L2_CID_MPEG_VIDEO_TEMPORAL_DECIMATION,
204 },{
205 .strid = "stream_type",
206 .id = V4L2_CID_MPEG_STREAM_TYPE,
207 },{
208 .strid = "video_spatial_filter_mode",
209 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER_MODE,
210 },{
211 .strid = "video_spatial_filter",
212 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER,
213 },{
214 .strid = "video_luma_spatial_filter_type",
215 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_SPATIAL_FILTER_TYPE,
216 },{
217 .strid = "video_chroma_spatial_filter_type",
218 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_SPATIAL_FILTER_TYPE,
219 },{
220 .strid = "video_temporal_filter_mode",
221 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER_MODE,
222 },{
223 .strid = "video_temporal_filter",
224 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER,
225 },{
226 .strid = "video_median_filter_type",
227 .id = V4L2_CID_MPEG_CX2341X_VIDEO_MEDIAN_FILTER_TYPE,
228 },{
229 .strid = "video_luma_median_filter_top",
230 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_TOP,
231 },{
232 .strid = "video_luma_median_filter_bottom",
233 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_BOTTOM,
234 },{
235 .strid = "video_chroma_median_filter_top",
236 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_TOP,
237 },{
238 .strid = "video_chroma_median_filter_bottom",
239 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_BOTTOM,
240 }
241};
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -0300242#define MPEGDEF_COUNT ARRAY_SIZE(mpeg_ids)
Mike Iselyc05c0462006-06-25 20:04:25 -0300243
Mike Iselyd8554972006-06-26 20:58:46 -0300244
Mike Isely434449f2006-08-08 09:10:06 -0300245static const char *control_values_srate[] = {
246 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_44100] = "44.1 kHz",
247 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000] = "48 kHz",
248 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_32000] = "32 kHz",
249};
Mike Iselyd8554972006-06-26 20:58:46 -0300250
Mike Iselyd8554972006-06-26 20:58:46 -0300251
252
253static const char *control_values_input[] = {
254 [PVR2_CVAL_INPUT_TV] = "television", /*xawtv needs this name*/
Mike Isely29bf5b12008-04-22 14:45:37 -0300255 [PVR2_CVAL_INPUT_DTV] = "dtv",
Mike Iselyd8554972006-06-26 20:58:46 -0300256 [PVR2_CVAL_INPUT_RADIO] = "radio",
257 [PVR2_CVAL_INPUT_SVIDEO] = "s-video",
258 [PVR2_CVAL_INPUT_COMPOSITE] = "composite",
259};
260
261
262static const char *control_values_audiomode[] = {
263 [V4L2_TUNER_MODE_MONO] = "Mono",
264 [V4L2_TUNER_MODE_STEREO] = "Stereo",
265 [V4L2_TUNER_MODE_LANG1] = "Lang1",
266 [V4L2_TUNER_MODE_LANG2] = "Lang2",
267 [V4L2_TUNER_MODE_LANG1_LANG2] = "Lang1+Lang2",
268};
269
270
271static const char *control_values_hsm[] = {
272 [PVR2_CVAL_HSM_FAIL] = "Fail",
273 [PVR2_CVAL_HSM_HIGH] = "High",
274 [PVR2_CVAL_HSM_FULL] = "Full",
275};
276
277
Mike Isely681c7392007-11-26 01:48:52 -0300278static const char *pvr2_state_names[] = {
279 [PVR2_STATE_NONE] = "none",
280 [PVR2_STATE_DEAD] = "dead",
281 [PVR2_STATE_COLD] = "cold",
282 [PVR2_STATE_WARM] = "warm",
283 [PVR2_STATE_ERROR] = "error",
284 [PVR2_STATE_READY] = "ready",
285 [PVR2_STATE_RUN] = "run",
Mike Iselyd8554972006-06-26 20:58:46 -0300286};
287
Mike Isely681c7392007-11-26 01:48:52 -0300288
Mike Isely694dca22008-03-28 05:42:10 -0300289struct pvr2_fx2cmd_descdef {
Mike Isely1c9d10d2008-03-28 05:38:54 -0300290 unsigned char id;
291 unsigned char *desc;
292};
293
Mike Isely694dca22008-03-28 05:42:10 -0300294static const struct pvr2_fx2cmd_descdef pvr2_fx2cmd_desc[] = {
Mike Isely1c9d10d2008-03-28 05:38:54 -0300295 {FX2CMD_MEM_WRITE_DWORD, "write encoder dword"},
296 {FX2CMD_MEM_READ_DWORD, "read encoder dword"},
Mike Isely31335b12008-07-25 19:35:31 -0300297 {FX2CMD_HCW_ZILOG_RESET, "zilog IR reset control"},
Mike Isely1c9d10d2008-03-28 05:38:54 -0300298 {FX2CMD_MEM_READ_64BYTES, "read encoder 64bytes"},
299 {FX2CMD_REG_WRITE, "write encoder register"},
300 {FX2CMD_REG_READ, "read encoder register"},
301 {FX2CMD_MEMSEL, "encoder memsel"},
302 {FX2CMD_I2C_WRITE, "i2c write"},
303 {FX2CMD_I2C_READ, "i2c read"},
304 {FX2CMD_GET_USB_SPEED, "get USB speed"},
305 {FX2CMD_STREAMING_ON, "stream on"},
306 {FX2CMD_STREAMING_OFF, "stream off"},
307 {FX2CMD_FWPOST1, "fwpost1"},
308 {FX2CMD_POWER_OFF, "power off"},
309 {FX2CMD_POWER_ON, "power on"},
310 {FX2CMD_DEEP_RESET, "deep reset"},
311 {FX2CMD_GET_EEPROM_ADDR, "get rom addr"},
312 {FX2CMD_GET_IR_CODE, "get IR code"},
313 {FX2CMD_HCW_DEMOD_RESETIN, "hcw demod resetin"},
314 {FX2CMD_HCW_DTV_STREAMING_ON, "hcw dtv stream on"},
315 {FX2CMD_HCW_DTV_STREAMING_OFF, "hcw dtv stream off"},
316 {FX2CMD_ONAIR_DTV_STREAMING_ON, "onair dtv stream on"},
317 {FX2CMD_ONAIR_DTV_STREAMING_OFF, "onair dtv stream off"},
318 {FX2CMD_ONAIR_DTV_POWER_ON, "onair dtv power on"},
319 {FX2CMD_ONAIR_DTV_POWER_OFF, "onair dtv power off"},
320};
321
322
Mike Isely1cb03b72008-04-21 03:47:43 -0300323static int pvr2_hdw_set_input(struct pvr2_hdw *hdw,int v);
Mike Isely681c7392007-11-26 01:48:52 -0300324static void pvr2_hdw_state_sched(struct pvr2_hdw *);
325static int pvr2_hdw_state_eval(struct pvr2_hdw *);
Mike Isely1bde0282006-12-27 23:30:13 -0300326static void pvr2_hdw_set_cur_freq(struct pvr2_hdw *,unsigned long);
Mike Isely681c7392007-11-26 01:48:52 -0300327static void pvr2_hdw_worker_poll(struct work_struct *work);
Mike Isely681c7392007-11-26 01:48:52 -0300328static int pvr2_hdw_wait(struct pvr2_hdw *,int state);
329static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *);
330static void pvr2_hdw_state_log_state(struct pvr2_hdw *);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300331static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl);
Mike Isely681c7392007-11-26 01:48:52 -0300332static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300333static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300334static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw);
335static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw);
Mike Isely681c7392007-11-26 01:48:52 -0300336static void pvr2_hdw_quiescent_timeout(unsigned long);
337static void pvr2_hdw_encoder_wait_timeout(unsigned long);
Mike Iselyd913d632008-04-06 04:04:35 -0300338static void pvr2_hdw_encoder_run_timeout(unsigned long);
Mike Isely1c9d10d2008-03-28 05:38:54 -0300339static int pvr2_issue_simple_cmd(struct pvr2_hdw *,u32);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300340static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
341 unsigned int timeout,int probe_fl,
342 void *write_data,unsigned int write_len,
343 void *read_data,unsigned int read_len);
Mike Isely432907f2008-08-31 21:02:20 -0300344static int pvr2_hdw_check_cropcap(struct pvr2_hdw *hdw);
Mike Iselyd8554972006-06-26 20:58:46 -0300345
Mike Isely681c7392007-11-26 01:48:52 -0300346
347static void trace_stbit(const char *name,int val)
348{
349 pvr2_trace(PVR2_TRACE_STBITS,
350 "State bit %s <-- %s",
351 name,(val ? "true" : "false"));
352}
353
Mike Iselyd8554972006-06-26 20:58:46 -0300354static int ctrl_channelfreq_get(struct pvr2_ctrl *cptr,int *vp)
355{
356 struct pvr2_hdw *hdw = cptr->hdw;
357 if ((hdw->freqProgSlot > 0) && (hdw->freqProgSlot <= FREQTABLE_SIZE)) {
358 *vp = hdw->freqTable[hdw->freqProgSlot-1];
359 } else {
360 *vp = 0;
361 }
362 return 0;
363}
364
365static int ctrl_channelfreq_set(struct pvr2_ctrl *cptr,int m,int v)
366{
367 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300368 unsigned int slotId = hdw->freqProgSlot;
369 if ((slotId > 0) && (slotId <= FREQTABLE_SIZE)) {
370 hdw->freqTable[slotId-1] = v;
371 /* Handle side effects correctly - if we're tuned to this
372 slot, then forgot the slot id relation since the stored
373 frequency has been changed. */
374 if (hdw->freqSelector) {
375 if (hdw->freqSlotRadio == slotId) {
376 hdw->freqSlotRadio = 0;
377 }
378 } else {
379 if (hdw->freqSlotTelevision == slotId) {
380 hdw->freqSlotTelevision = 0;
381 }
382 }
Mike Iselyd8554972006-06-26 20:58:46 -0300383 }
384 return 0;
385}
386
387static int ctrl_channelprog_get(struct pvr2_ctrl *cptr,int *vp)
388{
389 *vp = cptr->hdw->freqProgSlot;
390 return 0;
391}
392
393static int ctrl_channelprog_set(struct pvr2_ctrl *cptr,int m,int v)
394{
395 struct pvr2_hdw *hdw = cptr->hdw;
396 if ((v >= 0) && (v <= FREQTABLE_SIZE)) {
397 hdw->freqProgSlot = v;
398 }
399 return 0;
400}
401
402static int ctrl_channel_get(struct pvr2_ctrl *cptr,int *vp)
403{
Mike Isely1bde0282006-12-27 23:30:13 -0300404 struct pvr2_hdw *hdw = cptr->hdw;
405 *vp = hdw->freqSelector ? hdw->freqSlotRadio : hdw->freqSlotTelevision;
Mike Iselyd8554972006-06-26 20:58:46 -0300406 return 0;
407}
408
Mike Isely1bde0282006-12-27 23:30:13 -0300409static int ctrl_channel_set(struct pvr2_ctrl *cptr,int m,int slotId)
Mike Iselyd8554972006-06-26 20:58:46 -0300410{
411 unsigned freq = 0;
412 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300413 if ((slotId < 0) || (slotId > FREQTABLE_SIZE)) return 0;
414 if (slotId > 0) {
415 freq = hdw->freqTable[slotId-1];
416 if (!freq) return 0;
417 pvr2_hdw_set_cur_freq(hdw,freq);
Mike Iselyd8554972006-06-26 20:58:46 -0300418 }
Mike Isely1bde0282006-12-27 23:30:13 -0300419 if (hdw->freqSelector) {
420 hdw->freqSlotRadio = slotId;
421 } else {
422 hdw->freqSlotTelevision = slotId;
Mike Iselyd8554972006-06-26 20:58:46 -0300423 }
424 return 0;
425}
426
427static int ctrl_freq_get(struct pvr2_ctrl *cptr,int *vp)
428{
Mike Isely1bde0282006-12-27 23:30:13 -0300429 *vp = pvr2_hdw_get_cur_freq(cptr->hdw);
Mike Iselyd8554972006-06-26 20:58:46 -0300430 return 0;
431}
432
433static int ctrl_freq_is_dirty(struct pvr2_ctrl *cptr)
434{
435 return cptr->hdw->freqDirty != 0;
436}
437
438static void ctrl_freq_clear_dirty(struct pvr2_ctrl *cptr)
439{
440 cptr->hdw->freqDirty = 0;
441}
442
443static int ctrl_freq_set(struct pvr2_ctrl *cptr,int m,int v)
444{
Mike Isely1bde0282006-12-27 23:30:13 -0300445 pvr2_hdw_set_cur_freq(cptr->hdw,v);
Mike Iselyd8554972006-06-26 20:58:46 -0300446 return 0;
447}
448
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300449static int ctrl_cropl_min_get(struct pvr2_ctrl *cptr, int *left)
450{
Mike Isely432907f2008-08-31 21:02:20 -0300451 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
452 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
453 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300454 return stat;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300455 }
Mike Isely432907f2008-08-31 21:02:20 -0300456 *left = cap->bounds.left;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300457 return 0;
458}
459
460static int ctrl_cropl_max_get(struct pvr2_ctrl *cptr, int *left)
461{
Mike Isely432907f2008-08-31 21:02:20 -0300462 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
463 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
464 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300465 return stat;
466 }
467 *left = cap->bounds.left;
468 if (cap->bounds.width > cptr->hdw->cropw_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300469 *left += cap->bounds.width - cptr->hdw->cropw_val;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300470 }
471 return 0;
472}
473
474static int ctrl_cropt_min_get(struct pvr2_ctrl *cptr, int *top)
475{
Mike Isely432907f2008-08-31 21:02:20 -0300476 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
477 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
478 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300479 return stat;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300480 }
Mike Isely432907f2008-08-31 21:02:20 -0300481 *top = cap->bounds.top;
482 return 0;
483}
484
485static int ctrl_cropt_max_get(struct pvr2_ctrl *cptr, int *top)
486{
487 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
488 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
489 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300490 return stat;
491 }
492 *top = cap->bounds.top;
493 if (cap->bounds.height > cptr->hdw->croph_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300494 *top += cap->bounds.height - cptr->hdw->croph_val;
495 }
496 return 0;
497}
498
499static int ctrl_cropw_max_get(struct pvr2_ctrl *cptr, int *val)
500{
501 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
502 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
503 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300504 return stat;
505 }
506 *val = 0;
507 if (cap->bounds.width > cptr->hdw->cropl_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300508 *val = cap->bounds.width - cptr->hdw->cropl_val;
509 }
510 return 0;
511}
512
513static int ctrl_croph_max_get(struct pvr2_ctrl *cptr, int *val)
514{
515 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
516 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
517 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300518 return stat;
519 }
520 *val = 0;
521 if (cap->bounds.height > cptr->hdw->cropt_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300522 *val = cap->bounds.height - cptr->hdw->cropt_val;
523 }
524 return 0;
525}
526
527static int ctrl_get_cropcapbl(struct pvr2_ctrl *cptr, int *val)
528{
529 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
530 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
531 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300532 return stat;
533 }
534 *val = cap->bounds.left;
535 return 0;
536}
537
538static int ctrl_get_cropcapbt(struct pvr2_ctrl *cptr, int *val)
539{
540 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
541 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
542 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300543 return stat;
544 }
545 *val = cap->bounds.top;
546 return 0;
547}
548
549static int ctrl_get_cropcapbw(struct pvr2_ctrl *cptr, int *val)
550{
551 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
552 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
553 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300554 return stat;
555 }
556 *val = cap->bounds.width;
557 return 0;
558}
559
560static int ctrl_get_cropcapbh(struct pvr2_ctrl *cptr, int *val)
561{
562 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
563 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
564 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300565 return stat;
566 }
567 *val = cap->bounds.height;
568 return 0;
569}
570
571static int ctrl_get_cropcapdl(struct pvr2_ctrl *cptr, int *val)
572{
573 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
574 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
575 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300576 return stat;
577 }
578 *val = cap->defrect.left;
579 return 0;
580}
581
582static int ctrl_get_cropcapdt(struct pvr2_ctrl *cptr, int *val)
583{
584 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
585 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
586 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300587 return stat;
588 }
589 *val = cap->defrect.top;
590 return 0;
591}
592
593static int ctrl_get_cropcapdw(struct pvr2_ctrl *cptr, int *val)
594{
595 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
596 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
597 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300598 return stat;
599 }
600 *val = cap->defrect.width;
601 return 0;
602}
603
604static int ctrl_get_cropcapdh(struct pvr2_ctrl *cptr, int *val)
605{
606 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
607 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
608 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300609 return stat;
610 }
611 *val = cap->defrect.height;
612 return 0;
613}
614
615static int ctrl_get_cropcappan(struct pvr2_ctrl *cptr, int *val)
616{
617 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
618 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
619 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300620 return stat;
621 }
622 *val = cap->pixelaspect.numerator;
623 return 0;
624}
625
626static int ctrl_get_cropcappad(struct pvr2_ctrl *cptr, int *val)
627{
628 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
629 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
630 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300631 return stat;
632 }
633 *val = cap->pixelaspect.denominator;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300634 return 0;
635}
636
Mike Isely3ad9fc32006-09-02 22:37:52 -0300637static int ctrl_vres_max_get(struct pvr2_ctrl *cptr,int *vp)
638{
639 /* Actual maximum depends on the video standard in effect. */
640 if (cptr->hdw->std_mask_cur & V4L2_STD_525_60) {
641 *vp = 480;
642 } else {
643 *vp = 576;
644 }
645 return 0;
646}
647
648static int ctrl_vres_min_get(struct pvr2_ctrl *cptr,int *vp)
649{
Mike Isely989eb152007-11-26 01:53:12 -0300650 /* Actual minimum depends on device digitizer type. */
651 if (cptr->hdw->hdw_desc->flag_has_cx25840) {
Mike Isely3ad9fc32006-09-02 22:37:52 -0300652 *vp = 75;
653 } else {
654 *vp = 17;
655 }
656 return 0;
657}
658
Mike Isely1bde0282006-12-27 23:30:13 -0300659static int ctrl_get_input(struct pvr2_ctrl *cptr,int *vp)
660{
661 *vp = cptr->hdw->input_val;
662 return 0;
663}
664
Mike Isely29bf5b12008-04-22 14:45:37 -0300665static int ctrl_check_input(struct pvr2_ctrl *cptr,int v)
666{
Mike Isely1cb03b72008-04-21 03:47:43 -0300667 return ((1 << v) & cptr->hdw->input_allowed_mask) != 0;
Mike Isely29bf5b12008-04-22 14:45:37 -0300668}
669
Mike Isely1bde0282006-12-27 23:30:13 -0300670static int ctrl_set_input(struct pvr2_ctrl *cptr,int m,int v)
671{
Mike Isely1cb03b72008-04-21 03:47:43 -0300672 return pvr2_hdw_set_input(cptr->hdw,v);
Mike Isely1bde0282006-12-27 23:30:13 -0300673}
674
675static int ctrl_isdirty_input(struct pvr2_ctrl *cptr)
676{
677 return cptr->hdw->input_dirty != 0;
678}
679
680static void ctrl_cleardirty_input(struct pvr2_ctrl *cptr)
681{
682 cptr->hdw->input_dirty = 0;
683}
684
Mike Isely5549f542006-12-27 23:28:54 -0300685
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300686static int ctrl_freq_max_get(struct pvr2_ctrl *cptr, int *vp)
687{
Mike Isely644afdb2007-01-20 00:19:23 -0300688 unsigned long fv;
689 struct pvr2_hdw *hdw = cptr->hdw;
690 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -0300691 pvr2_hdw_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300692 }
Mike Isely644afdb2007-01-20 00:19:23 -0300693 fv = hdw->tuner_signal_info.rangehigh;
694 if (!fv) {
695 /* Safety fallback */
696 *vp = TV_MAX_FREQ;
697 return 0;
698 }
699 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
700 fv = (fv * 125) / 2;
701 } else {
702 fv = fv * 62500;
703 }
704 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300705 return 0;
706}
707
708static int ctrl_freq_min_get(struct pvr2_ctrl *cptr, int *vp)
709{
Mike Isely644afdb2007-01-20 00:19:23 -0300710 unsigned long fv;
711 struct pvr2_hdw *hdw = cptr->hdw;
712 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -0300713 pvr2_hdw_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300714 }
Mike Isely644afdb2007-01-20 00:19:23 -0300715 fv = hdw->tuner_signal_info.rangelow;
716 if (!fv) {
717 /* Safety fallback */
718 *vp = TV_MIN_FREQ;
719 return 0;
720 }
721 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
722 fv = (fv * 125) / 2;
723 } else {
724 fv = fv * 62500;
725 }
726 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300727 return 0;
728}
729
Mike Iselyb30d2442006-06-25 20:05:01 -0300730static int ctrl_cx2341x_is_dirty(struct pvr2_ctrl *cptr)
731{
732 return cptr->hdw->enc_stale != 0;
733}
734
735static void ctrl_cx2341x_clear_dirty(struct pvr2_ctrl *cptr)
736{
737 cptr->hdw->enc_stale = 0;
Mike Isely681c7392007-11-26 01:48:52 -0300738 cptr->hdw->enc_unsafe_stale = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300739}
740
741static int ctrl_cx2341x_get(struct pvr2_ctrl *cptr,int *vp)
742{
743 int ret;
744 struct v4l2_ext_controls cs;
745 struct v4l2_ext_control c1;
746 memset(&cs,0,sizeof(cs));
747 memset(&c1,0,sizeof(c1));
748 cs.controls = &c1;
749 cs.count = 1;
750 c1.id = cptr->info->v4l_id;
Hans Verkuil01f1e442007-08-21 18:32:42 -0300751 ret = cx2341x_ext_ctrls(&cptr->hdw->enc_ctl_state, 0, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300752 VIDIOC_G_EXT_CTRLS);
753 if (ret) return ret;
754 *vp = c1.value;
755 return 0;
756}
757
758static int ctrl_cx2341x_set(struct pvr2_ctrl *cptr,int m,int v)
759{
760 int ret;
Mike Isely681c7392007-11-26 01:48:52 -0300761 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselyb30d2442006-06-25 20:05:01 -0300762 struct v4l2_ext_controls cs;
763 struct v4l2_ext_control c1;
764 memset(&cs,0,sizeof(cs));
765 memset(&c1,0,sizeof(c1));
766 cs.controls = &c1;
767 cs.count = 1;
768 c1.id = cptr->info->v4l_id;
769 c1.value = v;
Mike Isely681c7392007-11-26 01:48:52 -0300770 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
771 hdw->state_encoder_run, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300772 VIDIOC_S_EXT_CTRLS);
Mike Isely681c7392007-11-26 01:48:52 -0300773 if (ret == -EBUSY) {
774 /* Oops. cx2341x is telling us it's not safe to change
775 this control while we're capturing. Make a note of this
776 fact so that the pipeline will be stopped the next time
777 controls are committed. Then go on ahead and store this
778 change anyway. */
779 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
780 0, &cs,
781 VIDIOC_S_EXT_CTRLS);
782 if (!ret) hdw->enc_unsafe_stale = !0;
783 }
Mike Iselyb30d2442006-06-25 20:05:01 -0300784 if (ret) return ret;
Mike Isely681c7392007-11-26 01:48:52 -0300785 hdw->enc_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300786 return 0;
787}
788
789static unsigned int ctrl_cx2341x_getv4lflags(struct pvr2_ctrl *cptr)
790{
791 struct v4l2_queryctrl qctrl;
792 struct pvr2_ctl_info *info;
793 qctrl.id = cptr->info->v4l_id;
794 cx2341x_ctrl_query(&cptr->hdw->enc_ctl_state,&qctrl);
795 /* Strip out the const so we can adjust a function pointer. It's
796 OK to do this here because we know this is a dynamically created
797 control, so the underlying storage for the info pointer is (a)
798 private to us, and (b) not in read-only storage. Either we do
799 this or we significantly complicate the underlying control
800 implementation. */
801 info = (struct pvr2_ctl_info *)(cptr->info);
802 if (qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY) {
803 if (info->set_value) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -0300804 info->set_value = NULL;
Mike Iselyb30d2442006-06-25 20:05:01 -0300805 }
806 } else {
807 if (!(info->set_value)) {
808 info->set_value = ctrl_cx2341x_set;
809 }
810 }
811 return qctrl.flags;
812}
813
Mike Iselyd8554972006-06-26 20:58:46 -0300814static int ctrl_streamingenabled_get(struct pvr2_ctrl *cptr,int *vp)
815{
Mike Isely681c7392007-11-26 01:48:52 -0300816 *vp = cptr->hdw->state_pipeline_req;
817 return 0;
818}
819
820static int ctrl_masterstate_get(struct pvr2_ctrl *cptr,int *vp)
821{
822 *vp = cptr->hdw->master_state;
Mike Iselyd8554972006-06-26 20:58:46 -0300823 return 0;
824}
825
826static int ctrl_hsm_get(struct pvr2_ctrl *cptr,int *vp)
827{
828 int result = pvr2_hdw_is_hsm(cptr->hdw);
829 *vp = PVR2_CVAL_HSM_FULL;
830 if (result < 0) *vp = PVR2_CVAL_HSM_FAIL;
831 if (result) *vp = PVR2_CVAL_HSM_HIGH;
832 return 0;
833}
834
835static int ctrl_stdavail_get(struct pvr2_ctrl *cptr,int *vp)
836{
837 *vp = cptr->hdw->std_mask_avail;
838 return 0;
839}
840
841static int ctrl_stdavail_set(struct pvr2_ctrl *cptr,int m,int v)
842{
843 struct pvr2_hdw *hdw = cptr->hdw;
844 v4l2_std_id ns;
845 ns = hdw->std_mask_avail;
846 ns = (ns & ~m) | (v & m);
847 if (ns == hdw->std_mask_avail) return 0;
848 hdw->std_mask_avail = ns;
849 pvr2_hdw_internal_set_std_avail(hdw);
850 pvr2_hdw_internal_find_stdenum(hdw);
851 return 0;
852}
853
854static int ctrl_std_val_to_sym(struct pvr2_ctrl *cptr,int msk,int val,
855 char *bufPtr,unsigned int bufSize,
856 unsigned int *len)
857{
858 *len = pvr2_std_id_to_str(bufPtr,bufSize,msk & val);
859 return 0;
860}
861
862static int ctrl_std_sym_to_val(struct pvr2_ctrl *cptr,
863 const char *bufPtr,unsigned int bufSize,
864 int *mskp,int *valp)
865{
866 int ret;
867 v4l2_std_id id;
868 ret = pvr2_std_str_to_id(&id,bufPtr,bufSize);
869 if (ret < 0) return ret;
870 if (mskp) *mskp = id;
871 if (valp) *valp = id;
872 return 0;
873}
874
875static int ctrl_stdcur_get(struct pvr2_ctrl *cptr,int *vp)
876{
877 *vp = cptr->hdw->std_mask_cur;
878 return 0;
879}
880
881static int ctrl_stdcur_set(struct pvr2_ctrl *cptr,int m,int v)
882{
883 struct pvr2_hdw *hdw = cptr->hdw;
884 v4l2_std_id ns;
885 ns = hdw->std_mask_cur;
886 ns = (ns & ~m) | (v & m);
887 if (ns == hdw->std_mask_cur) return 0;
888 hdw->std_mask_cur = ns;
889 hdw->std_dirty = !0;
890 pvr2_hdw_internal_find_stdenum(hdw);
891 return 0;
892}
893
894static int ctrl_stdcur_is_dirty(struct pvr2_ctrl *cptr)
895{
896 return cptr->hdw->std_dirty != 0;
897}
898
899static void ctrl_stdcur_clear_dirty(struct pvr2_ctrl *cptr)
900{
901 cptr->hdw->std_dirty = 0;
902}
903
904static int ctrl_signal_get(struct pvr2_ctrl *cptr,int *vp)
905{
Mike Isely18103c52007-01-20 00:09:47 -0300906 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselya51f5002009-03-06 23:30:37 -0300907 pvr2_hdw_status_poll(hdw);
Mike Isely18103c52007-01-20 00:09:47 -0300908 *vp = hdw->tuner_signal_info.signal;
909 return 0;
910}
911
912static int ctrl_audio_modes_present_get(struct pvr2_ctrl *cptr,int *vp)
913{
914 int val = 0;
915 unsigned int subchan;
916 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselya51f5002009-03-06 23:30:37 -0300917 pvr2_hdw_status_poll(hdw);
Mike Isely18103c52007-01-20 00:09:47 -0300918 subchan = hdw->tuner_signal_info.rxsubchans;
919 if (subchan & V4L2_TUNER_SUB_MONO) {
920 val |= (1 << V4L2_TUNER_MODE_MONO);
921 }
922 if (subchan & V4L2_TUNER_SUB_STEREO) {
923 val |= (1 << V4L2_TUNER_MODE_STEREO);
924 }
925 if (subchan & V4L2_TUNER_SUB_LANG1) {
926 val |= (1 << V4L2_TUNER_MODE_LANG1);
927 }
928 if (subchan & V4L2_TUNER_SUB_LANG2) {
929 val |= (1 << V4L2_TUNER_MODE_LANG2);
930 }
931 *vp = val;
Mike Iselyd8554972006-06-26 20:58:46 -0300932 return 0;
933}
934
Mike Iselyd8554972006-06-26 20:58:46 -0300935
936static int ctrl_stdenumcur_set(struct pvr2_ctrl *cptr,int m,int v)
937{
938 struct pvr2_hdw *hdw = cptr->hdw;
939 if (v < 0) return -EINVAL;
940 if (v > hdw->std_enum_cnt) return -EINVAL;
941 hdw->std_enum_cur = v;
942 if (!v) return 0;
943 v--;
944 if (hdw->std_mask_cur == hdw->std_defs[v].id) return 0;
945 hdw->std_mask_cur = hdw->std_defs[v].id;
946 hdw->std_dirty = !0;
947 return 0;
948}
949
950
951static int ctrl_stdenumcur_get(struct pvr2_ctrl *cptr,int *vp)
952{
953 *vp = cptr->hdw->std_enum_cur;
954 return 0;
955}
956
957
958static int ctrl_stdenumcur_is_dirty(struct pvr2_ctrl *cptr)
959{
960 return cptr->hdw->std_dirty != 0;
961}
962
963
964static void ctrl_stdenumcur_clear_dirty(struct pvr2_ctrl *cptr)
965{
966 cptr->hdw->std_dirty = 0;
967}
968
969
970#define DEFINT(vmin,vmax) \
971 .type = pvr2_ctl_int, \
972 .def.type_int.min_value = vmin, \
973 .def.type_int.max_value = vmax
974
975#define DEFENUM(tab) \
976 .type = pvr2_ctl_enum, \
Mike Isely27c7b712007-01-20 00:39:17 -0300977 .def.type_enum.count = ARRAY_SIZE(tab), \
Mike Iselyd8554972006-06-26 20:58:46 -0300978 .def.type_enum.value_names = tab
979
Mike Isely33213962006-06-25 20:04:40 -0300980#define DEFBOOL \
981 .type = pvr2_ctl_bool
982
Mike Iselyd8554972006-06-26 20:58:46 -0300983#define DEFMASK(msk,tab) \
984 .type = pvr2_ctl_bitmask, \
985 .def.type_bitmask.valid_bits = msk, \
986 .def.type_bitmask.bit_names = tab
987
988#define DEFREF(vname) \
989 .set_value = ctrl_set_##vname, \
990 .get_value = ctrl_get_##vname, \
991 .is_dirty = ctrl_isdirty_##vname, \
992 .clear_dirty = ctrl_cleardirty_##vname
993
994
995#define VCREATE_FUNCS(vname) \
996static int ctrl_get_##vname(struct pvr2_ctrl *cptr,int *vp) \
997{*vp = cptr->hdw->vname##_val; return 0;} \
998static int ctrl_set_##vname(struct pvr2_ctrl *cptr,int m,int v) \
999{cptr->hdw->vname##_val = v; cptr->hdw->vname##_dirty = !0; return 0;} \
1000static int ctrl_isdirty_##vname(struct pvr2_ctrl *cptr) \
1001{return cptr->hdw->vname##_dirty != 0;} \
1002static void ctrl_cleardirty_##vname(struct pvr2_ctrl *cptr) \
1003{cptr->hdw->vname##_dirty = 0;}
1004
1005VCREATE_FUNCS(brightness)
1006VCREATE_FUNCS(contrast)
1007VCREATE_FUNCS(saturation)
1008VCREATE_FUNCS(hue)
1009VCREATE_FUNCS(volume)
1010VCREATE_FUNCS(balance)
1011VCREATE_FUNCS(bass)
1012VCREATE_FUNCS(treble)
1013VCREATE_FUNCS(mute)
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001014VCREATE_FUNCS(cropl)
1015VCREATE_FUNCS(cropt)
1016VCREATE_FUNCS(cropw)
1017VCREATE_FUNCS(croph)
Mike Iselyc05c0462006-06-25 20:04:25 -03001018VCREATE_FUNCS(audiomode)
1019VCREATE_FUNCS(res_hor)
1020VCREATE_FUNCS(res_ver)
Mike Iselyd8554972006-06-26 20:58:46 -03001021VCREATE_FUNCS(srate)
Mike Iselyd8554972006-06-26 20:58:46 -03001022
Mike Iselyd8554972006-06-26 20:58:46 -03001023/* Table definition of all controls which can be manipulated */
1024static const struct pvr2_ctl_info control_defs[] = {
1025 {
1026 .v4l_id = V4L2_CID_BRIGHTNESS,
1027 .desc = "Brightness",
1028 .name = "brightness",
1029 .default_value = 128,
1030 DEFREF(brightness),
1031 DEFINT(0,255),
1032 },{
1033 .v4l_id = V4L2_CID_CONTRAST,
1034 .desc = "Contrast",
1035 .name = "contrast",
1036 .default_value = 68,
1037 DEFREF(contrast),
1038 DEFINT(0,127),
1039 },{
1040 .v4l_id = V4L2_CID_SATURATION,
1041 .desc = "Saturation",
1042 .name = "saturation",
1043 .default_value = 64,
1044 DEFREF(saturation),
1045 DEFINT(0,127),
1046 },{
1047 .v4l_id = V4L2_CID_HUE,
1048 .desc = "Hue",
1049 .name = "hue",
1050 .default_value = 0,
1051 DEFREF(hue),
1052 DEFINT(-128,127),
1053 },{
1054 .v4l_id = V4L2_CID_AUDIO_VOLUME,
1055 .desc = "Volume",
1056 .name = "volume",
Mike Isely139eecf2006-12-27 23:36:33 -03001057 .default_value = 62000,
Mike Iselyd8554972006-06-26 20:58:46 -03001058 DEFREF(volume),
1059 DEFINT(0,65535),
1060 },{
1061 .v4l_id = V4L2_CID_AUDIO_BALANCE,
1062 .desc = "Balance",
1063 .name = "balance",
1064 .default_value = 0,
1065 DEFREF(balance),
1066 DEFINT(-32768,32767),
1067 },{
1068 .v4l_id = V4L2_CID_AUDIO_BASS,
1069 .desc = "Bass",
1070 .name = "bass",
1071 .default_value = 0,
1072 DEFREF(bass),
1073 DEFINT(-32768,32767),
1074 },{
1075 .v4l_id = V4L2_CID_AUDIO_TREBLE,
1076 .desc = "Treble",
1077 .name = "treble",
1078 .default_value = 0,
1079 DEFREF(treble),
1080 DEFINT(-32768,32767),
1081 },{
1082 .v4l_id = V4L2_CID_AUDIO_MUTE,
1083 .desc = "Mute",
1084 .name = "mute",
1085 .default_value = 0,
1086 DEFREF(mute),
Mike Isely33213962006-06-25 20:04:40 -03001087 DEFBOOL,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001088 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001089 .desc = "Capture crop left margin",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001090 .name = "crop_left",
1091 .internal_id = PVR2_CID_CROPL,
1092 .default_value = 0,
1093 DEFREF(cropl),
1094 DEFINT(-129, 340),
1095 .get_min_value = ctrl_cropl_min_get,
1096 .get_max_value = ctrl_cropl_max_get,
Mike Isely432907f2008-08-31 21:02:20 -03001097 .get_def_value = ctrl_get_cropcapdl,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001098 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001099 .desc = "Capture crop top margin",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001100 .name = "crop_top",
1101 .internal_id = PVR2_CID_CROPT,
1102 .default_value = 0,
1103 DEFREF(cropt),
1104 DEFINT(-35, 544),
1105 .get_min_value = ctrl_cropt_min_get,
1106 .get_max_value = ctrl_cropt_max_get,
Mike Isely432907f2008-08-31 21:02:20 -03001107 .get_def_value = ctrl_get_cropcapdt,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001108 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001109 .desc = "Capture crop width",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001110 .name = "crop_width",
1111 .internal_id = PVR2_CID_CROPW,
1112 .default_value = 720,
1113 DEFREF(cropw),
Mike Isely432907f2008-08-31 21:02:20 -03001114 .get_max_value = ctrl_cropw_max_get,
1115 .get_def_value = ctrl_get_cropcapdw,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001116 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001117 .desc = "Capture crop height",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001118 .name = "crop_height",
1119 .internal_id = PVR2_CID_CROPH,
1120 .default_value = 480,
1121 DEFREF(croph),
Mike Isely432907f2008-08-31 21:02:20 -03001122 .get_max_value = ctrl_croph_max_get,
1123 .get_def_value = ctrl_get_cropcapdh,
1124 }, {
1125 .desc = "Capture capability pixel aspect numerator",
1126 .name = "cropcap_pixel_numerator",
1127 .internal_id = PVR2_CID_CROPCAPPAN,
1128 .get_value = ctrl_get_cropcappan,
1129 }, {
1130 .desc = "Capture capability pixel aspect denominator",
1131 .name = "cropcap_pixel_denominator",
1132 .internal_id = PVR2_CID_CROPCAPPAD,
1133 .get_value = ctrl_get_cropcappad,
1134 }, {
1135 .desc = "Capture capability bounds top",
1136 .name = "cropcap_bounds_top",
1137 .internal_id = PVR2_CID_CROPCAPBT,
1138 .get_value = ctrl_get_cropcapbt,
1139 }, {
1140 .desc = "Capture capability bounds left",
1141 .name = "cropcap_bounds_left",
1142 .internal_id = PVR2_CID_CROPCAPBL,
1143 .get_value = ctrl_get_cropcapbl,
1144 }, {
1145 .desc = "Capture capability bounds width",
1146 .name = "cropcap_bounds_width",
1147 .internal_id = PVR2_CID_CROPCAPBW,
1148 .get_value = ctrl_get_cropcapbw,
1149 }, {
1150 .desc = "Capture capability bounds height",
1151 .name = "cropcap_bounds_height",
1152 .internal_id = PVR2_CID_CROPCAPBH,
1153 .get_value = ctrl_get_cropcapbh,
Mike Iselyd8554972006-06-26 20:58:46 -03001154 },{
Mike Iselyc05c0462006-06-25 20:04:25 -03001155 .desc = "Video Source",
1156 .name = "input",
1157 .internal_id = PVR2_CID_INPUT,
1158 .default_value = PVR2_CVAL_INPUT_TV,
Mike Isely29bf5b12008-04-22 14:45:37 -03001159 .check_value = ctrl_check_input,
Mike Iselyc05c0462006-06-25 20:04:25 -03001160 DEFREF(input),
1161 DEFENUM(control_values_input),
1162 },{
1163 .desc = "Audio Mode",
1164 .name = "audio_mode",
1165 .internal_id = PVR2_CID_AUDIOMODE,
1166 .default_value = V4L2_TUNER_MODE_STEREO,
1167 DEFREF(audiomode),
1168 DEFENUM(control_values_audiomode),
1169 },{
1170 .desc = "Horizontal capture resolution",
1171 .name = "resolution_hor",
1172 .internal_id = PVR2_CID_HRES,
1173 .default_value = 720,
1174 DEFREF(res_hor),
Mike Isely3ad9fc32006-09-02 22:37:52 -03001175 DEFINT(19,720),
Mike Iselyc05c0462006-06-25 20:04:25 -03001176 },{
1177 .desc = "Vertical capture resolution",
1178 .name = "resolution_ver",
1179 .internal_id = PVR2_CID_VRES,
1180 .default_value = 480,
1181 DEFREF(res_ver),
Mike Isely3ad9fc32006-09-02 22:37:52 -03001182 DEFINT(17,576),
1183 /* Hook in check for video standard and adjust maximum
1184 depending on the standard. */
1185 .get_max_value = ctrl_vres_max_get,
1186 .get_min_value = ctrl_vres_min_get,
Mike Iselyc05c0462006-06-25 20:04:25 -03001187 },{
Mike Iselyb30d2442006-06-25 20:05:01 -03001188 .v4l_id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ,
Mike Isely434449f2006-08-08 09:10:06 -03001189 .default_value = V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000,
1190 .desc = "Audio Sampling Frequency",
Mike Iselyd8554972006-06-26 20:58:46 -03001191 .name = "srate",
Mike Iselyd8554972006-06-26 20:58:46 -03001192 DEFREF(srate),
1193 DEFENUM(control_values_srate),
1194 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001195 .desc = "Tuner Frequency (Hz)",
1196 .name = "frequency",
1197 .internal_id = PVR2_CID_FREQUENCY,
Mike Isely1bde0282006-12-27 23:30:13 -03001198 .default_value = 0,
Mike Iselyd8554972006-06-26 20:58:46 -03001199 .set_value = ctrl_freq_set,
1200 .get_value = ctrl_freq_get,
1201 .is_dirty = ctrl_freq_is_dirty,
1202 .clear_dirty = ctrl_freq_clear_dirty,
Mike Isely644afdb2007-01-20 00:19:23 -03001203 DEFINT(0,0),
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -03001204 /* Hook in check for input value (tv/radio) and adjust
1205 max/min values accordingly */
1206 .get_max_value = ctrl_freq_max_get,
1207 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -03001208 },{
1209 .desc = "Channel",
1210 .name = "channel",
1211 .set_value = ctrl_channel_set,
1212 .get_value = ctrl_channel_get,
1213 DEFINT(0,FREQTABLE_SIZE),
1214 },{
1215 .desc = "Channel Program Frequency",
1216 .name = "freq_table_value",
1217 .set_value = ctrl_channelfreq_set,
1218 .get_value = ctrl_channelfreq_get,
Mike Isely644afdb2007-01-20 00:19:23 -03001219 DEFINT(0,0),
Mike Isely1bde0282006-12-27 23:30:13 -03001220 /* Hook in check for input value (tv/radio) and adjust
1221 max/min values accordingly */
Mike Isely1bde0282006-12-27 23:30:13 -03001222 .get_max_value = ctrl_freq_max_get,
1223 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -03001224 },{
1225 .desc = "Channel Program ID",
1226 .name = "freq_table_channel",
1227 .set_value = ctrl_channelprog_set,
1228 .get_value = ctrl_channelprog_get,
1229 DEFINT(0,FREQTABLE_SIZE),
1230 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001231 .desc = "Streaming Enabled",
1232 .name = "streaming_enabled",
1233 .get_value = ctrl_streamingenabled_get,
Mike Isely33213962006-06-25 20:04:40 -03001234 DEFBOOL,
Mike Iselyd8554972006-06-26 20:58:46 -03001235 },{
1236 .desc = "USB Speed",
1237 .name = "usb_speed",
1238 .get_value = ctrl_hsm_get,
1239 DEFENUM(control_values_hsm),
1240 },{
Mike Isely681c7392007-11-26 01:48:52 -03001241 .desc = "Master State",
1242 .name = "master_state",
1243 .get_value = ctrl_masterstate_get,
1244 DEFENUM(pvr2_state_names),
1245 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001246 .desc = "Signal Present",
1247 .name = "signal_present",
1248 .get_value = ctrl_signal_get,
Mike Isely18103c52007-01-20 00:09:47 -03001249 DEFINT(0,65535),
1250 },{
1251 .desc = "Audio Modes Present",
1252 .name = "audio_modes_present",
1253 .get_value = ctrl_audio_modes_present_get,
1254 /* For this type we "borrow" the V4L2_TUNER_MODE enum from
1255 v4l. Nothing outside of this module cares about this,
1256 but I reuse it in order to also reuse the
1257 control_values_audiomode string table. */
1258 DEFMASK(((1 << V4L2_TUNER_MODE_MONO)|
1259 (1 << V4L2_TUNER_MODE_STEREO)|
1260 (1 << V4L2_TUNER_MODE_LANG1)|
1261 (1 << V4L2_TUNER_MODE_LANG2)),
1262 control_values_audiomode),
Mike Iselyd8554972006-06-26 20:58:46 -03001263 },{
1264 .desc = "Video Standards Available Mask",
1265 .name = "video_standard_mask_available",
1266 .internal_id = PVR2_CID_STDAVAIL,
1267 .skip_init = !0,
1268 .get_value = ctrl_stdavail_get,
1269 .set_value = ctrl_stdavail_set,
1270 .val_to_sym = ctrl_std_val_to_sym,
1271 .sym_to_val = ctrl_std_sym_to_val,
1272 .type = pvr2_ctl_bitmask,
1273 },{
1274 .desc = "Video Standards In Use Mask",
1275 .name = "video_standard_mask_active",
1276 .internal_id = PVR2_CID_STDCUR,
1277 .skip_init = !0,
1278 .get_value = ctrl_stdcur_get,
1279 .set_value = ctrl_stdcur_set,
1280 .is_dirty = ctrl_stdcur_is_dirty,
1281 .clear_dirty = ctrl_stdcur_clear_dirty,
1282 .val_to_sym = ctrl_std_val_to_sym,
1283 .sym_to_val = ctrl_std_sym_to_val,
1284 .type = pvr2_ctl_bitmask,
1285 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001286 .desc = "Video Standard Name",
1287 .name = "video_standard",
1288 .internal_id = PVR2_CID_STDENUM,
1289 .skip_init = !0,
1290 .get_value = ctrl_stdenumcur_get,
1291 .set_value = ctrl_stdenumcur_set,
1292 .is_dirty = ctrl_stdenumcur_is_dirty,
1293 .clear_dirty = ctrl_stdenumcur_clear_dirty,
1294 .type = pvr2_ctl_enum,
1295 }
1296};
1297
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -03001298#define CTRLDEF_COUNT ARRAY_SIZE(control_defs)
Mike Iselyd8554972006-06-26 20:58:46 -03001299
1300
1301const char *pvr2_config_get_name(enum pvr2_config cfg)
1302{
1303 switch (cfg) {
1304 case pvr2_config_empty: return "empty";
1305 case pvr2_config_mpeg: return "mpeg";
1306 case pvr2_config_vbi: return "vbi";
Mike Isely16eb40d2006-12-30 18:27:32 -03001307 case pvr2_config_pcm: return "pcm";
1308 case pvr2_config_rawvideo: return "raw video";
Mike Iselyd8554972006-06-26 20:58:46 -03001309 }
1310 return "<unknown>";
1311}
1312
1313
1314struct usb_device *pvr2_hdw_get_dev(struct pvr2_hdw *hdw)
1315{
1316 return hdw->usb_dev;
1317}
1318
1319
1320unsigned long pvr2_hdw_get_sn(struct pvr2_hdw *hdw)
1321{
1322 return hdw->serial_number;
1323}
1324
Mike Isely31a18542007-04-08 01:11:47 -03001325
1326const char *pvr2_hdw_get_bus_info(struct pvr2_hdw *hdw)
1327{
1328 return hdw->bus_info;
1329}
1330
1331
Mike Isely13a88792009-01-14 04:22:56 -03001332const char *pvr2_hdw_get_device_identifier(struct pvr2_hdw *hdw)
1333{
1334 return hdw->identifier;
1335}
1336
1337
Mike Isely1bde0282006-12-27 23:30:13 -03001338unsigned long pvr2_hdw_get_cur_freq(struct pvr2_hdw *hdw)
1339{
1340 return hdw->freqSelector ? hdw->freqValTelevision : hdw->freqValRadio;
1341}
1342
1343/* Set the currently tuned frequency and account for all possible
1344 driver-core side effects of this action. */
Adrian Bunkf55a8712008-04-18 05:38:56 -03001345static void pvr2_hdw_set_cur_freq(struct pvr2_hdw *hdw,unsigned long val)
Mike Isely1bde0282006-12-27 23:30:13 -03001346{
Mike Isely7c74e572007-01-20 00:15:41 -03001347 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
Mike Isely1bde0282006-12-27 23:30:13 -03001348 if (hdw->freqSelector) {
1349 /* Swing over to radio frequency selection */
1350 hdw->freqSelector = 0;
1351 hdw->freqDirty = !0;
1352 }
Mike Isely1bde0282006-12-27 23:30:13 -03001353 if (hdw->freqValRadio != val) {
1354 hdw->freqValRadio = val;
1355 hdw->freqSlotRadio = 0;
Mike Isely7c74e572007-01-20 00:15:41 -03001356 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -03001357 }
Mike Isely7c74e572007-01-20 00:15:41 -03001358 } else {
Mike Isely1bde0282006-12-27 23:30:13 -03001359 if (!(hdw->freqSelector)) {
1360 /* Swing over to television frequency selection */
1361 hdw->freqSelector = 1;
1362 hdw->freqDirty = !0;
1363 }
Mike Isely1bde0282006-12-27 23:30:13 -03001364 if (hdw->freqValTelevision != val) {
1365 hdw->freqValTelevision = val;
1366 hdw->freqSlotTelevision = 0;
Mike Isely7c74e572007-01-20 00:15:41 -03001367 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -03001368 }
Mike Isely1bde0282006-12-27 23:30:13 -03001369 }
1370}
1371
Mike Iselyd8554972006-06-26 20:58:46 -03001372int pvr2_hdw_get_unit_number(struct pvr2_hdw *hdw)
1373{
1374 return hdw->unit_number;
1375}
1376
1377
1378/* Attempt to locate one of the given set of files. Messages are logged
1379 appropriate to what has been found. The return value will be 0 or
1380 greater on success (it will be the index of the file name found) and
1381 fw_entry will be filled in. Otherwise a negative error is returned on
1382 failure. If the return value is -ENOENT then no viable firmware file
1383 could be located. */
1384static int pvr2_locate_firmware(struct pvr2_hdw *hdw,
1385 const struct firmware **fw_entry,
1386 const char *fwtypename,
1387 unsigned int fwcount,
1388 const char *fwnames[])
1389{
1390 unsigned int idx;
1391 int ret = -EINVAL;
1392 for (idx = 0; idx < fwcount; idx++) {
1393 ret = request_firmware(fw_entry,
1394 fwnames[idx],
1395 &hdw->usb_dev->dev);
1396 if (!ret) {
1397 trace_firmware("Located %s firmware: %s;"
1398 " uploading...",
1399 fwtypename,
1400 fwnames[idx]);
1401 return idx;
1402 }
1403 if (ret == -ENOENT) continue;
1404 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1405 "request_firmware fatal error with code=%d",ret);
1406 return ret;
1407 }
1408 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1409 "***WARNING***"
1410 " Device %s firmware"
1411 " seems to be missing.",
1412 fwtypename);
1413 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1414 "Did you install the pvrusb2 firmware files"
1415 " in their proper location?");
1416 if (fwcount == 1) {
1417 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1418 "request_firmware unable to locate %s file %s",
1419 fwtypename,fwnames[0]);
1420 } else {
1421 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1422 "request_firmware unable to locate"
1423 " one of the following %s files:",
1424 fwtypename);
1425 for (idx = 0; idx < fwcount; idx++) {
1426 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1427 "request_firmware: Failed to find %s",
1428 fwnames[idx]);
1429 }
1430 }
1431 return ret;
1432}
1433
1434
1435/*
1436 * pvr2_upload_firmware1().
1437 *
1438 * Send the 8051 firmware to the device. After the upload, arrange for
1439 * device to re-enumerate.
1440 *
1441 * NOTE : the pointer to the firmware data given by request_firmware()
1442 * is not suitable for an usb transaction.
1443 *
1444 */
Adrian Bunk07e337e2006-06-30 11:30:20 -03001445static int pvr2_upload_firmware1(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03001446{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001447 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001448 void *fw_ptr;
1449 unsigned int pipe;
1450 int ret;
1451 u16 address;
Mike Isely1d643a32007-09-08 22:18:50 -03001452
Mike Isely989eb152007-11-26 01:53:12 -03001453 if (!hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03001454 hdw->fw1_state = FW1_STATE_OK;
Mike Isely56dcbfa2007-11-26 02:00:51 -03001455 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1456 "Connected device type defines"
1457 " no firmware to upload; ignoring firmware");
1458 return -ENOTTY;
Mike Isely1d643a32007-09-08 22:18:50 -03001459 }
1460
Mike Iselyd8554972006-06-26 20:58:46 -03001461 hdw->fw1_state = FW1_STATE_FAILED; // default result
1462
1463 trace_firmware("pvr2_upload_firmware1");
1464
1465 ret = pvr2_locate_firmware(hdw,&fw_entry,"fx2 controller",
Mike Isely989eb152007-11-26 01:53:12 -03001466 hdw->hdw_desc->fx2_firmware.cnt,
1467 hdw->hdw_desc->fx2_firmware.lst);
Mike Iselyd8554972006-06-26 20:58:46 -03001468 if (ret < 0) {
1469 if (ret == -ENOENT) hdw->fw1_state = FW1_STATE_MISSING;
1470 return ret;
1471 }
1472
Mike Iselyd8554972006-06-26 20:58:46 -03001473 usb_clear_halt(hdw->usb_dev, usb_sndbulkpipe(hdw->usb_dev, 0 & 0x7f));
1474
1475 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
1476
1477 if (fw_entry->size != 0x2000){
1478 pvr2_trace(PVR2_TRACE_ERROR_LEGS,"wrong fx2 firmware size");
1479 release_firmware(fw_entry);
1480 return -ENOMEM;
1481 }
1482
1483 fw_ptr = kmalloc(0x800, GFP_KERNEL);
1484 if (fw_ptr == NULL){
1485 release_firmware(fw_entry);
1486 return -ENOMEM;
1487 }
1488
1489 /* We have to hold the CPU during firmware upload. */
1490 pvr2_hdw_cpureset_assert(hdw,1);
1491
1492 /* upload the firmware to address 0000-1fff in 2048 (=0x800) bytes
1493 chunk. */
1494
1495 ret = 0;
1496 for(address = 0; address < fw_entry->size; address += 0x800) {
1497 memcpy(fw_ptr, fw_entry->data + address, 0x800);
1498 ret += usb_control_msg(hdw->usb_dev, pipe, 0xa0, 0x40, address,
1499 0, fw_ptr, 0x800, HZ);
1500 }
1501
1502 trace_firmware("Upload done, releasing device's CPU");
1503
1504 /* Now release the CPU. It will disconnect and reconnect later. */
1505 pvr2_hdw_cpureset_assert(hdw,0);
1506
1507 kfree(fw_ptr);
1508 release_firmware(fw_entry);
1509
1510 trace_firmware("Upload done (%d bytes sent)",ret);
1511
1512 /* We should have written 8192 bytes */
1513 if (ret == 8192) {
1514 hdw->fw1_state = FW1_STATE_RELOAD;
1515 return 0;
1516 }
1517
1518 return -EIO;
1519}
1520
1521
1522/*
1523 * pvr2_upload_firmware2()
1524 *
1525 * This uploads encoder firmware on endpoint 2.
1526 *
1527 */
1528
1529int pvr2_upload_firmware2(struct pvr2_hdw *hdw)
1530{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001531 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001532 void *fw_ptr;
Mike Isely90060d32007-02-08 02:02:53 -03001533 unsigned int pipe, fw_len, fw_done, bcnt, icnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001534 int actual_length;
1535 int ret = 0;
1536 int fwidx;
1537 static const char *fw_files[] = {
1538 CX2341X_FIRM_ENC_FILENAME,
1539 };
1540
Mike Isely989eb152007-11-26 01:53:12 -03001541 if (hdw->hdw_desc->flag_skip_cx23416_firmware) {
Mike Isely1d643a32007-09-08 22:18:50 -03001542 return 0;
1543 }
1544
Mike Iselyd8554972006-06-26 20:58:46 -03001545 trace_firmware("pvr2_upload_firmware2");
1546
1547 ret = pvr2_locate_firmware(hdw,&fw_entry,"encoder",
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -03001548 ARRAY_SIZE(fw_files), fw_files);
Mike Iselyd8554972006-06-26 20:58:46 -03001549 if (ret < 0) return ret;
1550 fwidx = ret;
1551 ret = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -03001552 /* Since we're about to completely reinitialize the encoder,
1553 invalidate our cached copy of its configuration state. Next
1554 time we configure the encoder, then we'll fully configure it. */
1555 hdw->enc_cur_valid = 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001556
Mike Iselyd913d632008-04-06 04:04:35 -03001557 /* Encoder is about to be reset so note that as far as we're
1558 concerned now, the encoder has never been run. */
1559 del_timer_sync(&hdw->encoder_run_timer);
1560 if (hdw->state_encoder_runok) {
1561 hdw->state_encoder_runok = 0;
1562 trace_stbit("state_encoder_runok",hdw->state_encoder_runok);
1563 }
1564
Mike Iselyd8554972006-06-26 20:58:46 -03001565 /* First prepare firmware loading */
1566 ret |= pvr2_write_register(hdw, 0x0048, 0xffffffff); /*interrupt mask*/
1567 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000088); /*gpio dir*/
1568 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1569 ret |= pvr2_hdw_cmd_deep_reset(hdw);
1570 ret |= pvr2_write_register(hdw, 0xa064, 0x00000000); /*APU command*/
1571 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000408); /*gpio dir*/
1572 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1573 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffed); /*VPU ctrl*/
1574 ret |= pvr2_write_register(hdw, 0x9054, 0xfffffffd); /*reset hw blocks*/
1575 ret |= pvr2_write_register(hdw, 0x07f8, 0x80000800); /*encoder SDRAM refresh*/
1576 ret |= pvr2_write_register(hdw, 0x07fc, 0x0000001a); /*encoder SDRAM pre-charge*/
1577 ret |= pvr2_write_register(hdw, 0x0700, 0x00000000); /*I2C clock*/
1578 ret |= pvr2_write_register(hdw, 0xaa00, 0x00000000); /*unknown*/
1579 ret |= pvr2_write_register(hdw, 0xaa04, 0x00057810); /*unknown*/
1580 ret |= pvr2_write_register(hdw, 0xaa10, 0x00148500); /*unknown*/
1581 ret |= pvr2_write_register(hdw, 0xaa18, 0x00840000); /*unknown*/
Mike Isely1c9d10d2008-03-28 05:38:54 -03001582 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_FWPOST1);
1583 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_MEMSEL | (1 << 8) | (0 << 16));
Mike Iselyd8554972006-06-26 20:58:46 -03001584
1585 if (ret) {
1586 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1587 "firmware2 upload prep failed, ret=%d",ret);
1588 release_firmware(fw_entry);
Mike Isely21684ba2008-04-21 03:49:33 -03001589 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001590 }
1591
1592 /* Now send firmware */
1593
1594 fw_len = fw_entry->size;
1595
Mike Isely90060d32007-02-08 02:02:53 -03001596 if (fw_len % sizeof(u32)) {
Mike Iselyd8554972006-06-26 20:58:46 -03001597 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1598 "size of %s firmware"
Mike Isely48dc30a2007-03-03 10:13:05 -02001599 " must be a multiple of %zu bytes",
Mike Isely90060d32007-02-08 02:02:53 -03001600 fw_files[fwidx],sizeof(u32));
Mike Iselyd8554972006-06-26 20:58:46 -03001601 release_firmware(fw_entry);
Mike Isely21684ba2008-04-21 03:49:33 -03001602 ret = -EINVAL;
1603 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001604 }
1605
1606 fw_ptr = kmalloc(FIRMWARE_CHUNK_SIZE, GFP_KERNEL);
1607 if (fw_ptr == NULL){
1608 release_firmware(fw_entry);
1609 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1610 "failed to allocate memory for firmware2 upload");
Mike Isely21684ba2008-04-21 03:49:33 -03001611 ret = -ENOMEM;
1612 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001613 }
1614
1615 pipe = usb_sndbulkpipe(hdw->usb_dev, PVR2_FIRMWARE_ENDPOINT);
1616
Mike Isely90060d32007-02-08 02:02:53 -03001617 fw_done = 0;
1618 for (fw_done = 0; fw_done < fw_len;) {
1619 bcnt = fw_len - fw_done;
1620 if (bcnt > FIRMWARE_CHUNK_SIZE) bcnt = FIRMWARE_CHUNK_SIZE;
1621 memcpy(fw_ptr, fw_entry->data + fw_done, bcnt);
1622 /* Usbsnoop log shows that we must swap bytes... */
Mike Isely5f33df12008-08-30 15:09:31 -03001623 /* Some background info: The data being swapped here is a
1624 firmware image destined for the mpeg encoder chip that
1625 lives at the other end of a USB endpoint. The encoder
1626 chip always talks in 32 bit chunks and its storage is
1627 organized into 32 bit words. However from the file
1628 system to the encoder chip everything is purely a byte
1629 stream. The firmware file's contents are always 32 bit
1630 swapped from what the encoder expects. Thus the need
1631 always exists to swap the bytes regardless of the endian
1632 type of the host processor and therefore swab32() makes
1633 the most sense. */
Mike Isely90060d32007-02-08 02:02:53 -03001634 for (icnt = 0; icnt < bcnt/4 ; icnt++)
Harvey Harrison513edce2008-08-18 17:38:01 -03001635 ((u32 *)fw_ptr)[icnt] = swab32(((u32 *)fw_ptr)[icnt]);
Mike Iselyd8554972006-06-26 20:58:46 -03001636
Mike Isely90060d32007-02-08 02:02:53 -03001637 ret |= usb_bulk_msg(hdw->usb_dev, pipe, fw_ptr,bcnt,
Mike Iselyd8554972006-06-26 20:58:46 -03001638 &actual_length, HZ);
Mike Isely90060d32007-02-08 02:02:53 -03001639 ret |= (actual_length != bcnt);
1640 if (ret) break;
1641 fw_done += bcnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001642 }
1643
1644 trace_firmware("upload of %s : %i / %i ",
1645 fw_files[fwidx],fw_done,fw_len);
1646
1647 kfree(fw_ptr);
1648 release_firmware(fw_entry);
1649
1650 if (ret) {
1651 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1652 "firmware2 upload transfer failure");
Mike Isely21684ba2008-04-21 03:49:33 -03001653 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001654 }
1655
1656 /* Finish upload */
1657
1658 ret |= pvr2_write_register(hdw, 0x9054, 0xffffffff); /*reset hw blocks*/
1659 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffe8); /*VPU ctrl*/
Mike Isely1c9d10d2008-03-28 05:38:54 -03001660 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_MEMSEL | (1 << 8) | (0 << 16));
Mike Iselyd8554972006-06-26 20:58:46 -03001661
1662 if (ret) {
1663 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1664 "firmware2 upload post-proc failure");
Mike Iselyd8554972006-06-26 20:58:46 -03001665 }
Mike Isely21684ba2008-04-21 03:49:33 -03001666
1667 done:
Mike Isely1df59f02008-04-21 03:50:39 -03001668 if (hdw->hdw_desc->signal_routing_scheme ==
1669 PVR2_ROUTING_SCHEME_GOTVIEW) {
1670 /* Ensure that GPIO 11 is set to output for GOTVIEW
1671 hardware. */
1672 pvr2_hdw_gpio_chg_dir(hdw,(1 << 11),~0);
1673 }
Mike Iselyd8554972006-06-26 20:58:46 -03001674 return ret;
1675}
1676
1677
Mike Isely681c7392007-11-26 01:48:52 -03001678static const char *pvr2_get_state_name(unsigned int st)
Mike Iselyd8554972006-06-26 20:58:46 -03001679{
Mike Isely681c7392007-11-26 01:48:52 -03001680 if (st < ARRAY_SIZE(pvr2_state_names)) {
1681 return pvr2_state_names[st];
Mike Iselyd8554972006-06-26 20:58:46 -03001682 }
Mike Isely681c7392007-11-26 01:48:52 -03001683 return "???";
Mike Iselyd8554972006-06-26 20:58:46 -03001684}
1685
Mike Isely681c7392007-11-26 01:48:52 -03001686static int pvr2_decoder_enable(struct pvr2_hdw *hdw,int enablefl)
Mike Iselyd8554972006-06-26 20:58:46 -03001687{
Mike Iselyaf78e162009-03-07 00:21:30 -03001688 /* Even though we really only care about the video decoder chip at
1689 this point, we'll broadcast stream on/off to all sub-devices
1690 anyway, just in case somebody else wants to hear the
1691 command... */
Mike Iselye2605082009-03-07 01:50:48 -03001692 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 stream=%s",
1693 (enablefl ? "on" : "off"));
Mike Iselyaf78e162009-03-07 00:21:30 -03001694 v4l2_device_call_all(&hdw->v4l2_dev, 0, video, s_stream, enablefl);
1695 if (hdw->decoder_client_id) {
1696 /* We get here if the encoder has been noticed. Otherwise
1697 we'll issue a warning to the user (which should
1698 normally never happen). */
1699 return 0;
1700 }
1701 if (!hdw->flag_decoder_missed) {
1702 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1703 "WARNING: No decoder present");
1704 hdw->flag_decoder_missed = !0;
1705 trace_stbit("flag_decoder_missed",
1706 hdw->flag_decoder_missed);
1707 }
1708 return -EIO;
Mike Iselyd8554972006-06-26 20:58:46 -03001709}
1710
1711
Mike Isely681c7392007-11-26 01:48:52 -03001712int pvr2_hdw_get_state(struct pvr2_hdw *hdw)
1713{
1714 return hdw->master_state;
1715}
1716
1717
1718static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *hdw)
1719{
1720 if (!hdw->flag_tripped) return 0;
1721 hdw->flag_tripped = 0;
1722 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1723 "Clearing driver error statuss");
1724 return !0;
1725}
1726
1727
1728int pvr2_hdw_untrip(struct pvr2_hdw *hdw)
1729{
1730 int fl;
1731 LOCK_TAKE(hdw->big_lock); do {
1732 fl = pvr2_hdw_untrip_unlocked(hdw);
1733 } while (0); LOCK_GIVE(hdw->big_lock);
1734 if (fl) pvr2_hdw_state_sched(hdw);
1735 return 0;
1736}
1737
1738
Mike Isely681c7392007-11-26 01:48:52 -03001739
1740
Mike Iselyd8554972006-06-26 20:58:46 -03001741int pvr2_hdw_get_streaming(struct pvr2_hdw *hdw)
1742{
Mike Isely681c7392007-11-26 01:48:52 -03001743 return hdw->state_pipeline_req != 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001744}
1745
1746
1747int pvr2_hdw_set_streaming(struct pvr2_hdw *hdw,int enable_flag)
1748{
Mike Isely681c7392007-11-26 01:48:52 -03001749 int ret,st;
Mike Iselyd8554972006-06-26 20:58:46 -03001750 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03001751 pvr2_hdw_untrip_unlocked(hdw);
1752 if ((!enable_flag) != !(hdw->state_pipeline_req)) {
1753 hdw->state_pipeline_req = enable_flag != 0;
1754 pvr2_trace(PVR2_TRACE_START_STOP,
1755 "/*--TRACE_STREAM--*/ %s",
1756 enable_flag ? "enable" : "disable");
1757 }
1758 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001759 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001760 if ((ret = pvr2_hdw_wait(hdw,0)) < 0) return ret;
1761 if (enable_flag) {
1762 while ((st = hdw->master_state) != PVR2_STATE_RUN) {
1763 if (st != PVR2_STATE_READY) return -EIO;
1764 if ((ret = pvr2_hdw_wait(hdw,st)) < 0) return ret;
1765 }
1766 }
Mike Iselyd8554972006-06-26 20:58:46 -03001767 return 0;
1768}
1769
1770
1771int pvr2_hdw_set_stream_type(struct pvr2_hdw *hdw,enum pvr2_config config)
1772{
Mike Isely681c7392007-11-26 01:48:52 -03001773 int fl;
Mike Iselyd8554972006-06-26 20:58:46 -03001774 LOCK_TAKE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001775 if ((fl = (hdw->desired_stream_type != config)) != 0) {
1776 hdw->desired_stream_type = config;
1777 hdw->state_pipeline_config = 0;
1778 trace_stbit("state_pipeline_config",
1779 hdw->state_pipeline_config);
1780 pvr2_hdw_state_sched(hdw);
1781 }
Mike Iselyd8554972006-06-26 20:58:46 -03001782 LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001783 if (fl) return 0;
1784 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03001785}
1786
1787
1788static int get_default_tuner_type(struct pvr2_hdw *hdw)
1789{
1790 int unit_number = hdw->unit_number;
1791 int tp = -1;
1792 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1793 tp = tuner[unit_number];
1794 }
1795 if (tp < 0) return -EINVAL;
1796 hdw->tuner_type = tp;
Mike Iselyaaf78842007-11-26 02:04:11 -03001797 hdw->tuner_updated = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03001798 return 0;
1799}
1800
1801
1802static v4l2_std_id get_default_standard(struct pvr2_hdw *hdw)
1803{
1804 int unit_number = hdw->unit_number;
1805 int tp = 0;
1806 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1807 tp = video_std[unit_number];
Mike Isely6a540252007-12-02 23:51:34 -03001808 if (tp) return tp;
Mike Iselyd8554972006-06-26 20:58:46 -03001809 }
Mike Isely6a540252007-12-02 23:51:34 -03001810 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001811}
1812
1813
1814static unsigned int get_default_error_tolerance(struct pvr2_hdw *hdw)
1815{
1816 int unit_number = hdw->unit_number;
1817 int tp = 0;
1818 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1819 tp = tolerance[unit_number];
1820 }
1821 return tp;
1822}
1823
1824
1825static int pvr2_hdw_check_firmware(struct pvr2_hdw *hdw)
1826{
1827 /* Try a harmless request to fetch the eeprom's address over
1828 endpoint 1. See what happens. Only the full FX2 image can
1829 respond to this. If this probe fails then likely the FX2
1830 firmware needs be loaded. */
1831 int result;
1832 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03001833 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03001834 result = pvr2_send_request_ex(hdw,HZ*1,!0,
1835 hdw->cmd_buffer,1,
1836 hdw->cmd_buffer,1);
1837 if (result < 0) break;
1838 } while(0); LOCK_GIVE(hdw->ctl_lock);
1839 if (result) {
1840 pvr2_trace(PVR2_TRACE_INIT,
1841 "Probe of device endpoint 1 result status %d",
1842 result);
1843 } else {
1844 pvr2_trace(PVR2_TRACE_INIT,
1845 "Probe of device endpoint 1 succeeded");
1846 }
1847 return result == 0;
1848}
1849
Mike Isely9f66d4e2007-09-08 22:28:51 -03001850struct pvr2_std_hack {
1851 v4l2_std_id pat; /* Pattern to match */
1852 v4l2_std_id msk; /* Which bits we care about */
1853 v4l2_std_id std; /* What additional standards or default to set */
1854};
1855
1856/* This data structure labels specific combinations of standards from
1857 tveeprom that we'll try to recognize. If we recognize one, then assume
1858 a specified default standard to use. This is here because tveeprom only
1859 tells us about available standards not the intended default standard (if
1860 any) for the device in question. We guess the default based on what has
1861 been reported as available. Note that this is only for guessing a
1862 default - which can always be overridden explicitly - and if the user
1863 has otherwise named a default then that default will always be used in
1864 place of this table. */
Tobias Klauserebff0332008-04-22 14:45:45 -03001865static const struct pvr2_std_hack std_eeprom_maps[] = {
Mike Isely9f66d4e2007-09-08 22:28:51 -03001866 { /* PAL(B/G) */
1867 .pat = V4L2_STD_B|V4L2_STD_GH,
1868 .std = V4L2_STD_PAL_B|V4L2_STD_PAL_B1|V4L2_STD_PAL_G,
1869 },
1870 { /* NTSC(M) */
1871 .pat = V4L2_STD_MN,
1872 .std = V4L2_STD_NTSC_M,
1873 },
1874 { /* PAL(I) */
1875 .pat = V4L2_STD_PAL_I,
1876 .std = V4L2_STD_PAL_I,
1877 },
1878 { /* SECAM(L/L') */
1879 .pat = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1880 .std = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1881 },
1882 { /* PAL(D/D1/K) */
1883 .pat = V4L2_STD_DK,
Roel Kluinea2562d2007-12-02 23:04:57 -03001884 .std = V4L2_STD_PAL_D|V4L2_STD_PAL_D1|V4L2_STD_PAL_K,
Mike Isely9f66d4e2007-09-08 22:28:51 -03001885 },
1886};
1887
Mike Iselyd8554972006-06-26 20:58:46 -03001888static void pvr2_hdw_setup_std(struct pvr2_hdw *hdw)
1889{
1890 char buf[40];
1891 unsigned int bcnt;
Mike Isely3d290bd2007-12-03 01:47:12 -03001892 v4l2_std_id std1,std2,std3;
Mike Iselyd8554972006-06-26 20:58:46 -03001893
1894 std1 = get_default_standard(hdw);
Mike Isely3d290bd2007-12-03 01:47:12 -03001895 std3 = std1 ? 0 : hdw->hdw_desc->default_std_mask;
Mike Iselyd8554972006-06-26 20:58:46 -03001896
1897 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),hdw->std_mask_eeprom);
Mike Isely56585382007-09-08 22:32:12 -03001898 pvr2_trace(PVR2_TRACE_STD,
Mike Isely56dcbfa2007-11-26 02:00:51 -03001899 "Supported video standard(s) reported available"
1900 " in hardware: %.*s",
Mike Iselyd8554972006-06-26 20:58:46 -03001901 bcnt,buf);
1902
1903 hdw->std_mask_avail = hdw->std_mask_eeprom;
1904
Mike Isely3d290bd2007-12-03 01:47:12 -03001905 std2 = (std1|std3) & ~hdw->std_mask_avail;
Mike Iselyd8554972006-06-26 20:58:46 -03001906 if (std2) {
1907 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std2);
Mike Isely56585382007-09-08 22:32:12 -03001908 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001909 "Expanding supported video standards"
1910 " to include: %.*s",
1911 bcnt,buf);
1912 hdw->std_mask_avail |= std2;
1913 }
1914
1915 pvr2_hdw_internal_set_std_avail(hdw);
1916
1917 if (std1) {
1918 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std1);
Mike Isely56585382007-09-08 22:32:12 -03001919 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001920 "Initial video standard forced to %.*s",
1921 bcnt,buf);
1922 hdw->std_mask_cur = std1;
1923 hdw->std_dirty = !0;
1924 pvr2_hdw_internal_find_stdenum(hdw);
1925 return;
1926 }
Mike Isely3d290bd2007-12-03 01:47:12 -03001927 if (std3) {
1928 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std3);
1929 pvr2_trace(PVR2_TRACE_STD,
1930 "Initial video standard"
1931 " (determined by device type): %.*s",bcnt,buf);
1932 hdw->std_mask_cur = std3;
1933 hdw->std_dirty = !0;
1934 pvr2_hdw_internal_find_stdenum(hdw);
1935 return;
1936 }
Mike Iselyd8554972006-06-26 20:58:46 -03001937
Mike Isely9f66d4e2007-09-08 22:28:51 -03001938 {
1939 unsigned int idx;
1940 for (idx = 0; idx < ARRAY_SIZE(std_eeprom_maps); idx++) {
1941 if (std_eeprom_maps[idx].msk ?
1942 ((std_eeprom_maps[idx].pat ^
1943 hdw->std_mask_eeprom) &
1944 std_eeprom_maps[idx].msk) :
1945 (std_eeprom_maps[idx].pat !=
1946 hdw->std_mask_eeprom)) continue;
1947 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),
1948 std_eeprom_maps[idx].std);
Mike Isely56585382007-09-08 22:32:12 -03001949 pvr2_trace(PVR2_TRACE_STD,
Mike Isely9f66d4e2007-09-08 22:28:51 -03001950 "Initial video standard guessed as %.*s",
1951 bcnt,buf);
1952 hdw->std_mask_cur = std_eeprom_maps[idx].std;
1953 hdw->std_dirty = !0;
1954 pvr2_hdw_internal_find_stdenum(hdw);
1955 return;
1956 }
1957 }
1958
Mike Iselyd8554972006-06-26 20:58:46 -03001959 if (hdw->std_enum_cnt > 1) {
1960 // Autoselect the first listed standard
1961 hdw->std_enum_cur = 1;
1962 hdw->std_mask_cur = hdw->std_defs[hdw->std_enum_cur-1].id;
1963 hdw->std_dirty = !0;
Mike Isely56585382007-09-08 22:32:12 -03001964 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001965 "Initial video standard auto-selected to %s",
1966 hdw->std_defs[hdw->std_enum_cur-1].name);
1967 return;
1968 }
1969
Mike Isely0885ba12006-06-25 21:30:47 -03001970 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Iselyd8554972006-06-26 20:58:46 -03001971 "Unable to select a viable initial video standard");
1972}
1973
1974
Mike Iselye9c64a72009-03-06 23:42:20 -03001975static unsigned int pvr2_copy_i2c_addr_list(
1976 unsigned short *dst, const unsigned char *src,
1977 unsigned int dst_max)
1978{
Mike Isely3ab8d292009-03-07 01:37:58 -03001979 unsigned int cnt = 0;
Mike Iselye9c64a72009-03-06 23:42:20 -03001980 if (!src) return 0;
1981 while (src[cnt] && (cnt + 1) < dst_max) {
1982 dst[cnt] = src[cnt];
1983 cnt++;
1984 }
1985 dst[cnt] = I2C_CLIENT_END;
1986 return cnt;
1987}
1988
1989
Mike Iselye17d7872009-06-20 14:45:52 -03001990static void pvr2_hdw_cx25840_vbi_hack(struct pvr2_hdw *hdw)
1991{
1992 /*
1993 Mike Isely <isely@pobox.com> 19-Nov-2006 - This bit of nuttiness
1994 for cx25840 causes that module to correctly set up its video
1995 scaling. This is really a problem in the cx25840 module itself,
1996 but we work around it here. The problem has not been seen in
1997 ivtv because there VBI is supported and set up. We don't do VBI
1998 here (at least not yet) and thus we never attempted to even set
1999 it up.
2000 */
2001 struct v4l2_format fmt;
2002 if (hdw->decoder_client_id != PVR2_CLIENT_ID_CX25840) {
2003 /* We're not using a cx25840 so don't enable the hack */
2004 return;
2005 }
2006
2007 pvr2_trace(PVR2_TRACE_INIT,
2008 "Module ID %u:"
2009 " Executing cx25840 VBI hack",
2010 hdw->decoder_client_id);
2011 memset(&fmt, 0, sizeof(fmt));
2012 fmt.type = V4L2_BUF_TYPE_SLICED_VBI_CAPTURE;
2013 v4l2_device_call_all(&hdw->v4l2_dev, hdw->decoder_client_id,
2014 video, s_fmt, &fmt);
2015}
2016
2017
Mike Isely1ab5e742009-03-07 00:24:24 -03002018static int pvr2_hdw_load_subdev(struct pvr2_hdw *hdw,
2019 const struct pvr2_device_client_desc *cd)
Mike Iselye9c64a72009-03-06 23:42:20 -03002020{
2021 const char *fname;
2022 unsigned char mid;
2023 struct v4l2_subdev *sd;
2024 unsigned int i2ccnt;
2025 const unsigned char *p;
2026 /* Arbitrary count - max # i2c addresses we will probe */
2027 unsigned short i2caddr[25];
2028
2029 mid = cd->module_id;
2030 fname = (mid < ARRAY_SIZE(module_names)) ? module_names[mid] : NULL;
2031 if (!fname) {
2032 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Isely27108142009-10-12 00:21:20 -03002033 "Module ID %u for device %s has no name?"
2034 " The driver might have a configuration problem.",
Mike Iselye9c64a72009-03-06 23:42:20 -03002035 mid,
2036 hdw->hdw_desc->description);
Mike Isely1ab5e742009-03-07 00:24:24 -03002037 return -EINVAL;
Mike Iselye9c64a72009-03-06 23:42:20 -03002038 }
Mike Iselybd14d4f2009-03-07 00:56:52 -03002039 pvr2_trace(PVR2_TRACE_INIT,
2040 "Module ID %u (%s) for device %s being loaded...",
2041 mid, fname,
2042 hdw->hdw_desc->description);
Mike Iselye9c64a72009-03-06 23:42:20 -03002043
2044 i2ccnt = pvr2_copy_i2c_addr_list(i2caddr, cd->i2c_address_list,
2045 ARRAY_SIZE(i2caddr));
2046 if (!i2ccnt && ((p = (mid < ARRAY_SIZE(module_i2c_addresses)) ?
2047 module_i2c_addresses[mid] : NULL) != NULL)) {
2048 /* Second chance: Try default i2c address list */
2049 i2ccnt = pvr2_copy_i2c_addr_list(i2caddr, p,
2050 ARRAY_SIZE(i2caddr));
Mike Iselybd14d4f2009-03-07 00:56:52 -03002051 if (i2ccnt) {
2052 pvr2_trace(PVR2_TRACE_INIT,
2053 "Module ID %u:"
2054 " Using default i2c address list",
2055 mid);
2056 }
Mike Iselye9c64a72009-03-06 23:42:20 -03002057 }
2058
2059 if (!i2ccnt) {
2060 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Isely1ab5e742009-03-07 00:24:24 -03002061 "Module ID %u (%s) for device %s:"
Mike Isely27108142009-10-12 00:21:20 -03002062 " No i2c addresses."
2063 " The driver might have a configuration problem.",
Mike Isely1ab5e742009-03-07 00:24:24 -03002064 mid, fname, hdw->hdw_desc->description);
2065 return -EINVAL;
Mike Iselye9c64a72009-03-06 23:42:20 -03002066 }
2067
Hans Verkuil53dacb12009-08-10 02:49:08 -03002068 /* Note how the 2nd and 3rd arguments are the same for
2069 * v4l2_i2c_new_subdev(). Why?
Mike Iselye9c64a72009-03-06 23:42:20 -03002070 * Well the 2nd argument is the module name to load, while the 3rd
2071 * argument is documented in the framework as being the "chipid" -
2072 * and every other place where I can find examples of this, the
2073 * "chipid" appears to just be the module name again. So here we
2074 * just do the same thing. */
2075 if (i2ccnt == 1) {
Mike Iselybd14d4f2009-03-07 00:56:52 -03002076 pvr2_trace(PVR2_TRACE_INIT,
2077 "Module ID %u:"
2078 " Setting up with specified i2c address 0x%x",
2079 mid, i2caddr[0]);
Hans Verkuile6574f22009-04-01 03:57:53 -03002080 sd = v4l2_i2c_new_subdev(&hdw->v4l2_dev, &hdw->i2c_adap,
Mike Iselye9c64a72009-03-06 23:42:20 -03002081 fname, fname,
Hans Verkuil53dacb12009-08-10 02:49:08 -03002082 i2caddr[0], NULL);
Mike Iselye9c64a72009-03-06 23:42:20 -03002083 } else {
Mike Iselybd14d4f2009-03-07 00:56:52 -03002084 pvr2_trace(PVR2_TRACE_INIT,
2085 "Module ID %u:"
2086 " Setting up with address probe list",
2087 mid);
Hans Verkuil53dacb12009-08-10 02:49:08 -03002088 sd = v4l2_i2c_new_subdev(&hdw->v4l2_dev, &hdw->i2c_adap,
Mike Iselye9c64a72009-03-06 23:42:20 -03002089 fname, fname,
Hans Verkuil53dacb12009-08-10 02:49:08 -03002090 0, i2caddr);
Mike Iselye9c64a72009-03-06 23:42:20 -03002091 }
2092
Mike Isely446dfdc2009-03-06 23:58:15 -03002093 if (!sd) {
2094 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Isely27108142009-10-12 00:21:20 -03002095 "Module ID %u (%s) for device %s failed to load."
2096 " Possible missing sub-device kernel module or"
2097 " initialization failure within module.",
Mike Isely1ab5e742009-03-07 00:24:24 -03002098 mid, fname, hdw->hdw_desc->description);
2099 return -EIO;
Mike Isely446dfdc2009-03-06 23:58:15 -03002100 }
2101
2102 /* Tag this sub-device instance with the module ID we know about.
2103 In other places we'll use that tag to determine if the instance
2104 requires special handling. */
2105 sd->grp_id = mid;
2106
Mike Iselybd14d4f2009-03-07 00:56:52 -03002107 pvr2_trace(PVR2_TRACE_INFO, "Attached sub-driver %s", fname);
Mike Iselya932f502009-03-06 23:47:10 -03002108
Mike Iselye9c64a72009-03-06 23:42:20 -03002109
Mike Isely00e5f732009-03-07 00:17:11 -03002110 /* client-specific setup... */
2111 switch (mid) {
2112 case PVR2_CLIENT_ID_CX25840:
Mike Isely00e5f732009-03-07 00:17:11 -03002113 case PVR2_CLIENT_ID_SAA7115:
2114 hdw->decoder_client_id = mid;
2115 break;
2116 default: break;
2117 }
Mike Isely1ab5e742009-03-07 00:24:24 -03002118
2119 return 0;
Mike Iselye9c64a72009-03-06 23:42:20 -03002120}
2121
2122
2123static void pvr2_hdw_load_modules(struct pvr2_hdw *hdw)
2124{
2125 unsigned int idx;
2126 const struct pvr2_string_table *cm;
2127 const struct pvr2_device_client_table *ct;
Mike Isely1ab5e742009-03-07 00:24:24 -03002128 int okFl = !0;
Mike Iselye9c64a72009-03-06 23:42:20 -03002129
2130 cm = &hdw->hdw_desc->client_modules;
2131 for (idx = 0; idx < cm->cnt; idx++) {
2132 request_module(cm->lst[idx]);
2133 }
2134
2135 ct = &hdw->hdw_desc->client_table;
2136 for (idx = 0; idx < ct->cnt; idx++) {
Mike Iselybd14d4f2009-03-07 00:56:52 -03002137 if (pvr2_hdw_load_subdev(hdw, &ct->lst[idx]) < 0) okFl = 0;
Mike Iselye9c64a72009-03-06 23:42:20 -03002138 }
Mike Isely27108142009-10-12 00:21:20 -03002139 if (!okFl) {
2140 hdw->flag_modulefail = !0;
2141 pvr2_hdw_render_useless(hdw);
2142 }
Mike Iselye9c64a72009-03-06 23:42:20 -03002143}
2144
2145
Mike Iselyd8554972006-06-26 20:58:46 -03002146static void pvr2_hdw_setup_low(struct pvr2_hdw *hdw)
2147{
2148 int ret;
2149 unsigned int idx;
2150 struct pvr2_ctrl *cptr;
2151 int reloadFl = 0;
Mike Isely989eb152007-11-26 01:53:12 -03002152 if (hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03002153 if (!reloadFl) {
2154 reloadFl =
2155 (hdw->usb_intf->cur_altsetting->desc.bNumEndpoints
2156 == 0);
2157 if (reloadFl) {
2158 pvr2_trace(PVR2_TRACE_INIT,
2159 "USB endpoint config looks strange"
2160 "; possibly firmware needs to be"
2161 " loaded");
2162 }
2163 }
2164 if (!reloadFl) {
2165 reloadFl = !pvr2_hdw_check_firmware(hdw);
2166 if (reloadFl) {
2167 pvr2_trace(PVR2_TRACE_INIT,
2168 "Check for FX2 firmware failed"
2169 "; possibly firmware needs to be"
2170 " loaded");
2171 }
2172 }
Mike Iselyd8554972006-06-26 20:58:46 -03002173 if (reloadFl) {
Mike Isely1d643a32007-09-08 22:18:50 -03002174 if (pvr2_upload_firmware1(hdw) != 0) {
2175 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2176 "Failure uploading firmware1");
2177 }
2178 return;
Mike Iselyd8554972006-06-26 20:58:46 -03002179 }
2180 }
Mike Iselyd8554972006-06-26 20:58:46 -03002181 hdw->fw1_state = FW1_STATE_OK;
2182
Mike Iselyd8554972006-06-26 20:58:46 -03002183 if (!pvr2_hdw_dev_ok(hdw)) return;
2184
Mike Isely27764722009-03-07 01:57:25 -03002185 hdw->force_dirty = !0;
2186
Mike Isely989eb152007-11-26 01:53:12 -03002187 if (!hdw->hdw_desc->flag_no_powerup) {
Mike Isely1d643a32007-09-08 22:18:50 -03002188 pvr2_hdw_cmd_powerup(hdw);
2189 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselyd8554972006-06-26 20:58:46 -03002190 }
2191
Mike Isely31335b12008-07-25 19:35:31 -03002192 /* Take the IR chip out of reset, if appropriate */
Mike Isely27eab382009-04-06 01:51:38 -03002193 if (hdw->ir_scheme_active == PVR2_IR_SCHEME_ZILOG) {
Mike Isely31335b12008-07-25 19:35:31 -03002194 pvr2_issue_simple_cmd(hdw,
2195 FX2CMD_HCW_ZILOG_RESET |
2196 (1 << 8) |
2197 ((0) << 16));
2198 }
2199
Mike Iselyd8554972006-06-26 20:58:46 -03002200 // This step MUST happen after the earlier powerup step.
2201 pvr2_i2c_core_init(hdw);
2202 if (!pvr2_hdw_dev_ok(hdw)) return;
2203
Mike Iselye9c64a72009-03-06 23:42:20 -03002204 pvr2_hdw_load_modules(hdw);
Mike Isely1ab5e742009-03-07 00:24:24 -03002205 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselye9c64a72009-03-06 23:42:20 -03002206
Hans Verkuilcc26b072009-03-29 19:20:26 -03002207 v4l2_device_call_all(&hdw->v4l2_dev, 0, core, load_fw);
Mike Isely5c6cb4e2009-03-07 01:59:34 -03002208
Mike Iselyc05c0462006-06-25 20:04:25 -03002209 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002210 cptr = hdw->controls + idx;
2211 if (cptr->info->skip_init) continue;
2212 if (!cptr->info->set_value) continue;
2213 cptr->info->set_value(cptr,~0,cptr->info->default_value);
2214 }
2215
Mike Iselye17d7872009-06-20 14:45:52 -03002216 pvr2_hdw_cx25840_vbi_hack(hdw);
2217
Mike Isely1bde0282006-12-27 23:30:13 -03002218 /* Set up special default values for the television and radio
2219 frequencies here. It's not really important what these defaults
2220 are, but I set them to something usable in the Chicago area just
2221 to make driver testing a little easier. */
2222
Michael Krufky5a4f5da62008-05-11 16:37:50 -03002223 hdw->freqValTelevision = default_tv_freq;
2224 hdw->freqValRadio = default_radio_freq;
Mike Isely1bde0282006-12-27 23:30:13 -03002225
Mike Iselyd8554972006-06-26 20:58:46 -03002226 // Do not use pvr2_reset_ctl_endpoints() here. It is not
2227 // thread-safe against the normal pvr2_send_request() mechanism.
2228 // (We should make it thread safe).
2229
Mike Iselyaaf78842007-11-26 02:04:11 -03002230 if (hdw->hdw_desc->flag_has_hauppauge_rom) {
2231 ret = pvr2_hdw_get_eeprom_addr(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002232 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselyaaf78842007-11-26 02:04:11 -03002233 if (ret < 0) {
2234 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2235 "Unable to determine location of eeprom,"
2236 " skipping");
2237 } else {
2238 hdw->eeprom_addr = ret;
2239 pvr2_eeprom_analyze(hdw);
2240 if (!pvr2_hdw_dev_ok(hdw)) return;
2241 }
2242 } else {
2243 hdw->tuner_type = hdw->hdw_desc->default_tuner_type;
2244 hdw->tuner_updated = !0;
2245 hdw->std_mask_eeprom = V4L2_STD_ALL;
Mike Iselyd8554972006-06-26 20:58:46 -03002246 }
2247
Mike Isely13a88792009-01-14 04:22:56 -03002248 if (hdw->serial_number) {
2249 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2250 "sn-%lu", hdw->serial_number);
2251 } else if (hdw->unit_number >= 0) {
2252 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2253 "unit-%c",
2254 hdw->unit_number + 'a');
2255 } else {
2256 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2257 "unit-??");
2258 }
2259 hdw->identifier[idx] = 0;
2260
Mike Iselyd8554972006-06-26 20:58:46 -03002261 pvr2_hdw_setup_std(hdw);
2262
2263 if (!get_default_tuner_type(hdw)) {
2264 pvr2_trace(PVR2_TRACE_INIT,
2265 "pvr2_hdw_setup: Tuner type overridden to %d",
2266 hdw->tuner_type);
2267 }
2268
Mike Iselyd8554972006-06-26 20:58:46 -03002269
2270 if (!pvr2_hdw_dev_ok(hdw)) return;
2271
Mike Isely1df59f02008-04-21 03:50:39 -03002272 if (hdw->hdw_desc->signal_routing_scheme ==
2273 PVR2_ROUTING_SCHEME_GOTVIEW) {
2274 /* Ensure that GPIO 11 is set to output for GOTVIEW
2275 hardware. */
2276 pvr2_hdw_gpio_chg_dir(hdw,(1 << 11),~0);
2277 }
2278
Mike Isely681c7392007-11-26 01:48:52 -03002279 pvr2_hdw_commit_setup(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002280
2281 hdw->vid_stream = pvr2_stream_create();
2282 if (!pvr2_hdw_dev_ok(hdw)) return;
2283 pvr2_trace(PVR2_TRACE_INIT,
2284 "pvr2_hdw_setup: video stream is %p",hdw->vid_stream);
2285 if (hdw->vid_stream) {
2286 idx = get_default_error_tolerance(hdw);
2287 if (idx) {
2288 pvr2_trace(PVR2_TRACE_INIT,
2289 "pvr2_hdw_setup: video stream %p"
2290 " setting tolerance %u",
2291 hdw->vid_stream,idx);
2292 }
2293 pvr2_stream_setup(hdw->vid_stream,hdw->usb_dev,
2294 PVR2_VID_ENDPOINT,idx);
2295 }
2296
2297 if (!pvr2_hdw_dev_ok(hdw)) return;
2298
Mike Iselyd8554972006-06-26 20:58:46 -03002299 hdw->flag_init_ok = !0;
Mike Isely681c7392007-11-26 01:48:52 -03002300
2301 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002302}
2303
2304
Mike Isely681c7392007-11-26 01:48:52 -03002305/* Set up the structure and attempt to put the device into a usable state.
2306 This can be a time-consuming operation, which is why it is not done
2307 internally as part of the create() step. */
2308static void pvr2_hdw_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002309{
2310 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) begin",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03002311 do {
Mike Iselyd8554972006-06-26 20:58:46 -03002312 pvr2_hdw_setup_low(hdw);
2313 pvr2_trace(PVR2_TRACE_INIT,
2314 "pvr2_hdw_setup(hdw=%p) done, ok=%d init_ok=%d",
Mike Isely681c7392007-11-26 01:48:52 -03002315 hdw,pvr2_hdw_dev_ok(hdw),hdw->flag_init_ok);
Mike Iselyd8554972006-06-26 20:58:46 -03002316 if (pvr2_hdw_dev_ok(hdw)) {
Mike Isely681c7392007-11-26 01:48:52 -03002317 if (hdw->flag_init_ok) {
Mike Iselyd8554972006-06-26 20:58:46 -03002318 pvr2_trace(
2319 PVR2_TRACE_INFO,
2320 "Device initialization"
2321 " completed successfully.");
2322 break;
2323 }
2324 if (hdw->fw1_state == FW1_STATE_RELOAD) {
2325 pvr2_trace(
2326 PVR2_TRACE_INFO,
2327 "Device microcontroller firmware"
2328 " (re)loaded; it should now reset"
2329 " and reconnect.");
2330 break;
2331 }
2332 pvr2_trace(
2333 PVR2_TRACE_ERROR_LEGS,
2334 "Device initialization was not successful.");
2335 if (hdw->fw1_state == FW1_STATE_MISSING) {
2336 pvr2_trace(
2337 PVR2_TRACE_ERROR_LEGS,
2338 "Giving up since device"
2339 " microcontroller firmware"
2340 " appears to be missing.");
2341 break;
2342 }
2343 }
Mike Isely27108142009-10-12 00:21:20 -03002344 if (hdw->flag_modulefail) {
2345 pvr2_trace(
2346 PVR2_TRACE_ERROR_LEGS,
2347 "***WARNING*** pvrusb2 driver initialization"
2348 " failed due to the failure of one or more"
2349 " sub-device kernel modules.");
2350 pvr2_trace(
2351 PVR2_TRACE_ERROR_LEGS,
2352 "You need to resolve the failing condition"
2353 " before this driver can function. There"
2354 " should be some earlier messages giving more"
2355 " information about the problem.");
Mike Isely515ebf72009-10-12 00:27:38 -03002356 break;
Mike Isely27108142009-10-12 00:21:20 -03002357 }
Mike Iselyd8554972006-06-26 20:58:46 -03002358 if (procreload) {
2359 pvr2_trace(
2360 PVR2_TRACE_ERROR_LEGS,
2361 "Attempting pvrusb2 recovery by reloading"
2362 " primary firmware.");
2363 pvr2_trace(
2364 PVR2_TRACE_ERROR_LEGS,
2365 "If this works, device should disconnect"
2366 " and reconnect in a sane state.");
2367 hdw->fw1_state = FW1_STATE_UNKNOWN;
2368 pvr2_upload_firmware1(hdw);
2369 } else {
2370 pvr2_trace(
2371 PVR2_TRACE_ERROR_LEGS,
2372 "***WARNING*** pvrusb2 device hardware"
2373 " appears to be jammed"
2374 " and I can't clear it.");
2375 pvr2_trace(
2376 PVR2_TRACE_ERROR_LEGS,
2377 "You might need to power cycle"
2378 " the pvrusb2 device"
2379 " in order to recover.");
2380 }
Mike Isely681c7392007-11-26 01:48:52 -03002381 } while (0);
Mike Iselyd8554972006-06-26 20:58:46 -03002382 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) end",hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002383}
2384
2385
Mike Iselyc4a88282008-04-22 14:45:44 -03002386/* Perform second stage initialization. Set callback pointer first so that
2387 we can avoid a possible initialization race (if the kernel thread runs
2388 before the callback has been set). */
Mike Isely794b1602008-04-22 14:45:45 -03002389int pvr2_hdw_initialize(struct pvr2_hdw *hdw,
2390 void (*callback_func)(void *),
2391 void *callback_data)
Mike Iselyc4a88282008-04-22 14:45:44 -03002392{
2393 LOCK_TAKE(hdw->big_lock); do {
Mike Isely97f26ff2008-04-07 02:22:43 -03002394 if (hdw->flag_disconnected) {
2395 /* Handle a race here: If we're already
2396 disconnected by this point, then give up. If we
2397 get past this then we'll remain connected for
2398 the duration of initialization since the entire
2399 initialization sequence is now protected by the
2400 big_lock. */
2401 break;
2402 }
Mike Iselyc4a88282008-04-22 14:45:44 -03002403 hdw->state_data = callback_data;
2404 hdw->state_func = callback_func;
Mike Isely97f26ff2008-04-07 02:22:43 -03002405 pvr2_hdw_setup(hdw);
Mike Iselyc4a88282008-04-22 14:45:44 -03002406 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely794b1602008-04-22 14:45:45 -03002407 return hdw->flag_init_ok;
Mike Iselyc4a88282008-04-22 14:45:44 -03002408}
2409
2410
2411/* Create, set up, and return a structure for interacting with the
2412 underlying hardware. */
Mike Iselyd8554972006-06-26 20:58:46 -03002413struct pvr2_hdw *pvr2_hdw_create(struct usb_interface *intf,
2414 const struct usb_device_id *devid)
2415{
Mike Isely7fb20fa2008-04-22 14:45:37 -03002416 unsigned int idx,cnt1,cnt2,m;
Mike Iselyfe15f132008-08-30 18:11:40 -03002417 struct pvr2_hdw *hdw = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002418 int valid_std_mask;
2419 struct pvr2_ctrl *cptr;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002420 struct usb_device *usb_dev;
Mike Isely989eb152007-11-26 01:53:12 -03002421 const struct pvr2_device_desc *hdw_desc;
Mike Iselyd8554972006-06-26 20:58:46 -03002422 __u8 ifnum;
Mike Iselyb30d2442006-06-25 20:05:01 -03002423 struct v4l2_queryctrl qctrl;
2424 struct pvr2_ctl_info *ciptr;
Mike Iselyd8554972006-06-26 20:58:46 -03002425
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002426 usb_dev = interface_to_usbdev(intf);
2427
Mike Iselyd130fa82007-12-08 17:20:06 -03002428 hdw_desc = (const struct pvr2_device_desc *)(devid->driver_info);
Mike Iselyd8554972006-06-26 20:58:46 -03002429
Mike Iselyfe15f132008-08-30 18:11:40 -03002430 if (hdw_desc == NULL) {
2431 pvr2_trace(PVR2_TRACE_INIT, "pvr2_hdw_create:"
2432 " No device description pointer,"
2433 " unable to continue.");
2434 pvr2_trace(PVR2_TRACE_INIT, "If you have a new device type,"
2435 " please contact Mike Isely <isely@pobox.com>"
2436 " to get it included in the driver\n");
2437 goto fail;
2438 }
2439
Mike Iselyca545f72007-01-20 00:37:11 -03002440 hdw = kzalloc(sizeof(*hdw),GFP_KERNEL);
Mike Iselyd8554972006-06-26 20:58:46 -03002441 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_create: hdw=%p, type \"%s\"",
Mike Isely989eb152007-11-26 01:53:12 -03002442 hdw,hdw_desc->description);
Mike Iselye67e3762009-10-12 00:28:19 -03002443 pvr2_trace(PVR2_TRACE_INFO, "Hardware description: %s",
Mike Isely00970be2009-10-12 00:23:37 -03002444 hdw_desc->description);
Mike Iselyd8554972006-06-26 20:58:46 -03002445 if (!hdw) goto fail;
Mike Isely681c7392007-11-26 01:48:52 -03002446
2447 init_timer(&hdw->quiescent_timer);
2448 hdw->quiescent_timer.data = (unsigned long)hdw;
2449 hdw->quiescent_timer.function = pvr2_hdw_quiescent_timeout;
2450
2451 init_timer(&hdw->encoder_wait_timer);
2452 hdw->encoder_wait_timer.data = (unsigned long)hdw;
2453 hdw->encoder_wait_timer.function = pvr2_hdw_encoder_wait_timeout;
2454
Mike Iselyd913d632008-04-06 04:04:35 -03002455 init_timer(&hdw->encoder_run_timer);
2456 hdw->encoder_run_timer.data = (unsigned long)hdw;
2457 hdw->encoder_run_timer.function = pvr2_hdw_encoder_run_timeout;
2458
Mike Isely681c7392007-11-26 01:48:52 -03002459 hdw->master_state = PVR2_STATE_DEAD;
2460
2461 init_waitqueue_head(&hdw->state_wait_data);
2462
Mike Isely18103c52007-01-20 00:09:47 -03002463 hdw->tuner_signal_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -03002464 cx2341x_fill_defaults(&hdw->enc_ctl_state);
Mike Iselyd8554972006-06-26 20:58:46 -03002465
Mike Isely7fb20fa2008-04-22 14:45:37 -03002466 /* Calculate which inputs are OK */
2467 m = 0;
2468 if (hdw_desc->flag_has_analogtuner) m |= 1 << PVR2_CVAL_INPUT_TV;
Mike Iselye8f5bac2008-04-22 14:45:40 -03002469 if (hdw_desc->digital_control_scheme != PVR2_DIGITAL_SCHEME_NONE) {
2470 m |= 1 << PVR2_CVAL_INPUT_DTV;
2471 }
Mike Isely7fb20fa2008-04-22 14:45:37 -03002472 if (hdw_desc->flag_has_svideo) m |= 1 << PVR2_CVAL_INPUT_SVIDEO;
2473 if (hdw_desc->flag_has_composite) m |= 1 << PVR2_CVAL_INPUT_COMPOSITE;
2474 if (hdw_desc->flag_has_fmradio) m |= 1 << PVR2_CVAL_INPUT_RADIO;
2475 hdw->input_avail_mask = m;
Mike Isely1cb03b72008-04-21 03:47:43 -03002476 hdw->input_allowed_mask = hdw->input_avail_mask;
Mike Isely7fb20fa2008-04-22 14:45:37 -03002477
Mike Isely62433e32008-04-22 14:45:40 -03002478 /* If not a hybrid device, pathway_state never changes. So
2479 initialize it here to what it should forever be. */
2480 if (!(hdw->input_avail_mask & (1 << PVR2_CVAL_INPUT_DTV))) {
2481 hdw->pathway_state = PVR2_PATHWAY_ANALOG;
2482 } else if (!(hdw->input_avail_mask & (1 << PVR2_CVAL_INPUT_TV))) {
2483 hdw->pathway_state = PVR2_PATHWAY_DIGITAL;
2484 }
2485
Mike Iselyc05c0462006-06-25 20:04:25 -03002486 hdw->control_cnt = CTRLDEF_COUNT;
Mike Iselyb30d2442006-06-25 20:05:01 -03002487 hdw->control_cnt += MPEGDEF_COUNT;
Mike Iselyca545f72007-01-20 00:37:11 -03002488 hdw->controls = kzalloc(sizeof(struct pvr2_ctrl) * hdw->control_cnt,
Mike Iselyd8554972006-06-26 20:58:46 -03002489 GFP_KERNEL);
2490 if (!hdw->controls) goto fail;
Mike Isely989eb152007-11-26 01:53:12 -03002491 hdw->hdw_desc = hdw_desc;
Mike Isely27eab382009-04-06 01:51:38 -03002492 hdw->ir_scheme_active = hdw->hdw_desc->ir_scheme;
Mike Iselyc05c0462006-06-25 20:04:25 -03002493 for (idx = 0; idx < hdw->control_cnt; idx++) {
2494 cptr = hdw->controls + idx;
2495 cptr->hdw = hdw;
2496 }
Mike Iselyd8554972006-06-26 20:58:46 -03002497 for (idx = 0; idx < 32; idx++) {
2498 hdw->std_mask_ptrs[idx] = hdw->std_mask_names[idx];
2499 }
Mike Iselyc05c0462006-06-25 20:04:25 -03002500 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002501 cptr = hdw->controls + idx;
Mike Iselyd8554972006-06-26 20:58:46 -03002502 cptr->info = control_defs+idx;
2503 }
Mike Iselydbc40a02008-04-22 14:45:39 -03002504
2505 /* Ensure that default input choice is a valid one. */
2506 m = hdw->input_avail_mask;
2507 if (m) for (idx = 0; idx < (sizeof(m) << 3); idx++) {
2508 if (!((1 << idx) & m)) continue;
2509 hdw->input_val = idx;
2510 break;
2511 }
2512
Mike Iselyb30d2442006-06-25 20:05:01 -03002513 /* Define and configure additional controls from cx2341x module. */
Mike Iselyca545f72007-01-20 00:37:11 -03002514 hdw->mpeg_ctrl_info = kzalloc(
Mike Iselyb30d2442006-06-25 20:05:01 -03002515 sizeof(*(hdw->mpeg_ctrl_info)) * MPEGDEF_COUNT, GFP_KERNEL);
2516 if (!hdw->mpeg_ctrl_info) goto fail;
Mike Iselyb30d2442006-06-25 20:05:01 -03002517 for (idx = 0; idx < MPEGDEF_COUNT; idx++) {
2518 cptr = hdw->controls + idx + CTRLDEF_COUNT;
2519 ciptr = &(hdw->mpeg_ctrl_info[idx].info);
2520 ciptr->desc = hdw->mpeg_ctrl_info[idx].desc;
2521 ciptr->name = mpeg_ids[idx].strid;
2522 ciptr->v4l_id = mpeg_ids[idx].id;
2523 ciptr->skip_init = !0;
2524 ciptr->get_value = ctrl_cx2341x_get;
2525 ciptr->get_v4lflags = ctrl_cx2341x_getv4lflags;
2526 ciptr->is_dirty = ctrl_cx2341x_is_dirty;
2527 if (!idx) ciptr->clear_dirty = ctrl_cx2341x_clear_dirty;
2528 qctrl.id = ciptr->v4l_id;
2529 cx2341x_ctrl_query(&hdw->enc_ctl_state,&qctrl);
2530 if (!(qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY)) {
2531 ciptr->set_value = ctrl_cx2341x_set;
2532 }
2533 strncpy(hdw->mpeg_ctrl_info[idx].desc,qctrl.name,
2534 PVR2_CTLD_INFO_DESC_SIZE);
2535 hdw->mpeg_ctrl_info[idx].desc[PVR2_CTLD_INFO_DESC_SIZE-1] = 0;
2536 ciptr->default_value = qctrl.default_value;
2537 switch (qctrl.type) {
2538 default:
2539 case V4L2_CTRL_TYPE_INTEGER:
2540 ciptr->type = pvr2_ctl_int;
2541 ciptr->def.type_int.min_value = qctrl.minimum;
2542 ciptr->def.type_int.max_value = qctrl.maximum;
2543 break;
2544 case V4L2_CTRL_TYPE_BOOLEAN:
2545 ciptr->type = pvr2_ctl_bool;
2546 break;
2547 case V4L2_CTRL_TYPE_MENU:
2548 ciptr->type = pvr2_ctl_enum;
2549 ciptr->def.type_enum.value_names =
Hans Verkuile0e31cd2008-06-22 12:03:28 -03002550 cx2341x_ctrl_get_menu(&hdw->enc_ctl_state,
2551 ciptr->v4l_id);
Mike Iselyb30d2442006-06-25 20:05:01 -03002552 for (cnt1 = 0;
2553 ciptr->def.type_enum.value_names[cnt1] != NULL;
2554 cnt1++) { }
2555 ciptr->def.type_enum.count = cnt1;
2556 break;
2557 }
2558 cptr->info = ciptr;
2559 }
Mike Iselyd8554972006-06-26 20:58:46 -03002560
2561 // Initialize video standard enum dynamic control
2562 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDENUM);
2563 if (cptr) {
2564 memcpy(&hdw->std_info_enum,cptr->info,
2565 sizeof(hdw->std_info_enum));
2566 cptr->info = &hdw->std_info_enum;
2567
2568 }
2569 // Initialize control data regarding video standard masks
2570 valid_std_mask = pvr2_std_get_usable();
2571 for (idx = 0; idx < 32; idx++) {
2572 if (!(valid_std_mask & (1 << idx))) continue;
2573 cnt1 = pvr2_std_id_to_str(
2574 hdw->std_mask_names[idx],
2575 sizeof(hdw->std_mask_names[idx])-1,
2576 1 << idx);
2577 hdw->std_mask_names[idx][cnt1] = 0;
2578 }
2579 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDAVAIL);
2580 if (cptr) {
2581 memcpy(&hdw->std_info_avail,cptr->info,
2582 sizeof(hdw->std_info_avail));
2583 cptr->info = &hdw->std_info_avail;
2584 hdw->std_info_avail.def.type_bitmask.bit_names =
2585 hdw->std_mask_ptrs;
2586 hdw->std_info_avail.def.type_bitmask.valid_bits =
2587 valid_std_mask;
2588 }
2589 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDCUR);
2590 if (cptr) {
2591 memcpy(&hdw->std_info_cur,cptr->info,
2592 sizeof(hdw->std_info_cur));
2593 cptr->info = &hdw->std_info_cur;
2594 hdw->std_info_cur.def.type_bitmask.bit_names =
2595 hdw->std_mask_ptrs;
2596 hdw->std_info_avail.def.type_bitmask.valid_bits =
2597 valid_std_mask;
2598 }
2599
Mike Isely432907f2008-08-31 21:02:20 -03002600 hdw->cropcap_stale = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002601 hdw->eeprom_addr = -1;
2602 hdw->unit_number = -1;
Mike Isely80793842006-12-27 23:12:28 -03002603 hdw->v4l_minor_number_video = -1;
2604 hdw->v4l_minor_number_vbi = -1;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002605 hdw->v4l_minor_number_radio = -1;
Mike Iselyd8554972006-06-26 20:58:46 -03002606 hdw->ctl_write_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
2607 if (!hdw->ctl_write_buffer) goto fail;
2608 hdw->ctl_read_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
2609 if (!hdw->ctl_read_buffer) goto fail;
2610 hdw->ctl_write_urb = usb_alloc_urb(0,GFP_KERNEL);
2611 if (!hdw->ctl_write_urb) goto fail;
2612 hdw->ctl_read_urb = usb_alloc_urb(0,GFP_KERNEL);
2613 if (!hdw->ctl_read_urb) goto fail;
2614
Janne Grunau70ad6382009-04-01 08:46:50 -03002615 if (v4l2_device_register(&intf->dev, &hdw->v4l2_dev) != 0) {
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002616 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2617 "Error registering with v4l core, giving up");
2618 goto fail;
2619 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002620 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03002621 for (idx = 0; idx < PVR_NUM; idx++) {
2622 if (unit_pointers[idx]) continue;
2623 hdw->unit_number = idx;
2624 unit_pointers[idx] = hdw;
2625 break;
2626 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002627 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -03002628
2629 cnt1 = 0;
2630 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"pvrusb2");
2631 cnt1 += cnt2;
2632 if (hdw->unit_number >= 0) {
2633 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"_%c",
2634 ('a' + hdw->unit_number));
2635 cnt1 += cnt2;
2636 }
2637 if (cnt1 >= sizeof(hdw->name)) cnt1 = sizeof(hdw->name)-1;
2638 hdw->name[cnt1] = 0;
2639
Mike Isely681c7392007-11-26 01:48:52 -03002640 hdw->workqueue = create_singlethread_workqueue(hdw->name);
2641 INIT_WORK(&hdw->workpoll,pvr2_hdw_worker_poll);
Mike Isely681c7392007-11-26 01:48:52 -03002642
Mike Iselyd8554972006-06-26 20:58:46 -03002643 pvr2_trace(PVR2_TRACE_INIT,"Driver unit number is %d, name is %s",
2644 hdw->unit_number,hdw->name);
2645
2646 hdw->tuner_type = -1;
2647 hdw->flag_ok = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002648
2649 hdw->usb_intf = intf;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002650 hdw->usb_dev = usb_dev;
Mike Iselyd8554972006-06-26 20:58:46 -03002651
Mike Isely87e34952009-01-23 01:20:24 -03002652 usb_make_path(hdw->usb_dev, hdw->bus_info, sizeof(hdw->bus_info));
Mike Isely31a18542007-04-08 01:11:47 -03002653
Mike Iselyd8554972006-06-26 20:58:46 -03002654 ifnum = hdw->usb_intf->cur_altsetting->desc.bInterfaceNumber;
2655 usb_set_interface(hdw->usb_dev,ifnum,0);
2656
2657 mutex_init(&hdw->ctl_lock_mutex);
2658 mutex_init(&hdw->big_lock_mutex);
2659
2660 return hdw;
2661 fail:
2662 if (hdw) {
Mike Isely681c7392007-11-26 01:48:52 -03002663 del_timer_sync(&hdw->quiescent_timer);
Mike Iselyd913d632008-04-06 04:04:35 -03002664 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely681c7392007-11-26 01:48:52 -03002665 del_timer_sync(&hdw->encoder_wait_timer);
2666 if (hdw->workqueue) {
2667 flush_workqueue(hdw->workqueue);
2668 destroy_workqueue(hdw->workqueue);
2669 hdw->workqueue = NULL;
2670 }
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01002671 usb_free_urb(hdw->ctl_read_urb);
2672 usb_free_urb(hdw->ctl_write_urb);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002673 kfree(hdw->ctl_read_buffer);
2674 kfree(hdw->ctl_write_buffer);
2675 kfree(hdw->controls);
2676 kfree(hdw->mpeg_ctrl_info);
Mike Isely681c7392007-11-26 01:48:52 -03002677 kfree(hdw->std_defs);
2678 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002679 kfree(hdw);
2680 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002681 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002682}
2683
2684
2685/* Remove _all_ associations between this driver and the underlying USB
2686 layer. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03002687static void pvr2_hdw_remove_usb_stuff(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002688{
2689 if (hdw->flag_disconnected) return;
2690 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_remove_usb_stuff: hdw=%p",hdw);
2691 if (hdw->ctl_read_urb) {
2692 usb_kill_urb(hdw->ctl_read_urb);
2693 usb_free_urb(hdw->ctl_read_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002694 hdw->ctl_read_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002695 }
2696 if (hdw->ctl_write_urb) {
2697 usb_kill_urb(hdw->ctl_write_urb);
2698 usb_free_urb(hdw->ctl_write_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002699 hdw->ctl_write_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002700 }
2701 if (hdw->ctl_read_buffer) {
2702 kfree(hdw->ctl_read_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002703 hdw->ctl_read_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002704 }
2705 if (hdw->ctl_write_buffer) {
2706 kfree(hdw->ctl_write_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002707 hdw->ctl_write_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002708 }
Mike Iselyd8554972006-06-26 20:58:46 -03002709 hdw->flag_disconnected = !0;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002710 /* If we don't do this, then there will be a dangling struct device
2711 reference to our disappearing device persisting inside the V4L
2712 core... */
Mike Iselydc070bc2009-03-25 00:30:45 -03002713 v4l2_device_disconnect(&hdw->v4l2_dev);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002714 hdw->usb_dev = NULL;
2715 hdw->usb_intf = NULL;
Mike Isely681c7392007-11-26 01:48:52 -03002716 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002717}
2718
2719
2720/* Destroy hardware interaction structure */
2721void pvr2_hdw_destroy(struct pvr2_hdw *hdw)
2722{
Mike Isely401c27c2007-09-08 22:11:46 -03002723 if (!hdw) return;
Mike Iselyd8554972006-06-26 20:58:46 -03002724 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_destroy: hdw=%p",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03002725 if (hdw->workqueue) {
2726 flush_workqueue(hdw->workqueue);
2727 destroy_workqueue(hdw->workqueue);
2728 hdw->workqueue = NULL;
2729 }
Mike Isely8f591002008-04-22 14:45:45 -03002730 del_timer_sync(&hdw->quiescent_timer);
Mike Iselyd913d632008-04-06 04:04:35 -03002731 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely8f591002008-04-22 14:45:45 -03002732 del_timer_sync(&hdw->encoder_wait_timer);
Mike Iselyd8554972006-06-26 20:58:46 -03002733 if (hdw->fw_buffer) {
2734 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002735 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002736 }
2737 if (hdw->vid_stream) {
2738 pvr2_stream_destroy(hdw->vid_stream);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002739 hdw->vid_stream = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002740 }
Mike Iselyd8554972006-06-26 20:58:46 -03002741 pvr2_i2c_core_done(hdw);
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002742 v4l2_device_unregister(&hdw->v4l2_dev);
Mike Iselyd8554972006-06-26 20:58:46 -03002743 pvr2_hdw_remove_usb_stuff(hdw);
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002744 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03002745 if ((hdw->unit_number >= 0) &&
2746 (hdw->unit_number < PVR_NUM) &&
2747 (unit_pointers[hdw->unit_number] == hdw)) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002748 unit_pointers[hdw->unit_number] = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002749 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002750 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002751 kfree(hdw->controls);
2752 kfree(hdw->mpeg_ctrl_info);
2753 kfree(hdw->std_defs);
2754 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002755 kfree(hdw);
2756}
2757
2758
Mike Iselyd8554972006-06-26 20:58:46 -03002759int pvr2_hdw_dev_ok(struct pvr2_hdw *hdw)
2760{
2761 return (hdw && hdw->flag_ok);
2762}
2763
2764
2765/* Called when hardware has been unplugged */
2766void pvr2_hdw_disconnect(struct pvr2_hdw *hdw)
2767{
2768 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_disconnect(hdw=%p)",hdw);
2769 LOCK_TAKE(hdw->big_lock);
2770 LOCK_TAKE(hdw->ctl_lock);
2771 pvr2_hdw_remove_usb_stuff(hdw);
2772 LOCK_GIVE(hdw->ctl_lock);
2773 LOCK_GIVE(hdw->big_lock);
2774}
2775
2776
2777// Attempt to autoselect an appropriate value for std_enum_cur given
2778// whatever is currently in std_mask_cur
Adrian Bunk07e337e2006-06-30 11:30:20 -03002779static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002780{
2781 unsigned int idx;
2782 for (idx = 1; idx < hdw->std_enum_cnt; idx++) {
2783 if (hdw->std_defs[idx-1].id == hdw->std_mask_cur) {
2784 hdw->std_enum_cur = idx;
2785 return;
2786 }
2787 }
2788 hdw->std_enum_cur = 0;
2789}
2790
2791
2792// Calculate correct set of enumerated standards based on currently known
2793// set of available standards bits.
Adrian Bunk07e337e2006-06-30 11:30:20 -03002794static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002795{
2796 struct v4l2_standard *newstd;
2797 unsigned int std_cnt;
2798 unsigned int idx;
2799
2800 newstd = pvr2_std_create_enum(&std_cnt,hdw->std_mask_avail);
2801
2802 if (hdw->std_defs) {
2803 kfree(hdw->std_defs);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002804 hdw->std_defs = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002805 }
2806 hdw->std_enum_cnt = 0;
2807 if (hdw->std_enum_names) {
2808 kfree(hdw->std_enum_names);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002809 hdw->std_enum_names = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002810 }
2811
2812 if (!std_cnt) {
2813 pvr2_trace(
2814 PVR2_TRACE_ERROR_LEGS,
2815 "WARNING: Failed to identify any viable standards");
2816 }
2817 hdw->std_enum_names = kmalloc(sizeof(char *)*(std_cnt+1),GFP_KERNEL);
2818 hdw->std_enum_names[0] = "none";
2819 for (idx = 0; idx < std_cnt; idx++) {
2820 hdw->std_enum_names[idx+1] =
2821 newstd[idx].name;
2822 }
2823 // Set up the dynamic control for this standard
2824 hdw->std_info_enum.def.type_enum.value_names = hdw->std_enum_names;
2825 hdw->std_info_enum.def.type_enum.count = std_cnt+1;
2826 hdw->std_defs = newstd;
2827 hdw->std_enum_cnt = std_cnt+1;
2828 hdw->std_enum_cur = 0;
2829 hdw->std_info_cur.def.type_bitmask.valid_bits = hdw->std_mask_avail;
2830}
2831
2832
2833int pvr2_hdw_get_stdenum_value(struct pvr2_hdw *hdw,
2834 struct v4l2_standard *std,
2835 unsigned int idx)
2836{
2837 int ret = -EINVAL;
2838 if (!idx) return ret;
2839 LOCK_TAKE(hdw->big_lock); do {
2840 if (idx >= hdw->std_enum_cnt) break;
2841 idx--;
2842 memcpy(std,hdw->std_defs+idx,sizeof(*std));
2843 ret = 0;
2844 } while (0); LOCK_GIVE(hdw->big_lock);
2845 return ret;
2846}
2847
2848
2849/* Get the number of defined controls */
2850unsigned int pvr2_hdw_get_ctrl_count(struct pvr2_hdw *hdw)
2851{
Mike Iselyc05c0462006-06-25 20:04:25 -03002852 return hdw->control_cnt;
Mike Iselyd8554972006-06-26 20:58:46 -03002853}
2854
2855
2856/* Retrieve a control handle given its index (0..count-1) */
2857struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_index(struct pvr2_hdw *hdw,
2858 unsigned int idx)
2859{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002860 if (idx >= hdw->control_cnt) return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002861 return hdw->controls + idx;
2862}
2863
2864
2865/* Retrieve a control handle given its index (0..count-1) */
2866struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_id(struct pvr2_hdw *hdw,
2867 unsigned int ctl_id)
2868{
2869 struct pvr2_ctrl *cptr;
2870 unsigned int idx;
2871 int i;
2872
2873 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002874 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002875 cptr = hdw->controls + idx;
2876 i = cptr->info->internal_id;
2877 if (i && (i == ctl_id)) return cptr;
2878 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002879 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002880}
2881
2882
Mike Iselya761f432006-06-25 20:04:44 -03002883/* Given a V4L ID, retrieve the control structure associated with it. */
Mike Iselyd8554972006-06-26 20:58:46 -03002884struct pvr2_ctrl *pvr2_hdw_get_ctrl_v4l(struct pvr2_hdw *hdw,unsigned int ctl_id)
2885{
2886 struct pvr2_ctrl *cptr;
2887 unsigned int idx;
2888 int i;
2889
2890 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002891 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002892 cptr = hdw->controls + idx;
2893 i = cptr->info->v4l_id;
2894 if (i && (i == ctl_id)) return cptr;
2895 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002896 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002897}
2898
2899
Mike Iselya761f432006-06-25 20:04:44 -03002900/* Given a V4L ID for its immediate predecessor, retrieve the control
2901 structure associated with it. */
2902struct pvr2_ctrl *pvr2_hdw_get_ctrl_nextv4l(struct pvr2_hdw *hdw,
2903 unsigned int ctl_id)
2904{
2905 struct pvr2_ctrl *cptr,*cp2;
2906 unsigned int idx;
2907 int i;
2908
2909 /* This could be made a lot more efficient, but for now... */
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002910 cp2 = NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002911 for (idx = 0; idx < hdw->control_cnt; idx++) {
2912 cptr = hdw->controls + idx;
2913 i = cptr->info->v4l_id;
2914 if (!i) continue;
2915 if (i <= ctl_id) continue;
2916 if (cp2 && (cp2->info->v4l_id < i)) continue;
2917 cp2 = cptr;
2918 }
2919 return cp2;
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002920 return NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002921}
2922
2923
Mike Iselyd8554972006-06-26 20:58:46 -03002924static const char *get_ctrl_typename(enum pvr2_ctl_type tp)
2925{
2926 switch (tp) {
2927 case pvr2_ctl_int: return "integer";
2928 case pvr2_ctl_enum: return "enum";
Mike Isely33213962006-06-25 20:04:40 -03002929 case pvr2_ctl_bool: return "boolean";
Mike Iselyd8554972006-06-26 20:58:46 -03002930 case pvr2_ctl_bitmask: return "bitmask";
2931 }
2932 return "";
2933}
2934
2935
Mike Isely2641df32009-03-07 00:13:25 -03002936static void pvr2_subdev_set_control(struct pvr2_hdw *hdw, int id,
2937 const char *name, int val)
2938{
2939 struct v4l2_control ctrl;
2940 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 %s=%d", name, val);
2941 memset(&ctrl, 0, sizeof(ctrl));
2942 ctrl.id = id;
2943 ctrl.value = val;
2944 v4l2_device_call_all(&hdw->v4l2_dev, 0, core, s_ctrl, &ctrl);
2945}
2946
2947#define PVR2_SUBDEV_SET_CONTROL(hdw, id, lab) \
Mike Isely27764722009-03-07 01:57:25 -03002948 if ((hdw)->lab##_dirty || (hdw)->force_dirty) { \
Mike Isely2641df32009-03-07 00:13:25 -03002949 pvr2_subdev_set_control(hdw, id, #lab, (hdw)->lab##_val); \
2950 }
2951
Mike Isely5ceaad12009-03-07 00:01:20 -03002952/* Execute whatever commands are required to update the state of all the
Mike Isely2641df32009-03-07 00:13:25 -03002953 sub-devices so that they match our current control values. */
Mike Isely5ceaad12009-03-07 00:01:20 -03002954static void pvr2_subdev_update(struct pvr2_hdw *hdw)
2955{
Mike Iselyedb9dcb2009-03-07 00:37:10 -03002956 struct v4l2_subdev *sd;
2957 unsigned int id;
2958 pvr2_subdev_update_func fp;
2959
Mike Isely75212a02009-03-07 01:48:42 -03002960 pvr2_trace(PVR2_TRACE_CHIPS, "subdev update...");
2961
Mike Isely27764722009-03-07 01:57:25 -03002962 if (hdw->tuner_updated || hdw->force_dirty) {
Mike Isely75212a02009-03-07 01:48:42 -03002963 struct tuner_setup setup;
2964 pvr2_trace(PVR2_TRACE_CHIPS, "subdev tuner set_type(%d)",
2965 hdw->tuner_type);
2966 if (((int)(hdw->tuner_type)) >= 0) {
Mike Iselyfcd62cf2009-04-01 01:55:26 -03002967 memset(&setup, 0, sizeof(setup));
Mike Isely75212a02009-03-07 01:48:42 -03002968 setup.addr = ADDR_UNSET;
2969 setup.type = hdw->tuner_type;
2970 setup.mode_mask = T_RADIO | T_ANALOG_TV;
2971 v4l2_device_call_all(&hdw->v4l2_dev, 0,
2972 tuner, s_type_addr, &setup);
2973 }
2974 }
2975
Mike Isely27764722009-03-07 01:57:25 -03002976 if (hdw->input_dirty || hdw->std_dirty || hdw->force_dirty) {
Mike Iselyb4818802009-03-07 01:46:17 -03002977 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 set_standard");
Mike Isely2641df32009-03-07 00:13:25 -03002978 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
2979 v4l2_device_call_all(&hdw->v4l2_dev, 0,
2980 tuner, s_radio);
2981 } else {
2982 v4l2_std_id vs;
2983 vs = hdw->std_mask_cur;
2984 v4l2_device_call_all(&hdw->v4l2_dev, 0,
Hans Verkuilf41737e2009-04-01 03:52:39 -03002985 core, s_std, vs);
Mike Iselya6862da2009-06-20 14:50:14 -03002986 pvr2_hdw_cx25840_vbi_hack(hdw);
Mike Isely2641df32009-03-07 00:13:25 -03002987 }
2988 hdw->tuner_signal_stale = !0;
2989 hdw->cropcap_stale = !0;
2990 }
2991
2992 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_BRIGHTNESS, brightness);
2993 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_CONTRAST, contrast);
2994 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_SATURATION, saturation);
2995 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_HUE, hue);
2996 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_MUTE, mute);
2997 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_VOLUME, volume);
2998 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_BALANCE, balance);
2999 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_BASS, bass);
3000 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_TREBLE, treble);
3001
Mike Isely27764722009-03-07 01:57:25 -03003002 if (hdw->input_dirty || hdw->audiomode_dirty || hdw->force_dirty) {
Mike Isely2641df32009-03-07 00:13:25 -03003003 struct v4l2_tuner vt;
3004 memset(&vt, 0, sizeof(vt));
3005 vt.audmode = hdw->audiomode_val;
3006 v4l2_device_call_all(&hdw->v4l2_dev, 0, tuner, s_tuner, &vt);
3007 }
3008
Mike Isely27764722009-03-07 01:57:25 -03003009 if (hdw->freqDirty || hdw->force_dirty) {
Mike Isely2641df32009-03-07 00:13:25 -03003010 unsigned long fv;
3011 struct v4l2_frequency freq;
3012 fv = pvr2_hdw_get_cur_freq(hdw);
3013 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 set_freq(%lu)", fv);
3014 if (hdw->tuner_signal_stale) pvr2_hdw_status_poll(hdw);
3015 memset(&freq, 0, sizeof(freq));
3016 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
3017 /* ((fv * 1000) / 62500) */
3018 freq.frequency = (fv * 2) / 125;
3019 } else {
3020 freq.frequency = fv / 62500;
3021 }
3022 /* tuner-core currently doesn't seem to care about this, but
3023 let's set it anyway for completeness. */
3024 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
3025 freq.type = V4L2_TUNER_RADIO;
3026 } else {
3027 freq.type = V4L2_TUNER_ANALOG_TV;
3028 }
3029 freq.tuner = 0;
3030 v4l2_device_call_all(&hdw->v4l2_dev, 0, tuner,
3031 s_frequency, &freq);
3032 }
3033
Mike Isely27764722009-03-07 01:57:25 -03003034 if (hdw->res_hor_dirty || hdw->res_ver_dirty || hdw->force_dirty) {
Mike Isely2641df32009-03-07 00:13:25 -03003035 struct v4l2_format fmt;
3036 memset(&fmt, 0, sizeof(fmt));
3037 fmt.type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
3038 fmt.fmt.pix.width = hdw->res_hor_val;
3039 fmt.fmt.pix.height = hdw->res_ver_val;
Mike Isely7dfdf1e2009-03-07 02:11:12 -03003040 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 set_size(%dx%d)",
Mike Isely2641df32009-03-07 00:13:25 -03003041 fmt.fmt.pix.width, fmt.fmt.pix.height);
3042 v4l2_device_call_all(&hdw->v4l2_dev, 0, video, s_fmt, &fmt);
3043 }
3044
Mike Isely27764722009-03-07 01:57:25 -03003045 if (hdw->srate_dirty || hdw->force_dirty) {
Mike Isely01c59df2009-03-07 00:48:09 -03003046 u32 val;
3047 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 set_audio %d",
3048 hdw->srate_val);
3049 switch (hdw->srate_val) {
3050 default:
3051 case V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000:
3052 val = 48000;
3053 break;
3054 case V4L2_MPEG_AUDIO_SAMPLING_FREQ_44100:
3055 val = 44100;
3056 break;
3057 case V4L2_MPEG_AUDIO_SAMPLING_FREQ_32000:
3058 val = 32000;
3059 break;
3060 }
3061 v4l2_device_call_all(&hdw->v4l2_dev, 0,
3062 audio, s_clock_freq, val);
3063 }
3064
Mike Isely2641df32009-03-07 00:13:25 -03003065 /* Unable to set crop parameters; there is apparently no equivalent
3066 for VIDIOC_S_CROP */
3067
Mike Iselyedb9dcb2009-03-07 00:37:10 -03003068 v4l2_device_for_each_subdev(sd, &hdw->v4l2_dev) {
3069 id = sd->grp_id;
3070 if (id >= ARRAY_SIZE(pvr2_module_update_functions)) continue;
3071 fp = pvr2_module_update_functions[id];
3072 if (!fp) continue;
3073 (*fp)(hdw, sd);
3074 }
Mike Isely2641df32009-03-07 00:13:25 -03003075
Mike Isely27764722009-03-07 01:57:25 -03003076 if (hdw->tuner_signal_stale || hdw->cropcap_stale) {
Mike Isely2641df32009-03-07 00:13:25 -03003077 pvr2_hdw_status_poll(hdw);
3078 }
Mike Isely5ceaad12009-03-07 00:01:20 -03003079}
3080
3081
Mike Isely681c7392007-11-26 01:48:52 -03003082/* Figure out if we need to commit control changes. If so, mark internal
3083 state flags to indicate this fact and return true. Otherwise do nothing
3084 else and return false. */
3085static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003086{
Mike Iselyd8554972006-06-26 20:58:46 -03003087 unsigned int idx;
3088 struct pvr2_ctrl *cptr;
3089 int value;
Mike Isely27764722009-03-07 01:57:25 -03003090 int commit_flag = hdw->force_dirty;
Mike Iselyd8554972006-06-26 20:58:46 -03003091 char buf[100];
3092 unsigned int bcnt,ccnt;
3093
Mike Iselyc05c0462006-06-25 20:04:25 -03003094 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03003095 cptr = hdw->controls + idx;
Al Viro5fa12472008-03-29 03:07:38 +00003096 if (!cptr->info->is_dirty) continue;
Mike Iselyd8554972006-06-26 20:58:46 -03003097 if (!cptr->info->is_dirty(cptr)) continue;
Mike Iselyfe23a282007-01-20 00:10:55 -03003098 commit_flag = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03003099
Mike Iselyfe23a282007-01-20 00:10:55 -03003100 if (!(pvrusb2_debug & PVR2_TRACE_CTL)) continue;
Mike Iselyd8554972006-06-26 20:58:46 -03003101 bcnt = scnprintf(buf,sizeof(buf),"\"%s\" <-- ",
3102 cptr->info->name);
3103 value = 0;
3104 cptr->info->get_value(cptr,&value);
3105 pvr2_ctrl_value_to_sym_internal(cptr,~0,value,
3106 buf+bcnt,
3107 sizeof(buf)-bcnt,&ccnt);
3108 bcnt += ccnt;
3109 bcnt += scnprintf(buf+bcnt,sizeof(buf)-bcnt," <%s>",
3110 get_ctrl_typename(cptr->info->type));
3111 pvr2_trace(PVR2_TRACE_CTL,
3112 "/*--TRACE_COMMIT--*/ %.*s",
3113 bcnt,buf);
3114 }
3115
3116 if (!commit_flag) {
3117 /* Nothing has changed */
3118 return 0;
3119 }
3120
Mike Isely681c7392007-11-26 01:48:52 -03003121 hdw->state_pipeline_config = 0;
3122 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
3123 pvr2_hdw_state_sched(hdw);
3124
3125 return !0;
3126}
3127
3128
3129/* Perform all operations needed to commit all control changes. This must
3130 be performed in synchronization with the pipeline state and is thus
3131 expected to be called as part of the driver's worker thread. Return
3132 true if commit successful, otherwise return false to indicate that
3133 commit isn't possible at this time. */
3134static int pvr2_hdw_commit_execute(struct pvr2_hdw *hdw)
3135{
3136 unsigned int idx;
3137 struct pvr2_ctrl *cptr;
3138 int disruptive_change;
3139
Mike Iselyab062fe2008-06-30 03:32:35 -03003140 /* Handle some required side effects when the video standard is
3141 changed.... */
Mike Iselyd8554972006-06-26 20:58:46 -03003142 if (hdw->std_dirty) {
Mike Iselyd8554972006-06-26 20:58:46 -03003143 int nvres;
Mike Isely00528d92008-06-30 03:35:52 -03003144 int gop_size;
Mike Iselyd8554972006-06-26 20:58:46 -03003145 if (hdw->std_mask_cur & V4L2_STD_525_60) {
3146 nvres = 480;
Mike Isely00528d92008-06-30 03:35:52 -03003147 gop_size = 15;
Mike Iselyd8554972006-06-26 20:58:46 -03003148 } else {
3149 nvres = 576;
Mike Isely00528d92008-06-30 03:35:52 -03003150 gop_size = 12;
Mike Iselyd8554972006-06-26 20:58:46 -03003151 }
Mike Isely00528d92008-06-30 03:35:52 -03003152 /* Rewrite the vertical resolution to be appropriate to the
3153 video standard that has been selected. */
Mike Iselyd8554972006-06-26 20:58:46 -03003154 if (nvres != hdw->res_ver_val) {
3155 hdw->res_ver_val = nvres;
3156 hdw->res_ver_dirty = !0;
3157 }
Mike Isely00528d92008-06-30 03:35:52 -03003158 /* Rewrite the GOP size to be appropriate to the video
3159 standard that has been selected. */
3160 if (gop_size != hdw->enc_ctl_state.video_gop_size) {
3161 struct v4l2_ext_controls cs;
3162 struct v4l2_ext_control c1;
3163 memset(&cs, 0, sizeof(cs));
3164 memset(&c1, 0, sizeof(c1));
3165 cs.controls = &c1;
3166 cs.count = 1;
3167 c1.id = V4L2_CID_MPEG_VIDEO_GOP_SIZE;
3168 c1.value = gop_size;
3169 cx2341x_ext_ctrls(&hdw->enc_ctl_state, 0, &cs,
3170 VIDIOC_S_EXT_CTRLS);
3171 }
Mike Iselyd8554972006-06-26 20:58:46 -03003172 }
3173
Mike Isely38d9a2c2008-03-28 05:30:48 -03003174 if (hdw->input_dirty && hdw->state_pathway_ok &&
Mike Isely62433e32008-04-22 14:45:40 -03003175 (((hdw->input_val == PVR2_CVAL_INPUT_DTV) ?
3176 PVR2_PATHWAY_DIGITAL : PVR2_PATHWAY_ANALOG) !=
3177 hdw->pathway_state)) {
3178 /* Change of mode being asked for... */
3179 hdw->state_pathway_ok = 0;
Mike Iselye9db1ff2008-04-22 14:45:41 -03003180 trace_stbit("state_pathway_ok",hdw->state_pathway_ok);
Mike Isely62433e32008-04-22 14:45:40 -03003181 }
3182 if (!hdw->state_pathway_ok) {
3183 /* Can't commit anything until pathway is ok. */
3184 return 0;
3185 }
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03003186 /* The broadcast decoder can only scale down, so if
3187 * res_*_dirty && crop window < output format ==> enlarge crop.
3188 *
3189 * The mpeg encoder receives fields of res_hor_val dots and
3190 * res_ver_val halflines. Limits: hor<=720, ver<=576.
3191 */
3192 if (hdw->res_hor_dirty && hdw->cropw_val < hdw->res_hor_val) {
3193 hdw->cropw_val = hdw->res_hor_val;
3194 hdw->cropw_dirty = !0;
3195 } else if (hdw->cropw_dirty) {
3196 hdw->res_hor_dirty = !0; /* must rescale */
3197 hdw->res_hor_val = min(720, hdw->cropw_val);
3198 }
3199 if (hdw->res_ver_dirty && hdw->croph_val < hdw->res_ver_val) {
3200 hdw->croph_val = hdw->res_ver_val;
3201 hdw->croph_dirty = !0;
3202 } else if (hdw->croph_dirty) {
3203 int nvres = hdw->std_mask_cur & V4L2_STD_525_60 ? 480 : 576;
3204 hdw->res_ver_dirty = !0;
3205 hdw->res_ver_val = min(nvres, hdw->croph_val);
3206 }
3207
Mike Isely681c7392007-11-26 01:48:52 -03003208 /* If any of the below has changed, then we can't do the update
3209 while the pipeline is running. Pipeline must be paused first
3210 and decoder -> encoder connection be made quiescent before we
3211 can proceed. */
3212 disruptive_change =
3213 (hdw->std_dirty ||
3214 hdw->enc_unsafe_stale ||
3215 hdw->srate_dirty ||
3216 hdw->res_ver_dirty ||
3217 hdw->res_hor_dirty ||
Mike Isely755879c2008-08-31 20:50:59 -03003218 hdw->cropw_dirty ||
3219 hdw->croph_dirty ||
Mike Isely681c7392007-11-26 01:48:52 -03003220 hdw->input_dirty ||
3221 (hdw->active_stream_type != hdw->desired_stream_type));
3222 if (disruptive_change && !hdw->state_pipeline_idle) {
3223 /* Pipeline is not idle; we can't proceed. Arrange to
3224 cause pipeline to stop so that we can try this again
3225 later.... */
3226 hdw->state_pipeline_pause = !0;
3227 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03003228 }
3229
Mike Iselyb30d2442006-06-25 20:05:01 -03003230 if (hdw->srate_dirty) {
3231 /* Write new sample rate into control structure since
3232 * the master copy is stale. We must track srate
3233 * separate from the mpeg control structure because
3234 * other logic also uses this value. */
3235 struct v4l2_ext_controls cs;
3236 struct v4l2_ext_control c1;
3237 memset(&cs,0,sizeof(cs));
3238 memset(&c1,0,sizeof(c1));
3239 cs.controls = &c1;
3240 cs.count = 1;
3241 c1.id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ;
3242 c1.value = hdw->srate_val;
Hans Verkuil01f1e442007-08-21 18:32:42 -03003243 cx2341x_ext_ctrls(&hdw->enc_ctl_state, 0, &cs,VIDIOC_S_EXT_CTRLS);
Mike Iselyb30d2442006-06-25 20:05:01 -03003244 }
Mike Iselyc05c0462006-06-25 20:04:25 -03003245
Mike Isely681c7392007-11-26 01:48:52 -03003246 if (hdw->active_stream_type != hdw->desired_stream_type) {
3247 /* Handle any side effects of stream config here */
3248 hdw->active_stream_type = hdw->desired_stream_type;
3249 }
3250
Mike Isely1df59f02008-04-21 03:50:39 -03003251 if (hdw->hdw_desc->signal_routing_scheme ==
3252 PVR2_ROUTING_SCHEME_GOTVIEW) {
3253 u32 b;
3254 /* Handle GOTVIEW audio switching */
3255 pvr2_hdw_gpio_get_out(hdw,&b);
3256 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
3257 /* Set GPIO 11 */
3258 pvr2_hdw_gpio_chg_out(hdw,(1 << 11),~0);
3259 } else {
3260 /* Clear GPIO 11 */
3261 pvr2_hdw_gpio_chg_out(hdw,(1 << 11),0);
3262 }
3263 }
3264
Mike Iselye68a6192009-03-07 01:45:10 -03003265 /* Check and update state for all sub-devices. */
3266 pvr2_subdev_update(hdw);
3267
Mike Isely75212a02009-03-07 01:48:42 -03003268 hdw->tuner_updated = 0;
Mike Isely27764722009-03-07 01:57:25 -03003269 hdw->force_dirty = 0;
Mike Isely5ceaad12009-03-07 00:01:20 -03003270 for (idx = 0; idx < hdw->control_cnt; idx++) {
3271 cptr = hdw->controls + idx;
3272 if (!cptr->info->clear_dirty) continue;
3273 cptr->info->clear_dirty(cptr);
3274 }
3275
Mike Isely62433e32008-04-22 14:45:40 -03003276 if ((hdw->pathway_state == PVR2_PATHWAY_ANALOG) &&
3277 hdw->state_encoder_run) {
3278 /* If encoder isn't running or it can't be touched, then
3279 this will get worked out later when we start the
3280 encoder. */
Mike Isely681c7392007-11-26 01:48:52 -03003281 if (pvr2_encoder_adjust(hdw) < 0) return !0;
3282 }
Mike Iselyd8554972006-06-26 20:58:46 -03003283
Mike Isely681c7392007-11-26 01:48:52 -03003284 hdw->state_pipeline_config = !0;
Mike Isely432907f2008-08-31 21:02:20 -03003285 /* Hardware state may have changed in a way to cause the cropping
3286 capabilities to have changed. So mark it stale, which will
3287 cause a later re-fetch. */
Mike Isely681c7392007-11-26 01:48:52 -03003288 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
3289 return !0;
Mike Iselyd8554972006-06-26 20:58:46 -03003290}
3291
3292
3293int pvr2_hdw_commit_ctl(struct pvr2_hdw *hdw)
3294{
Mike Isely681c7392007-11-26 01:48:52 -03003295 int fl;
3296 LOCK_TAKE(hdw->big_lock);
3297 fl = pvr2_hdw_commit_setup(hdw);
3298 LOCK_GIVE(hdw->big_lock);
3299 if (!fl) return 0;
3300 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003301}
3302
3303
Mike Isely681c7392007-11-26 01:48:52 -03003304static void pvr2_hdw_worker_poll(struct work_struct *work)
Mike Iselyd8554972006-06-26 20:58:46 -03003305{
Mike Isely681c7392007-11-26 01:48:52 -03003306 int fl = 0;
3307 struct pvr2_hdw *hdw = container_of(work,struct pvr2_hdw,workpoll);
Mike Iselyd8554972006-06-26 20:58:46 -03003308 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03003309 fl = pvr2_hdw_state_eval(hdw);
3310 } while (0); LOCK_GIVE(hdw->big_lock);
3311 if (fl && hdw->state_func) {
3312 hdw->state_func(hdw->state_data);
3313 }
3314}
3315
3316
Mike Isely681c7392007-11-26 01:48:52 -03003317static int pvr2_hdw_wait(struct pvr2_hdw *hdw,int state)
Mike Iselyd8554972006-06-26 20:58:46 -03003318{
Mike Isely681c7392007-11-26 01:48:52 -03003319 return wait_event_interruptible(
3320 hdw->state_wait_data,
3321 (hdw->state_stale == 0) &&
3322 (!state || (hdw->master_state != state)));
Mike Iselyd8554972006-06-26 20:58:46 -03003323}
3324
Mike Isely681c7392007-11-26 01:48:52 -03003325
Mike Iselyd8554972006-06-26 20:58:46 -03003326/* Return name for this driver instance */
3327const char *pvr2_hdw_get_driver_name(struct pvr2_hdw *hdw)
3328{
3329 return hdw->name;
3330}
3331
3332
Mike Isely78a47102007-11-26 01:58:20 -03003333const char *pvr2_hdw_get_desc(struct pvr2_hdw *hdw)
3334{
3335 return hdw->hdw_desc->description;
3336}
3337
3338
3339const char *pvr2_hdw_get_type(struct pvr2_hdw *hdw)
3340{
3341 return hdw->hdw_desc->shortname;
3342}
3343
3344
Mike Iselyd8554972006-06-26 20:58:46 -03003345int pvr2_hdw_is_hsm(struct pvr2_hdw *hdw)
3346{
3347 int result;
3348 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03003349 hdw->cmd_buffer[0] = FX2CMD_GET_USB_SPEED;
Mike Iselyd8554972006-06-26 20:58:46 -03003350 result = pvr2_send_request(hdw,
3351 hdw->cmd_buffer,1,
3352 hdw->cmd_buffer,1);
3353 if (result < 0) break;
3354 result = (hdw->cmd_buffer[0] != 0);
3355 } while(0); LOCK_GIVE(hdw->ctl_lock);
3356 return result;
3357}
3358
3359
Mike Isely18103c52007-01-20 00:09:47 -03003360/* Execute poll of tuner status */
3361void pvr2_hdw_execute_tuner_poll(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003362{
Mike Iselyd8554972006-06-26 20:58:46 -03003363 LOCK_TAKE(hdw->big_lock); do {
Mike Iselya51f5002009-03-06 23:30:37 -03003364 pvr2_hdw_status_poll(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003365 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely18103c52007-01-20 00:09:47 -03003366}
3367
3368
Mike Isely432907f2008-08-31 21:02:20 -03003369static int pvr2_hdw_check_cropcap(struct pvr2_hdw *hdw)
3370{
3371 if (!hdw->cropcap_stale) {
Mike Isely432907f2008-08-31 21:02:20 -03003372 return 0;
3373 }
Mike Iselya51f5002009-03-06 23:30:37 -03003374 pvr2_hdw_status_poll(hdw);
Mike Isely432907f2008-08-31 21:02:20 -03003375 if (hdw->cropcap_stale) {
Mike Isely432907f2008-08-31 21:02:20 -03003376 return -EIO;
3377 }
3378 return 0;
3379}
3380
3381
3382/* Return information about cropping capabilities */
3383int pvr2_hdw_get_cropcap(struct pvr2_hdw *hdw, struct v4l2_cropcap *pp)
3384{
3385 int stat = 0;
3386 LOCK_TAKE(hdw->big_lock);
3387 stat = pvr2_hdw_check_cropcap(hdw);
3388 if (!stat) {
Mike Isely432907f2008-08-31 21:02:20 -03003389 memcpy(pp, &hdw->cropcap_info, sizeof(hdw->cropcap_info));
3390 }
3391 LOCK_GIVE(hdw->big_lock);
3392 return stat;
3393}
3394
3395
Mike Isely18103c52007-01-20 00:09:47 -03003396/* Return information about the tuner */
3397int pvr2_hdw_get_tuner_status(struct pvr2_hdw *hdw,struct v4l2_tuner *vtp)
3398{
3399 LOCK_TAKE(hdw->big_lock); do {
3400 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -03003401 pvr2_hdw_status_poll(hdw);
Mike Isely18103c52007-01-20 00:09:47 -03003402 }
3403 memcpy(vtp,&hdw->tuner_signal_info,sizeof(struct v4l2_tuner));
3404 } while (0); LOCK_GIVE(hdw->big_lock);
3405 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03003406}
3407
3408
3409/* Get handle to video output stream */
3410struct pvr2_stream *pvr2_hdw_get_video_stream(struct pvr2_hdw *hp)
3411{
3412 return hp->vid_stream;
3413}
3414
3415
3416void pvr2_hdw_trigger_module_log(struct pvr2_hdw *hdw)
3417{
Mike Isely4f1a3e52006-06-25 20:04:31 -03003418 int nr = pvr2_hdw_get_unit_number(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003419 LOCK_TAKE(hdw->big_lock); do {
Mike Isely4f1a3e52006-06-25 20:04:31 -03003420 printk(KERN_INFO "pvrusb2: ================= START STATUS CARD #%d =================\n", nr);
Mike Iselyed3261a2009-03-07 00:02:33 -03003421 v4l2_device_call_all(&hdw->v4l2_dev, 0, core, log_status);
Mike Iselyb30d2442006-06-25 20:05:01 -03003422 pvr2_trace(PVR2_TRACE_INFO,"cx2341x config:");
Hans Verkuil99eb44f2006-06-26 18:24:05 -03003423 cx2341x_log_status(&hdw->enc_ctl_state, "pvrusb2");
Mike Isely681c7392007-11-26 01:48:52 -03003424 pvr2_hdw_state_log_state(hdw);
Mike Isely4f1a3e52006-06-25 20:04:31 -03003425 printk(KERN_INFO "pvrusb2: ================== END STATUS CARD #%d ==================\n", nr);
Mike Iselyd8554972006-06-26 20:58:46 -03003426 } while (0); LOCK_GIVE(hdw->big_lock);
3427}
3428
Mike Isely4db666c2007-09-08 22:16:27 -03003429
3430/* Grab EEPROM contents, needed for direct method. */
3431#define EEPROM_SIZE 8192
3432#define trace_eeprom(...) pvr2_trace(PVR2_TRACE_EEPROM,__VA_ARGS__)
3433static u8 *pvr2_full_eeprom_fetch(struct pvr2_hdw *hdw)
3434{
3435 struct i2c_msg msg[2];
3436 u8 *eeprom;
3437 u8 iadd[2];
3438 u8 addr;
3439 u16 eepromSize;
3440 unsigned int offs;
3441 int ret;
3442 int mode16 = 0;
3443 unsigned pcnt,tcnt;
3444 eeprom = kmalloc(EEPROM_SIZE,GFP_KERNEL);
3445 if (!eeprom) {
3446 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3447 "Failed to allocate memory"
3448 " required to read eeprom");
3449 return NULL;
3450 }
3451
3452 trace_eeprom("Value for eeprom addr from controller was 0x%x",
3453 hdw->eeprom_addr);
3454 addr = hdw->eeprom_addr;
3455 /* Seems that if the high bit is set, then the *real* eeprom
3456 address is shifted right now bit position (noticed this in
3457 newer PVR USB2 hardware) */
3458 if (addr & 0x80) addr >>= 1;
3459
3460 /* FX2 documentation states that a 16bit-addressed eeprom is
3461 expected if the I2C address is an odd number (yeah, this is
3462 strange but it's what they do) */
3463 mode16 = (addr & 1);
3464 eepromSize = (mode16 ? EEPROM_SIZE : 256);
3465 trace_eeprom("Examining %d byte eeprom at location 0x%x"
3466 " using %d bit addressing",eepromSize,addr,
3467 mode16 ? 16 : 8);
3468
3469 msg[0].addr = addr;
3470 msg[0].flags = 0;
3471 msg[0].len = mode16 ? 2 : 1;
3472 msg[0].buf = iadd;
3473 msg[1].addr = addr;
3474 msg[1].flags = I2C_M_RD;
3475
3476 /* We have to do the actual eeprom data fetch ourselves, because
3477 (1) we're only fetching part of the eeprom, and (2) if we were
3478 getting the whole thing our I2C driver can't grab it in one
3479 pass - which is what tveeprom is otherwise going to attempt */
3480 memset(eeprom,0,EEPROM_SIZE);
3481 for (tcnt = 0; tcnt < EEPROM_SIZE; tcnt += pcnt) {
3482 pcnt = 16;
3483 if (pcnt + tcnt > EEPROM_SIZE) pcnt = EEPROM_SIZE-tcnt;
3484 offs = tcnt + (eepromSize - EEPROM_SIZE);
3485 if (mode16) {
3486 iadd[0] = offs >> 8;
3487 iadd[1] = offs;
3488 } else {
3489 iadd[0] = offs;
3490 }
3491 msg[1].len = pcnt;
3492 msg[1].buf = eeprom+tcnt;
3493 if ((ret = i2c_transfer(&hdw->i2c_adap,
3494 msg,ARRAY_SIZE(msg))) != 2) {
3495 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3496 "eeprom fetch set offs err=%d",ret);
3497 kfree(eeprom);
3498 return NULL;
3499 }
3500 }
3501 return eeprom;
3502}
3503
3504
3505void pvr2_hdw_cpufw_set_enabled(struct pvr2_hdw *hdw,
3506 int prom_flag,
3507 int enable_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003508{
3509 int ret;
3510 u16 address;
3511 unsigned int pipe;
3512 LOCK_TAKE(hdw->big_lock); do {
Al Viro5fa12472008-03-29 03:07:38 +00003513 if ((hdw->fw_buffer == NULL) == !enable_flag) break;
Mike Iselyd8554972006-06-26 20:58:46 -03003514
3515 if (!enable_flag) {
3516 pvr2_trace(PVR2_TRACE_FIRMWARE,
3517 "Cleaning up after CPU firmware fetch");
3518 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003519 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03003520 hdw->fw_size = 0;
Mike Isely4db666c2007-09-08 22:16:27 -03003521 if (hdw->fw_cpu_flag) {
3522 /* Now release the CPU. It will disconnect
3523 and reconnect later. */
3524 pvr2_hdw_cpureset_assert(hdw,0);
3525 }
Mike Iselyd8554972006-06-26 20:58:46 -03003526 break;
3527 }
3528
Mike Isely4db666c2007-09-08 22:16:27 -03003529 hdw->fw_cpu_flag = (prom_flag == 0);
3530 if (hdw->fw_cpu_flag) {
3531 pvr2_trace(PVR2_TRACE_FIRMWARE,
3532 "Preparing to suck out CPU firmware");
3533 hdw->fw_size = 0x2000;
3534 hdw->fw_buffer = kzalloc(hdw->fw_size,GFP_KERNEL);
3535 if (!hdw->fw_buffer) {
3536 hdw->fw_size = 0;
3537 break;
3538 }
3539
3540 /* We have to hold the CPU during firmware upload. */
3541 pvr2_hdw_cpureset_assert(hdw,1);
3542
3543 /* download the firmware from address 0000-1fff in 2048
3544 (=0x800) bytes chunk. */
3545
3546 pvr2_trace(PVR2_TRACE_FIRMWARE,
3547 "Grabbing CPU firmware");
3548 pipe = usb_rcvctrlpipe(hdw->usb_dev, 0);
3549 for(address = 0; address < hdw->fw_size;
3550 address += 0x800) {
3551 ret = usb_control_msg(hdw->usb_dev,pipe,
3552 0xa0,0xc0,
3553 address,0,
3554 hdw->fw_buffer+address,
3555 0x800,HZ);
3556 if (ret < 0) break;
3557 }
3558
3559 pvr2_trace(PVR2_TRACE_FIRMWARE,
3560 "Done grabbing CPU firmware");
3561 } else {
3562 pvr2_trace(PVR2_TRACE_FIRMWARE,
3563 "Sucking down EEPROM contents");
3564 hdw->fw_buffer = pvr2_full_eeprom_fetch(hdw);
3565 if (!hdw->fw_buffer) {
3566 pvr2_trace(PVR2_TRACE_FIRMWARE,
3567 "EEPROM content suck failed.");
3568 break;
3569 }
3570 hdw->fw_size = EEPROM_SIZE;
3571 pvr2_trace(PVR2_TRACE_FIRMWARE,
3572 "Done sucking down EEPROM contents");
Mike Iselyd8554972006-06-26 20:58:46 -03003573 }
3574
Mike Iselyd8554972006-06-26 20:58:46 -03003575 } while (0); LOCK_GIVE(hdw->big_lock);
3576}
3577
3578
3579/* Return true if we're in a mode for retrieval CPU firmware */
3580int pvr2_hdw_cpufw_get_enabled(struct pvr2_hdw *hdw)
3581{
Al Viro5fa12472008-03-29 03:07:38 +00003582 return hdw->fw_buffer != NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03003583}
3584
3585
3586int pvr2_hdw_cpufw_get(struct pvr2_hdw *hdw,unsigned int offs,
3587 char *buf,unsigned int cnt)
3588{
3589 int ret = -EINVAL;
3590 LOCK_TAKE(hdw->big_lock); do {
3591 if (!buf) break;
3592 if (!cnt) break;
3593
3594 if (!hdw->fw_buffer) {
3595 ret = -EIO;
3596 break;
3597 }
3598
3599 if (offs >= hdw->fw_size) {
3600 pvr2_trace(PVR2_TRACE_FIRMWARE,
3601 "Read firmware data offs=%d EOF",
3602 offs);
3603 ret = 0;
3604 break;
3605 }
3606
3607 if (offs + cnt > hdw->fw_size) cnt = hdw->fw_size - offs;
3608
3609 memcpy(buf,hdw->fw_buffer+offs,cnt);
3610
3611 pvr2_trace(PVR2_TRACE_FIRMWARE,
3612 "Read firmware data offs=%d cnt=%d",
3613 offs,cnt);
3614 ret = cnt;
3615 } while (0); LOCK_GIVE(hdw->big_lock);
3616
3617 return ret;
3618}
3619
3620
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003621int pvr2_hdw_v4l_get_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03003622 enum pvr2_v4l_type index)
Mike Iselyd8554972006-06-26 20:58:46 -03003623{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003624 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03003625 case pvr2_v4l_type_video: return hdw->v4l_minor_number_video;
3626 case pvr2_v4l_type_vbi: return hdw->v4l_minor_number_vbi;
3627 case pvr2_v4l_type_radio: return hdw->v4l_minor_number_radio;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003628 default: return -1;
3629 }
Mike Iselyd8554972006-06-26 20:58:46 -03003630}
3631
3632
Pantelis Koukousoulas2fdf3d92006-12-27 23:07:58 -03003633/* Store a v4l minor device number */
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003634void pvr2_hdw_v4l_store_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03003635 enum pvr2_v4l_type index,int v)
Mike Iselyd8554972006-06-26 20:58:46 -03003636{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003637 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03003638 case pvr2_v4l_type_video: hdw->v4l_minor_number_video = v;
3639 case pvr2_v4l_type_vbi: hdw->v4l_minor_number_vbi = v;
3640 case pvr2_v4l_type_radio: hdw->v4l_minor_number_radio = v;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003641 default: break;
3642 }
Mike Iselyd8554972006-06-26 20:58:46 -03003643}
3644
3645
David Howells7d12e782006-10-05 14:55:46 +01003646static void pvr2_ctl_write_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03003647{
3648 struct pvr2_hdw *hdw = urb->context;
3649 hdw->ctl_write_pend_flag = 0;
3650 if (hdw->ctl_read_pend_flag) return;
3651 complete(&hdw->ctl_done);
3652}
3653
3654
David Howells7d12e782006-10-05 14:55:46 +01003655static void pvr2_ctl_read_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03003656{
3657 struct pvr2_hdw *hdw = urb->context;
3658 hdw->ctl_read_pend_flag = 0;
3659 if (hdw->ctl_write_pend_flag) return;
3660 complete(&hdw->ctl_done);
3661}
3662
3663
3664static void pvr2_ctl_timeout(unsigned long data)
3665{
3666 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
3667 if (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
3668 hdw->ctl_timeout_flag = !0;
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01003669 if (hdw->ctl_write_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003670 usb_unlink_urb(hdw->ctl_write_urb);
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01003671 if (hdw->ctl_read_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003672 usb_unlink_urb(hdw->ctl_read_urb);
Mike Iselyd8554972006-06-26 20:58:46 -03003673 }
3674}
3675
3676
Mike Iselye61b6fc2006-07-18 22:42:18 -03003677/* Issue a command and get a response from the device. This extended
3678 version includes a probe flag (which if set means that device errors
3679 should not be logged or treated as fatal) and a timeout in jiffies.
3680 This can be used to non-lethally probe the health of endpoint 1. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03003681static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
3682 unsigned int timeout,int probe_fl,
3683 void *write_data,unsigned int write_len,
3684 void *read_data,unsigned int read_len)
Mike Iselyd8554972006-06-26 20:58:46 -03003685{
3686 unsigned int idx;
3687 int status = 0;
3688 struct timer_list timer;
3689 if (!hdw->ctl_lock_held) {
3690 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3691 "Attempted to execute control transfer"
3692 " without lock!!");
3693 return -EDEADLK;
3694 }
Mike Isely681c7392007-11-26 01:48:52 -03003695 if (!hdw->flag_ok && !probe_fl) {
Mike Iselyd8554972006-06-26 20:58:46 -03003696 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3697 "Attempted to execute control transfer"
3698 " when device not ok");
3699 return -EIO;
3700 }
3701 if (!(hdw->ctl_read_urb && hdw->ctl_write_urb)) {
3702 if (!probe_fl) {
3703 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3704 "Attempted to execute control transfer"
3705 " when USB is disconnected");
3706 }
3707 return -ENOTTY;
3708 }
3709
3710 /* Ensure that we have sane parameters */
3711 if (!write_data) write_len = 0;
3712 if (!read_data) read_len = 0;
3713 if (write_len > PVR2_CTL_BUFFSIZE) {
3714 pvr2_trace(
3715 PVR2_TRACE_ERROR_LEGS,
3716 "Attempted to execute %d byte"
3717 " control-write transfer (limit=%d)",
3718 write_len,PVR2_CTL_BUFFSIZE);
3719 return -EINVAL;
3720 }
3721 if (read_len > PVR2_CTL_BUFFSIZE) {
3722 pvr2_trace(
3723 PVR2_TRACE_ERROR_LEGS,
3724 "Attempted to execute %d byte"
3725 " control-read transfer (limit=%d)",
3726 write_len,PVR2_CTL_BUFFSIZE);
3727 return -EINVAL;
3728 }
3729 if ((!write_len) && (!read_len)) {
3730 pvr2_trace(
3731 PVR2_TRACE_ERROR_LEGS,
3732 "Attempted to execute null control transfer?");
3733 return -EINVAL;
3734 }
3735
3736
3737 hdw->cmd_debug_state = 1;
3738 if (write_len) {
3739 hdw->cmd_debug_code = ((unsigned char *)write_data)[0];
3740 } else {
3741 hdw->cmd_debug_code = 0;
3742 }
3743 hdw->cmd_debug_write_len = write_len;
3744 hdw->cmd_debug_read_len = read_len;
3745
3746 /* Initialize common stuff */
3747 init_completion(&hdw->ctl_done);
3748 hdw->ctl_timeout_flag = 0;
3749 hdw->ctl_write_pend_flag = 0;
3750 hdw->ctl_read_pend_flag = 0;
3751 init_timer(&timer);
3752 timer.expires = jiffies + timeout;
3753 timer.data = (unsigned long)hdw;
3754 timer.function = pvr2_ctl_timeout;
3755
3756 if (write_len) {
3757 hdw->cmd_debug_state = 2;
3758 /* Transfer write data to internal buffer */
3759 for (idx = 0; idx < write_len; idx++) {
3760 hdw->ctl_write_buffer[idx] =
3761 ((unsigned char *)write_data)[idx];
3762 }
3763 /* Initiate a write request */
3764 usb_fill_bulk_urb(hdw->ctl_write_urb,
3765 hdw->usb_dev,
3766 usb_sndbulkpipe(hdw->usb_dev,
3767 PVR2_CTL_WRITE_ENDPOINT),
3768 hdw->ctl_write_buffer,
3769 write_len,
3770 pvr2_ctl_write_complete,
3771 hdw);
3772 hdw->ctl_write_urb->actual_length = 0;
3773 hdw->ctl_write_pend_flag = !0;
3774 status = usb_submit_urb(hdw->ctl_write_urb,GFP_KERNEL);
3775 if (status < 0) {
3776 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3777 "Failed to submit write-control"
3778 " URB status=%d",status);
3779 hdw->ctl_write_pend_flag = 0;
3780 goto done;
3781 }
3782 }
3783
3784 if (read_len) {
3785 hdw->cmd_debug_state = 3;
3786 memset(hdw->ctl_read_buffer,0x43,read_len);
3787 /* Initiate a read request */
3788 usb_fill_bulk_urb(hdw->ctl_read_urb,
3789 hdw->usb_dev,
3790 usb_rcvbulkpipe(hdw->usb_dev,
3791 PVR2_CTL_READ_ENDPOINT),
3792 hdw->ctl_read_buffer,
3793 read_len,
3794 pvr2_ctl_read_complete,
3795 hdw);
3796 hdw->ctl_read_urb->actual_length = 0;
3797 hdw->ctl_read_pend_flag = !0;
3798 status = usb_submit_urb(hdw->ctl_read_urb,GFP_KERNEL);
3799 if (status < 0) {
3800 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3801 "Failed to submit read-control"
3802 " URB status=%d",status);
3803 hdw->ctl_read_pend_flag = 0;
3804 goto done;
3805 }
3806 }
3807
3808 /* Start timer */
3809 add_timer(&timer);
3810
3811 /* Now wait for all I/O to complete */
3812 hdw->cmd_debug_state = 4;
3813 while (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
3814 wait_for_completion(&hdw->ctl_done);
3815 }
3816 hdw->cmd_debug_state = 5;
3817
3818 /* Stop timer */
3819 del_timer_sync(&timer);
3820
3821 hdw->cmd_debug_state = 6;
3822 status = 0;
3823
3824 if (hdw->ctl_timeout_flag) {
3825 status = -ETIMEDOUT;
3826 if (!probe_fl) {
3827 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3828 "Timed out control-write");
3829 }
3830 goto done;
3831 }
3832
3833 if (write_len) {
3834 /* Validate results of write request */
3835 if ((hdw->ctl_write_urb->status != 0) &&
3836 (hdw->ctl_write_urb->status != -ENOENT) &&
3837 (hdw->ctl_write_urb->status != -ESHUTDOWN) &&
3838 (hdw->ctl_write_urb->status != -ECONNRESET)) {
3839 /* USB subsystem is reporting some kind of failure
3840 on the write */
3841 status = hdw->ctl_write_urb->status;
3842 if (!probe_fl) {
3843 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3844 "control-write URB failure,"
3845 " status=%d",
3846 status);
3847 }
3848 goto done;
3849 }
3850 if (hdw->ctl_write_urb->actual_length < write_len) {
3851 /* Failed to write enough data */
3852 status = -EIO;
3853 if (!probe_fl) {
3854 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3855 "control-write URB short,"
3856 " expected=%d got=%d",
3857 write_len,
3858 hdw->ctl_write_urb->actual_length);
3859 }
3860 goto done;
3861 }
3862 }
3863 if (read_len) {
3864 /* Validate results of read request */
3865 if ((hdw->ctl_read_urb->status != 0) &&
3866 (hdw->ctl_read_urb->status != -ENOENT) &&
3867 (hdw->ctl_read_urb->status != -ESHUTDOWN) &&
3868 (hdw->ctl_read_urb->status != -ECONNRESET)) {
3869 /* USB subsystem is reporting some kind of failure
3870 on the read */
3871 status = hdw->ctl_read_urb->status;
3872 if (!probe_fl) {
3873 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3874 "control-read URB failure,"
3875 " status=%d",
3876 status);
3877 }
3878 goto done;
3879 }
3880 if (hdw->ctl_read_urb->actual_length < read_len) {
3881 /* Failed to read enough data */
3882 status = -EIO;
3883 if (!probe_fl) {
3884 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3885 "control-read URB short,"
3886 " expected=%d got=%d",
3887 read_len,
3888 hdw->ctl_read_urb->actual_length);
3889 }
3890 goto done;
3891 }
3892 /* Transfer retrieved data out from internal buffer */
3893 for (idx = 0; idx < read_len; idx++) {
3894 ((unsigned char *)read_data)[idx] =
3895 hdw->ctl_read_buffer[idx];
3896 }
3897 }
3898
3899 done:
3900
3901 hdw->cmd_debug_state = 0;
3902 if ((status < 0) && (!probe_fl)) {
Mike Isely681c7392007-11-26 01:48:52 -03003903 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003904 }
3905 return status;
3906}
3907
3908
3909int pvr2_send_request(struct pvr2_hdw *hdw,
3910 void *write_data,unsigned int write_len,
3911 void *read_data,unsigned int read_len)
3912{
3913 return pvr2_send_request_ex(hdw,HZ*4,0,
3914 write_data,write_len,
3915 read_data,read_len);
3916}
3917
Mike Isely1c9d10d2008-03-28 05:38:54 -03003918
3919static int pvr2_issue_simple_cmd(struct pvr2_hdw *hdw,u32 cmdcode)
3920{
3921 int ret;
3922 unsigned int cnt = 1;
3923 unsigned int args = 0;
3924 LOCK_TAKE(hdw->ctl_lock);
3925 hdw->cmd_buffer[0] = cmdcode & 0xffu;
3926 args = (cmdcode >> 8) & 0xffu;
3927 args = (args > 2) ? 2 : args;
3928 if (args) {
3929 cnt += args;
3930 hdw->cmd_buffer[1] = (cmdcode >> 16) & 0xffu;
3931 if (args > 1) {
3932 hdw->cmd_buffer[2] = (cmdcode >> 24) & 0xffu;
3933 }
3934 }
3935 if (pvrusb2_debug & PVR2_TRACE_INIT) {
3936 unsigned int idx;
3937 unsigned int ccnt,bcnt;
3938 char tbuf[50];
3939 cmdcode &= 0xffu;
3940 bcnt = 0;
3941 ccnt = scnprintf(tbuf+bcnt,
3942 sizeof(tbuf)-bcnt,
3943 "Sending FX2 command 0x%x",cmdcode);
3944 bcnt += ccnt;
3945 for (idx = 0; idx < ARRAY_SIZE(pvr2_fx2cmd_desc); idx++) {
3946 if (pvr2_fx2cmd_desc[idx].id == cmdcode) {
3947 ccnt = scnprintf(tbuf+bcnt,
3948 sizeof(tbuf)-bcnt,
3949 " \"%s\"",
3950 pvr2_fx2cmd_desc[idx].desc);
3951 bcnt += ccnt;
3952 break;
3953 }
3954 }
3955 if (args) {
3956 ccnt = scnprintf(tbuf+bcnt,
3957 sizeof(tbuf)-bcnt,
3958 " (%u",hdw->cmd_buffer[1]);
3959 bcnt += ccnt;
3960 if (args > 1) {
3961 ccnt = scnprintf(tbuf+bcnt,
3962 sizeof(tbuf)-bcnt,
3963 ",%u",hdw->cmd_buffer[2]);
3964 bcnt += ccnt;
3965 }
3966 ccnt = scnprintf(tbuf+bcnt,
3967 sizeof(tbuf)-bcnt,
3968 ")");
3969 bcnt += ccnt;
3970 }
3971 pvr2_trace(PVR2_TRACE_INIT,"%.*s",bcnt,tbuf);
3972 }
3973 ret = pvr2_send_request(hdw,hdw->cmd_buffer,cnt,NULL,0);
3974 LOCK_GIVE(hdw->ctl_lock);
3975 return ret;
3976}
3977
3978
Mike Iselyd8554972006-06-26 20:58:46 -03003979int pvr2_write_register(struct pvr2_hdw *hdw, u16 reg, u32 data)
3980{
3981 int ret;
3982
3983 LOCK_TAKE(hdw->ctl_lock);
3984
Michael Krufky8d364362007-01-22 02:17:55 -03003985 hdw->cmd_buffer[0] = FX2CMD_REG_WRITE; /* write register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03003986 PVR2_DECOMPOSE_LE(hdw->cmd_buffer,1,data);
3987 hdw->cmd_buffer[5] = 0;
3988 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
3989 hdw->cmd_buffer[7] = reg & 0xff;
3990
3991
3992 ret = pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 0);
3993
3994 LOCK_GIVE(hdw->ctl_lock);
3995
3996 return ret;
3997}
3998
3999
Adrian Bunk07e337e2006-06-30 11:30:20 -03004000static int pvr2_read_register(struct pvr2_hdw *hdw, u16 reg, u32 *data)
Mike Iselyd8554972006-06-26 20:58:46 -03004001{
4002 int ret = 0;
4003
4004 LOCK_TAKE(hdw->ctl_lock);
4005
Michael Krufky8d364362007-01-22 02:17:55 -03004006 hdw->cmd_buffer[0] = FX2CMD_REG_READ; /* read register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03004007 hdw->cmd_buffer[1] = 0;
4008 hdw->cmd_buffer[2] = 0;
4009 hdw->cmd_buffer[3] = 0;
4010 hdw->cmd_buffer[4] = 0;
4011 hdw->cmd_buffer[5] = 0;
4012 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
4013 hdw->cmd_buffer[7] = reg & 0xff;
4014
4015 ret |= pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 4);
4016 *data = PVR2_COMPOSE_LE(hdw->cmd_buffer,0);
4017
4018 LOCK_GIVE(hdw->ctl_lock);
4019
4020 return ret;
4021}
4022
4023
Mike Isely681c7392007-11-26 01:48:52 -03004024void pvr2_hdw_render_useless(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03004025{
4026 if (!hdw->flag_ok) return;
Mike Isely681c7392007-11-26 01:48:52 -03004027 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
4028 "Device being rendered inoperable");
Mike Iselyd8554972006-06-26 20:58:46 -03004029 if (hdw->vid_stream) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03004030 pvr2_stream_setup(hdw->vid_stream,NULL,0,0);
Mike Iselyd8554972006-06-26 20:58:46 -03004031 }
Mike Isely681c7392007-11-26 01:48:52 -03004032 hdw->flag_ok = 0;
4033 trace_stbit("flag_ok",hdw->flag_ok);
4034 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03004035}
4036
4037
4038void pvr2_hdw_device_reset(struct pvr2_hdw *hdw)
4039{
4040 int ret;
4041 pvr2_trace(PVR2_TRACE_INIT,"Performing a device reset...");
Mike Iselya0fd1cb2006-06-30 11:35:28 -03004042 ret = usb_lock_device_for_reset(hdw->usb_dev,NULL);
Alan Stern011b15d2008-11-04 11:29:27 -05004043 if (ret == 0) {
Mike Iselyd8554972006-06-26 20:58:46 -03004044 ret = usb_reset_device(hdw->usb_dev);
4045 usb_unlock_device(hdw->usb_dev);
4046 } else {
4047 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
4048 "Failed to lock USB device ret=%d",ret);
4049 }
4050 if (init_pause_msec) {
4051 pvr2_trace(PVR2_TRACE_INFO,
4052 "Waiting %u msec for hardware to settle",
4053 init_pause_msec);
4054 msleep(init_pause_msec);
4055 }
4056
4057}
4058
4059
4060void pvr2_hdw_cpureset_assert(struct pvr2_hdw *hdw,int val)
4061{
4062 char da[1];
4063 unsigned int pipe;
4064 int ret;
4065
4066 if (!hdw->usb_dev) return;
4067
4068 pvr2_trace(PVR2_TRACE_INIT,"cpureset_assert(%d)",val);
4069
4070 da[0] = val ? 0x01 : 0x00;
4071
4072 /* Write the CPUCS register on the 8051. The lsb of the register
4073 is the reset bit; a 1 asserts reset while a 0 clears it. */
4074 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
4075 ret = usb_control_msg(hdw->usb_dev,pipe,0xa0,0x40,0xe600,0,da,1,HZ);
4076 if (ret < 0) {
4077 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
4078 "cpureset_assert(%d) error=%d",val,ret);
4079 pvr2_hdw_render_useless(hdw);
4080 }
4081}
4082
4083
4084int pvr2_hdw_cmd_deep_reset(struct pvr2_hdw *hdw)
4085{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004086 return pvr2_issue_simple_cmd(hdw,FX2CMD_DEEP_RESET);
Mike Iselyd8554972006-06-26 20:58:46 -03004087}
4088
4089
Michael Krufkye1edb192008-04-22 14:45:39 -03004090int pvr2_hdw_cmd_powerup(struct pvr2_hdw *hdw)
4091{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004092 return pvr2_issue_simple_cmd(hdw,FX2CMD_POWER_ON);
Michael Krufkye1edb192008-04-22 14:45:39 -03004093}
4094
Mike Isely1c9d10d2008-03-28 05:38:54 -03004095
Michael Krufkye1edb192008-04-22 14:45:39 -03004096int pvr2_hdw_cmd_powerdown(struct pvr2_hdw *hdw)
4097{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004098 return pvr2_issue_simple_cmd(hdw,FX2CMD_POWER_OFF);
Michael Krufkye1edb192008-04-22 14:45:39 -03004099}
4100
Mike Iselyd8554972006-06-26 20:58:46 -03004101
4102int pvr2_hdw_cmd_decoder_reset(struct pvr2_hdw *hdw)
4103{
Mike Iselyd8554972006-06-26 20:58:46 -03004104 pvr2_trace(PVR2_TRACE_INIT,
4105 "Requesting decoder reset");
Mike Iselyaf78e162009-03-07 00:21:30 -03004106 if (hdw->decoder_client_id) {
4107 v4l2_device_call_all(&hdw->v4l2_dev, hdw->decoder_client_id,
4108 core, reset, 0);
Mike Iselye17d7872009-06-20 14:45:52 -03004109 pvr2_hdw_cx25840_vbi_hack(hdw);
Mike Iselyaf78e162009-03-07 00:21:30 -03004110 return 0;
4111 }
4112 pvr2_trace(PVR2_TRACE_INIT,
4113 "Unable to reset decoder: nothing attached");
4114 return -ENOTTY;
Mike Iselyd8554972006-06-26 20:58:46 -03004115}
4116
4117
Mike Isely62433e32008-04-22 14:45:40 -03004118static int pvr2_hdw_cmd_hcw_demod_reset(struct pvr2_hdw *hdw, int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03004119{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004120 hdw->flag_ok = !0;
4121 return pvr2_issue_simple_cmd(hdw,
4122 FX2CMD_HCW_DEMOD_RESETIN |
4123 (1 << 8) |
4124 ((onoff ? 1 : 0) << 16));
Mike Isely84147f32008-04-22 14:45:40 -03004125}
4126
Mike Isely84147f32008-04-22 14:45:40 -03004127
Mike Isely62433e32008-04-22 14:45:40 -03004128static int pvr2_hdw_cmd_onair_fe_power_ctrl(struct pvr2_hdw *hdw, int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03004129{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004130 hdw->flag_ok = !0;
4131 return pvr2_issue_simple_cmd(hdw,(onoff ?
4132 FX2CMD_ONAIR_DTV_POWER_ON :
4133 FX2CMD_ONAIR_DTV_POWER_OFF));
Mike Isely84147f32008-04-22 14:45:40 -03004134}
4135
Mike Isely62433e32008-04-22 14:45:40 -03004136
4137static int pvr2_hdw_cmd_onair_digital_path_ctrl(struct pvr2_hdw *hdw,
4138 int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03004139{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004140 return pvr2_issue_simple_cmd(hdw,(onoff ?
4141 FX2CMD_ONAIR_DTV_STREAMING_ON :
4142 FX2CMD_ONAIR_DTV_STREAMING_OFF));
Mike Isely84147f32008-04-22 14:45:40 -03004143}
4144
Mike Isely62433e32008-04-22 14:45:40 -03004145
4146static void pvr2_hdw_cmd_modeswitch(struct pvr2_hdw *hdw,int digitalFl)
4147{
4148 int cmode;
4149 /* Compare digital/analog desired setting with current setting. If
4150 they don't match, fix it... */
4151 cmode = (digitalFl ? PVR2_PATHWAY_DIGITAL : PVR2_PATHWAY_ANALOG);
4152 if (cmode == hdw->pathway_state) {
4153 /* They match; nothing to do */
4154 return;
4155 }
4156
4157 switch (hdw->hdw_desc->digital_control_scheme) {
4158 case PVR2_DIGITAL_SCHEME_HAUPPAUGE:
4159 pvr2_hdw_cmd_hcw_demod_reset(hdw,digitalFl);
4160 if (cmode == PVR2_PATHWAY_ANALOG) {
4161 /* If moving to analog mode, also force the decoder
4162 to reset. If no decoder is attached, then it's
4163 ok to ignore this because if/when the decoder
4164 attaches, it will reset itself at that time. */
4165 pvr2_hdw_cmd_decoder_reset(hdw);
4166 }
4167 break;
4168 case PVR2_DIGITAL_SCHEME_ONAIR:
4169 /* Supposedly we should always have the power on whether in
4170 digital or analog mode. But for now do what appears to
4171 work... */
Mike Iselybb0c2fe2008-03-28 05:41:19 -03004172 pvr2_hdw_cmd_onair_fe_power_ctrl(hdw,digitalFl);
Mike Isely62433e32008-04-22 14:45:40 -03004173 break;
4174 default: break;
4175 }
4176
Mike Isely1b9c18c2008-04-22 14:45:41 -03004177 pvr2_hdw_untrip_unlocked(hdw);
Mike Isely62433e32008-04-22 14:45:40 -03004178 hdw->pathway_state = cmode;
4179}
4180
4181
Adrian Bunke9b59f62008-05-10 04:35:24 -03004182static void pvr2_led_ctrl_hauppauge(struct pvr2_hdw *hdw, int onoff)
Mike Iselyc55a97d2008-04-22 14:45:41 -03004183{
4184 /* change some GPIO data
4185 *
4186 * note: bit d7 of dir appears to control the LED,
4187 * so we shut it off here.
4188 *
Mike Iselyc55a97d2008-04-22 14:45:41 -03004189 */
Mike Isely40381cb2008-04-22 14:45:42 -03004190 if (onoff) {
Mike Iselyc55a97d2008-04-22 14:45:41 -03004191 pvr2_hdw_gpio_chg_dir(hdw, 0xffffffff, 0x00000481);
Mike Isely40381cb2008-04-22 14:45:42 -03004192 } else {
Mike Iselyc55a97d2008-04-22 14:45:41 -03004193 pvr2_hdw_gpio_chg_dir(hdw, 0xffffffff, 0x00000401);
Mike Isely40381cb2008-04-22 14:45:42 -03004194 }
Mike Iselyc55a97d2008-04-22 14:45:41 -03004195 pvr2_hdw_gpio_chg_out(hdw, 0xffffffff, 0x00000000);
Mike Isely40381cb2008-04-22 14:45:42 -03004196}
Mike Iselyc55a97d2008-04-22 14:45:41 -03004197
Mike Isely40381cb2008-04-22 14:45:42 -03004198
4199typedef void (*led_method_func)(struct pvr2_hdw *,int);
4200
4201static led_method_func led_methods[] = {
4202 [PVR2_LED_SCHEME_HAUPPAUGE] = pvr2_led_ctrl_hauppauge,
4203};
4204
4205
4206/* Toggle LED */
4207static void pvr2_led_ctrl(struct pvr2_hdw *hdw,int onoff)
4208{
4209 unsigned int scheme_id;
4210 led_method_func fp;
4211
4212 if ((!onoff) == (!hdw->led_on)) return;
4213
4214 hdw->led_on = onoff != 0;
4215
4216 scheme_id = hdw->hdw_desc->led_scheme;
4217 if (scheme_id < ARRAY_SIZE(led_methods)) {
4218 fp = led_methods[scheme_id];
4219 } else {
4220 fp = NULL;
4221 }
4222
4223 if (fp) (*fp)(hdw,onoff);
Mike Iselyc55a97d2008-04-22 14:45:41 -03004224}
4225
4226
Mike Iselye61b6fc2006-07-18 22:42:18 -03004227/* Stop / start video stream transport */
Adrian Bunk07e337e2006-06-30 11:30:20 -03004228static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl)
Mike Iselyd8554972006-06-26 20:58:46 -03004229{
Mike Iselybb0c2fe2008-03-28 05:41:19 -03004230 int ret;
4231
4232 /* If we're in analog mode, then just issue the usual analog
4233 command. */
4234 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
4235 return pvr2_issue_simple_cmd(hdw,
4236 (runFl ?
4237 FX2CMD_STREAMING_ON :
4238 FX2CMD_STREAMING_OFF));
4239 /*Note: Not reached */
Mike Isely62433e32008-04-22 14:45:40 -03004240 }
Mike Iselybb0c2fe2008-03-28 05:41:19 -03004241
4242 if (hdw->pathway_state != PVR2_PATHWAY_DIGITAL) {
4243 /* Whoops, we don't know what mode we're in... */
4244 return -EINVAL;
4245 }
4246
4247 /* To get here we have to be in digital mode. The mechanism here
4248 is unfortunately different for different vendors. So we switch
4249 on the device's digital scheme attribute in order to figure out
4250 what to do. */
4251 switch (hdw->hdw_desc->digital_control_scheme) {
4252 case PVR2_DIGITAL_SCHEME_HAUPPAUGE:
4253 return pvr2_issue_simple_cmd(hdw,
4254 (runFl ?
4255 FX2CMD_HCW_DTV_STREAMING_ON :
4256 FX2CMD_HCW_DTV_STREAMING_OFF));
4257 case PVR2_DIGITAL_SCHEME_ONAIR:
4258 ret = pvr2_issue_simple_cmd(hdw,
4259 (runFl ?
4260 FX2CMD_STREAMING_ON :
4261 FX2CMD_STREAMING_OFF));
4262 if (ret) return ret;
4263 return pvr2_hdw_cmd_onair_digital_path_ctrl(hdw,runFl);
4264 default:
4265 return -EINVAL;
4266 }
Mike Iselyd8554972006-06-26 20:58:46 -03004267}
4268
4269
Mike Isely62433e32008-04-22 14:45:40 -03004270/* Evaluate whether or not state_pathway_ok can change */
4271static int state_eval_pathway_ok(struct pvr2_hdw *hdw)
4272{
4273 if (hdw->state_pathway_ok) {
4274 /* Nothing to do if pathway is already ok */
4275 return 0;
4276 }
4277 if (!hdw->state_pipeline_idle) {
4278 /* Not allowed to change anything if pipeline is not idle */
4279 return 0;
4280 }
4281 pvr2_hdw_cmd_modeswitch(hdw,hdw->input_val == PVR2_CVAL_INPUT_DTV);
4282 hdw->state_pathway_ok = !0;
Mike Iselye9db1ff2008-04-22 14:45:41 -03004283 trace_stbit("state_pathway_ok",hdw->state_pathway_ok);
Mike Isely62433e32008-04-22 14:45:40 -03004284 return !0;
4285}
4286
4287
Mike Isely681c7392007-11-26 01:48:52 -03004288/* Evaluate whether or not state_encoder_ok can change */
4289static int state_eval_encoder_ok(struct pvr2_hdw *hdw)
4290{
4291 if (hdw->state_encoder_ok) return 0;
4292 if (hdw->flag_tripped) return 0;
4293 if (hdw->state_encoder_run) return 0;
4294 if (hdw->state_encoder_config) return 0;
4295 if (hdw->state_decoder_run) return 0;
4296 if (hdw->state_usbstream_run) return 0;
Mike Isely72998b72008-04-03 04:51:19 -03004297 if (hdw->pathway_state == PVR2_PATHWAY_DIGITAL) {
4298 if (!hdw->hdw_desc->flag_digital_requires_cx23416) return 0;
4299 } else if (hdw->pathway_state != PVR2_PATHWAY_ANALOG) {
4300 return 0;
4301 }
4302
Mike Isely681c7392007-11-26 01:48:52 -03004303 if (pvr2_upload_firmware2(hdw) < 0) {
4304 hdw->flag_tripped = !0;
4305 trace_stbit("flag_tripped",hdw->flag_tripped);
4306 return !0;
4307 }
4308 hdw->state_encoder_ok = !0;
4309 trace_stbit("state_encoder_ok",hdw->state_encoder_ok);
4310 return !0;
4311}
4312
4313
4314/* Evaluate whether or not state_encoder_config can change */
4315static int state_eval_encoder_config(struct pvr2_hdw *hdw)
4316{
4317 if (hdw->state_encoder_config) {
4318 if (hdw->state_encoder_ok) {
4319 if (hdw->state_pipeline_req &&
4320 !hdw->state_pipeline_pause) return 0;
4321 }
4322 hdw->state_encoder_config = 0;
4323 hdw->state_encoder_waitok = 0;
4324 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
4325 /* paranoia - solve race if timer just completed */
4326 del_timer_sync(&hdw->encoder_wait_timer);
4327 } else {
Mike Isely62433e32008-04-22 14:45:40 -03004328 if (!hdw->state_pathway_ok ||
4329 (hdw->pathway_state != PVR2_PATHWAY_ANALOG) ||
4330 !hdw->state_encoder_ok ||
Mike Isely681c7392007-11-26 01:48:52 -03004331 !hdw->state_pipeline_idle ||
4332 hdw->state_pipeline_pause ||
4333 !hdw->state_pipeline_req ||
4334 !hdw->state_pipeline_config) {
4335 /* We must reset the enforced wait interval if
4336 anything has happened that might have disturbed
4337 the encoder. This should be a rare case. */
4338 if (timer_pending(&hdw->encoder_wait_timer)) {
4339 del_timer_sync(&hdw->encoder_wait_timer);
4340 }
4341 if (hdw->state_encoder_waitok) {
4342 /* Must clear the state - therefore we did
4343 something to a state bit and must also
4344 return true. */
4345 hdw->state_encoder_waitok = 0;
4346 trace_stbit("state_encoder_waitok",
4347 hdw->state_encoder_waitok);
4348 return !0;
4349 }
4350 return 0;
4351 }
4352 if (!hdw->state_encoder_waitok) {
4353 if (!timer_pending(&hdw->encoder_wait_timer)) {
4354 /* waitok flag wasn't set and timer isn't
4355 running. Check flag once more to avoid
4356 a race then start the timer. This is
4357 the point when we measure out a minimal
4358 quiet interval before doing something to
4359 the encoder. */
4360 if (!hdw->state_encoder_waitok) {
4361 hdw->encoder_wait_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004362 jiffies +
4363 (HZ * TIME_MSEC_ENCODER_WAIT
4364 / 1000);
Mike Isely681c7392007-11-26 01:48:52 -03004365 add_timer(&hdw->encoder_wait_timer);
4366 }
4367 }
4368 /* We can't continue until we know we have been
4369 quiet for the interval measured by this
4370 timer. */
4371 return 0;
4372 }
4373 pvr2_encoder_configure(hdw);
4374 if (hdw->state_encoder_ok) hdw->state_encoder_config = !0;
4375 }
4376 trace_stbit("state_encoder_config",hdw->state_encoder_config);
4377 return !0;
4378}
4379
4380
Mike Iselyd913d632008-04-06 04:04:35 -03004381/* Return true if the encoder should not be running. */
4382static int state_check_disable_encoder_run(struct pvr2_hdw *hdw)
4383{
4384 if (!hdw->state_encoder_ok) {
4385 /* Encoder isn't healthy at the moment, so stop it. */
4386 return !0;
4387 }
4388 if (!hdw->state_pathway_ok) {
4389 /* Mode is not understood at the moment (i.e. it wants to
4390 change), so encoder must be stopped. */
4391 return !0;
4392 }
4393
4394 switch (hdw->pathway_state) {
4395 case PVR2_PATHWAY_ANALOG:
4396 if (!hdw->state_decoder_run) {
4397 /* We're in analog mode and the decoder is not
4398 running; thus the encoder should be stopped as
4399 well. */
4400 return !0;
4401 }
4402 break;
4403 case PVR2_PATHWAY_DIGITAL:
4404 if (hdw->state_encoder_runok) {
4405 /* This is a funny case. We're in digital mode so
4406 really the encoder should be stopped. However
4407 if it really is running, only kill it after
4408 runok has been set. This gives a chance for the
4409 onair quirk to function (encoder must run
4410 briefly first, at least once, before onair
4411 digital streaming can work). */
4412 return !0;
4413 }
4414 break;
4415 default:
4416 /* Unknown mode; so encoder should be stopped. */
4417 return !0;
4418 }
4419
4420 /* If we get here, we haven't found a reason to stop the
4421 encoder. */
4422 return 0;
4423}
4424
4425
4426/* Return true if the encoder should be running. */
4427static int state_check_enable_encoder_run(struct pvr2_hdw *hdw)
4428{
4429 if (!hdw->state_encoder_ok) {
4430 /* Don't run the encoder if it isn't healthy... */
4431 return 0;
4432 }
4433 if (!hdw->state_pathway_ok) {
4434 /* Don't run the encoder if we don't (yet) know what mode
4435 we need to be in... */
4436 return 0;
4437 }
4438
4439 switch (hdw->pathway_state) {
4440 case PVR2_PATHWAY_ANALOG:
4441 if (hdw->state_decoder_run) {
4442 /* In analog mode, if the decoder is running, then
4443 run the encoder. */
4444 return !0;
4445 }
4446 break;
4447 case PVR2_PATHWAY_DIGITAL:
4448 if ((hdw->hdw_desc->digital_control_scheme ==
4449 PVR2_DIGITAL_SCHEME_ONAIR) &&
4450 !hdw->state_encoder_runok) {
4451 /* This is a quirk. OnAir hardware won't stream
4452 digital until the encoder has been run at least
4453 once, for a minimal period of time (empiricially
4454 measured to be 1/4 second). So if we're on
4455 OnAir hardware and the encoder has never been
4456 run at all, then start the encoder. Normal
4457 state machine logic in the driver will
4458 automatically handle the remaining bits. */
4459 return !0;
4460 }
4461 break;
4462 default:
4463 /* For completeness (unknown mode; encoder won't run ever) */
4464 break;
4465 }
4466 /* If we get here, then we haven't found any reason to run the
4467 encoder, so don't run it. */
4468 return 0;
4469}
4470
4471
Mike Isely681c7392007-11-26 01:48:52 -03004472/* Evaluate whether or not state_encoder_run can change */
4473static int state_eval_encoder_run(struct pvr2_hdw *hdw)
4474{
4475 if (hdw->state_encoder_run) {
Mike Iselyd913d632008-04-06 04:04:35 -03004476 if (!state_check_disable_encoder_run(hdw)) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004477 if (hdw->state_encoder_ok) {
Mike Iselyd913d632008-04-06 04:04:35 -03004478 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely681c7392007-11-26 01:48:52 -03004479 if (pvr2_encoder_stop(hdw) < 0) return !0;
4480 }
4481 hdw->state_encoder_run = 0;
4482 } else {
Mike Iselyd913d632008-04-06 04:04:35 -03004483 if (!state_check_enable_encoder_run(hdw)) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004484 if (pvr2_encoder_start(hdw) < 0) return !0;
4485 hdw->state_encoder_run = !0;
Mike Iselyd913d632008-04-06 04:04:35 -03004486 if (!hdw->state_encoder_runok) {
4487 hdw->encoder_run_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004488 jiffies + (HZ * TIME_MSEC_ENCODER_OK / 1000);
Mike Iselyd913d632008-04-06 04:04:35 -03004489 add_timer(&hdw->encoder_run_timer);
4490 }
Mike Isely681c7392007-11-26 01:48:52 -03004491 }
4492 trace_stbit("state_encoder_run",hdw->state_encoder_run);
4493 return !0;
4494}
4495
4496
4497/* Timeout function for quiescent timer. */
4498static void pvr2_hdw_quiescent_timeout(unsigned long data)
4499{
4500 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4501 hdw->state_decoder_quiescent = !0;
4502 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
4503 hdw->state_stale = !0;
4504 queue_work(hdw->workqueue,&hdw->workpoll);
4505}
4506
4507
4508/* Timeout function for encoder wait timer. */
4509static void pvr2_hdw_encoder_wait_timeout(unsigned long data)
4510{
4511 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4512 hdw->state_encoder_waitok = !0;
4513 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
4514 hdw->state_stale = !0;
4515 queue_work(hdw->workqueue,&hdw->workpoll);
4516}
4517
4518
Mike Iselyd913d632008-04-06 04:04:35 -03004519/* Timeout function for encoder run timer. */
4520static void pvr2_hdw_encoder_run_timeout(unsigned long data)
4521{
4522 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4523 if (!hdw->state_encoder_runok) {
4524 hdw->state_encoder_runok = !0;
4525 trace_stbit("state_encoder_runok",hdw->state_encoder_runok);
4526 hdw->state_stale = !0;
4527 queue_work(hdw->workqueue,&hdw->workpoll);
4528 }
4529}
4530
4531
Mike Isely681c7392007-11-26 01:48:52 -03004532/* Evaluate whether or not state_decoder_run can change */
4533static int state_eval_decoder_run(struct pvr2_hdw *hdw)
4534{
4535 if (hdw->state_decoder_run) {
4536 if (hdw->state_encoder_ok) {
4537 if (hdw->state_pipeline_req &&
Mike Isely62433e32008-04-22 14:45:40 -03004538 !hdw->state_pipeline_pause &&
4539 hdw->state_pathway_ok) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004540 }
4541 if (!hdw->flag_decoder_missed) {
4542 pvr2_decoder_enable(hdw,0);
4543 }
4544 hdw->state_decoder_quiescent = 0;
4545 hdw->state_decoder_run = 0;
4546 /* paranoia - solve race if timer just completed */
4547 del_timer_sync(&hdw->quiescent_timer);
4548 } else {
4549 if (!hdw->state_decoder_quiescent) {
4550 if (!timer_pending(&hdw->quiescent_timer)) {
4551 /* We don't do something about the
4552 quiescent timer until right here because
4553 we also want to catch cases where the
4554 decoder was already not running (like
4555 after initialization) as opposed to
4556 knowing that we had just stopped it.
4557 The second flag check is here to cover a
4558 race - the timer could have run and set
4559 this flag just after the previous check
4560 but before we did the pending check. */
4561 if (!hdw->state_decoder_quiescent) {
4562 hdw->quiescent_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004563 jiffies +
4564 (HZ * TIME_MSEC_DECODER_WAIT
4565 / 1000);
Mike Isely681c7392007-11-26 01:48:52 -03004566 add_timer(&hdw->quiescent_timer);
4567 }
4568 }
4569 /* Don't allow decoder to start again until it has
4570 been quiesced first. This little detail should
4571 hopefully further stabilize the encoder. */
4572 return 0;
4573 }
Mike Isely62433e32008-04-22 14:45:40 -03004574 if (!hdw->state_pathway_ok ||
4575 (hdw->pathway_state != PVR2_PATHWAY_ANALOG) ||
4576 !hdw->state_pipeline_req ||
Mike Isely681c7392007-11-26 01:48:52 -03004577 hdw->state_pipeline_pause ||
4578 !hdw->state_pipeline_config ||
4579 !hdw->state_encoder_config ||
4580 !hdw->state_encoder_ok) return 0;
4581 del_timer_sync(&hdw->quiescent_timer);
4582 if (hdw->flag_decoder_missed) return 0;
4583 if (pvr2_decoder_enable(hdw,!0) < 0) return 0;
4584 hdw->state_decoder_quiescent = 0;
4585 hdw->state_decoder_run = !0;
4586 }
4587 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
4588 trace_stbit("state_decoder_run",hdw->state_decoder_run);
4589 return !0;
4590}
4591
4592
4593/* Evaluate whether or not state_usbstream_run can change */
4594static int state_eval_usbstream_run(struct pvr2_hdw *hdw)
4595{
4596 if (hdw->state_usbstream_run) {
Mike Isely72998b72008-04-03 04:51:19 -03004597 int fl = !0;
Mike Isely62433e32008-04-22 14:45:40 -03004598 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
Mike Isely72998b72008-04-03 04:51:19 -03004599 fl = (hdw->state_encoder_ok &&
4600 hdw->state_encoder_run);
4601 } else if ((hdw->pathway_state == PVR2_PATHWAY_DIGITAL) &&
4602 (hdw->hdw_desc->flag_digital_requires_cx23416)) {
4603 fl = hdw->state_encoder_ok;
4604 }
4605 if (fl &&
4606 hdw->state_pipeline_req &&
4607 !hdw->state_pipeline_pause &&
4608 hdw->state_pathway_ok) {
4609 return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004610 }
4611 pvr2_hdw_cmd_usbstream(hdw,0);
4612 hdw->state_usbstream_run = 0;
4613 } else {
Mike Isely62433e32008-04-22 14:45:40 -03004614 if (!hdw->state_pipeline_req ||
4615 hdw->state_pipeline_pause ||
4616 !hdw->state_pathway_ok) return 0;
4617 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
4618 if (!hdw->state_encoder_ok ||
4619 !hdw->state_encoder_run) return 0;
Mike Isely72998b72008-04-03 04:51:19 -03004620 } else if ((hdw->pathway_state == PVR2_PATHWAY_DIGITAL) &&
4621 (hdw->hdw_desc->flag_digital_requires_cx23416)) {
4622 if (!hdw->state_encoder_ok) return 0;
Mike Iselyd913d632008-04-06 04:04:35 -03004623 if (hdw->state_encoder_run) return 0;
4624 if (hdw->hdw_desc->digital_control_scheme ==
4625 PVR2_DIGITAL_SCHEME_ONAIR) {
4626 /* OnAir digital receivers won't stream
4627 unless the analog encoder has run first.
4628 Why? I have no idea. But don't even
4629 try until we know the analog side is
4630 known to have run. */
4631 if (!hdw->state_encoder_runok) return 0;
4632 }
Mike Isely62433e32008-04-22 14:45:40 -03004633 }
Mike Isely681c7392007-11-26 01:48:52 -03004634 if (pvr2_hdw_cmd_usbstream(hdw,!0) < 0) return 0;
4635 hdw->state_usbstream_run = !0;
4636 }
4637 trace_stbit("state_usbstream_run",hdw->state_usbstream_run);
4638 return !0;
4639}
4640
4641
4642/* Attempt to configure pipeline, if needed */
4643static int state_eval_pipeline_config(struct pvr2_hdw *hdw)
4644{
4645 if (hdw->state_pipeline_config ||
4646 hdw->state_pipeline_pause) return 0;
4647 pvr2_hdw_commit_execute(hdw);
4648 return !0;
4649}
4650
4651
4652/* Update pipeline idle and pipeline pause tracking states based on other
4653 inputs. This must be called whenever the other relevant inputs have
4654 changed. */
4655static int state_update_pipeline_state(struct pvr2_hdw *hdw)
4656{
4657 unsigned int st;
4658 int updatedFl = 0;
4659 /* Update pipeline state */
4660 st = !(hdw->state_encoder_run ||
4661 hdw->state_decoder_run ||
4662 hdw->state_usbstream_run ||
4663 (!hdw->state_decoder_quiescent));
4664 if (!st != !hdw->state_pipeline_idle) {
4665 hdw->state_pipeline_idle = st;
4666 updatedFl = !0;
4667 }
4668 if (hdw->state_pipeline_idle && hdw->state_pipeline_pause) {
4669 hdw->state_pipeline_pause = 0;
4670 updatedFl = !0;
4671 }
4672 return updatedFl;
4673}
4674
4675
4676typedef int (*state_eval_func)(struct pvr2_hdw *);
4677
4678/* Set of functions to be run to evaluate various states in the driver. */
Tobias Klauserebff0332008-04-22 14:45:45 -03004679static const state_eval_func eval_funcs[] = {
Mike Isely62433e32008-04-22 14:45:40 -03004680 state_eval_pathway_ok,
Mike Isely681c7392007-11-26 01:48:52 -03004681 state_eval_pipeline_config,
4682 state_eval_encoder_ok,
4683 state_eval_encoder_config,
4684 state_eval_decoder_run,
4685 state_eval_encoder_run,
4686 state_eval_usbstream_run,
4687};
4688
4689
4690/* Process various states and return true if we did anything interesting. */
4691static int pvr2_hdw_state_update(struct pvr2_hdw *hdw)
4692{
4693 unsigned int i;
4694 int state_updated = 0;
4695 int check_flag;
4696
4697 if (!hdw->state_stale) return 0;
4698 if ((hdw->fw1_state != FW1_STATE_OK) ||
4699 !hdw->flag_ok) {
4700 hdw->state_stale = 0;
4701 return !0;
4702 }
4703 /* This loop is the heart of the entire driver. It keeps trying to
4704 evaluate various bits of driver state until nothing changes for
4705 one full iteration. Each "bit of state" tracks some global
4706 aspect of the driver, e.g. whether decoder should run, if
4707 pipeline is configured, usb streaming is on, etc. We separately
4708 evaluate each of those questions based on other driver state to
4709 arrive at the correct running configuration. */
4710 do {
4711 check_flag = 0;
4712 state_update_pipeline_state(hdw);
4713 /* Iterate over each bit of state */
4714 for (i = 0; (i<ARRAY_SIZE(eval_funcs)) && hdw->flag_ok; i++) {
4715 if ((*eval_funcs[i])(hdw)) {
4716 check_flag = !0;
4717 state_updated = !0;
4718 state_update_pipeline_state(hdw);
4719 }
4720 }
4721 } while (check_flag && hdw->flag_ok);
4722 hdw->state_stale = 0;
4723 trace_stbit("state_stale",hdw->state_stale);
4724 return state_updated;
4725}
4726
4727
Mike Isely1cb03b72008-04-21 03:47:43 -03004728static unsigned int print_input_mask(unsigned int msk,
4729 char *buf,unsigned int acnt)
4730{
4731 unsigned int idx,ccnt;
4732 unsigned int tcnt = 0;
4733 for (idx = 0; idx < ARRAY_SIZE(control_values_input); idx++) {
4734 if (!((1 << idx) & msk)) continue;
4735 ccnt = scnprintf(buf+tcnt,
4736 acnt-tcnt,
4737 "%s%s",
4738 (tcnt ? ", " : ""),
4739 control_values_input[idx]);
4740 tcnt += ccnt;
4741 }
4742 return tcnt;
4743}
4744
4745
Mike Isely62433e32008-04-22 14:45:40 -03004746static const char *pvr2_pathway_state_name(int id)
4747{
4748 switch (id) {
4749 case PVR2_PATHWAY_ANALOG: return "analog";
4750 case PVR2_PATHWAY_DIGITAL: return "digital";
4751 default: return "unknown";
4752 }
4753}
4754
4755
Mike Isely681c7392007-11-26 01:48:52 -03004756static unsigned int pvr2_hdw_report_unlocked(struct pvr2_hdw *hdw,int which,
4757 char *buf,unsigned int acnt)
4758{
4759 switch (which) {
4760 case 0:
4761 return scnprintf(
4762 buf,acnt,
Mike Iselye9db1ff2008-04-22 14:45:41 -03004763 "driver:%s%s%s%s%s <mode=%s>",
Mike Isely681c7392007-11-26 01:48:52 -03004764 (hdw->flag_ok ? " <ok>" : " <fail>"),
4765 (hdw->flag_init_ok ? " <init>" : " <uninitialized>"),
4766 (hdw->flag_disconnected ? " <disconnected>" :
4767 " <connected>"),
4768 (hdw->flag_tripped ? " <tripped>" : ""),
Mike Isely62433e32008-04-22 14:45:40 -03004769 (hdw->flag_decoder_missed ? " <no decoder>" : ""),
4770 pvr2_pathway_state_name(hdw->pathway_state));
4771
Mike Isely681c7392007-11-26 01:48:52 -03004772 case 1:
4773 return scnprintf(
4774 buf,acnt,
4775 "pipeline:%s%s%s%s",
4776 (hdw->state_pipeline_idle ? " <idle>" : ""),
4777 (hdw->state_pipeline_config ?
4778 " <configok>" : " <stale>"),
4779 (hdw->state_pipeline_req ? " <req>" : ""),
4780 (hdw->state_pipeline_pause ? " <pause>" : ""));
4781 case 2:
4782 return scnprintf(
4783 buf,acnt,
Mike Isely62433e32008-04-22 14:45:40 -03004784 "worker:%s%s%s%s%s%s%s",
Mike Isely681c7392007-11-26 01:48:52 -03004785 (hdw->state_decoder_run ?
4786 " <decode:run>" :
4787 (hdw->state_decoder_quiescent ?
4788 "" : " <decode:stop>")),
4789 (hdw->state_decoder_quiescent ?
4790 " <decode:quiescent>" : ""),
4791 (hdw->state_encoder_ok ?
4792 "" : " <encode:init>"),
4793 (hdw->state_encoder_run ?
Mike Iselyd913d632008-04-06 04:04:35 -03004794 (hdw->state_encoder_runok ?
4795 " <encode:run>" :
4796 " <encode:firstrun>") :
4797 (hdw->state_encoder_runok ?
4798 " <encode:stop>" :
4799 " <encode:virgin>")),
Mike Isely681c7392007-11-26 01:48:52 -03004800 (hdw->state_encoder_config ?
4801 " <encode:configok>" :
4802 (hdw->state_encoder_waitok ?
Mike Iselyb9a37d92008-03-28 05:31:40 -03004803 "" : " <encode:waitok>")),
Mike Isely681c7392007-11-26 01:48:52 -03004804 (hdw->state_usbstream_run ?
Mike Isely62433e32008-04-22 14:45:40 -03004805 " <usb:run>" : " <usb:stop>"),
4806 (hdw->state_pathway_ok ?
Mike Iselye9db1ff2008-04-22 14:45:41 -03004807 " <pathway:ok>" : ""));
Mike Isely681c7392007-11-26 01:48:52 -03004808 case 3:
4809 return scnprintf(
4810 buf,acnt,
4811 "state: %s",
4812 pvr2_get_state_name(hdw->master_state));
Mike Iselyad0992e2008-03-28 05:34:45 -03004813 case 4: {
Mike Isely1cb03b72008-04-21 03:47:43 -03004814 unsigned int tcnt = 0;
4815 unsigned int ccnt;
4816
4817 ccnt = scnprintf(buf,
4818 acnt,
4819 "Hardware supported inputs: ");
4820 tcnt += ccnt;
4821 tcnt += print_input_mask(hdw->input_avail_mask,
4822 buf+tcnt,
4823 acnt-tcnt);
4824 if (hdw->input_avail_mask != hdw->input_allowed_mask) {
4825 ccnt = scnprintf(buf+tcnt,
4826 acnt-tcnt,
4827 "; allowed inputs: ");
4828 tcnt += ccnt;
4829 tcnt += print_input_mask(hdw->input_allowed_mask,
4830 buf+tcnt,
4831 acnt-tcnt);
4832 }
4833 return tcnt;
4834 }
4835 case 5: {
Mike Iselyad0992e2008-03-28 05:34:45 -03004836 struct pvr2_stream_stats stats;
4837 if (!hdw->vid_stream) break;
4838 pvr2_stream_get_stats(hdw->vid_stream,
4839 &stats,
4840 0);
4841 return scnprintf(
4842 buf,acnt,
4843 "Bytes streamed=%u"
4844 " URBs: queued=%u idle=%u ready=%u"
4845 " processed=%u failed=%u",
4846 stats.bytes_processed,
4847 stats.buffers_in_queue,
4848 stats.buffers_in_idle,
4849 stats.buffers_in_ready,
4850 stats.buffers_processed,
4851 stats.buffers_failed);
4852 }
Mike Isely27eab382009-04-06 01:51:38 -03004853 case 6: {
4854 unsigned int id = hdw->ir_scheme_active;
4855 return scnprintf(buf, acnt, "ir scheme: id=%d %s", id,
4856 (id >= ARRAY_SIZE(ir_scheme_names) ?
4857 "?" : ir_scheme_names[id]));
4858 }
Mike Isely681c7392007-11-26 01:48:52 -03004859 default: break;
4860 }
4861 return 0;
4862}
4863
4864
Mike Isely2eb563b2009-03-08 18:25:46 -03004865/* Generate report containing info about attached sub-devices and attached
4866 i2c clients, including an indication of which attached i2c clients are
4867 actually sub-devices. */
4868static unsigned int pvr2_hdw_report_clients(struct pvr2_hdw *hdw,
4869 char *buf, unsigned int acnt)
4870{
4871 struct v4l2_subdev *sd;
4872 unsigned int tcnt = 0;
4873 unsigned int ccnt;
4874 struct i2c_client *client;
Mike Isely2eb563b2009-03-08 18:25:46 -03004875 const char *p;
4876 unsigned int id;
4877
Jean Delvarefa7ce762009-05-02 00:22:27 -03004878 ccnt = scnprintf(buf, acnt, "Associated v4l2-subdev drivers and I2C clients:\n");
Mike Isely2eb563b2009-03-08 18:25:46 -03004879 tcnt += ccnt;
4880 v4l2_device_for_each_subdev(sd, &hdw->v4l2_dev) {
4881 id = sd->grp_id;
4882 p = NULL;
4883 if (id < ARRAY_SIZE(module_names)) p = module_names[id];
4884 if (p) {
Jean Delvarefa7ce762009-05-02 00:22:27 -03004885 ccnt = scnprintf(buf + tcnt, acnt - tcnt, " %s:", p);
Mike Isely2eb563b2009-03-08 18:25:46 -03004886 tcnt += ccnt;
4887 } else {
4888 ccnt = scnprintf(buf + tcnt, acnt - tcnt,
Jean Delvarefa7ce762009-05-02 00:22:27 -03004889 " (unknown id=%u):", id);
4890 tcnt += ccnt;
4891 }
4892 client = v4l2_get_subdevdata(sd);
4893 if (client) {
4894 ccnt = scnprintf(buf + tcnt, acnt - tcnt,
4895 " %s @ %02x\n", client->name,
4896 client->addr);
4897 tcnt += ccnt;
4898 } else {
4899 ccnt = scnprintf(buf + tcnt, acnt - tcnt,
4900 " no i2c client\n");
Mike Isely2eb563b2009-03-08 18:25:46 -03004901 tcnt += ccnt;
4902 }
4903 }
Mike Isely2eb563b2009-03-08 18:25:46 -03004904 return tcnt;
4905}
4906
4907
Mike Isely681c7392007-11-26 01:48:52 -03004908unsigned int pvr2_hdw_state_report(struct pvr2_hdw *hdw,
4909 char *buf,unsigned int acnt)
4910{
4911 unsigned int bcnt,ccnt,idx;
4912 bcnt = 0;
4913 LOCK_TAKE(hdw->big_lock);
4914 for (idx = 0; ; idx++) {
4915 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,acnt);
4916 if (!ccnt) break;
4917 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
4918 if (!acnt) break;
4919 buf[0] = '\n'; ccnt = 1;
4920 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
4921 }
Mike Isely2eb563b2009-03-08 18:25:46 -03004922 ccnt = pvr2_hdw_report_clients(hdw, buf, acnt);
4923 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
Mike Isely681c7392007-11-26 01:48:52 -03004924 LOCK_GIVE(hdw->big_lock);
4925 return bcnt;
4926}
4927
4928
4929static void pvr2_hdw_state_log_state(struct pvr2_hdw *hdw)
4930{
Mike Isely2eb563b2009-03-08 18:25:46 -03004931 char buf[256];
4932 unsigned int idx, ccnt;
4933 unsigned int lcnt, ucnt;
Mike Isely681c7392007-11-26 01:48:52 -03004934
4935 for (idx = 0; ; idx++) {
4936 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,sizeof(buf));
4937 if (!ccnt) break;
4938 printk(KERN_INFO "%s %.*s\n",hdw->name,ccnt,buf);
4939 }
Mike Isely2eb563b2009-03-08 18:25:46 -03004940 ccnt = pvr2_hdw_report_clients(hdw, buf, sizeof(buf));
4941 ucnt = 0;
4942 while (ucnt < ccnt) {
4943 lcnt = 0;
4944 while ((lcnt + ucnt < ccnt) && (buf[lcnt + ucnt] != '\n')) {
4945 lcnt++;
4946 }
4947 printk(KERN_INFO "%s %.*s\n", hdw->name, lcnt, buf + ucnt);
4948 ucnt += lcnt + 1;
4949 }
Mike Isely681c7392007-11-26 01:48:52 -03004950}
4951
4952
4953/* Evaluate and update the driver's current state, taking various actions
4954 as appropriate for the update. */
4955static int pvr2_hdw_state_eval(struct pvr2_hdw *hdw)
4956{
4957 unsigned int st;
4958 int state_updated = 0;
4959 int callback_flag = 0;
Mike Isely1b9c18c2008-04-22 14:45:41 -03004960 int analog_mode;
Mike Isely681c7392007-11-26 01:48:52 -03004961
4962 pvr2_trace(PVR2_TRACE_STBITS,
4963 "Drive state check START");
4964 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
4965 pvr2_hdw_state_log_state(hdw);
4966 }
4967
4968 /* Process all state and get back over disposition */
4969 state_updated = pvr2_hdw_state_update(hdw);
4970
Mike Isely1b9c18c2008-04-22 14:45:41 -03004971 analog_mode = (hdw->pathway_state != PVR2_PATHWAY_DIGITAL);
4972
Mike Isely681c7392007-11-26 01:48:52 -03004973 /* Update master state based upon all other states. */
4974 if (!hdw->flag_ok) {
4975 st = PVR2_STATE_DEAD;
4976 } else if (hdw->fw1_state != FW1_STATE_OK) {
4977 st = PVR2_STATE_COLD;
Mike Isely72998b72008-04-03 04:51:19 -03004978 } else if ((analog_mode ||
4979 hdw->hdw_desc->flag_digital_requires_cx23416) &&
4980 !hdw->state_encoder_ok) {
Mike Isely681c7392007-11-26 01:48:52 -03004981 st = PVR2_STATE_WARM;
Mike Isely1b9c18c2008-04-22 14:45:41 -03004982 } else if (hdw->flag_tripped ||
4983 (analog_mode && hdw->flag_decoder_missed)) {
Mike Isely681c7392007-11-26 01:48:52 -03004984 st = PVR2_STATE_ERROR;
Mike Isely62433e32008-04-22 14:45:40 -03004985 } else if (hdw->state_usbstream_run &&
Mike Isely1b9c18c2008-04-22 14:45:41 -03004986 (!analog_mode ||
Mike Isely62433e32008-04-22 14:45:40 -03004987 (hdw->state_encoder_run && hdw->state_decoder_run))) {
Mike Isely681c7392007-11-26 01:48:52 -03004988 st = PVR2_STATE_RUN;
4989 } else {
4990 st = PVR2_STATE_READY;
4991 }
4992 if (hdw->master_state != st) {
4993 pvr2_trace(PVR2_TRACE_STATE,
4994 "Device state change from %s to %s",
4995 pvr2_get_state_name(hdw->master_state),
4996 pvr2_get_state_name(st));
Mike Isely40381cb2008-04-22 14:45:42 -03004997 pvr2_led_ctrl(hdw,st == PVR2_STATE_RUN);
Mike Isely681c7392007-11-26 01:48:52 -03004998 hdw->master_state = st;
4999 state_updated = !0;
5000 callback_flag = !0;
5001 }
5002 if (state_updated) {
5003 /* Trigger anyone waiting on any state changes here. */
5004 wake_up(&hdw->state_wait_data);
5005 }
5006
5007 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
5008 pvr2_hdw_state_log_state(hdw);
5009 }
5010 pvr2_trace(PVR2_TRACE_STBITS,
5011 "Drive state check DONE callback=%d",callback_flag);
5012
5013 return callback_flag;
5014}
5015
5016
5017/* Cause kernel thread to check / update driver state */
5018static void pvr2_hdw_state_sched(struct pvr2_hdw *hdw)
5019{
5020 if (hdw->state_stale) return;
5021 hdw->state_stale = !0;
5022 trace_stbit("state_stale",hdw->state_stale);
5023 queue_work(hdw->workqueue,&hdw->workpoll);
5024}
5025
5026
Mike Iselyd8554972006-06-26 20:58:46 -03005027int pvr2_hdw_gpio_get_dir(struct pvr2_hdw *hdw,u32 *dp)
5028{
5029 return pvr2_read_register(hdw,PVR2_GPIO_DIR,dp);
5030}
5031
5032
5033int pvr2_hdw_gpio_get_out(struct pvr2_hdw *hdw,u32 *dp)
5034{
5035 return pvr2_read_register(hdw,PVR2_GPIO_OUT,dp);
5036}
5037
5038
5039int pvr2_hdw_gpio_get_in(struct pvr2_hdw *hdw,u32 *dp)
5040{
5041 return pvr2_read_register(hdw,PVR2_GPIO_IN,dp);
5042}
5043
5044
5045int pvr2_hdw_gpio_chg_dir(struct pvr2_hdw *hdw,u32 msk,u32 val)
5046{
5047 u32 cval,nval;
5048 int ret;
5049 if (~msk) {
5050 ret = pvr2_read_register(hdw,PVR2_GPIO_DIR,&cval);
5051 if (ret) return ret;
5052 nval = (cval & ~msk) | (val & msk);
5053 pvr2_trace(PVR2_TRACE_GPIO,
5054 "GPIO direction changing 0x%x:0x%x"
5055 " from 0x%x to 0x%x",
5056 msk,val,cval,nval);
5057 } else {
5058 nval = val;
5059 pvr2_trace(PVR2_TRACE_GPIO,
5060 "GPIO direction changing to 0x%x",nval);
5061 }
5062 return pvr2_write_register(hdw,PVR2_GPIO_DIR,nval);
5063}
5064
5065
5066int pvr2_hdw_gpio_chg_out(struct pvr2_hdw *hdw,u32 msk,u32 val)
5067{
5068 u32 cval,nval;
5069 int ret;
5070 if (~msk) {
5071 ret = pvr2_read_register(hdw,PVR2_GPIO_OUT,&cval);
5072 if (ret) return ret;
5073 nval = (cval & ~msk) | (val & msk);
5074 pvr2_trace(PVR2_TRACE_GPIO,
5075 "GPIO output changing 0x%x:0x%x from 0x%x to 0x%x",
5076 msk,val,cval,nval);
5077 } else {
5078 nval = val;
5079 pvr2_trace(PVR2_TRACE_GPIO,
5080 "GPIO output changing to 0x%x",nval);
5081 }
5082 return pvr2_write_register(hdw,PVR2_GPIO_OUT,nval);
5083}
5084
5085
Mike Iselya51f5002009-03-06 23:30:37 -03005086void pvr2_hdw_status_poll(struct pvr2_hdw *hdw)
5087{
Mike Isely40f07112009-03-07 00:08:17 -03005088 struct v4l2_tuner *vtp = &hdw->tuner_signal_info;
5089 memset(vtp, 0, sizeof(*vtp));
Mike Isely2641df32009-03-07 00:13:25 -03005090 hdw->tuner_signal_stale = 0;
Mike Isely40f07112009-03-07 00:08:17 -03005091 /* Note: There apparently is no replacement for VIDIOC_CROPCAP
5092 using v4l2-subdev - therefore we can't support that AT ALL right
5093 now. (Of course, no sub-drivers seem to implement it either.
5094 But now it's a a chicken and egg problem...) */
5095 v4l2_device_call_all(&hdw->v4l2_dev, 0, tuner, g_tuner,
5096 &hdw->tuner_signal_info);
Mike Isely2641df32009-03-07 00:13:25 -03005097 pvr2_trace(PVR2_TRACE_CHIPS, "subdev status poll"
Mike Isely40f07112009-03-07 00:08:17 -03005098 " type=%u strength=%u audio=0x%x cap=0x%x"
5099 " low=%u hi=%u",
5100 vtp->type,
5101 vtp->signal, vtp->rxsubchans, vtp->capability,
5102 vtp->rangelow, vtp->rangehigh);
Mike Isely2641df32009-03-07 00:13:25 -03005103
5104 /* We have to do this to avoid getting into constant polling if
5105 there's nobody to answer a poll of cropcap info. */
5106 hdw->cropcap_stale = 0;
Mike Iselya51f5002009-03-06 23:30:37 -03005107}
5108
5109
Mike Isely7fb20fa2008-04-22 14:45:37 -03005110unsigned int pvr2_hdw_get_input_available(struct pvr2_hdw *hdw)
5111{
5112 return hdw->input_avail_mask;
5113}
5114
5115
Mike Isely1cb03b72008-04-21 03:47:43 -03005116unsigned int pvr2_hdw_get_input_allowed(struct pvr2_hdw *hdw)
5117{
5118 return hdw->input_allowed_mask;
5119}
5120
5121
5122static int pvr2_hdw_set_input(struct pvr2_hdw *hdw,int v)
5123{
5124 if (hdw->input_val != v) {
5125 hdw->input_val = v;
5126 hdw->input_dirty = !0;
5127 }
5128
5129 /* Handle side effects - if we switch to a mode that needs the RF
5130 tuner, then select the right frequency choice as well and mark
5131 it dirty. */
5132 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
5133 hdw->freqSelector = 0;
5134 hdw->freqDirty = !0;
5135 } else if ((hdw->input_val == PVR2_CVAL_INPUT_TV) ||
5136 (hdw->input_val == PVR2_CVAL_INPUT_DTV)) {
5137 hdw->freqSelector = 1;
5138 hdw->freqDirty = !0;
5139 }
5140 return 0;
5141}
5142
5143
5144int pvr2_hdw_set_input_allowed(struct pvr2_hdw *hdw,
5145 unsigned int change_mask,
5146 unsigned int change_val)
5147{
5148 int ret = 0;
5149 unsigned int nv,m,idx;
5150 LOCK_TAKE(hdw->big_lock);
5151 do {
5152 nv = hdw->input_allowed_mask & ~change_mask;
5153 nv |= (change_val & change_mask);
5154 nv &= hdw->input_avail_mask;
5155 if (!nv) {
5156 /* No legal modes left; return error instead. */
5157 ret = -EPERM;
5158 break;
5159 }
5160 hdw->input_allowed_mask = nv;
5161 if ((1 << hdw->input_val) & hdw->input_allowed_mask) {
5162 /* Current mode is still in the allowed mask, so
5163 we're done. */
5164 break;
5165 }
5166 /* Select and switch to a mode that is still in the allowed
5167 mask */
5168 if (!hdw->input_allowed_mask) {
5169 /* Nothing legal; give up */
5170 break;
5171 }
5172 m = hdw->input_allowed_mask;
5173 for (idx = 0; idx < (sizeof(m) << 3); idx++) {
5174 if (!((1 << idx) & m)) continue;
5175 pvr2_hdw_set_input(hdw,idx);
5176 break;
5177 }
5178 } while (0);
5179 LOCK_GIVE(hdw->big_lock);
5180 return ret;
5181}
5182
5183
Mike Iselye61b6fc2006-07-18 22:42:18 -03005184/* Find I2C address of eeprom */
Adrian Bunk07e337e2006-06-30 11:30:20 -03005185static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03005186{
5187 int result;
5188 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03005189 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03005190 result = pvr2_send_request(hdw,
5191 hdw->cmd_buffer,1,
5192 hdw->cmd_buffer,1);
5193 if (result < 0) break;
5194 result = hdw->cmd_buffer[0];
5195 } while(0); LOCK_GIVE(hdw->ctl_lock);
5196 return result;
5197}
5198
5199
Mike Isely32ffa9a2006-09-23 22:26:52 -03005200int pvr2_hdw_register_access(struct pvr2_hdw *hdw,
Hans Verkuilaecde8b2008-12-30 07:14:19 -03005201 struct v4l2_dbg_match *match, u64 reg_id,
5202 int setFl, u64 *val_ptr)
Mike Isely32ffa9a2006-09-23 22:26:52 -03005203{
5204#ifdef CONFIG_VIDEO_ADV_DEBUG
Hans Verkuilaecde8b2008-12-30 07:14:19 -03005205 struct v4l2_dbg_register req;
Mike Isely6d988162006-09-28 17:53:49 -03005206 int stat = 0;
5207 int okFl = 0;
Mike Isely32ffa9a2006-09-23 22:26:52 -03005208
Mike Isely201f5c92007-01-28 16:08:36 -03005209 if (!capable(CAP_SYS_ADMIN)) return -EPERM;
5210
Hans Verkuilaecde8b2008-12-30 07:14:19 -03005211 req.match = *match;
Mike Isely32ffa9a2006-09-23 22:26:52 -03005212 req.reg = reg_id;
5213 if (setFl) req.val = *val_ptr;
Mike Iselyd8f5b9b2009-03-07 00:05:00 -03005214 /* It would be nice to know if a sub-device answered the request */
5215 v4l2_device_call_all(&hdw->v4l2_dev, 0, core, g_register, &req);
5216 if (!setFl) *val_ptr = req.val;
Mike Isely6d988162006-09-28 17:53:49 -03005217 if (okFl) {
5218 return stat;
5219 }
Mike Isely32ffa9a2006-09-23 22:26:52 -03005220 return -EINVAL;
5221#else
5222 return -ENOSYS;
5223#endif
5224}
5225
5226
Mike Iselyd8554972006-06-26 20:58:46 -03005227/*
5228 Stuff for Emacs to see, in order to encourage consistent editing style:
5229 *** Local Variables: ***
5230 *** mode: c ***
5231 *** fill-column: 75 ***
5232 *** tab-width: 8 ***
5233 *** c-basic-offset: 8 ***
5234 *** End: ***
5235 */