blob: 6c0848b66e259f6cb74e0d7e98ee5d43891f7ae0 [file] [log] [blame]
Martin Fuzzey23d3e7a2009-11-21 12:14:48 +01001/*
2 * USB Host Controller Driver for IMX21
3 *
4 * Copyright (C) 2006 Loping Dog Embedded Systems
5 * Copyright (C) 2009 Martin Fuzzey
6 * Originally written by Jay Monkman <jtm@lopingdog.com>
7 * Ported to 2.6.30, debugged and enhanced by Martin Fuzzey
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software Foundation,
21 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 */
23
24
25 /*
26 * The i.MX21 USB hardware contains
27 * * 32 transfer descriptors (called ETDs)
28 * * 4Kb of Data memory
29 *
30 * The data memory is shared between the host and fuction controlers
31 * (but this driver only supports the host controler)
32 *
33 * So setting up a transfer involves:
34 * * Allocating a ETD
35 * * Fill in ETD with appropriate information
36 * * Allocating data memory (and putting the offset in the ETD)
37 * * Activate the ETD
38 * * Get interrupt when done.
39 *
40 * An ETD is assigned to each active endpoint.
41 *
42 * Low resource (ETD and Data memory) situations are handled differently for
43 * isochronous and non insosynchronous transactions :
44 *
45 * Non ISOC transfers are queued if either ETDs or Data memory are unavailable
46 *
47 * ISOC transfers use 2 ETDs per endpoint to achieve double buffering.
48 * They allocate both ETDs and Data memory during URB submission
49 * (and fail if unavailable).
50 */
51
52#include <linux/clk.h>
53#include <linux/io.h>
54#include <linux/kernel.h>
55#include <linux/list.h>
56#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090057#include <linux/slab.h>
Martin Fuzzey23d3e7a2009-11-21 12:14:48 +010058#include <linux/usb.h>
Eric Lescouet27729aa2010-04-24 23:21:52 +020059#include <linux/usb/hcd.h>
Martin Fuzzey23d3e7a2009-11-21 12:14:48 +010060
Martin Fuzzey23d3e7a2009-11-21 12:14:48 +010061#include "imx21-hcd.h"
62
63#ifdef DEBUG
64#define DEBUG_LOG_FRAME(imx21, etd, event) \
65 (etd)->event##_frame = readl((imx21)->regs + USBH_FRMNUB)
66#else
67#define DEBUG_LOG_FRAME(imx21, etd, event) do { } while (0)
68#endif
69
70static const char hcd_name[] = "imx21-hcd";
71
72static inline struct imx21 *hcd_to_imx21(struct usb_hcd *hcd)
73{
74 return (struct imx21 *)hcd->hcd_priv;
75}
76
77
78/* =========================================== */
79/* Hardware access helpers */
80/* =========================================== */
81
82static inline void set_register_bits(struct imx21 *imx21, u32 offset, u32 mask)
83{
84 void __iomem *reg = imx21->regs + offset;
85 writel(readl(reg) | mask, reg);
86}
87
88static inline void clear_register_bits(struct imx21 *imx21,
89 u32 offset, u32 mask)
90{
91 void __iomem *reg = imx21->regs + offset;
92 writel(readl(reg) & ~mask, reg);
93}
94
95static inline void clear_toggle_bit(struct imx21 *imx21, u32 offset, u32 mask)
96{
97 void __iomem *reg = imx21->regs + offset;
98
99 if (readl(reg) & mask)
100 writel(mask, reg);
101}
102
103static inline void set_toggle_bit(struct imx21 *imx21, u32 offset, u32 mask)
104{
105 void __iomem *reg = imx21->regs + offset;
106
107 if (!(readl(reg) & mask))
108 writel(mask, reg);
109}
110
111static void etd_writel(struct imx21 *imx21, int etd_num, int dword, u32 value)
112{
113 writel(value, imx21->regs + USB_ETD_DWORD(etd_num, dword));
114}
115
116static u32 etd_readl(struct imx21 *imx21, int etd_num, int dword)
117{
118 return readl(imx21->regs + USB_ETD_DWORD(etd_num, dword));
119}
120
121static inline int wrap_frame(int counter)
122{
123 return counter & 0xFFFF;
124}
125
126static inline int frame_after(int frame, int after)
127{
128 /* handle wrapping like jiffies time_afer */
129 return (s16)((s16)after - (s16)frame) < 0;
130}
131
132static int imx21_hc_get_frame(struct usb_hcd *hcd)
133{
134 struct imx21 *imx21 = hcd_to_imx21(hcd);
135
136 return wrap_frame(readl(imx21->regs + USBH_FRMNUB));
137}
138
139
140#include "imx21-dbg.c"
141
142/* =========================================== */
143/* ETD management */
144/* =========================================== */
145
146static int alloc_etd(struct imx21 *imx21)
147{
148 int i;
149 struct etd_priv *etd = imx21->etd;
150
151 for (i = 0; i < USB_NUM_ETD; i++, etd++) {
152 if (etd->alloc == 0) {
153 memset(etd, 0, sizeof(imx21->etd[0]));
154 etd->alloc = 1;
155 debug_etd_allocated(imx21);
156 return i;
157 }
158 }
159 return -1;
160}
161
162static void disactivate_etd(struct imx21 *imx21, int num)
163{
164 int etd_mask = (1 << num);
165 struct etd_priv *etd = &imx21->etd[num];
166
167 writel(etd_mask, imx21->regs + USBH_ETDENCLR);
168 clear_register_bits(imx21, USBH_ETDDONEEN, etd_mask);
169 writel(etd_mask, imx21->regs + USB_ETDDMACHANLCLR);
170 clear_toggle_bit(imx21, USBH_ETDDONESTAT, etd_mask);
171
172 etd->active_count = 0;
173
174 DEBUG_LOG_FRAME(imx21, etd, disactivated);
175}
176
177static void reset_etd(struct imx21 *imx21, int num)
178{
179 struct etd_priv *etd = imx21->etd + num;
180 int i;
181
182 disactivate_etd(imx21, num);
183
184 for (i = 0; i < 4; i++)
185 etd_writel(imx21, num, i, 0);
186 etd->urb = NULL;
187 etd->ep = NULL;
188 etd->td = NULL;;
189}
190
191static void free_etd(struct imx21 *imx21, int num)
192{
193 if (num < 0)
194 return;
195
196 if (num >= USB_NUM_ETD) {
197 dev_err(imx21->dev, "BAD etd=%d!\n", num);
198 return;
199 }
200 if (imx21->etd[num].alloc == 0) {
201 dev_err(imx21->dev, "ETD %d already free!\n", num);
202 return;
203 }
204
205 debug_etd_freed(imx21);
206 reset_etd(imx21, num);
207 memset(&imx21->etd[num], 0, sizeof(imx21->etd[0]));
208}
209
210
211static void setup_etd_dword0(struct imx21 *imx21,
212 int etd_num, struct urb *urb, u8 dir, u16 maxpacket)
213{
214 etd_writel(imx21, etd_num, 0,
215 ((u32) usb_pipedevice(urb->pipe)) << DW0_ADDRESS |
216 ((u32) usb_pipeendpoint(urb->pipe) << DW0_ENDPNT) |
217 ((u32) dir << DW0_DIRECT) |
218 ((u32) ((urb->dev->speed == USB_SPEED_LOW) ?
219 1 : 0) << DW0_SPEED) |
220 ((u32) fmt_urb_to_etd[usb_pipetype(urb->pipe)] << DW0_FORMAT) |
221 ((u32) maxpacket << DW0_MAXPKTSIZ));
222}
223
224static void activate_etd(struct imx21 *imx21,
225 int etd_num, dma_addr_t dma, u8 dir)
226{
227 u32 etd_mask = 1 << etd_num;
228 struct etd_priv *etd = &imx21->etd[etd_num];
229
230 clear_toggle_bit(imx21, USBH_ETDDONESTAT, etd_mask);
231 set_register_bits(imx21, USBH_ETDDONEEN, etd_mask);
232 clear_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
233 clear_toggle_bit(imx21, USBH_YFILLSTAT, etd_mask);
234
235 if (dma) {
236 set_register_bits(imx21, USB_ETDDMACHANLCLR, etd_mask);
237 clear_toggle_bit(imx21, USBH_XBUFSTAT, etd_mask);
238 clear_toggle_bit(imx21, USBH_YBUFSTAT, etd_mask);
239 writel(dma, imx21->regs + USB_ETDSMSA(etd_num));
240 set_register_bits(imx21, USB_ETDDMAEN, etd_mask);
241 } else {
242 if (dir != TD_DIR_IN) {
243 /* need to set for ZLP */
244 set_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
245 set_toggle_bit(imx21, USBH_YFILLSTAT, etd_mask);
246 }
247 }
248
249 DEBUG_LOG_FRAME(imx21, etd, activated);
250
251#ifdef DEBUG
252 if (!etd->active_count) {
253 int i;
254 etd->activated_frame = readl(imx21->regs + USBH_FRMNUB);
255 etd->disactivated_frame = -1;
256 etd->last_int_frame = -1;
257 etd->last_req_frame = -1;
258
259 for (i = 0; i < 4; i++)
260 etd->submitted_dwords[i] = etd_readl(imx21, etd_num, i);
261 }
262#endif
263
264 etd->active_count = 1;
265 writel(etd_mask, imx21->regs + USBH_ETDENSET);
266}
267
268/* =========================================== */
269/* Data memory management */
270/* =========================================== */
271
272static int alloc_dmem(struct imx21 *imx21, unsigned int size,
273 struct usb_host_endpoint *ep)
274{
275 unsigned int offset = 0;
276 struct imx21_dmem_area *area;
277 struct imx21_dmem_area *tmp;
278
279 size += (~size + 1) & 0x3; /* Round to 4 byte multiple */
280
281 if (size > DMEM_SIZE) {
282 dev_err(imx21->dev, "size=%d > DMEM_SIZE(%d)\n",
283 size, DMEM_SIZE);
284 return -EINVAL;
285 }
286
287 list_for_each_entry(tmp, &imx21->dmem_list, list) {
288 if ((size + offset) < offset)
289 goto fail;
290 if ((size + offset) <= tmp->offset)
291 break;
292 offset = tmp->size + tmp->offset;
293 if ((offset + size) > DMEM_SIZE)
294 goto fail;
295 }
296
297 area = kmalloc(sizeof(struct imx21_dmem_area), GFP_ATOMIC);
298 if (area == NULL)
299 return -ENOMEM;
300
301 area->ep = ep;
302 area->offset = offset;
303 area->size = size;
304 list_add_tail(&area->list, &tmp->list);
305 debug_dmem_allocated(imx21, size);
306 return offset;
307
308fail:
309 return -ENOMEM;
310}
311
312/* Memory now available for a queued ETD - activate it */
313static void activate_queued_etd(struct imx21 *imx21,
314 struct etd_priv *etd, u32 dmem_offset)
315{
316 struct urb_priv *urb_priv = etd->urb->hcpriv;
317 int etd_num = etd - &imx21->etd[0];
318 u32 maxpacket = etd_readl(imx21, etd_num, 1) >> DW1_YBUFSRTAD;
319 u8 dir = (etd_readl(imx21, etd_num, 2) >> DW2_DIRPID) & 0x03;
320
321 dev_dbg(imx21->dev, "activating queued ETD %d now DMEM available\n",
322 etd_num);
323 etd_writel(imx21, etd_num, 1,
324 ((dmem_offset + maxpacket) << DW1_YBUFSRTAD) | dmem_offset);
325
326 urb_priv->active = 1;
327 activate_etd(imx21, etd_num, etd->dma_handle, dir);
328}
329
330static void free_dmem(struct imx21 *imx21, int offset)
331{
332 struct imx21_dmem_area *area;
333 struct etd_priv *etd, *tmp;
334 int found = 0;
335
336 list_for_each_entry(area, &imx21->dmem_list, list) {
337 if (area->offset == offset) {
338 debug_dmem_freed(imx21, area->size);
339 list_del(&area->list);
340 kfree(area);
341 found = 1;
342 break;
343 }
344 }
345
346 if (!found) {
347 dev_err(imx21->dev,
348 "Trying to free unallocated DMEM %d\n", offset);
349 return;
350 }
351
352 /* Try again to allocate memory for anything we've queued */
353 list_for_each_entry_safe(etd, tmp, &imx21->queue_for_dmem, queue) {
354 offset = alloc_dmem(imx21, etd->dmem_size, etd->ep);
355 if (offset >= 0) {
356 list_del(&etd->queue);
357 activate_queued_etd(imx21, etd, (u32)offset);
358 }
359 }
360}
361
362static void free_epdmem(struct imx21 *imx21, struct usb_host_endpoint *ep)
363{
364 struct imx21_dmem_area *area, *tmp;
365
366 list_for_each_entry_safe(area, tmp, &imx21->dmem_list, list) {
367 if (area->ep == ep) {
368 dev_err(imx21->dev,
369 "Active DMEM %d for disabled ep=%p\n",
370 area->offset, ep);
371 list_del(&area->list);
372 kfree(area);
373 }
374 }
375}
376
377
378/* =========================================== */
379/* End handling */
380/* =========================================== */
381static void schedule_nonisoc_etd(struct imx21 *imx21, struct urb *urb);
382
383/* Endpoint now idle - release it's ETD(s) or asssign to queued request */
384static void ep_idle(struct imx21 *imx21, struct ep_priv *ep_priv)
385{
386 int etd_num;
387 int i;
388
389 for (i = 0; i < NUM_ISO_ETDS; i++) {
390 etd_num = ep_priv->etd[i];
391 if (etd_num < 0)
392 continue;
393
394 ep_priv->etd[i] = -1;
395 if (list_empty(&imx21->queue_for_etd)) {
396 free_etd(imx21, etd_num);
397 continue;
398 }
399
400 dev_dbg(imx21->dev,
401 "assigning idle etd %d for queued request\n", etd_num);
402 ep_priv = list_first_entry(&imx21->queue_for_etd,
403 struct ep_priv, queue);
404 list_del(&ep_priv->queue);
405 reset_etd(imx21, etd_num);
406 ep_priv->waiting_etd = 0;
407 ep_priv->etd[i] = etd_num;
408
409 if (list_empty(&ep_priv->ep->urb_list)) {
410 dev_err(imx21->dev, "No urb for queued ep!\n");
411 continue;
412 }
413 schedule_nonisoc_etd(imx21, list_first_entry(
414 &ep_priv->ep->urb_list, struct urb, urb_list));
415 }
416}
417
418static void urb_done(struct usb_hcd *hcd, struct urb *urb, int status)
419__releases(imx21->lock)
420__acquires(imx21->lock)
421{
422 struct imx21 *imx21 = hcd_to_imx21(hcd);
423 struct ep_priv *ep_priv = urb->ep->hcpriv;
424 struct urb_priv *urb_priv = urb->hcpriv;
425
426 debug_urb_completed(imx21, urb, status);
427 dev_vdbg(imx21->dev, "urb %p done %d\n", urb, status);
428
429 kfree(urb_priv->isoc_td);
430 kfree(urb->hcpriv);
431 urb->hcpriv = NULL;
432 usb_hcd_unlink_urb_from_ep(hcd, urb);
433 spin_unlock(&imx21->lock);
434 usb_hcd_giveback_urb(hcd, urb, status);
435 spin_lock(&imx21->lock);
436 if (list_empty(&ep_priv->ep->urb_list))
437 ep_idle(imx21, ep_priv);
438}
439
440/* =========================================== */
441/* ISOC Handling ... */
442/* =========================================== */
443
444static void schedule_isoc_etds(struct usb_hcd *hcd,
445 struct usb_host_endpoint *ep)
446{
447 struct imx21 *imx21 = hcd_to_imx21(hcd);
448 struct ep_priv *ep_priv = ep->hcpriv;
449 struct etd_priv *etd;
450 struct urb_priv *urb_priv;
451 struct td *td;
452 int etd_num;
453 int i;
454 int cur_frame;
455 u8 dir;
456
457 for (i = 0; i < NUM_ISO_ETDS; i++) {
458too_late:
459 if (list_empty(&ep_priv->td_list))
460 break;
461
462 etd_num = ep_priv->etd[i];
463 if (etd_num < 0)
464 break;
465
466 etd = &imx21->etd[etd_num];
467 if (etd->urb)
468 continue;
469
470 td = list_entry(ep_priv->td_list.next, struct td, list);
471 list_del(&td->list);
472 urb_priv = td->urb->hcpriv;
473
474 cur_frame = imx21_hc_get_frame(hcd);
475 if (frame_after(cur_frame, td->frame)) {
476 dev_dbg(imx21->dev, "isoc too late frame %d > %d\n",
477 cur_frame, td->frame);
478 urb_priv->isoc_status = -EXDEV;
479 td->urb->iso_frame_desc[
480 td->isoc_index].actual_length = 0;
481 td->urb->iso_frame_desc[td->isoc_index].status = -EXDEV;
482 if (--urb_priv->isoc_remaining == 0)
483 urb_done(hcd, td->urb, urb_priv->isoc_status);
484 goto too_late;
485 }
486
487 urb_priv->active = 1;
488 etd->td = td;
489 etd->ep = td->ep;
490 etd->urb = td->urb;
491 etd->len = td->len;
492
493 debug_isoc_submitted(imx21, cur_frame, td);
494
495 dir = usb_pipeout(td->urb->pipe) ? TD_DIR_OUT : TD_DIR_IN;
496 setup_etd_dword0(imx21, etd_num, td->urb, dir, etd->dmem_size);
497 etd_writel(imx21, etd_num, 1, etd->dmem_offset);
498 etd_writel(imx21, etd_num, 2,
499 (TD_NOTACCESSED << DW2_COMPCODE) |
500 ((td->frame & 0xFFFF) << DW2_STARTFRM));
501 etd_writel(imx21, etd_num, 3,
502 (TD_NOTACCESSED << DW3_COMPCODE0) |
503 (td->len << DW3_PKTLEN0));
504
505 activate_etd(imx21, etd_num, td->data, dir);
506 }
507}
508
509static void isoc_etd_done(struct usb_hcd *hcd, struct urb *urb, int etd_num)
510{
511 struct imx21 *imx21 = hcd_to_imx21(hcd);
512 int etd_mask = 1 << etd_num;
513 struct urb_priv *urb_priv = urb->hcpriv;
514 struct etd_priv *etd = imx21->etd + etd_num;
515 struct td *td = etd->td;
516 struct usb_host_endpoint *ep = etd->ep;
517 int isoc_index = td->isoc_index;
518 unsigned int pipe = urb->pipe;
519 int dir_in = usb_pipein(pipe);
520 int cc;
521 int bytes_xfrd;
522
523 disactivate_etd(imx21, etd_num);
524
525 cc = (etd_readl(imx21, etd_num, 3) >> DW3_COMPCODE0) & 0xf;
526 bytes_xfrd = etd_readl(imx21, etd_num, 3) & 0x3ff;
527
528 /* Input doesn't always fill the buffer, don't generate an error
529 * when this happens.
530 */
531 if (dir_in && (cc == TD_DATAUNDERRUN))
532 cc = TD_CC_NOERROR;
533
534 if (cc == TD_NOTACCESSED)
535 bytes_xfrd = 0;
536
537 debug_isoc_completed(imx21,
538 imx21_hc_get_frame(hcd), td, cc, bytes_xfrd);
539 if (cc) {
540 urb_priv->isoc_status = -EXDEV;
541 dev_dbg(imx21->dev,
542 "bad iso cc=0x%X frame=%d sched frame=%d "
543 "cnt=%d len=%d urb=%p etd=%d index=%d\n",
544 cc, imx21_hc_get_frame(hcd), td->frame,
545 bytes_xfrd, td->len, urb, etd_num, isoc_index);
546 }
547
548 if (dir_in)
549 clear_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
550
551 urb->actual_length += bytes_xfrd;
552 urb->iso_frame_desc[isoc_index].actual_length = bytes_xfrd;
553 urb->iso_frame_desc[isoc_index].status = cc_to_error[cc];
554
555 etd->td = NULL;
556 etd->urb = NULL;
557 etd->ep = NULL;
558
559 if (--urb_priv->isoc_remaining == 0)
560 urb_done(hcd, urb, urb_priv->isoc_status);
561
562 schedule_isoc_etds(hcd, ep);
563}
564
565static struct ep_priv *alloc_isoc_ep(
566 struct imx21 *imx21, struct usb_host_endpoint *ep)
567{
568 struct ep_priv *ep_priv;
569 int i;
570
571 ep_priv = kzalloc(sizeof(struct ep_priv), GFP_ATOMIC);
572 if (ep_priv == NULL)
573 return NULL;
574
575 /* Allocate the ETDs */
576 for (i = 0; i < NUM_ISO_ETDS; i++) {
577 ep_priv->etd[i] = alloc_etd(imx21);
578 if (ep_priv->etd[i] < 0) {
579 int j;
580 dev_err(imx21->dev, "isoc: Couldn't allocate etd\n");
581 for (j = 0; j < i; j++)
582 free_etd(imx21, ep_priv->etd[j]);
583 goto alloc_etd_failed;
584 }
585 imx21->etd[ep_priv->etd[i]].ep = ep;
586 }
587
588 INIT_LIST_HEAD(&ep_priv->td_list);
589 ep_priv->ep = ep;
590 ep->hcpriv = ep_priv;
591 return ep_priv;
592
593alloc_etd_failed:
594 kfree(ep_priv);
595 return NULL;
596}
597
598static int imx21_hc_urb_enqueue_isoc(struct usb_hcd *hcd,
599 struct usb_host_endpoint *ep,
600 struct urb *urb, gfp_t mem_flags)
601{
602 struct imx21 *imx21 = hcd_to_imx21(hcd);
603 struct urb_priv *urb_priv;
604 unsigned long flags;
605 struct ep_priv *ep_priv;
606 struct td *td = NULL;
607 int i;
608 int ret;
609 int cur_frame;
610 u16 maxpacket;
611
612 urb_priv = kzalloc(sizeof(struct urb_priv), mem_flags);
613 if (urb_priv == NULL)
614 return -ENOMEM;
615
616 urb_priv->isoc_td = kzalloc(
617 sizeof(struct td) * urb->number_of_packets, mem_flags);
618 if (urb_priv->isoc_td == NULL) {
619 ret = -ENOMEM;
620 goto alloc_td_failed;
621 }
622
623 spin_lock_irqsave(&imx21->lock, flags);
624
625 if (ep->hcpriv == NULL) {
626 ep_priv = alloc_isoc_ep(imx21, ep);
627 if (ep_priv == NULL) {
628 ret = -ENOMEM;
629 goto alloc_ep_failed;
630 }
631 } else {
632 ep_priv = ep->hcpriv;
633 }
634
635 ret = usb_hcd_link_urb_to_ep(hcd, urb);
636 if (ret)
637 goto link_failed;
638
639 urb->status = -EINPROGRESS;
640 urb->actual_length = 0;
641 urb->error_count = 0;
642 urb->hcpriv = urb_priv;
643 urb_priv->ep = ep;
644
645 /* allocate data memory for largest packets if not already done */
646 maxpacket = usb_maxpacket(urb->dev, urb->pipe, usb_pipeout(urb->pipe));
647 for (i = 0; i < NUM_ISO_ETDS; i++) {
648 struct etd_priv *etd = &imx21->etd[ep_priv->etd[i]];
649
650 if (etd->dmem_size > 0 && etd->dmem_size < maxpacket) {
651 /* not sure if this can really occur.... */
652 dev_err(imx21->dev, "increasing isoc buffer %d->%d\n",
653 etd->dmem_size, maxpacket);
654 ret = -EMSGSIZE;
655 goto alloc_dmem_failed;
656 }
657
658 if (etd->dmem_size == 0) {
659 etd->dmem_offset = alloc_dmem(imx21, maxpacket, ep);
660 if (etd->dmem_offset < 0) {
661 dev_dbg(imx21->dev, "failed alloc isoc dmem\n");
662 ret = -EAGAIN;
663 goto alloc_dmem_failed;
664 }
665 etd->dmem_size = maxpacket;
666 }
667 }
668
669 /* calculate frame */
670 cur_frame = imx21_hc_get_frame(hcd);
671 if (urb->transfer_flags & URB_ISO_ASAP) {
672 if (list_empty(&ep_priv->td_list))
673 urb->start_frame = cur_frame + 5;
674 else
675 urb->start_frame = list_entry(
676 ep_priv->td_list.prev,
677 struct td, list)->frame + urb->interval;
678 }
679 urb->start_frame = wrap_frame(urb->start_frame);
680 if (frame_after(cur_frame, urb->start_frame)) {
681 dev_dbg(imx21->dev,
682 "enqueue: adjusting iso start %d (cur=%d) asap=%d\n",
683 urb->start_frame, cur_frame,
684 (urb->transfer_flags & URB_ISO_ASAP) != 0);
685 urb->start_frame = wrap_frame(cur_frame + 1);
686 }
687
688 /* set up transfers */
689 td = urb_priv->isoc_td;
690 for (i = 0; i < urb->number_of_packets; i++, td++) {
691 td->ep = ep;
692 td->urb = urb;
693 td->len = urb->iso_frame_desc[i].length;
694 td->isoc_index = i;
695 td->frame = wrap_frame(urb->start_frame + urb->interval * i);
696 td->data = urb->transfer_dma + urb->iso_frame_desc[i].offset;
697 list_add_tail(&td->list, &ep_priv->td_list);
698 }
699
700 urb_priv->isoc_remaining = urb->number_of_packets;
701 dev_vdbg(imx21->dev, "setup %d packets for iso frame %d->%d\n",
702 urb->number_of_packets, urb->start_frame, td->frame);
703
704 debug_urb_submitted(imx21, urb);
705 schedule_isoc_etds(hcd, ep);
706
707 spin_unlock_irqrestore(&imx21->lock, flags);
708 return 0;
709
710alloc_dmem_failed:
711 usb_hcd_unlink_urb_from_ep(hcd, urb);
712
713link_failed:
714alloc_ep_failed:
715 spin_unlock_irqrestore(&imx21->lock, flags);
716 kfree(urb_priv->isoc_td);
717
718alloc_td_failed:
719 kfree(urb_priv);
720 return ret;
721}
722
723static void dequeue_isoc_urb(struct imx21 *imx21,
724 struct urb *urb, struct ep_priv *ep_priv)
725{
726 struct urb_priv *urb_priv = urb->hcpriv;
727 struct td *td, *tmp;
728 int i;
729
730 if (urb_priv->active) {
731 for (i = 0; i < NUM_ISO_ETDS; i++) {
732 int etd_num = ep_priv->etd[i];
733 if (etd_num != -1 && imx21->etd[etd_num].urb == urb) {
734 struct etd_priv *etd = imx21->etd + etd_num;
735
736 reset_etd(imx21, etd_num);
737 if (etd->dmem_size)
738 free_dmem(imx21, etd->dmem_offset);
739 etd->dmem_size = 0;
740 }
741 }
742 }
743
744 list_for_each_entry_safe(td, tmp, &ep_priv->td_list, list) {
745 if (td->urb == urb) {
746 dev_vdbg(imx21->dev, "removing td %p\n", td);
747 list_del(&td->list);
748 }
749 }
750}
751
752/* =========================================== */
753/* NON ISOC Handling ... */
754/* =========================================== */
755
756static void schedule_nonisoc_etd(struct imx21 *imx21, struct urb *urb)
757{
758 unsigned int pipe = urb->pipe;
759 struct urb_priv *urb_priv = urb->hcpriv;
760 struct ep_priv *ep_priv = urb_priv->ep->hcpriv;
761 int state = urb_priv->state;
762 int etd_num = ep_priv->etd[0];
763 struct etd_priv *etd;
764 int dmem_offset;
765 u32 count;
766 u16 etd_buf_size;
767 u16 maxpacket;
768 u8 dir;
769 u8 bufround;
770 u8 datatoggle;
771 u8 interval = 0;
772 u8 relpolpos = 0;
773
774 if (etd_num < 0) {
775 dev_err(imx21->dev, "No valid ETD\n");
776 return;
777 }
778 if (readl(imx21->regs + USBH_ETDENSET) & (1 << etd_num))
779 dev_err(imx21->dev, "submitting to active ETD %d\n", etd_num);
780
781 etd = &imx21->etd[etd_num];
782 maxpacket = usb_maxpacket(urb->dev, pipe, usb_pipeout(pipe));
783 if (!maxpacket)
784 maxpacket = 8;
785
786 if (usb_pipecontrol(pipe) && (state != US_CTRL_DATA)) {
787 if (state == US_CTRL_SETUP) {
788 dir = TD_DIR_SETUP;
789 etd->dma_handle = urb->setup_dma;
790 bufround = 0;
791 count = 8;
792 datatoggle = TD_TOGGLE_DATA0;
793 } else { /* US_CTRL_ACK */
794 dir = usb_pipeout(pipe) ? TD_DIR_IN : TD_DIR_OUT;
795 etd->dma_handle = urb->transfer_dma;
796 bufround = 0;
797 count = 0;
798 datatoggle = TD_TOGGLE_DATA1;
799 }
800 } else {
801 dir = usb_pipeout(pipe) ? TD_DIR_OUT : TD_DIR_IN;
802 bufround = (dir == TD_DIR_IN) ? 1 : 0;
803 etd->dma_handle = urb->transfer_dma;
804 if (usb_pipebulk(pipe) && (state == US_BULK0))
805 count = 0;
806 else
807 count = urb->transfer_buffer_length;
808
809 if (usb_pipecontrol(pipe)) {
810 datatoggle = TD_TOGGLE_DATA1;
811 } else {
812 if (usb_gettoggle(
813 urb->dev,
814 usb_pipeendpoint(urb->pipe),
815 usb_pipeout(urb->pipe)))
816 datatoggle = TD_TOGGLE_DATA1;
817 else
818 datatoggle = TD_TOGGLE_DATA0;
819 }
820 }
821
822 etd->urb = urb;
823 etd->ep = urb_priv->ep;
824 etd->len = count;
825
826 if (usb_pipeint(pipe)) {
827 interval = urb->interval;
828 relpolpos = (readl(imx21->regs + USBH_FRMNUB) + 1) & 0xff;
829 }
830
831 /* Write ETD to device memory */
832 setup_etd_dword0(imx21, etd_num, urb, dir, maxpacket);
833
834 etd_writel(imx21, etd_num, 2,
835 (u32) interval << DW2_POLINTERV |
836 ((u32) relpolpos << DW2_RELPOLPOS) |
837 ((u32) dir << DW2_DIRPID) |
838 ((u32) bufround << DW2_BUFROUND) |
839 ((u32) datatoggle << DW2_DATATOG) |
840 ((u32) TD_NOTACCESSED << DW2_COMPCODE));
841
842 /* DMA will always transfer buffer size even if TOBYCNT in DWORD3
843 is smaller. Make sure we don't overrun the buffer!
844 */
845 if (count && count < maxpacket)
846 etd_buf_size = count;
847 else
848 etd_buf_size = maxpacket;
849
850 etd_writel(imx21, etd_num, 3,
851 ((u32) (etd_buf_size - 1) << DW3_BUFSIZE) | (u32) count);
852
853 if (!count)
854 etd->dma_handle = 0;
855
856 /* allocate x and y buffer space at once */
857 etd->dmem_size = (count > maxpacket) ? maxpacket * 2 : maxpacket;
858 dmem_offset = alloc_dmem(imx21, etd->dmem_size, urb_priv->ep);
859 if (dmem_offset < 0) {
860 /* Setup everything we can in HW and update when we get DMEM */
861 etd_writel(imx21, etd_num, 1, (u32)maxpacket << 16);
862
863 dev_dbg(imx21->dev, "Queuing etd %d for DMEM\n", etd_num);
864 debug_urb_queued_for_dmem(imx21, urb);
865 list_add_tail(&etd->queue, &imx21->queue_for_dmem);
866 return;
867 }
868
869 etd_writel(imx21, etd_num, 1,
870 (((u32) dmem_offset + (u32) maxpacket) << DW1_YBUFSRTAD) |
871 (u32) dmem_offset);
872
873 urb_priv->active = 1;
874
875 /* enable the ETD to kick off transfer */
876 dev_vdbg(imx21->dev, "Activating etd %d for %d bytes %s\n",
877 etd_num, count, dir != TD_DIR_IN ? "out" : "in");
878 activate_etd(imx21, etd_num, etd->dma_handle, dir);
879
880}
881
882static void nonisoc_etd_done(struct usb_hcd *hcd, struct urb *urb, int etd_num)
883{
884 struct imx21 *imx21 = hcd_to_imx21(hcd);
885 struct etd_priv *etd = &imx21->etd[etd_num];
886 u32 etd_mask = 1 << etd_num;
887 struct urb_priv *urb_priv = urb->hcpriv;
888 int dir;
889 u16 xbufaddr;
890 int cc;
891 u32 bytes_xfrd;
892 int etd_done;
893
894 disactivate_etd(imx21, etd_num);
895
896 dir = (etd_readl(imx21, etd_num, 0) >> DW0_DIRECT) & 0x3;
897 xbufaddr = etd_readl(imx21, etd_num, 1) & 0xffff;
898 cc = (etd_readl(imx21, etd_num, 2) >> DW2_COMPCODE) & 0xf;
899 bytes_xfrd = etd->len - (etd_readl(imx21, etd_num, 3) & 0x1fffff);
900
901 /* save toggle carry */
902 usb_settoggle(urb->dev, usb_pipeendpoint(urb->pipe),
903 usb_pipeout(urb->pipe),
904 (etd_readl(imx21, etd_num, 0) >> DW0_TOGCRY) & 0x1);
905
906 if (dir == TD_DIR_IN) {
907 clear_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
908 clear_toggle_bit(imx21, USBH_YFILLSTAT, etd_mask);
909 }
910 free_dmem(imx21, xbufaddr);
911
912 urb->error_count = 0;
913 if (!(urb->transfer_flags & URB_SHORT_NOT_OK)
914 && (cc == TD_DATAUNDERRUN))
915 cc = TD_CC_NOERROR;
916
917 if (cc != 0)
918 dev_vdbg(imx21->dev, "cc is 0x%x\n", cc);
919
920 etd_done = (cc_to_error[cc] != 0); /* stop if error */
921
922 switch (usb_pipetype(urb->pipe)) {
923 case PIPE_CONTROL:
924 switch (urb_priv->state) {
925 case US_CTRL_SETUP:
926 if (urb->transfer_buffer_length > 0)
927 urb_priv->state = US_CTRL_DATA;
928 else
929 urb_priv->state = US_CTRL_ACK;
930 break;
931 case US_CTRL_DATA:
932 urb->actual_length += bytes_xfrd;
933 urb_priv->state = US_CTRL_ACK;
934 break;
935 case US_CTRL_ACK:
936 etd_done = 1;
937 break;
938 default:
939 dev_err(imx21->dev,
940 "Invalid pipe state %d\n", urb_priv->state);
941 etd_done = 1;
942 break;
943 }
944 break;
945
946 case PIPE_BULK:
947 urb->actual_length += bytes_xfrd;
948 if ((urb_priv->state == US_BULK)
949 && (urb->transfer_flags & URB_ZERO_PACKET)
950 && urb->transfer_buffer_length > 0
951 && ((urb->transfer_buffer_length %
952 usb_maxpacket(urb->dev, urb->pipe,
953 usb_pipeout(urb->pipe))) == 0)) {
954 /* need a 0-packet */
955 urb_priv->state = US_BULK0;
956 } else {
957 etd_done = 1;
958 }
959 break;
960
961 case PIPE_INTERRUPT:
962 urb->actual_length += bytes_xfrd;
963 etd_done = 1;
964 break;
965 }
966
967 if (!etd_done) {
968 dev_vdbg(imx21->dev, "next state=%d\n", urb_priv->state);
969 schedule_nonisoc_etd(imx21, urb);
970 } else {
971 struct usb_host_endpoint *ep = urb->ep;
972
973 urb_done(hcd, urb, cc_to_error[cc]);
974 etd->urb = NULL;
975
976 if (!list_empty(&ep->urb_list)) {
977 urb = list_first_entry(&ep->urb_list,
978 struct urb, urb_list);
979 dev_vdbg(imx21->dev, "next URB %p\n", urb);
980 schedule_nonisoc_etd(imx21, urb);
981 }
982 }
983}
984
985static struct ep_priv *alloc_ep(void)
986{
987 int i;
988 struct ep_priv *ep_priv;
989
990 ep_priv = kzalloc(sizeof(struct ep_priv), GFP_ATOMIC);
991 if (!ep_priv)
992 return NULL;
993
994 for (i = 0; i < NUM_ISO_ETDS; ++i)
995 ep_priv->etd[i] = -1;
996
997 return ep_priv;
998}
999
1000static int imx21_hc_urb_enqueue(struct usb_hcd *hcd,
1001 struct urb *urb, gfp_t mem_flags)
1002{
1003 struct imx21 *imx21 = hcd_to_imx21(hcd);
1004 struct usb_host_endpoint *ep = urb->ep;
1005 struct urb_priv *urb_priv;
1006 struct ep_priv *ep_priv;
1007 struct etd_priv *etd;
1008 int ret;
1009 unsigned long flags;
Martin Fuzzey23d3e7a2009-11-21 12:14:48 +01001010
1011 dev_vdbg(imx21->dev,
1012 "enqueue urb=%p ep=%p len=%d "
1013 "buffer=%p dma=%08X setupBuf=%p setupDma=%08X\n",
1014 urb, ep,
1015 urb->transfer_buffer_length,
1016 urb->transfer_buffer, urb->transfer_dma,
1017 urb->setup_packet, urb->setup_dma);
1018
1019 if (usb_pipeisoc(urb->pipe))
1020 return imx21_hc_urb_enqueue_isoc(hcd, ep, urb, mem_flags);
1021
1022 urb_priv = kzalloc(sizeof(struct urb_priv), mem_flags);
1023 if (!urb_priv)
1024 return -ENOMEM;
1025
1026 spin_lock_irqsave(&imx21->lock, flags);
1027
1028 ep_priv = ep->hcpriv;
1029 if (ep_priv == NULL) {
1030 ep_priv = alloc_ep();
1031 if (!ep_priv) {
1032 ret = -ENOMEM;
1033 goto failed_alloc_ep;
1034 }
1035 ep->hcpriv = ep_priv;
1036 ep_priv->ep = ep;
Martin Fuzzey23d3e7a2009-11-21 12:14:48 +01001037 }
1038
1039 ret = usb_hcd_link_urb_to_ep(hcd, urb);
1040 if (ret)
1041 goto failed_link;
1042
1043 urb->status = -EINPROGRESS;
1044 urb->actual_length = 0;
1045 urb->error_count = 0;
1046 urb->hcpriv = urb_priv;
1047 urb_priv->ep = ep;
1048
1049 switch (usb_pipetype(urb->pipe)) {
1050 case PIPE_CONTROL:
1051 urb_priv->state = US_CTRL_SETUP;
1052 break;
1053 case PIPE_BULK:
1054 urb_priv->state = US_BULK;
1055 break;
1056 }
1057
1058 debug_urb_submitted(imx21, urb);
1059 if (ep_priv->etd[0] < 0) {
1060 if (ep_priv->waiting_etd) {
1061 dev_dbg(imx21->dev,
1062 "no ETD available already queued %p\n",
1063 ep_priv);
1064 debug_urb_queued_for_etd(imx21, urb);
1065 goto out;
1066 }
1067 ep_priv->etd[0] = alloc_etd(imx21);
1068 if (ep_priv->etd[0] < 0) {
1069 dev_dbg(imx21->dev,
1070 "no ETD available queueing %p\n", ep_priv);
1071 debug_urb_queued_for_etd(imx21, urb);
1072 list_add_tail(&ep_priv->queue, &imx21->queue_for_etd);
1073 ep_priv->waiting_etd = 1;
1074 goto out;
1075 }
1076 }
1077
1078 /* Schedule if no URB already active for this endpoint */
1079 etd = &imx21->etd[ep_priv->etd[0]];
1080 if (etd->urb == NULL) {
1081 DEBUG_LOG_FRAME(imx21, etd, last_req);
1082 schedule_nonisoc_etd(imx21, urb);
1083 }
1084
1085out:
1086 spin_unlock_irqrestore(&imx21->lock, flags);
1087 return 0;
1088
1089failed_link:
1090failed_alloc_ep:
1091 spin_unlock_irqrestore(&imx21->lock, flags);
1092 kfree(urb_priv);
1093 return ret;
1094}
1095
1096static int imx21_hc_urb_dequeue(struct usb_hcd *hcd, struct urb *urb,
1097 int status)
1098{
1099 struct imx21 *imx21 = hcd_to_imx21(hcd);
1100 unsigned long flags;
1101 struct usb_host_endpoint *ep;
1102 struct ep_priv *ep_priv;
1103 struct urb_priv *urb_priv = urb->hcpriv;
1104 int ret = -EINVAL;
1105
1106 dev_vdbg(imx21->dev, "dequeue urb=%p iso=%d status=%d\n",
1107 urb, usb_pipeisoc(urb->pipe), status);
1108
1109 spin_lock_irqsave(&imx21->lock, flags);
1110
1111 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1112 if (ret)
1113 goto fail;
1114 ep = urb_priv->ep;
1115 ep_priv = ep->hcpriv;
1116
1117 debug_urb_unlinked(imx21, urb);
1118
1119 if (usb_pipeisoc(urb->pipe)) {
1120 dequeue_isoc_urb(imx21, urb, ep_priv);
1121 schedule_isoc_etds(hcd, ep);
1122 } else if (urb_priv->active) {
1123 int etd_num = ep_priv->etd[0];
1124 if (etd_num != -1) {
1125 disactivate_etd(imx21, etd_num);
1126 free_dmem(imx21, etd_readl(imx21, etd_num, 1) & 0xffff);
1127 imx21->etd[etd_num].urb = NULL;
1128 }
1129 }
1130
1131 urb_done(hcd, urb, status);
1132
1133 spin_unlock_irqrestore(&imx21->lock, flags);
1134 return 0;
1135
1136fail:
1137 spin_unlock_irqrestore(&imx21->lock, flags);
1138 return ret;
1139}
1140
1141/* =========================================== */
1142/* Interrupt dispatch */
1143/* =========================================== */
1144
1145static void process_etds(struct usb_hcd *hcd, struct imx21 *imx21, int sof)
1146{
1147 int etd_num;
1148 int enable_sof_int = 0;
1149 unsigned long flags;
1150
1151 spin_lock_irqsave(&imx21->lock, flags);
1152
1153 for (etd_num = 0; etd_num < USB_NUM_ETD; etd_num++) {
1154 u32 etd_mask = 1 << etd_num;
1155 u32 enabled = readl(imx21->regs + USBH_ETDENSET) & etd_mask;
1156 u32 done = readl(imx21->regs + USBH_ETDDONESTAT) & etd_mask;
1157 struct etd_priv *etd = &imx21->etd[etd_num];
1158
1159
1160 if (done) {
1161 DEBUG_LOG_FRAME(imx21, etd, last_int);
1162 } else {
1163/*
1164 * Kludge warning!
1165 *
1166 * When multiple transfers are using the bus we sometimes get into a state
1167 * where the transfer has completed (the CC field of the ETD is != 0x0F),
1168 * the ETD has self disabled but the ETDDONESTAT flag is not set
1169 * (and hence no interrupt occurs).
1170 * This causes the transfer in question to hang.
1171 * The kludge below checks for this condition at each SOF and processes any
1172 * blocked ETDs (after an arbitary 10 frame wait)
1173 *
1174 * With a single active transfer the usbtest test suite will run for days
1175 * without the kludge.
1176 * With other bus activity (eg mass storage) even just test1 will hang without
1177 * the kludge.
1178 */
1179 u32 dword0;
1180 int cc;
1181
1182 if (etd->active_count && !enabled) /* suspicious... */
1183 enable_sof_int = 1;
1184
1185 if (!sof || enabled || !etd->active_count)
1186 continue;
1187
1188 cc = etd_readl(imx21, etd_num, 2) >> DW2_COMPCODE;
1189 if (cc == TD_NOTACCESSED)
1190 continue;
1191
1192 if (++etd->active_count < 10)
1193 continue;
1194
1195 dword0 = etd_readl(imx21, etd_num, 0);
1196 dev_dbg(imx21->dev,
1197 "unblock ETD %d dev=0x%X ep=0x%X cc=0x%02X!\n",
1198 etd_num, dword0 & 0x7F,
1199 (dword0 >> DW0_ENDPNT) & 0x0F,
1200 cc);
1201
1202#ifdef DEBUG
1203 dev_dbg(imx21->dev,
1204 "frame: act=%d disact=%d"
1205 " int=%d req=%d cur=%d\n",
1206 etd->activated_frame,
1207 etd->disactivated_frame,
1208 etd->last_int_frame,
1209 etd->last_req_frame,
1210 readl(imx21->regs + USBH_FRMNUB));
1211 imx21->debug_unblocks++;
1212#endif
1213 etd->active_count = 0;
1214/* End of kludge */
1215 }
1216
1217 if (etd->ep == NULL || etd->urb == NULL) {
1218 dev_dbg(imx21->dev,
1219 "Interrupt for unexpected etd %d"
1220 " ep=%p urb=%p\n",
1221 etd_num, etd->ep, etd->urb);
1222 disactivate_etd(imx21, etd_num);
1223 continue;
1224 }
1225
1226 if (usb_pipeisoc(etd->urb->pipe))
1227 isoc_etd_done(hcd, etd->urb, etd_num);
1228 else
1229 nonisoc_etd_done(hcd, etd->urb, etd_num);
1230 }
1231
1232 /* only enable SOF interrupt if it may be needed for the kludge */
1233 if (enable_sof_int)
1234 set_register_bits(imx21, USBH_SYSIEN, USBH_SYSIEN_SOFINT);
1235 else
1236 clear_register_bits(imx21, USBH_SYSIEN, USBH_SYSIEN_SOFINT);
1237
1238
1239 spin_unlock_irqrestore(&imx21->lock, flags);
1240}
1241
1242static irqreturn_t imx21_irq(struct usb_hcd *hcd)
1243{
1244 struct imx21 *imx21 = hcd_to_imx21(hcd);
1245 u32 ints = readl(imx21->regs + USBH_SYSISR);
1246
1247 if (ints & USBH_SYSIEN_HERRINT)
1248 dev_dbg(imx21->dev, "Scheduling error\n");
1249
1250 if (ints & USBH_SYSIEN_SORINT)
1251 dev_dbg(imx21->dev, "Scheduling overrun\n");
1252
1253 if (ints & (USBH_SYSISR_DONEINT | USBH_SYSISR_SOFINT))
1254 process_etds(hcd, imx21, ints & USBH_SYSISR_SOFINT);
1255
1256 writel(ints, imx21->regs + USBH_SYSISR);
1257 return IRQ_HANDLED;
1258}
1259
1260static void imx21_hc_endpoint_disable(struct usb_hcd *hcd,
1261 struct usb_host_endpoint *ep)
1262{
1263 struct imx21 *imx21 = hcd_to_imx21(hcd);
1264 unsigned long flags;
1265 struct ep_priv *ep_priv;
1266 int i;
1267
1268 if (ep == NULL)
1269 return;
1270
1271 spin_lock_irqsave(&imx21->lock, flags);
1272 ep_priv = ep->hcpriv;
1273 dev_vdbg(imx21->dev, "disable ep=%p, ep->hcpriv=%p\n", ep, ep_priv);
1274
1275 if (!list_empty(&ep->urb_list))
1276 dev_dbg(imx21->dev, "ep's URB list is not empty\n");
1277
1278 if (ep_priv != NULL) {
1279 for (i = 0; i < NUM_ISO_ETDS; i++) {
1280 if (ep_priv->etd[i] > -1)
1281 dev_dbg(imx21->dev, "free etd %d for disable\n",
1282 ep_priv->etd[i]);
1283
1284 free_etd(imx21, ep_priv->etd[i]);
1285 }
1286 kfree(ep_priv);
1287 ep->hcpriv = NULL;
1288 }
1289
1290 for (i = 0; i < USB_NUM_ETD; i++) {
1291 if (imx21->etd[i].alloc && imx21->etd[i].ep == ep) {
1292 dev_err(imx21->dev,
1293 "Active etd %d for disabled ep=%p!\n", i, ep);
1294 free_etd(imx21, i);
1295 }
1296 }
1297 free_epdmem(imx21, ep);
1298 spin_unlock_irqrestore(&imx21->lock, flags);
1299}
1300
1301/* =========================================== */
1302/* Hub handling */
1303/* =========================================== */
1304
1305static int get_hub_descriptor(struct usb_hcd *hcd,
1306 struct usb_hub_descriptor *desc)
1307{
1308 struct imx21 *imx21 = hcd_to_imx21(hcd);
1309 desc->bDescriptorType = 0x29; /* HUB descriptor */
1310 desc->bHubContrCurrent = 0;
1311
1312 desc->bNbrPorts = readl(imx21->regs + USBH_ROOTHUBA)
1313 & USBH_ROOTHUBA_NDNSTMPRT_MASK;
1314 desc->bDescLength = 9;
1315 desc->bPwrOn2PwrGood = 0;
1316 desc->wHubCharacteristics = (__force __u16) cpu_to_le16(
1317 0x0002 | /* No power switching */
1318 0x0010 | /* No over current protection */
1319 0);
1320
1321 desc->bitmap[0] = 1 << 1;
1322 desc->bitmap[1] = ~0;
1323 return 0;
1324}
1325
1326static int imx21_hc_hub_status_data(struct usb_hcd *hcd, char *buf)
1327{
1328 struct imx21 *imx21 = hcd_to_imx21(hcd);
1329 int ports;
1330 int changed = 0;
1331 int i;
1332 unsigned long flags;
1333
1334 spin_lock_irqsave(&imx21->lock, flags);
1335 ports = readl(imx21->regs + USBH_ROOTHUBA)
1336 & USBH_ROOTHUBA_NDNSTMPRT_MASK;
1337 if (ports > 7) {
1338 ports = 7;
1339 dev_err(imx21->dev, "ports %d > 7\n", ports);
1340 }
1341 for (i = 0; i < ports; i++) {
1342 if (readl(imx21->regs + USBH_PORTSTAT(i)) &
1343 (USBH_PORTSTAT_CONNECTSC |
1344 USBH_PORTSTAT_PRTENBLSC |
1345 USBH_PORTSTAT_PRTSTATSC |
1346 USBH_PORTSTAT_OVRCURIC |
1347 USBH_PORTSTAT_PRTRSTSC)) {
1348
1349 changed = 1;
1350 buf[0] |= 1 << (i + 1);
1351 }
1352 }
1353 spin_unlock_irqrestore(&imx21->lock, flags);
1354
1355 if (changed)
1356 dev_info(imx21->dev, "Hub status changed\n");
1357 return changed;
1358}
1359
1360static int imx21_hc_hub_control(struct usb_hcd *hcd,
1361 u16 typeReq,
1362 u16 wValue, u16 wIndex, char *buf, u16 wLength)
1363{
1364 struct imx21 *imx21 = hcd_to_imx21(hcd);
1365 int rc = 0;
1366 u32 status_write = 0;
1367
1368 switch (typeReq) {
1369 case ClearHubFeature:
1370 dev_dbg(imx21->dev, "ClearHubFeature\n");
1371 switch (wValue) {
1372 case C_HUB_OVER_CURRENT:
1373 dev_dbg(imx21->dev, " OVER_CURRENT\n");
1374 break;
1375 case C_HUB_LOCAL_POWER:
1376 dev_dbg(imx21->dev, " LOCAL_POWER\n");
1377 break;
1378 default:
1379 dev_dbg(imx21->dev, " unknown\n");
1380 rc = -EINVAL;
1381 break;
1382 }
1383 break;
1384
1385 case ClearPortFeature:
1386 dev_dbg(imx21->dev, "ClearPortFeature\n");
1387 switch (wValue) {
1388 case USB_PORT_FEAT_ENABLE:
1389 dev_dbg(imx21->dev, " ENABLE\n");
1390 status_write = USBH_PORTSTAT_CURCONST;
1391 break;
1392 case USB_PORT_FEAT_SUSPEND:
1393 dev_dbg(imx21->dev, " SUSPEND\n");
1394 status_write = USBH_PORTSTAT_PRTOVRCURI;
1395 break;
1396 case USB_PORT_FEAT_POWER:
1397 dev_dbg(imx21->dev, " POWER\n");
1398 status_write = USBH_PORTSTAT_LSDEVCON;
1399 break;
1400 case USB_PORT_FEAT_C_ENABLE:
1401 dev_dbg(imx21->dev, " C_ENABLE\n");
1402 status_write = USBH_PORTSTAT_PRTENBLSC;
1403 break;
1404 case USB_PORT_FEAT_C_SUSPEND:
1405 dev_dbg(imx21->dev, " C_SUSPEND\n");
1406 status_write = USBH_PORTSTAT_PRTSTATSC;
1407 break;
1408 case USB_PORT_FEAT_C_CONNECTION:
1409 dev_dbg(imx21->dev, " C_CONNECTION\n");
1410 status_write = USBH_PORTSTAT_CONNECTSC;
1411 break;
1412 case USB_PORT_FEAT_C_OVER_CURRENT:
1413 dev_dbg(imx21->dev, " C_OVER_CURRENT\n");
1414 status_write = USBH_PORTSTAT_OVRCURIC;
1415 break;
1416 case USB_PORT_FEAT_C_RESET:
1417 dev_dbg(imx21->dev, " C_RESET\n");
1418 status_write = USBH_PORTSTAT_PRTRSTSC;
1419 break;
1420 default:
1421 dev_dbg(imx21->dev, " unknown\n");
1422 rc = -EINVAL;
1423 break;
1424 }
1425
1426 break;
1427
1428 case GetHubDescriptor:
1429 dev_dbg(imx21->dev, "GetHubDescriptor\n");
1430 rc = get_hub_descriptor(hcd, (void *)buf);
1431 break;
1432
1433 case GetHubStatus:
1434 dev_dbg(imx21->dev, " GetHubStatus\n");
1435 *(__le32 *) buf = 0;
1436 break;
1437
1438 case GetPortStatus:
1439 dev_dbg(imx21->dev, "GetPortStatus: port: %d, 0x%x\n",
1440 wIndex, USBH_PORTSTAT(wIndex - 1));
1441 *(__le32 *) buf = readl(imx21->regs +
1442 USBH_PORTSTAT(wIndex - 1));
1443 break;
1444
1445 case SetHubFeature:
1446 dev_dbg(imx21->dev, "SetHubFeature\n");
1447 switch (wValue) {
1448 case C_HUB_OVER_CURRENT:
1449 dev_dbg(imx21->dev, " OVER_CURRENT\n");
1450 break;
1451
1452 case C_HUB_LOCAL_POWER:
1453 dev_dbg(imx21->dev, " LOCAL_POWER\n");
1454 break;
1455 default:
1456 dev_dbg(imx21->dev, " unknown\n");
1457 rc = -EINVAL;
1458 break;
1459 }
1460
1461 break;
1462
1463 case SetPortFeature:
1464 dev_dbg(imx21->dev, "SetPortFeature\n");
1465 switch (wValue) {
1466 case USB_PORT_FEAT_SUSPEND:
1467 dev_dbg(imx21->dev, " SUSPEND\n");
1468 status_write = USBH_PORTSTAT_PRTSUSPST;
1469 break;
1470 case USB_PORT_FEAT_POWER:
1471 dev_dbg(imx21->dev, " POWER\n");
1472 status_write = USBH_PORTSTAT_PRTPWRST;
1473 break;
1474 case USB_PORT_FEAT_RESET:
1475 dev_dbg(imx21->dev, " RESET\n");
1476 status_write = USBH_PORTSTAT_PRTRSTST;
1477 break;
1478 default:
1479 dev_dbg(imx21->dev, " unknown\n");
1480 rc = -EINVAL;
1481 break;
1482 }
1483 break;
1484
1485 default:
1486 dev_dbg(imx21->dev, " unknown\n");
1487 rc = -EINVAL;
1488 break;
1489 }
1490
1491 if (status_write)
1492 writel(status_write, imx21->regs + USBH_PORTSTAT(wIndex - 1));
1493 return rc;
1494}
1495
1496/* =========================================== */
1497/* Host controller management */
1498/* =========================================== */
1499
1500static int imx21_hc_reset(struct usb_hcd *hcd)
1501{
1502 struct imx21 *imx21 = hcd_to_imx21(hcd);
1503 unsigned long timeout;
1504 unsigned long flags;
1505
1506 spin_lock_irqsave(&imx21->lock, flags);
1507
1508 /* Reset the Host controler modules */
1509 writel(USBOTG_RST_RSTCTRL | USBOTG_RST_RSTRH |
1510 USBOTG_RST_RSTHSIE | USBOTG_RST_RSTHC,
1511 imx21->regs + USBOTG_RST_CTRL);
1512
1513 /* Wait for reset to finish */
1514 timeout = jiffies + HZ;
1515 while (readl(imx21->regs + USBOTG_RST_CTRL) != 0) {
1516 if (time_after(jiffies, timeout)) {
1517 spin_unlock_irqrestore(&imx21->lock, flags);
1518 dev_err(imx21->dev, "timeout waiting for reset\n");
1519 return -ETIMEDOUT;
1520 }
1521 spin_unlock_irq(&imx21->lock);
Kulikov Vasiliy9a4b7c32010-07-26 12:26:22 +04001522 schedule_timeout_uninterruptible(1);
Martin Fuzzey23d3e7a2009-11-21 12:14:48 +01001523 spin_lock_irq(&imx21->lock);
1524 }
1525 spin_unlock_irqrestore(&imx21->lock, flags);
1526 return 0;
1527}
1528
1529static int __devinit imx21_hc_start(struct usb_hcd *hcd)
1530{
1531 struct imx21 *imx21 = hcd_to_imx21(hcd);
1532 unsigned long flags;
1533 int i, j;
1534 u32 hw_mode = USBOTG_HWMODE_CRECFG_HOST;
1535 u32 usb_control = 0;
1536
1537 hw_mode |= ((imx21->pdata->host_xcvr << USBOTG_HWMODE_HOSTXCVR_SHIFT) &
1538 USBOTG_HWMODE_HOSTXCVR_MASK);
1539 hw_mode |= ((imx21->pdata->otg_xcvr << USBOTG_HWMODE_OTGXCVR_SHIFT) &
1540 USBOTG_HWMODE_OTGXCVR_MASK);
1541
1542 if (imx21->pdata->host1_txenoe)
1543 usb_control |= USBCTRL_HOST1_TXEN_OE;
1544
1545 if (!imx21->pdata->host1_xcverless)
1546 usb_control |= USBCTRL_HOST1_BYP_TLL;
1547
1548 if (imx21->pdata->otg_ext_xcvr)
1549 usb_control |= USBCTRL_OTC_RCV_RXDP;
1550
1551
1552 spin_lock_irqsave(&imx21->lock, flags);
1553
1554 writel((USBOTG_CLK_CTRL_HST | USBOTG_CLK_CTRL_MAIN),
1555 imx21->regs + USBOTG_CLK_CTRL);
1556 writel(hw_mode, imx21->regs + USBOTG_HWMODE);
1557 writel(usb_control, imx21->regs + USBCTRL);
1558 writel(USB_MISCCONTROL_SKPRTRY | USB_MISCCONTROL_ARBMODE,
1559 imx21->regs + USB_MISCCONTROL);
1560
1561 /* Clear the ETDs */
1562 for (i = 0; i < USB_NUM_ETD; i++)
1563 for (j = 0; j < 4; j++)
1564 etd_writel(imx21, i, j, 0);
1565
1566 /* Take the HC out of reset */
1567 writel(USBH_HOST_CTRL_HCUSBSTE_OPERATIONAL | USBH_HOST_CTRL_CTLBLKSR_1,
1568 imx21->regs + USBH_HOST_CTRL);
1569
1570 /* Enable ports */
1571 if (imx21->pdata->enable_otg_host)
1572 writel(USBH_PORTSTAT_PRTPWRST | USBH_PORTSTAT_PRTENABST,
1573 imx21->regs + USBH_PORTSTAT(0));
1574
1575 if (imx21->pdata->enable_host1)
1576 writel(USBH_PORTSTAT_PRTPWRST | USBH_PORTSTAT_PRTENABST,
1577 imx21->regs + USBH_PORTSTAT(1));
1578
1579 if (imx21->pdata->enable_host2)
1580 writel(USBH_PORTSTAT_PRTPWRST | USBH_PORTSTAT_PRTENABST,
1581 imx21->regs + USBH_PORTSTAT(2));
1582
1583
1584 hcd->state = HC_STATE_RUNNING;
1585
1586 /* Enable host controller interrupts */
1587 set_register_bits(imx21, USBH_SYSIEN,
1588 USBH_SYSIEN_HERRINT |
1589 USBH_SYSIEN_DONEINT | USBH_SYSIEN_SORINT);
1590 set_register_bits(imx21, USBOTG_CINT_STEN, USBOTG_HCINT);
1591
1592 spin_unlock_irqrestore(&imx21->lock, flags);
1593
1594 return 0;
1595}
1596
1597static void imx21_hc_stop(struct usb_hcd *hcd)
1598{
1599 struct imx21 *imx21 = hcd_to_imx21(hcd);
1600 unsigned long flags;
1601
1602 spin_lock_irqsave(&imx21->lock, flags);
1603
1604 writel(0, imx21->regs + USBH_SYSIEN);
1605 clear_register_bits(imx21, USBOTG_CINT_STEN, USBOTG_HCINT);
1606 clear_register_bits(imx21, USBOTG_CLK_CTRL_HST | USBOTG_CLK_CTRL_MAIN,
1607 USBOTG_CLK_CTRL);
1608 spin_unlock_irqrestore(&imx21->lock, flags);
1609}
1610
1611/* =========================================== */
1612/* Driver glue */
1613/* =========================================== */
1614
1615static struct hc_driver imx21_hc_driver = {
1616 .description = hcd_name,
1617 .product_desc = "IMX21 USB Host Controller",
1618 .hcd_priv_size = sizeof(struct imx21),
1619
1620 .flags = HCD_USB11,
1621 .irq = imx21_irq,
1622
1623 .reset = imx21_hc_reset,
1624 .start = imx21_hc_start,
1625 .stop = imx21_hc_stop,
1626
1627 /* I/O requests */
1628 .urb_enqueue = imx21_hc_urb_enqueue,
1629 .urb_dequeue = imx21_hc_urb_dequeue,
1630 .endpoint_disable = imx21_hc_endpoint_disable,
1631
1632 /* scheduling support */
1633 .get_frame_number = imx21_hc_get_frame,
1634
1635 /* Root hub support */
1636 .hub_status_data = imx21_hc_hub_status_data,
1637 .hub_control = imx21_hc_hub_control,
1638
1639};
1640
1641static struct mx21_usbh_platform_data default_pdata = {
1642 .host_xcvr = MX21_USBXCVR_TXDIF_RXDIF,
1643 .otg_xcvr = MX21_USBXCVR_TXDIF_RXDIF,
1644 .enable_host1 = 1,
1645 .enable_host2 = 1,
1646 .enable_otg_host = 1,
1647
1648};
1649
1650static int imx21_remove(struct platform_device *pdev)
1651{
1652 struct usb_hcd *hcd = platform_get_drvdata(pdev);
1653 struct imx21 *imx21 = hcd_to_imx21(hcd);
1654 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1655
1656 remove_debug_files(imx21);
1657 usb_remove_hcd(hcd);
1658
1659 if (res != NULL) {
1660 clk_disable(imx21->clk);
1661 clk_put(imx21->clk);
1662 iounmap(imx21->regs);
1663 release_mem_region(res->start, resource_size(res));
1664 }
1665
1666 kfree(hcd);
1667 return 0;
1668}
1669
1670
1671static int imx21_probe(struct platform_device *pdev)
1672{
1673 struct usb_hcd *hcd;
1674 struct imx21 *imx21;
1675 struct resource *res;
1676 int ret;
1677 int irq;
1678
1679 printk(KERN_INFO "%s\n", imx21_hc_driver.product_desc);
1680
1681 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1682 if (!res)
1683 return -ENODEV;
1684 irq = platform_get_irq(pdev, 0);
1685 if (irq < 0)
1686 return -ENXIO;
1687
1688 hcd = usb_create_hcd(&imx21_hc_driver,
1689 &pdev->dev, dev_name(&pdev->dev));
1690 if (hcd == NULL) {
1691 dev_err(&pdev->dev, "Cannot create hcd (%s)\n",
1692 dev_name(&pdev->dev));
1693 return -ENOMEM;
1694 }
1695
1696 imx21 = hcd_to_imx21(hcd);
1697 imx21->dev = &pdev->dev;
1698 imx21->pdata = pdev->dev.platform_data;
1699 if (!imx21->pdata)
1700 imx21->pdata = &default_pdata;
1701
1702 spin_lock_init(&imx21->lock);
1703 INIT_LIST_HEAD(&imx21->dmem_list);
1704 INIT_LIST_HEAD(&imx21->queue_for_etd);
1705 INIT_LIST_HEAD(&imx21->queue_for_dmem);
1706 create_debug_files(imx21);
1707
1708 res = request_mem_region(res->start, resource_size(res), hcd_name);
1709 if (!res) {
1710 ret = -EBUSY;
1711 goto failed_request_mem;
1712 }
1713
1714 imx21->regs = ioremap(res->start, resource_size(res));
1715 if (imx21->regs == NULL) {
1716 dev_err(imx21->dev, "Cannot map registers\n");
1717 ret = -ENOMEM;
1718 goto failed_ioremap;
1719 }
1720
1721 /* Enable clocks source */
1722 imx21->clk = clk_get(imx21->dev, NULL);
1723 if (IS_ERR(imx21->clk)) {
1724 dev_err(imx21->dev, "no clock found\n");
1725 ret = PTR_ERR(imx21->clk);
1726 goto failed_clock_get;
1727 }
1728
1729 ret = clk_set_rate(imx21->clk, clk_round_rate(imx21->clk, 48000000));
1730 if (ret)
1731 goto failed_clock_set;
1732 ret = clk_enable(imx21->clk);
1733 if (ret)
1734 goto failed_clock_enable;
1735
1736 dev_info(imx21->dev, "Hardware HC revision: 0x%02X\n",
1737 (readl(imx21->regs + USBOTG_HWMODE) >> 16) & 0xFF);
1738
1739 ret = usb_add_hcd(hcd, irq, IRQF_DISABLED);
1740 if (ret != 0) {
1741 dev_err(imx21->dev, "usb_add_hcd() returned %d\n", ret);
1742 goto failed_add_hcd;
1743 }
1744
1745 return 0;
1746
1747failed_add_hcd:
1748 clk_disable(imx21->clk);
1749failed_clock_enable:
1750failed_clock_set:
1751 clk_put(imx21->clk);
1752failed_clock_get:
1753 iounmap(imx21->regs);
1754failed_ioremap:
1755 release_mem_region(res->start, res->end - res->start);
1756failed_request_mem:
1757 remove_debug_files(imx21);
1758 usb_put_hcd(hcd);
1759 return ret;
1760}
1761
1762static struct platform_driver imx21_hcd_driver = {
1763 .driver = {
1764 .name = (char *)hcd_name,
1765 },
1766 .probe = imx21_probe,
1767 .remove = imx21_remove,
1768 .suspend = NULL,
1769 .resume = NULL,
1770};
1771
1772static int __init imx21_hcd_init(void)
1773{
1774 return platform_driver_register(&imx21_hcd_driver);
1775}
1776
1777static void __exit imx21_hcd_cleanup(void)
1778{
1779 platform_driver_unregister(&imx21_hcd_driver);
1780}
1781
1782module_init(imx21_hcd_init);
1783module_exit(imx21_hcd_cleanup);
1784
1785MODULE_DESCRIPTION("i.MX21 USB Host controller");
1786MODULE_AUTHOR("Martin Fuzzey");
1787MODULE_LICENSE("GPL");
1788MODULE_ALIAS("platform:imx21-hcd");