blob: 4598c9699d30ae4c75fc57e08cd99061069de69e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/head.S
3 *
4 * Copyright (C) 1994-2002 Russell King
Russell Kinge65f38e2005-06-18 09:33:31 +01005 * Copyright (c) 2003 ARM Limited
6 * All Rights Reserved
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Kernel startup code for all 32-bit CPUs
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/linkage.h>
15#include <linux/init.h>
16
17#include <asm/assembler.h>
18#include <asm/domain.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/ptrace.h>
Sam Ravnborge6ae7442005-09-09 21:08:59 +020020#include <asm/asm-offsets.h>
Nicolas Pitref09b9972005-10-29 21:44:55 +010021#include <asm/memory.h>
Russell King4f7a1812005-05-05 13:11:00 +010022#include <asm/thread_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/system.h>
Catalin Marinase73fc882011-08-23 14:07:23 +010024#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Jeremy Kerrc2933932010-07-07 11:19:48 +080026#ifdef CONFIG_DEBUG_LL
27#include <mach/debug-macro.S>
28#endif
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/*
Nicolas Pitre37d07b72005-10-29 21:44:56 +010031 * swapper_pg_dir is the virtual address of the initial page table.
Russell Kingf06b97f2006-12-11 22:29:16 +000032 * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
33 * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
Nicolas Pitre37d07b72005-10-29 21:44:56 +010034 * the least significant 16 bits to be 0x8000, but we could probably
Russell Kingf06b97f2006-12-11 22:29:16 +000035 * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 */
Russell King72a20e22011-01-04 19:04:00 +000037#define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
Russell Kingf06b97f2006-12-11 22:29:16 +000038#if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
39#error KERNEL_RAM_VADDR must start at 0xXXXX8000
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#endif
41
Catalin Marinase73fc882011-08-23 14:07:23 +010042#define PG_DIR_SIZE 0x4000
43#define PMD_ORDER 2
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045 .globl swapper_pg_dir
Catalin Marinase73fc882011-08-23 14:07:23 +010046 .equ swapper_pg_dir, KERNEL_RAM_VADDR - PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
Russell King72a20e22011-01-04 19:04:00 +000048 .macro pgtbl, rd, phys
Catalin Marinase73fc882011-08-23 14:07:23 +010049 add \rd, \phys, #TEXT_OFFSET - PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 .endm
Nicolas Pitre37d07b72005-10-29 21:44:56 +010051
52#ifdef CONFIG_XIP_KERNEL
Nicolas Pitree98ff7f2007-02-22 16:18:09 +010053#define KERNEL_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
54#define KERNEL_END _edata_loc
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#else
Nicolas Pitree98ff7f2007-02-22 16:18:09 +010056#define KERNEL_START KERNEL_RAM_VADDR
57#define KERNEL_END _end
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#endif
59
60/*
61 * Kernel startup entry point.
62 * ---------------------------
63 *
64 * This is normally called from the decompressor code. The requirements
65 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
Grant Likely4c2896e2011-04-28 14:27:20 -060066 * r1 = machine nr, r2 = atags or dtb pointer.
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 *
68 * This code is mostly position independent, so if you link the kernel at
69 * 0xc0008000, you call this at __pa(0xc0008000).
70 *
71 * See linux/arch/arm/tools/mach-types for the complete list of machine
72 * numbers for r1.
73 *
74 * We're trying to keep crap to a minimum; DO NOT add any machine specific
75 * crap here - that's what the boot loader (or in extreme, well justified
76 * circumstances, zImage) is for.
77 */
Dave Martin540b5732011-07-13 15:53:30 +010078 .arm
79
Tim Abbott2abc1c52009-10-02 16:32:46 -040080 __HEAD
Linus Torvalds1da177e2005-04-16 15:20:36 -070081ENTRY(stext)
Dave Martin540b5732011-07-13 15:53:30 +010082
83 THUMB( adr r9, BSYM(1f) ) @ Kernel is always entered in ARM.
84 THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
85 THUMB( .thumb ) @ switch to Thumb now.
86 THUMB(1: )
87
Catalin Marinasb86040a2009-07-24 12:32:54 +010088 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 @ and irqs disabled
Russell King0f44ba12006-02-24 21:04:56 +000090 mrc p15, 0, r9, c0, c0 @ get processor id
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 bl __lookup_processor_type @ r5=procinfo r9=cpuid
92 movs r10, r5 @ invalid processor (r5=0)?
Dave Martina75e5242010-11-29 19:43:28 +010093 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King3c0bdac2005-11-25 15:43:22 +000094 beq __error_p @ yes, error 'p'
Russell King0eb0511d2010-11-22 12:06:28 +000095
Russell King72a20e22011-01-04 19:04:00 +000096#ifndef CONFIG_XIP_KERNEL
97 adr r3, 2f
98 ldmia r3, {r4, r8}
99 sub r4, r3, r4 @ (PHYS_OFFSET - PAGE_OFFSET)
100 add r8, r8, r4 @ PHYS_OFFSET
101#else
102 ldr r8, =PLAT_PHYS_OFFSET
103#endif
104
Russell King0eb0511d2010-11-22 12:06:28 +0000105 /*
Grant Likely4c2896e2011-04-28 14:27:20 -0600106 * r1 = machine no, r2 = atags or dtb,
Russell King72a20e22011-01-04 19:04:00 +0000107 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Russell King0eb0511d2010-11-22 12:06:28 +0000108 */
Bill Gatliff9d20fdd2007-05-31 22:02:22 +0100109 bl __vet_atags
Russell Kingf00ec482010-09-04 10:47:48 +0100110#ifdef CONFIG_SMP_ON_UP
111 bl __fixup_smp
112#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000113#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
114 bl __fixup_pv_table
115#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 bl __create_page_tables
117
118 /*
119 * The following calls CPU specific code in a position independent
120 * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
Russell King6fc31d52011-01-12 17:50:42 +0000121 * xxx_proc_info structure selected by __lookup_processor_type
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 * above. On return, the CPU will be ready for the MMU to be
123 * turned on, and r0 will hold the CPU control register value.
124 */
Russell Kinga4ae4132010-10-04 16:22:34 +0100125 ldr r13, =__mmap_switched @ address to jump to after
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 @ mmu has been enabled
Russell King00945012010-10-04 17:56:13 +0100127 adr lr, BSYM(1f) @ return (PIC) address
Catalin Marinasd4279582011-05-26 11:22:44 +0100128 mov r8, r4 @ set TTBR1 to swapper_pg_dir
Catalin Marinasb86040a2009-07-24 12:32:54 +0100129 ARM( add pc, r10, #PROCINFO_INITFUNC )
130 THUMB( add r12, r10, #PROCINFO_INITFUNC )
131 THUMB( mov pc, r12 )
Russell King00945012010-10-04 17:56:13 +01001321: b __enable_mmu
Catalin Marinas93ed3972008-08-28 11:22:32 +0100133ENDPROC(stext)
Russell Kinga4ae4132010-10-04 16:22:34 +0100134 .ltorg
Russell King72a20e22011-01-04 19:04:00 +0000135#ifndef CONFIG_XIP_KERNEL
1362: .long .
137 .long PAGE_OFFSET
138#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
140/*
141 * Setup the initial page tables. We only setup the barest
142 * amount which are required to get the kernel running, which
143 * generally means mapping in the kernel code.
144 *
Russell King72a20e22011-01-04 19:04:00 +0000145 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 *
147 * Returns:
Russell King786f1b72010-10-04 17:51:54 +0100148 * r0, r3, r5-r7 corrupted
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 * r4 = physical page table address
150 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151__create_page_tables:
Russell King72a20e22011-01-04 19:04:00 +0000152 pgtbl r4, r8 @ page table address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
154 /*
Catalin Marinase73fc882011-08-23 14:07:23 +0100155 * Clear the swapper page table
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 */
157 mov r0, r4
158 mov r3, #0
Catalin Marinase73fc882011-08-23 14:07:23 +0100159 add r6, r0, #PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601: str r3, [r0], #4
161 str r3, [r0], #4
162 str r3, [r0], #4
163 str r3, [r0], #4
164 teq r0, r6
165 bne 1b
166
Russell King8799ee92006-06-29 18:24:21 +0100167 ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
169 /*
Russell King786f1b72010-10-04 17:51:54 +0100170 * Create identity mapping to cater for __enable_mmu.
171 * This identity mapping will be removed by paging_init().
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 */
Russell King786f1b72010-10-04 17:51:54 +0100173 adr r0, __enable_mmu_loc
174 ldmia r0, {r3, r5, r6}
175 sub r0, r0, r3 @ virt->phys offset
176 add r5, r5, r0 @ phys __enable_mmu
177 add r6, r6, r0 @ phys __enable_mmu_end
Catalin Marinase73fc882011-08-23 14:07:23 +0100178 mov r5, r5, lsr #SECTION_SHIFT
179 mov r6, r6, lsr #SECTION_SHIFT
Russell King786f1b72010-10-04 17:51:54 +0100180
Catalin Marinase73fc882011-08-23 14:07:23 +01001811: orr r3, r7, r5, lsl #SECTION_SHIFT @ flags + kernel base
182 str r3, [r4, r5, lsl #PMD_ORDER] @ identity mapping
183 cmp r5, r6
184 addlo r5, r5, #1 @ next section
185 blo 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
187 /*
188 * Now setup the pagetables for our kernel direct
Lennert Buytenhek2552fc22006-09-29 21:14:05 +0100189 * mapped region.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 */
Russell King786f1b72010-10-04 17:51:54 +0100191 mov r3, pc
Catalin Marinase73fc882011-08-23 14:07:23 +0100192 mov r3, r3, lsr #SECTION_SHIFT
193 orr r3, r7, r3, lsl #SECTION_SHIFT
194 add r0, r4, #(KERNEL_START & 0xff000000) >> (SECTION_SHIFT - PMD_ORDER)
195 str r3, [r0, #((KERNEL_START & 0x00f00000) >> SECTION_SHIFT) << PMD_ORDER]!
Nicolas Pitree98ff7f2007-02-22 16:18:09 +0100196 ldr r6, =(KERNEL_END - 1)
Catalin Marinase73fc882011-08-23 14:07:23 +0100197 add r0, r0, #1 << PMD_ORDER
198 add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER)
Nicolas Pitree98ff7f2007-02-22 16:18:09 +01001991: cmp r0, r6
Catalin Marinase73fc882011-08-23 14:07:23 +0100200 add r3, r3, #1 << SECTION_SHIFT
201 strls r3, [r0], #1 << PMD_ORDER
Nicolas Pitree98ff7f2007-02-22 16:18:09 +0100202 bls 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
Nicolas Pitreec3622d2007-02-21 15:32:28 +0100204#ifdef CONFIG_XIP_KERNEL
205 /*
206 * Map some ram to cover our .data and .bss areas.
207 */
Russell King72a20e22011-01-04 19:04:00 +0000208 add r3, r8, #TEXT_OFFSET
209 orr r3, r3, r7
Catalin Marinase73fc882011-08-23 14:07:23 +0100210 add r0, r4, #(KERNEL_RAM_VADDR & 0xff000000) >> (SECTION_SHIFT - PMD_ORDER)
211 str r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> (SECTION_SHIFT - PMD_ORDER)]!
Nicolas Pitreec3622d2007-02-21 15:32:28 +0100212 ldr r6, =(_end - 1)
213 add r0, r0, #4
Catalin Marinase73fc882011-08-23 14:07:23 +0100214 add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER)
Nicolas Pitreec3622d2007-02-21 15:32:28 +01002151: cmp r0, r6
216 add r3, r3, #1 << 20
217 strls r3, [r0], #4
218 bls 1b
219#endif
220
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 /*
Rob Herring4d901c42011-02-02 16:33:17 +0100222 * Then map boot params address in r2 or
223 * the first 1MB of ram if boot params address is not specified.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100225 mov r0, r2, lsr #SECTION_SHIFT
226 movs r0, r0, lsl #SECTION_SHIFT
Rob Herring4d901c42011-02-02 16:33:17 +0100227 moveq r0, r8
228 sub r3, r0, r8
229 add r3, r3, #PAGE_OFFSET
Catalin Marinase73fc882011-08-23 14:07:23 +0100230 add r3, r4, r3, lsr #(SECTION_SHIFT - PMD_ORDER)
Rob Herring4d901c42011-02-02 16:33:17 +0100231 orr r6, r7, r0
232 str r6, [r3]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
Russell Kingc77b0422005-07-01 11:56:55 +0100234#ifdef CONFIG_DEBUG_LL
Jeremy Kerrc2933932010-07-07 11:19:48 +0800235#ifndef CONFIG_DEBUG_ICEDCC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 /*
237 * Map in IO space for serial debugging.
238 * This allows debug messages to be output
239 * via a serial console before paging_init.
240 */
Jeremy Kerrc2933932010-07-07 11:19:48 +0800241 addruart r7, r3
242
Catalin Marinase73fc882011-08-23 14:07:23 +0100243 mov r3, r3, lsr #SECTION_SHIFT
244 mov r3, r3, lsl #PMD_ORDER
Jeremy Kerrc2933932010-07-07 11:19:48 +0800245
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 add r0, r4, r3
247 rsb r3, r3, #0x4000 @ PTRS_PER_PGD*sizeof(long)
248 cmp r3, #0x0800 @ limit to 512MB
249 movhi r3, #0x0800
250 add r6, r0, r3
Catalin Marinase73fc882011-08-23 14:07:23 +0100251 mov r3, r7, lsr #SECTION_SHIFT
Jeremy Kerrc2933932010-07-07 11:19:48 +0800252 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
Catalin Marinase73fc882011-08-23 14:07:23 +0100253 orr r3, r7, r3, lsl #SECTION_SHIFT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541: str r3, [r0], #4
Catalin Marinase73fc882011-08-23 14:07:23 +0100255 add r3, r3, #1 << SECTION_SHIFT
256 cmp r0, r6
257 blo 1b
Jeremy Kerrc2933932010-07-07 11:19:48 +0800258
259#else /* CONFIG_DEBUG_ICEDCC */
260 /* we don't need any serial debugging mappings for ICEDCC */
261 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
262#endif /* !CONFIG_DEBUG_ICEDCC */
263
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264#if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
265 /*
Russell King3c0bdac2005-11-25 15:43:22 +0000266 * If we're using the NetWinder or CATS, we also need to map
267 * in the 16550-type serial port for the debug messages
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100269 add r0, r4, #0xff000000 >> (SECTION_SHIFT - PMD_ORDER)
Russell Kingc77b0422005-07-01 11:56:55 +0100270 orr r3, r7, #0x7c000000
271 str r3, [r0]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273#ifdef CONFIG_ARCH_RPC
274 /*
275 * Map in screen at 0x02000000 & SCREEN2_BASE
276 * Similar reasons here - for debug. This is
277 * only for Acorn RiscPC architectures.
278 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100279 add r0, r4, #0x02000000 >> (SECTION_SHIFT - PMD_ORDER)
Russell Kingc77b0422005-07-01 11:56:55 +0100280 orr r3, r7, #0x02000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 str r3, [r0]
Catalin Marinase73fc882011-08-23 14:07:23 +0100282 add r0, r4, #0xd8000000 >> (SECTION_SHIFT - PMD_ORDER)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 str r3, [r0]
284#endif
Russell Kingc77b0422005-07-01 11:56:55 +0100285#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100287ENDPROC(__create_page_tables)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 .ltorg
Dave Martin4f79a5d2010-11-29 19:43:24 +0100289 .align
Russell King786f1b72010-10-04 17:51:54 +0100290__enable_mmu_loc:
291 .long .
292 .long __enable_mmu
293 .long __enable_mmu_end
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
Russell King00945012010-10-04 17:56:13 +0100295#if defined(CONFIG_SMP)
296 __CPUINIT
297ENTRY(secondary_startup)
298 /*
299 * Common entry point for secondary CPUs.
300 *
301 * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
302 * the processor type - there is no need to check the machine type
303 * as it has already been validated by the primary processor.
304 */
305 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
306 mrc p15, 0, r9, c0, c0 @ get processor id
307 bl __lookup_processor_type
308 movs r10, r5 @ invalid processor?
309 moveq r0, #'p' @ yes, error 'p'
Dave Martina75e5242010-11-29 19:43:28 +0100310 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King00945012010-10-04 17:56:13 +0100311 beq __error_p
312
313 /*
314 * Use the page tables supplied from __cpu_up.
315 */
316 adr r4, __secondary_data
317 ldmia r4, {r5, r7, r12} @ address to jump to after
Catalin Marinasd4279582011-05-26 11:22:44 +0100318 sub lr, r4, r5 @ mmu has been enabled
319 ldr r4, [r7, lr] @ get secondary_data.pgdir
320 add r7, r7, #4
321 ldr r8, [r7, lr] @ get secondary_data.swapper_pg_dir
Russell King00945012010-10-04 17:56:13 +0100322 adr lr, BSYM(__enable_mmu) @ return address
323 mov r13, r12 @ __secondary_switched address
324 ARM( add pc, r10, #PROCINFO_INITFUNC ) @ initialise processor
325 @ (return control reg)
326 THUMB( add r12, r10, #PROCINFO_INITFUNC )
327 THUMB( mov pc, r12 )
328ENDPROC(secondary_startup)
329
330 /*
331 * r6 = &secondary_data
332 */
333ENTRY(__secondary_switched)
334 ldr sp, [r7, #4] @ get secondary_data.stack
335 mov fp, #0
336 b secondary_start_kernel
337ENDPROC(__secondary_switched)
338
Dave Martin4f79a5d2010-11-29 19:43:24 +0100339 .align
340
Russell King00945012010-10-04 17:56:13 +0100341 .type __secondary_data, %object
342__secondary_data:
343 .long .
344 .long secondary_data
345 .long __secondary_switched
346#endif /* defined(CONFIG_SMP) */
347
348
349
350/*
351 * Setup common bits before finally enabling the MMU. Essentially
352 * this is just loading the page table pointer and domain access
353 * registers.
Russell King865a4fa2010-10-04 18:02:59 +0100354 *
355 * r0 = cp#15 control register
356 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600357 * r2 = atags or dtb pointer
Russell King865a4fa2010-10-04 18:02:59 +0100358 * r4 = page table pointer
359 * r9 = processor ID
360 * r13 = *virtual* address to jump to upon completion
Russell King00945012010-10-04 17:56:13 +0100361 */
362__enable_mmu:
363#ifdef CONFIG_ALIGNMENT_TRAP
364 orr r0, r0, #CR_A
365#else
366 bic r0, r0, #CR_A
367#endif
368#ifdef CONFIG_CPU_DCACHE_DISABLE
369 bic r0, r0, #CR_C
370#endif
371#ifdef CONFIG_CPU_BPREDICT_DISABLE
372 bic r0, r0, #CR_Z
373#endif
374#ifdef CONFIG_CPU_ICACHE_DISABLE
375 bic r0, r0, #CR_I
376#endif
377 mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
378 domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
379 domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
380 domain_val(DOMAIN_IO, DOMAIN_CLIENT))
381 mcr p15, 0, r5, c3, c0, 0 @ load domain access register
382 mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
383 b __turn_mmu_on
384ENDPROC(__enable_mmu)
385
386/*
387 * Enable the MMU. This completely changes the structure of the visible
388 * memory space. You will not be able to trace execution through this.
389 * If you have an enquiry about this, *please* check the linux-arm-kernel
390 * mailing list archives BEFORE sending another post to the list.
391 *
392 * r0 = cp#15 control register
Russell King865a4fa2010-10-04 18:02:59 +0100393 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600394 * r2 = atags or dtb pointer
Russell King865a4fa2010-10-04 18:02:59 +0100395 * r9 = processor ID
Russell King00945012010-10-04 17:56:13 +0100396 * r13 = *virtual* address to jump to upon completion
397 *
398 * other registers depend on the function called upon completion
399 */
400 .align 5
401__turn_mmu_on:
402 mov r0, r0
403 mcr p15, 0, r0, c1, c0, 0 @ write control reg
404 mrc p15, 0, r3, c0, c0, 0 @ read id reg
405 mov r3, r3
406 mov r3, r13
407 mov pc, r3
408__enable_mmu_end:
409ENDPROC(__turn_mmu_on)
410
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
Russell Kingf00ec482010-09-04 10:47:48 +0100412#ifdef CONFIG_SMP_ON_UP
Russell King4a9cb362011-02-10 15:25:18 +0000413 __INIT
Russell Kingf00ec482010-09-04 10:47:48 +0100414__fixup_smp:
Russell Kinge98ff0f2011-01-30 16:40:20 +0000415 and r3, r9, #0x000f0000 @ architecture version
416 teq r3, #0x000f0000 @ CPU ID supported?
Russell Kingf00ec482010-09-04 10:47:48 +0100417 bne __fixup_smp_on_up @ no, assume UP
418
Russell Kinge98ff0f2011-01-30 16:40:20 +0000419 bic r3, r9, #0x00ff0000
420 bic r3, r3, #0x0000000f @ mask 0xff00fff0
421 mov r4, #0x41000000
Russell King0eb0511d2010-11-22 12:06:28 +0000422 orr r4, r4, #0x0000b000
Russell Kinge98ff0f2011-01-30 16:40:20 +0000423 orr r4, r4, #0x00000020 @ val 0x4100b020
424 teq r3, r4 @ ARM 11MPCore?
Russell Kingf00ec482010-09-04 10:47:48 +0100425 moveq pc, lr @ yes, assume SMP
426
427 mrc p15, 0, r0, c0, c0, 5 @ read MPIDR
Russell Kinge98ff0f2011-01-30 16:40:20 +0000428 and r0, r0, #0xc0000000 @ multiprocessing extensions and
429 teq r0, #0x80000000 @ not part of a uniprocessor system?
430 moveq pc, lr @ yes, assume SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100431
432__fixup_smp_on_up:
433 adr r0, 1f
Russell King0eb0511d2010-11-22 12:06:28 +0000434 ldmia r0, {r3 - r5}
Russell Kingf00ec482010-09-04 10:47:48 +0100435 sub r3, r0, r3
Russell King0eb0511d2010-11-22 12:06:28 +0000436 add r4, r4, r3
437 add r5, r5, r3
Russell King4a9cb362011-02-10 15:25:18 +0000438 b __do_fixup_smp_on_up
Russell Kingf00ec482010-09-04 10:47:48 +0100439ENDPROC(__fixup_smp)
440
Dave Martin4f79a5d2010-11-29 19:43:24 +0100441 .align
Russell Kingf00ec482010-09-04 10:47:48 +01004421: .word .
443 .word __smpalt_begin
444 .word __smpalt_end
445
446 .pushsection .data
447 .globl smp_on_up
448smp_on_up:
449 ALT_SMP(.long 1)
450 ALT_UP(.long 0)
451 .popsection
Russell Kingf00ec482010-09-04 10:47:48 +0100452#endif
453
Russell King4a9cb362011-02-10 15:25:18 +0000454 .text
455__do_fixup_smp_on_up:
456 cmp r4, r5
457 movhs pc, lr
458 ldmia r4!, {r0, r6}
459 ARM( str r6, [r0, r3] )
460 THUMB( add r0, r0, r3 )
461#ifdef __ARMEB__
462 THUMB( mov r6, r6, ror #16 ) @ Convert word order for big-endian.
463#endif
464 THUMB( strh r6, [r0], #2 ) @ For Thumb-2, store as two halfwords
465 THUMB( mov r6, r6, lsr #16 ) @ to be robust against misaligned r3.
466 THUMB( strh r6, [r0] )
467 b __do_fixup_smp_on_up
468ENDPROC(__do_fixup_smp_on_up)
469
470ENTRY(fixup_smp)
471 stmfd sp!, {r4 - r6, lr}
472 mov r4, r0
473 add r5, r0, r1
474 mov r3, #0
475 bl __do_fixup_smp_on_up
476 ldmfd sp!, {r4 - r6, pc}
477ENDPROC(fixup_smp)
478
Russell Kingdc21af92011-01-04 19:09:43 +0000479#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
480
481/* __fixup_pv_table - patch the stub instructions with the delta between
482 * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and
483 * can be expressed by an immediate shifter operand. The stub instruction
484 * has a form of '(add|sub) rd, rn, #imm'.
485 */
486 __HEAD
487__fixup_pv_table:
488 adr r0, 1f
489 ldmia r0, {r3-r5, r7}
490 sub r3, r0, r3 @ PHYS_OFFSET - PAGE_OFFSET
491 add r4, r4, r3 @ adjust table start address
492 add r5, r5, r3 @ adjust table end address
Nicolas Pitreb511d752011-02-21 06:53:35 +0100493 add r7, r7, r3 @ adjust __pv_phys_offset address
494 str r8, [r7] @ save computed PHYS_OFFSET to __pv_phys_offset
Russell Kingcada3c02011-01-04 19:39:29 +0000495#ifndef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
Russell Kingdc21af92011-01-04 19:09:43 +0000496 mov r6, r3, lsr #24 @ constant for add/sub instructions
497 teq r3, r6, lsl #24 @ must be 16MiB aligned
Russell Kingcada3c02011-01-04 19:39:29 +0000498#else
499 mov r6, r3, lsr #16 @ constant for add/sub instructions
500 teq r3, r6, lsl #16 @ must be 64kiB aligned
501#endif
Nicolas Pitreb511d752011-02-21 06:53:35 +0100502THUMB( it ne @ cross section branch )
Russell Kingdc21af92011-01-04 19:09:43 +0000503 bne __error
504 str r6, [r7, #4] @ save to __pv_offset
505 b __fixup_a_pv_table
506ENDPROC(__fixup_pv_table)
507
508 .align
5091: .long .
510 .long __pv_table_begin
511 .long __pv_table_end
5122: .long __pv_phys_offset
513
514 .text
515__fixup_a_pv_table:
Nicolas Pitreb511d752011-02-21 06:53:35 +0100516#ifdef CONFIG_THUMB2_KERNEL
517#ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
518 lsls r0, r6, #24
519 lsr r6, #8
520 beq 1f
521 clz r7, r0
522 lsr r0, #24
523 lsl r0, r7
524 bic r0, 0x0080
525 lsrs r7, #1
526 orrcs r0, #0x0080
527 orr r0, r0, r7, lsl #12
528#endif
5291: lsls r6, #24
530 beq 4f
531 clz r7, r6
532 lsr r6, #24
533 lsl r6, r7
534 bic r6, #0x0080
535 lsrs r7, #1
536 orrcs r6, #0x0080
537 orr r6, r6, r7, lsl #12
538 orr r6, #0x4000
539 b 4f
5402: @ at this point the C flag is always clear
541 add r7, r3
542#ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
543 ldrh ip, [r7]
544 tst ip, 0x0400 @ the i bit tells us LS or MS byte
545 beq 3f
546 cmp r0, #0 @ set C flag, and ...
547 biceq ip, 0x0400 @ immediate zero value has a special encoding
548 streqh ip, [r7] @ that requires the i bit cleared
549#endif
5503: ldrh ip, [r7, #2]
551 and ip, 0x8f00
552 orrcc ip, r6 @ mask in offset bits 31-24
553 orrcs ip, r0 @ mask in offset bits 23-16
554 strh ip, [r7, #2]
5554: cmp r4, r5
556 ldrcc r7, [r4], #4 @ use branch for delay slot
557 bcc 2b
558 bx lr
559#else
Russell Kingcada3c02011-01-04 19:39:29 +0000560#ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
561 and r0, r6, #255 @ offset bits 23-16
562 mov r6, r6, lsr #8 @ offset bits 31-24
563#else
564 mov r0, #0 @ just in case...
565#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000566 b 3f
5672: ldr ip, [r7, r3]
568 bic ip, ip, #0x000000ff
Russell Kingcada3c02011-01-04 19:39:29 +0000569 tst ip, #0x400 @ rotate shift tells us LS or MS byte
570 orrne ip, ip, r6 @ mask in offset bits 31-24
571 orreq ip, ip, r0 @ mask in offset bits 23-16
Russell Kingdc21af92011-01-04 19:09:43 +0000572 str ip, [r7, r3]
5733: cmp r4, r5
574 ldrcc r7, [r4], #4 @ use branch for delay slot
575 bcc 2b
576 mov pc, lr
Nicolas Pitreb511d752011-02-21 06:53:35 +0100577#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000578ENDPROC(__fixup_a_pv_table)
579
580ENTRY(fixup_pv_table)
581 stmfd sp!, {r4 - r7, lr}
582 ldr r2, 2f @ get address of __pv_phys_offset
583 mov r3, #0 @ no offset
584 mov r4, r0 @ r0 = table start
585 add r5, r0, r1 @ r1 = table size
586 ldr r6, [r2, #4] @ get __pv_offset
587 bl __fixup_a_pv_table
588 ldmfd sp!, {r4 - r7, pc}
589ENDPROC(fixup_pv_table)
590
591 .align
5922: .long __pv_phys_offset
593
594 .data
595 .globl __pv_phys_offset
596 .type __pv_phys_offset, %object
597__pv_phys_offset:
598 .long 0
599 .size __pv_phys_offset, . - __pv_phys_offset
600__pv_offset:
601 .long 0
602#endif
603
Hyok S. Choi75d90832006-03-27 14:58:25 +0100604#include "head-common.S"