blob: c2777555003ef5a05aadef924e8cd9ea7e1c850f [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001#
2# Processor families
3#
4config CPU_SH2
5 bool
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09006
7config CPU_SH2A
8 bool
9 select CPU_SH2
Paul Mundtcad82442006-01-16 22:14:19 -080010
11config CPU_SH3
12 bool
13 select CPU_HAS_INTEVT
14 select CPU_HAS_SR_RB
15
16config CPU_SH4
17 bool
18 select CPU_HAS_INTEVT
19 select CPU_HAS_SR_RB
Paul Mundt26b7a782006-12-28 10:31:48 +090020 select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
Paul Mundtcad82442006-01-16 22:14:19 -080021
22config CPU_SH4A
23 bool
24 select CPU_SH4
Paul Mundtcad82442006-01-16 22:14:19 -080025
Paul Mundte5723e02006-09-27 17:38:11 +090026config CPU_SH4AL_DSP
27 bool
28 select CPU_SH4A
Paul Mundtac79fd52007-07-25 16:26:10 +090029 select CPU_HAS_DSP
Paul Mundte5723e02006-09-27 17:38:11 +090030
Paul Mundtcad82442006-01-16 22:14:19 -080031config CPU_SUBTYPE_ST40
32 bool
33 select CPU_SH4
34 select CPU_HAS_INTC2_IRQ
35
Paul Mundt41504c32006-12-11 20:28:03 +090036config CPU_SHX2
37 bool
38
Paul Mundt2b1bd1a2007-06-20 18:27:10 +090039config CPU_SHX3
40 bool
41
Paul Mundtf3d22292007-05-14 17:29:12 +090042choice
43 prompt "Processor sub-type selection"
44
Paul Mundtcad82442006-01-16 22:14:19 -080045#
46# Processor subtypes
47#
48
Paul Mundtf3d22292007-05-14 17:29:12 +090049# SH-2 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080050
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090051config CPU_SUBTYPE_SH7619
52 bool "Support SH7619 processor"
53 select CPU_SH2
Paul Mundt357d5942007-06-11 15:32:07 +090054 select CPU_HAS_IPR_IRQ
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090055
Paul Mundtf3d22292007-05-14 17:29:12 +090056# SH-2A Processor Support
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090057
58config CPU_SUBTYPE_SH7206
59 bool "Support SH7206 processor"
60 select CPU_SH2A
Paul Mundtfa1ec922007-06-01 17:23:14 +090061 select CPU_HAS_IPR_IRQ
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090062
Paul Mundtf3d22292007-05-14 17:29:12 +090063# SH-3 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080064
Paul Mundtcad82442006-01-16 22:14:19 -080065config CPU_SUBTYPE_SH7705
66 bool "Support SH7705 processor"
67 select CPU_SH3
Magnus Damm70e8be02007-07-25 10:50:42 +090068 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080069
Paul Mundte5723e02006-09-27 17:38:11 +090070config CPU_SUBTYPE_SH7706
71 bool "Support SH7706 processor"
72 select CPU_SH3
Magnus Dammec58f1f2007-07-25 17:50:01 +090073 select CPU_HAS_INTC_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +090074 help
75 Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
76
Paul Mundtcad82442006-01-16 22:14:19 -080077config CPU_SUBTYPE_SH7707
78 bool "Support SH7707 processor"
79 select CPU_SH3
Magnus Dammec58f1f2007-07-25 17:50:01 +090080 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080081 help
82 Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
83
84config CPU_SUBTYPE_SH7708
85 bool "Support SH7708 processor"
86 select CPU_SH3
Magnus Dammec58f1f2007-07-25 17:50:01 +090087 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080088 help
89 Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
90 if you have a 100 Mhz SH-3 HD6417708R CPU.
91
92config CPU_SUBTYPE_SH7709
93 bool "Support SH7709 processor"
94 select CPU_SH3
Magnus Dammec58f1f2007-07-25 17:50:01 +090095 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080096 help
97 Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
98
Paul Mundte5723e02006-09-27 17:38:11 +090099config CPU_SUBTYPE_SH7710
100 bool "Support SH7710 processor"
101 select CPU_SH3
Magnus Damm28b146c2007-07-25 17:47:07 +0900102 select CPU_HAS_INTC_IRQ
Paul Mundtac79fd52007-07-25 16:26:10 +0900103 select CPU_HAS_DSP
Paul Mundte5723e02006-09-27 17:38:11 +0900104 help
105 Select SH7710 if you have a SH3-DSP SH7710 CPU.
106
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900107config CPU_SUBTYPE_SH7712
108 bool "Support SH7712 processor"
109 select CPU_SH3
Magnus Damm28b146c2007-07-25 17:47:07 +0900110 select CPU_HAS_INTC_IRQ
Paul Mundtac79fd52007-07-25 16:26:10 +0900111 select CPU_HAS_DSP
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900112 help
113 Select SH7712 if you have a SH3-DSP SH7712 CPU.
114
Paul Mundtf3d22292007-05-14 17:29:12 +0900115# SH-4 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800116
117config CPU_SUBTYPE_SH7750
118 bool "Support SH7750 processor"
119 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900120 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800121 help
122 Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
123
124config CPU_SUBTYPE_SH7091
125 bool "Support SH7091 processor"
126 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900127 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800128 help
129 Select SH7091 if you have an SH-4 based Sega device (such as
130 the Dreamcast, Naomi, and Naomi 2).
131
132config CPU_SUBTYPE_SH7750R
133 bool "Support SH7750R processor"
134 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900135 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800136
137config CPU_SUBTYPE_SH7750S
138 bool "Support SH7750S processor"
139 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900140 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800141
142config CPU_SUBTYPE_SH7751
143 bool "Support SH7751 processor"
144 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900145 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800146 help
147 Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
148 or if you have a HD6417751R CPU.
149
150config CPU_SUBTYPE_SH7751R
151 bool "Support SH7751R processor"
152 select CPU_SH4
Magnus Damm56386f62007-07-20 18:44:49 +0900153 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800154
155config CPU_SUBTYPE_SH7760
156 bool "Support SH7760 processor"
157 select CPU_SH4
158 select CPU_HAS_INTC2_IRQ
Manuel Lauss6dcda6f2007-01-25 15:21:03 +0900159 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800160
161config CPU_SUBTYPE_SH4_202
162 bool "Support SH4-202 processor"
163 select CPU_SH4
164
Paul Mundtf3d22292007-05-14 17:29:12 +0900165# ST40 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800166
167config CPU_SUBTYPE_ST40STB1
168 bool "Support ST40STB1/ST40RA processors"
169 select CPU_SUBTYPE_ST40
170 help
171 Select ST40STB1 if you have a ST40RA CPU.
172 This was previously called the ST40STB1, hence the option name.
173
174config CPU_SUBTYPE_ST40GX1
175 bool "Support ST40GX1 processor"
176 select CPU_SUBTYPE_ST40
177 help
178 Select ST40GX1 if you have a ST40GX1 CPU.
179
Paul Mundtf3d22292007-05-14 17:29:12 +0900180# SH-4A Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800181
Paul Mundtcad82442006-01-16 22:14:19 -0800182config CPU_SUBTYPE_SH7770
183 bool "Support SH7770 processor"
184 select CPU_SH4A
185
186config CPU_SUBTYPE_SH7780
187 bool "Support SH7780 processor"
188 select CPU_SH4A
Magnus Damm39c7aa92007-07-20 12:10:29 +0900189 select CPU_HAS_INTC_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800190
Paul Mundtb552c7e2006-11-20 14:14:29 +0900191config CPU_SUBTYPE_SH7785
192 bool "Support SH7785 processor"
193 select CPU_SH4A
Paul Mundt41504c32006-12-11 20:28:03 +0900194 select CPU_SHX2
Paul Mundtb552c7e2006-11-20 14:14:29 +0900195 select CPU_HAS_INTC2_IRQ
196
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900197config CPU_SUBTYPE_SHX3
198 bool "Support SH-X3 processor"
199 select CPU_SH4A
200 select CPU_SHX3
201 select CPU_HAS_INTC2_IRQ
202
Paul Mundtf3d22292007-05-14 17:29:12 +0900203# SH4AL-DSP Processor Support
Paul Mundte5723e02006-09-27 17:38:11 +0900204
Paul Mundte5723e02006-09-27 17:38:11 +0900205config CPU_SUBTYPE_SH7343
206 bool "Support SH7343 processor"
207 select CPU_SH4AL_DSP
208
Paul Mundt41504c32006-12-11 20:28:03 +0900209config CPU_SUBTYPE_SH7722
210 bool "Support SH7722 processor"
211 select CPU_SH4AL_DSP
212 select CPU_SHX2
Magnus Damm1b064282007-07-18 17:51:24 +0900213 select CPU_HAS_INTC_IRQ
Paul Mundt520588f2007-06-06 17:58:56 +0900214 select ARCH_SPARSEMEM_ENABLE
Paul Mundt357d5942007-06-11 15:32:07 +0900215 select SYS_SUPPORTS_NUMA
Paul Mundt41504c32006-12-11 20:28:03 +0900216
Paul Mundtf3d22292007-05-14 17:29:12 +0900217endchoice
Paul Mundtcad82442006-01-16 22:14:19 -0800218
219menu "Memory management options"
220
Paul Mundt5f8c9902007-05-08 11:55:21 +0900221config QUICKLIST
222 def_bool y
223
Paul Mundtcad82442006-01-16 22:14:19 -0800224config MMU
225 bool "Support for memory management hardware"
226 depends on !CPU_SH2
227 default y
228 help
229 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
230 boot on these systems, this option must not be set.
231
232 On other systems (such as the SH-3 and 4) where an MMU exists,
233 turning this off will boot the kernel on these machines with the
234 MMU implicitly switched off.
235
Paul Mundte7f93a32006-09-27 17:19:13 +0900236config PAGE_OFFSET
237 hex
238 default "0x80000000" if MMU
239 default "0x00000000"
240
241config MEMORY_START
242 hex "Physical memory start address"
243 default "0x08000000"
244 ---help---
245 Computers built with Hitachi SuperH processors always
246 map the ROM starting at address zero. But the processor
247 does not specify the range that RAM takes.
248
249 The physical memory (RAM) start address will be automatically
250 set to 08000000. Other platforms, such as the Solution Engine
251 boards typically map RAM at 0C000000.
252
253 Tweak this only when porting to a new machine which does not
254 already have a defconfig. Changing it from the known correct
255 value on any of the known systems will only lead to disaster.
256
257config MEMORY_SIZE
258 hex "Physical memory size"
259 default "0x00400000"
260 help
261 This sets the default memory size assumed by your SH kernel. It can
262 be overridden as normal by the 'mem=' argument on the kernel command
263 line. If unsure, consult your board specifications or just leave it
264 as 0x00400000 which was the default value before this became
265 configurable.
266
Paul Mundtcad82442006-01-16 22:14:19 -0800267config 32BIT
268 bool "Support 32-bit physical addressing through PMB"
Paul Mundt50f63f22007-06-15 18:30:42 +0900269 depends on MMU && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
Paul Mundtcad82442006-01-16 22:14:19 -0800270 default y
271 help
272 If you say Y here, physical addressing will be extended to
273 32-bits through the SH-4A PMB. If this is not set, legacy
274 29-bit physical addressing will be used.
275
Paul Mundt21440cf2006-11-20 14:30:26 +0900276config X2TLB
277 bool "Enable extended TLB mode"
Paul Mundt41504c32006-12-11 20:28:03 +0900278 depends on CPU_SHX2 && MMU && EXPERIMENTAL
Paul Mundt21440cf2006-11-20 14:30:26 +0900279 help
280 Selecting this option will enable the extended mode of the SH-X2
281 TLB. For legacy SH-X behaviour and interoperability, say N. For
282 all of the fun new features and a willingless to submit bug reports,
283 say Y.
284
Paul Mundt19f9a342006-09-27 18:33:49 +0900285config VSYSCALL
286 bool "Support vsyscall page"
287 depends on MMU
288 default y
289 help
290 This will enable support for the kernel mapping a vDSO page
291 in process space, and subsequently handing down the entry point
292 to the libc through the ELF auxiliary vector.
293
294 From the kernel side this is used for the signal trampoline.
295 For systems with an MMU that can afford to give up a page,
296 (the default value) say Y.
297
Paul Mundtb241cb02007-06-06 17:52:19 +0900298config NUMA
299 bool "Non Uniform Memory Access (NUMA) Support"
Paul Mundt357d5942007-06-11 15:32:07 +0900300 depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
Paul Mundtb241cb02007-06-06 17:52:19 +0900301 default n
302 help
303 Some SH systems have many various memories scattered around
304 the address space, each with varying latencies. This enables
305 support for these blocks by binding them to nodes and allowing
306 memory policies to be used for prioritizing and controlling
307 allocation behaviour.
308
Paul Mundt01066622007-03-28 16:38:13 +0900309config NODES_SHIFT
310 int
311 default "1"
312 depends on NEED_MULTIPLE_NODES
313
314config ARCH_FLATMEM_ENABLE
315 def_bool y
Paul Mundt357d5942007-06-11 15:32:07 +0900316 depends on !NUMA
Paul Mundt01066622007-03-28 16:38:13 +0900317
Paul Mundtdfbb9042007-05-23 17:48:36 +0900318config ARCH_SPARSEMEM_ENABLE
319 def_bool y
320 select SPARSEMEM_STATIC
321
322config ARCH_SPARSEMEM_DEFAULT
323 def_bool y
324
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900325config MAX_ACTIVE_REGIONS
326 int
Paul Mundt520588f2007-06-06 17:58:56 +0900327 default "2" if (CPU_SUBTYPE_SH7722 && SPARSEMEM)
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900328 default "1"
329
Paul Mundt01066622007-03-28 16:38:13 +0900330config ARCH_POPULATES_NODE_MAP
331 def_bool y
332
Paul Mundtdfbb9042007-05-23 17:48:36 +0900333config ARCH_SELECT_MEMORY_MODEL
334 def_bool y
335
Paul Mundt33d63bd2007-06-07 11:32:52 +0900336config ARCH_ENABLE_MEMORY_HOTPLUG
337 def_bool y
338 depends on SPARSEMEM
339
340config ARCH_MEMORY_PROBE
341 def_bool y
342 depends on MEMORY_HOTPLUG
343
Paul Mundtcad82442006-01-16 22:14:19 -0800344choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900345 prompt "Kernel page size"
346 default PAGE_SIZE_4KB
347
348config PAGE_SIZE_4KB
349 bool "4kB"
350 help
351 This is the default page size used by all SuperH CPUs.
352
353config PAGE_SIZE_8KB
354 bool "8kB"
355 depends on EXPERIMENTAL && X2TLB
356 help
357 This enables 8kB pages as supported by SH-X2 and later MMUs.
358
359config PAGE_SIZE_64KB
360 bool "64kB"
361 depends on EXPERIMENTAL && CPU_SH4
362 help
363 This enables support for 64kB pages, possible on all SH-4
364 CPUs and later. Highly experimental, not recommended.
365
366endchoice
367
368choice
Paul Mundtcad82442006-01-16 22:14:19 -0800369 prompt "HugeTLB page size"
370 depends on HUGETLB_PAGE && CPU_SH4 && MMU
371 default HUGETLB_PAGE_SIZE_64K
372
373config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900374 bool "64kB"
375
376config HUGETLB_PAGE_SIZE_256K
377 bool "256kB"
378 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800379
380config HUGETLB_PAGE_SIZE_1MB
381 bool "1MB"
382
Paul Mundt21440cf2006-11-20 14:30:26 +0900383config HUGETLB_PAGE_SIZE_4MB
384 bool "4MB"
385 depends on X2TLB
386
387config HUGETLB_PAGE_SIZE_64MB
388 bool "64MB"
389 depends on X2TLB
390
Paul Mundtcad82442006-01-16 22:14:19 -0800391endchoice
392
393source "mm/Kconfig"
394
395endmenu
396
397menu "Cache configuration"
398
399config SH7705_CACHE_32KB
400 bool "Enable 32KB cache size for SH7705"
401 depends on CPU_SUBTYPE_SH7705
402 default y
403
404config SH_DIRECT_MAPPED
405 bool "Use direct-mapped caching"
406 default n
407 help
408 Selecting this option will configure the caches to be direct-mapped,
409 even if the cache supports a 2 or 4-way mode. This is useful primarily
410 for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
411 SH4-202, SH4-501, etc.)
412
413 Turn this option off for platforms that do not have a direct-mapped
414 cache, and you have no need to run the caches in such a configuration.
415
Paul Mundte7bd34a2007-07-31 17:07:28 +0900416choice
417 prompt "Cache mode"
418 default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4
419 default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
420
421config CACHE_WRITEBACK
422 bool "Write-back"
423 depends on CPU_SH2A || CPU_SH3 || CPU_SH4
424
425config CACHE_WRITETHROUGH
426 bool "Write-through"
Paul Mundtcad82442006-01-16 22:14:19 -0800427 help
428 Selecting this option will configure the caches in write-through
429 mode, as opposed to the default write-back configuration.
430
431 Since there's sill some aliasing issues on SH-4, this option will
432 unfortunately still require the majority of flushing functions to
433 be implemented to deal with aliasing.
434
435 If unsure, say N.
436
Paul Mundte7bd34a2007-07-31 17:07:28 +0900437config CACHE_OFF
438 bool "Off"
439
440endchoice
441
Paul Mundtcad82442006-01-16 22:14:19 -0800442endmenu