blob: f663d1ac76d0e787fe10ba5b16593c8f1c62a1c0 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080026#include <sound/msm-dai-q6.h>
27#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070028#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060029#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080030#include <mach/mdm2.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070031#include "clock.h"
32#include "devices.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070033#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060034#include "rpm_stats.h"
35#include "rpm_log.h"
36#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037
38/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070039#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060041#define MSM_GSBI4_PHYS 0x16300000
42#define MSM_GSBI5_PHYS 0x1A200000
43#define MSM_GSBI6_PHYS 0x16500000
44#define MSM_GSBI7_PHYS 0x16600000
45
Kenneth Heitke748593a2011-07-15 15:45:11 -060046/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070047#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080049#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050
Harini Jayaramanc4c58692011-07-19 14:50:10 -060051/* GSBI QUP devices */
52#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
53#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
54#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
55#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
56#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
57#define MSM_QUP_SIZE SZ_4K
58
Kenneth Heitke36920d32011-07-20 16:44:30 -060059/* Address of SSBI CMD */
60#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
61#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
62#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060063
Hemant Kumarcaa09092011-07-30 00:26:33 -070064/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080065#define MSM_HSUSB1_PHYS 0x12500000
66#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070067
Jeff Ohlstein7e668552011-10-06 16:17:25 -070068static struct msm_watchdog_pdata msm_watchdog_pdata = {
69 .pet_time = 10000,
70 .bark_time = 11000,
71 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080072 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070073};
74
75struct platform_device msm8064_device_watchdog = {
76 .name = "msm_watchdog",
77 .id = -1,
78 .dev = {
79 .platform_data = &msm_watchdog_pdata,
80 },
81};
82
Joel King0581896d2011-07-19 16:43:28 -070083static struct resource msm_dmov_resource[] = {
84 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080085 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -070086 .flags = IORESOURCE_IRQ,
87 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070088 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080089 .start = 0x18320000,
90 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070091 .flags = IORESOURCE_MEM,
92 },
93};
94
95static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080096 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070097 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -070098};
99
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700100struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700101 .name = "msm_dmov",
102 .id = -1,
103 .resource = msm_dmov_resource,
104 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700105 .dev = {
106 .platform_data = &msm_dmov_pdata,
107 },
Joel King0581896d2011-07-19 16:43:28 -0700108};
109
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700110static struct resource resources_uart_gsbi1[] = {
111 {
112 .start = APQ8064_GSBI1_UARTDM_IRQ,
113 .end = APQ8064_GSBI1_UARTDM_IRQ,
114 .flags = IORESOURCE_IRQ,
115 },
116 {
117 .start = MSM_UART1DM_PHYS,
118 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
119 .name = "uartdm_resource",
120 .flags = IORESOURCE_MEM,
121 },
122 {
123 .start = MSM_GSBI1_PHYS,
124 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
125 .name = "gsbi_resource",
126 .flags = IORESOURCE_MEM,
127 },
128};
129
130struct platform_device apq8064_device_uart_gsbi1 = {
131 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800132 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700133 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
134 .resource = resources_uart_gsbi1,
135};
136
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700137static struct resource resources_uart_gsbi3[] = {
138 {
139 .start = GSBI3_UARTDM_IRQ,
140 .end = GSBI3_UARTDM_IRQ,
141 .flags = IORESOURCE_IRQ,
142 },
143 {
144 .start = MSM_UART3DM_PHYS,
145 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
146 .name = "uartdm_resource",
147 .flags = IORESOURCE_MEM,
148 },
149 {
150 .start = MSM_GSBI3_PHYS,
151 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
152 .name = "gsbi_resource",
153 .flags = IORESOURCE_MEM,
154 },
155};
156
157struct platform_device apq8064_device_uart_gsbi3 = {
158 .name = "msm_serial_hsl",
159 .id = 0,
160 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
161 .resource = resources_uart_gsbi3,
162};
163
Kenneth Heitke748593a2011-07-15 15:45:11 -0600164static struct resource resources_qup_i2c_gsbi4[] = {
165 {
166 .name = "gsbi_qup_i2c_addr",
167 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600168 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600169 .flags = IORESOURCE_MEM,
170 },
171 {
172 .name = "qup_phys_addr",
173 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600174 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600175 .flags = IORESOURCE_MEM,
176 },
177 {
178 .name = "qup_err_intr",
179 .start = GSBI4_QUP_IRQ,
180 .end = GSBI4_QUP_IRQ,
181 .flags = IORESOURCE_IRQ,
182 },
183};
184
185struct platform_device apq8064_device_qup_i2c_gsbi4 = {
186 .name = "qup_i2c",
187 .id = 4,
188 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
189 .resource = resources_qup_i2c_gsbi4,
190};
191
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700192static struct resource resources_qup_spi_gsbi5[] = {
193 {
194 .name = "spi_base",
195 .start = MSM_GSBI5_QUP_PHYS,
196 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
197 .flags = IORESOURCE_MEM,
198 },
199 {
200 .name = "gsbi_base",
201 .start = MSM_GSBI5_PHYS,
202 .end = MSM_GSBI5_PHYS + 4 - 1,
203 .flags = IORESOURCE_MEM,
204 },
205 {
206 .name = "spi_irq_in",
207 .start = GSBI5_QUP_IRQ,
208 .end = GSBI5_QUP_IRQ,
209 .flags = IORESOURCE_IRQ,
210 },
211};
212
213struct platform_device apq8064_device_qup_spi_gsbi5 = {
214 .name = "spi_qsd",
215 .id = 0,
216 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
217 .resource = resources_qup_spi_gsbi5,
218};
219
Jin Hong4bbbfba2012-02-02 21:48:07 -0800220static struct resource resources_uart_gsbi7[] = {
221 {
222 .start = GSBI7_UARTDM_IRQ,
223 .end = GSBI7_UARTDM_IRQ,
224 .flags = IORESOURCE_IRQ,
225 },
226 {
227 .start = MSM_UART7DM_PHYS,
228 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
229 .name = "uartdm_resource",
230 .flags = IORESOURCE_MEM,
231 },
232 {
233 .start = MSM_GSBI7_PHYS,
234 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
235 .name = "gsbi_resource",
236 .flags = IORESOURCE_MEM,
237 },
238};
239
240struct platform_device apq8064_device_uart_gsbi7 = {
241 .name = "msm_serial_hsl",
242 .id = 0,
243 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
244 .resource = resources_uart_gsbi7,
245};
246
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800247struct platform_device apq_pcm = {
248 .name = "msm-pcm-dsp",
249 .id = -1,
250};
251
252struct platform_device apq_pcm_routing = {
253 .name = "msm-pcm-routing",
254 .id = -1,
255};
256
257struct platform_device apq_cpudai0 = {
258 .name = "msm-dai-q6",
259 .id = 0x4000,
260};
261
262struct platform_device apq_cpudai1 = {
263 .name = "msm-dai-q6",
264 .id = 0x4001,
265};
266
267struct platform_device apq_cpudai_hdmi_rx = {
268 .name = "msm-dai-q6",
269 .id = 8,
270};
271
272struct platform_device apq_cpudai_bt_rx = {
273 .name = "msm-dai-q6",
274 .id = 0x3000,
275};
276
277struct platform_device apq_cpudai_bt_tx = {
278 .name = "msm-dai-q6",
279 .id = 0x3001,
280};
281
282struct platform_device apq_cpudai_fm_rx = {
283 .name = "msm-dai-q6",
284 .id = 0x3004,
285};
286
287struct platform_device apq_cpudai_fm_tx = {
288 .name = "msm-dai-q6",
289 .id = 0x3005,
290};
291
292/*
293 * Machine specific data for AUX PCM Interface
294 * which the driver will be unware of.
295 */
296struct msm_dai_auxpcm_pdata apq_auxpcm_rx_pdata = {
297 .clk = "pcm_clk",
298 .mode = AFE_PCM_CFG_MODE_PCM,
299 .sync = AFE_PCM_CFG_SYNC_INT,
300 .frame = AFE_PCM_CFG_FRM_256BPF,
301 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
302 .slot = 0,
303 .data = AFE_PCM_CFG_CDATAOE_MASTER,
304 .pcm_clk_rate = 2048000,
305};
306
307struct platform_device apq_cpudai_auxpcm_rx = {
308 .name = "msm-dai-q6",
309 .id = 2,
310 .dev = {
311 .platform_data = &apq_auxpcm_rx_pdata,
312 },
313};
314
315struct platform_device apq_cpudai_auxpcm_tx = {
316 .name = "msm-dai-q6",
317 .id = 3,
318};
319
320struct platform_device apq_cpu_fe = {
321 .name = "msm-dai-fe",
322 .id = -1,
323};
324
325struct platform_device apq_stub_codec = {
326 .name = "msm-stub-codec",
327 .id = 1,
328};
329
330struct platform_device apq_voice = {
331 .name = "msm-pcm-voice",
332 .id = -1,
333};
334
335struct platform_device apq_voip = {
336 .name = "msm-voip-dsp",
337 .id = -1,
338};
339
340struct platform_device apq_lpa_pcm = {
341 .name = "msm-pcm-lpa",
342 .id = -1,
343};
344
345struct platform_device apq_pcm_hostless = {
346 .name = "msm-pcm-hostless",
347 .id = -1,
348};
349
350struct platform_device apq_cpudai_afe_01_rx = {
351 .name = "msm-dai-q6",
352 .id = 0xE0,
353};
354
355struct platform_device apq_cpudai_afe_01_tx = {
356 .name = "msm-dai-q6",
357 .id = 0xF0,
358};
359
360struct platform_device apq_cpudai_afe_02_rx = {
361 .name = "msm-dai-q6",
362 .id = 0xF1,
363};
364
365struct platform_device apq_cpudai_afe_02_tx = {
366 .name = "msm-dai-q6",
367 .id = 0xE1,
368};
369
370struct platform_device apq_pcm_afe = {
371 .name = "msm-pcm-afe",
372 .id = -1,
373};
374
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700375static struct resource resources_ssbi_pmic1[] = {
376 {
377 .start = MSM_PMIC1_SSBI_CMD_PHYS,
378 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
379 .flags = IORESOURCE_MEM,
380 },
381};
382
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600383#define LPASS_SLIMBUS_PHYS 0x28080000
384#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800385#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600386/* Board info for the slimbus slave device */
387static struct resource slimbus_res[] = {
388 {
389 .start = LPASS_SLIMBUS_PHYS,
390 .end = LPASS_SLIMBUS_PHYS + 8191,
391 .flags = IORESOURCE_MEM,
392 .name = "slimbus_physical",
393 },
394 {
395 .start = LPASS_SLIMBUS_BAM_PHYS,
396 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
397 .flags = IORESOURCE_MEM,
398 .name = "slimbus_bam_physical",
399 },
400 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800401 .start = LPASS_SLIMBUS_SLEW,
402 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
403 .flags = IORESOURCE_MEM,
404 .name = "slimbus_slew_reg",
405 },
406 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600407 .start = SLIMBUS0_CORE_EE1_IRQ,
408 .end = SLIMBUS0_CORE_EE1_IRQ,
409 .flags = IORESOURCE_IRQ,
410 .name = "slimbus_irq",
411 },
412 {
413 .start = SLIMBUS0_BAM_EE1_IRQ,
414 .end = SLIMBUS0_BAM_EE1_IRQ,
415 .flags = IORESOURCE_IRQ,
416 .name = "slimbus_bam_irq",
417 },
418};
419
420struct platform_device apq8064_slim_ctrl = {
421 .name = "msm_slim_ctrl",
422 .id = 1,
423 .num_resources = ARRAY_SIZE(slimbus_res),
424 .resource = slimbus_res,
425 .dev = {
426 .coherent_dma_mask = 0xffffffffULL,
427 },
428};
429
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700430struct platform_device apq8064_device_ssbi_pmic1 = {
431 .name = "msm_ssbi",
432 .id = 0,
433 .resource = resources_ssbi_pmic1,
434 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
435};
436
437static struct resource resources_ssbi_pmic2[] = {
438 {
439 .start = MSM_PMIC2_SSBI_CMD_PHYS,
440 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
441 .flags = IORESOURCE_MEM,
442 },
443};
444
445struct platform_device apq8064_device_ssbi_pmic2 = {
446 .name = "msm_ssbi",
447 .id = 1,
448 .resource = resources_ssbi_pmic2,
449 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
450};
451
452static struct resource resources_otg[] = {
453 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800454 .start = MSM_HSUSB1_PHYS,
455 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700456 .flags = IORESOURCE_MEM,
457 },
458 {
459 .start = USB1_HS_IRQ,
460 .end = USB1_HS_IRQ,
461 .flags = IORESOURCE_IRQ,
462 },
463};
464
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700465struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700466 .name = "msm_otg",
467 .id = -1,
468 .num_resources = ARRAY_SIZE(resources_otg),
469 .resource = resources_otg,
470 .dev = {
471 .coherent_dma_mask = 0xffffffff,
472 },
473};
474
475static struct resource resources_hsusb[] = {
476 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800477 .start = MSM_HSUSB1_PHYS,
478 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700479 .flags = IORESOURCE_MEM,
480 },
481 {
482 .start = USB1_HS_IRQ,
483 .end = USB1_HS_IRQ,
484 .flags = IORESOURCE_IRQ,
485 },
486};
487
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700488struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700489 .name = "msm_hsusb",
490 .id = -1,
491 .num_resources = ARRAY_SIZE(resources_hsusb),
492 .resource = resources_hsusb,
493 .dev = {
494 .coherent_dma_mask = 0xffffffff,
495 },
496};
497
Hemant Kumard86c4882012-01-24 19:39:37 -0800498static struct resource resources_hsusb_host[] = {
499 {
500 .start = MSM_HSUSB1_PHYS,
501 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
502 .flags = IORESOURCE_MEM,
503 },
504 {
505 .start = USB1_HS_IRQ,
506 .end = USB1_HS_IRQ,
507 .flags = IORESOURCE_IRQ,
508 },
509};
510
Hemant Kumara945b472012-01-25 15:08:06 -0800511static struct resource resources_hsic_host[] = {
512 {
513 .start = 0x12510000,
514 .end = 0x12510000 + SZ_4K - 1,
515 .flags = IORESOURCE_MEM,
516 },
517 {
518 .start = USB2_HSIC_IRQ,
519 .end = USB2_HSIC_IRQ,
520 .flags = IORESOURCE_IRQ,
521 },
522 {
523 .start = MSM_GPIO_TO_INT(49),
524 .end = MSM_GPIO_TO_INT(49),
525 .name = "peripheral_status_irq",
526 .flags = IORESOURCE_IRQ,
527 },
528};
529
Hemant Kumard86c4882012-01-24 19:39:37 -0800530static u64 dma_mask = DMA_BIT_MASK(32);
531struct platform_device apq8064_device_hsusb_host = {
532 .name = "msm_hsusb_host",
533 .id = -1,
534 .num_resources = ARRAY_SIZE(resources_hsusb_host),
535 .resource = resources_hsusb_host,
536 .dev = {
537 .dma_mask = &dma_mask,
538 .coherent_dma_mask = 0xffffffff,
539 },
540};
541
Hemant Kumara945b472012-01-25 15:08:06 -0800542struct platform_device apq8064_device_hsic_host = {
543 .name = "msm_hsic_host",
544 .id = -1,
545 .num_resources = ARRAY_SIZE(resources_hsic_host),
546 .resource = resources_hsic_host,
547 .dev = {
548 .dma_mask = &dma_mask,
549 .coherent_dma_mask = DMA_BIT_MASK(32),
550 },
551};
552
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700553#define MSM_SDC1_BASE 0x12400000
554#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
555#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
556#define MSM_SDC2_BASE 0x12140000
557#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
558#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
559#define MSM_SDC3_BASE 0x12180000
560#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
561#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
562#define MSM_SDC4_BASE 0x121C0000
563#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
564#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
565
566static struct resource resources_sdc1[] = {
567 {
568 .name = "core_mem",
569 .flags = IORESOURCE_MEM,
570 .start = MSM_SDC1_BASE,
571 .end = MSM_SDC1_DML_BASE - 1,
572 },
573 {
574 .name = "core_irq",
575 .flags = IORESOURCE_IRQ,
576 .start = SDC1_IRQ_0,
577 .end = SDC1_IRQ_0
578 },
579#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
580 {
581 .name = "sdcc_dml_addr",
582 .start = MSM_SDC1_DML_BASE,
583 .end = MSM_SDC1_BAM_BASE - 1,
584 .flags = IORESOURCE_MEM,
585 },
586 {
587 .name = "sdcc_bam_addr",
588 .start = MSM_SDC1_BAM_BASE,
589 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
590 .flags = IORESOURCE_MEM,
591 },
592 {
593 .name = "sdcc_bam_irq",
594 .start = SDC1_BAM_IRQ,
595 .end = SDC1_BAM_IRQ,
596 .flags = IORESOURCE_IRQ,
597 },
598#endif
599};
600
601static struct resource resources_sdc2[] = {
602 {
603 .name = "core_mem",
604 .flags = IORESOURCE_MEM,
605 .start = MSM_SDC2_BASE,
606 .end = MSM_SDC2_DML_BASE - 1,
607 },
608 {
609 .name = "core_irq",
610 .flags = IORESOURCE_IRQ,
611 .start = SDC2_IRQ_0,
612 .end = SDC2_IRQ_0
613 },
614#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
615 {
616 .name = "sdcc_dml_addr",
617 .start = MSM_SDC2_DML_BASE,
618 .end = MSM_SDC2_BAM_BASE - 1,
619 .flags = IORESOURCE_MEM,
620 },
621 {
622 .name = "sdcc_bam_addr",
623 .start = MSM_SDC2_BAM_BASE,
624 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
625 .flags = IORESOURCE_MEM,
626 },
627 {
628 .name = "sdcc_bam_irq",
629 .start = SDC2_BAM_IRQ,
630 .end = SDC2_BAM_IRQ,
631 .flags = IORESOURCE_IRQ,
632 },
633#endif
634};
635
636static struct resource resources_sdc3[] = {
637 {
638 .name = "core_mem",
639 .flags = IORESOURCE_MEM,
640 .start = MSM_SDC3_BASE,
641 .end = MSM_SDC3_DML_BASE - 1,
642 },
643 {
644 .name = "core_irq",
645 .flags = IORESOURCE_IRQ,
646 .start = SDC3_IRQ_0,
647 .end = SDC3_IRQ_0
648 },
649#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
650 {
651 .name = "sdcc_dml_addr",
652 .start = MSM_SDC3_DML_BASE,
653 .end = MSM_SDC3_BAM_BASE - 1,
654 .flags = IORESOURCE_MEM,
655 },
656 {
657 .name = "sdcc_bam_addr",
658 .start = MSM_SDC3_BAM_BASE,
659 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
660 .flags = IORESOURCE_MEM,
661 },
662 {
663 .name = "sdcc_bam_irq",
664 .start = SDC3_BAM_IRQ,
665 .end = SDC3_BAM_IRQ,
666 .flags = IORESOURCE_IRQ,
667 },
668#endif
669};
670
671static struct resource resources_sdc4[] = {
672 {
673 .name = "core_mem",
674 .flags = IORESOURCE_MEM,
675 .start = MSM_SDC4_BASE,
676 .end = MSM_SDC4_DML_BASE - 1,
677 },
678 {
679 .name = "core_irq",
680 .flags = IORESOURCE_IRQ,
681 .start = SDC4_IRQ_0,
682 .end = SDC4_IRQ_0
683 },
684#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
685 {
686 .name = "sdcc_dml_addr",
687 .start = MSM_SDC4_DML_BASE,
688 .end = MSM_SDC4_BAM_BASE - 1,
689 .flags = IORESOURCE_MEM,
690 },
691 {
692 .name = "sdcc_bam_addr",
693 .start = MSM_SDC4_BAM_BASE,
694 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
695 .flags = IORESOURCE_MEM,
696 },
697 {
698 .name = "sdcc_bam_irq",
699 .start = SDC4_BAM_IRQ,
700 .end = SDC4_BAM_IRQ,
701 .flags = IORESOURCE_IRQ,
702 },
703#endif
704};
705
706struct platform_device apq8064_device_sdc1 = {
707 .name = "msm_sdcc",
708 .id = 1,
709 .num_resources = ARRAY_SIZE(resources_sdc1),
710 .resource = resources_sdc1,
711 .dev = {
712 .coherent_dma_mask = 0xffffffff,
713 },
714};
715
716struct platform_device apq8064_device_sdc2 = {
717 .name = "msm_sdcc",
718 .id = 2,
719 .num_resources = ARRAY_SIZE(resources_sdc2),
720 .resource = resources_sdc2,
721 .dev = {
722 .coherent_dma_mask = 0xffffffff,
723 },
724};
725
726struct platform_device apq8064_device_sdc3 = {
727 .name = "msm_sdcc",
728 .id = 3,
729 .num_resources = ARRAY_SIZE(resources_sdc3),
730 .resource = resources_sdc3,
731 .dev = {
732 .coherent_dma_mask = 0xffffffff,
733 },
734};
735
736struct platform_device apq8064_device_sdc4 = {
737 .name = "msm_sdcc",
738 .id = 4,
739 .num_resources = ARRAY_SIZE(resources_sdc4),
740 .resource = resources_sdc4,
741 .dev = {
742 .coherent_dma_mask = 0xffffffff,
743 },
744};
745
746static struct platform_device *apq8064_sdcc_devices[] __initdata = {
747 &apq8064_device_sdc1,
748 &apq8064_device_sdc2,
749 &apq8064_device_sdc3,
750 &apq8064_device_sdc4,
751};
752
753int __init apq8064_add_sdcc(unsigned int controller,
754 struct mmc_platform_data *plat)
755{
756 struct platform_device *pdev;
757
758 if (!plat)
759 return 0;
760 if (controller < 1 || controller > 4)
761 return -EINVAL;
762
763 pdev = apq8064_sdcc_devices[controller-1];
764 pdev->dev.platform_data = plat;
765 return platform_device_register(pdev);
766}
767
Yan He06913ce2011-08-26 16:33:46 -0700768static struct resource resources_sps[] = {
769 {
770 .name = "pipe_mem",
771 .start = 0x12800000,
772 .end = 0x12800000 + 0x4000 - 1,
773 .flags = IORESOURCE_MEM,
774 },
775 {
776 .name = "bamdma_dma",
777 .start = 0x12240000,
778 .end = 0x12240000 + 0x1000 - 1,
779 .flags = IORESOURCE_MEM,
780 },
781 {
782 .name = "bamdma_bam",
783 .start = 0x12244000,
784 .end = 0x12244000 + 0x4000 - 1,
785 .flags = IORESOURCE_MEM,
786 },
787 {
788 .name = "bamdma_irq",
789 .start = SPS_BAM_DMA_IRQ,
790 .end = SPS_BAM_DMA_IRQ,
791 .flags = IORESOURCE_IRQ,
792 },
793};
794
Gagan Mac8a7a5d32011-11-11 16:43:06 -0700795struct platform_device msm_bus_8064_sys_fabric = {
796 .name = "msm_bus_fabric",
797 .id = MSM_BUS_FAB_SYSTEM,
798};
799struct platform_device msm_bus_8064_apps_fabric = {
800 .name = "msm_bus_fabric",
801 .id = MSM_BUS_FAB_APPSS,
802};
803struct platform_device msm_bus_8064_mm_fabric = {
804 .name = "msm_bus_fabric",
805 .id = MSM_BUS_FAB_MMSS,
806};
807struct platform_device msm_bus_8064_sys_fpb = {
808 .name = "msm_bus_fabric",
809 .id = MSM_BUS_FAB_SYSTEM_FPB,
810};
811struct platform_device msm_bus_8064_cpss_fpb = {
812 .name = "msm_bus_fabric",
813 .id = MSM_BUS_FAB_CPSS_FPB,
814};
815
Yan He06913ce2011-08-26 16:33:46 -0700816static struct msm_sps_platform_data msm_sps_pdata = {
817 .bamdma_restricted_pipes = 0x06,
818};
819
820struct platform_device msm_device_sps_apq8064 = {
821 .name = "msm_sps",
822 .id = -1,
823 .num_resources = ARRAY_SIZE(resources_sps),
824 .resource = resources_sps,
825 .dev.platform_data = &msm_sps_pdata,
826};
827
Jeff Hugo0c0f5e92011-09-28 13:55:45 -0600828struct platform_device msm_device_smd_apq8064 = {
829 .name = "msm_smd",
830 .id = -1,
831};
832
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -0700833#ifdef CONFIG_HW_RANDOM_MSM
834/* PRNG device */
835#define MSM_PRNG_PHYS 0x1A500000
836static struct resource rng_resources = {
837 .flags = IORESOURCE_MEM,
838 .start = MSM_PRNG_PHYS,
839 .end = MSM_PRNG_PHYS + SZ_512 - 1,
840};
841
842struct platform_device apq8064_device_rng = {
843 .name = "msm_rng",
844 .id = 0,
845 .num_resources = 1,
846 .resource = &rng_resources,
847};
848#endif
849
Matt Wagantall292aace2012-01-26 19:12:34 -0800850static struct resource msm_gss_resources[] = {
851 {
852 .start = 0x10000000,
853 .end = 0x10000000 + SZ_256 - 1,
854 .flags = IORESOURCE_MEM,
855 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -0800856 {
857 .start = 0x10008000,
858 .end = 0x10008000 + SZ_256 - 1,
859 .flags = IORESOURCE_MEM,
860 },
Matt Wagantall292aace2012-01-26 19:12:34 -0800861};
862
863struct platform_device msm_gss = {
864 .name = "pil_gss",
865 .id = -1,
866 .num_resources = ARRAY_SIZE(msm_gss_resources),
867 .resource = msm_gss_resources,
868};
869
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700870static struct clk_lookup msm_clocks_8064_dummy[] = {
871 CLK_DUMMY("pll2", PLL2, NULL, 0),
872 CLK_DUMMY("pll8", PLL8, NULL, 0),
873 CLK_DUMMY("pll4", PLL4, NULL, 0),
874
875 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
876 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
877 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
878 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
879 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
880 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
881 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
882 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
883 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
884 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
885 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
886 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
887 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
888 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
889 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
890 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
891
Matt Wagantalle2522372011-08-17 14:52:21 -0700892 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
893 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
894 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700895 "msm_serial_hsl.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700896 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
897 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
898 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
899 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
900 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
901 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
902 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
903 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
904 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700905 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
906 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
907 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -0700908 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
909 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700910 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
911 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700912 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -0700913 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -0700914 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700915 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
916 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
917 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
918 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -0700919 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700920 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -0800921 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
922 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
923 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
924 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
925 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
926 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
927 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -0700928 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
929 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
930 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
931 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700932 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
933 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
934 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
935 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700936 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700937 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
938 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700939 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "msm_serial_hsl.0", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -0700940 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
941 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -0700942 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -0700943 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -0700944 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -0800945 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
946 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
947 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
948 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -0700949 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
950 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
951 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
952 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -0700953 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
954 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700955 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
956 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
957 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
958 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
959 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700960 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
961 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
962 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
963 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
964 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
965 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
966 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
967 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
968 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
969 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
970 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
971 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
972 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
973 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
974 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700975 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
976 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -0700977 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700978 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -0700979 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700980 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700981 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
982 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
983 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700984 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700985 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -0700986 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700987 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -0700988 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
989 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700990 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -0700991 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700992 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
993 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
994 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
995 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
996 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
997 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -0700998 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700999 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1000 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1001 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1002 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001003 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001004 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
1005 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001006 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1007 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1008 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
1009 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
1010 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
1011 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001012 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
1013 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
1014 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
1015 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001016 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001017 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
1018 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001019 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1020 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001021 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001022 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001023 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001024 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001025 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1026 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1027 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1028 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1029 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1030 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1031 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1032 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1033 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1034 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1035 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1036 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1037 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1038 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -07001039 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001040
1041 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08001042 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001043 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
1044 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
1045 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
1046 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001047 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1048 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001049 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001050 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
1051 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
1052 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
1053 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
1054 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
1055 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001056};
1057
Stephen Boydbb600ae2011-08-02 20:11:40 -07001058struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
1059 .table = msm_clocks_8064_dummy,
1060 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
1061};
Praveen Chidambaram78499012011-11-01 17:15:17 -06001062
1063struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1064 .reg_base_addrs = {
1065 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1066 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1067 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1068 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1069 },
1070 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
1071 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1072 .ipc_rpm_val = 4,
1073 .target_id = {
1074 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1075 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1076 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1077 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1078 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1079 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1080 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1081 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1082 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1083 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1084 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1085 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1086 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1087 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1088 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1089 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1090 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1091 APPS_FABRIC_CFG_HALT, 2),
1092 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1093 APPS_FABRIC_CFG_CLKMOD, 3),
1094 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1095 APPS_FABRIC_CFG_IOCTL, 1),
1096 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1097 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1098 SYS_FABRIC_CFG_HALT, 2),
1099 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1100 SYS_FABRIC_CFG_CLKMOD, 3),
1101 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1102 SYS_FABRIC_CFG_IOCTL, 1),
1103 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1104 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1105 MMSS_FABRIC_CFG_HALT, 2),
1106 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1107 MMSS_FABRIC_CFG_CLKMOD, 3),
1108 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1109 MMSS_FABRIC_CFG_IOCTL, 1),
1110 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1111 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1112 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1113 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1114 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1115 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1116 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1117 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1118 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1119 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1120 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1121 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1122 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1123 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1124 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1125 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1126 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1127 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1128 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1129 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1130 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1131 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1132 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1133 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1134 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1135 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1136 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1137 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1138 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1139 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1140 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1141 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1142 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1143 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1144 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1145 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1146 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1147 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1148 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1149 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1150 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1151 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1152 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1153 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1154 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1155 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1156 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1157 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1158 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1159 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1160 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1161 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1162 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1163 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1164 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1165 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1166 },
1167 .target_status = {
1168 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1169 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1170 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1171 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1172 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1173 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1174 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1175 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1176 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1177 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1178 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1179 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1180 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1181 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1182 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1183 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1184 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1185 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1186 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1187 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1188 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1189 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1190 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1191 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1192 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1193 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1194 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1195 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1196 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1197 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1198 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1199 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1200 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1201 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1202 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1203 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1204 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1205 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1206 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1207 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1208 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1209 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1210 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1211 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1212 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1213 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1214 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1215 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1216 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1217 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1218 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1219 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1220 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1221 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1222 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1223 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1224 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1225 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1226 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1227 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1228 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1229 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1230 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1231 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1232 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1233 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1234 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1235 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1236 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1237 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1238 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1239 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1240 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1241 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1242 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1243 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1244 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1245 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1246 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1247 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1248 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1249 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1250 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1251 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1252 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1253 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1254 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1255 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1256 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1257 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1258 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1259 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1260 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1261 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1262 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1263 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1264 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1265 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1266 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1267 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1268 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1269 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1270 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1271 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1272 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1273 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1274 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1275 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1276 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1277 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1278 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1279 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1280 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1281 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1282 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1283 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1284 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1285 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1286 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1287 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1288 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1289 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1290 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1291 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1292 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1293 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1294 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1295 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1296 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1297 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1298 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1299 },
1300 .target_ctrl_id = {
1301 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1302 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1303 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1304 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1305 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1306 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1307 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1308 },
1309 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1310 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1311 .sel_last = MSM_RPM_8064_SEL_LAST,
1312 .ver = {3, 0, 0},
1313};
1314
1315struct platform_device apq8064_rpm_device = {
1316 .name = "msm_rpm",
1317 .id = -1,
1318};
1319
1320static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1321 .phys_addr_base = 0x0010D204,
1322 .phys_size = SZ_8K,
1323};
1324
1325struct platform_device apq8064_rpm_stat_device = {
1326 .name = "msm_rpm_stat",
1327 .id = -1,
1328 .dev = {
1329 .platform_data = &msm_rpm_stat_pdata,
1330 },
1331};
1332
1333static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1334 .phys_addr_base = 0x0010C000,
1335 .reg_offsets = {
1336 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1337 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1338 },
1339 .phys_size = SZ_8K,
1340 .log_len = 4096, /* log's buffer length in bytes */
1341 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1342};
1343
1344struct platform_device apq8064_rpm_log_device = {
1345 .name = "msm_rpm_log",
1346 .id = -1,
1347 .dev = {
1348 .platform_data = &msm_rpm_log_pdata,
1349 },
1350};
1351
1352#ifdef CONFIG_MSM_MPM
1353static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1354 [1] = MSM_GPIO_TO_INT(26),
1355 [2] = MSM_GPIO_TO_INT(88),
1356 [4] = MSM_GPIO_TO_INT(73),
1357 [5] = MSM_GPIO_TO_INT(74),
1358 [6] = MSM_GPIO_TO_INT(75),
1359 [7] = MSM_GPIO_TO_INT(76),
1360 [8] = MSM_GPIO_TO_INT(77),
1361 [9] = MSM_GPIO_TO_INT(36),
1362 [10] = MSM_GPIO_TO_INT(84),
1363 [11] = MSM_GPIO_TO_INT(7),
1364 [12] = MSM_GPIO_TO_INT(11),
1365 [13] = MSM_GPIO_TO_INT(52),
1366 [14] = MSM_GPIO_TO_INT(15),
1367 [15] = MSM_GPIO_TO_INT(83),
1368 [16] = USB3_HS_IRQ,
1369 [19] = MSM_GPIO_TO_INT(61),
1370 [20] = MSM_GPIO_TO_INT(58),
1371 [23] = MSM_GPIO_TO_INT(65),
1372 [24] = MSM_GPIO_TO_INT(63),
1373 [25] = USB1_HS_IRQ,
1374 [27] = HDMI_IRQ,
1375 [29] = MSM_GPIO_TO_INT(22),
1376 [30] = MSM_GPIO_TO_INT(72),
1377 [31] = USB4_HS_IRQ,
1378 [33] = MSM_GPIO_TO_INT(44),
1379 [34] = MSM_GPIO_TO_INT(39),
1380 [35] = MSM_GPIO_TO_INT(19),
1381 [36] = MSM_GPIO_TO_INT(23),
1382 [37] = MSM_GPIO_TO_INT(41),
1383 [38] = MSM_GPIO_TO_INT(30),
1384 [41] = MSM_GPIO_TO_INT(42),
1385 [42] = MSM_GPIO_TO_INT(56),
1386 [43] = MSM_GPIO_TO_INT(55),
1387 [44] = MSM_GPIO_TO_INT(50),
1388 [45] = MSM_GPIO_TO_INT(49),
1389 [46] = MSM_GPIO_TO_INT(47),
1390 [47] = MSM_GPIO_TO_INT(45),
1391 [48] = MSM_GPIO_TO_INT(38),
1392 [49] = MSM_GPIO_TO_INT(34),
1393 [50] = MSM_GPIO_TO_INT(32),
1394 [51] = MSM_GPIO_TO_INT(29),
1395 [52] = MSM_GPIO_TO_INT(18),
1396 [53] = MSM_GPIO_TO_INT(10),
1397 [54] = MSM_GPIO_TO_INT(81),
1398 [55] = MSM_GPIO_TO_INT(6),
1399};
1400
1401static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
1402 TLMM_MSM_SUMMARY_IRQ,
1403 RPM_APCC_CPU0_GP_HIGH_IRQ,
1404 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1405 RPM_APCC_CPU0_GP_LOW_IRQ,
1406 RPM_APCC_CPU0_WAKE_UP_IRQ,
1407 RPM_APCC_CPU1_GP_HIGH_IRQ,
1408 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1409 RPM_APCC_CPU1_GP_LOW_IRQ,
1410 RPM_APCC_CPU1_WAKE_UP_IRQ,
1411 MSS_TO_APPS_IRQ_0,
1412 MSS_TO_APPS_IRQ_1,
1413 MSS_TO_APPS_IRQ_2,
1414 MSS_TO_APPS_IRQ_3,
1415 MSS_TO_APPS_IRQ_4,
1416 MSS_TO_APPS_IRQ_5,
1417 MSS_TO_APPS_IRQ_6,
1418 MSS_TO_APPS_IRQ_7,
1419 MSS_TO_APPS_IRQ_8,
1420 MSS_TO_APPS_IRQ_9,
1421 LPASS_SCSS_GP_LOW_IRQ,
1422 LPASS_SCSS_GP_MEDIUM_IRQ,
1423 LPASS_SCSS_GP_HIGH_IRQ,
1424 SPS_MTI_30,
1425 SPS_MTI_31,
1426 RIVA_APSS_SPARE_IRQ,
1427 RIVA_APPS_WLAN_SMSM_IRQ,
1428 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1429 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1430};
1431
1432struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
1433 .irqs_m2a = msm_mpm_irqs_m2a,
1434 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1435 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1436 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1437 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1438 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1439 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1440 .mpm_apps_ipc_val = BIT(1),
1441 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1442
1443};
1444#endif
Joel Kingdacbc822012-01-25 13:30:57 -08001445
1446#define MDM2AP_ERRFATAL 19
1447#define AP2MDM_ERRFATAL 18
1448#define MDM2AP_STATUS 49
1449#define AP2MDM_STATUS 48
1450#define AP2MDM_PMIC_RESET_N 27
1451
1452static struct resource mdm_resources[] = {
1453 {
1454 .start = MDM2AP_ERRFATAL,
1455 .end = MDM2AP_ERRFATAL,
1456 .name = "MDM2AP_ERRFATAL",
1457 .flags = IORESOURCE_IO,
1458 },
1459 {
1460 .start = AP2MDM_ERRFATAL,
1461 .end = AP2MDM_ERRFATAL,
1462 .name = "AP2MDM_ERRFATAL",
1463 .flags = IORESOURCE_IO,
1464 },
1465 {
1466 .start = MDM2AP_STATUS,
1467 .end = MDM2AP_STATUS,
1468 .name = "MDM2AP_STATUS",
1469 .flags = IORESOURCE_IO,
1470 },
1471 {
1472 .start = AP2MDM_STATUS,
1473 .end = AP2MDM_STATUS,
1474 .name = "AP2MDM_STATUS",
1475 .flags = IORESOURCE_IO,
1476 },
1477 {
1478 .start = AP2MDM_PMIC_RESET_N,
1479 .end = AP2MDM_PMIC_RESET_N,
1480 .name = "AP2MDM_PMIC_RESET_N",
1481 .flags = IORESOURCE_IO,
1482 },
1483};
1484
1485struct platform_device mdm_8064_device = {
1486 .name = "mdm2_modem",
1487 .id = -1,
1488 .num_resources = ARRAY_SIZE(mdm_resources),
1489 .resource = mdm_resources,
1490};
1491