blob: 9accd8c5799b27c48be9e2bdb8aa50cdeb27a449 [file] [log] [blame]
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07001/* Copyright (c) 2012, The Linux Foundation. All rights reserved.
Praveen Chidambaram78499012011-11-01 17:15:17 -06002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070016#include <asm/io.h>
Mitchel Humpherysfb52d112012-09-06 11:35:55 -070017#include <linux/msm_ion.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060018#include <mach/msm_iomap.h>
19#include <mach/irqs-8930.h>
20#include <mach/rpm.h>
Arun Menonaabf2632012-02-24 15:30:47 -080021#include <mach/msm_bus.h>
Gagan Maccd5b3272012-02-09 18:13:10 -070022#include <mach/msm_bus_board.h>
Arun Menonaabf2632012-02-24 15:30:47 -080023#include <mach/board.h>
24#include <mach/socinfo.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070025#include <mach/iommu_domains.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070026#include <mach/msm_rtb.h>
Laura Abbottf3173042012-05-29 15:23:18 -070027#include <mach/msm_cache_dump.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060028
29#include "devices.h"
30#include "rpm_log.h"
31#include "rpm_stats.h"
Girish Mahadevan898c56d2012-06-05 16:09:19 -060032#include "rpm_rbcpr_stats.h"
Matt Wagantall1f65d9d2012-04-25 14:24:20 -070033#include "footswitch.h"
Patrick Dalya3b73c42012-08-28 13:39:17 -070034#include "acpuclock-krait.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060035
36#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053037#include <mach/mpm.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060038#endif
Anji Jonnala2a8bd312012-11-01 13:11:42 +053039#define MSM8930_RPM_MASTER_STATS_BASE 0x10B100
Anji Jonnalae84292b2012-09-21 13:34:44 +053040#define MSM8930_PC_CNTR_PHYS (MSM8930_IMEM_PHYS + 0x664)
41#define MSM8930_PC_CNTR_SIZE 0x40
42
43static struct resource msm8930_resources_pccntr[] = {
44 {
45 .start = MSM8930_PC_CNTR_PHYS,
46 .end = MSM8930_PC_CNTR_PHYS + MSM8930_PC_CNTR_SIZE,
47 .flags = IORESOURCE_MEM,
48 },
49};
50
51struct platform_device msm8930_pc_cntr = {
52 .name = "pc-cntr",
53 .id = -1,
54 .num_resources = ARRAY_SIZE(msm8930_resources_pccntr),
55 .resource = msm8930_resources_pccntr,
56};
Praveen Chidambaram78499012011-11-01 17:15:17 -060057
58struct msm_rpm_platform_data msm8930_rpm_data __initdata = {
59 .reg_base_addrs = {
60 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
61 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
62 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
63 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
64 },
65 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -080066 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -060067 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -060068 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
69 .ipc_rpm_val = 4,
70 .target_id = {
71 MSM_RPM_MAP(8930, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
72 MSM_RPM_MAP(8930, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
73 MSM_RPM_MAP(8930, INVALIDATE_0, INVALIDATE, 8),
Mahesh Sivasubramanianef2a0fa2012-01-24 15:57:01 -070074 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
75 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -060076 MSM_RPM_MAP(8930, RPM_CTL, RPM_CTL, 1),
77 MSM_RPM_MAP(8930, CXO_CLK, CXO_CLK, 1),
78 MSM_RPM_MAP(8930, PXO_CLK, PXO_CLK, 1),
79 MSM_RPM_MAP(8930, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
80 MSM_RPM_MAP(8930, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
81 MSM_RPM_MAP(8930, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
82 MSM_RPM_MAP(8930, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
83 MSM_RPM_MAP(8930, SFPB_CLK, SFPB_CLK, 1),
84 MSM_RPM_MAP(8930, CFPB_CLK, CFPB_CLK, 1),
85 MSM_RPM_MAP(8930, MMFPB_CLK, MMFPB_CLK, 1),
86 MSM_RPM_MAP(8930, EBI1_CLK, EBI1_CLK, 1),
87 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_HALT_0,
88 APPS_FABRIC_CFG_HALT, 2),
89 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_CLKMOD_0,
90 APPS_FABRIC_CFG_CLKMOD, 3),
91 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_IOCTL,
92 APPS_FABRIC_CFG_IOCTL, 1),
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -060093 MSM_RPM_MAP(8930, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
Praveen Chidambaram78499012011-11-01 17:15:17 -060094 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_HALT_0,
95 SYS_FABRIC_CFG_HALT, 2),
96 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_CLKMOD_0,
97 SYS_FABRIC_CFG_CLKMOD, 3),
98 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_IOCTL,
99 SYS_FABRIC_CFG_IOCTL, 1),
100 MSM_RPM_MAP(8930, SYSTEM_FABRIC_ARB_0,
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -0600101 SYSTEM_FABRIC_ARB, 20),
Praveen Chidambaram78499012011-11-01 17:15:17 -0600102 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_HALT_0,
103 MMSS_FABRIC_CFG_HALT, 2),
104 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_CLKMOD_0,
105 MMSS_FABRIC_CFG_CLKMOD, 3),
106 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_IOCTL,
107 MMSS_FABRIC_CFG_IOCTL, 1),
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -0600108 MSM_RPM_MAP(8930, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 11),
Praveen Chidambaram78499012011-11-01 17:15:17 -0600109 MSM_RPM_MAP(8930, PM8038_S1_0, PM8038_S1, 2),
110 MSM_RPM_MAP(8930, PM8038_S2_0, PM8038_S2, 2),
111 MSM_RPM_MAP(8930, PM8038_S3_0, PM8038_S3, 2),
112 MSM_RPM_MAP(8930, PM8038_S4_0, PM8038_S4, 2),
113 MSM_RPM_MAP(8930, PM8038_S5_0, PM8038_S5, 2),
114 MSM_RPM_MAP(8930, PM8038_S6_0, PM8038_S6, 2),
115 MSM_RPM_MAP(8930, PM8038_L1_0, PM8038_L1, 2),
116 MSM_RPM_MAP(8930, PM8038_L2_0, PM8038_L2, 2),
117 MSM_RPM_MAP(8930, PM8038_L3_0, PM8038_L3, 2),
118 MSM_RPM_MAP(8930, PM8038_L4_0, PM8038_L4, 2),
119 MSM_RPM_MAP(8930, PM8038_L5_0, PM8038_L5, 2),
120 MSM_RPM_MAP(8930, PM8038_L6_0, PM8038_L6, 2),
121 MSM_RPM_MAP(8930, PM8038_L7_0, PM8038_L7, 2),
122 MSM_RPM_MAP(8930, PM8038_L8_0, PM8038_L8, 2),
123 MSM_RPM_MAP(8930, PM8038_L9_0, PM8038_L9, 2),
124 MSM_RPM_MAP(8930, PM8038_L10_0, PM8038_L10, 2),
125 MSM_RPM_MAP(8930, PM8038_L11_0, PM8038_L11, 2),
126 MSM_RPM_MAP(8930, PM8038_L12_0, PM8038_L12, 2),
127 MSM_RPM_MAP(8930, PM8038_L13_0, PM8038_L13, 2),
128 MSM_RPM_MAP(8930, PM8038_L14_0, PM8038_L14, 2),
129 MSM_RPM_MAP(8930, PM8038_L15_0, PM8038_L15, 2),
130 MSM_RPM_MAP(8930, PM8038_L16_0, PM8038_L16, 2),
131 MSM_RPM_MAP(8930, PM8038_L17_0, PM8038_L17, 2),
132 MSM_RPM_MAP(8930, PM8038_L18_0, PM8038_L18, 2),
133 MSM_RPM_MAP(8930, PM8038_L19_0, PM8038_L19, 2),
134 MSM_RPM_MAP(8930, PM8038_L20_0, PM8038_L20, 2),
135 MSM_RPM_MAP(8930, PM8038_L21_0, PM8038_L21, 2),
136 MSM_RPM_MAP(8930, PM8038_L22_0, PM8038_L22, 2),
137 MSM_RPM_MAP(8930, PM8038_L23_0, PM8038_L23, 2),
138 MSM_RPM_MAP(8930, PM8038_L24_0, PM8038_L24, 2),
139 MSM_RPM_MAP(8930, PM8038_L25_0, PM8038_L25, 2),
140 MSM_RPM_MAP(8930, PM8038_L26_0, PM8038_L26, 2),
141 MSM_RPM_MAP(8930, PM8038_L27_0, PM8038_L27, 2),
142 MSM_RPM_MAP(8930, PM8038_CLK1_0, PM8038_CLK1, 2),
143 MSM_RPM_MAP(8930, PM8038_CLK2_0, PM8038_CLK2, 2),
144 MSM_RPM_MAP(8930, PM8038_LVS1, PM8038_LVS1, 1),
145 MSM_RPM_MAP(8930, PM8038_LVS2, PM8038_LVS2, 1),
146 MSM_RPM_MAP(8930, NCP_0, NCP, 2),
147 MSM_RPM_MAP(8930, CXO_BUFFERS, CXO_BUFFERS, 1),
148 MSM_RPM_MAP(8930, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
149 MSM_RPM_MAP(8930, HDMI_SWITCH, HDMI_SWITCH, 1),
150 MSM_RPM_MAP(8930, QDSS_CLK, QDSS_CLK, 1),
Mahesh Sivasubramanian9e52ce42012-02-01 16:00:19 -0700151 MSM_RPM_MAP(8930, VOLTAGE_CORNER, VOLTAGE_CORNER, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -0600152 },
153 .target_status = {
154 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MAJOR),
155 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MINOR),
156 MSM_RPM_STATUS_ID_MAP(8930, VERSION_BUILD),
157 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_0),
158 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_1),
159 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_2),
160 MSM_RPM_STATUS_ID_MAP(8930, RESERVED_SUPPORTED_RESOURCES_0),
161 MSM_RPM_STATUS_ID_MAP(8930, SEQUENCE),
162 MSM_RPM_STATUS_ID_MAP(8930, RPM_CTL),
163 MSM_RPM_STATUS_ID_MAP(8930, CXO_CLK),
164 MSM_RPM_STATUS_ID_MAP(8930, PXO_CLK),
165 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CLK),
166 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_CLK),
167 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_CLK),
168 MSM_RPM_STATUS_ID_MAP(8930, DAYTONA_FABRIC_CLK),
169 MSM_RPM_STATUS_ID_MAP(8930, SFPB_CLK),
170 MSM_RPM_STATUS_ID_MAP(8930, CFPB_CLK),
171 MSM_RPM_STATUS_ID_MAP(8930, MMFPB_CLK),
172 MSM_RPM_STATUS_ID_MAP(8930, EBI1_CLK),
173 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_HALT),
174 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_CLKMOD),
175 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_IOCTL),
176 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_ARB),
177 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_HALT),
178 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_CLKMOD),
179 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_IOCTL),
180 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_ARB),
181 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_HALT),
182 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_CLKMOD),
183 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_IOCTL),
184 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_ARB),
185 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S1_0),
186 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S1_1),
187 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S2_0),
188 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S2_1),
189 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S3_0),
190 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S3_1),
191 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S4_0),
192 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S4_1),
193 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L1_0),
194 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L1_1),
195 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L2_0),
196 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L2_1),
197 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L3_0),
198 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L3_1),
199 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L4_0),
200 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L4_1),
201 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L5_0),
202 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L5_1),
203 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L6_0),
204 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L6_1),
205 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L7_0),
206 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L7_1),
207 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L8_0),
208 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L8_1),
209 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L9_0),
210 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L9_1),
211 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L10_0),
212 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L10_1),
213 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L11_0),
214 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L11_1),
215 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L12_0),
216 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L12_1),
217 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L13_0),
218 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L13_1),
219 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L14_0),
220 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L14_1),
221 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L15_0),
222 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L15_1),
223 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L16_0),
224 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L16_1),
225 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L17_0),
226 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L17_1),
227 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L18_0),
228 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L18_1),
229 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L19_0),
230 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L19_1),
231 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L20_0),
232 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L20_1),
233 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L21_0),
234 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L21_1),
235 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L22_0),
236 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L22_1),
237 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L23_0),
238 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L23_1),
239 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L24_0),
240 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L24_1),
241 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L25_0),
242 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L25_1),
243 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK1_0),
244 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK1_1),
245 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK2_0),
246 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK2_1),
247 MSM_RPM_STATUS_ID_MAP(8930, PM8038_LVS1),
248 MSM_RPM_STATUS_ID_MAP(8930, PM8038_LVS2),
Praveen Chidambaramc6e04692012-08-10 16:26:37 -0600249 MSM_RPM_STATUS_ID_MAP(8930, PM8038_NCP_0),
250 MSM_RPM_STATUS_ID_MAP(8930, PM8038_NCP_1),
251 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CXO_BUFFERS),
252 MSM_RPM_STATUS_ID_MAP(8930, PM8038_USB_OTG_SWITCH),
253 MSM_RPM_STATUS_ID_MAP(8930, PM8038_HDMI_SWITCH),
254 MSM_RPM_STATUS_ID_MAP(8930, PM8038_QDSS_CLK),
255 MSM_RPM_STATUS_ID_MAP(8930, PM8038_VOLTAGE_CORNER),
Praveen Chidambaram78499012011-11-01 17:15:17 -0600256 },
257 .target_ctrl_id = {
258 MSM_RPM_CTRL_MAP(8930, VERSION_MAJOR),
259 MSM_RPM_CTRL_MAP(8930, VERSION_MINOR),
260 MSM_RPM_CTRL_MAP(8930, VERSION_BUILD),
261 MSM_RPM_CTRL_MAP(8930, REQ_CTX_0),
262 MSM_RPM_CTRL_MAP(8930, REQ_SEL_0),
263 MSM_RPM_CTRL_MAP(8930, ACK_CTX_0),
264 MSM_RPM_CTRL_MAP(8930, ACK_SEL_0),
265 },
266 .sel_invalidate = MSM_RPM_8930_SEL_INVALIDATE,
267 .sel_notification = MSM_RPM_8930_SEL_NOTIFICATION,
268 .sel_last = MSM_RPM_8930_SEL_LAST,
269 .ver = {3, 0, 0},
270};
271
Praveen Chidambaramc6e04692012-08-10 16:26:37 -0600272struct msm_rpm_platform_data msm8930_rpm_data_pm8917 __initdata = {
273 .reg_base_addrs = {
274 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
275 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
276 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
277 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
278 },
279 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
280 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
281 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
282 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
283 .ipc_rpm_val = 4,
284 .target_id = {
285 MSM_RPM_MAP(8930, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
286 MSM_RPM_MAP(8930, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
287 MSM_RPM_MAP(8930, INVALIDATE_0, INVALIDATE, 8),
288 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
289 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
290 MSM_RPM_MAP(8930, RPM_CTL, RPM_CTL, 1),
291 MSM_RPM_MAP(8930, CXO_CLK, CXO_CLK, 1),
292 MSM_RPM_MAP(8930, PXO_CLK, PXO_CLK, 1),
293 MSM_RPM_MAP(8930, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
294 MSM_RPM_MAP(8930, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
295 MSM_RPM_MAP(8930, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
296 MSM_RPM_MAP(8930, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
297 MSM_RPM_MAP(8930, SFPB_CLK, SFPB_CLK, 1),
298 MSM_RPM_MAP(8930, CFPB_CLK, CFPB_CLK, 1),
299 MSM_RPM_MAP(8930, MMFPB_CLK, MMFPB_CLK, 1),
300 MSM_RPM_MAP(8930, EBI1_CLK, EBI1_CLK, 1),
301 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_HALT_0,
302 APPS_FABRIC_CFG_HALT, 2),
303 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_CLKMOD_0,
304 APPS_FABRIC_CFG_CLKMOD, 3),
305 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_IOCTL,
306 APPS_FABRIC_CFG_IOCTL, 1),
307 MSM_RPM_MAP(8930, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
308 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_HALT_0,
309 SYS_FABRIC_CFG_HALT, 2),
310 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_CLKMOD_0,
311 SYS_FABRIC_CFG_CLKMOD, 3),
312 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_IOCTL,
313 SYS_FABRIC_CFG_IOCTL, 1),
314 MSM_RPM_MAP(8930, SYSTEM_FABRIC_ARB_0,
315 SYSTEM_FABRIC_ARB, 20),
316 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_HALT_0,
317 MMSS_FABRIC_CFG_HALT, 2),
318 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_CLKMOD_0,
319 MMSS_FABRIC_CFG_CLKMOD, 3),
320 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_IOCTL,
321 MMSS_FABRIC_CFG_IOCTL, 1),
322 MSM_RPM_MAP(8930, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 11),
323 MSM_RPM_MAP(8930, PM8917_S1_0, PM8917_S1, 2),
324 MSM_RPM_MAP(8930, PM8917_S2_0, PM8917_S2, 2),
325 MSM_RPM_MAP(8930, PM8917_S3_0, PM8917_S3, 2),
326 MSM_RPM_MAP(8930, PM8917_S4_0, PM8917_S4, 2),
327 MSM_RPM_MAP(8930, PM8917_S5_0, PM8917_S5, 2),
328 MSM_RPM_MAP(8930, PM8917_S6_0, PM8917_S6, 2),
329 MSM_RPM_MAP(8930, PM8917_S7_0, PM8917_S7, 2),
330 MSM_RPM_MAP(8930, PM8917_S8_0, PM8917_S8, 2),
331 MSM_RPM_MAP(8930, PM8917_L1_0, PM8917_L1, 2),
332 MSM_RPM_MAP(8930, PM8917_L2_0, PM8917_L2, 2),
333 MSM_RPM_MAP(8930, PM8917_L3_0, PM8917_L3, 2),
334 MSM_RPM_MAP(8930, PM8917_L4_0, PM8917_L4, 2),
335 MSM_RPM_MAP(8930, PM8917_L5_0, PM8917_L5, 2),
336 MSM_RPM_MAP(8930, PM8917_L6_0, PM8917_L6, 2),
337 MSM_RPM_MAP(8930, PM8917_L7_0, PM8917_L7, 2),
338 MSM_RPM_MAP(8930, PM8917_L8_0, PM8917_L8, 2),
339 MSM_RPM_MAP(8930, PM8917_L9_0, PM8917_L9, 2),
340 MSM_RPM_MAP(8930, PM8917_L10_0, PM8917_L10, 2),
341 MSM_RPM_MAP(8930, PM8917_L11_0, PM8917_L11, 2),
342 MSM_RPM_MAP(8930, PM8917_L12_0, PM8917_L12, 2),
343 MSM_RPM_MAP(8930, PM8917_L14_0, PM8917_L14, 2),
344 MSM_RPM_MAP(8930, PM8917_L15_0, PM8917_L15, 2),
345 MSM_RPM_MAP(8930, PM8917_L16_0, PM8917_L16, 2),
346 MSM_RPM_MAP(8930, PM8917_L17_0, PM8917_L17, 2),
347 MSM_RPM_MAP(8930, PM8917_L18_0, PM8917_L18, 2),
348 MSM_RPM_MAP(8930, PM8917_L21_0, PM8917_L21, 2),
349 MSM_RPM_MAP(8930, PM8917_L22_0, PM8917_L22, 2),
350 MSM_RPM_MAP(8930, PM8917_L23_0, PM8917_L23, 2),
351 MSM_RPM_MAP(8930, PM8917_L24_0, PM8917_L24, 2),
352 MSM_RPM_MAP(8930, PM8917_L25_0, PM8917_L25, 2),
353 MSM_RPM_MAP(8930, PM8917_L26_0, PM8917_L26, 2),
354 MSM_RPM_MAP(8930, PM8917_L27_0, PM8917_L27, 2),
355 MSM_RPM_MAP(8930, PM8917_L28_0, PM8917_L28, 2),
356 MSM_RPM_MAP(8930, PM8917_L29_0, PM8917_L29, 2),
357 MSM_RPM_MAP(8930, PM8917_L30_0, PM8917_L30, 2),
358 MSM_RPM_MAP(8930, PM8917_L31_0, PM8917_L31, 2),
359 MSM_RPM_MAP(8930, PM8917_L32_0, PM8917_L32, 2),
360 MSM_RPM_MAP(8930, PM8917_L33_0, PM8917_L33, 2),
361 MSM_RPM_MAP(8930, PM8917_L34_0, PM8917_L34, 2),
362 MSM_RPM_MAP(8930, PM8917_L35_0, PM8917_L35, 2),
363 MSM_RPM_MAP(8930, PM8917_L36_0, PM8917_L36, 2),
364 MSM_RPM_MAP(8930, PM8917_CLK1_0, PM8917_CLK1, 2),
365 MSM_RPM_MAP(8930, PM8917_CLK2_0, PM8917_CLK2, 2),
366 MSM_RPM_MAP(8930, PM8917_LVS1, PM8917_LVS1, 1),
367 MSM_RPM_MAP(8930, PM8917_LVS3, PM8917_LVS3, 1),
368 MSM_RPM_MAP(8930, PM8917_LVS4, PM8917_LVS4, 1),
369 MSM_RPM_MAP(8930, PM8917_LVS5, PM8917_LVS5, 1),
370 MSM_RPM_MAP(8930, PM8917_LVS6, PM8917_LVS6, 1),
371 MSM_RPM_MAP(8930, PM8917_LVS7, PM8917_LVS7, 1),
372 MSM_RPM_MAP(8930, NCP_0, NCP, 2),
373 MSM_RPM_MAP(8930, CXO_BUFFERS, CXO_BUFFERS, 1),
374 MSM_RPM_MAP(8930, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
375 MSM_RPM_MAP(8930, HDMI_SWITCH, HDMI_SWITCH, 1),
376 MSM_RPM_MAP(8930, QDSS_CLK, QDSS_CLK, 1),
377 MSM_RPM_MAP(8930, VOLTAGE_CORNER, VOLTAGE_CORNER, 1),
378 },
379 .target_status = {
380 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MAJOR),
381 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MINOR),
382 MSM_RPM_STATUS_ID_MAP(8930, VERSION_BUILD),
383 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_0),
384 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_1),
385 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_2),
386 MSM_RPM_STATUS_ID_MAP(8930, RESERVED_SUPPORTED_RESOURCES_0),
387 MSM_RPM_STATUS_ID_MAP(8930, SEQUENCE),
388 MSM_RPM_STATUS_ID_MAP(8930, RPM_CTL),
389 MSM_RPM_STATUS_ID_MAP(8930, CXO_CLK),
390 MSM_RPM_STATUS_ID_MAP(8930, PXO_CLK),
391 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CLK),
392 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_CLK),
393 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_CLK),
394 MSM_RPM_STATUS_ID_MAP(8930, DAYTONA_FABRIC_CLK),
395 MSM_RPM_STATUS_ID_MAP(8930, SFPB_CLK),
396 MSM_RPM_STATUS_ID_MAP(8930, CFPB_CLK),
397 MSM_RPM_STATUS_ID_MAP(8930, MMFPB_CLK),
398 MSM_RPM_STATUS_ID_MAP(8930, EBI1_CLK),
399 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_HALT),
400 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_CLKMOD),
401 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_IOCTL),
402 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_ARB),
403 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_HALT),
404 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_CLKMOD),
405 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_IOCTL),
406 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_ARB),
407 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_HALT),
408 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_CLKMOD),
409 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_IOCTL),
410 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_ARB),
411 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S1_0),
412 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S1_1),
413 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S2_0),
414 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S2_1),
415 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S3_0),
416 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S3_1),
417 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S4_0),
418 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S4_1),
419 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S5_0),
420 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S5_1),
421 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S6_0),
422 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S6_1),
423 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S7_0),
424 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S7_1),
425 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S8_0),
426 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S8_1),
427 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L1_0),
428 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L1_1),
429 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L2_0),
430 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L2_1),
431 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L3_0),
432 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L3_1),
433 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L4_0),
434 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L4_1),
435 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L5_0),
436 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L5_1),
437 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L6_0),
438 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L6_1),
439 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L7_0),
440 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L7_1),
441 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L8_0),
442 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L8_1),
443 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L9_0),
444 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L9_1),
445 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L10_0),
446 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L10_1),
447 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L11_0),
448 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L11_1),
449 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L12_0),
450 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L12_1),
451 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L14_0),
452 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L14_1),
453 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L15_0),
454 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L15_1),
455 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L16_0),
456 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L16_1),
457 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L17_0),
458 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L17_1),
459 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L18_0),
460 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L18_1),
461 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L21_0),
462 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L21_1),
463 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L22_0),
464 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L22_1),
465 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L23_0),
466 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L23_1),
467 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L24_0),
468 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L24_1),
469 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L25_0),
470 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L25_1),
471 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L26_0),
472 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L26_1),
473 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L27_0),
474 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L27_1),
475 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L28_0),
476 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L28_1),
477 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L29_0),
478 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L29_1),
479 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L30_0),
480 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L30_1),
481 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L31_0),
482 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L31_1),
483 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L32_0),
484 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L32_1),
485 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L33_0),
486 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L33_1),
487 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L34_0),
488 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L34_1),
489 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L35_0),
490 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L35_1),
491 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L36_0),
492 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L36_1),
493 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK1_0),
494 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK1_1),
495 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK2_0),
496 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK2_1),
497 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS1),
498 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS3),
499 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS4),
500 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS5),
501 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS6),
502 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS7),
503 MSM_RPM_STATUS_ID_MAP(8930, PM8917_NCP_0),
504 MSM_RPM_STATUS_ID_MAP(8930, PM8917_NCP_1),
505 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CXO_BUFFERS),
506 MSM_RPM_STATUS_ID_MAP(8930, PM8917_USB_OTG_SWITCH),
507 MSM_RPM_STATUS_ID_MAP(8930, PM8917_HDMI_SWITCH),
508 MSM_RPM_STATUS_ID_MAP(8930, PM8917_QDSS_CLK),
509 MSM_RPM_STATUS_ID_MAP(8930, PM8917_VOLTAGE_CORNER),
510 },
511 .target_ctrl_id = {
512 MSM_RPM_CTRL_MAP(8930, VERSION_MAJOR),
513 MSM_RPM_CTRL_MAP(8930, VERSION_MINOR),
514 MSM_RPM_CTRL_MAP(8930, VERSION_BUILD),
515 MSM_RPM_CTRL_MAP(8930, REQ_CTX_0),
516 MSM_RPM_CTRL_MAP(8930, REQ_SEL_0),
517 MSM_RPM_CTRL_MAP(8930, ACK_CTX_0),
518 MSM_RPM_CTRL_MAP(8930, ACK_SEL_0),
519 },
520 .sel_invalidate = MSM_RPM_8930_SEL_INVALIDATE,
521 .sel_notification = MSM_RPM_8930_SEL_NOTIFICATION,
522 .sel_last = MSM_RPM_8930_SEL_LAST,
523 .ver = {3, 0, 0},
524};
Praveen Chidambaram78499012011-11-01 17:15:17 -0600525struct platform_device msm8930_rpm_device = {
526 .name = "msm_rpm",
527 .id = -1,
528};
529
530static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
531 .phys_addr_base = 0x0010C000,
532 .reg_offsets = {
533 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
534 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
535 },
536 .phys_size = SZ_8K,
537 .log_len = 4096, /* log's buffer length in bytes */
538 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
539};
540
541struct platform_device msm8930_rpm_log_device = {
542 .name = "msm_rpm_log",
543 .id = -1,
544 .dev = {
545 .platform_data = &msm_rpm_log_pdata,
546 },
547};
548
549static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +0530550 .phys_addr_base = 0x0010DD04,
551 .phys_size = SZ_256,
Praveen Chidambaram78499012011-11-01 17:15:17 -0600552};
553
554struct platform_device msm8930_rpm_stat_device = {
555 .name = "msm_rpm_stat",
556 .id = -1,
557 .dev = {
558 .platform_data = &msm_rpm_stat_pdata,
559 },
560};
561
Anji Jonnala2a8bd312012-11-01 13:11:42 +0530562static struct resource resources_rpm_master_stats[] = {
563 {
564 .start = MSM8930_RPM_MASTER_STATS_BASE,
565 .end = MSM8930_RPM_MASTER_STATS_BASE + SZ_256,
566 .flags = IORESOURCE_MEM,
567 },
568};
569
570static char *master_names[] = {
571 "KPSS",
572 "MPSS",
573 "LPASS",
574 "RIVA",
575};
576
577static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
578 .masters = master_names,
579 .nomasters = ARRAY_SIZE(master_names),
580};
581
582struct platform_device msm8930_rpm_master_stat_device = {
583 .name = "msm_rpm_master_stat",
584 .id = -1,
585 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
586 .resource = resources_rpm_master_stats,
587 .dev = {
588 .platform_data = &msm_rpm_master_stat_pdata,
589 },
590};
591
Girish Mahadevan898c56d2012-06-05 16:09:19 -0600592static struct resource msm_rpm_rbcpr_resource = {
Girish Mahadevan2f08a582012-09-10 12:43:26 -0600593 .start = 0x0010DB00,
594 .end = 0x0010DB00 + SZ_8K - 1,
Girish Mahadevan898c56d2012-06-05 16:09:19 -0600595 .flags = IORESOURCE_MEM,
596};
597
598static struct msm_rpmrbcpr_platform_data msm_rpm_rbcpr_pdata = {
599 .rbcpr_data = {
600 .upside_steps = 1,
601 .downside_steps = 2,
602 .svs_voltage = 1050000,
603 .nominal_voltage = 1162500,
604 .turbo_voltage = 1287500,
605 },
606};
607
608struct platform_device msm8930_rpm_rbcpr_device = {
609 .name = "msm_rpm_rbcpr",
610 .id = -1,
611 .dev = {
612 .platform_data = &msm_rpm_rbcpr_pdata,
613 },
614 .resource = &msm_rpm_rbcpr_resource,
615};
616
Gagan Maccd5b3272012-02-09 18:13:10 -0700617struct platform_device msm_bus_8930_sys_fabric = {
618 .name = "msm_bus_fabric",
619 .id = MSM_BUS_FAB_SYSTEM,
620};
621struct platform_device msm_bus_8930_apps_fabric = {
622 .name = "msm_bus_fabric",
623 .id = MSM_BUS_FAB_APPSS,
624};
625struct platform_device msm_bus_8930_mm_fabric = {
626 .name = "msm_bus_fabric",
627 .id = MSM_BUS_FAB_MMSS,
628};
629struct platform_device msm_bus_8930_sys_fpb = {
630 .name = "msm_bus_fabric",
631 .id = MSM_BUS_FAB_SYSTEM_FPB,
632};
633struct platform_device msm_bus_8930_cpss_fpb = {
634 .name = "msm_bus_fabric",
635 .id = MSM_BUS_FAB_CPSS_FPB,
636};
637
Matt Wagantallab730bd2012-06-07 20:13:51 -0700638struct platform_device msm8627_device_acpuclk = {
639 .name = "acpuclk-8627",
640 .id = -1,
641};
642
Patrick Dalya3b73c42012-08-28 13:39:17 -0700643static struct acpuclk_platform_data acpuclk_8930_pdata = {
644 .uses_pm8917 = false,
645};
646
Matt Wagantall6dcfa922012-06-07 20:13:51 -0700647struct platform_device msm8930_device_acpuclk = {
648 .name = "acpuclk-8930",
649 .id = -1,
Patrick Dalya3b73c42012-08-28 13:39:17 -0700650 .dev = {
651 .platform_data = &acpuclk_8930_pdata,
652 },
Matt Wagantall6dcfa922012-06-07 20:13:51 -0700653};
654
Tianyi Gou12370f12012-07-23 19:13:57 -0700655struct platform_device msm8930aa_device_acpuclk = {
656 .name = "acpuclk-8930aa",
657 .id = -1,
658};
659
Tianyi Gou01c27a32012-10-29 19:13:53 -0700660static struct acpuclk_platform_data acpuclk_8930ab_pdata = {
661 .uses_pm8917 = false,
662};
663
664struct platform_device msm8930ab_device_acpuclk = {
665 .name = "acpuclk-8930ab",
666 .id = -1,
667 .dev = {
668 .platform_data = &acpuclk_8930ab_pdata,
669 },
670};
671
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700672static struct fs_driver_data gfx3d_fs_data = {
673 .clks = (struct fs_clk_data[]){
674 { .name = "core_clk", .reset_rate = 27000000 },
675 { .name = "iface_clk" },
676 { .name = "bus_clk" },
677 { 0 }
678 },
679 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
680};
681
682static struct fs_driver_data ijpeg_fs_data = {
683 .clks = (struct fs_clk_data[]){
684 { .name = "core_clk" },
685 { .name = "iface_clk" },
686 { .name = "bus_clk" },
687 { 0 }
688 },
689 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
690};
691
Tianyi Gou723843b2012-06-13 15:24:56 -0700692static struct fs_driver_data mdp_fs_data_8930 = {
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700693 .clks = (struct fs_clk_data[]){
694 { .name = "core_clk" },
695 { .name = "iface_clk" },
696 { .name = "bus_clk" },
697 { .name = "vsync_clk" },
698 { .name = "lut_clk" },
699 { .name = "tv_src_clk" },
700 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -0700701 { .name = "reset1_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700702 { 0 }
703 },
704 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
705 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
706};
707
Aravind Venkateswaranc5f91ca2012-10-29 17:54:55 -0700708static struct fs_driver_data mdp_fs_data_8930_pm8917 = {
709 .clks = (struct fs_clk_data[]){
710 { .name = "core_clk" },
711 { .name = "iface_clk" },
712 { .name = "bus_clk" },
713 { .name = "vsync_clk" },
714 { .name = "lut_clk" },
715 { .name = "reset1_clk" },
716 { 0 }
717 },
718 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
719 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
720};
721
Tianyi Gou723843b2012-06-13 15:24:56 -0700722static struct fs_driver_data mdp_fs_data_8627 = {
723 .clks = (struct fs_clk_data[]){
724 { .name = "core_clk" },
725 { .name = "iface_clk" },
726 { .name = "bus_clk" },
727 { .name = "vsync_clk" },
728 { .name = "lut_clk" },
729 { .name = "reset1_clk" },
730 { 0 }
731 },
732 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
733 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
734};
735
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700736static struct fs_driver_data rot_fs_data = {
737 .clks = (struct fs_clk_data[]){
738 { .name = "core_clk" },
739 { .name = "iface_clk" },
740 { .name = "bus_clk" },
741 { 0 }
742 },
743 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
744};
745
746static struct fs_driver_data ved_fs_data = {
747 .clks = (struct fs_clk_data[]){
748 { .name = "core_clk" },
749 { .name = "iface_clk" },
750 { .name = "bus_clk" },
751 { 0 }
752 },
753 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
754 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
755};
756
757static struct fs_driver_data vfe_fs_data = {
758 .clks = (struct fs_clk_data[]){
759 { .name = "core_clk" },
760 { .name = "iface_clk" },
761 { .name = "bus_clk" },
762 { 0 }
763 },
764 .bus_port0 = MSM_BUS_MASTER_VFE,
765};
766
767static struct fs_driver_data vpe_fs_data = {
768 .clks = (struct fs_clk_data[]){
769 { .name = "core_clk" },
770 { .name = "iface_clk" },
771 { .name = "bus_clk" },
772 { 0 }
773 },
774 .bus_port0 = MSM_BUS_MASTER_VPE,
775};
776
777struct platform_device *msm8930_footswitch[] __initdata = {
Tianyi Gou723843b2012-06-13 15:24:56 -0700778 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data_8930),
Matt Wagantall316f2fc2012-05-03 20:41:42 -0700779 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -0700780 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -0700781 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
782 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -0700783 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -0700784 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700785};
786unsigned msm8930_num_footswitch __initdata = ARRAY_SIZE(msm8930_footswitch);
787
Aravind Venkateswaranc5f91ca2012-10-29 17:54:55 -0700788struct platform_device *msm8930_pm8917_footswitch[] __initdata = {
789 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data_8930_pm8917),
790 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
791 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
792 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
793 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
794 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
795 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
796};
797unsigned msm8930_pm8917_num_footswitch __initdata =
798 ARRAY_SIZE(msm8930_pm8917_footswitch);
799
Tianyi Gou723843b2012-06-13 15:24:56 -0700800struct platform_device *msm8627_footswitch[] __initdata = {
801 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data_8627),
802 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
803 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
804 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
805 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
806 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
807 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
808};
809unsigned msm8627_num_footswitch __initdata = ARRAY_SIZE(msm8627_footswitch);
810
Arun Menonaabf2632012-02-24 15:30:47 -0800811/* MSM Video core device */
812#ifdef CONFIG_MSM_BUS_SCALING
813static struct msm_bus_vectors vidc_init_vectors[] = {
814 {
815 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
816 .dst = MSM_BUS_SLAVE_EBI_CH0,
817 .ab = 0,
818 .ib = 0,
819 },
820 {
821 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
822 .dst = MSM_BUS_SLAVE_EBI_CH0,
823 .ab = 0,
824 .ib = 0,
825 },
826 {
827 .src = MSM_BUS_MASTER_AMPSS_M0,
828 .dst = MSM_BUS_SLAVE_EBI_CH0,
829 .ab = 0,
830 .ib = 0,
831 },
832 {
833 .src = MSM_BUS_MASTER_AMPSS_M0,
834 .dst = MSM_BUS_SLAVE_EBI_CH0,
835 .ab = 0,
836 .ib = 0,
837 },
838};
839static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
840 {
841 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
842 .dst = MSM_BUS_SLAVE_EBI_CH0,
843 .ab = 54525952,
844 .ib = 436207616,
845 },
846 {
847 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
848 .dst = MSM_BUS_SLAVE_EBI_CH0,
849 .ab = 72351744,
850 .ib = 289406976,
851 },
852 {
853 .src = MSM_BUS_MASTER_AMPSS_M0,
854 .dst = MSM_BUS_SLAVE_EBI_CH0,
855 .ab = 500000,
856 .ib = 1000000,
857 },
858 {
859 .src = MSM_BUS_MASTER_AMPSS_M0,
860 .dst = MSM_BUS_SLAVE_EBI_CH0,
861 .ab = 500000,
862 .ib = 1000000,
863 },
864};
865static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
866 {
867 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
868 .dst = MSM_BUS_SLAVE_EBI_CH0,
869 .ab = 40894464,
870 .ib = 327155712,
871 },
872 {
873 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
874 .dst = MSM_BUS_SLAVE_EBI_CH0,
875 .ab = 48234496,
876 .ib = 192937984,
877 },
878 {
879 .src = MSM_BUS_MASTER_AMPSS_M0,
880 .dst = MSM_BUS_SLAVE_EBI_CH0,
881 .ab = 500000,
882 .ib = 2000000,
883 },
884 {
885 .src = MSM_BUS_MASTER_AMPSS_M0,
886 .dst = MSM_BUS_SLAVE_EBI_CH0,
887 .ab = 500000,
888 .ib = 2000000,
889 },
890};
891static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
892 {
893 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
894 .dst = MSM_BUS_SLAVE_EBI_CH0,
895 .ab = 163577856,
896 .ib = 1308622848,
897 },
898 {
899 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
900 .dst = MSM_BUS_SLAVE_EBI_CH0,
901 .ab = 219152384,
902 .ib = 876609536,
903 },
904 {
905 .src = MSM_BUS_MASTER_AMPSS_M0,
906 .dst = MSM_BUS_SLAVE_EBI_CH0,
907 .ab = 1750000,
908 .ib = 3500000,
909 },
910 {
911 .src = MSM_BUS_MASTER_AMPSS_M0,
912 .dst = MSM_BUS_SLAVE_EBI_CH0,
913 .ab = 1750000,
914 .ib = 3500000,
915 },
916};
917static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
918 {
919 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
920 .dst = MSM_BUS_SLAVE_EBI_CH0,
921 .ab = 121634816,
922 .ib = 973078528,
923 },
924 {
925 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
926 .dst = MSM_BUS_SLAVE_EBI_CH0,
927 .ab = 155189248,
928 .ib = 620756992,
929 },
930 {
931 .src = MSM_BUS_MASTER_AMPSS_M0,
932 .dst = MSM_BUS_SLAVE_EBI_CH0,
933 .ab = 1750000,
934 .ib = 7000000,
935 },
936 {
937 .src = MSM_BUS_MASTER_AMPSS_M0,
938 .dst = MSM_BUS_SLAVE_EBI_CH0,
939 .ab = 1750000,
940 .ib = 7000000,
941 },
942};
943static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
944 {
945 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
946 .dst = MSM_BUS_SLAVE_EBI_CH0,
947 .ab = 372244480,
948 .ib = 2560000000U,
949 },
950 {
951 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
952 .dst = MSM_BUS_SLAVE_EBI_CH0,
953 .ab = 501219328,
954 .ib = 2560000000U,
955 },
956 {
957 .src = MSM_BUS_MASTER_AMPSS_M0,
958 .dst = MSM_BUS_SLAVE_EBI_CH0,
959 .ab = 2500000,
960 .ib = 5000000,
961 },
962 {
963 .src = MSM_BUS_MASTER_AMPSS_M0,
964 .dst = MSM_BUS_SLAVE_EBI_CH0,
965 .ab = 2500000,
966 .ib = 5000000,
967 },
968};
969static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
970 {
971 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
972 .dst = MSM_BUS_SLAVE_EBI_CH0,
973 .ab = 222298112,
974 .ib = 2560000000U,
975 },
976 {
977 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
978 .dst = MSM_BUS_SLAVE_EBI_CH0,
979 .ab = 330301440,
980 .ib = 2560000000U,
981 },
982 {
983 .src = MSM_BUS_MASTER_AMPSS_M0,
984 .dst = MSM_BUS_SLAVE_EBI_CH0,
985 .ab = 2500000,
986 .ib = 700000000,
987 },
988 {
989 .src = MSM_BUS_MASTER_AMPSS_M0,
990 .dst = MSM_BUS_SLAVE_EBI_CH0,
991 .ab = 2500000,
992 .ib = 10000000,
993 },
994};
Arun Menonb31fefd2012-07-19 14:02:13 -0700995static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
996 {
997 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
998 .dst = MSM_BUS_SLAVE_EBI_CH0,
999 .ab = 222298112,
1000 .ib = 3522000000U,
1001 },
1002 {
1003 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1004 .dst = MSM_BUS_SLAVE_EBI_CH0,
1005 .ab = 330301440,
1006 .ib = 3522000000U,
1007 },
1008 {
1009 .src = MSM_BUS_MASTER_AMPSS_M0,
1010 .dst = MSM_BUS_SLAVE_EBI_CH0,
1011 .ab = 2500000,
1012 .ib = 700000000,
1013 },
1014 {
1015 .src = MSM_BUS_MASTER_AMPSS_M0,
1016 .dst = MSM_BUS_SLAVE_EBI_CH0,
1017 .ab = 2500000,
1018 .ib = 10000000,
1019 },
1020};
1021static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
1022 {
1023 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1024 .dst = MSM_BUS_SLAVE_EBI_CH0,
1025 .ab = 222298112,
1026 .ib = 3522000000U,
1027 },
1028 {
1029 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1030 .dst = MSM_BUS_SLAVE_EBI_CH0,
1031 .ab = 330301440,
1032 .ib = 3522000000U,
1033 },
1034 {
1035 .src = MSM_BUS_MASTER_AMPSS_M0,
1036 .dst = MSM_BUS_SLAVE_EBI_CH0,
1037 .ab = 2500000,
1038 .ib = 700000000,
1039 },
1040 {
1041 .src = MSM_BUS_MASTER_AMPSS_M0,
1042 .dst = MSM_BUS_SLAVE_EBI_CH0,
1043 .ab = 2500000,
1044 .ib = 10000000,
1045 },
1046};
Arun Menonaabf2632012-02-24 15:30:47 -08001047
1048static struct msm_bus_paths vidc_bus_client_config[] = {
1049 {
1050 ARRAY_SIZE(vidc_init_vectors),
1051 vidc_init_vectors,
1052 },
1053 {
1054 ARRAY_SIZE(vidc_venc_vga_vectors),
1055 vidc_venc_vga_vectors,
1056 },
1057 {
1058 ARRAY_SIZE(vidc_vdec_vga_vectors),
1059 vidc_vdec_vga_vectors,
1060 },
1061 {
1062 ARRAY_SIZE(vidc_venc_720p_vectors),
1063 vidc_venc_720p_vectors,
1064 },
1065 {
1066 ARRAY_SIZE(vidc_vdec_720p_vectors),
1067 vidc_vdec_720p_vectors,
1068 },
1069 {
1070 ARRAY_SIZE(vidc_venc_1080p_vectors),
1071 vidc_venc_1080p_vectors,
1072 },
1073 {
1074 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1075 vidc_vdec_1080p_vectors,
1076 },
Arun Menonb31fefd2012-07-19 14:02:13 -07001077 {
1078 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
1079 vidc_vdec_1080p_turbo_vectors,
1080 },
1081 {
1082 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1083 vidc_vdec_1080p_turbo_vectors,
1084 },
Arun Menonaabf2632012-02-24 15:30:47 -08001085};
1086
1087static struct msm_bus_scale_pdata vidc_bus_client_data = {
1088 vidc_bus_client_config,
1089 ARRAY_SIZE(vidc_bus_client_config),
1090 .name = "vidc",
1091};
1092#endif
1093
1094#define MSM_VIDC_BASE_PHYS 0x04400000
1095#define MSM_VIDC_BASE_SIZE 0x00100000
1096
1097static struct resource apq8930_device_vidc_resources[] = {
1098 {
1099 .start = MSM_VIDC_BASE_PHYS,
1100 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
1101 .flags = IORESOURCE_MEM,
1102 },
1103 {
1104 .start = VCODEC_IRQ,
1105 .end = VCODEC_IRQ,
1106 .flags = IORESOURCE_IRQ,
1107 },
1108};
1109
1110struct msm_vidc_platform_data apq8930_vidc_platform_data = {
1111#ifdef CONFIG_MSM_BUS_SCALING
1112 .vidc_bus_client_pdata = &vidc_bus_client_data,
1113#endif
1114#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1115 .memtype = ION_CP_MM_HEAP_ID,
1116 .enable_ion = 1,
Deepak Kotur8097f782012-05-14 14:13:06 -07001117 .cp_enabled = 1,
Arun Menonaabf2632012-02-24 15:30:47 -08001118#else
1119 .memtype = MEMTYPE_EBI1,
1120 .enable_ion = 0,
1121#endif
Anil Gahlotd0ce26d2012-05-08 17:58:46 -07001122 .disable_dmx = 1,
Arun Menonaabf2632012-02-24 15:30:47 -08001123 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naik42de2412012-10-26 17:55:27 -07001124 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301125 .fw_addr = 0x9fe00000,
Arun Menonaabf2632012-02-24 15:30:47 -08001126};
1127
1128struct platform_device apq8930_msm_device_vidc = {
1129 .name = "msm_vidc",
1130 .id = 0,
1131 .num_resources = ARRAY_SIZE(apq8930_device_vidc_resources),
1132 .resource = apq8930_device_vidc_resources,
1133 .dev = {
1134 .platform_data = &apq8930_vidc_platform_data,
1135 },
1136};
1137
1138struct platform_device *vidc_device[] __initdata = {
1139 &apq8930_msm_device_vidc
1140};
1141
1142void __init msm8930_add_vidc_device(void)
1143{
1144 if (cpu_is_msm8627()) {
1145 struct msm_vidc_platform_data *pdata;
1146 pdata = (struct msm_vidc_platform_data *)
1147 apq8930_msm_device_vidc.dev.platform_data;
1148 pdata->disable_fullhd = 1;
1149 }
1150 platform_add_devices(vidc_device, ARRAY_SIZE(vidc_device));
1151}
Laura Abbott0577d7b2012-04-17 11:14:30 -07001152
1153struct msm_iommu_domain_name msm8930_iommu_ctx_names[] = {
1154 /* Camera */
1155 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07001156 .name = "ijpeg_src",
1157 .domain = CAMERA_DOMAIN,
1158 },
1159 /* Camera */
1160 {
1161 .name = "ijpeg_dst",
1162 .domain = CAMERA_DOMAIN,
1163 },
1164 /* Camera */
1165 {
1166 .name = "jpegd_src",
1167 .domain = CAMERA_DOMAIN,
1168 },
1169 /* Camera */
1170 {
1171 .name = "jpegd_dst",
1172 .domain = CAMERA_DOMAIN,
1173 },
1174 /* Rotator */
1175 {
1176 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07001177 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07001178 },
1179 /* Rotator */
1180 {
1181 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07001182 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07001183 },
1184 /* Video */
1185 {
1186 .name = "vcodec_a_mm1",
1187 .domain = VIDEO_DOMAIN,
1188 },
1189 /* Video */
1190 {
1191 .name = "vcodec_b_mm2",
1192 .domain = VIDEO_DOMAIN,
1193 },
1194 /* Video */
1195 {
1196 .name = "vcodec_a_stream",
1197 .domain = VIDEO_DOMAIN,
1198 },
1199};
1200
1201static struct mem_pool msm8930_video_pools[] = {
1202 /*
1203 * Video hardware has the following requirements:
1204 * 1. All video addresses used by the video hardware must be at a higher
1205 * address than video firmware address.
1206 * 2. Video hardware can only access a range of 256MB from the base of
1207 * the video firmware.
1208 */
1209 [VIDEO_FIRMWARE_POOL] =
1210 /* Low addresses, intended for video firmware */
1211 {
1212 .paddr = SZ_128K,
1213 .size = SZ_16M - SZ_128K,
1214 },
1215 [VIDEO_MAIN_POOL] =
1216 /* Main video pool */
1217 {
1218 .paddr = SZ_16M,
1219 .size = SZ_256M - SZ_16M,
1220 },
1221 [GEN_POOL] =
1222 /* Remaining address space up to 2G */
1223 {
1224 .paddr = SZ_256M,
1225 .size = SZ_2G - SZ_256M,
1226 },
1227};
1228
1229static struct mem_pool msm8930_camera_pools[] = {
1230 [GEN_POOL] =
1231 /* One address space for camera */
1232 {
1233 .paddr = SZ_128K,
1234 .size = SZ_2G - SZ_128K,
1235 },
1236};
1237
Olav Hauganef95ae32012-05-15 09:50:30 -07001238static struct mem_pool msm8930_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07001239 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07001240 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07001241 {
1242 .paddr = SZ_128K,
1243 .size = SZ_2G - SZ_128K,
1244 },
1245};
1246
Olav Hauganef95ae32012-05-15 09:50:30 -07001247static struct mem_pool msm8930_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07001248 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07001249 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07001250 {
1251 .paddr = SZ_128K,
1252 .size = SZ_2G - SZ_128K,
1253 },
1254};
1255
1256static struct msm_iommu_domain msm8930_iommu_domains[] = {
1257 [VIDEO_DOMAIN] = {
1258 .iova_pools = msm8930_video_pools,
1259 .npools = ARRAY_SIZE(msm8930_video_pools),
1260 },
1261 [CAMERA_DOMAIN] = {
1262 .iova_pools = msm8930_camera_pools,
1263 .npools = ARRAY_SIZE(msm8930_camera_pools),
1264 },
Olav Hauganef95ae32012-05-15 09:50:30 -07001265 [DISPLAY_READ_DOMAIN] = {
1266 .iova_pools = msm8930_display_read_pools,
1267 .npools = ARRAY_SIZE(msm8930_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07001268 },
Olav Hauganef95ae32012-05-15 09:50:30 -07001269 [ROTATOR_SRC_DOMAIN] = {
1270 .iova_pools = msm8930_rotator_src_pools,
1271 .npools = ARRAY_SIZE(msm8930_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07001272 },
1273};
1274
1275struct iommu_domains_pdata msm8930_iommu_domain_pdata = {
1276 .domains = msm8930_iommu_domains,
1277 .ndomains = ARRAY_SIZE(msm8930_iommu_domains),
1278 .domain_names = msm8930_iommu_ctx_names,
1279 .nnames = ARRAY_SIZE(msm8930_iommu_ctx_names),
1280 .domain_alloc_flags = 0,
1281};
1282
1283struct platform_device msm8930_iommu_domain_device = {
1284 .name = "iommu_domains",
1285 .id = -1,
1286 .dev = {
1287 .platform_data = &msm8930_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07001288 }
1289};
1290
1291struct msm_rtb_platform_data msm8930_rtb_pdata = {
1292 .size = SZ_1M,
1293};
1294
1295static int __init msm_rtb_set_buffer_size(char *p)
1296{
1297 int s;
1298
1299 s = memparse(p, NULL);
1300 msm8930_rtb_pdata.size = ALIGN(s, SZ_4K);
1301 return 0;
1302}
1303early_param("msm_rtb_size", msm_rtb_set_buffer_size);
1304
1305
1306struct platform_device msm8930_rtb_device = {
1307 .name = "msm_rtb",
1308 .id = -1,
1309 .dev = {
1310 .platform_data = &msm8930_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07001311 },
1312};
Laura Abbottf3173042012-05-29 15:23:18 -07001313
1314#define MSM8930_L1_SIZE SZ_1M
1315/*
1316 * The actual L2 size is smaller but we need a larger buffer
1317 * size to store other dump information
1318 */
1319#define MSM8930_L2_SIZE SZ_4M
1320
1321struct msm_cache_dump_platform_data msm8930_cache_dump_pdata = {
1322 .l2_size = MSM8930_L2_SIZE,
1323 .l1_size = MSM8930_L1_SIZE,
1324};
1325
1326struct platform_device msm8930_cache_dump_device = {
1327 .name = "msm_cache_dump",
1328 .id = -1,
1329 .dev = {
1330 .platform_data = &msm8930_cache_dump_pdata,
1331 },
1332};