blob: 1f341a45f5d91216451ca8ebdf2e6a6cb5580b97 [file] [log] [blame]
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07001/* Copyright (c) 2011-2012, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Mitchel Humpherys7e93a652012-09-06 11:36:08 -070018#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070020#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <asm/clkdev.h>
Jordan Crouse914de9b2012-07-09 13:49:46 -060022#include <mach/kgsl.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <linux/android_pmem.h>
24#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053025#include <mach/dma.h>
26#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include <mach/board.h>
28#include <mach/msm_iomap.h>
29#include <mach/msm_hsusb.h>
30#include <mach/msm_sps.h>
31#include <mach/rpm.h>
32#include <mach/msm_bus_board.h>
33#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070034#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070035#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070036#include <mach/msm_rtb.h>
Laura Abbott2ae8f362012-04-12 11:03:04 -070037#include <mach/msm_cache_dump.h>
Matt Wagantalld55b90f2012-02-23 23:27:44 -080038#include <mach/clk-provider.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070039#include <sound/msm-dai-q6.h>
40#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030041#include <mach/msm_tsif.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070042#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043#include "clock.h"
44#include "devices.h"
45#include "devices-msm8x60.h"
46#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070047#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060048#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060049#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070050#include "pil-q6v4.h"
51#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070052#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070053#include <mach/iommu_domains.h>
Arun Menond4837f62012-08-20 15:25:50 -070054#include <mach/socinfo.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055
56#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053057#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058#endif
59#ifdef CONFIG_MSM_DSPS
60#include <mach/msm_dsps.h>
61#endif
62
63
64/* Address of GSBI blocks */
65#define MSM_GSBI1_PHYS 0x16000000
66#define MSM_GSBI2_PHYS 0x16100000
67#define MSM_GSBI3_PHYS 0x16200000
68#define MSM_GSBI4_PHYS 0x16300000
69#define MSM_GSBI5_PHYS 0x16400000
70#define MSM_GSBI6_PHYS 0x16500000
71#define MSM_GSBI7_PHYS 0x16600000
72#define MSM_GSBI8_PHYS 0x1A000000
73#define MSM_GSBI9_PHYS 0x1A100000
74#define MSM_GSBI10_PHYS 0x1A200000
75#define MSM_GSBI11_PHYS 0x12440000
76#define MSM_GSBI12_PHYS 0x12480000
77
78#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
79#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053080#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070081#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053082#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070083
84/* GSBI QUP devices */
85#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
86#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
87#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
88#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
89#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
90#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
91#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
92#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
93#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
94#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
95#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
96#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
97#define MSM_QUP_SIZE SZ_4K
98
99#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
100#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
101#define MSM_PMIC_SSBI_SIZE SZ_4K
102
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700103#define MSM8960_HSUSB_PHYS 0x12500000
104#define MSM8960_HSUSB_SIZE SZ_4K
Anji Jonnala2a8bd312012-11-01 13:11:42 +0530105#define MSM8960_RPM_MASTER_STATS_BASE 0x10BB00
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700106
Anji Jonnalae84292b2012-09-21 13:34:44 +0530107#define MSM8960_PC_CNTR_PHYS (MSM8960_IMEM_PHYS + 0x664)
108#define MSM8960_PC_CNTR_SIZE 0x40
109
110static struct resource msm8960_resources_pccntr[] = {
111 {
112 .start = MSM8960_PC_CNTR_PHYS,
113 .end = MSM8960_PC_CNTR_PHYS + MSM8960_PC_CNTR_SIZE,
114 .flags = IORESOURCE_MEM,
115 },
116};
117
118struct platform_device msm8960_pc_cntr = {
119 .name = "pc-cntr",
120 .id = -1,
121 .num_resources = ARRAY_SIZE(msm8960_resources_pccntr),
122 .resource = msm8960_resources_pccntr,
123};
124
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700125static struct resource resources_otg[] = {
126 {
127 .start = MSM8960_HSUSB_PHYS,
128 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
129 .flags = IORESOURCE_MEM,
130 },
131 {
132 .start = USB1_HS_IRQ,
133 .end = USB1_HS_IRQ,
134 .flags = IORESOURCE_IRQ,
135 },
136};
137
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700138struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700139 .name = "msm_otg",
140 .id = -1,
141 .num_resources = ARRAY_SIZE(resources_otg),
142 .resource = resources_otg,
143 .dev = {
144 .coherent_dma_mask = 0xffffffff,
145 },
146};
147
148static struct resource resources_hsusb[] = {
149 {
150 .start = MSM8960_HSUSB_PHYS,
151 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
152 .flags = IORESOURCE_MEM,
153 },
154 {
155 .start = USB1_HS_IRQ,
156 .end = USB1_HS_IRQ,
157 .flags = IORESOURCE_IRQ,
158 },
159};
160
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700161struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162 .name = "msm_hsusb",
163 .id = -1,
164 .num_resources = ARRAY_SIZE(resources_hsusb),
165 .resource = resources_hsusb,
166 .dev = {
167 .coherent_dma_mask = 0xffffffff,
168 },
169};
170
171static struct resource resources_hsusb_host[] = {
172 {
173 .start = MSM8960_HSUSB_PHYS,
174 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
175 .flags = IORESOURCE_MEM,
176 },
177 {
178 .start = USB1_HS_IRQ,
179 .end = USB1_HS_IRQ,
180 .flags = IORESOURCE_IRQ,
181 },
182};
183
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530184static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700185struct platform_device msm_device_hsusb_host = {
186 .name = "msm_hsusb_host",
187 .id = -1,
188 .num_resources = ARRAY_SIZE(resources_hsusb_host),
189 .resource = resources_hsusb_host,
190 .dev = {
191 .dma_mask = &dma_mask,
192 .coherent_dma_mask = 0xffffffff,
193 },
194};
195
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530196static struct resource resources_hsic_host[] = {
197 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700198 .start = 0x12520000,
199 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530200 .flags = IORESOURCE_MEM,
201 },
202 {
203 .start = USB_HSIC_IRQ,
204 .end = USB_HSIC_IRQ,
205 .flags = IORESOURCE_IRQ,
206 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800207 {
208 .start = MSM_GPIO_TO_INT(69),
209 .end = MSM_GPIO_TO_INT(69),
210 .name = "peripheral_status_irq",
211 .flags = IORESOURCE_IRQ,
212 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530213};
214
215struct platform_device msm_device_hsic_host = {
216 .name = "msm_hsic_host",
217 .id = -1,
218 .num_resources = ARRAY_SIZE(resources_hsic_host),
219 .resource = resources_hsic_host,
220 .dev = {
221 .dma_mask = &dma_mask,
222 .coherent_dma_mask = DMA_BIT_MASK(32),
223 },
224};
225
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700226struct platform_device msm8960_device_acpuclk = {
227 .name = "acpuclk-8960",
228 .id = -1,
229};
230
Patrick Daly6578e0c2012-07-19 18:50:02 -0700231struct platform_device msm8960ab_device_acpuclk = {
232 .name = "acpuclk-8960ab",
233 .id = -1,
234};
235
Mona Hossain11c03ac2011-10-26 12:42:10 -0700236#define SHARED_IMEM_TZ_BASE 0x2a03f720
237static struct resource tzlog_resources[] = {
238 {
239 .start = SHARED_IMEM_TZ_BASE,
240 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
241 .flags = IORESOURCE_MEM,
242 },
243};
244
245struct platform_device msm_device_tz_log = {
246 .name = "tz_log",
247 .id = 0,
248 .num_resources = ARRAY_SIZE(tzlog_resources),
249 .resource = tzlog_resources,
250};
251
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700252static struct resource resources_uart_gsbi2[] = {
253 {
254 .start = MSM8960_GSBI2_UARTDM_IRQ,
255 .end = MSM8960_GSBI2_UARTDM_IRQ,
256 .flags = IORESOURCE_IRQ,
257 },
258 {
259 .start = MSM_UART2DM_PHYS,
260 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
261 .name = "uartdm_resource",
262 .flags = IORESOURCE_MEM,
263 },
264 {
265 .start = MSM_GSBI2_PHYS,
266 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
267 .name = "gsbi_resource",
268 .flags = IORESOURCE_MEM,
269 },
270};
271
272struct platform_device msm8960_device_uart_gsbi2 = {
273 .name = "msm_serial_hsl",
274 .id = 0,
275 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
276 .resource = resources_uart_gsbi2,
277};
Mayank Rana9f51f582011-08-04 18:35:59 +0530278/* GSBI 6 used into UARTDM Mode */
279static struct resource msm_uart_dm6_resources[] = {
280 {
281 .start = MSM_UART6DM_PHYS,
282 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
283 .name = "uartdm_resource",
284 .flags = IORESOURCE_MEM,
285 },
286 {
287 .start = GSBI6_UARTDM_IRQ,
288 .end = GSBI6_UARTDM_IRQ,
289 .flags = IORESOURCE_IRQ,
290 },
291 {
292 .start = MSM_GSBI6_PHYS,
293 .end = MSM_GSBI6_PHYS + 4 - 1,
294 .name = "gsbi_resource",
295 .flags = IORESOURCE_MEM,
296 },
297 {
298 .start = DMOV_HSUART_GSBI6_TX_CHAN,
299 .end = DMOV_HSUART_GSBI6_RX_CHAN,
300 .name = "uartdm_channels",
301 .flags = IORESOURCE_DMA,
302 },
303 {
304 .start = DMOV_HSUART_GSBI6_TX_CRCI,
305 .end = DMOV_HSUART_GSBI6_RX_CRCI,
306 .name = "uartdm_crci",
307 .flags = IORESOURCE_DMA,
308 },
309};
310static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
311struct platform_device msm_device_uart_dm6 = {
312 .name = "msm_serial_hs",
313 .id = 0,
314 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
315 .resource = msm_uart_dm6_resources,
316 .dev = {
317 .dma_mask = &msm_uart_dm6_dma_mask,
318 .coherent_dma_mask = DMA_BIT_MASK(32),
319 },
320};
Mayank Rana1f02d952012-07-04 19:11:20 +0530321
322/* GSBI 8 used into UARTDM Mode */
323static struct resource msm_uart_dm8_resources[] = {
324 {
325 .start = MSM_UART8DM_PHYS,
326 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
327 .name = "uartdm_resource",
328 .flags = IORESOURCE_MEM,
329 },
330 {
331 .start = GSBI8_UARTDM_IRQ,
332 .end = GSBI8_UARTDM_IRQ,
333 .flags = IORESOURCE_IRQ,
334 },
335 {
336 .start = MSM_GSBI8_PHYS,
337 .end = MSM_GSBI8_PHYS + 4 - 1,
338 .name = "gsbi_resource",
339 .flags = IORESOURCE_MEM,
340 },
341 {
342 .start = DMOV_HSUART_GSBI8_TX_CHAN,
343 .end = DMOV_HSUART_GSBI8_RX_CHAN,
344 .name = "uartdm_channels",
345 .flags = IORESOURCE_DMA,
346 },
347 {
348 .start = DMOV_HSUART_GSBI8_TX_CRCI,
349 .end = DMOV_HSUART_GSBI8_RX_CRCI,
350 .name = "uartdm_crci",
351 .flags = IORESOURCE_DMA,
352 },
353};
354
355static u64 msm_uart_dm8_dma_mask = DMA_BIT_MASK(32);
356struct platform_device msm_device_uart_dm8 = {
357 .name = "msm_serial_hs",
358 .id = 2,
359 .num_resources = ARRAY_SIZE(msm_uart_dm8_resources),
360 .resource = msm_uart_dm8_resources,
361 .dev = {
362 .dma_mask = &msm_uart_dm8_dma_mask,
363 .coherent_dma_mask = DMA_BIT_MASK(32),
364 },
365};
366
Mayank Ranae009c922012-03-22 03:02:06 +0530367/*
368 * GSBI 9 used into UARTDM Mode
369 * For 8960 Fusion 2.2 Primary IPC
370 */
371static struct resource msm_uart_dm9_resources[] = {
372 {
373 .start = MSM_UART9DM_PHYS,
374 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
375 .name = "uartdm_resource",
376 .flags = IORESOURCE_MEM,
377 },
378 {
379 .start = GSBI9_UARTDM_IRQ,
380 .end = GSBI9_UARTDM_IRQ,
381 .flags = IORESOURCE_IRQ,
382 },
383 {
384 .start = MSM_GSBI9_PHYS,
385 .end = MSM_GSBI9_PHYS + 4 - 1,
386 .name = "gsbi_resource",
387 .flags = IORESOURCE_MEM,
388 },
389 {
390 .start = DMOV_HSUART_GSBI9_TX_CHAN,
391 .end = DMOV_HSUART_GSBI9_RX_CHAN,
392 .name = "uartdm_channels",
393 .flags = IORESOURCE_DMA,
394 },
395 {
396 .start = DMOV_HSUART_GSBI9_TX_CRCI,
397 .end = DMOV_HSUART_GSBI9_RX_CRCI,
398 .name = "uartdm_crci",
399 .flags = IORESOURCE_DMA,
400 },
401};
402static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
403struct platform_device msm_device_uart_dm9 = {
404 .name = "msm_serial_hs",
405 .id = 1,
406 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
407 .resource = msm_uart_dm9_resources,
408 .dev = {
409 .dma_mask = &msm_uart_dm9_dma_mask,
410 .coherent_dma_mask = DMA_BIT_MASK(32),
411 },
412};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700413
414static struct resource resources_uart_gsbi5[] = {
415 {
416 .start = GSBI5_UARTDM_IRQ,
417 .end = GSBI5_UARTDM_IRQ,
418 .flags = IORESOURCE_IRQ,
419 },
420 {
421 .start = MSM_UART5DM_PHYS,
422 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
423 .name = "uartdm_resource",
424 .flags = IORESOURCE_MEM,
425 },
426 {
427 .start = MSM_GSBI5_PHYS,
428 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
429 .name = "gsbi_resource",
430 .flags = IORESOURCE_MEM,
431 },
432};
433
434struct platform_device msm8960_device_uart_gsbi5 = {
435 .name = "msm_serial_hsl",
436 .id = 0,
437 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
438 .resource = resources_uart_gsbi5,
439};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700440
441static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
442 .line = 0,
443};
444
445static struct resource resources_uart_gsbi8[] = {
446 {
447 .start = GSBI8_UARTDM_IRQ,
448 .end = GSBI8_UARTDM_IRQ,
449 .flags = IORESOURCE_IRQ,
450 },
451 {
452 .start = MSM_UART8DM_PHYS,
453 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
454 .name = "uartdm_resource",
455 .flags = IORESOURCE_MEM,
456 },
457 {
458 .start = MSM_GSBI8_PHYS,
459 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
460 .name = "gsbi_resource",
461 .flags = IORESOURCE_MEM,
462 },
463};
464
465struct platform_device msm8960_device_uart_gsbi8 = {
466 .name = "msm_serial_hsl",
467 .id = 1,
468 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
469 .resource = resources_uart_gsbi8,
470 .dev.platform_data = &uart_gsbi8_pdata,
471};
472
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700473/* MSM Video core device */
474#ifdef CONFIG_MSM_BUS_SCALING
475static struct msm_bus_vectors vidc_init_vectors[] = {
476 {
477 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
478 .dst = MSM_BUS_SLAVE_EBI_CH0,
479 .ab = 0,
480 .ib = 0,
481 },
482 {
483 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
484 .dst = MSM_BUS_SLAVE_EBI_CH0,
485 .ab = 0,
486 .ib = 0,
487 },
488 {
489 .src = MSM_BUS_MASTER_AMPSS_M0,
490 .dst = MSM_BUS_SLAVE_EBI_CH0,
491 .ab = 0,
492 .ib = 0,
493 },
494 {
495 .src = MSM_BUS_MASTER_AMPSS_M0,
496 .dst = MSM_BUS_SLAVE_EBI_CH0,
497 .ab = 0,
498 .ib = 0,
499 },
500};
501static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
502 {
503 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
504 .dst = MSM_BUS_SLAVE_EBI_CH0,
505 .ab = 54525952,
506 .ib = 436207616,
507 },
508 {
509 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
510 .dst = MSM_BUS_SLAVE_EBI_CH0,
511 .ab = 72351744,
512 .ib = 289406976,
513 },
514 {
515 .src = MSM_BUS_MASTER_AMPSS_M0,
516 .dst = MSM_BUS_SLAVE_EBI_CH0,
517 .ab = 500000,
518 .ib = 1000000,
519 },
520 {
521 .src = MSM_BUS_MASTER_AMPSS_M0,
522 .dst = MSM_BUS_SLAVE_EBI_CH0,
523 .ab = 500000,
524 .ib = 1000000,
525 },
526};
527static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
528 {
529 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
530 .dst = MSM_BUS_SLAVE_EBI_CH0,
531 .ab = 40894464,
532 .ib = 327155712,
533 },
534 {
535 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
536 .dst = MSM_BUS_SLAVE_EBI_CH0,
537 .ab = 48234496,
538 .ib = 192937984,
539 },
540 {
541 .src = MSM_BUS_MASTER_AMPSS_M0,
542 .dst = MSM_BUS_SLAVE_EBI_CH0,
543 .ab = 500000,
544 .ib = 2000000,
545 },
546 {
547 .src = MSM_BUS_MASTER_AMPSS_M0,
548 .dst = MSM_BUS_SLAVE_EBI_CH0,
549 .ab = 500000,
550 .ib = 2000000,
551 },
552};
553static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
554 {
555 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
556 .dst = MSM_BUS_SLAVE_EBI_CH0,
557 .ab = 163577856,
558 .ib = 1308622848,
559 },
560 {
561 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
562 .dst = MSM_BUS_SLAVE_EBI_CH0,
563 .ab = 219152384,
564 .ib = 876609536,
565 },
566 {
567 .src = MSM_BUS_MASTER_AMPSS_M0,
568 .dst = MSM_BUS_SLAVE_EBI_CH0,
569 .ab = 1750000,
570 .ib = 3500000,
571 },
572 {
573 .src = MSM_BUS_MASTER_AMPSS_M0,
574 .dst = MSM_BUS_SLAVE_EBI_CH0,
575 .ab = 1750000,
576 .ib = 3500000,
577 },
578};
579static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
580 {
581 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
582 .dst = MSM_BUS_SLAVE_EBI_CH0,
583 .ab = 121634816,
584 .ib = 973078528,
585 },
586 {
587 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
588 .dst = MSM_BUS_SLAVE_EBI_CH0,
589 .ab = 155189248,
590 .ib = 620756992,
591 },
592 {
593 .src = MSM_BUS_MASTER_AMPSS_M0,
594 .dst = MSM_BUS_SLAVE_EBI_CH0,
595 .ab = 1750000,
596 .ib = 7000000,
597 },
598 {
599 .src = MSM_BUS_MASTER_AMPSS_M0,
600 .dst = MSM_BUS_SLAVE_EBI_CH0,
601 .ab = 1750000,
602 .ib = 7000000,
603 },
604};
605static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
606 {
607 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
608 .dst = MSM_BUS_SLAVE_EBI_CH0,
609 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700610 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700611 },
612 {
613 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
614 .dst = MSM_BUS_SLAVE_EBI_CH0,
615 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700616 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700617 },
618 {
619 .src = MSM_BUS_MASTER_AMPSS_M0,
620 .dst = MSM_BUS_SLAVE_EBI_CH0,
621 .ab = 2500000,
622 .ib = 5000000,
623 },
624 {
625 .src = MSM_BUS_MASTER_AMPSS_M0,
626 .dst = MSM_BUS_SLAVE_EBI_CH0,
627 .ab = 2500000,
628 .ib = 5000000,
629 },
630};
631static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
632 {
633 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
634 .dst = MSM_BUS_SLAVE_EBI_CH0,
635 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700636 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700637 },
638 {
639 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
640 .dst = MSM_BUS_SLAVE_EBI_CH0,
641 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700642 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700643 },
644 {
645 .src = MSM_BUS_MASTER_AMPSS_M0,
646 .dst = MSM_BUS_SLAVE_EBI_CH0,
647 .ab = 2500000,
648 .ib = 700000000,
649 },
650 {
651 .src = MSM_BUS_MASTER_AMPSS_M0,
652 .dst = MSM_BUS_SLAVE_EBI_CH0,
653 .ab = 2500000,
654 .ib = 10000000,
655 },
656};
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700657static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
658 {
659 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
660 .dst = MSM_BUS_SLAVE_EBI_CH0,
661 .ab = 222298112,
662 .ib = 3522000000U,
663 },
664 {
665 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
666 .dst = MSM_BUS_SLAVE_EBI_CH0,
667 .ab = 330301440,
668 .ib = 3522000000U,
669 },
670 {
671 .src = MSM_BUS_MASTER_AMPSS_M0,
672 .dst = MSM_BUS_SLAVE_EBI_CH0,
673 .ab = 2500000,
674 .ib = 700000000,
675 },
676 {
677 .src = MSM_BUS_MASTER_AMPSS_M0,
678 .dst = MSM_BUS_SLAVE_EBI_CH0,
679 .ab = 2500000,
680 .ib = 10000000,
681 },
682};
683static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
684 {
685 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
686 .dst = MSM_BUS_SLAVE_EBI_CH0,
687 .ab = 222298112,
688 .ib = 3522000000U,
689 },
690 {
691 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
692 .dst = MSM_BUS_SLAVE_EBI_CH0,
693 .ab = 330301440,
694 .ib = 3522000000U,
695 },
696 {
697 .src = MSM_BUS_MASTER_AMPSS_M0,
698 .dst = MSM_BUS_SLAVE_EBI_CH0,
699 .ab = 2500000,
700 .ib = 700000000,
701 },
702 {
703 .src = MSM_BUS_MASTER_AMPSS_M0,
704 .dst = MSM_BUS_SLAVE_EBI_CH0,
705 .ab = 2500000,
706 .ib = 10000000,
707 },
708};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700709
710static struct msm_bus_paths vidc_bus_client_config[] = {
711 {
712 ARRAY_SIZE(vidc_init_vectors),
713 vidc_init_vectors,
714 },
715 {
716 ARRAY_SIZE(vidc_venc_vga_vectors),
717 vidc_venc_vga_vectors,
718 },
719 {
720 ARRAY_SIZE(vidc_vdec_vga_vectors),
721 vidc_vdec_vga_vectors,
722 },
723 {
724 ARRAY_SIZE(vidc_venc_720p_vectors),
725 vidc_venc_720p_vectors,
726 },
727 {
728 ARRAY_SIZE(vidc_vdec_720p_vectors),
729 vidc_vdec_720p_vectors,
730 },
731 {
732 ARRAY_SIZE(vidc_venc_1080p_vectors),
733 vidc_venc_1080p_vectors,
734 },
735 {
736 ARRAY_SIZE(vidc_vdec_1080p_vectors),
737 vidc_vdec_1080p_vectors,
738 },
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700739 {
740 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
Arun Menond4837f62012-08-20 15:25:50 -0700741 vidc_venc_1080p_turbo_vectors,
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700742 },
743 {
744 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
745 vidc_vdec_1080p_turbo_vectors,
746 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700747};
748
749static struct msm_bus_scale_pdata vidc_bus_client_data = {
750 vidc_bus_client_config,
751 ARRAY_SIZE(vidc_bus_client_config),
752 .name = "vidc",
753};
Arun Menond4837f62012-08-20 15:25:50 -0700754
755static struct msm_bus_vectors vidc_pro_init_vectors[] = {
756 {
757 .src = MSM_BUS_MASTER_VIDEO_ENC,
758 .dst = MSM_BUS_SLAVE_EBI_CH0,
759 .ab = 0,
760 .ib = 0,
761 },
762 {
763 .src = MSM_BUS_MASTER_VIDEO_DEC,
764 .dst = MSM_BUS_SLAVE_EBI_CH0,
765 .ab = 0,
766 .ib = 0,
767 },
768 {
769 .src = MSM_BUS_MASTER_AMPSS_M0,
770 .dst = MSM_BUS_SLAVE_EBI_CH0,
771 .ab = 0,
772 .ib = 0,
773 },
774 {
775 .src = MSM_BUS_MASTER_AMPSS_M0,
776 .dst = MSM_BUS_SLAVE_EBI_CH0,
777 .ab = 0,
778 .ib = 0,
779 },
780};
781static struct msm_bus_vectors vidc_pro_venc_vga_vectors[] = {
782 {
783 .src = MSM_BUS_MASTER_VIDEO_ENC,
784 .dst = MSM_BUS_SLAVE_EBI_CH0,
785 .ab = 54525952,
786 .ib = 436207616,
787 },
788 {
789 .src = MSM_BUS_MASTER_VIDEO_DEC,
790 .dst = MSM_BUS_SLAVE_EBI_CH0,
791 .ab = 72351744,
792 .ib = 289406976,
793 },
794 {
795 .src = MSM_BUS_MASTER_AMPSS_M0,
796 .dst = MSM_BUS_SLAVE_EBI_CH0,
797 .ab = 500000,
798 .ib = 1000000,
799 },
800 {
801 .src = MSM_BUS_MASTER_AMPSS_M0,
802 .dst = MSM_BUS_SLAVE_EBI_CH0,
803 .ab = 500000,
804 .ib = 1000000,
805 },
806};
807static struct msm_bus_vectors vidc_pro_vdec_vga_vectors[] = {
808 {
809 .src = MSM_BUS_MASTER_VIDEO_ENC,
810 .dst = MSM_BUS_SLAVE_EBI_CH0,
811 .ab = 40894464,
812 .ib = 327155712,
813 },
814 {
815 .src = MSM_BUS_MASTER_VIDEO_DEC,
816 .dst = MSM_BUS_SLAVE_EBI_CH0,
817 .ab = 48234496,
818 .ib = 192937984,
819 },
820 {
821 .src = MSM_BUS_MASTER_AMPSS_M0,
822 .dst = MSM_BUS_SLAVE_EBI_CH0,
823 .ab = 500000,
824 .ib = 2000000,
825 },
826 {
827 .src = MSM_BUS_MASTER_AMPSS_M0,
828 .dst = MSM_BUS_SLAVE_EBI_CH0,
829 .ab = 500000,
830 .ib = 2000000,
831 },
832};
833static struct msm_bus_vectors vidc_pro_venc_720p_vectors[] = {
834 {
835 .src = MSM_BUS_MASTER_VIDEO_ENC,
836 .dst = MSM_BUS_SLAVE_EBI_CH0,
837 .ab = 163577856,
838 .ib = 1308622848,
839 },
840 {
841 .src = MSM_BUS_MASTER_VIDEO_DEC,
842 .dst = MSM_BUS_SLAVE_EBI_CH0,
843 .ab = 219152384,
844 .ib = 876609536,
845 },
846 {
847 .src = MSM_BUS_MASTER_AMPSS_M0,
848 .dst = MSM_BUS_SLAVE_EBI_CH0,
849 .ab = 1750000,
850 .ib = 3500000,
851 },
852 {
853 .src = MSM_BUS_MASTER_AMPSS_M0,
854 .dst = MSM_BUS_SLAVE_EBI_CH0,
855 .ab = 1750000,
856 .ib = 3500000,
857 },
858};
859static struct msm_bus_vectors vidc_pro_vdec_720p_vectors[] = {
860 {
861 .src = MSM_BUS_MASTER_VIDEO_ENC,
862 .dst = MSM_BUS_SLAVE_EBI_CH0,
863 .ab = 121634816,
864 .ib = 973078528,
865 },
866 {
867 .src = MSM_BUS_MASTER_VIDEO_DEC,
868 .dst = MSM_BUS_SLAVE_EBI_CH0,
869 .ab = 155189248,
870 .ib = 620756992,
871 },
872 {
873 .src = MSM_BUS_MASTER_AMPSS_M0,
874 .dst = MSM_BUS_SLAVE_EBI_CH0,
875 .ab = 1750000,
876 .ib = 7000000,
877 },
878 {
879 .src = MSM_BUS_MASTER_AMPSS_M0,
880 .dst = MSM_BUS_SLAVE_EBI_CH0,
881 .ab = 1750000,
882 .ib = 7000000,
883 },
884};
885static struct msm_bus_vectors vidc_pro_venc_1080p_vectors[] = {
886 {
887 .src = MSM_BUS_MASTER_VIDEO_ENC,
888 .dst = MSM_BUS_SLAVE_EBI_CH0,
889 .ab = 372244480,
890 .ib = 2560000000U,
891 },
892 {
893 .src = MSM_BUS_MASTER_VIDEO_DEC,
894 .dst = MSM_BUS_SLAVE_EBI_CH0,
895 .ab = 501219328,
896 .ib = 2560000000U,
897 },
898 {
899 .src = MSM_BUS_MASTER_AMPSS_M0,
900 .dst = MSM_BUS_SLAVE_EBI_CH0,
901 .ab = 2500000,
902 .ib = 5000000,
903 },
904 {
905 .src = MSM_BUS_MASTER_AMPSS_M0,
906 .dst = MSM_BUS_SLAVE_EBI_CH0,
907 .ab = 2500000,
908 .ib = 5000000,
909 },
910};
911static struct msm_bus_vectors vidc_pro_vdec_1080p_vectors[] = {
912 {
913 .src = MSM_BUS_MASTER_VIDEO_ENC,
914 .dst = MSM_BUS_SLAVE_EBI_CH0,
915 .ab = 222298112,
916 .ib = 2560000000U,
917 },
918 {
919 .src = MSM_BUS_MASTER_VIDEO_DEC,
920 .dst = MSM_BUS_SLAVE_EBI_CH0,
921 .ab = 330301440,
922 .ib = 2560000000U,
923 },
924 {
925 .src = MSM_BUS_MASTER_AMPSS_M0,
926 .dst = MSM_BUS_SLAVE_EBI_CH0,
927 .ab = 2500000,
928 .ib = 700000000,
929 },
930 {
931 .src = MSM_BUS_MASTER_AMPSS_M0,
932 .dst = MSM_BUS_SLAVE_EBI_CH0,
933 .ab = 2500000,
934 .ib = 10000000,
935 },
936};
937static struct msm_bus_vectors vidc_pro_venc_1080p_turbo_vectors[] = {
938 {
939 .src = MSM_BUS_MASTER_VIDEO_ENC,
940 .dst = MSM_BUS_SLAVE_EBI_CH0,
941 .ab = 222298112,
942 .ib = 3522000000U,
943 },
944 {
945 .src = MSM_BUS_MASTER_VIDEO_DEC,
946 .dst = MSM_BUS_SLAVE_EBI_CH0,
947 .ab = 330301440,
948 .ib = 3522000000U,
949 },
950 {
951 .src = MSM_BUS_MASTER_AMPSS_M0,
952 .dst = MSM_BUS_SLAVE_EBI_CH0,
953 .ab = 2500000,
954 .ib = 700000000,
955 },
956 {
957 .src = MSM_BUS_MASTER_AMPSS_M0,
958 .dst = MSM_BUS_SLAVE_EBI_CH0,
959 .ab = 2500000,
960 .ib = 10000000,
961 },
962};
963static struct msm_bus_vectors vidc_pro_vdec_1080p_turbo_vectors[] = {
964 {
965 .src = MSM_BUS_MASTER_VIDEO_ENC,
966 .dst = MSM_BUS_SLAVE_EBI_CH0,
967 .ab = 222298112,
968 .ib = 3522000000U,
969 },
970 {
971 .src = MSM_BUS_MASTER_VIDEO_DEC,
972 .dst = MSM_BUS_SLAVE_EBI_CH0,
973 .ab = 330301440,
974 .ib = 3522000000U,
975 },
976 {
977 .src = MSM_BUS_MASTER_AMPSS_M0,
978 .dst = MSM_BUS_SLAVE_EBI_CH0,
979 .ab = 2500000,
980 .ib = 700000000,
981 },
982 {
983 .src = MSM_BUS_MASTER_AMPSS_M0,
984 .dst = MSM_BUS_SLAVE_EBI_CH0,
985 .ab = 2500000,
986 .ib = 10000000,
987 },
988};
989
990static struct msm_bus_paths vidc_pro_bus_client_config[] = {
991 {
992 ARRAY_SIZE(vidc_pro_init_vectors),
993 vidc_pro_init_vectors,
994 },
995 {
996 ARRAY_SIZE(vidc_pro_venc_vga_vectors),
997 vidc_pro_venc_vga_vectors,
998 },
999 {
1000 ARRAY_SIZE(vidc_pro_vdec_vga_vectors),
1001 vidc_pro_vdec_vga_vectors,
1002 },
1003 {
1004 ARRAY_SIZE(vidc_pro_venc_720p_vectors),
1005 vidc_pro_venc_720p_vectors,
1006 },
1007 {
1008 ARRAY_SIZE(vidc_pro_vdec_720p_vectors),
1009 vidc_pro_vdec_720p_vectors,
1010 },
1011 {
1012 ARRAY_SIZE(vidc_pro_venc_1080p_vectors),
1013 vidc_pro_venc_1080p_vectors,
1014 },
1015 {
1016 ARRAY_SIZE(vidc_pro_vdec_1080p_vectors),
1017 vidc_pro_vdec_1080p_vectors,
1018 },
1019 {
1020 ARRAY_SIZE(vidc_pro_venc_1080p_turbo_vectors),
1021 vidc_pro_venc_1080p_turbo_vectors,
1022 },
1023 {
1024 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1025 vidc_pro_vdec_1080p_turbo_vectors,
1026 },
1027};
1028
1029static struct msm_bus_scale_pdata vidc_pro_bus_client_data = {
1030 vidc_pro_bus_client_config,
1031 ARRAY_SIZE(vidc_bus_client_config),
1032 .name = "vidc",
1033};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001034#endif
1035
Mona Hossain9c430e32011-07-27 11:04:47 -07001036#ifdef CONFIG_HW_RANDOM_MSM
1037/* PRNG device */
1038#define MSM_PRNG_PHYS 0x1A500000
1039static struct resource rng_resources = {
1040 .flags = IORESOURCE_MEM,
1041 .start = MSM_PRNG_PHYS,
1042 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1043};
1044
1045struct platform_device msm_device_rng = {
1046 .name = "msm_rng",
1047 .id = 0,
1048 .num_resources = 1,
1049 .resource = &rng_resources,
1050};
1051#endif
1052
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001053#define MSM_VIDC_BASE_PHYS 0x04400000
1054#define MSM_VIDC_BASE_SIZE 0x00100000
1055
1056static struct resource msm_device_vidc_resources[] = {
1057 {
1058 .start = MSM_VIDC_BASE_PHYS,
1059 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
1060 .flags = IORESOURCE_MEM,
1061 },
1062 {
1063 .start = VCODEC_IRQ,
1064 .end = VCODEC_IRQ,
1065 .flags = IORESOURCE_IRQ,
1066 },
1067};
1068
1069struct msm_vidc_platform_data vidc_platform_data = {
1070#ifdef CONFIG_MSM_BUS_SCALING
1071 .vidc_bus_client_pdata = &vidc_bus_client_data,
1072#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07001073#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -08001074 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001075 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -07001076 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001077#else
Deepak Kotur12301a72011-11-09 18:30:29 -08001078 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -07001079 .enable_ion = 0,
1080#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -08001081 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301082 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001083 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301084 .fw_addr = 0x9fe00000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001085};
1086
1087struct platform_device msm_device_vidc = {
1088 .name = "msm_vidc",
1089 .id = 0,
1090 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
1091 .resource = msm_device_vidc_resources,
1092 .dev = {
1093 .platform_data = &vidc_platform_data,
1094 },
1095};
1096
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001097#define MSM_SDC1_BASE 0x12400000
1098#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1099#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1100#define MSM_SDC2_BASE 0x12140000
1101#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1102#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001103#define MSM_SDC3_BASE 0x12180000
1104#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1105#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1106#define MSM_SDC4_BASE 0x121C0000
1107#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1108#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1109#define MSM_SDC5_BASE 0x12200000
1110#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1111#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1112
1113static struct resource resources_sdc1[] = {
1114 {
1115 .name = "core_mem",
1116 .flags = IORESOURCE_MEM,
1117 .start = MSM_SDC1_BASE,
1118 .end = MSM_SDC1_DML_BASE - 1,
1119 },
1120 {
1121 .name = "core_irq",
1122 .flags = IORESOURCE_IRQ,
1123 .start = SDC1_IRQ_0,
1124 .end = SDC1_IRQ_0
1125 },
1126#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1127 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301128 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001129 .start = MSM_SDC1_DML_BASE,
1130 .end = MSM_SDC1_BAM_BASE - 1,
1131 .flags = IORESOURCE_MEM,
1132 },
1133 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301134 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001135 .start = MSM_SDC1_BAM_BASE,
1136 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1137 .flags = IORESOURCE_MEM,
1138 },
1139 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301140 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001141 .start = SDC1_BAM_IRQ,
1142 .end = SDC1_BAM_IRQ,
1143 .flags = IORESOURCE_IRQ,
1144 },
1145#endif
1146};
1147
1148static struct resource resources_sdc2[] = {
1149 {
1150 .name = "core_mem",
1151 .flags = IORESOURCE_MEM,
1152 .start = MSM_SDC2_BASE,
1153 .end = MSM_SDC2_DML_BASE - 1,
1154 },
1155 {
1156 .name = "core_irq",
1157 .flags = IORESOURCE_IRQ,
1158 .start = SDC2_IRQ_0,
1159 .end = SDC2_IRQ_0
1160 },
1161#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1162 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301163 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001164 .start = MSM_SDC2_DML_BASE,
1165 .end = MSM_SDC2_BAM_BASE - 1,
1166 .flags = IORESOURCE_MEM,
1167 },
1168 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301169 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001170 .start = MSM_SDC2_BAM_BASE,
1171 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1172 .flags = IORESOURCE_MEM,
1173 },
1174 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301175 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001176 .start = SDC2_BAM_IRQ,
1177 .end = SDC2_BAM_IRQ,
1178 .flags = IORESOURCE_IRQ,
1179 },
1180#endif
1181};
1182
1183static struct resource resources_sdc3[] = {
1184 {
1185 .name = "core_mem",
1186 .flags = IORESOURCE_MEM,
1187 .start = MSM_SDC3_BASE,
1188 .end = MSM_SDC3_DML_BASE - 1,
1189 },
1190 {
1191 .name = "core_irq",
1192 .flags = IORESOURCE_IRQ,
1193 .start = SDC3_IRQ_0,
1194 .end = SDC3_IRQ_0
1195 },
1196#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1197 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301198 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001199 .start = MSM_SDC3_DML_BASE,
1200 .end = MSM_SDC3_BAM_BASE - 1,
1201 .flags = IORESOURCE_MEM,
1202 },
1203 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301204 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001205 .start = MSM_SDC3_BAM_BASE,
1206 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1207 .flags = IORESOURCE_MEM,
1208 },
1209 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301210 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001211 .start = SDC3_BAM_IRQ,
1212 .end = SDC3_BAM_IRQ,
1213 .flags = IORESOURCE_IRQ,
1214 },
1215#endif
1216};
1217
1218static struct resource resources_sdc4[] = {
1219 {
1220 .name = "core_mem",
1221 .flags = IORESOURCE_MEM,
1222 .start = MSM_SDC4_BASE,
1223 .end = MSM_SDC4_DML_BASE - 1,
1224 },
1225 {
1226 .name = "core_irq",
1227 .flags = IORESOURCE_IRQ,
1228 .start = SDC4_IRQ_0,
1229 .end = SDC4_IRQ_0
1230 },
1231#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1232 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301233 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001234 .start = MSM_SDC4_DML_BASE,
1235 .end = MSM_SDC4_BAM_BASE - 1,
1236 .flags = IORESOURCE_MEM,
1237 },
1238 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301239 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001240 .start = MSM_SDC4_BAM_BASE,
1241 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1242 .flags = IORESOURCE_MEM,
1243 },
1244 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301245 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001246 .start = SDC4_BAM_IRQ,
1247 .end = SDC4_BAM_IRQ,
1248 .flags = IORESOURCE_IRQ,
1249 },
1250#endif
1251};
1252
1253static struct resource resources_sdc5[] = {
1254 {
1255 .name = "core_mem",
1256 .flags = IORESOURCE_MEM,
1257 .start = MSM_SDC5_BASE,
1258 .end = MSM_SDC5_DML_BASE - 1,
1259 },
1260 {
1261 .name = "core_irq",
1262 .flags = IORESOURCE_IRQ,
1263 .start = SDC5_IRQ_0,
1264 .end = SDC5_IRQ_0
1265 },
1266#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1267 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301268 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001269 .start = MSM_SDC5_DML_BASE,
1270 .end = MSM_SDC5_BAM_BASE - 1,
1271 .flags = IORESOURCE_MEM,
1272 },
1273 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301274 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001275 .start = MSM_SDC5_BAM_BASE,
1276 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1277 .flags = IORESOURCE_MEM,
1278 },
1279 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301280 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001281 .start = SDC5_BAM_IRQ,
1282 .end = SDC5_BAM_IRQ,
1283 .flags = IORESOURCE_IRQ,
1284 },
1285#endif
1286};
1287
1288struct platform_device msm_device_sdc1 = {
1289 .name = "msm_sdcc",
1290 .id = 1,
1291 .num_resources = ARRAY_SIZE(resources_sdc1),
1292 .resource = resources_sdc1,
1293 .dev = {
1294 .coherent_dma_mask = 0xffffffff,
1295 },
1296};
1297
1298struct platform_device msm_device_sdc2 = {
1299 .name = "msm_sdcc",
1300 .id = 2,
1301 .num_resources = ARRAY_SIZE(resources_sdc2),
1302 .resource = resources_sdc2,
1303 .dev = {
1304 .coherent_dma_mask = 0xffffffff,
1305 },
1306};
1307
1308struct platform_device msm_device_sdc3 = {
1309 .name = "msm_sdcc",
1310 .id = 3,
1311 .num_resources = ARRAY_SIZE(resources_sdc3),
1312 .resource = resources_sdc3,
1313 .dev = {
1314 .coherent_dma_mask = 0xffffffff,
1315 },
1316};
1317
1318struct platform_device msm_device_sdc4 = {
1319 .name = "msm_sdcc",
1320 .id = 4,
1321 .num_resources = ARRAY_SIZE(resources_sdc4),
1322 .resource = resources_sdc4,
1323 .dev = {
1324 .coherent_dma_mask = 0xffffffff,
1325 },
1326};
1327
1328struct platform_device msm_device_sdc5 = {
1329 .name = "msm_sdcc",
1330 .id = 5,
1331 .num_resources = ARRAY_SIZE(resources_sdc5),
1332 .resource = resources_sdc5,
1333 .dev = {
1334 .coherent_dma_mask = 0xffffffff,
1335 },
1336};
1337
Stephen Boydeb819882011-08-29 14:46:30 -07001338#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
1339#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
1340
1341static struct resource msm_8960_q6_lpass_resources[] = {
1342 {
1343 .start = MSM_LPASS_QDSP6SS_PHYS,
1344 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
1345 .flags = IORESOURCE_MEM,
1346 },
1347};
1348
1349static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
1350 .strap_tcm_base = 0x01460000,
1351 .strap_ahb_upper = 0x00290000,
1352 .strap_ahb_lower = 0x00000280,
1353 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
1354 .name = "q6",
1355 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001356 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001357};
1358
1359struct platform_device msm_8960_q6_lpass = {
1360 .name = "pil_qdsp6v4",
1361 .id = 0,
1362 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
1363 .resource = msm_8960_q6_lpass_resources,
1364 .dev.platform_data = &msm_8960_q6_lpass_data,
1365};
1366
1367#define MSM_MSS_ENABLE_PHYS 0x08B00000
1368#define MSM_FW_QDSP6SS_PHYS 0x08800000
1369#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
1370#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
1371
1372static struct resource msm_8960_q6_mss_fw_resources[] = {
1373 {
1374 .start = MSM_FW_QDSP6SS_PHYS,
1375 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
1376 .flags = IORESOURCE_MEM,
1377 },
1378 {
1379 .start = MSM_MSS_ENABLE_PHYS,
1380 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1381 .flags = IORESOURCE_MEM,
1382 },
1383};
1384
1385static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
1386 .strap_tcm_base = 0x00400000,
1387 .strap_ahb_upper = 0x00090000,
1388 .strap_ahb_lower = 0x00000080,
1389 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
1390 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
1391 .name = "modem_fw",
1392 .depends = "q6",
1393 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001394 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001395};
1396
1397struct platform_device msm_8960_q6_mss_fw = {
1398 .name = "pil_qdsp6v4",
1399 .id = 1,
1400 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
1401 .resource = msm_8960_q6_mss_fw_resources,
1402 .dev.platform_data = &msm_8960_q6_mss_fw_data,
1403};
1404
1405#define MSM_SW_QDSP6SS_PHYS 0x08900000
1406#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
1407#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
1408
1409static struct resource msm_8960_q6_mss_sw_resources[] = {
1410 {
1411 .start = MSM_SW_QDSP6SS_PHYS,
1412 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
1413 .flags = IORESOURCE_MEM,
1414 },
1415 {
1416 .start = MSM_MSS_ENABLE_PHYS,
1417 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1418 .flags = IORESOURCE_MEM,
1419 },
1420};
1421
1422static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
1423 .strap_tcm_base = 0x00420000,
1424 .strap_ahb_upper = 0x00090000,
1425 .strap_ahb_lower = 0x00000080,
1426 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
1427 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
1428 .name = "modem",
1429 .depends = "modem_fw",
1430 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001431 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001432};
1433
1434struct platform_device msm_8960_q6_mss_sw = {
1435 .name = "pil_qdsp6v4",
1436 .id = 2,
1437 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
1438 .resource = msm_8960_q6_mss_sw_resources,
1439 .dev.platform_data = &msm_8960_q6_mss_sw_data,
1440};
1441
Stephen Boyd322a9922011-09-20 01:05:54 -07001442static struct resource msm_8960_riva_resources[] = {
1443 {
1444 .start = 0x03204000,
1445 .end = 0x03204000 + SZ_256 - 1,
1446 .flags = IORESOURCE_MEM,
1447 },
1448};
1449
1450struct platform_device msm_8960_riva = {
1451 .name = "pil_riva",
1452 .id = -1,
1453 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1454 .resource = msm_8960_riva_resources,
1455};
1456
Stephen Boydd89eebe2011-09-28 23:28:11 -07001457struct platform_device msm_pil_tzapps = {
1458 .name = "pil_tzapps",
1459 .id = -1,
1460};
1461
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001462struct platform_device msm_pil_dsps = {
1463 .name = "pil_dsps",
1464 .id = -1,
1465 .dev.platform_data = "dsps",
1466};
1467
Stephen Boyd7b973de2012-03-09 12:26:16 -08001468struct platform_device msm_pil_vidc = {
1469 .name = "pil_vidc",
1470 .id = -1,
1471};
1472
Eric Holmberg023d25c2012-03-01 12:27:55 -07001473static struct resource smd_resource[] = {
1474 {
1475 .name = "a9_m2a_0",
1476 .start = INT_A9_M2A_0,
1477 .flags = IORESOURCE_IRQ,
1478 },
1479 {
1480 .name = "a9_m2a_5",
1481 .start = INT_A9_M2A_5,
1482 .flags = IORESOURCE_IRQ,
1483 },
1484 {
1485 .name = "adsp_a11",
1486 .start = INT_ADSP_A11,
1487 .flags = IORESOURCE_IRQ,
1488 },
1489 {
1490 .name = "adsp_a11_smsm",
1491 .start = INT_ADSP_A11_SMSM,
1492 .flags = IORESOURCE_IRQ,
1493 },
1494 {
1495 .name = "dsps_a11",
1496 .start = INT_DSPS_A11,
1497 .flags = IORESOURCE_IRQ,
1498 },
1499 {
1500 .name = "dsps_a11_smsm",
1501 .start = INT_DSPS_A11_SMSM,
1502 .flags = IORESOURCE_IRQ,
1503 },
1504 {
1505 .name = "wcnss_a11",
1506 .start = INT_WCNSS_A11,
1507 .flags = IORESOURCE_IRQ,
1508 },
1509 {
1510 .name = "wcnss_a11_smsm",
1511 .start = INT_WCNSS_A11_SMSM,
1512 .flags = IORESOURCE_IRQ,
1513 },
1514};
1515
1516static struct smd_subsystem_config smd_config_list[] = {
1517 {
1518 .irq_config_id = SMD_MODEM,
1519 .subsys_name = "modem",
1520 .edge = SMD_APPS_MODEM,
1521
1522 .smd_int.irq_name = "a9_m2a_0",
1523 .smd_int.flags = IRQF_TRIGGER_RISING,
1524 .smd_int.irq_id = -1,
1525 .smd_int.device_name = "smd_dev",
1526 .smd_int.dev_id = 0,
1527 .smd_int.out_bit_pos = 1 << 3,
1528 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1529 .smd_int.out_offset = 0x8,
1530
1531 .smsm_int.irq_name = "a9_m2a_5",
1532 .smsm_int.flags = IRQF_TRIGGER_RISING,
1533 .smsm_int.irq_id = -1,
1534 .smsm_int.device_name = "smd_smsm",
1535 .smsm_int.dev_id = 0,
1536 .smsm_int.out_bit_pos = 1 << 4,
1537 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1538 .smsm_int.out_offset = 0x8,
1539 },
1540 {
1541 .irq_config_id = SMD_Q6,
1542 .subsys_name = "q6",
1543 .edge = SMD_APPS_QDSP,
1544
1545 .smd_int.irq_name = "adsp_a11",
1546 .smd_int.flags = IRQF_TRIGGER_RISING,
1547 .smd_int.irq_id = -1,
1548 .smd_int.device_name = "smd_dev",
1549 .smd_int.dev_id = 0,
1550 .smd_int.out_bit_pos = 1 << 15,
1551 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1552 .smd_int.out_offset = 0x8,
1553
1554 .smsm_int.irq_name = "adsp_a11_smsm",
1555 .smsm_int.flags = IRQF_TRIGGER_RISING,
1556 .smsm_int.irq_id = -1,
1557 .smsm_int.device_name = "smd_smsm",
1558 .smsm_int.dev_id = 0,
1559 .smsm_int.out_bit_pos = 1 << 14,
1560 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1561 .smsm_int.out_offset = 0x8,
1562 },
1563 {
1564 .irq_config_id = SMD_DSPS,
1565 .subsys_name = "dsps",
1566 .edge = SMD_APPS_DSPS,
1567
1568 .smd_int.irq_name = "dsps_a11",
1569 .smd_int.flags = IRQF_TRIGGER_RISING,
1570 .smd_int.irq_id = -1,
1571 .smd_int.device_name = "smd_dev",
1572 .smd_int.dev_id = 0,
1573 .smd_int.out_bit_pos = 1,
1574 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1575 .smd_int.out_offset = 0x4080,
1576
1577 .smsm_int.irq_name = "dsps_a11_smsm",
1578 .smsm_int.flags = IRQF_TRIGGER_RISING,
1579 .smsm_int.irq_id = -1,
1580 .smsm_int.device_name = "smd_smsm",
1581 .smsm_int.dev_id = 0,
1582 .smsm_int.out_bit_pos = 1,
1583 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1584 .smsm_int.out_offset = 0x4094,
1585 },
1586 {
1587 .irq_config_id = SMD_WCNSS,
1588 .subsys_name = "wcnss",
1589 .edge = SMD_APPS_WCNSS,
1590
1591 .smd_int.irq_name = "wcnss_a11",
1592 .smd_int.flags = IRQF_TRIGGER_RISING,
1593 .smd_int.irq_id = -1,
1594 .smd_int.device_name = "smd_dev",
1595 .smd_int.dev_id = 0,
1596 .smd_int.out_bit_pos = 1 << 25,
1597 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1598 .smd_int.out_offset = 0x8,
1599
1600 .smsm_int.irq_name = "wcnss_a11_smsm",
1601 .smsm_int.flags = IRQF_TRIGGER_RISING,
1602 .smsm_int.irq_id = -1,
1603 .smsm_int.device_name = "smd_smsm",
1604 .smsm_int.dev_id = 0,
1605 .smsm_int.out_bit_pos = 1 << 23,
1606 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1607 .smsm_int.out_offset = 0x8,
1608 },
1609};
1610
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001611static struct smd_subsystem_restart_config smd_ssr_config = {
1612 .disable_smsm_reset_handshake = 1,
1613};
1614
Eric Holmberg023d25c2012-03-01 12:27:55 -07001615static struct smd_platform smd_platform_data = {
1616 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1617 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001618 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001619};
1620
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001621struct platform_device msm_device_smd = {
1622 .name = "msm_smd",
1623 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001624 .resource = smd_resource,
1625 .num_resources = ARRAY_SIZE(smd_resource),
1626 .dev = {
1627 .platform_data = &smd_platform_data,
1628 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001629};
1630
1631struct platform_device msm_device_bam_dmux = {
1632 .name = "BAM_RMNT",
1633 .id = -1,
1634};
1635
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001636static struct msm_watchdog_pdata msm_watchdog_pdata = {
1637 .pet_time = 10000,
1638 .bark_time = 11000,
1639 .has_secure = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001640 .base = MSM_TMR0_BASE + WDT0_OFFSET,
1641};
1642
1643static struct resource msm_watchdog_resources[] = {
1644 {
1645 .start = WDT0_ACCSCSSNBARK_INT,
1646 .end = WDT0_ACCSCSSNBARK_INT,
1647 .flags = IORESOURCE_IRQ,
1648 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001649};
1650
1651struct platform_device msm8960_device_watchdog = {
1652 .name = "msm_watchdog",
1653 .id = -1,
1654 .dev = {
1655 .platform_data = &msm_watchdog_pdata,
1656 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -07001657 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
1658 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001659};
1660
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001661static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001662 {
1663 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001664 .flags = IORESOURCE_IRQ,
1665 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001666 {
1667 .start = 0x18320000,
1668 .end = 0x18320000 + SZ_1M - 1,
1669 .flags = IORESOURCE_MEM,
1670 },
1671};
1672
1673static struct msm_dmov_pdata msm_dmov_pdata = {
1674 .sd = 1,
1675 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001676};
1677
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001678struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001679 .name = "msm_dmov",
1680 .id = -1,
1681 .resource = msm_dmov_resource,
1682 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001683 .dev = {
1684 .platform_data = &msm_dmov_pdata,
1685 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001686};
1687
1688static struct platform_device *msm_sdcc_devices[] __initdata = {
1689 &msm_device_sdc1,
1690 &msm_device_sdc2,
1691 &msm_device_sdc3,
1692 &msm_device_sdc4,
1693 &msm_device_sdc5,
1694};
1695
1696int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1697{
1698 struct platform_device *pdev;
1699
1700 if (controller < 1 || controller > 5)
1701 return -EINVAL;
1702
1703 pdev = msm_sdcc_devices[controller-1];
1704 pdev->dev.platform_data = plat;
1705 return platform_device_register(pdev);
1706}
1707
1708static struct resource resources_qup_i2c_gsbi4[] = {
1709 {
1710 .name = "gsbi_qup_i2c_addr",
1711 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001712 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001713 .flags = IORESOURCE_MEM,
1714 },
1715 {
1716 .name = "qup_phys_addr",
1717 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001718 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001719 .flags = IORESOURCE_MEM,
1720 },
1721 {
1722 .name = "qup_err_intr",
1723 .start = GSBI4_QUP_IRQ,
1724 .end = GSBI4_QUP_IRQ,
1725 .flags = IORESOURCE_IRQ,
1726 },
1727};
1728
1729struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1730 .name = "qup_i2c",
1731 .id = 4,
1732 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1733 .resource = resources_qup_i2c_gsbi4,
1734};
1735
1736static struct resource resources_qup_i2c_gsbi3[] = {
1737 {
1738 .name = "gsbi_qup_i2c_addr",
1739 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001740 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001741 .flags = IORESOURCE_MEM,
1742 },
1743 {
1744 .name = "qup_phys_addr",
1745 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001746 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001747 .flags = IORESOURCE_MEM,
1748 },
1749 {
1750 .name = "qup_err_intr",
1751 .start = GSBI3_QUP_IRQ,
1752 .end = GSBI3_QUP_IRQ,
1753 .flags = IORESOURCE_IRQ,
1754 },
1755};
1756
1757struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1758 .name = "qup_i2c",
1759 .id = 3,
1760 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1761 .resource = resources_qup_i2c_gsbi3,
1762};
1763
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001764static struct resource resources_qup_i2c_gsbi9[] = {
1765 {
1766 .name = "gsbi_qup_i2c_addr",
1767 .start = MSM_GSBI9_PHYS,
1768 .end = MSM_GSBI9_PHYS + 4 - 1,
1769 .flags = IORESOURCE_MEM,
1770 },
1771 {
1772 .name = "qup_phys_addr",
1773 .start = MSM_GSBI9_QUP_PHYS,
1774 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1775 .flags = IORESOURCE_MEM,
1776 },
1777 {
1778 .name = "qup_err_intr",
1779 .start = GSBI9_QUP_IRQ,
1780 .end = GSBI9_QUP_IRQ,
1781 .flags = IORESOURCE_IRQ,
1782 },
1783};
1784
1785struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1786 .name = "qup_i2c",
1787 .id = 0,
1788 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1789 .resource = resources_qup_i2c_gsbi9,
1790};
1791
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001792static struct resource resources_qup_i2c_gsbi10[] = {
1793 {
1794 .name = "gsbi_qup_i2c_addr",
1795 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001796 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001797 .flags = IORESOURCE_MEM,
1798 },
1799 {
1800 .name = "qup_phys_addr",
1801 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001802 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001803 .flags = IORESOURCE_MEM,
1804 },
1805 {
1806 .name = "qup_err_intr",
1807 .start = GSBI10_QUP_IRQ,
1808 .end = GSBI10_QUP_IRQ,
1809 .flags = IORESOURCE_IRQ,
1810 },
1811};
1812
1813struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1814 .name = "qup_i2c",
1815 .id = 10,
1816 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1817 .resource = resources_qup_i2c_gsbi10,
1818};
1819
1820static struct resource resources_qup_i2c_gsbi12[] = {
1821 {
1822 .name = "gsbi_qup_i2c_addr",
1823 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001824 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001825 .flags = IORESOURCE_MEM,
1826 },
1827 {
1828 .name = "qup_phys_addr",
1829 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001830 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001831 .flags = IORESOURCE_MEM,
1832 },
1833 {
1834 .name = "qup_err_intr",
1835 .start = GSBI12_QUP_IRQ,
1836 .end = GSBI12_QUP_IRQ,
1837 .flags = IORESOURCE_IRQ,
1838 },
1839};
1840
1841struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1842 .name = "qup_i2c",
1843 .id = 12,
1844 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1845 .resource = resources_qup_i2c_gsbi12,
1846};
1847
1848#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001849static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001850 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001851 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301852 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001853 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301854 .flags = IORESOURCE_MEM,
1855 },
1856 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001857 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301858 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001859 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301860 .flags = IORESOURCE_MEM,
1861 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001862};
1863
Kevin Chanbb8ef862012-02-14 13:03:04 -08001864struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1865 .name = "msm_cam_i2c_mux",
1866 .id = 0,
1867 .resource = msm_cam_gsbi4_i2c_mux_resources,
1868 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1869};
Kevin Chanf6216f22011-10-25 18:40:11 -07001870
1871static struct resource msm_csiphy0_resources[] = {
1872 {
1873 .name = "csiphy",
1874 .start = 0x04800C00,
1875 .end = 0x04800C00 + SZ_1K - 1,
1876 .flags = IORESOURCE_MEM,
1877 },
1878 {
1879 .name = "csiphy",
1880 .start = CSIPHY_4LN_IRQ,
1881 .end = CSIPHY_4LN_IRQ,
1882 .flags = IORESOURCE_IRQ,
1883 },
1884};
1885
1886static struct resource msm_csiphy1_resources[] = {
1887 {
1888 .name = "csiphy",
1889 .start = 0x04801000,
1890 .end = 0x04801000 + SZ_1K - 1,
1891 .flags = IORESOURCE_MEM,
1892 },
1893 {
1894 .name = "csiphy",
1895 .start = MSM8960_CSIPHY_2LN_IRQ,
1896 .end = MSM8960_CSIPHY_2LN_IRQ,
1897 .flags = IORESOURCE_IRQ,
1898 },
1899};
1900
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001901static struct resource msm_csiphy2_resources[] = {
1902 {
1903 .name = "csiphy",
1904 .start = 0x04801400,
1905 .end = 0x04801400 + SZ_1K - 1,
1906 .flags = IORESOURCE_MEM,
1907 },
1908 {
1909 .name = "csiphy",
1910 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1911 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1912 .flags = IORESOURCE_IRQ,
1913 },
1914};
1915
Kevin Chanf6216f22011-10-25 18:40:11 -07001916struct platform_device msm8960_device_csiphy0 = {
1917 .name = "msm_csiphy",
1918 .id = 0,
1919 .resource = msm_csiphy0_resources,
1920 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1921};
1922
1923struct platform_device msm8960_device_csiphy1 = {
1924 .name = "msm_csiphy",
1925 .id = 1,
1926 .resource = msm_csiphy1_resources,
1927 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1928};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001929
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001930struct platform_device msm8960_device_csiphy2 = {
1931 .name = "msm_csiphy",
1932 .id = 2,
1933 .resource = msm_csiphy2_resources,
1934 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1935};
1936
Kevin Chanc8b52e82011-10-25 23:20:21 -07001937static struct resource msm_csid0_resources[] = {
1938 {
1939 .name = "csid",
1940 .start = 0x04800000,
1941 .end = 0x04800000 + SZ_1K - 1,
1942 .flags = IORESOURCE_MEM,
1943 },
1944 {
1945 .name = "csid",
1946 .start = CSI_0_IRQ,
1947 .end = CSI_0_IRQ,
1948 .flags = IORESOURCE_IRQ,
1949 },
1950};
1951
1952static struct resource msm_csid1_resources[] = {
1953 {
1954 .name = "csid",
1955 .start = 0x04800400,
1956 .end = 0x04800400 + SZ_1K - 1,
1957 .flags = IORESOURCE_MEM,
1958 },
1959 {
1960 .name = "csid",
1961 .start = CSI_1_IRQ,
1962 .end = CSI_1_IRQ,
1963 .flags = IORESOURCE_IRQ,
1964 },
1965};
1966
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001967static struct resource msm_csid2_resources[] = {
1968 {
1969 .name = "csid",
1970 .start = 0x04801800,
1971 .end = 0x04801800 + SZ_1K - 1,
1972 .flags = IORESOURCE_MEM,
1973 },
1974 {
1975 .name = "csid",
1976 .start = CSI_2_IRQ,
1977 .end = CSI_2_IRQ,
1978 .flags = IORESOURCE_IRQ,
1979 },
1980};
1981
Kevin Chanc8b52e82011-10-25 23:20:21 -07001982struct platform_device msm8960_device_csid0 = {
1983 .name = "msm_csid",
1984 .id = 0,
1985 .resource = msm_csid0_resources,
1986 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1987};
1988
1989struct platform_device msm8960_device_csid1 = {
1990 .name = "msm_csid",
1991 .id = 1,
1992 .resource = msm_csid1_resources,
1993 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1994};
Kevin Chane12c6672011-10-26 11:55:26 -07001995
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001996struct platform_device msm8960_device_csid2 = {
1997 .name = "msm_csid",
1998 .id = 2,
1999 .resource = msm_csid2_resources,
2000 .num_resources = ARRAY_SIZE(msm_csid2_resources),
2001};
2002
Kevin Chane12c6672011-10-26 11:55:26 -07002003struct resource msm_ispif_resources[] = {
2004 {
2005 .name = "ispif",
2006 .start = 0x04800800,
2007 .end = 0x04800800 + SZ_1K - 1,
2008 .flags = IORESOURCE_MEM,
2009 },
2010 {
2011 .name = "ispif",
2012 .start = ISPIF_IRQ,
2013 .end = ISPIF_IRQ,
2014 .flags = IORESOURCE_IRQ,
2015 },
2016};
2017
2018struct platform_device msm8960_device_ispif = {
2019 .name = "msm_ispif",
2020 .id = 0,
2021 .resource = msm_ispif_resources,
2022 .num_resources = ARRAY_SIZE(msm_ispif_resources),
2023};
Kevin Chan5827c552011-10-28 18:36:32 -07002024
2025static struct resource msm_vfe_resources[] = {
2026 {
2027 .name = "vfe32",
2028 .start = 0x04500000,
2029 .end = 0x04500000 + SZ_1M - 1,
2030 .flags = IORESOURCE_MEM,
2031 },
2032 {
2033 .name = "vfe32",
2034 .start = VFE_IRQ,
2035 .end = VFE_IRQ,
2036 .flags = IORESOURCE_IRQ,
2037 },
2038};
2039
2040struct platform_device msm8960_device_vfe = {
2041 .name = "msm_vfe",
2042 .id = 0,
2043 .resource = msm_vfe_resources,
2044 .num_resources = ARRAY_SIZE(msm_vfe_resources),
2045};
Kevin Chana0853122011-11-07 19:48:44 -08002046
2047static struct resource msm_vpe_resources[] = {
2048 {
2049 .name = "vpe",
2050 .start = 0x05300000,
2051 .end = 0x05300000 + SZ_1M - 1,
2052 .flags = IORESOURCE_MEM,
2053 },
2054 {
2055 .name = "vpe",
2056 .start = VPE_IRQ,
2057 .end = VPE_IRQ,
2058 .flags = IORESOURCE_IRQ,
2059 },
2060};
2061
2062struct platform_device msm8960_device_vpe = {
2063 .name = "msm_vpe",
2064 .id = 0,
2065 .resource = msm_vpe_resources,
2066 .num_resources = ARRAY_SIZE(msm_vpe_resources),
2067};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002068#endif
2069
Joel Nidera1261942011-09-12 16:30:09 +03002070#define MSM_TSIF0_PHYS (0x18200000)
2071#define MSM_TSIF1_PHYS (0x18201000)
2072#define MSM_TSIF_SIZE (0x200)
2073
2074#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
2075 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2076#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
2077 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2078#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
2079 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2080#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
2081 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2082#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
2083 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2084#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
2085 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2086#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
2087 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2088#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
2089 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
2090
2091static const struct msm_gpio tsif0_gpios[] = {
2092 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
2093 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
2094 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
2095 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
2096};
2097
2098static const struct msm_gpio tsif1_gpios[] = {
2099 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
2100 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
2101 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
2102 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
2103};
2104
2105struct msm_tsif_platform_data tsif1_platform_data = {
2106 .num_gpios = ARRAY_SIZE(tsif1_gpios),
2107 .gpios = tsif1_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002108 .tsif_pclk = "iface_clk",
2109 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002110};
2111
2112struct resource tsif1_resources[] = {
2113 [0] = {
2114 .flags = IORESOURCE_IRQ,
2115 .start = TSIF2_IRQ,
2116 .end = TSIF2_IRQ,
2117 },
2118 [1] = {
2119 .flags = IORESOURCE_MEM,
2120 .start = MSM_TSIF1_PHYS,
2121 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
2122 },
2123 [2] = {
2124 .flags = IORESOURCE_DMA,
2125 .start = DMOV_TSIF_CHAN,
2126 .end = DMOV_TSIF_CRCI,
2127 },
2128};
2129
2130struct msm_tsif_platform_data tsif0_platform_data = {
2131 .num_gpios = ARRAY_SIZE(tsif0_gpios),
2132 .gpios = tsif0_gpios,
Joel Niderdfb793b2012-06-27 12:00:22 +03002133 .tsif_pclk = "iface_clk",
2134 .tsif_ref_clk = "ref_clk",
Joel Nidera1261942011-09-12 16:30:09 +03002135};
2136struct resource tsif0_resources[] = {
2137 [0] = {
2138 .flags = IORESOURCE_IRQ,
2139 .start = TSIF1_IRQ,
2140 .end = TSIF1_IRQ,
2141 },
2142 [1] = {
2143 .flags = IORESOURCE_MEM,
2144 .start = MSM_TSIF0_PHYS,
2145 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
2146 },
2147 [2] = {
2148 .flags = IORESOURCE_DMA,
2149 .start = DMOV_TSIF_CHAN,
2150 .end = DMOV_TSIF_CRCI,
2151 },
2152};
2153
2154struct platform_device msm_device_tsif[2] = {
2155 {
2156 .name = "msm_tsif",
2157 .id = 0,
2158 .num_resources = ARRAY_SIZE(tsif0_resources),
2159 .resource = tsif0_resources,
2160 .dev = {
2161 .platform_data = &tsif0_platform_data
2162 },
2163 },
2164 {
2165 .name = "msm_tsif",
2166 .id = 1,
2167 .num_resources = ARRAY_SIZE(tsif1_resources),
2168 .resource = tsif1_resources,
2169 .dev = {
2170 .platform_data = &tsif1_platform_data
2171 },
2172 }
2173};
2174
Jay Chokshi33c044a2011-12-07 13:05:40 -08002175static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002176 {
2177 .start = MSM_PMIC1_SSBI_CMD_PHYS,
2178 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
2179 .flags = IORESOURCE_MEM,
2180 },
2181};
2182
Jay Chokshi33c044a2011-12-07 13:05:40 -08002183struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002184 .name = "msm_ssbi",
2185 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08002186 .resource = resources_ssbi_pmic,
2187 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002188};
2189
2190static struct resource resources_qup_spi_gsbi1[] = {
2191 {
2192 .name = "spi_base",
2193 .start = MSM_GSBI1_QUP_PHYS,
2194 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
2195 .flags = IORESOURCE_MEM,
2196 },
2197 {
2198 .name = "gsbi_base",
2199 .start = MSM_GSBI1_PHYS,
2200 .end = MSM_GSBI1_PHYS + 4 - 1,
2201 .flags = IORESOURCE_MEM,
2202 },
2203 {
2204 .name = "spi_irq_in",
2205 .start = MSM8960_GSBI1_QUP_IRQ,
2206 .end = MSM8960_GSBI1_QUP_IRQ,
2207 .flags = IORESOURCE_IRQ,
2208 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002209 {
2210 .name = "spi_clk",
2211 .start = 9,
2212 .end = 9,
2213 .flags = IORESOURCE_IO,
2214 },
2215 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06002216 .name = "spi_miso",
2217 .start = 7,
2218 .end = 7,
2219 .flags = IORESOURCE_IO,
2220 },
2221 {
2222 .name = "spi_mosi",
2223 .start = 6,
2224 .end = 6,
2225 .flags = IORESOURCE_IO,
2226 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07002227 {
2228 .name = "spi_cs",
2229 .start = 8,
2230 .end = 8,
2231 .flags = IORESOURCE_IO,
2232 },
2233 {
2234 .name = "spi_cs1",
2235 .start = 14,
2236 .end = 14,
2237 .flags = IORESOURCE_IO,
2238 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002239};
2240
2241struct platform_device msm8960_device_qup_spi_gsbi1 = {
2242 .name = "spi_qsd",
2243 .id = 0,
2244 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
2245 .resource = resources_qup_spi_gsbi1,
2246};
2247
2248struct platform_device msm_pcm = {
2249 .name = "msm-pcm-dsp",
2250 .id = -1,
2251};
2252
Kiran Kandi5e809b02012-01-31 00:24:33 -08002253struct platform_device msm_multi_ch_pcm = {
2254 .name = "msm-multi-ch-pcm-dsp",
2255 .id = -1,
2256};
2257
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -07002258struct platform_device msm_lowlatency_pcm = {
2259 .name = "msm-lowlatency-pcm-dsp",
2260 .id = -1,
2261};
2262
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002263struct platform_device msm_pcm_routing = {
2264 .name = "msm-pcm-routing",
2265 .id = -1,
2266};
2267
2268struct platform_device msm_cpudai0 = {
2269 .name = "msm-dai-q6",
2270 .id = 0x4000,
2271};
2272
2273struct platform_device msm_cpudai1 = {
2274 .name = "msm-dai-q6",
2275 .id = 0x4001,
2276};
2277
Kiran Kandi97fe19d2012-05-20 22:34:04 -07002278struct platform_device msm8960_cpudai_slimbus_2_rx = {
2279 .name = "msm-dai-q6",
2280 .id = 0x4004,
2281};
2282
Kiran Kandi1e6371d2012-03-29 11:48:57 -07002283struct platform_device msm8960_cpudai_slimbus_2_tx = {
2284 .name = "msm-dai-q6",
2285 .id = 0x4005,
2286};
2287
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002288struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08002289 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002290 .id = 8,
2291};
2292
2293struct platform_device msm_cpudai_bt_rx = {
2294 .name = "msm-dai-q6",
2295 .id = 0x3000,
2296};
2297
2298struct platform_device msm_cpudai_bt_tx = {
2299 .name = "msm-dai-q6",
2300 .id = 0x3001,
2301};
2302
2303struct platform_device msm_cpudai_fm_rx = {
2304 .name = "msm-dai-q6",
2305 .id = 0x3004,
2306};
2307
2308struct platform_device msm_cpudai_fm_tx = {
2309 .name = "msm-dai-q6",
2310 .id = 0x3005,
2311};
2312
Helen Zeng0705a5f2011-10-14 15:29:52 -07002313struct platform_device msm_cpudai_incall_music_rx = {
2314 .name = "msm-dai-q6",
2315 .id = 0x8005,
2316};
2317
Helen Zenge3d716a2011-10-14 16:32:16 -07002318struct platform_device msm_cpudai_incall_record_rx = {
2319 .name = "msm-dai-q6",
2320 .id = 0x8004,
2321};
2322
2323struct platform_device msm_cpudai_incall_record_tx = {
2324 .name = "msm-dai-q6",
2325 .id = 0x8003,
2326};
2327
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002328/*
2329 * Machine specific data for AUX PCM Interface
2330 * which the driver will be unware of.
2331 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002332struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002333 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -07002334 .mode_8k = {
2335 .mode = AFE_PCM_CFG_MODE_PCM,
2336 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjustocadb6392012-08-17 00:16:07 -07002337 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002338 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2339 .slot = 0,
2340 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjustocadb6392012-08-17 00:16:07 -07002341 .pcm_clk_rate = 256000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002342 },
2343 .mode_16k = {
2344 .mode = AFE_PCM_CFG_MODE_PCM,
2345 .sync = AFE_PCM_CFG_SYNC_INT,
Damir Didjustocadb6392012-08-17 00:16:07 -07002346 .frame = AFE_PCM_CFG_FRM_32BPF,
Kuirong Wang547a9982012-05-04 18:29:11 -07002347 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
2348 .slot = 0,
2349 .data = AFE_PCM_CFG_CDATAOE_MASTER,
Damir Didjustocadb6392012-08-17 00:16:07 -07002350 .pcm_clk_rate = 512000,
Kuirong Wang547a9982012-05-04 18:29:11 -07002351 }
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002352};
2353
2354struct platform_device msm_cpudai_auxpcm_rx = {
2355 .name = "msm-dai-q6",
2356 .id = 2,
2357 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002358 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002359 },
2360};
2361
2362struct platform_device msm_cpudai_auxpcm_tx = {
2363 .name = "msm-dai-q6",
2364 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08002365 .dev = {
2366 .platform_data = &auxpcm_pdata,
2367 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002368};
2369
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002370struct platform_device msm_cpu_fe = {
2371 .name = "msm-dai-fe",
2372 .id = -1,
2373};
2374
2375struct platform_device msm_stub_codec = {
2376 .name = "msm-stub-codec",
2377 .id = 1,
2378};
2379
2380struct platform_device msm_voice = {
2381 .name = "msm-pcm-voice",
2382 .id = -1,
2383};
2384
2385struct platform_device msm_voip = {
2386 .name = "msm-voip-dsp",
2387 .id = -1,
2388};
2389
2390struct platform_device msm_lpa_pcm = {
2391 .name = "msm-pcm-lpa",
2392 .id = -1,
2393};
2394
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05302395struct platform_device msm_compr_dsp = {
2396 .name = "msm-compr-dsp",
2397 .id = -1,
2398};
2399
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002400struct platform_device msm_pcm_hostless = {
2401 .name = "msm-pcm-hostless",
2402 .id = -1,
2403};
2404
Laxminath Kasamcee1d602011-08-01 19:26:57 +05302405struct platform_device msm_cpudai_afe_01_rx = {
2406 .name = "msm-dai-q6",
2407 .id = 0xE0,
2408};
2409
2410struct platform_device msm_cpudai_afe_01_tx = {
2411 .name = "msm-dai-q6",
2412 .id = 0xF0,
2413};
2414
2415struct platform_device msm_cpudai_afe_02_rx = {
2416 .name = "msm-dai-q6",
2417 .id = 0xF1,
2418};
2419
2420struct platform_device msm_cpudai_afe_02_tx = {
2421 .name = "msm-dai-q6",
2422 .id = 0xE1,
2423};
2424
2425struct platform_device msm_pcm_afe = {
2426 .name = "msm-pcm-afe",
2427 .id = -1,
2428};
2429
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002430static struct fs_driver_data gfx2d0_fs_data = {
2431 .clks = (struct fs_clk_data[]){
2432 { .name = "core_clk" },
2433 { .name = "iface_clk" },
2434 { 0 }
2435 },
2436 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002437};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002438
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002439static struct fs_driver_data gfx2d1_fs_data = {
2440 .clks = (struct fs_clk_data[]){
2441 { .name = "core_clk" },
2442 { .name = "iface_clk" },
2443 { 0 }
2444 },
2445 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2446};
2447
2448static struct fs_driver_data gfx3d_fs_data = {
2449 .clks = (struct fs_clk_data[]){
2450 { .name = "core_clk", .reset_rate = 27000000 },
2451 { .name = "iface_clk" },
2452 { 0 }
2453 },
2454 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2455};
2456
2457static struct fs_driver_data ijpeg_fs_data = {
2458 .clks = (struct fs_clk_data[]){
2459 { .name = "core_clk" },
2460 { .name = "iface_clk" },
2461 { .name = "bus_clk" },
2462 { 0 }
2463 },
2464 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2465};
2466
2467static struct fs_driver_data mdp_fs_data = {
2468 .clks = (struct fs_clk_data[]){
2469 { .name = "core_clk" },
2470 { .name = "iface_clk" },
2471 { .name = "bus_clk" },
2472 { .name = "vsync_clk" },
2473 { .name = "lut_clk" },
2474 { .name = "tv_src_clk" },
2475 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07002476 { .name = "reset1_clk" },
2477 { .name = "reset2_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002478 { 0 }
2479 },
2480 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2481 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2482};
2483
2484static struct fs_driver_data rot_fs_data = {
2485 .clks = (struct fs_clk_data[]){
2486 { .name = "core_clk" },
2487 { .name = "iface_clk" },
2488 { .name = "bus_clk" },
2489 { 0 }
2490 },
2491 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2492};
2493
2494static struct fs_driver_data ved_fs_data = {
2495 .clks = (struct fs_clk_data[]){
2496 { .name = "core_clk" },
2497 { .name = "iface_clk" },
2498 { .name = "bus_clk" },
2499 { 0 }
2500 },
2501 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
2502 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
2503};
2504
Matt Wagantall5ac78922012-11-09 16:03:59 -08002505static struct fs_driver_data ved_fs_data_8960ab = {
2506 .clks = (struct fs_clk_data[]){
2507 { .name = "core_clk" },
2508 { .name = "iface_clk" },
2509 { .name = "bus_clk" },
2510 { 0 }
2511 },
2512 .bus_port0 = MSM_BUS_MASTER_VIDEO_DEC,
2513 .bus_port1 = MSM_BUS_MASTER_VIDEO_ENC,
2514};
2515
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002516static struct fs_driver_data vfe_fs_data = {
2517 .clks = (struct fs_clk_data[]){
2518 { .name = "core_clk" },
2519 { .name = "iface_clk" },
2520 { .name = "bus_clk" },
2521 { 0 }
2522 },
2523 .bus_port0 = MSM_BUS_MASTER_VFE,
2524};
2525
2526static struct fs_driver_data vpe_fs_data = {
2527 .clks = (struct fs_clk_data[]){
2528 { .name = "core_clk" },
2529 { .name = "iface_clk" },
2530 { .name = "bus_clk" },
2531 { 0 }
2532 },
2533 .bus_port0 = MSM_BUS_MASTER_VPE,
2534};
2535
2536struct platform_device *msm8960_footswitch[] __initdata = {
Matt Wagantalld4aab1e2012-05-03 20:26:56 -07002537 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002538 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002539 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002540 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2541 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002542 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
2543 FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
2544 FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002545 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002546};
2547unsigned msm8960_num_footswitch __initdata = ARRAY_SIZE(msm8960_footswitch);
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002548
Stephen Boyd6716bd92012-10-25 11:46:04 -07002549struct platform_device *msm8960ab_footswitch[] __initdata = {
2550 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
2551 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
2552 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
2553 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2554 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
2555 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5ac78922012-11-09 16:03:59 -08002556 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data_8960ab),
Stephen Boyd6716bd92012-10-25 11:46:04 -07002557};
2558unsigned msm8960ab_num_footswitch __initdata = ARRAY_SIZE(msm8960ab_footswitch);
2559
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002560#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002561static struct msm_bus_vectors rotator_init_vectors[] = {
2562 {
2563 .src = MSM_BUS_MASTER_ROTATOR,
2564 .dst = MSM_BUS_SLAVE_EBI_CH0,
2565 .ab = 0,
2566 .ib = 0,
2567 },
2568};
2569
2570static struct msm_bus_vectors rotator_ui_vectors[] = {
2571 {
2572 .src = MSM_BUS_MASTER_ROTATOR,
2573 .dst = MSM_BUS_SLAVE_EBI_CH0,
2574 .ab = (1024 * 600 * 4 * 2 * 60),
2575 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2576 },
2577};
2578
2579static struct msm_bus_vectors rotator_vga_vectors[] = {
2580 {
2581 .src = MSM_BUS_MASTER_ROTATOR,
2582 .dst = MSM_BUS_SLAVE_EBI_CH0,
2583 .ab = (640 * 480 * 2 * 2 * 30),
2584 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2585 },
2586};
2587static struct msm_bus_vectors rotator_720p_vectors[] = {
2588 {
2589 .src = MSM_BUS_MASTER_ROTATOR,
2590 .dst = MSM_BUS_SLAVE_EBI_CH0,
2591 .ab = (1280 * 736 * 2 * 2 * 30),
2592 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2593 },
2594};
2595
2596static struct msm_bus_vectors rotator_1080p_vectors[] = {
2597 {
2598 .src = MSM_BUS_MASTER_ROTATOR,
2599 .dst = MSM_BUS_SLAVE_EBI_CH0,
2600 .ab = (1920 * 1088 * 2 * 2 * 30),
2601 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2602 },
2603};
2604
2605static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2606 {
2607 ARRAY_SIZE(rotator_init_vectors),
2608 rotator_init_vectors,
2609 },
2610 {
2611 ARRAY_SIZE(rotator_ui_vectors),
2612 rotator_ui_vectors,
2613 },
2614 {
2615 ARRAY_SIZE(rotator_vga_vectors),
2616 rotator_vga_vectors,
2617 },
2618 {
2619 ARRAY_SIZE(rotator_720p_vectors),
2620 rotator_720p_vectors,
2621 },
2622 {
2623 ARRAY_SIZE(rotator_1080p_vectors),
2624 rotator_1080p_vectors,
2625 },
2626};
2627
2628struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2629 rotator_bus_scale_usecases,
2630 ARRAY_SIZE(rotator_bus_scale_usecases),
2631 .name = "rotator",
2632};
2633
2634void __init msm_rotator_update_bus_vectors(unsigned int xres,
2635 unsigned int yres)
2636{
2637 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2638 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2639}
2640
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002641#define ROTATOR_HW_BASE 0x04E00000
2642static struct resource resources_msm_rotator[] = {
2643 {
2644 .start = ROTATOR_HW_BASE,
2645 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2646 .flags = IORESOURCE_MEM,
2647 },
2648 {
2649 .start = ROT_IRQ,
2650 .end = ROT_IRQ,
2651 .flags = IORESOURCE_IRQ,
2652 },
2653};
2654
2655static struct msm_rot_clocks rotator_clocks[] = {
2656 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002657 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002658 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002659 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002660 },
2661 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002662 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002663 .clk_type = ROTATOR_PCLK,
2664 .clk_rate = 0,
2665 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002666};
2667
2668static struct msm_rotator_platform_data rotator_pdata = {
2669 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2670 .hardware_version_number = 0x01020309,
2671 .rotator_clks = rotator_clocks,
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002672#ifdef CONFIG_MSM_BUS_SCALING
2673 .bus_scale_table = &rotator_bus_scale_pdata,
2674#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002675};
2676
2677struct platform_device msm_rotator_device = {
2678 .name = "msm_rotator",
2679 .id = 0,
2680 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2681 .resource = resources_msm_rotator,
2682 .dev = {
2683 .platform_data = &rotator_pdata,
2684 },
2685};
Olav Hauganef95ae32012-05-15 09:50:30 -07002686
2687void __init msm_rotator_set_split_iommu_domain(void)
2688{
2689 rotator_pdata.rot_iommu_split_domain = 1;
2690}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002691#endif
2692
2693#define MIPI_DSI_HW_BASE 0x04700000
2694#define MDP_HW_BASE 0x05100000
2695
2696static struct resource msm_mipi_dsi1_resources[] = {
2697 {
2698 .name = "mipi_dsi",
2699 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002700 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002701 .flags = IORESOURCE_MEM,
2702 },
2703 {
2704 .start = DSI1_IRQ,
2705 .end = DSI1_IRQ,
2706 .flags = IORESOURCE_IRQ,
2707 },
2708};
2709
2710struct platform_device msm_mipi_dsi1_device = {
2711 .name = "mipi_dsi",
2712 .id = 1,
2713 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2714 .resource = msm_mipi_dsi1_resources,
2715};
2716
2717static struct resource msm_mdp_resources[] = {
2718 {
2719 .name = "mdp",
2720 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002721 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002722 .flags = IORESOURCE_MEM,
2723 },
2724 {
2725 .start = MDP_IRQ,
2726 .end = MDP_IRQ,
2727 .flags = IORESOURCE_IRQ,
2728 },
2729};
2730
2731static struct platform_device msm_mdp_device = {
2732 .name = "mdp",
2733 .id = 0,
2734 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2735 .resource = msm_mdp_resources,
2736};
2737
2738static void __init msm_register_device(struct platform_device *pdev, void *data)
2739{
2740 int ret;
2741
2742 pdev->dev.platform_data = data;
2743 ret = platform_device_register(pdev);
2744 if (ret)
2745 dev_err(&pdev->dev,
2746 "%s: platform_device_register() failed = %d\n",
2747 __func__, ret);
2748}
2749
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002750#ifdef CONFIG_MSM_BUS_SCALING
2751static struct platform_device msm_dtv_device = {
2752 .name = "dtv",
2753 .id = 0,
2754};
2755#endif
2756
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002757struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002758 .name = "lvds",
2759 .id = 0,
2760};
2761
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002762void __init msm_fb_register_device(char *name, void *data)
2763{
2764 if (!strncmp(name, "mdp", 3))
2765 msm_register_device(&msm_mdp_device, data);
2766 else if (!strncmp(name, "mipi_dsi", 8))
2767 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002768 else if (!strncmp(name, "lvds", 4))
2769 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002770#ifdef CONFIG_MSM_BUS_SCALING
2771 else if (!strncmp(name, "dtv", 3))
2772 msm_register_device(&msm_dtv_device, data);
2773#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002774 else
2775 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2776}
2777
2778static struct resource resources_sps[] = {
2779 {
2780 .name = "pipe_mem",
2781 .start = 0x12800000,
2782 .end = 0x12800000 + 0x4000 - 1,
2783 .flags = IORESOURCE_MEM,
2784 },
2785 {
2786 .name = "bamdma_dma",
2787 .start = 0x12240000,
2788 .end = 0x12240000 + 0x1000 - 1,
2789 .flags = IORESOURCE_MEM,
2790 },
2791 {
2792 .name = "bamdma_bam",
2793 .start = 0x12244000,
2794 .end = 0x12244000 + 0x4000 - 1,
2795 .flags = IORESOURCE_MEM,
2796 },
2797 {
2798 .name = "bamdma_irq",
2799 .start = SPS_BAM_DMA_IRQ,
2800 .end = SPS_BAM_DMA_IRQ,
2801 .flags = IORESOURCE_IRQ,
2802 },
2803};
2804
2805struct msm_sps_platform_data msm_sps_pdata = {
2806 .bamdma_restricted_pipes = 0x06,
2807};
2808
2809struct platform_device msm_device_sps = {
2810 .name = "msm_sps",
2811 .id = -1,
2812 .num_resources = ARRAY_SIZE(resources_sps),
2813 .resource = resources_sps,
2814 .dev.platform_data = &msm_sps_pdata,
2815};
2816
2817#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002818static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002819 [1] = MSM_GPIO_TO_INT(46),
2820 [2] = MSM_GPIO_TO_INT(150),
2821 [4] = MSM_GPIO_TO_INT(103),
2822 [5] = MSM_GPIO_TO_INT(104),
2823 [6] = MSM_GPIO_TO_INT(105),
2824 [7] = MSM_GPIO_TO_INT(106),
2825 [8] = MSM_GPIO_TO_INT(107),
2826 [9] = MSM_GPIO_TO_INT(7),
2827 [10] = MSM_GPIO_TO_INT(11),
2828 [11] = MSM_GPIO_TO_INT(15),
2829 [12] = MSM_GPIO_TO_INT(19),
2830 [13] = MSM_GPIO_TO_INT(23),
2831 [14] = MSM_GPIO_TO_INT(27),
2832 [15] = MSM_GPIO_TO_INT(31),
2833 [16] = MSM_GPIO_TO_INT(35),
2834 [19] = MSM_GPIO_TO_INT(90),
2835 [20] = MSM_GPIO_TO_INT(92),
2836 [23] = MSM_GPIO_TO_INT(85),
2837 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002838 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002839 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002840 [29] = MSM_GPIO_TO_INT(10),
2841 [30] = MSM_GPIO_TO_INT(102),
2842 [31] = MSM_GPIO_TO_INT(81),
2843 [32] = MSM_GPIO_TO_INT(78),
2844 [33] = MSM_GPIO_TO_INT(94),
2845 [34] = MSM_GPIO_TO_INT(72),
2846 [35] = MSM_GPIO_TO_INT(39),
2847 [36] = MSM_GPIO_TO_INT(43),
2848 [37] = MSM_GPIO_TO_INT(61),
2849 [38] = MSM_GPIO_TO_INT(50),
2850 [39] = MSM_GPIO_TO_INT(42),
2851 [41] = MSM_GPIO_TO_INT(62),
2852 [42] = MSM_GPIO_TO_INT(76),
2853 [43] = MSM_GPIO_TO_INT(75),
2854 [44] = MSM_GPIO_TO_INT(70),
2855 [45] = MSM_GPIO_TO_INT(69),
2856 [46] = MSM_GPIO_TO_INT(67),
2857 [47] = MSM_GPIO_TO_INT(65),
2858 [48] = MSM_GPIO_TO_INT(58),
2859 [49] = MSM_GPIO_TO_INT(54),
2860 [50] = MSM_GPIO_TO_INT(52),
2861 [51] = MSM_GPIO_TO_INT(49),
2862 [52] = MSM_GPIO_TO_INT(40),
2863 [53] = MSM_GPIO_TO_INT(37),
2864 [54] = MSM_GPIO_TO_INT(24),
2865 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002866};
2867
Praveen Chidambaram78499012011-11-01 17:15:17 -06002868static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002869 TLMM_MSM_SUMMARY_IRQ,
2870 RPM_APCC_CPU0_GP_HIGH_IRQ,
2871 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2872 RPM_APCC_CPU0_GP_LOW_IRQ,
2873 RPM_APCC_CPU0_WAKE_UP_IRQ,
2874 RPM_APCC_CPU1_GP_HIGH_IRQ,
2875 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2876 RPM_APCC_CPU1_GP_LOW_IRQ,
2877 RPM_APCC_CPU1_WAKE_UP_IRQ,
2878 MSS_TO_APPS_IRQ_0,
2879 MSS_TO_APPS_IRQ_1,
2880 MSS_TO_APPS_IRQ_2,
2881 MSS_TO_APPS_IRQ_3,
2882 MSS_TO_APPS_IRQ_4,
2883 MSS_TO_APPS_IRQ_5,
2884 MSS_TO_APPS_IRQ_6,
2885 MSS_TO_APPS_IRQ_7,
2886 MSS_TO_APPS_IRQ_8,
2887 MSS_TO_APPS_IRQ_9,
2888 LPASS_SCSS_GP_LOW_IRQ,
2889 LPASS_SCSS_GP_MEDIUM_IRQ,
2890 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002891 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002892 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002893 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002894 RIVA_APPS_WLAN_SMSM_IRQ,
2895 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2896 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002897};
2898
Praveen Chidambaram78499012011-11-01 17:15:17 -06002899struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002900 .irqs_m2a = msm_mpm_irqs_m2a,
2901 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2902 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2903 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2904 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2905 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2906 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2907 .mpm_apps_ipc_val = BIT(1),
2908 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2909
2910};
2911#endif
2912
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002913#define LPASS_SLIMBUS_PHYS 0x28080000
2914#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002915#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002916/* Board info for the slimbus slave device */
2917static struct resource slimbus_res[] = {
2918 {
2919 .start = LPASS_SLIMBUS_PHYS,
2920 .end = LPASS_SLIMBUS_PHYS + 8191,
2921 .flags = IORESOURCE_MEM,
2922 .name = "slimbus_physical",
2923 },
2924 {
2925 .start = LPASS_SLIMBUS_BAM_PHYS,
2926 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2927 .flags = IORESOURCE_MEM,
2928 .name = "slimbus_bam_physical",
2929 },
2930 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002931 .start = LPASS_SLIMBUS_SLEW,
2932 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2933 .flags = IORESOURCE_MEM,
2934 .name = "slimbus_slew_reg",
2935 },
2936 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002937 .start = SLIMBUS0_CORE_EE1_IRQ,
2938 .end = SLIMBUS0_CORE_EE1_IRQ,
2939 .flags = IORESOURCE_IRQ,
2940 .name = "slimbus_irq",
2941 },
2942 {
2943 .start = SLIMBUS0_BAM_EE1_IRQ,
2944 .end = SLIMBUS0_BAM_EE1_IRQ,
2945 .flags = IORESOURCE_IRQ,
2946 .name = "slimbus_bam_irq",
2947 },
2948};
2949
2950struct platform_device msm_slim_ctrl = {
2951 .name = "msm_slim_ctrl",
2952 .id = 1,
2953 .num_resources = ARRAY_SIZE(slimbus_res),
2954 .resource = slimbus_res,
2955 .dev = {
2956 .coherent_dma_mask = 0xffffffffULL,
2957 },
2958};
2959
Lucille Sylvester6e362412011-12-09 16:21:42 -07002960static struct msm_dcvs_freq_entry grp3d_freq[] = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002961 {0, 900, 0, 0, 0},
2962 {0, 950, 0, 0, 0},
2963 {0, 950, 0, 0, 0},
2964 {0, 1200, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07002965};
2966
2967static struct msm_dcvs_freq_entry grp2d_freq[] = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002968 {0, 900, 0, 0, 0},
2969 {0, 950, 1, 100, 100},
Lucille Sylvester6e362412011-12-09 16:21:42 -07002970};
2971
2972static struct msm_dcvs_core_info grp3d_core_info = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002973 .freq_tbl = &grp3d_freq[0],
2974 .core_param = {
2975 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002976 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002977 .algo_param = {
2978 .disable_pc_threshold = 0,
2979 .em_win_size_min_us = 100000,
2980 .em_win_size_max_us = 300000,
2981 .em_max_util_pct = 97,
2982 .group_id = 0,
2983 .max_freq_chg_time_us = 100000,
2984 .slack_mode_dynamic = 0,
2985 .slack_weight_thresh_pct = 0,
2986 .slack_time_min_us = 39000,
2987 .slack_time_max_us = 39000,
2988 .ss_win_size_min_us = 1000000,
2989 .ss_win_size_max_us = 1000000,
2990 .ss_util_pct = 95,
Steve Muckle8d0782e2012-12-06 14:31:00 -08002991 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002992 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002993 .energy_coeffs = {
2994 .active_coeff_a = 2492,
2995 .active_coeff_b = 0,
2996 .active_coeff_c = 0,
2997
2998 .leakage_coeff_a = -17720,
2999 .leakage_coeff_b = 37,
3000 .leakage_coeff_c = 2729,
3001 .leakage_coeff_d = -277,
3002 },
3003 .power_param = {
3004 .current_temp = 25,
3005 .num_freq = ARRAY_SIZE(grp3d_freq),
3006 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003007};
3008
3009static struct msm_dcvs_core_info grp2d_core_info = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003010 .freq_tbl = &grp2d_freq[0],
3011 .core_param = {
3012 .core_type = MSM_DCVS_CORE_TYPE_GPU,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003013 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003014 .algo_param = {
3015 .disable_pc_threshold = 0,
3016 .em_win_size_min_us = 100000,
3017 .em_win_size_max_us = 300000,
3018 .em_max_util_pct = 97,
3019 .group_id = 0,
3020 .max_freq_chg_time_us = 100000,
3021 .slack_mode_dynamic = 0,
3022 .slack_weight_thresh_pct = 0,
3023 .slack_time_min_us = 39000,
3024 .slack_time_max_us = 39000,
3025 .ss_win_size_min_us = 1000000,
3026 .ss_win_size_max_us = 1000000,
3027 .ss_util_pct = 95,
Steve Muckle8d0782e2012-12-06 14:31:00 -08003028 .ss_no_corr_below_freq = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003029 },
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07003030 .energy_coeffs = {
3031 .active_coeff_a = 2492,
3032 .active_coeff_b = 0,
3033 .active_coeff_c = 0,
3034
3035 .leakage_coeff_a = -17720,
3036 .leakage_coeff_b = 37,
3037 .leakage_coeff_c = 2729,
3038 .leakage_coeff_d = -277,
3039 },
3040 .power_param = {
3041 .current_temp = 25,
3042 .num_freq = ARRAY_SIZE(grp2d_freq),
3043 }
Lucille Sylvester6e362412011-12-09 16:21:42 -07003044};
3045
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003046#ifdef CONFIG_MSM_BUS_SCALING
3047static struct msm_bus_vectors grp3d_init_vectors[] = {
3048 {
3049 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3050 .dst = MSM_BUS_SLAVE_EBI_CH0,
3051 .ab = 0,
3052 .ib = 0,
3053 },
3054};
3055
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003056static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003057 {
3058 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3059 .dst = MSM_BUS_SLAVE_EBI_CH0,
3060 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003061 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003062 },
3063};
3064
3065static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
3066 {
3067 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3068 .dst = MSM_BUS_SLAVE_EBI_CH0,
3069 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003070 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003071 },
3072};
3073
3074static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
3075 {
3076 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3077 .dst = MSM_BUS_SLAVE_EBI_CH0,
3078 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003079 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003080 },
3081};
3082
3083static struct msm_bus_vectors grp3d_max_vectors[] = {
3084 {
3085 .src = MSM_BUS_MASTER_GRAPHICS_3D,
3086 .dst = MSM_BUS_SLAVE_EBI_CH0,
3087 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07003088 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003089 },
3090};
3091
3092static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
3093 {
3094 ARRAY_SIZE(grp3d_init_vectors),
3095 grp3d_init_vectors,
3096 },
3097 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06003098 ARRAY_SIZE(grp3d_low_vectors),
3099 grp3d_low_vectors,
3100 },
3101 {
3102 ARRAY_SIZE(grp3d_nominal_low_vectors),
3103 grp3d_nominal_low_vectors,
3104 },
3105 {
3106 ARRAY_SIZE(grp3d_nominal_high_vectors),
3107 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003108 },
3109 {
3110 ARRAY_SIZE(grp3d_max_vectors),
3111 grp3d_max_vectors,
3112 },
3113};
3114
3115static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
3116 grp3d_bus_scale_usecases,
3117 ARRAY_SIZE(grp3d_bus_scale_usecases),
3118 .name = "grp3d",
3119};
3120
3121static struct msm_bus_vectors grp2d0_init_vectors[] = {
3122 {
3123 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3124 .dst = MSM_BUS_SLAVE_EBI_CH0,
3125 .ab = 0,
3126 .ib = 0,
3127 },
3128};
3129
Lucille Sylvester808eca22011-11-03 10:26:29 -07003130static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003131 {
3132 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3133 .dst = MSM_BUS_SLAVE_EBI_CH0,
3134 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003135 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003136 },
3137};
3138
Lucille Sylvester808eca22011-11-03 10:26:29 -07003139static struct msm_bus_vectors grp2d0_max_vectors[] = {
3140 {
3141 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
3142 .dst = MSM_BUS_SLAVE_EBI_CH0,
3143 .ab = 0,
3144 .ib = KGSL_CONVERT_TO_MBPS(2048),
3145 },
3146};
3147
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003148static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
3149 {
3150 ARRAY_SIZE(grp2d0_init_vectors),
3151 grp2d0_init_vectors,
3152 },
3153 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003154 ARRAY_SIZE(grp2d0_nominal_vectors),
3155 grp2d0_nominal_vectors,
3156 },
3157 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003158 ARRAY_SIZE(grp2d0_max_vectors),
3159 grp2d0_max_vectors,
3160 },
3161};
3162
3163struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
3164 grp2d0_bus_scale_usecases,
3165 ARRAY_SIZE(grp2d0_bus_scale_usecases),
3166 .name = "grp2d0",
3167};
3168
3169static struct msm_bus_vectors grp2d1_init_vectors[] = {
3170 {
3171 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3172 .dst = MSM_BUS_SLAVE_EBI_CH0,
3173 .ab = 0,
3174 .ib = 0,
3175 },
3176};
3177
Lucille Sylvester808eca22011-11-03 10:26:29 -07003178static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003179 {
3180 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3181 .dst = MSM_BUS_SLAVE_EBI_CH0,
3182 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07003183 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003184 },
3185};
3186
Lucille Sylvester808eca22011-11-03 10:26:29 -07003187static struct msm_bus_vectors grp2d1_max_vectors[] = {
3188 {
3189 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
3190 .dst = MSM_BUS_SLAVE_EBI_CH0,
3191 .ab = 0,
3192 .ib = KGSL_CONVERT_TO_MBPS(2048),
3193 },
3194};
3195
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003196static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
3197 {
3198 ARRAY_SIZE(grp2d1_init_vectors),
3199 grp2d1_init_vectors,
3200 },
3201 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003202 ARRAY_SIZE(grp2d1_nominal_vectors),
3203 grp2d1_nominal_vectors,
3204 },
3205 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003206 ARRAY_SIZE(grp2d1_max_vectors),
3207 grp2d1_max_vectors,
3208 },
3209};
3210
3211struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
3212 grp2d1_bus_scale_usecases,
3213 ARRAY_SIZE(grp2d1_bus_scale_usecases),
3214 .name = "grp2d1",
3215};
3216#endif
3217
3218static struct resource kgsl_3d0_resources[] = {
3219 {
3220 .name = KGSL_3D0_REG_MEMORY,
3221 .start = 0x04300000, /* GFX3D address */
3222 .end = 0x0431ffff,
3223 .flags = IORESOURCE_MEM,
3224 },
3225 {
3226 .name = KGSL_3D0_IRQ,
3227 .start = GFX3D_IRQ,
3228 .end = GFX3D_IRQ,
3229 .flags = IORESOURCE_IRQ,
3230 },
3231};
3232
Carter Cooper3852cbb2012-08-20 22:11:42 -06003233static const struct kgsl_iommu_ctx kgsl_3d0_iommu0_ctxs[] = {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003234 { "gfx3d_user", 0 },
3235 { "gfx3d_priv", 1 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003236};
3237
Carter Cooper3852cbb2012-08-20 22:11:42 -06003238static const struct kgsl_iommu_ctx kgsl_3d0_iommu1_ctxs[] = {
3239 { "gfx3d1_user", 0 },
3240 { "gfx3d1_priv", 1 },
3241};
3242
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003243static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
3244 {
Carter Cooper3852cbb2012-08-20 22:11:42 -06003245 .iommu_ctxs = kgsl_3d0_iommu0_ctxs,
3246 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu0_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003247 .physstart = 0x07C00000,
3248 .physend = 0x07C00000 + SZ_1M - 1,
3249 },
Carter Cooper3852cbb2012-08-20 22:11:42 -06003250 {
3251 .iommu_ctxs = kgsl_3d0_iommu1_ctxs,
3252 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu1_ctxs),
3253 .physstart = 0x07D00000,
3254 .physend = 0x07D00000 + SZ_1M - 1,
3255 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003256};
3257
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003258static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003259 .pwrlevel = {
3260 {
3261 .gpu_freq = 400000000,
3262 .bus_freq = 4,
3263 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003264 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003265 {
3266 .gpu_freq = 300000000,
3267 .bus_freq = 3,
3268 .io_fraction = 33,
3269 },
3270 {
3271 .gpu_freq = 200000000,
3272 .bus_freq = 2,
3273 .io_fraction = 100,
3274 },
3275 {
3276 .gpu_freq = 128000000,
3277 .bus_freq = 1,
3278 .io_fraction = 100,
3279 },
3280 {
3281 .gpu_freq = 27000000,
3282 .bus_freq = 0,
3283 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003284 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08003285 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003286 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003287 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06003288 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003289 .nap_allowed = true,
3290 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003291#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003292 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003293#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003294 .iommu_data = kgsl_3d0_iommu_data,
3295 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003296 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003297};
3298
3299struct platform_device msm_kgsl_3d0 = {
3300 .name = "kgsl-3d0",
3301 .id = 0,
3302 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
3303 .resource = kgsl_3d0_resources,
3304 .dev = {
3305 .platform_data = &kgsl_3d0_pdata,
3306 },
3307};
3308
3309static struct resource kgsl_2d0_resources[] = {
3310 {
3311 .name = KGSL_2D0_REG_MEMORY,
3312 .start = 0x04100000, /* Z180 base address */
3313 .end = 0x04100FFF,
3314 .flags = IORESOURCE_MEM,
3315 },
3316 {
3317 .name = KGSL_2D0_IRQ,
3318 .start = GFX2D0_IRQ,
3319 .end = GFX2D0_IRQ,
3320 .flags = IORESOURCE_IRQ,
3321 },
3322};
3323
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003324static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = {
3325 { "gfx2d0_2d0", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003326};
3327
3328static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
3329 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003330 .iommu_ctxs = kgsl_2d0_iommu_ctxs,
3331 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003332 .physstart = 0x07D00000,
3333 .physend = 0x07D00000 + SZ_1M - 1,
3334 },
3335};
3336
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003337static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003338 .pwrlevel = {
3339 {
3340 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003341 .bus_freq = 2,
3342 },
3343 {
3344 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003345 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003346 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003347 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003348 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003349 .bus_freq = 0,
3350 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003351 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003352 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003353 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003354 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003355 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003356 .nap_allowed = true,
3357 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003358#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003359 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003360#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003361 .iommu_data = kgsl_2d0_iommu_data,
3362 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003363 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003364};
3365
3366struct platform_device msm_kgsl_2d0 = {
3367 .name = "kgsl-2d0",
3368 .id = 0,
3369 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
3370 .resource = kgsl_2d0_resources,
3371 .dev = {
3372 .platform_data = &kgsl_2d0_pdata,
3373 },
3374};
3375
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003376static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = {
3377 { "gfx2d1_2d1", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003378};
3379
3380static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
3381 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06003382 .iommu_ctxs = kgsl_2d1_iommu_ctxs,
3383 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003384 .physstart = 0x07E00000,
3385 .physend = 0x07E00000 + SZ_1M - 1,
3386 },
3387};
3388
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003389static struct resource kgsl_2d1_resources[] = {
3390 {
3391 .name = KGSL_2D1_REG_MEMORY,
3392 .start = 0x04200000, /* Z180 device 1 base address */
3393 .end = 0x04200FFF,
3394 .flags = IORESOURCE_MEM,
3395 },
3396 {
3397 .name = KGSL_2D1_IRQ,
3398 .start = GFX2D1_IRQ,
3399 .end = GFX2D1_IRQ,
3400 .flags = IORESOURCE_IRQ,
3401 },
3402};
3403
3404static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003405 .pwrlevel = {
3406 {
3407 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003408 .bus_freq = 2,
3409 },
3410 {
3411 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003412 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003413 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003414 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07003415 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003416 .bus_freq = 0,
3417 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003418 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003419 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07003420 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003421 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07003422 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003423 .nap_allowed = true,
3424 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003425#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06003426 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003427#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07003428 .iommu_data = kgsl_2d1_iommu_data,
3429 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07003430 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003431};
3432
3433struct platform_device msm_kgsl_2d1 = {
3434 .name = "kgsl-2d1",
3435 .id = 1,
3436 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
3437 .resource = kgsl_2d1_resources,
3438 .dev = {
3439 .platform_data = &kgsl_2d1_pdata,
3440 },
3441};
3442
3443#ifdef CONFIG_MSM_GEMINI
Sunid Wilson5d585172012-12-15 17:24:04 -08003444
3445static struct msm_bus_vectors gemini_init_vector[] = {
3446 {
3447 .src = MSM_BUS_MASTER_JPEG_ENC,
3448 .dst = MSM_BUS_SLAVE_EBI_CH0,
3449 .ab = 0,
3450 .ib = 0,
3451 },
3452 {
3453 .src = MSM_BUS_MASTER_JPEG_ENC,
3454 .dst = MSM_BUS_SLAVE_MM_IMEM,
3455 .ab = 0,
3456 .ib = 0,
3457 },
3458};
3459
3460static struct msm_bus_vectors gemini_encode_vector[] = {
3461 {
3462 .src = MSM_BUS_MASTER_JPEG_ENC,
3463 .dst = MSM_BUS_SLAVE_EBI_CH0,
3464 .ab = 540000000,
3465 .ib = 1350000000,
3466 },
3467 {
3468 .src = MSM_BUS_MASTER_JPEG_ENC,
3469 .dst = MSM_BUS_SLAVE_MM_IMEM,
3470 .ab = 43200000,
3471 .ib = 69120000,
3472 },
3473};
3474
3475static struct msm_bus_paths gemini_bus_path[] = {
3476 {
3477 ARRAY_SIZE(gemini_init_vector),
3478 gemini_init_vector,
3479 },
3480 {
3481 ARRAY_SIZE(gemini_encode_vector),
3482 gemini_encode_vector,
3483 },
3484};
3485
3486static struct msm_bus_scale_pdata gemini_bus_scale_pdata = {
3487 gemini_bus_path,
3488 ARRAY_SIZE(gemini_bus_path),
3489 .name = "msm_gemini",
3490};
3491
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003492static struct resource msm_gemini_resources[] = {
3493 {
3494 .start = 0x04600000,
3495 .end = 0x04600000 + SZ_1M - 1,
3496 .flags = IORESOURCE_MEM,
3497 },
3498 {
3499 .start = JPEG_IRQ,
3500 .end = JPEG_IRQ,
3501 .flags = IORESOURCE_IRQ,
3502 },
3503};
3504
3505struct platform_device msm8960_gemini_device = {
3506 .name = "msm_gemini",
3507 .resource = msm_gemini_resources,
3508 .num_resources = ARRAY_SIZE(msm_gemini_resources),
Sunid Wilson5d585172012-12-15 17:24:04 -08003509 .dev = {
3510 .platform_data = &gemini_bus_scale_pdata,
3511 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003512};
3513#endif
3514
Kalyani Oruganti465d1e12012-05-15 10:23:05 -07003515#ifdef CONFIG_MSM_MERCURY
3516static struct resource msm_mercury_resources[] = {
3517 {
3518 .start = 0x05000000,
3519 .end = 0x05000000 + SZ_1M - 1,
3520 .name = "mercury_resource_base",
3521 .flags = IORESOURCE_MEM,
3522 },
3523 {
3524 .start = JPEGD_IRQ,
3525 .end = JPEGD_IRQ,
3526 .flags = IORESOURCE_IRQ,
3527 },
3528};
3529struct platform_device msm8960_mercury_device = {
3530 .name = "msm_mercury",
3531 .resource = msm_mercury_resources,
3532 .num_resources = ARRAY_SIZE(msm_mercury_resources),
3533};
3534#endif
3535
Praveen Chidambaram78499012011-11-01 17:15:17 -06003536struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
3537 .reg_base_addrs = {
3538 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
3539 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
3540 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
3541 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
3542 },
3543 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08003544 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06003545 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06003546 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
3547 .ipc_rpm_val = 4,
3548 .target_id = {
3549 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
3550 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
3551 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
3552 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
3553 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
3554 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
3555 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
3556 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
3557 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
3558 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
3559 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
3560 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
3561 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
3562 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
3563 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
3564 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
3565 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
3566 APPS_FABRIC_CFG_HALT, 2),
3567 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
3568 APPS_FABRIC_CFG_CLKMOD, 3),
3569 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
3570 APPS_FABRIC_CFG_IOCTL, 1),
3571 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
3572 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
3573 SYS_FABRIC_CFG_HALT, 2),
3574 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
3575 SYS_FABRIC_CFG_CLKMOD, 3),
3576 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
3577 SYS_FABRIC_CFG_IOCTL, 1),
3578 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
3579 SYSTEM_FABRIC_ARB, 29),
3580 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
3581 MMSS_FABRIC_CFG_HALT, 2),
3582 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
3583 MMSS_FABRIC_CFG_CLKMOD, 3),
3584 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
3585 MMSS_FABRIC_CFG_IOCTL, 1),
3586 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
3587 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
3588 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
3589 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
3590 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
3591 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
3592 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
3593 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
3594 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
3595 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
3596 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
3597 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
3598 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
3599 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
3600 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
3601 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
3602 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
3603 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
3604 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
3605 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
3606 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
3607 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
3608 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
3609 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
3610 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
3611 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
3612 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
3613 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
3614 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
3615 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
3616 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
3617 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
3618 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
3619 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
3620 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
3621 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
3622 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
3623 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
3624 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
3625 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
3626 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
3627 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
3628 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
3629 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
3630 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
3631 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
3632 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
3633 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
3634 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
3635 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
3636 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
3637 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
3638 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
3639 },
3640 .target_status = {
3641 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
3642 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
3643 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
3644 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
3645 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
3646 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
3647 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
3648 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
3649 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
3650 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
3651 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
3652 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
3653 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
3654 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
3655 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
3656 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
3657 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
3658 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
3659 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
3660 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
3661 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
3662 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
3663 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
3664 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
3665 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
3666 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
3667 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
3668 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
3669 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
3670 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
3671 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
3672 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
3673 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
3674 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
3675 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
3676 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
3677 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
3678 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
3679 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
3680 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
3681 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
3682 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
3683 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
3684 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
3685 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
3686 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
3687 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
3688 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
3689 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
3690 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
3691 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
3692 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
3693 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
3694 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
3695 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
3696 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
3697 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3698 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3699 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3700 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3701 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3702 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3703 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3704 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3705 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3706 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3707 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3708 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3709 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3710 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3711 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3712 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3713 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3714 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3715 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3716 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3717 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3718 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3719 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3720 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3721 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3722 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3723 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3724 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3725 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3726 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3727 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3728 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3729 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3730 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3731 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3732 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3733 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3734 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3735 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3736 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3737 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3738 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3739 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3740 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3741 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3742 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3743 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3744 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3745 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3746 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3747 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3748 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3749 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3750 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3751 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3752 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3753 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3754 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3755 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3756 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3757 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3758 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3759 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3760 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3761 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3762 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3763 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3764 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3765 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3766 },
3767 .target_ctrl_id = {
3768 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3769 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3770 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3771 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3772 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3773 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3774 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3775 },
3776 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3777 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3778 .sel_last = MSM_RPM_8960_SEL_LAST,
3779 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003780};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003781
Praveen Chidambaram78499012011-11-01 17:15:17 -06003782struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003783 .name = "msm_rpm",
3784 .id = -1,
3785};
3786
Praveen Chidambaram78499012011-11-01 17:15:17 -06003787static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3788 .phys_addr_base = 0x0010C000,
3789 .reg_offsets = {
3790 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3791 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3792 },
3793 .phys_size = SZ_8K,
3794 .log_len = 4096, /* log's buffer length in bytes */
3795 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3796};
3797
3798struct platform_device msm8960_rpm_log_device = {
3799 .name = "msm_rpm_log",
3800 .id = -1,
3801 .dev = {
3802 .platform_data = &msm_rpm_log_pdata,
3803 },
3804};
3805
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003806static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +05303807 .phys_addr_base = 0x0010DD04,
3808 .phys_size = SZ_256,
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003809};
3810
Praveen Chidambaram78499012011-11-01 17:15:17 -06003811struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003812 .name = "msm_rpm_stat",
3813 .id = -1,
3814 .dev = {
3815 .platform_data = &msm_rpm_stat_pdata,
3816 },
3817};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003818
Anji Jonnala2a8bd312012-11-01 13:11:42 +05303819static struct resource resources_rpm_master_stats[] = {
3820 {
3821 .start = MSM8960_RPM_MASTER_STATS_BASE,
3822 .end = MSM8960_RPM_MASTER_STATS_BASE + SZ_256,
3823 .flags = IORESOURCE_MEM,
3824 },
3825};
3826
3827static char *master_names[] = {
3828 "KPSS",
3829 "GPSS",
3830 "LPASS",
3831 "RIVA",
3832 "DSPS",
3833};
3834
3835static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
3836 .masters = master_names,
3837 .nomasters = ARRAY_SIZE(master_names),
3838};
3839
3840struct platform_device msm8960_rpm_master_stat_device = {
3841 .name = "msm_rpm_master_stat",
3842 .id = -1,
3843 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
3844 .resource = resources_rpm_master_stats,
3845 .dev = {
3846 .platform_data = &msm_rpm_master_stat_pdata,
3847 },
3848};
3849
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003850struct platform_device msm_bus_sys_fabric = {
3851 .name = "msm_bus_fabric",
3852 .id = MSM_BUS_FAB_SYSTEM,
3853};
3854struct platform_device msm_bus_apps_fabric = {
3855 .name = "msm_bus_fabric",
3856 .id = MSM_BUS_FAB_APPSS,
3857};
3858struct platform_device msm_bus_mm_fabric = {
3859 .name = "msm_bus_fabric",
3860 .id = MSM_BUS_FAB_MMSS,
3861};
3862struct platform_device msm_bus_sys_fpb = {
3863 .name = "msm_bus_fabric",
3864 .id = MSM_BUS_FAB_SYSTEM_FPB,
3865};
3866struct platform_device msm_bus_cpss_fpb = {
3867 .name = "msm_bus_fabric",
3868 .id = MSM_BUS_FAB_CPSS_FPB,
3869};
3870
3871/* Sensors DSPS platform data */
3872#ifdef CONFIG_MSM_DSPS
3873
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07003874#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
3875#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
3876#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
3877#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
3878#define PPSS_DSPS_PIPE_BASE 0x12800000
3879#define PPSS_DSPS_PIPE_SIZE 0x4000
3880#define PPSS_DSPS_DDR_BASE 0x8fe00000
3881#define PPSS_DSPS_DDR_SIZE 0x100000
3882#define PPSS_SMEM_BASE 0x80000000
3883#define PPSS_SMEM_SIZE 0x200000
3884#define PPSS_REG_PHYS_BASE 0x12080000
3885#define PPSS_WDOG_UNMASKED_INT_EN 0x1808
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003886
3887static struct dsps_clk_info dsps_clks[] = {};
3888static struct dsps_regulator_info dsps_regs[] = {};
3889
3890/*
3891 * Note: GPIOs field is intialized in run-time at the function
3892 * msm8960_init_dsps().
3893 */
3894
3895struct msm_dsps_platform_data msm_dsps_pdata = {
3896 .clks = dsps_clks,
3897 .clks_num = ARRAY_SIZE(dsps_clks),
3898 .gpios = NULL,
3899 .gpios_num = 0,
3900 .regs = dsps_regs,
3901 .regs_num = ARRAY_SIZE(dsps_regs),
3902 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07003903 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
3904 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
3905 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
3906 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
3907 .pipe_start = PPSS_DSPS_PIPE_BASE,
3908 .pipe_size = PPSS_DSPS_PIPE_SIZE,
3909 .ddr_start = PPSS_DSPS_DDR_BASE,
3910 .ddr_size = PPSS_DSPS_DDR_SIZE,
3911 .smem_start = PPSS_SMEM_BASE,
3912 .smem_size = PPSS_SMEM_SIZE,
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07003913 .ppss_wdog_unmasked_int_en_reg = PPSS_WDOG_UNMASKED_INT_EN,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003914 .signature = DSPS_SIGNATURE,
3915};
3916
3917static struct resource msm_dsps_resources[] = {
3918 {
3919 .start = PPSS_REG_PHYS_BASE,
3920 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3921 .name = "ppss_reg",
3922 .flags = IORESOURCE_MEM,
3923 },
Wentao Xua55500b2011-08-16 18:15:04 -04003924 {
3925 .start = PPSS_WDOG_TIMER_IRQ,
3926 .end = PPSS_WDOG_TIMER_IRQ,
3927 .name = "ppss_wdog",
3928 .flags = IORESOURCE_IRQ,
3929 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003930};
3931
3932struct platform_device msm_dsps_device = {
3933 .name = "msm_dsps",
3934 .id = 0,
3935 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3936 .resource = msm_dsps_resources,
3937 .dev.platform_data = &msm_dsps_pdata,
3938};
3939
3940#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003941
Pratik Patel3b0ca882012-06-01 16:54:14 -07003942#define CORESIGHT_PHYS_BASE 0x01A00000
3943#define CORESIGHT_TPIU_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x3000)
3944#define CORESIGHT_ETB_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1000)
3945#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
3946#define CORESIGHT_STM_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x6000)
3947#define CORESIGHT_ETM0_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1C000)
3948#define CORESIGHT_ETM1_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1D000)
Pratik Patel7831c082011-06-08 21:44:37 -07003949
Pratik Patel3b0ca882012-06-01 16:54:14 -07003950#define CORESIGHT_STM_CHANNEL_PHYS_BASE (0x14000000 + 0x280000)
Pratik Patel7831c082011-06-08 21:44:37 -07003951
Pratik Patel3b0ca882012-06-01 16:54:14 -07003952static struct resource coresight_tpiu_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003953 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003954 .start = CORESIGHT_TPIU_PHYS_BASE,
3955 .end = CORESIGHT_TPIU_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003956 .flags = IORESOURCE_MEM,
3957 },
3958};
3959
Pratik Patel3b0ca882012-06-01 16:54:14 -07003960static struct coresight_platform_data coresight_tpiu_pdata = {
3961 .id = 0,
3962 .name = "coresight-tpiu",
3963 .nr_inports = 1,
3964 .nr_outports = 0,
Pratik Patel7831c082011-06-08 21:44:37 -07003965};
3966
Pratik Patel3b0ca882012-06-01 16:54:14 -07003967struct platform_device coresight_tpiu_device = {
3968 .name = "coresight-tpiu",
3969 .id = 0,
3970 .num_resources = ARRAY_SIZE(coresight_tpiu_resources),
3971 .resource = coresight_tpiu_resources,
3972 .dev = {
3973 .platform_data = &coresight_tpiu_pdata,
3974 },
3975};
3976
3977static struct resource coresight_etb_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003978 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003979 .start = CORESIGHT_ETB_PHYS_BASE,
3980 .end = CORESIGHT_ETB_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003981 .flags = IORESOURCE_MEM,
3982 },
3983};
3984
Pratik Patel3b0ca882012-06-01 16:54:14 -07003985static struct coresight_platform_data coresight_etb_pdata = {
3986 .id = 1,
3987 .name = "coresight-etb",
3988 .nr_inports = 1,
3989 .nr_outports = 0,
3990 .default_sink = true,
Pratik Patel7831c082011-06-08 21:44:37 -07003991};
3992
Pratik Patel3b0ca882012-06-01 16:54:14 -07003993struct platform_device coresight_etb_device = {
3994 .name = "coresight-etb",
3995 .id = 0,
3996 .num_resources = ARRAY_SIZE(coresight_etb_resources),
3997 .resource = coresight_etb_resources,
3998 .dev = {
3999 .platform_data = &coresight_etb_pdata,
4000 },
4001};
4002
4003static struct resource coresight_funnel_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004004 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004005 .start = CORESIGHT_FUNNEL_PHYS_BASE,
4006 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004007 .flags = IORESOURCE_MEM,
4008 },
4009};
4010
Pratik Patel3b0ca882012-06-01 16:54:14 -07004011static const int coresight_funnel_outports[] = { 0, 1 };
4012static const int coresight_funnel_child_ids[] = { 0, 1 };
4013static const int coresight_funnel_child_ports[] = { 0, 0 };
4014
4015static struct coresight_platform_data coresight_funnel_pdata = {
4016 .id = 2,
4017 .name = "coresight-funnel",
4018 .nr_inports = 4,
4019 .outports = coresight_funnel_outports,
4020 .child_ids = coresight_funnel_child_ids,
4021 .child_ports = coresight_funnel_child_ports,
4022 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004023};
4024
Pratik Patel3b0ca882012-06-01 16:54:14 -07004025struct platform_device coresight_funnel_device = {
4026 .name = "coresight-funnel",
4027 .id = 0,
4028 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
4029 .resource = coresight_funnel_resources,
4030 .dev = {
4031 .platform_data = &coresight_funnel_pdata,
4032 },
4033};
4034
4035static struct resource coresight_stm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07004036 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07004037 .start = CORESIGHT_STM_PHYS_BASE,
4038 .end = CORESIGHT_STM_PHYS_BASE + SZ_4K - 1,
4039 .flags = IORESOURCE_MEM,
4040 },
4041 {
4042 .start = CORESIGHT_STM_CHANNEL_PHYS_BASE,
4043 .end = CORESIGHT_STM_CHANNEL_PHYS_BASE + SZ_1M + SZ_512K - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07004044 .flags = IORESOURCE_MEM,
4045 },
4046};
4047
Pratik Patel3b0ca882012-06-01 16:54:14 -07004048static const int coresight_stm_outports[] = { 0 };
4049static const int coresight_stm_child_ids[] = { 2 };
4050static const int coresight_stm_child_ports[] = { 2 };
4051
4052static struct coresight_platform_data coresight_stm_pdata = {
4053 .id = 3,
4054 .name = "coresight-stm",
4055 .nr_inports = 0,
4056 .outports = coresight_stm_outports,
4057 .child_ids = coresight_stm_child_ids,
4058 .child_ports = coresight_stm_child_ports,
4059 .nr_outports = ARRAY_SIZE(coresight_stm_outports),
Pratik Patel7831c082011-06-08 21:44:37 -07004060};
4061
Pratik Patel3b0ca882012-06-01 16:54:14 -07004062struct platform_device coresight_stm_device = {
4063 .name = "coresight-stm",
4064 .id = 0,
4065 .num_resources = ARRAY_SIZE(coresight_stm_resources),
4066 .resource = coresight_stm_resources,
4067 .dev = {
4068 .platform_data = &coresight_stm_pdata,
4069 },
4070};
4071
4072static struct resource coresight_etm0_resources[] = {
4073 {
4074 .start = CORESIGHT_ETM0_PHYS_BASE,
4075 .end = CORESIGHT_ETM0_PHYS_BASE + SZ_4K - 1,
4076 .flags = IORESOURCE_MEM,
4077 },
4078};
4079
4080static const int coresight_etm0_outports[] = { 0 };
4081static const int coresight_etm0_child_ids[] = { 2 };
4082static const int coresight_etm0_child_ports[] = { 0 };
4083
4084static struct coresight_platform_data coresight_etm0_pdata = {
4085 .id = 4,
4086 .name = "coresight-etm0",
4087 .nr_inports = 0,
4088 .outports = coresight_etm0_outports,
4089 .child_ids = coresight_etm0_child_ids,
4090 .child_ports = coresight_etm0_child_ports,
4091 .nr_outports = ARRAY_SIZE(coresight_etm0_outports),
4092};
4093
4094struct platform_device coresight_etm0_device = {
4095 .name = "coresight-etm",
4096 .id = 0,
4097 .num_resources = ARRAY_SIZE(coresight_etm0_resources),
4098 .resource = coresight_etm0_resources,
4099 .dev = {
4100 .platform_data = &coresight_etm0_pdata,
4101 },
4102};
4103
4104static struct resource coresight_etm1_resources[] = {
4105 {
4106 .start = CORESIGHT_ETM1_PHYS_BASE,
4107 .end = CORESIGHT_ETM1_PHYS_BASE + SZ_4K - 1,
4108 .flags = IORESOURCE_MEM,
4109 },
4110};
4111
4112static const int coresight_etm1_outports[] = { 0 };
4113static const int coresight_etm1_child_ids[] = { 2 };
4114static const int coresight_etm1_child_ports[] = { 1 };
4115
4116static struct coresight_platform_data coresight_etm1_pdata = {
4117 .id = 5,
4118 .name = "coresight-etm1",
4119 .nr_inports = 0,
4120 .outports = coresight_etm1_outports,
4121 .child_ids = coresight_etm1_child_ids,
4122 .child_ports = coresight_etm1_child_ports,
4123 .nr_outports = ARRAY_SIZE(coresight_etm1_outports),
4124};
4125
4126struct platform_device coresight_etm1_device = {
4127 .name = "coresight-etm",
4128 .id = 1,
4129 .num_resources = ARRAY_SIZE(coresight_etm1_resources),
4130 .resource = coresight_etm1_resources,
4131 .dev = {
4132 .platform_data = &coresight_etm1_pdata,
4133 },
4134};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07004135
Stepan Moskovchenkoc0557252012-06-07 17:39:14 -07004136static struct resource msm_ebi1_ch0_erp_resources[] = {
4137 {
4138 .start = HSDDRX_EBI1CH0_IRQ,
4139 .flags = IORESOURCE_IRQ,
4140 },
4141 {
4142 .start = 0x00A40000,
4143 .end = 0x00A40000 + SZ_4K - 1,
4144 .flags = IORESOURCE_MEM,
4145 },
4146};
4147
4148struct platform_device msm8960_device_ebi1_ch0_erp = {
4149 .name = "msm_ebi_erp",
4150 .id = 0,
4151 .num_resources = ARRAY_SIZE(msm_ebi1_ch0_erp_resources),
4152 .resource = msm_ebi1_ch0_erp_resources,
4153};
4154
4155static struct resource msm_ebi1_ch1_erp_resources[] = {
4156 {
4157 .start = HSDDRX_EBI1CH1_IRQ,
4158 .flags = IORESOURCE_IRQ,
4159 },
4160 {
4161 .start = 0x00D40000,
4162 .end = 0x00D40000 + SZ_4K - 1,
4163 .flags = IORESOURCE_MEM,
4164 },
4165};
4166
4167struct platform_device msm8960_device_ebi1_ch1_erp = {
4168 .name = "msm_ebi_erp",
4169 .id = 1,
4170 .num_resources = ARRAY_SIZE(msm_ebi1_ch1_erp_resources),
4171 .resource = msm_ebi1_ch1_erp_resources,
4172};
4173
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08004174static struct resource msm_cache_erp_resources[] = {
4175 {
4176 .name = "l1_irq",
4177 .start = SC_SICCPUXEXTFAULTIRPTREQ,
4178 .flags = IORESOURCE_IRQ,
4179 },
4180 {
4181 .name = "l2_irq",
4182 .start = APCC_QGICL2IRPTREQ,
4183 .flags = IORESOURCE_IRQ,
4184 }
4185};
4186
4187struct platform_device msm8960_device_cache_erp = {
4188 .name = "msm_cache_erp",
4189 .id = -1,
4190 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
4191 .resource = msm_cache_erp_resources,
4192};
Laura Abbott0577d7b2012-04-17 11:14:30 -07004193
4194struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
4195 /* Camera */
4196 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004197 .name = "ijpeg_src",
4198 .domain = CAMERA_DOMAIN,
4199 },
4200 /* Camera */
4201 {
4202 .name = "ijpeg_dst",
4203 .domain = CAMERA_DOMAIN,
4204 },
4205 /* Camera */
4206 {
4207 .name = "jpegd_src",
4208 .domain = CAMERA_DOMAIN,
4209 },
4210 /* Camera */
4211 {
4212 .name = "jpegd_dst",
4213 .domain = CAMERA_DOMAIN,
4214 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304215 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004216 {
4217 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07004218 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004219 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05304220 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004221 {
4222 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07004223 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004224 },
4225 /* Video */
4226 {
4227 .name = "vcodec_a_mm1",
4228 .domain = VIDEO_DOMAIN,
4229 },
4230 /* Video */
4231 {
4232 .name = "vcodec_b_mm2",
4233 .domain = VIDEO_DOMAIN,
4234 },
4235 /* Video */
4236 {
4237 .name = "vcodec_a_stream",
4238 .domain = VIDEO_DOMAIN,
4239 },
4240};
4241
4242static struct mem_pool msm8960_video_pools[] = {
4243 /*
4244 * Video hardware has the following requirements:
4245 * 1. All video addresses used by the video hardware must be at a higher
4246 * address than video firmware address.
4247 * 2. Video hardware can only access a range of 256MB from the base of
4248 * the video firmware.
4249 */
4250 [VIDEO_FIRMWARE_POOL] =
4251 /* Low addresses, intended for video firmware */
4252 {
4253 .paddr = SZ_128K,
4254 .size = SZ_16M - SZ_128K,
4255 },
4256 [VIDEO_MAIN_POOL] =
4257 /* Main video pool */
4258 {
4259 .paddr = SZ_16M,
4260 .size = SZ_256M - SZ_16M,
4261 },
4262 [GEN_POOL] =
4263 /* Remaining address space up to 2G */
4264 {
4265 .paddr = SZ_256M,
4266 .size = SZ_2G - SZ_256M,
4267 },
4268};
4269
4270static struct mem_pool msm8960_camera_pools[] = {
4271 [GEN_POOL] =
4272 /* One address space for camera */
4273 {
4274 .paddr = SZ_128K,
4275 .size = SZ_2G - SZ_128K,
4276 },
4277};
4278
Olav Hauganef95ae32012-05-15 09:50:30 -07004279static struct mem_pool msm8960_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004280 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004281 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004282 {
4283 .paddr = SZ_128K,
4284 .size = SZ_2G - SZ_128K,
4285 },
4286};
4287
Olav Hauganef95ae32012-05-15 09:50:30 -07004288static struct mem_pool msm8960_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07004289 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07004290 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07004291 {
4292 .paddr = SZ_128K,
4293 .size = SZ_2G - SZ_128K,
4294 },
4295};
4296
4297static struct msm_iommu_domain msm8960_iommu_domains[] = {
4298 [VIDEO_DOMAIN] = {
4299 .iova_pools = msm8960_video_pools,
4300 .npools = ARRAY_SIZE(msm8960_video_pools),
4301 },
4302 [CAMERA_DOMAIN] = {
4303 .iova_pools = msm8960_camera_pools,
4304 .npools = ARRAY_SIZE(msm8960_camera_pools),
4305 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004306 [DISPLAY_READ_DOMAIN] = {
4307 .iova_pools = msm8960_display_read_pools,
4308 .npools = ARRAY_SIZE(msm8960_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004309 },
Olav Hauganef95ae32012-05-15 09:50:30 -07004310 [ROTATOR_SRC_DOMAIN] = {
4311 .iova_pools = msm8960_rotator_src_pools,
4312 .npools = ARRAY_SIZE(msm8960_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07004313 },
4314};
4315
4316struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
4317 .domains = msm8960_iommu_domains,
4318 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
4319 .domain_names = msm8960_iommu_ctx_names,
4320 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
4321 .domain_alloc_flags = 0,
4322};
4323
4324struct platform_device msm8960_iommu_domain_device = {
4325 .name = "iommu_domains",
4326 .id = -1,
4327 .dev = {
4328 .platform_data = &msm8960_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07004329 }
4330};
4331
4332struct msm_rtb_platform_data msm8960_rtb_pdata = {
4333 .size = SZ_1M,
4334};
4335
4336static int __init msm_rtb_set_buffer_size(char *p)
4337{
4338 int s;
4339
4340 s = memparse(p, NULL);
4341 msm8960_rtb_pdata.size = ALIGN(s, SZ_4K);
4342 return 0;
4343}
4344early_param("msm_rtb_size", msm_rtb_set_buffer_size);
4345
4346
4347struct platform_device msm8960_rtb_device = {
4348 .name = "msm_rtb",
4349 .id = -1,
4350 .dev = {
4351 .platform_data = &msm8960_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07004352 },
4353};
Laura Abbott2ae8f362012-04-12 11:03:04 -07004354
Laura Abbott0a103cf2012-05-25 09:00:23 -07004355#define MSM_8960_L1_SIZE SZ_1M
4356/*
4357 * The actual L2 size is smaller but we need a larger buffer
4358 * size to store other dump information
4359 */
4360#define MSM_8960_L2_SIZE SZ_4M
4361
Laura Abbott2ae8f362012-04-12 11:03:04 -07004362struct msm_cache_dump_platform_data msm8960_cache_dump_pdata = {
Laura Abbott0a103cf2012-05-25 09:00:23 -07004363 .l2_size = MSM_8960_L2_SIZE,
4364 .l1_size = MSM_8960_L1_SIZE,
Laura Abbott2ae8f362012-04-12 11:03:04 -07004365};
4366
4367struct platform_device msm8960_cache_dump_device = {
4368 .name = "msm_cache_dump",
4369 .id = -1,
4370 .dev = {
4371 .platform_data = &msm8960_cache_dump_pdata,
4372 },
4373};
Joel King0cbf5d82012-05-24 15:21:38 -07004374
4375#define MDM2AP_ERRFATAL 40
4376#define AP2MDM_ERRFATAL 80
4377#define MDM2AP_STATUS 24
4378#define AP2MDM_STATUS 77
4379#define AP2MDM_PMIC_PWR_EN 22
4380#define AP2MDM_KPDPWR_N 79
4381#define AP2MDM_SOFT_RESET 78
Ameya Thakur43248fd2012-07-10 18:50:52 -07004382#define USB_SW 25
Joel King0cbf5d82012-05-24 15:21:38 -07004383
4384static struct resource sglte_resources[] = {
4385 {
4386 .start = MDM2AP_ERRFATAL,
4387 .end = MDM2AP_ERRFATAL,
4388 .name = "MDM2AP_ERRFATAL",
4389 .flags = IORESOURCE_IO,
4390 },
4391 {
4392 .start = AP2MDM_ERRFATAL,
4393 .end = AP2MDM_ERRFATAL,
4394 .name = "AP2MDM_ERRFATAL",
4395 .flags = IORESOURCE_IO,
4396 },
4397 {
4398 .start = MDM2AP_STATUS,
4399 .end = MDM2AP_STATUS,
4400 .name = "MDM2AP_STATUS",
4401 .flags = IORESOURCE_IO,
4402 },
4403 {
4404 .start = AP2MDM_STATUS,
4405 .end = AP2MDM_STATUS,
4406 .name = "AP2MDM_STATUS",
4407 .flags = IORESOURCE_IO,
4408 },
4409 {
4410 .start = AP2MDM_PMIC_PWR_EN,
4411 .end = AP2MDM_PMIC_PWR_EN,
4412 .name = "AP2MDM_PMIC_PWR_EN",
4413 .flags = IORESOURCE_IO,
4414 },
4415 {
4416 .start = AP2MDM_KPDPWR_N,
4417 .end = AP2MDM_KPDPWR_N,
4418 .name = "AP2MDM_KPDPWR_N",
4419 .flags = IORESOURCE_IO,
4420 },
4421 {
4422 .start = AP2MDM_SOFT_RESET,
4423 .end = AP2MDM_SOFT_RESET,
4424 .name = "AP2MDM_SOFT_RESET",
4425 .flags = IORESOURCE_IO,
4426 },
Ameya Thakur43248fd2012-07-10 18:50:52 -07004427 {
4428 .start = USB_SW,
4429 .end = USB_SW,
4430 .name = "USB_SW",
4431 .flags = IORESOURCE_IO,
4432 },
Joel King0cbf5d82012-05-24 15:21:38 -07004433};
4434
Rohit Vaswanib1cc4932012-07-23 21:30:11 -07004435struct platform_device msm_gpio_device = {
4436 .name = "msmgpio",
4437 .id = -1,
4438};
4439
Joel King0cbf5d82012-05-24 15:21:38 -07004440struct platform_device mdm_sglte_device = {
4441 .name = "mdm2_modem",
4442 .id = -1,
4443 .num_resources = ARRAY_SIZE(sglte_resources),
4444 .resource = sglte_resources,
4445};
Arun Menond4837f62012-08-20 15:25:50 -07004446
4447struct platform_device *msm8960_vidc_device[] __initdata = {
4448 &msm_device_vidc
4449};
4450
4451void __init msm8960_add_vidc_device(void)
4452{
4453 if (cpu_is_msm8960ab()) {
4454 struct msm_vidc_platform_data *pdata;
4455 pdata = (struct msm_vidc_platform_data *)
4456 msm_device_vidc.dev.platform_data;
4457 pdata->vidc_bus_client_pdata = &vidc_pro_bus_client_data;
4458 }
4459 platform_add_devices(msm8960_vidc_device,
4460 ARRAY_SIZE(msm8960_vidc_device));
4461}