blob: e0626779fe92ff3fff98fddb467a7a7fa8d7b551 [file] [log] [blame]
Russell Kingf6b0fa02011-02-06 15:48:39 +00001#include <linux/linkage.h>
Russell King941aefa2011-02-11 11:32:19 +00002#include <linux/threads.h>
Russell Kingf6b0fa02011-02-06 15:48:39 +00003#include <asm/asm-offsets.h>
4#include <asm/assembler.h>
5#include <asm/glue-cache.h>
6#include <asm/glue-proc.h>
7#include <asm/system.h>
8 .text
9
10/*
11 * Save CPU state for a suspend
12 * r1 = v:p offset
Russell King3799bbe2011-06-13 15:28:40 +010013 * r2 = suspend function arg0
Russell Kinge8856a82011-06-13 15:58:34 +010014 * r3 = suspend function
15 * Note: does not return until system resumes
Russell Kingf6b0fa02011-02-06 15:48:39 +000016 */
17ENTRY(cpu_suspend)
Russell Kinge8856a82011-06-13 15:58:34 +010018 stmfd sp!, {r4 - r11, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +000019#ifdef MULTI_CPU
20 ldr r10, =processor
Russell King8111eaa2011-06-13 15:25:11 +010021 ldr r5, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state
Russell Kingf6b0fa02011-02-06 15:48:39 +000022 ldr ip, [r10, #CPU_DO_RESUME] @ virtual resume function
Russell King3fd431b2011-06-13 13:53:06 +010023#else
Russell King8111eaa2011-06-13 15:25:11 +010024 ldr r5, =cpu_suspend_size
Russell King3fd431b2011-06-13 13:53:06 +010025 ldr ip, =cpu_do_resume
26#endif
Russell King8111eaa2011-06-13 15:25:11 +010027 mov r6, sp @ current virtual SP
28 sub sp, sp, r5 @ allocate CPU state on stack
Russell Kingf6b0fa02011-02-06 15:48:39 +000029 mov r0, sp @ save pointer
30 add ip, ip, r1 @ convert resume fn to phys
Russell King8111eaa2011-06-13 15:25:11 +010031 stmfd sp!, {r1, r6, ip} @ save v:p, virt SP, phys resume fn
32 ldr r5, =sleep_save_sp
33 add r6, sp, r1 @ convert SP to phys
Russell Kinge8856a82011-06-13 15:58:34 +010034 stmfd sp!, {r2, r3} @ save suspend func arg and pointer
Russell King941aefa2011-02-11 11:32:19 +000035#ifdef CONFIG_SMP
36 ALT_SMP(mrc p15, 0, lr, c0, c0, 5)
37 ALT_UP(mov lr, #0)
38 and lr, lr, #15
Russell King8111eaa2011-06-13 15:25:11 +010039 str r6, [r5, lr, lsl #2] @ save phys SP
Russell King941aefa2011-02-11 11:32:19 +000040#else
Russell King8111eaa2011-06-13 15:25:11 +010041 str r6, [r5] @ save phys SP
Russell King941aefa2011-02-11 11:32:19 +000042#endif
Russell King3fd431b2011-06-13 13:53:06 +010043#ifdef MULTI_CPU
Russell Kingf6b0fa02011-02-06 15:48:39 +000044 mov lr, pc
45 ldr pc, [r10, #CPU_DO_SUSPEND] @ save CPU state
46#else
Russell Kingf6b0fa02011-02-06 15:48:39 +000047 bl cpu_do_suspend
48#endif
49
50 @ flush data cache
51#ifdef MULTI_CACHE
52 ldr r10, =cpu_cache
Russell King3799bbe2011-06-13 15:28:40 +010053 mov lr, pc
Russell Kingf6b0fa02011-02-06 15:48:39 +000054 ldr pc, [r10, #CACHE_FLUSH_KERN_ALL]
55#else
Russell King3799bbe2011-06-13 15:28:40 +010056 bl __cpuc_flush_kern_all
Russell Kingf6b0fa02011-02-06 15:48:39 +000057#endif
Russell King3799bbe2011-06-13 15:28:40 +010058 ldmfd sp!, {r0, pc} @ call suspend fn
Russell Kingf6b0fa02011-02-06 15:48:39 +000059ENDPROC(cpu_suspend)
60 .ltorg
61
62/*
63 * r0 = control register value
64 * r1 = v:p offset (preserved by cpu_do_resume)
65 * r2 = phys page table base
66 * r3 = L1 section flags
67 */
68ENTRY(cpu_resume_mmu)
69 adr r4, cpu_resume_turn_mmu_on
70 mov r4, r4, lsr #20
71 orr r3, r3, r4, lsl #20
72 ldr r5, [r2, r4, lsl #2] @ save old mapping
73 str r3, [r2, r4, lsl #2] @ setup 1:1 mapping for mmu code
74 sub r2, r2, r1
75 ldr r3, =cpu_resume_after_mmu
76 bic r1, r0, #CR_C @ ensure D-cache is disabled
77 b cpu_resume_turn_mmu_on
78ENDPROC(cpu_resume_mmu)
79 .ltorg
80 .align 5
81cpu_resume_turn_mmu_on:
82 mcr p15, 0, r1, c1, c0, 0 @ turn on MMU, I-cache, etc
83 mrc p15, 0, r1, c0, c0, 0 @ read id reg
84 mov r1, r1
85 mov r1, r1
86 mov pc, r3 @ jump to virtual address
87ENDPROC(cpu_resume_turn_mmu_on)
88cpu_resume_after_mmu:
89 str r5, [r2, r4, lsl #2] @ restore old mapping
90 mcr p15, 0, r0, c1, c0, 0 @ turn on D-cache
Russell King5fa94c82011-06-13 15:04:14 +010091 ldmfd sp!, {r4 - r11, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +000092ENDPROC(cpu_resume_after_mmu)
93
94/*
95 * Note: Yes, part of the following code is located into the .data section.
96 * This is to allow sleep_save_sp to be accessed with a relative load
97 * while we can't rely on any MMU translation. We could have put
98 * sleep_save_sp in the .text section as well, but some setups might
99 * insist on it to be truly read-only.
100 */
101 .data
102 .align
103ENTRY(cpu_resume)
Russell King941aefa2011-02-11 11:32:19 +0000104#ifdef CONFIG_SMP
105 adr r0, sleep_save_sp
106 ALT_SMP(mrc p15, 0, r1, c0, c0, 5)
107 ALT_UP(mov r1, #0)
108 and r1, r1, #15
109 ldr r0, [r0, r1, lsl #2] @ stack phys addr
110#else
Russell Kingf6b0fa02011-02-06 15:48:39 +0000111 ldr r0, sleep_save_sp @ stack phys addr
Russell King941aefa2011-02-11 11:32:19 +0000112#endif
Nicolas Pitrefb4fe872011-03-22 19:09:14 +0100113 setmode PSR_I_BIT | PSR_F_BIT | SVC_MODE, r1 @ set SVC, irqs off
Russell King2fefbcd2011-06-13 13:45:34 +0100114 @ load v:p, stack, resume fn
115 ARM( ldmia r0!, {r1, sp, pc} )
116THUMB( ldmia r0!, {r1, r2, r3} )
Nicolas Pitrefb4fe872011-03-22 19:09:14 +0100117THUMB( mov sp, r2 )
Russell King2fefbcd2011-06-13 13:45:34 +0100118THUMB( bx r3 )
Russell Kingf6b0fa02011-02-06 15:48:39 +0000119ENDPROC(cpu_resume)
120
121sleep_save_sp:
Russell King941aefa2011-02-11 11:32:19 +0000122 .rept CONFIG_NR_CPUS
123 .long 0 @ preserve stack phys ptr here
124 .endr