blob: 7016d3eda3241157696dc7f540dd678a2fb2adad [file] [log] [blame]
Mike Iselyd8554972006-06-26 20:58:46 -03001/*
2 *
3 * $Id$
4 *
5 * Copyright (C) 2005 Mike Isely <isely@pobox.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 *
20 */
21
22#include <linux/errno.h>
23#include <linux/string.h>
24#include <linux/slab.h>
25#include <linux/firmware.h>
Mike Iselyd8554972006-06-26 20:58:46 -030026#include <linux/videodev2.h>
Mike Isely32ffa9a2006-09-23 22:26:52 -030027#include <media/v4l2-common.h>
Mike Iselyd8554972006-06-26 20:58:46 -030028#include "pvrusb2.h"
29#include "pvrusb2-std.h"
30#include "pvrusb2-util.h"
31#include "pvrusb2-hdw.h"
32#include "pvrusb2-i2c-core.h"
33#include "pvrusb2-tuner.h"
34#include "pvrusb2-eeprom.h"
35#include "pvrusb2-hdw-internal.h"
36#include "pvrusb2-encoder.h"
37#include "pvrusb2-debug.h"
Michael Krufky8d364362007-01-22 02:17:55 -030038#include "pvrusb2-fx2-cmd.h"
Mike Iselyd8554972006-06-26 20:58:46 -030039
Mike Isely1bde0282006-12-27 23:30:13 -030040#define TV_MIN_FREQ 55250000L
41#define TV_MAX_FREQ 850000000L
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -030042
Mike Iselya0fd1cb2006-06-30 11:35:28 -030043static struct pvr2_hdw *unit_pointers[PVR_NUM] = {[ 0 ... PVR_NUM-1 ] = NULL};
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -030044static DEFINE_MUTEX(pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -030045
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030046static int ctlchg;
Mike Iselyd8554972006-06-26 20:58:46 -030047static int initusbreset = 1;
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030048static int procreload;
Mike Iselyd8554972006-06-26 20:58:46 -030049static int tuner[PVR_NUM] = { [0 ... PVR_NUM-1] = -1 };
50static int tolerance[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
51static int video_std[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030052static int init_pause_msec;
Mike Iselyd8554972006-06-26 20:58:46 -030053
54module_param(ctlchg, int, S_IRUGO|S_IWUSR);
55MODULE_PARM_DESC(ctlchg, "0=optimize ctl change 1=always accept new ctl value");
56module_param(init_pause_msec, int, S_IRUGO|S_IWUSR);
57MODULE_PARM_DESC(init_pause_msec, "hardware initialization settling delay");
58module_param(initusbreset, int, S_IRUGO|S_IWUSR);
59MODULE_PARM_DESC(initusbreset, "Do USB reset device on probe");
60module_param(procreload, int, S_IRUGO|S_IWUSR);
61MODULE_PARM_DESC(procreload,
62 "Attempt init failure recovery with firmware reload");
63module_param_array(tuner, int, NULL, 0444);
64MODULE_PARM_DESC(tuner,"specify installed tuner type");
65module_param_array(video_std, int, NULL, 0444);
66MODULE_PARM_DESC(video_std,"specify initial video standard");
67module_param_array(tolerance, int, NULL, 0444);
68MODULE_PARM_DESC(tolerance,"specify stream error tolerance");
69
70#define PVR2_CTL_WRITE_ENDPOINT 0x01
71#define PVR2_CTL_READ_ENDPOINT 0x81
72
73#define PVR2_GPIO_IN 0x9008
74#define PVR2_GPIO_OUT 0x900c
75#define PVR2_GPIO_DIR 0x9020
76
77#define trace_firmware(...) pvr2_trace(PVR2_TRACE_FIRMWARE,__VA_ARGS__)
78
79#define PVR2_FIRMWARE_ENDPOINT 0x02
80
81/* size of a firmware chunk */
82#define FIRMWARE_CHUNK_SIZE 0x2000
83
Mike Iselyb30d2442006-06-25 20:05:01 -030084/* Define the list of additional controls we'll dynamically construct based
85 on query of the cx2341x module. */
86struct pvr2_mpeg_ids {
87 const char *strid;
88 int id;
89};
90static const struct pvr2_mpeg_ids mpeg_ids[] = {
91 {
92 .strid = "audio_layer",
93 .id = V4L2_CID_MPEG_AUDIO_ENCODING,
94 },{
95 .strid = "audio_bitrate",
96 .id = V4L2_CID_MPEG_AUDIO_L2_BITRATE,
97 },{
98 /* Already using audio_mode elsewhere :-( */
99 .strid = "mpeg_audio_mode",
100 .id = V4L2_CID_MPEG_AUDIO_MODE,
101 },{
102 .strid = "mpeg_audio_mode_extension",
103 .id = V4L2_CID_MPEG_AUDIO_MODE_EXTENSION,
104 },{
105 .strid = "audio_emphasis",
106 .id = V4L2_CID_MPEG_AUDIO_EMPHASIS,
107 },{
108 .strid = "audio_crc",
109 .id = V4L2_CID_MPEG_AUDIO_CRC,
110 },{
111 .strid = "video_aspect",
112 .id = V4L2_CID_MPEG_VIDEO_ASPECT,
113 },{
114 .strid = "video_b_frames",
115 .id = V4L2_CID_MPEG_VIDEO_B_FRAMES,
116 },{
117 .strid = "video_gop_size",
118 .id = V4L2_CID_MPEG_VIDEO_GOP_SIZE,
119 },{
120 .strid = "video_gop_closure",
121 .id = V4L2_CID_MPEG_VIDEO_GOP_CLOSURE,
122 },{
Mike Iselyb30d2442006-06-25 20:05:01 -0300123 .strid = "video_bitrate_mode",
124 .id = V4L2_CID_MPEG_VIDEO_BITRATE_MODE,
125 },{
126 .strid = "video_bitrate",
127 .id = V4L2_CID_MPEG_VIDEO_BITRATE,
128 },{
129 .strid = "video_bitrate_peak",
130 .id = V4L2_CID_MPEG_VIDEO_BITRATE_PEAK,
131 },{
132 .strid = "video_temporal_decimation",
133 .id = V4L2_CID_MPEG_VIDEO_TEMPORAL_DECIMATION,
134 },{
135 .strid = "stream_type",
136 .id = V4L2_CID_MPEG_STREAM_TYPE,
137 },{
138 .strid = "video_spatial_filter_mode",
139 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER_MODE,
140 },{
141 .strid = "video_spatial_filter",
142 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER,
143 },{
144 .strid = "video_luma_spatial_filter_type",
145 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_SPATIAL_FILTER_TYPE,
146 },{
147 .strid = "video_chroma_spatial_filter_type",
148 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_SPATIAL_FILTER_TYPE,
149 },{
150 .strid = "video_temporal_filter_mode",
151 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER_MODE,
152 },{
153 .strid = "video_temporal_filter",
154 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER,
155 },{
156 .strid = "video_median_filter_type",
157 .id = V4L2_CID_MPEG_CX2341X_VIDEO_MEDIAN_FILTER_TYPE,
158 },{
159 .strid = "video_luma_median_filter_top",
160 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_TOP,
161 },{
162 .strid = "video_luma_median_filter_bottom",
163 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_BOTTOM,
164 },{
165 .strid = "video_chroma_median_filter_top",
166 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_TOP,
167 },{
168 .strid = "video_chroma_median_filter_bottom",
169 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_BOTTOM,
170 }
171};
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -0300172#define MPEGDEF_COUNT ARRAY_SIZE(mpeg_ids)
Mike Iselyc05c0462006-06-25 20:04:25 -0300173
Mike Iselyd8554972006-06-26 20:58:46 -0300174
Mike Isely434449f2006-08-08 09:10:06 -0300175static const char *control_values_srate[] = {
176 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_44100] = "44.1 kHz",
177 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000] = "48 kHz",
178 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_32000] = "32 kHz",
179};
Mike Iselyd8554972006-06-26 20:58:46 -0300180
Mike Iselyd8554972006-06-26 20:58:46 -0300181
182
183static const char *control_values_input[] = {
184 [PVR2_CVAL_INPUT_TV] = "television", /*xawtv needs this name*/
Mike Isely29bf5b12008-04-22 14:45:37 -0300185 [PVR2_CVAL_INPUT_DTV] = "dtv",
Mike Iselyd8554972006-06-26 20:58:46 -0300186 [PVR2_CVAL_INPUT_RADIO] = "radio",
187 [PVR2_CVAL_INPUT_SVIDEO] = "s-video",
188 [PVR2_CVAL_INPUT_COMPOSITE] = "composite",
189};
190
191
192static const char *control_values_audiomode[] = {
193 [V4L2_TUNER_MODE_MONO] = "Mono",
194 [V4L2_TUNER_MODE_STEREO] = "Stereo",
195 [V4L2_TUNER_MODE_LANG1] = "Lang1",
196 [V4L2_TUNER_MODE_LANG2] = "Lang2",
197 [V4L2_TUNER_MODE_LANG1_LANG2] = "Lang1+Lang2",
198};
199
200
201static const char *control_values_hsm[] = {
202 [PVR2_CVAL_HSM_FAIL] = "Fail",
203 [PVR2_CVAL_HSM_HIGH] = "High",
204 [PVR2_CVAL_HSM_FULL] = "Full",
205};
206
207
Mike Isely681c7392007-11-26 01:48:52 -0300208static const char *pvr2_state_names[] = {
209 [PVR2_STATE_NONE] = "none",
210 [PVR2_STATE_DEAD] = "dead",
211 [PVR2_STATE_COLD] = "cold",
212 [PVR2_STATE_WARM] = "warm",
213 [PVR2_STATE_ERROR] = "error",
214 [PVR2_STATE_READY] = "ready",
215 [PVR2_STATE_RUN] = "run",
Mike Iselyd8554972006-06-26 20:58:46 -0300216};
217
Mike Isely681c7392007-11-26 01:48:52 -0300218
219static void pvr2_hdw_state_sched(struct pvr2_hdw *);
220static int pvr2_hdw_state_eval(struct pvr2_hdw *);
Mike Isely1bde0282006-12-27 23:30:13 -0300221static void pvr2_hdw_set_cur_freq(struct pvr2_hdw *,unsigned long);
Mike Isely681c7392007-11-26 01:48:52 -0300222static void pvr2_hdw_worker_i2c(struct work_struct *work);
223static void pvr2_hdw_worker_poll(struct work_struct *work);
224static void pvr2_hdw_worker_init(struct work_struct *work);
225static int pvr2_hdw_wait(struct pvr2_hdw *,int state);
226static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *);
227static void pvr2_hdw_state_log_state(struct pvr2_hdw *);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300228static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl);
Mike Isely681c7392007-11-26 01:48:52 -0300229static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300230static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300231static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw);
232static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw);
Mike Isely681c7392007-11-26 01:48:52 -0300233static void pvr2_hdw_quiescent_timeout(unsigned long);
234static void pvr2_hdw_encoder_wait_timeout(unsigned long);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300235static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
236 unsigned int timeout,int probe_fl,
237 void *write_data,unsigned int write_len,
238 void *read_data,unsigned int read_len);
Mike Iselyd8554972006-06-26 20:58:46 -0300239
Mike Isely681c7392007-11-26 01:48:52 -0300240
241static void trace_stbit(const char *name,int val)
242{
243 pvr2_trace(PVR2_TRACE_STBITS,
244 "State bit %s <-- %s",
245 name,(val ? "true" : "false"));
246}
247
Mike Iselyd8554972006-06-26 20:58:46 -0300248static int ctrl_channelfreq_get(struct pvr2_ctrl *cptr,int *vp)
249{
250 struct pvr2_hdw *hdw = cptr->hdw;
251 if ((hdw->freqProgSlot > 0) && (hdw->freqProgSlot <= FREQTABLE_SIZE)) {
252 *vp = hdw->freqTable[hdw->freqProgSlot-1];
253 } else {
254 *vp = 0;
255 }
256 return 0;
257}
258
259static int ctrl_channelfreq_set(struct pvr2_ctrl *cptr,int m,int v)
260{
261 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300262 unsigned int slotId = hdw->freqProgSlot;
263 if ((slotId > 0) && (slotId <= FREQTABLE_SIZE)) {
264 hdw->freqTable[slotId-1] = v;
265 /* Handle side effects correctly - if we're tuned to this
266 slot, then forgot the slot id relation since the stored
267 frequency has been changed. */
268 if (hdw->freqSelector) {
269 if (hdw->freqSlotRadio == slotId) {
270 hdw->freqSlotRadio = 0;
271 }
272 } else {
273 if (hdw->freqSlotTelevision == slotId) {
274 hdw->freqSlotTelevision = 0;
275 }
276 }
Mike Iselyd8554972006-06-26 20:58:46 -0300277 }
278 return 0;
279}
280
281static int ctrl_channelprog_get(struct pvr2_ctrl *cptr,int *vp)
282{
283 *vp = cptr->hdw->freqProgSlot;
284 return 0;
285}
286
287static int ctrl_channelprog_set(struct pvr2_ctrl *cptr,int m,int v)
288{
289 struct pvr2_hdw *hdw = cptr->hdw;
290 if ((v >= 0) && (v <= FREQTABLE_SIZE)) {
291 hdw->freqProgSlot = v;
292 }
293 return 0;
294}
295
296static int ctrl_channel_get(struct pvr2_ctrl *cptr,int *vp)
297{
Mike Isely1bde0282006-12-27 23:30:13 -0300298 struct pvr2_hdw *hdw = cptr->hdw;
299 *vp = hdw->freqSelector ? hdw->freqSlotRadio : hdw->freqSlotTelevision;
Mike Iselyd8554972006-06-26 20:58:46 -0300300 return 0;
301}
302
Mike Isely1bde0282006-12-27 23:30:13 -0300303static int ctrl_channel_set(struct pvr2_ctrl *cptr,int m,int slotId)
Mike Iselyd8554972006-06-26 20:58:46 -0300304{
305 unsigned freq = 0;
306 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300307 if ((slotId < 0) || (slotId > FREQTABLE_SIZE)) return 0;
308 if (slotId > 0) {
309 freq = hdw->freqTable[slotId-1];
310 if (!freq) return 0;
311 pvr2_hdw_set_cur_freq(hdw,freq);
Mike Iselyd8554972006-06-26 20:58:46 -0300312 }
Mike Isely1bde0282006-12-27 23:30:13 -0300313 if (hdw->freqSelector) {
314 hdw->freqSlotRadio = slotId;
315 } else {
316 hdw->freqSlotTelevision = slotId;
Mike Iselyd8554972006-06-26 20:58:46 -0300317 }
318 return 0;
319}
320
321static int ctrl_freq_get(struct pvr2_ctrl *cptr,int *vp)
322{
Mike Isely1bde0282006-12-27 23:30:13 -0300323 *vp = pvr2_hdw_get_cur_freq(cptr->hdw);
Mike Iselyd8554972006-06-26 20:58:46 -0300324 return 0;
325}
326
327static int ctrl_freq_is_dirty(struct pvr2_ctrl *cptr)
328{
329 return cptr->hdw->freqDirty != 0;
330}
331
332static void ctrl_freq_clear_dirty(struct pvr2_ctrl *cptr)
333{
334 cptr->hdw->freqDirty = 0;
335}
336
337static int ctrl_freq_set(struct pvr2_ctrl *cptr,int m,int v)
338{
Mike Isely1bde0282006-12-27 23:30:13 -0300339 pvr2_hdw_set_cur_freq(cptr->hdw,v);
Mike Iselyd8554972006-06-26 20:58:46 -0300340 return 0;
341}
342
Mike Isely3ad9fc32006-09-02 22:37:52 -0300343static int ctrl_vres_max_get(struct pvr2_ctrl *cptr,int *vp)
344{
345 /* Actual maximum depends on the video standard in effect. */
346 if (cptr->hdw->std_mask_cur & V4L2_STD_525_60) {
347 *vp = 480;
348 } else {
349 *vp = 576;
350 }
351 return 0;
352}
353
354static int ctrl_vres_min_get(struct pvr2_ctrl *cptr,int *vp)
355{
Mike Isely989eb152007-11-26 01:53:12 -0300356 /* Actual minimum depends on device digitizer type. */
357 if (cptr->hdw->hdw_desc->flag_has_cx25840) {
Mike Isely3ad9fc32006-09-02 22:37:52 -0300358 *vp = 75;
359 } else {
360 *vp = 17;
361 }
362 return 0;
363}
364
Mike Isely1bde0282006-12-27 23:30:13 -0300365static int ctrl_get_input(struct pvr2_ctrl *cptr,int *vp)
366{
367 *vp = cptr->hdw->input_val;
368 return 0;
369}
370
Mike Isely29bf5b12008-04-22 14:45:37 -0300371static int ctrl_check_input(struct pvr2_ctrl *cptr,int v)
372{
Mike Isely7fb20fa2008-04-22 14:45:37 -0300373 return ((1 << v) & cptr->hdw->input_avail_mask) != 0;
Mike Isely29bf5b12008-04-22 14:45:37 -0300374}
375
Mike Isely1bde0282006-12-27 23:30:13 -0300376static int ctrl_set_input(struct pvr2_ctrl *cptr,int m,int v)
377{
378 struct pvr2_hdw *hdw = cptr->hdw;
379
380 if (hdw->input_val != v) {
381 hdw->input_val = v;
382 hdw->input_dirty = !0;
383 }
384
385 /* Handle side effects - if we switch to a mode that needs the RF
386 tuner, then select the right frequency choice as well and mark
387 it dirty. */
388 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
389 hdw->freqSelector = 0;
390 hdw->freqDirty = !0;
Mike Isely29bf5b12008-04-22 14:45:37 -0300391 } else if ((hdw->input_val == PVR2_CVAL_INPUT_TV) ||
392 (hdw->input_val == PVR2_CVAL_INPUT_DTV)) {
Mike Isely1bde0282006-12-27 23:30:13 -0300393 hdw->freqSelector = 1;
394 hdw->freqDirty = !0;
395 }
396 return 0;
397}
398
399static int ctrl_isdirty_input(struct pvr2_ctrl *cptr)
400{
401 return cptr->hdw->input_dirty != 0;
402}
403
404static void ctrl_cleardirty_input(struct pvr2_ctrl *cptr)
405{
406 cptr->hdw->input_dirty = 0;
407}
408
Mike Isely5549f542006-12-27 23:28:54 -0300409
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300410static int ctrl_freq_max_get(struct pvr2_ctrl *cptr, int *vp)
411{
Mike Isely644afdb2007-01-20 00:19:23 -0300412 unsigned long fv;
413 struct pvr2_hdw *hdw = cptr->hdw;
414 if (hdw->tuner_signal_stale) {
415 pvr2_i2c_core_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300416 }
Mike Isely644afdb2007-01-20 00:19:23 -0300417 fv = hdw->tuner_signal_info.rangehigh;
418 if (!fv) {
419 /* Safety fallback */
420 *vp = TV_MAX_FREQ;
421 return 0;
422 }
423 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
424 fv = (fv * 125) / 2;
425 } else {
426 fv = fv * 62500;
427 }
428 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300429 return 0;
430}
431
432static int ctrl_freq_min_get(struct pvr2_ctrl *cptr, int *vp)
433{
Mike Isely644afdb2007-01-20 00:19:23 -0300434 unsigned long fv;
435 struct pvr2_hdw *hdw = cptr->hdw;
436 if (hdw->tuner_signal_stale) {
437 pvr2_i2c_core_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300438 }
Mike Isely644afdb2007-01-20 00:19:23 -0300439 fv = hdw->tuner_signal_info.rangelow;
440 if (!fv) {
441 /* Safety fallback */
442 *vp = TV_MIN_FREQ;
443 return 0;
444 }
445 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
446 fv = (fv * 125) / 2;
447 } else {
448 fv = fv * 62500;
449 }
450 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300451 return 0;
452}
453
Mike Iselyb30d2442006-06-25 20:05:01 -0300454static int ctrl_cx2341x_is_dirty(struct pvr2_ctrl *cptr)
455{
456 return cptr->hdw->enc_stale != 0;
457}
458
459static void ctrl_cx2341x_clear_dirty(struct pvr2_ctrl *cptr)
460{
461 cptr->hdw->enc_stale = 0;
Mike Isely681c7392007-11-26 01:48:52 -0300462 cptr->hdw->enc_unsafe_stale = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300463}
464
465static int ctrl_cx2341x_get(struct pvr2_ctrl *cptr,int *vp)
466{
467 int ret;
468 struct v4l2_ext_controls cs;
469 struct v4l2_ext_control c1;
470 memset(&cs,0,sizeof(cs));
471 memset(&c1,0,sizeof(c1));
472 cs.controls = &c1;
473 cs.count = 1;
474 c1.id = cptr->info->v4l_id;
Hans Verkuil01f1e442007-08-21 18:32:42 -0300475 ret = cx2341x_ext_ctrls(&cptr->hdw->enc_ctl_state, 0, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300476 VIDIOC_G_EXT_CTRLS);
477 if (ret) return ret;
478 *vp = c1.value;
479 return 0;
480}
481
482static int ctrl_cx2341x_set(struct pvr2_ctrl *cptr,int m,int v)
483{
484 int ret;
Mike Isely681c7392007-11-26 01:48:52 -0300485 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselyb30d2442006-06-25 20:05:01 -0300486 struct v4l2_ext_controls cs;
487 struct v4l2_ext_control c1;
488 memset(&cs,0,sizeof(cs));
489 memset(&c1,0,sizeof(c1));
490 cs.controls = &c1;
491 cs.count = 1;
492 c1.id = cptr->info->v4l_id;
493 c1.value = v;
Mike Isely681c7392007-11-26 01:48:52 -0300494 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
495 hdw->state_encoder_run, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300496 VIDIOC_S_EXT_CTRLS);
Mike Isely681c7392007-11-26 01:48:52 -0300497 if (ret == -EBUSY) {
498 /* Oops. cx2341x is telling us it's not safe to change
499 this control while we're capturing. Make a note of this
500 fact so that the pipeline will be stopped the next time
501 controls are committed. Then go on ahead and store this
502 change anyway. */
503 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
504 0, &cs,
505 VIDIOC_S_EXT_CTRLS);
506 if (!ret) hdw->enc_unsafe_stale = !0;
507 }
Mike Iselyb30d2442006-06-25 20:05:01 -0300508 if (ret) return ret;
Mike Isely681c7392007-11-26 01:48:52 -0300509 hdw->enc_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300510 return 0;
511}
512
513static unsigned int ctrl_cx2341x_getv4lflags(struct pvr2_ctrl *cptr)
514{
515 struct v4l2_queryctrl qctrl;
516 struct pvr2_ctl_info *info;
517 qctrl.id = cptr->info->v4l_id;
518 cx2341x_ctrl_query(&cptr->hdw->enc_ctl_state,&qctrl);
519 /* Strip out the const so we can adjust a function pointer. It's
520 OK to do this here because we know this is a dynamically created
521 control, so the underlying storage for the info pointer is (a)
522 private to us, and (b) not in read-only storage. Either we do
523 this or we significantly complicate the underlying control
524 implementation. */
525 info = (struct pvr2_ctl_info *)(cptr->info);
526 if (qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY) {
527 if (info->set_value) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -0300528 info->set_value = NULL;
Mike Iselyb30d2442006-06-25 20:05:01 -0300529 }
530 } else {
531 if (!(info->set_value)) {
532 info->set_value = ctrl_cx2341x_set;
533 }
534 }
535 return qctrl.flags;
536}
537
Mike Iselyd8554972006-06-26 20:58:46 -0300538static int ctrl_streamingenabled_get(struct pvr2_ctrl *cptr,int *vp)
539{
Mike Isely681c7392007-11-26 01:48:52 -0300540 *vp = cptr->hdw->state_pipeline_req;
541 return 0;
542}
543
544static int ctrl_masterstate_get(struct pvr2_ctrl *cptr,int *vp)
545{
546 *vp = cptr->hdw->master_state;
Mike Iselyd8554972006-06-26 20:58:46 -0300547 return 0;
548}
549
550static int ctrl_hsm_get(struct pvr2_ctrl *cptr,int *vp)
551{
552 int result = pvr2_hdw_is_hsm(cptr->hdw);
553 *vp = PVR2_CVAL_HSM_FULL;
554 if (result < 0) *vp = PVR2_CVAL_HSM_FAIL;
555 if (result) *vp = PVR2_CVAL_HSM_HIGH;
556 return 0;
557}
558
559static int ctrl_stdavail_get(struct pvr2_ctrl *cptr,int *vp)
560{
561 *vp = cptr->hdw->std_mask_avail;
562 return 0;
563}
564
565static int ctrl_stdavail_set(struct pvr2_ctrl *cptr,int m,int v)
566{
567 struct pvr2_hdw *hdw = cptr->hdw;
568 v4l2_std_id ns;
569 ns = hdw->std_mask_avail;
570 ns = (ns & ~m) | (v & m);
571 if (ns == hdw->std_mask_avail) return 0;
572 hdw->std_mask_avail = ns;
573 pvr2_hdw_internal_set_std_avail(hdw);
574 pvr2_hdw_internal_find_stdenum(hdw);
575 return 0;
576}
577
578static int ctrl_std_val_to_sym(struct pvr2_ctrl *cptr,int msk,int val,
579 char *bufPtr,unsigned int bufSize,
580 unsigned int *len)
581{
582 *len = pvr2_std_id_to_str(bufPtr,bufSize,msk & val);
583 return 0;
584}
585
586static int ctrl_std_sym_to_val(struct pvr2_ctrl *cptr,
587 const char *bufPtr,unsigned int bufSize,
588 int *mskp,int *valp)
589{
590 int ret;
591 v4l2_std_id id;
592 ret = pvr2_std_str_to_id(&id,bufPtr,bufSize);
593 if (ret < 0) return ret;
594 if (mskp) *mskp = id;
595 if (valp) *valp = id;
596 return 0;
597}
598
599static int ctrl_stdcur_get(struct pvr2_ctrl *cptr,int *vp)
600{
601 *vp = cptr->hdw->std_mask_cur;
602 return 0;
603}
604
605static int ctrl_stdcur_set(struct pvr2_ctrl *cptr,int m,int v)
606{
607 struct pvr2_hdw *hdw = cptr->hdw;
608 v4l2_std_id ns;
609 ns = hdw->std_mask_cur;
610 ns = (ns & ~m) | (v & m);
611 if (ns == hdw->std_mask_cur) return 0;
612 hdw->std_mask_cur = ns;
613 hdw->std_dirty = !0;
614 pvr2_hdw_internal_find_stdenum(hdw);
615 return 0;
616}
617
618static int ctrl_stdcur_is_dirty(struct pvr2_ctrl *cptr)
619{
620 return cptr->hdw->std_dirty != 0;
621}
622
623static void ctrl_stdcur_clear_dirty(struct pvr2_ctrl *cptr)
624{
625 cptr->hdw->std_dirty = 0;
626}
627
628static int ctrl_signal_get(struct pvr2_ctrl *cptr,int *vp)
629{
Mike Isely18103c52007-01-20 00:09:47 -0300630 struct pvr2_hdw *hdw = cptr->hdw;
631 pvr2_i2c_core_status_poll(hdw);
632 *vp = hdw->tuner_signal_info.signal;
633 return 0;
634}
635
636static int ctrl_audio_modes_present_get(struct pvr2_ctrl *cptr,int *vp)
637{
638 int val = 0;
639 unsigned int subchan;
640 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely644afdb2007-01-20 00:19:23 -0300641 pvr2_i2c_core_status_poll(hdw);
Mike Isely18103c52007-01-20 00:09:47 -0300642 subchan = hdw->tuner_signal_info.rxsubchans;
643 if (subchan & V4L2_TUNER_SUB_MONO) {
644 val |= (1 << V4L2_TUNER_MODE_MONO);
645 }
646 if (subchan & V4L2_TUNER_SUB_STEREO) {
647 val |= (1 << V4L2_TUNER_MODE_STEREO);
648 }
649 if (subchan & V4L2_TUNER_SUB_LANG1) {
650 val |= (1 << V4L2_TUNER_MODE_LANG1);
651 }
652 if (subchan & V4L2_TUNER_SUB_LANG2) {
653 val |= (1 << V4L2_TUNER_MODE_LANG2);
654 }
655 *vp = val;
Mike Iselyd8554972006-06-26 20:58:46 -0300656 return 0;
657}
658
Mike Iselyd8554972006-06-26 20:58:46 -0300659
660static int ctrl_stdenumcur_set(struct pvr2_ctrl *cptr,int m,int v)
661{
662 struct pvr2_hdw *hdw = cptr->hdw;
663 if (v < 0) return -EINVAL;
664 if (v > hdw->std_enum_cnt) return -EINVAL;
665 hdw->std_enum_cur = v;
666 if (!v) return 0;
667 v--;
668 if (hdw->std_mask_cur == hdw->std_defs[v].id) return 0;
669 hdw->std_mask_cur = hdw->std_defs[v].id;
670 hdw->std_dirty = !0;
671 return 0;
672}
673
674
675static int ctrl_stdenumcur_get(struct pvr2_ctrl *cptr,int *vp)
676{
677 *vp = cptr->hdw->std_enum_cur;
678 return 0;
679}
680
681
682static int ctrl_stdenumcur_is_dirty(struct pvr2_ctrl *cptr)
683{
684 return cptr->hdw->std_dirty != 0;
685}
686
687
688static void ctrl_stdenumcur_clear_dirty(struct pvr2_ctrl *cptr)
689{
690 cptr->hdw->std_dirty = 0;
691}
692
693
694#define DEFINT(vmin,vmax) \
695 .type = pvr2_ctl_int, \
696 .def.type_int.min_value = vmin, \
697 .def.type_int.max_value = vmax
698
699#define DEFENUM(tab) \
700 .type = pvr2_ctl_enum, \
Mike Isely27c7b712007-01-20 00:39:17 -0300701 .def.type_enum.count = ARRAY_SIZE(tab), \
Mike Iselyd8554972006-06-26 20:58:46 -0300702 .def.type_enum.value_names = tab
703
Mike Isely33213962006-06-25 20:04:40 -0300704#define DEFBOOL \
705 .type = pvr2_ctl_bool
706
Mike Iselyd8554972006-06-26 20:58:46 -0300707#define DEFMASK(msk,tab) \
708 .type = pvr2_ctl_bitmask, \
709 .def.type_bitmask.valid_bits = msk, \
710 .def.type_bitmask.bit_names = tab
711
712#define DEFREF(vname) \
713 .set_value = ctrl_set_##vname, \
714 .get_value = ctrl_get_##vname, \
715 .is_dirty = ctrl_isdirty_##vname, \
716 .clear_dirty = ctrl_cleardirty_##vname
717
718
719#define VCREATE_FUNCS(vname) \
720static int ctrl_get_##vname(struct pvr2_ctrl *cptr,int *vp) \
721{*vp = cptr->hdw->vname##_val; return 0;} \
722static int ctrl_set_##vname(struct pvr2_ctrl *cptr,int m,int v) \
723{cptr->hdw->vname##_val = v; cptr->hdw->vname##_dirty = !0; return 0;} \
724static int ctrl_isdirty_##vname(struct pvr2_ctrl *cptr) \
725{return cptr->hdw->vname##_dirty != 0;} \
726static void ctrl_cleardirty_##vname(struct pvr2_ctrl *cptr) \
727{cptr->hdw->vname##_dirty = 0;}
728
729VCREATE_FUNCS(brightness)
730VCREATE_FUNCS(contrast)
731VCREATE_FUNCS(saturation)
732VCREATE_FUNCS(hue)
733VCREATE_FUNCS(volume)
734VCREATE_FUNCS(balance)
735VCREATE_FUNCS(bass)
736VCREATE_FUNCS(treble)
737VCREATE_FUNCS(mute)
Mike Iselyc05c0462006-06-25 20:04:25 -0300738VCREATE_FUNCS(audiomode)
739VCREATE_FUNCS(res_hor)
740VCREATE_FUNCS(res_ver)
Mike Iselyd8554972006-06-26 20:58:46 -0300741VCREATE_FUNCS(srate)
Mike Iselyd8554972006-06-26 20:58:46 -0300742
Mike Iselyd8554972006-06-26 20:58:46 -0300743/* Table definition of all controls which can be manipulated */
744static const struct pvr2_ctl_info control_defs[] = {
745 {
746 .v4l_id = V4L2_CID_BRIGHTNESS,
747 .desc = "Brightness",
748 .name = "brightness",
749 .default_value = 128,
750 DEFREF(brightness),
751 DEFINT(0,255),
752 },{
753 .v4l_id = V4L2_CID_CONTRAST,
754 .desc = "Contrast",
755 .name = "contrast",
756 .default_value = 68,
757 DEFREF(contrast),
758 DEFINT(0,127),
759 },{
760 .v4l_id = V4L2_CID_SATURATION,
761 .desc = "Saturation",
762 .name = "saturation",
763 .default_value = 64,
764 DEFREF(saturation),
765 DEFINT(0,127),
766 },{
767 .v4l_id = V4L2_CID_HUE,
768 .desc = "Hue",
769 .name = "hue",
770 .default_value = 0,
771 DEFREF(hue),
772 DEFINT(-128,127),
773 },{
774 .v4l_id = V4L2_CID_AUDIO_VOLUME,
775 .desc = "Volume",
776 .name = "volume",
Mike Isely139eecf2006-12-27 23:36:33 -0300777 .default_value = 62000,
Mike Iselyd8554972006-06-26 20:58:46 -0300778 DEFREF(volume),
779 DEFINT(0,65535),
780 },{
781 .v4l_id = V4L2_CID_AUDIO_BALANCE,
782 .desc = "Balance",
783 .name = "balance",
784 .default_value = 0,
785 DEFREF(balance),
786 DEFINT(-32768,32767),
787 },{
788 .v4l_id = V4L2_CID_AUDIO_BASS,
789 .desc = "Bass",
790 .name = "bass",
791 .default_value = 0,
792 DEFREF(bass),
793 DEFINT(-32768,32767),
794 },{
795 .v4l_id = V4L2_CID_AUDIO_TREBLE,
796 .desc = "Treble",
797 .name = "treble",
798 .default_value = 0,
799 DEFREF(treble),
800 DEFINT(-32768,32767),
801 },{
802 .v4l_id = V4L2_CID_AUDIO_MUTE,
803 .desc = "Mute",
804 .name = "mute",
805 .default_value = 0,
806 DEFREF(mute),
Mike Isely33213962006-06-25 20:04:40 -0300807 DEFBOOL,
Mike Iselyd8554972006-06-26 20:58:46 -0300808 },{
Mike Iselyc05c0462006-06-25 20:04:25 -0300809 .desc = "Video Source",
810 .name = "input",
811 .internal_id = PVR2_CID_INPUT,
812 .default_value = PVR2_CVAL_INPUT_TV,
Mike Isely29bf5b12008-04-22 14:45:37 -0300813 .check_value = ctrl_check_input,
Mike Iselyc05c0462006-06-25 20:04:25 -0300814 DEFREF(input),
815 DEFENUM(control_values_input),
816 },{
817 .desc = "Audio Mode",
818 .name = "audio_mode",
819 .internal_id = PVR2_CID_AUDIOMODE,
820 .default_value = V4L2_TUNER_MODE_STEREO,
821 DEFREF(audiomode),
822 DEFENUM(control_values_audiomode),
823 },{
824 .desc = "Horizontal capture resolution",
825 .name = "resolution_hor",
826 .internal_id = PVR2_CID_HRES,
827 .default_value = 720,
828 DEFREF(res_hor),
Mike Isely3ad9fc32006-09-02 22:37:52 -0300829 DEFINT(19,720),
Mike Iselyc05c0462006-06-25 20:04:25 -0300830 },{
831 .desc = "Vertical capture resolution",
832 .name = "resolution_ver",
833 .internal_id = PVR2_CID_VRES,
834 .default_value = 480,
835 DEFREF(res_ver),
Mike Isely3ad9fc32006-09-02 22:37:52 -0300836 DEFINT(17,576),
837 /* Hook in check for video standard and adjust maximum
838 depending on the standard. */
839 .get_max_value = ctrl_vres_max_get,
840 .get_min_value = ctrl_vres_min_get,
Mike Iselyc05c0462006-06-25 20:04:25 -0300841 },{
Mike Iselyb30d2442006-06-25 20:05:01 -0300842 .v4l_id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ,
Mike Isely434449f2006-08-08 09:10:06 -0300843 .default_value = V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000,
844 .desc = "Audio Sampling Frequency",
Mike Iselyd8554972006-06-26 20:58:46 -0300845 .name = "srate",
Mike Iselyd8554972006-06-26 20:58:46 -0300846 DEFREF(srate),
847 DEFENUM(control_values_srate),
848 },{
Mike Iselyd8554972006-06-26 20:58:46 -0300849 .desc = "Tuner Frequency (Hz)",
850 .name = "frequency",
851 .internal_id = PVR2_CID_FREQUENCY,
Mike Isely1bde0282006-12-27 23:30:13 -0300852 .default_value = 0,
Mike Iselyd8554972006-06-26 20:58:46 -0300853 .set_value = ctrl_freq_set,
854 .get_value = ctrl_freq_get,
855 .is_dirty = ctrl_freq_is_dirty,
856 .clear_dirty = ctrl_freq_clear_dirty,
Mike Isely644afdb2007-01-20 00:19:23 -0300857 DEFINT(0,0),
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300858 /* Hook in check for input value (tv/radio) and adjust
859 max/min values accordingly */
860 .get_max_value = ctrl_freq_max_get,
861 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -0300862 },{
863 .desc = "Channel",
864 .name = "channel",
865 .set_value = ctrl_channel_set,
866 .get_value = ctrl_channel_get,
867 DEFINT(0,FREQTABLE_SIZE),
868 },{
869 .desc = "Channel Program Frequency",
870 .name = "freq_table_value",
871 .set_value = ctrl_channelfreq_set,
872 .get_value = ctrl_channelfreq_get,
Mike Isely644afdb2007-01-20 00:19:23 -0300873 DEFINT(0,0),
Mike Isely1bde0282006-12-27 23:30:13 -0300874 /* Hook in check for input value (tv/radio) and adjust
875 max/min values accordingly */
Mike Isely1bde0282006-12-27 23:30:13 -0300876 .get_max_value = ctrl_freq_max_get,
877 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -0300878 },{
879 .desc = "Channel Program ID",
880 .name = "freq_table_channel",
881 .set_value = ctrl_channelprog_set,
882 .get_value = ctrl_channelprog_get,
883 DEFINT(0,FREQTABLE_SIZE),
884 },{
Mike Iselyd8554972006-06-26 20:58:46 -0300885 .desc = "Streaming Enabled",
886 .name = "streaming_enabled",
887 .get_value = ctrl_streamingenabled_get,
Mike Isely33213962006-06-25 20:04:40 -0300888 DEFBOOL,
Mike Iselyd8554972006-06-26 20:58:46 -0300889 },{
890 .desc = "USB Speed",
891 .name = "usb_speed",
892 .get_value = ctrl_hsm_get,
893 DEFENUM(control_values_hsm),
894 },{
Mike Isely681c7392007-11-26 01:48:52 -0300895 .desc = "Master State",
896 .name = "master_state",
897 .get_value = ctrl_masterstate_get,
898 DEFENUM(pvr2_state_names),
899 },{
Mike Iselyd8554972006-06-26 20:58:46 -0300900 .desc = "Signal Present",
901 .name = "signal_present",
902 .get_value = ctrl_signal_get,
Mike Isely18103c52007-01-20 00:09:47 -0300903 DEFINT(0,65535),
904 },{
905 .desc = "Audio Modes Present",
906 .name = "audio_modes_present",
907 .get_value = ctrl_audio_modes_present_get,
908 /* For this type we "borrow" the V4L2_TUNER_MODE enum from
909 v4l. Nothing outside of this module cares about this,
910 but I reuse it in order to also reuse the
911 control_values_audiomode string table. */
912 DEFMASK(((1 << V4L2_TUNER_MODE_MONO)|
913 (1 << V4L2_TUNER_MODE_STEREO)|
914 (1 << V4L2_TUNER_MODE_LANG1)|
915 (1 << V4L2_TUNER_MODE_LANG2)),
916 control_values_audiomode),
Mike Iselyd8554972006-06-26 20:58:46 -0300917 },{
918 .desc = "Video Standards Available Mask",
919 .name = "video_standard_mask_available",
920 .internal_id = PVR2_CID_STDAVAIL,
921 .skip_init = !0,
922 .get_value = ctrl_stdavail_get,
923 .set_value = ctrl_stdavail_set,
924 .val_to_sym = ctrl_std_val_to_sym,
925 .sym_to_val = ctrl_std_sym_to_val,
926 .type = pvr2_ctl_bitmask,
927 },{
928 .desc = "Video Standards In Use Mask",
929 .name = "video_standard_mask_active",
930 .internal_id = PVR2_CID_STDCUR,
931 .skip_init = !0,
932 .get_value = ctrl_stdcur_get,
933 .set_value = ctrl_stdcur_set,
934 .is_dirty = ctrl_stdcur_is_dirty,
935 .clear_dirty = ctrl_stdcur_clear_dirty,
936 .val_to_sym = ctrl_std_val_to_sym,
937 .sym_to_val = ctrl_std_sym_to_val,
938 .type = pvr2_ctl_bitmask,
939 },{
Mike Iselyd8554972006-06-26 20:58:46 -0300940 .desc = "Video Standard Name",
941 .name = "video_standard",
942 .internal_id = PVR2_CID_STDENUM,
943 .skip_init = !0,
944 .get_value = ctrl_stdenumcur_get,
945 .set_value = ctrl_stdenumcur_set,
946 .is_dirty = ctrl_stdenumcur_is_dirty,
947 .clear_dirty = ctrl_stdenumcur_clear_dirty,
948 .type = pvr2_ctl_enum,
949 }
950};
951
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -0300952#define CTRLDEF_COUNT ARRAY_SIZE(control_defs)
Mike Iselyd8554972006-06-26 20:58:46 -0300953
954
955const char *pvr2_config_get_name(enum pvr2_config cfg)
956{
957 switch (cfg) {
958 case pvr2_config_empty: return "empty";
959 case pvr2_config_mpeg: return "mpeg";
960 case pvr2_config_vbi: return "vbi";
Mike Isely16eb40d2006-12-30 18:27:32 -0300961 case pvr2_config_pcm: return "pcm";
962 case pvr2_config_rawvideo: return "raw video";
Mike Iselyd8554972006-06-26 20:58:46 -0300963 }
964 return "<unknown>";
965}
966
967
968struct usb_device *pvr2_hdw_get_dev(struct pvr2_hdw *hdw)
969{
970 return hdw->usb_dev;
971}
972
973
974unsigned long pvr2_hdw_get_sn(struct pvr2_hdw *hdw)
975{
976 return hdw->serial_number;
977}
978
Mike Isely31a18542007-04-08 01:11:47 -0300979
980const char *pvr2_hdw_get_bus_info(struct pvr2_hdw *hdw)
981{
982 return hdw->bus_info;
983}
984
985
Mike Isely1bde0282006-12-27 23:30:13 -0300986unsigned long pvr2_hdw_get_cur_freq(struct pvr2_hdw *hdw)
987{
988 return hdw->freqSelector ? hdw->freqValTelevision : hdw->freqValRadio;
989}
990
991/* Set the currently tuned frequency and account for all possible
992 driver-core side effects of this action. */
993void pvr2_hdw_set_cur_freq(struct pvr2_hdw *hdw,unsigned long val)
994{
Mike Isely7c74e572007-01-20 00:15:41 -0300995 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
Mike Isely1bde0282006-12-27 23:30:13 -0300996 if (hdw->freqSelector) {
997 /* Swing over to radio frequency selection */
998 hdw->freqSelector = 0;
999 hdw->freqDirty = !0;
1000 }
Mike Isely1bde0282006-12-27 23:30:13 -03001001 if (hdw->freqValRadio != val) {
1002 hdw->freqValRadio = val;
1003 hdw->freqSlotRadio = 0;
Mike Isely7c74e572007-01-20 00:15:41 -03001004 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -03001005 }
Mike Isely7c74e572007-01-20 00:15:41 -03001006 } else {
Mike Isely1bde0282006-12-27 23:30:13 -03001007 if (!(hdw->freqSelector)) {
1008 /* Swing over to television frequency selection */
1009 hdw->freqSelector = 1;
1010 hdw->freqDirty = !0;
1011 }
Mike Isely1bde0282006-12-27 23:30:13 -03001012 if (hdw->freqValTelevision != val) {
1013 hdw->freqValTelevision = val;
1014 hdw->freqSlotTelevision = 0;
Mike Isely7c74e572007-01-20 00:15:41 -03001015 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -03001016 }
Mike Isely1bde0282006-12-27 23:30:13 -03001017 }
1018}
1019
Mike Iselyd8554972006-06-26 20:58:46 -03001020int pvr2_hdw_get_unit_number(struct pvr2_hdw *hdw)
1021{
1022 return hdw->unit_number;
1023}
1024
1025
1026/* Attempt to locate one of the given set of files. Messages are logged
1027 appropriate to what has been found. The return value will be 0 or
1028 greater on success (it will be the index of the file name found) and
1029 fw_entry will be filled in. Otherwise a negative error is returned on
1030 failure. If the return value is -ENOENT then no viable firmware file
1031 could be located. */
1032static int pvr2_locate_firmware(struct pvr2_hdw *hdw,
1033 const struct firmware **fw_entry,
1034 const char *fwtypename,
1035 unsigned int fwcount,
1036 const char *fwnames[])
1037{
1038 unsigned int idx;
1039 int ret = -EINVAL;
1040 for (idx = 0; idx < fwcount; idx++) {
1041 ret = request_firmware(fw_entry,
1042 fwnames[idx],
1043 &hdw->usb_dev->dev);
1044 if (!ret) {
1045 trace_firmware("Located %s firmware: %s;"
1046 " uploading...",
1047 fwtypename,
1048 fwnames[idx]);
1049 return idx;
1050 }
1051 if (ret == -ENOENT) continue;
1052 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1053 "request_firmware fatal error with code=%d",ret);
1054 return ret;
1055 }
1056 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1057 "***WARNING***"
1058 " Device %s firmware"
1059 " seems to be missing.",
1060 fwtypename);
1061 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1062 "Did you install the pvrusb2 firmware files"
1063 " in their proper location?");
1064 if (fwcount == 1) {
1065 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1066 "request_firmware unable to locate %s file %s",
1067 fwtypename,fwnames[0]);
1068 } else {
1069 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1070 "request_firmware unable to locate"
1071 " one of the following %s files:",
1072 fwtypename);
1073 for (idx = 0; idx < fwcount; idx++) {
1074 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1075 "request_firmware: Failed to find %s",
1076 fwnames[idx]);
1077 }
1078 }
1079 return ret;
1080}
1081
1082
1083/*
1084 * pvr2_upload_firmware1().
1085 *
1086 * Send the 8051 firmware to the device. After the upload, arrange for
1087 * device to re-enumerate.
1088 *
1089 * NOTE : the pointer to the firmware data given by request_firmware()
1090 * is not suitable for an usb transaction.
1091 *
1092 */
Adrian Bunk07e337e2006-06-30 11:30:20 -03001093static int pvr2_upload_firmware1(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03001094{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001095 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001096 void *fw_ptr;
1097 unsigned int pipe;
1098 int ret;
1099 u16 address;
Mike Isely1d643a32007-09-08 22:18:50 -03001100
Mike Isely989eb152007-11-26 01:53:12 -03001101 if (!hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03001102 hdw->fw1_state = FW1_STATE_OK;
Mike Isely56dcbfa2007-11-26 02:00:51 -03001103 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1104 "Connected device type defines"
1105 " no firmware to upload; ignoring firmware");
1106 return -ENOTTY;
Mike Isely1d643a32007-09-08 22:18:50 -03001107 }
1108
Mike Iselyd8554972006-06-26 20:58:46 -03001109 hdw->fw1_state = FW1_STATE_FAILED; // default result
1110
1111 trace_firmware("pvr2_upload_firmware1");
1112
1113 ret = pvr2_locate_firmware(hdw,&fw_entry,"fx2 controller",
Mike Isely989eb152007-11-26 01:53:12 -03001114 hdw->hdw_desc->fx2_firmware.cnt,
1115 hdw->hdw_desc->fx2_firmware.lst);
Mike Iselyd8554972006-06-26 20:58:46 -03001116 if (ret < 0) {
1117 if (ret == -ENOENT) hdw->fw1_state = FW1_STATE_MISSING;
1118 return ret;
1119 }
1120
1121 usb_settoggle(hdw->usb_dev, 0 & 0xf, !(0 & USB_DIR_IN), 0);
1122 usb_clear_halt(hdw->usb_dev, usb_sndbulkpipe(hdw->usb_dev, 0 & 0x7f));
1123
1124 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
1125
1126 if (fw_entry->size != 0x2000){
1127 pvr2_trace(PVR2_TRACE_ERROR_LEGS,"wrong fx2 firmware size");
1128 release_firmware(fw_entry);
1129 return -ENOMEM;
1130 }
1131
1132 fw_ptr = kmalloc(0x800, GFP_KERNEL);
1133 if (fw_ptr == NULL){
1134 release_firmware(fw_entry);
1135 return -ENOMEM;
1136 }
1137
1138 /* We have to hold the CPU during firmware upload. */
1139 pvr2_hdw_cpureset_assert(hdw,1);
1140
1141 /* upload the firmware to address 0000-1fff in 2048 (=0x800) bytes
1142 chunk. */
1143
1144 ret = 0;
1145 for(address = 0; address < fw_entry->size; address += 0x800) {
1146 memcpy(fw_ptr, fw_entry->data + address, 0x800);
1147 ret += usb_control_msg(hdw->usb_dev, pipe, 0xa0, 0x40, address,
1148 0, fw_ptr, 0x800, HZ);
1149 }
1150
1151 trace_firmware("Upload done, releasing device's CPU");
1152
1153 /* Now release the CPU. It will disconnect and reconnect later. */
1154 pvr2_hdw_cpureset_assert(hdw,0);
1155
1156 kfree(fw_ptr);
1157 release_firmware(fw_entry);
1158
1159 trace_firmware("Upload done (%d bytes sent)",ret);
1160
1161 /* We should have written 8192 bytes */
1162 if (ret == 8192) {
1163 hdw->fw1_state = FW1_STATE_RELOAD;
1164 return 0;
1165 }
1166
1167 return -EIO;
1168}
1169
1170
1171/*
1172 * pvr2_upload_firmware2()
1173 *
1174 * This uploads encoder firmware on endpoint 2.
1175 *
1176 */
1177
1178int pvr2_upload_firmware2(struct pvr2_hdw *hdw)
1179{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001180 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001181 void *fw_ptr;
Mike Isely90060d32007-02-08 02:02:53 -03001182 unsigned int pipe, fw_len, fw_done, bcnt, icnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001183 int actual_length;
1184 int ret = 0;
1185 int fwidx;
1186 static const char *fw_files[] = {
1187 CX2341X_FIRM_ENC_FILENAME,
1188 };
1189
Mike Isely989eb152007-11-26 01:53:12 -03001190 if (hdw->hdw_desc->flag_skip_cx23416_firmware) {
Mike Isely1d643a32007-09-08 22:18:50 -03001191 return 0;
1192 }
1193
Mike Iselyd8554972006-06-26 20:58:46 -03001194 trace_firmware("pvr2_upload_firmware2");
1195
1196 ret = pvr2_locate_firmware(hdw,&fw_entry,"encoder",
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -03001197 ARRAY_SIZE(fw_files), fw_files);
Mike Iselyd8554972006-06-26 20:58:46 -03001198 if (ret < 0) return ret;
1199 fwidx = ret;
1200 ret = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -03001201 /* Since we're about to completely reinitialize the encoder,
1202 invalidate our cached copy of its configuration state. Next
1203 time we configure the encoder, then we'll fully configure it. */
1204 hdw->enc_cur_valid = 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001205
1206 /* First prepare firmware loading */
1207 ret |= pvr2_write_register(hdw, 0x0048, 0xffffffff); /*interrupt mask*/
1208 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000088); /*gpio dir*/
1209 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1210 ret |= pvr2_hdw_cmd_deep_reset(hdw);
1211 ret |= pvr2_write_register(hdw, 0xa064, 0x00000000); /*APU command*/
1212 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000408); /*gpio dir*/
1213 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1214 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffed); /*VPU ctrl*/
1215 ret |= pvr2_write_register(hdw, 0x9054, 0xfffffffd); /*reset hw blocks*/
1216 ret |= pvr2_write_register(hdw, 0x07f8, 0x80000800); /*encoder SDRAM refresh*/
1217 ret |= pvr2_write_register(hdw, 0x07fc, 0x0000001a); /*encoder SDRAM pre-charge*/
1218 ret |= pvr2_write_register(hdw, 0x0700, 0x00000000); /*I2C clock*/
1219 ret |= pvr2_write_register(hdw, 0xaa00, 0x00000000); /*unknown*/
1220 ret |= pvr2_write_register(hdw, 0xaa04, 0x00057810); /*unknown*/
1221 ret |= pvr2_write_register(hdw, 0xaa10, 0x00148500); /*unknown*/
1222 ret |= pvr2_write_register(hdw, 0xaa18, 0x00840000); /*unknown*/
Mike Isely567d7112007-01-28 15:38:55 -03001223 LOCK_TAKE(hdw->ctl_lock); do {
1224 hdw->cmd_buffer[0] = FX2CMD_FWPOST1;
Al Viro89952d12007-03-14 09:17:59 +00001225 ret |= pvr2_send_request(hdw,hdw->cmd_buffer,1,NULL,0);
Mike Isely567d7112007-01-28 15:38:55 -03001226 hdw->cmd_buffer[0] = FX2CMD_MEMSEL;
1227 hdw->cmd_buffer[1] = 0;
Al Viro89952d12007-03-14 09:17:59 +00001228 ret |= pvr2_send_request(hdw,hdw->cmd_buffer,2,NULL,0);
Mike Isely567d7112007-01-28 15:38:55 -03001229 } while (0); LOCK_GIVE(hdw->ctl_lock);
Mike Iselyd8554972006-06-26 20:58:46 -03001230
1231 if (ret) {
1232 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1233 "firmware2 upload prep failed, ret=%d",ret);
1234 release_firmware(fw_entry);
1235 return ret;
1236 }
1237
1238 /* Now send firmware */
1239
1240 fw_len = fw_entry->size;
1241
Mike Isely90060d32007-02-08 02:02:53 -03001242 if (fw_len % sizeof(u32)) {
Mike Iselyd8554972006-06-26 20:58:46 -03001243 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1244 "size of %s firmware"
Mike Isely48dc30a2007-03-03 10:13:05 -02001245 " must be a multiple of %zu bytes",
Mike Isely90060d32007-02-08 02:02:53 -03001246 fw_files[fwidx],sizeof(u32));
Mike Iselyd8554972006-06-26 20:58:46 -03001247 release_firmware(fw_entry);
1248 return -1;
1249 }
1250
1251 fw_ptr = kmalloc(FIRMWARE_CHUNK_SIZE, GFP_KERNEL);
1252 if (fw_ptr == NULL){
1253 release_firmware(fw_entry);
1254 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1255 "failed to allocate memory for firmware2 upload");
1256 return -ENOMEM;
1257 }
1258
1259 pipe = usb_sndbulkpipe(hdw->usb_dev, PVR2_FIRMWARE_ENDPOINT);
1260
Mike Isely90060d32007-02-08 02:02:53 -03001261 fw_done = 0;
1262 for (fw_done = 0; fw_done < fw_len;) {
1263 bcnt = fw_len - fw_done;
1264 if (bcnt > FIRMWARE_CHUNK_SIZE) bcnt = FIRMWARE_CHUNK_SIZE;
1265 memcpy(fw_ptr, fw_entry->data + fw_done, bcnt);
1266 /* Usbsnoop log shows that we must swap bytes... */
1267 for (icnt = 0; icnt < bcnt/4 ; icnt++)
1268 ((u32 *)fw_ptr)[icnt] =
1269 ___swab32(((u32 *)fw_ptr)[icnt]);
Mike Iselyd8554972006-06-26 20:58:46 -03001270
Mike Isely90060d32007-02-08 02:02:53 -03001271 ret |= usb_bulk_msg(hdw->usb_dev, pipe, fw_ptr,bcnt,
Mike Iselyd8554972006-06-26 20:58:46 -03001272 &actual_length, HZ);
Mike Isely90060d32007-02-08 02:02:53 -03001273 ret |= (actual_length != bcnt);
1274 if (ret) break;
1275 fw_done += bcnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001276 }
1277
1278 trace_firmware("upload of %s : %i / %i ",
1279 fw_files[fwidx],fw_done,fw_len);
1280
1281 kfree(fw_ptr);
1282 release_firmware(fw_entry);
1283
1284 if (ret) {
1285 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1286 "firmware2 upload transfer failure");
1287 return ret;
1288 }
1289
1290 /* Finish upload */
1291
1292 ret |= pvr2_write_register(hdw, 0x9054, 0xffffffff); /*reset hw blocks*/
1293 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffe8); /*VPU ctrl*/
Mike Isely567d7112007-01-28 15:38:55 -03001294 LOCK_TAKE(hdw->ctl_lock); do {
1295 hdw->cmd_buffer[0] = FX2CMD_MEMSEL;
1296 hdw->cmd_buffer[1] = 0;
Al Viro89952d12007-03-14 09:17:59 +00001297 ret |= pvr2_send_request(hdw,hdw->cmd_buffer,2,NULL,0);
Mike Isely567d7112007-01-28 15:38:55 -03001298 } while (0); LOCK_GIVE(hdw->ctl_lock);
Mike Iselyd8554972006-06-26 20:58:46 -03001299
1300 if (ret) {
1301 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1302 "firmware2 upload post-proc failure");
Mike Iselyd8554972006-06-26 20:58:46 -03001303 }
1304 return ret;
1305}
1306
1307
Mike Isely681c7392007-11-26 01:48:52 -03001308static const char *pvr2_get_state_name(unsigned int st)
Mike Iselyd8554972006-06-26 20:58:46 -03001309{
Mike Isely681c7392007-11-26 01:48:52 -03001310 if (st < ARRAY_SIZE(pvr2_state_names)) {
1311 return pvr2_state_names[st];
Mike Iselyd8554972006-06-26 20:58:46 -03001312 }
Mike Isely681c7392007-11-26 01:48:52 -03001313 return "???";
Mike Iselyd8554972006-06-26 20:58:46 -03001314}
1315
Mike Isely681c7392007-11-26 01:48:52 -03001316static int pvr2_decoder_enable(struct pvr2_hdw *hdw,int enablefl)
Mike Iselyd8554972006-06-26 20:58:46 -03001317{
Mike Isely681c7392007-11-26 01:48:52 -03001318 if (!hdw->decoder_ctrl) {
1319 if (!hdw->flag_decoder_missed) {
1320 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1321 "WARNING: No decoder present");
1322 hdw->flag_decoder_missed = !0;
1323 trace_stbit("flag_decoder_missed",
1324 hdw->flag_decoder_missed);
1325 }
1326 return -EIO;
Mike Iselyd8554972006-06-26 20:58:46 -03001327 }
Mike Isely681c7392007-11-26 01:48:52 -03001328 hdw->decoder_ctrl->enable(hdw->decoder_ctrl->ctxt,enablefl);
Mike Iselyd8554972006-06-26 20:58:46 -03001329 return 0;
1330}
1331
1332
Mike Isely681c7392007-11-26 01:48:52 -03001333void pvr2_hdw_set_decoder(struct pvr2_hdw *hdw,struct pvr2_decoder_ctrl *ptr)
1334{
1335 if (hdw->decoder_ctrl == ptr) return;
1336 hdw->decoder_ctrl = ptr;
1337 if (hdw->decoder_ctrl && hdw->flag_decoder_missed) {
1338 hdw->flag_decoder_missed = 0;
1339 trace_stbit("flag_decoder_missed",
1340 hdw->flag_decoder_missed);
1341 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1342 "Decoder has appeared");
1343 pvr2_hdw_state_sched(hdw);
1344 }
1345}
1346
1347
1348int pvr2_hdw_get_state(struct pvr2_hdw *hdw)
1349{
1350 return hdw->master_state;
1351}
1352
1353
1354static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *hdw)
1355{
1356 if (!hdw->flag_tripped) return 0;
1357 hdw->flag_tripped = 0;
1358 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1359 "Clearing driver error statuss");
1360 return !0;
1361}
1362
1363
1364int pvr2_hdw_untrip(struct pvr2_hdw *hdw)
1365{
1366 int fl;
1367 LOCK_TAKE(hdw->big_lock); do {
1368 fl = pvr2_hdw_untrip_unlocked(hdw);
1369 } while (0); LOCK_GIVE(hdw->big_lock);
1370 if (fl) pvr2_hdw_state_sched(hdw);
1371 return 0;
1372}
1373
1374
1375const char *pvr2_hdw_get_state_name(unsigned int id)
1376{
1377 if (id >= ARRAY_SIZE(pvr2_state_names)) return NULL;
1378 return pvr2_state_names[id];
1379}
1380
1381
Mike Iselyd8554972006-06-26 20:58:46 -03001382int pvr2_hdw_get_streaming(struct pvr2_hdw *hdw)
1383{
Mike Isely681c7392007-11-26 01:48:52 -03001384 return hdw->state_pipeline_req != 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001385}
1386
1387
1388int pvr2_hdw_set_streaming(struct pvr2_hdw *hdw,int enable_flag)
1389{
Mike Isely681c7392007-11-26 01:48:52 -03001390 int ret,st;
Mike Iselyd8554972006-06-26 20:58:46 -03001391 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03001392 pvr2_hdw_untrip_unlocked(hdw);
1393 if ((!enable_flag) != !(hdw->state_pipeline_req)) {
1394 hdw->state_pipeline_req = enable_flag != 0;
1395 pvr2_trace(PVR2_TRACE_START_STOP,
1396 "/*--TRACE_STREAM--*/ %s",
1397 enable_flag ? "enable" : "disable");
1398 }
1399 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001400 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001401 if ((ret = pvr2_hdw_wait(hdw,0)) < 0) return ret;
1402 if (enable_flag) {
1403 while ((st = hdw->master_state) != PVR2_STATE_RUN) {
1404 if (st != PVR2_STATE_READY) return -EIO;
1405 if ((ret = pvr2_hdw_wait(hdw,st)) < 0) return ret;
1406 }
1407 }
Mike Iselyd8554972006-06-26 20:58:46 -03001408 return 0;
1409}
1410
1411
1412int pvr2_hdw_set_stream_type(struct pvr2_hdw *hdw,enum pvr2_config config)
1413{
Mike Isely681c7392007-11-26 01:48:52 -03001414 int fl;
Mike Iselyd8554972006-06-26 20:58:46 -03001415 LOCK_TAKE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001416 if ((fl = (hdw->desired_stream_type != config)) != 0) {
1417 hdw->desired_stream_type = config;
1418 hdw->state_pipeline_config = 0;
1419 trace_stbit("state_pipeline_config",
1420 hdw->state_pipeline_config);
1421 pvr2_hdw_state_sched(hdw);
1422 }
Mike Iselyd8554972006-06-26 20:58:46 -03001423 LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001424 if (fl) return 0;
1425 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03001426}
1427
1428
1429static int get_default_tuner_type(struct pvr2_hdw *hdw)
1430{
1431 int unit_number = hdw->unit_number;
1432 int tp = -1;
1433 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1434 tp = tuner[unit_number];
1435 }
1436 if (tp < 0) return -EINVAL;
1437 hdw->tuner_type = tp;
Mike Iselyaaf78842007-11-26 02:04:11 -03001438 hdw->tuner_updated = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03001439 return 0;
1440}
1441
1442
1443static v4l2_std_id get_default_standard(struct pvr2_hdw *hdw)
1444{
1445 int unit_number = hdw->unit_number;
1446 int tp = 0;
1447 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1448 tp = video_std[unit_number];
Mike Isely6a540252007-12-02 23:51:34 -03001449 if (tp) return tp;
Mike Iselyd8554972006-06-26 20:58:46 -03001450 }
Mike Isely6a540252007-12-02 23:51:34 -03001451 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001452}
1453
1454
1455static unsigned int get_default_error_tolerance(struct pvr2_hdw *hdw)
1456{
1457 int unit_number = hdw->unit_number;
1458 int tp = 0;
1459 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1460 tp = tolerance[unit_number];
1461 }
1462 return tp;
1463}
1464
1465
1466static int pvr2_hdw_check_firmware(struct pvr2_hdw *hdw)
1467{
1468 /* Try a harmless request to fetch the eeprom's address over
1469 endpoint 1. See what happens. Only the full FX2 image can
1470 respond to this. If this probe fails then likely the FX2
1471 firmware needs be loaded. */
1472 int result;
1473 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03001474 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03001475 result = pvr2_send_request_ex(hdw,HZ*1,!0,
1476 hdw->cmd_buffer,1,
1477 hdw->cmd_buffer,1);
1478 if (result < 0) break;
1479 } while(0); LOCK_GIVE(hdw->ctl_lock);
1480 if (result) {
1481 pvr2_trace(PVR2_TRACE_INIT,
1482 "Probe of device endpoint 1 result status %d",
1483 result);
1484 } else {
1485 pvr2_trace(PVR2_TRACE_INIT,
1486 "Probe of device endpoint 1 succeeded");
1487 }
1488 return result == 0;
1489}
1490
Mike Isely9f66d4e2007-09-08 22:28:51 -03001491struct pvr2_std_hack {
1492 v4l2_std_id pat; /* Pattern to match */
1493 v4l2_std_id msk; /* Which bits we care about */
1494 v4l2_std_id std; /* What additional standards or default to set */
1495};
1496
1497/* This data structure labels specific combinations of standards from
1498 tveeprom that we'll try to recognize. If we recognize one, then assume
1499 a specified default standard to use. This is here because tveeprom only
1500 tells us about available standards not the intended default standard (if
1501 any) for the device in question. We guess the default based on what has
1502 been reported as available. Note that this is only for guessing a
1503 default - which can always be overridden explicitly - and if the user
1504 has otherwise named a default then that default will always be used in
1505 place of this table. */
1506const static struct pvr2_std_hack std_eeprom_maps[] = {
1507 { /* PAL(B/G) */
1508 .pat = V4L2_STD_B|V4L2_STD_GH,
1509 .std = V4L2_STD_PAL_B|V4L2_STD_PAL_B1|V4L2_STD_PAL_G,
1510 },
1511 { /* NTSC(M) */
1512 .pat = V4L2_STD_MN,
1513 .std = V4L2_STD_NTSC_M,
1514 },
1515 { /* PAL(I) */
1516 .pat = V4L2_STD_PAL_I,
1517 .std = V4L2_STD_PAL_I,
1518 },
1519 { /* SECAM(L/L') */
1520 .pat = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1521 .std = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1522 },
1523 { /* PAL(D/D1/K) */
1524 .pat = V4L2_STD_DK,
Roel Kluinea2562d2007-12-02 23:04:57 -03001525 .std = V4L2_STD_PAL_D|V4L2_STD_PAL_D1|V4L2_STD_PAL_K,
Mike Isely9f66d4e2007-09-08 22:28:51 -03001526 },
1527};
1528
Mike Iselyd8554972006-06-26 20:58:46 -03001529static void pvr2_hdw_setup_std(struct pvr2_hdw *hdw)
1530{
1531 char buf[40];
1532 unsigned int bcnt;
Mike Isely3d290bd2007-12-03 01:47:12 -03001533 v4l2_std_id std1,std2,std3;
Mike Iselyd8554972006-06-26 20:58:46 -03001534
1535 std1 = get_default_standard(hdw);
Mike Isely3d290bd2007-12-03 01:47:12 -03001536 std3 = std1 ? 0 : hdw->hdw_desc->default_std_mask;
Mike Iselyd8554972006-06-26 20:58:46 -03001537
1538 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),hdw->std_mask_eeprom);
Mike Isely56585382007-09-08 22:32:12 -03001539 pvr2_trace(PVR2_TRACE_STD,
Mike Isely56dcbfa2007-11-26 02:00:51 -03001540 "Supported video standard(s) reported available"
1541 " in hardware: %.*s",
Mike Iselyd8554972006-06-26 20:58:46 -03001542 bcnt,buf);
1543
1544 hdw->std_mask_avail = hdw->std_mask_eeprom;
1545
Mike Isely3d290bd2007-12-03 01:47:12 -03001546 std2 = (std1|std3) & ~hdw->std_mask_avail;
Mike Iselyd8554972006-06-26 20:58:46 -03001547 if (std2) {
1548 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std2);
Mike Isely56585382007-09-08 22:32:12 -03001549 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001550 "Expanding supported video standards"
1551 " to include: %.*s",
1552 bcnt,buf);
1553 hdw->std_mask_avail |= std2;
1554 }
1555
1556 pvr2_hdw_internal_set_std_avail(hdw);
1557
1558 if (std1) {
1559 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std1);
Mike Isely56585382007-09-08 22:32:12 -03001560 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001561 "Initial video standard forced to %.*s",
1562 bcnt,buf);
1563 hdw->std_mask_cur = std1;
1564 hdw->std_dirty = !0;
1565 pvr2_hdw_internal_find_stdenum(hdw);
1566 return;
1567 }
Mike Isely3d290bd2007-12-03 01:47:12 -03001568 if (std3) {
1569 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std3);
1570 pvr2_trace(PVR2_TRACE_STD,
1571 "Initial video standard"
1572 " (determined by device type): %.*s",bcnt,buf);
1573 hdw->std_mask_cur = std3;
1574 hdw->std_dirty = !0;
1575 pvr2_hdw_internal_find_stdenum(hdw);
1576 return;
1577 }
Mike Iselyd8554972006-06-26 20:58:46 -03001578
Mike Isely9f66d4e2007-09-08 22:28:51 -03001579 {
1580 unsigned int idx;
1581 for (idx = 0; idx < ARRAY_SIZE(std_eeprom_maps); idx++) {
1582 if (std_eeprom_maps[idx].msk ?
1583 ((std_eeprom_maps[idx].pat ^
1584 hdw->std_mask_eeprom) &
1585 std_eeprom_maps[idx].msk) :
1586 (std_eeprom_maps[idx].pat !=
1587 hdw->std_mask_eeprom)) continue;
1588 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),
1589 std_eeprom_maps[idx].std);
Mike Isely56585382007-09-08 22:32:12 -03001590 pvr2_trace(PVR2_TRACE_STD,
Mike Isely9f66d4e2007-09-08 22:28:51 -03001591 "Initial video standard guessed as %.*s",
1592 bcnt,buf);
1593 hdw->std_mask_cur = std_eeprom_maps[idx].std;
1594 hdw->std_dirty = !0;
1595 pvr2_hdw_internal_find_stdenum(hdw);
1596 return;
1597 }
1598 }
1599
Mike Iselyd8554972006-06-26 20:58:46 -03001600 if (hdw->std_enum_cnt > 1) {
1601 // Autoselect the first listed standard
1602 hdw->std_enum_cur = 1;
1603 hdw->std_mask_cur = hdw->std_defs[hdw->std_enum_cur-1].id;
1604 hdw->std_dirty = !0;
Mike Isely56585382007-09-08 22:32:12 -03001605 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001606 "Initial video standard auto-selected to %s",
1607 hdw->std_defs[hdw->std_enum_cur-1].name);
1608 return;
1609 }
1610
Mike Isely0885ba12006-06-25 21:30:47 -03001611 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Iselyd8554972006-06-26 20:58:46 -03001612 "Unable to select a viable initial video standard");
1613}
1614
1615
1616static void pvr2_hdw_setup_low(struct pvr2_hdw *hdw)
1617{
1618 int ret;
1619 unsigned int idx;
1620 struct pvr2_ctrl *cptr;
1621 int reloadFl = 0;
Mike Isely989eb152007-11-26 01:53:12 -03001622 if (hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03001623 if (!reloadFl) {
1624 reloadFl =
1625 (hdw->usb_intf->cur_altsetting->desc.bNumEndpoints
1626 == 0);
1627 if (reloadFl) {
1628 pvr2_trace(PVR2_TRACE_INIT,
1629 "USB endpoint config looks strange"
1630 "; possibly firmware needs to be"
1631 " loaded");
1632 }
1633 }
1634 if (!reloadFl) {
1635 reloadFl = !pvr2_hdw_check_firmware(hdw);
1636 if (reloadFl) {
1637 pvr2_trace(PVR2_TRACE_INIT,
1638 "Check for FX2 firmware failed"
1639 "; possibly firmware needs to be"
1640 " loaded");
1641 }
1642 }
Mike Iselyd8554972006-06-26 20:58:46 -03001643 if (reloadFl) {
Mike Isely1d643a32007-09-08 22:18:50 -03001644 if (pvr2_upload_firmware1(hdw) != 0) {
1645 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1646 "Failure uploading firmware1");
1647 }
1648 return;
Mike Iselyd8554972006-06-26 20:58:46 -03001649 }
1650 }
Mike Iselyd8554972006-06-26 20:58:46 -03001651 hdw->fw1_state = FW1_STATE_OK;
1652
1653 if (initusbreset) {
1654 pvr2_hdw_device_reset(hdw);
1655 }
1656 if (!pvr2_hdw_dev_ok(hdw)) return;
1657
Mike Isely989eb152007-11-26 01:53:12 -03001658 for (idx = 0; idx < hdw->hdw_desc->client_modules.cnt; idx++) {
1659 request_module(hdw->hdw_desc->client_modules.lst[idx]);
Mike Iselyd8554972006-06-26 20:58:46 -03001660 }
1661
Mike Isely989eb152007-11-26 01:53:12 -03001662 if (!hdw->hdw_desc->flag_no_powerup) {
Mike Isely1d643a32007-09-08 22:18:50 -03001663 pvr2_hdw_cmd_powerup(hdw);
1664 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselyd8554972006-06-26 20:58:46 -03001665 }
1666
1667 // This step MUST happen after the earlier powerup step.
1668 pvr2_i2c_core_init(hdw);
1669 if (!pvr2_hdw_dev_ok(hdw)) return;
1670
Mike Iselyc05c0462006-06-25 20:04:25 -03001671 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03001672 cptr = hdw->controls + idx;
1673 if (cptr->info->skip_init) continue;
1674 if (!cptr->info->set_value) continue;
1675 cptr->info->set_value(cptr,~0,cptr->info->default_value);
1676 }
1677
Mike Isely1bde0282006-12-27 23:30:13 -03001678 /* Set up special default values for the television and radio
1679 frequencies here. It's not really important what these defaults
1680 are, but I set them to something usable in the Chicago area just
1681 to make driver testing a little easier. */
1682
1683 /* US Broadcast channel 7 (175.25 MHz) */
1684 hdw->freqValTelevision = 175250000L;
1685 /* 104.3 MHz, a usable FM station for my area */
1686 hdw->freqValRadio = 104300000L;
1687
Mike Iselyd8554972006-06-26 20:58:46 -03001688 // Do not use pvr2_reset_ctl_endpoints() here. It is not
1689 // thread-safe against the normal pvr2_send_request() mechanism.
1690 // (We should make it thread safe).
1691
Mike Iselyaaf78842007-11-26 02:04:11 -03001692 if (hdw->hdw_desc->flag_has_hauppauge_rom) {
1693 ret = pvr2_hdw_get_eeprom_addr(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001694 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselyaaf78842007-11-26 02:04:11 -03001695 if (ret < 0) {
1696 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1697 "Unable to determine location of eeprom,"
1698 " skipping");
1699 } else {
1700 hdw->eeprom_addr = ret;
1701 pvr2_eeprom_analyze(hdw);
1702 if (!pvr2_hdw_dev_ok(hdw)) return;
1703 }
1704 } else {
1705 hdw->tuner_type = hdw->hdw_desc->default_tuner_type;
1706 hdw->tuner_updated = !0;
1707 hdw->std_mask_eeprom = V4L2_STD_ALL;
Mike Iselyd8554972006-06-26 20:58:46 -03001708 }
1709
1710 pvr2_hdw_setup_std(hdw);
1711
1712 if (!get_default_tuner_type(hdw)) {
1713 pvr2_trace(PVR2_TRACE_INIT,
1714 "pvr2_hdw_setup: Tuner type overridden to %d",
1715 hdw->tuner_type);
1716 }
1717
Mike Iselyd8554972006-06-26 20:58:46 -03001718 pvr2_i2c_core_check_stale(hdw);
1719 hdw->tuner_updated = 0;
1720
1721 if (!pvr2_hdw_dev_ok(hdw)) return;
1722
Mike Isely681c7392007-11-26 01:48:52 -03001723 pvr2_hdw_commit_setup(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001724
1725 hdw->vid_stream = pvr2_stream_create();
1726 if (!pvr2_hdw_dev_ok(hdw)) return;
1727 pvr2_trace(PVR2_TRACE_INIT,
1728 "pvr2_hdw_setup: video stream is %p",hdw->vid_stream);
1729 if (hdw->vid_stream) {
1730 idx = get_default_error_tolerance(hdw);
1731 if (idx) {
1732 pvr2_trace(PVR2_TRACE_INIT,
1733 "pvr2_hdw_setup: video stream %p"
1734 " setting tolerance %u",
1735 hdw->vid_stream,idx);
1736 }
1737 pvr2_stream_setup(hdw->vid_stream,hdw->usb_dev,
1738 PVR2_VID_ENDPOINT,idx);
1739 }
1740
1741 if (!pvr2_hdw_dev_ok(hdw)) return;
1742
Mike Iselyd8554972006-06-26 20:58:46 -03001743 hdw->flag_init_ok = !0;
Mike Isely681c7392007-11-26 01:48:52 -03001744
1745 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001746}
1747
1748
Mike Isely681c7392007-11-26 01:48:52 -03001749/* Set up the structure and attempt to put the device into a usable state.
1750 This can be a time-consuming operation, which is why it is not done
1751 internally as part of the create() step. */
1752static void pvr2_hdw_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03001753{
1754 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) begin",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03001755 do {
Mike Iselyd8554972006-06-26 20:58:46 -03001756 pvr2_hdw_setup_low(hdw);
1757 pvr2_trace(PVR2_TRACE_INIT,
1758 "pvr2_hdw_setup(hdw=%p) done, ok=%d init_ok=%d",
Mike Isely681c7392007-11-26 01:48:52 -03001759 hdw,pvr2_hdw_dev_ok(hdw),hdw->flag_init_ok);
Mike Iselyd8554972006-06-26 20:58:46 -03001760 if (pvr2_hdw_dev_ok(hdw)) {
Mike Isely681c7392007-11-26 01:48:52 -03001761 if (hdw->flag_init_ok) {
Mike Iselyd8554972006-06-26 20:58:46 -03001762 pvr2_trace(
1763 PVR2_TRACE_INFO,
1764 "Device initialization"
1765 " completed successfully.");
1766 break;
1767 }
1768 if (hdw->fw1_state == FW1_STATE_RELOAD) {
1769 pvr2_trace(
1770 PVR2_TRACE_INFO,
1771 "Device microcontroller firmware"
1772 " (re)loaded; it should now reset"
1773 " and reconnect.");
1774 break;
1775 }
1776 pvr2_trace(
1777 PVR2_TRACE_ERROR_LEGS,
1778 "Device initialization was not successful.");
1779 if (hdw->fw1_state == FW1_STATE_MISSING) {
1780 pvr2_trace(
1781 PVR2_TRACE_ERROR_LEGS,
1782 "Giving up since device"
1783 " microcontroller firmware"
1784 " appears to be missing.");
1785 break;
1786 }
1787 }
1788 if (procreload) {
1789 pvr2_trace(
1790 PVR2_TRACE_ERROR_LEGS,
1791 "Attempting pvrusb2 recovery by reloading"
1792 " primary firmware.");
1793 pvr2_trace(
1794 PVR2_TRACE_ERROR_LEGS,
1795 "If this works, device should disconnect"
1796 " and reconnect in a sane state.");
1797 hdw->fw1_state = FW1_STATE_UNKNOWN;
1798 pvr2_upload_firmware1(hdw);
1799 } else {
1800 pvr2_trace(
1801 PVR2_TRACE_ERROR_LEGS,
1802 "***WARNING*** pvrusb2 device hardware"
1803 " appears to be jammed"
1804 " and I can't clear it.");
1805 pvr2_trace(
1806 PVR2_TRACE_ERROR_LEGS,
1807 "You might need to power cycle"
1808 " the pvrusb2 device"
1809 " in order to recover.");
1810 }
Mike Isely681c7392007-11-26 01:48:52 -03001811 } while (0);
Mike Iselyd8554972006-06-26 20:58:46 -03001812 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) end",hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001813}
1814
1815
1816/* Create and return a structure for interacting with the underlying
1817 hardware */
1818struct pvr2_hdw *pvr2_hdw_create(struct usb_interface *intf,
1819 const struct usb_device_id *devid)
1820{
Mike Isely7fb20fa2008-04-22 14:45:37 -03001821 unsigned int idx,cnt1,cnt2,m;
Mike Iselyd8554972006-06-26 20:58:46 -03001822 struct pvr2_hdw *hdw;
Mike Iselyd8554972006-06-26 20:58:46 -03001823 int valid_std_mask;
1824 struct pvr2_ctrl *cptr;
Mike Isely989eb152007-11-26 01:53:12 -03001825 const struct pvr2_device_desc *hdw_desc;
Mike Iselyd8554972006-06-26 20:58:46 -03001826 __u8 ifnum;
Mike Iselyb30d2442006-06-25 20:05:01 -03001827 struct v4l2_queryctrl qctrl;
1828 struct pvr2_ctl_info *ciptr;
Mike Iselyd8554972006-06-26 20:58:46 -03001829
Mike Iselyd130fa82007-12-08 17:20:06 -03001830 hdw_desc = (const struct pvr2_device_desc *)(devid->driver_info);
Mike Iselyd8554972006-06-26 20:58:46 -03001831
Mike Iselyca545f72007-01-20 00:37:11 -03001832 hdw = kzalloc(sizeof(*hdw),GFP_KERNEL);
Mike Iselyd8554972006-06-26 20:58:46 -03001833 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_create: hdw=%p, type \"%s\"",
Mike Isely989eb152007-11-26 01:53:12 -03001834 hdw,hdw_desc->description);
Mike Iselyd8554972006-06-26 20:58:46 -03001835 if (!hdw) goto fail;
Mike Isely681c7392007-11-26 01:48:52 -03001836
1837 init_timer(&hdw->quiescent_timer);
1838 hdw->quiescent_timer.data = (unsigned long)hdw;
1839 hdw->quiescent_timer.function = pvr2_hdw_quiescent_timeout;
1840
1841 init_timer(&hdw->encoder_wait_timer);
1842 hdw->encoder_wait_timer.data = (unsigned long)hdw;
1843 hdw->encoder_wait_timer.function = pvr2_hdw_encoder_wait_timeout;
1844
1845 hdw->master_state = PVR2_STATE_DEAD;
1846
1847 init_waitqueue_head(&hdw->state_wait_data);
1848
Mike Isely18103c52007-01-20 00:09:47 -03001849 hdw->tuner_signal_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -03001850 cx2341x_fill_defaults(&hdw->enc_ctl_state);
Mike Iselyd8554972006-06-26 20:58:46 -03001851
Mike Isely7fb20fa2008-04-22 14:45:37 -03001852 /* Calculate which inputs are OK */
1853 m = 0;
1854 if (hdw_desc->flag_has_analogtuner) m |= 1 << PVR2_CVAL_INPUT_TV;
Mike Iselye8f5bac2008-04-22 14:45:40 -03001855 if (hdw_desc->digital_control_scheme != PVR2_DIGITAL_SCHEME_NONE) {
1856 m |= 1 << PVR2_CVAL_INPUT_DTV;
1857 }
Mike Isely7fb20fa2008-04-22 14:45:37 -03001858 if (hdw_desc->flag_has_svideo) m |= 1 << PVR2_CVAL_INPUT_SVIDEO;
1859 if (hdw_desc->flag_has_composite) m |= 1 << PVR2_CVAL_INPUT_COMPOSITE;
1860 if (hdw_desc->flag_has_fmradio) m |= 1 << PVR2_CVAL_INPUT_RADIO;
1861 hdw->input_avail_mask = m;
1862
Mike Iselyc05c0462006-06-25 20:04:25 -03001863 hdw->control_cnt = CTRLDEF_COUNT;
Mike Iselyb30d2442006-06-25 20:05:01 -03001864 hdw->control_cnt += MPEGDEF_COUNT;
Mike Iselyca545f72007-01-20 00:37:11 -03001865 hdw->controls = kzalloc(sizeof(struct pvr2_ctrl) * hdw->control_cnt,
Mike Iselyd8554972006-06-26 20:58:46 -03001866 GFP_KERNEL);
1867 if (!hdw->controls) goto fail;
Mike Isely989eb152007-11-26 01:53:12 -03001868 hdw->hdw_desc = hdw_desc;
Mike Iselyc05c0462006-06-25 20:04:25 -03001869 for (idx = 0; idx < hdw->control_cnt; idx++) {
1870 cptr = hdw->controls + idx;
1871 cptr->hdw = hdw;
1872 }
Mike Iselyd8554972006-06-26 20:58:46 -03001873 for (idx = 0; idx < 32; idx++) {
1874 hdw->std_mask_ptrs[idx] = hdw->std_mask_names[idx];
1875 }
Mike Iselyc05c0462006-06-25 20:04:25 -03001876 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03001877 cptr = hdw->controls + idx;
Mike Iselyd8554972006-06-26 20:58:46 -03001878 cptr->info = control_defs+idx;
1879 }
Mike Iselydbc40a02008-04-22 14:45:39 -03001880
1881 /* Ensure that default input choice is a valid one. */
1882 m = hdw->input_avail_mask;
1883 if (m) for (idx = 0; idx < (sizeof(m) << 3); idx++) {
1884 if (!((1 << idx) & m)) continue;
1885 hdw->input_val = idx;
1886 break;
1887 }
1888
Mike Iselyb30d2442006-06-25 20:05:01 -03001889 /* Define and configure additional controls from cx2341x module. */
Mike Iselyca545f72007-01-20 00:37:11 -03001890 hdw->mpeg_ctrl_info = kzalloc(
Mike Iselyb30d2442006-06-25 20:05:01 -03001891 sizeof(*(hdw->mpeg_ctrl_info)) * MPEGDEF_COUNT, GFP_KERNEL);
1892 if (!hdw->mpeg_ctrl_info) goto fail;
Mike Iselyb30d2442006-06-25 20:05:01 -03001893 for (idx = 0; idx < MPEGDEF_COUNT; idx++) {
1894 cptr = hdw->controls + idx + CTRLDEF_COUNT;
1895 ciptr = &(hdw->mpeg_ctrl_info[idx].info);
1896 ciptr->desc = hdw->mpeg_ctrl_info[idx].desc;
1897 ciptr->name = mpeg_ids[idx].strid;
1898 ciptr->v4l_id = mpeg_ids[idx].id;
1899 ciptr->skip_init = !0;
1900 ciptr->get_value = ctrl_cx2341x_get;
1901 ciptr->get_v4lflags = ctrl_cx2341x_getv4lflags;
1902 ciptr->is_dirty = ctrl_cx2341x_is_dirty;
1903 if (!idx) ciptr->clear_dirty = ctrl_cx2341x_clear_dirty;
1904 qctrl.id = ciptr->v4l_id;
1905 cx2341x_ctrl_query(&hdw->enc_ctl_state,&qctrl);
1906 if (!(qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY)) {
1907 ciptr->set_value = ctrl_cx2341x_set;
1908 }
1909 strncpy(hdw->mpeg_ctrl_info[idx].desc,qctrl.name,
1910 PVR2_CTLD_INFO_DESC_SIZE);
1911 hdw->mpeg_ctrl_info[idx].desc[PVR2_CTLD_INFO_DESC_SIZE-1] = 0;
1912 ciptr->default_value = qctrl.default_value;
1913 switch (qctrl.type) {
1914 default:
1915 case V4L2_CTRL_TYPE_INTEGER:
1916 ciptr->type = pvr2_ctl_int;
1917 ciptr->def.type_int.min_value = qctrl.minimum;
1918 ciptr->def.type_int.max_value = qctrl.maximum;
1919 break;
1920 case V4L2_CTRL_TYPE_BOOLEAN:
1921 ciptr->type = pvr2_ctl_bool;
1922 break;
1923 case V4L2_CTRL_TYPE_MENU:
1924 ciptr->type = pvr2_ctl_enum;
1925 ciptr->def.type_enum.value_names =
1926 cx2341x_ctrl_get_menu(ciptr->v4l_id);
1927 for (cnt1 = 0;
1928 ciptr->def.type_enum.value_names[cnt1] != NULL;
1929 cnt1++) { }
1930 ciptr->def.type_enum.count = cnt1;
1931 break;
1932 }
1933 cptr->info = ciptr;
1934 }
Mike Iselyd8554972006-06-26 20:58:46 -03001935
1936 // Initialize video standard enum dynamic control
1937 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDENUM);
1938 if (cptr) {
1939 memcpy(&hdw->std_info_enum,cptr->info,
1940 sizeof(hdw->std_info_enum));
1941 cptr->info = &hdw->std_info_enum;
1942
1943 }
1944 // Initialize control data regarding video standard masks
1945 valid_std_mask = pvr2_std_get_usable();
1946 for (idx = 0; idx < 32; idx++) {
1947 if (!(valid_std_mask & (1 << idx))) continue;
1948 cnt1 = pvr2_std_id_to_str(
1949 hdw->std_mask_names[idx],
1950 sizeof(hdw->std_mask_names[idx])-1,
1951 1 << idx);
1952 hdw->std_mask_names[idx][cnt1] = 0;
1953 }
1954 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDAVAIL);
1955 if (cptr) {
1956 memcpy(&hdw->std_info_avail,cptr->info,
1957 sizeof(hdw->std_info_avail));
1958 cptr->info = &hdw->std_info_avail;
1959 hdw->std_info_avail.def.type_bitmask.bit_names =
1960 hdw->std_mask_ptrs;
1961 hdw->std_info_avail.def.type_bitmask.valid_bits =
1962 valid_std_mask;
1963 }
1964 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDCUR);
1965 if (cptr) {
1966 memcpy(&hdw->std_info_cur,cptr->info,
1967 sizeof(hdw->std_info_cur));
1968 cptr->info = &hdw->std_info_cur;
1969 hdw->std_info_cur.def.type_bitmask.bit_names =
1970 hdw->std_mask_ptrs;
1971 hdw->std_info_avail.def.type_bitmask.valid_bits =
1972 valid_std_mask;
1973 }
1974
1975 hdw->eeprom_addr = -1;
1976 hdw->unit_number = -1;
Mike Isely80793842006-12-27 23:12:28 -03001977 hdw->v4l_minor_number_video = -1;
1978 hdw->v4l_minor_number_vbi = -1;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03001979 hdw->v4l_minor_number_radio = -1;
Mike Iselyd8554972006-06-26 20:58:46 -03001980 hdw->ctl_write_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
1981 if (!hdw->ctl_write_buffer) goto fail;
1982 hdw->ctl_read_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
1983 if (!hdw->ctl_read_buffer) goto fail;
1984 hdw->ctl_write_urb = usb_alloc_urb(0,GFP_KERNEL);
1985 if (!hdw->ctl_write_urb) goto fail;
1986 hdw->ctl_read_urb = usb_alloc_urb(0,GFP_KERNEL);
1987 if (!hdw->ctl_read_urb) goto fail;
1988
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03001989 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03001990 for (idx = 0; idx < PVR_NUM; idx++) {
1991 if (unit_pointers[idx]) continue;
1992 hdw->unit_number = idx;
1993 unit_pointers[idx] = hdw;
1994 break;
1995 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03001996 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -03001997
1998 cnt1 = 0;
1999 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"pvrusb2");
2000 cnt1 += cnt2;
2001 if (hdw->unit_number >= 0) {
2002 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"_%c",
2003 ('a' + hdw->unit_number));
2004 cnt1 += cnt2;
2005 }
2006 if (cnt1 >= sizeof(hdw->name)) cnt1 = sizeof(hdw->name)-1;
2007 hdw->name[cnt1] = 0;
2008
Mike Isely681c7392007-11-26 01:48:52 -03002009 hdw->workqueue = create_singlethread_workqueue(hdw->name);
2010 INIT_WORK(&hdw->workpoll,pvr2_hdw_worker_poll);
2011 INIT_WORK(&hdw->worki2csync,pvr2_hdw_worker_i2c);
2012 INIT_WORK(&hdw->workinit,pvr2_hdw_worker_init);
2013
Mike Iselyd8554972006-06-26 20:58:46 -03002014 pvr2_trace(PVR2_TRACE_INIT,"Driver unit number is %d, name is %s",
2015 hdw->unit_number,hdw->name);
2016
2017 hdw->tuner_type = -1;
2018 hdw->flag_ok = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002019
2020 hdw->usb_intf = intf;
2021 hdw->usb_dev = interface_to_usbdev(intf);
2022
Mike Isely31a18542007-04-08 01:11:47 -03002023 scnprintf(hdw->bus_info,sizeof(hdw->bus_info),
2024 "usb %s address %d",
2025 hdw->usb_dev->dev.bus_id,
2026 hdw->usb_dev->devnum);
2027
Mike Iselyd8554972006-06-26 20:58:46 -03002028 ifnum = hdw->usb_intf->cur_altsetting->desc.bInterfaceNumber;
2029 usb_set_interface(hdw->usb_dev,ifnum,0);
2030
2031 mutex_init(&hdw->ctl_lock_mutex);
2032 mutex_init(&hdw->big_lock_mutex);
2033
Mike Isely681c7392007-11-26 01:48:52 -03002034 queue_work(hdw->workqueue,&hdw->workinit);
Mike Iselyd8554972006-06-26 20:58:46 -03002035 return hdw;
2036 fail:
2037 if (hdw) {
Mike Isely681c7392007-11-26 01:48:52 -03002038 del_timer_sync(&hdw->quiescent_timer);
2039 del_timer_sync(&hdw->encoder_wait_timer);
2040 if (hdw->workqueue) {
2041 flush_workqueue(hdw->workqueue);
2042 destroy_workqueue(hdw->workqueue);
2043 hdw->workqueue = NULL;
2044 }
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01002045 usb_free_urb(hdw->ctl_read_urb);
2046 usb_free_urb(hdw->ctl_write_urb);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002047 kfree(hdw->ctl_read_buffer);
2048 kfree(hdw->ctl_write_buffer);
2049 kfree(hdw->controls);
2050 kfree(hdw->mpeg_ctrl_info);
Mike Isely681c7392007-11-26 01:48:52 -03002051 kfree(hdw->std_defs);
2052 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002053 kfree(hdw);
2054 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002055 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002056}
2057
2058
2059/* Remove _all_ associations between this driver and the underlying USB
2060 layer. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03002061static void pvr2_hdw_remove_usb_stuff(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002062{
2063 if (hdw->flag_disconnected) return;
2064 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_remove_usb_stuff: hdw=%p",hdw);
2065 if (hdw->ctl_read_urb) {
2066 usb_kill_urb(hdw->ctl_read_urb);
2067 usb_free_urb(hdw->ctl_read_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002068 hdw->ctl_read_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002069 }
2070 if (hdw->ctl_write_urb) {
2071 usb_kill_urb(hdw->ctl_write_urb);
2072 usb_free_urb(hdw->ctl_write_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002073 hdw->ctl_write_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002074 }
2075 if (hdw->ctl_read_buffer) {
2076 kfree(hdw->ctl_read_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002077 hdw->ctl_read_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002078 }
2079 if (hdw->ctl_write_buffer) {
2080 kfree(hdw->ctl_write_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002081 hdw->ctl_write_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002082 }
Mike Iselyd8554972006-06-26 20:58:46 -03002083 hdw->flag_disconnected = !0;
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002084 hdw->usb_dev = NULL;
2085 hdw->usb_intf = NULL;
Mike Isely681c7392007-11-26 01:48:52 -03002086 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002087}
2088
2089
2090/* Destroy hardware interaction structure */
2091void pvr2_hdw_destroy(struct pvr2_hdw *hdw)
2092{
Mike Isely401c27c2007-09-08 22:11:46 -03002093 if (!hdw) return;
Mike Iselyd8554972006-06-26 20:58:46 -03002094 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_destroy: hdw=%p",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03002095 del_timer_sync(&hdw->quiescent_timer);
2096 del_timer_sync(&hdw->encoder_wait_timer);
2097 if (hdw->workqueue) {
2098 flush_workqueue(hdw->workqueue);
2099 destroy_workqueue(hdw->workqueue);
2100 hdw->workqueue = NULL;
2101 }
Mike Iselyd8554972006-06-26 20:58:46 -03002102 if (hdw->fw_buffer) {
2103 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002104 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002105 }
2106 if (hdw->vid_stream) {
2107 pvr2_stream_destroy(hdw->vid_stream);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002108 hdw->vid_stream = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002109 }
Mike Iselyd8554972006-06-26 20:58:46 -03002110 if (hdw->decoder_ctrl) {
2111 hdw->decoder_ctrl->detach(hdw->decoder_ctrl->ctxt);
2112 }
2113 pvr2_i2c_core_done(hdw);
2114 pvr2_hdw_remove_usb_stuff(hdw);
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002115 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03002116 if ((hdw->unit_number >= 0) &&
2117 (hdw->unit_number < PVR_NUM) &&
2118 (unit_pointers[hdw->unit_number] == hdw)) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002119 unit_pointers[hdw->unit_number] = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002120 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002121 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002122 kfree(hdw->controls);
2123 kfree(hdw->mpeg_ctrl_info);
2124 kfree(hdw->std_defs);
2125 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002126 kfree(hdw);
2127}
2128
2129
Mike Iselyd8554972006-06-26 20:58:46 -03002130int pvr2_hdw_dev_ok(struct pvr2_hdw *hdw)
2131{
2132 return (hdw && hdw->flag_ok);
2133}
2134
2135
2136/* Called when hardware has been unplugged */
2137void pvr2_hdw_disconnect(struct pvr2_hdw *hdw)
2138{
2139 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_disconnect(hdw=%p)",hdw);
2140 LOCK_TAKE(hdw->big_lock);
2141 LOCK_TAKE(hdw->ctl_lock);
2142 pvr2_hdw_remove_usb_stuff(hdw);
2143 LOCK_GIVE(hdw->ctl_lock);
2144 LOCK_GIVE(hdw->big_lock);
2145}
2146
2147
2148// Attempt to autoselect an appropriate value for std_enum_cur given
2149// whatever is currently in std_mask_cur
Adrian Bunk07e337e2006-06-30 11:30:20 -03002150static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002151{
2152 unsigned int idx;
2153 for (idx = 1; idx < hdw->std_enum_cnt; idx++) {
2154 if (hdw->std_defs[idx-1].id == hdw->std_mask_cur) {
2155 hdw->std_enum_cur = idx;
2156 return;
2157 }
2158 }
2159 hdw->std_enum_cur = 0;
2160}
2161
2162
2163// Calculate correct set of enumerated standards based on currently known
2164// set of available standards bits.
Adrian Bunk07e337e2006-06-30 11:30:20 -03002165static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002166{
2167 struct v4l2_standard *newstd;
2168 unsigned int std_cnt;
2169 unsigned int idx;
2170
2171 newstd = pvr2_std_create_enum(&std_cnt,hdw->std_mask_avail);
2172
2173 if (hdw->std_defs) {
2174 kfree(hdw->std_defs);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002175 hdw->std_defs = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002176 }
2177 hdw->std_enum_cnt = 0;
2178 if (hdw->std_enum_names) {
2179 kfree(hdw->std_enum_names);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002180 hdw->std_enum_names = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002181 }
2182
2183 if (!std_cnt) {
2184 pvr2_trace(
2185 PVR2_TRACE_ERROR_LEGS,
2186 "WARNING: Failed to identify any viable standards");
2187 }
2188 hdw->std_enum_names = kmalloc(sizeof(char *)*(std_cnt+1),GFP_KERNEL);
2189 hdw->std_enum_names[0] = "none";
2190 for (idx = 0; idx < std_cnt; idx++) {
2191 hdw->std_enum_names[idx+1] =
2192 newstd[idx].name;
2193 }
2194 // Set up the dynamic control for this standard
2195 hdw->std_info_enum.def.type_enum.value_names = hdw->std_enum_names;
2196 hdw->std_info_enum.def.type_enum.count = std_cnt+1;
2197 hdw->std_defs = newstd;
2198 hdw->std_enum_cnt = std_cnt+1;
2199 hdw->std_enum_cur = 0;
2200 hdw->std_info_cur.def.type_bitmask.valid_bits = hdw->std_mask_avail;
2201}
2202
2203
2204int pvr2_hdw_get_stdenum_value(struct pvr2_hdw *hdw,
2205 struct v4l2_standard *std,
2206 unsigned int idx)
2207{
2208 int ret = -EINVAL;
2209 if (!idx) return ret;
2210 LOCK_TAKE(hdw->big_lock); do {
2211 if (idx >= hdw->std_enum_cnt) break;
2212 idx--;
2213 memcpy(std,hdw->std_defs+idx,sizeof(*std));
2214 ret = 0;
2215 } while (0); LOCK_GIVE(hdw->big_lock);
2216 return ret;
2217}
2218
2219
2220/* Get the number of defined controls */
2221unsigned int pvr2_hdw_get_ctrl_count(struct pvr2_hdw *hdw)
2222{
Mike Iselyc05c0462006-06-25 20:04:25 -03002223 return hdw->control_cnt;
Mike Iselyd8554972006-06-26 20:58:46 -03002224}
2225
2226
2227/* Retrieve a control handle given its index (0..count-1) */
2228struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_index(struct pvr2_hdw *hdw,
2229 unsigned int idx)
2230{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002231 if (idx >= hdw->control_cnt) return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002232 return hdw->controls + idx;
2233}
2234
2235
2236/* Retrieve a control handle given its index (0..count-1) */
2237struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_id(struct pvr2_hdw *hdw,
2238 unsigned int ctl_id)
2239{
2240 struct pvr2_ctrl *cptr;
2241 unsigned int idx;
2242 int i;
2243
2244 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002245 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002246 cptr = hdw->controls + idx;
2247 i = cptr->info->internal_id;
2248 if (i && (i == ctl_id)) return cptr;
2249 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002250 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002251}
2252
2253
Mike Iselya761f432006-06-25 20:04:44 -03002254/* Given a V4L ID, retrieve the control structure associated with it. */
Mike Iselyd8554972006-06-26 20:58:46 -03002255struct pvr2_ctrl *pvr2_hdw_get_ctrl_v4l(struct pvr2_hdw *hdw,unsigned int ctl_id)
2256{
2257 struct pvr2_ctrl *cptr;
2258 unsigned int idx;
2259 int i;
2260
2261 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002262 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002263 cptr = hdw->controls + idx;
2264 i = cptr->info->v4l_id;
2265 if (i && (i == ctl_id)) return cptr;
2266 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002267 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002268}
2269
2270
Mike Iselya761f432006-06-25 20:04:44 -03002271/* Given a V4L ID for its immediate predecessor, retrieve the control
2272 structure associated with it. */
2273struct pvr2_ctrl *pvr2_hdw_get_ctrl_nextv4l(struct pvr2_hdw *hdw,
2274 unsigned int ctl_id)
2275{
2276 struct pvr2_ctrl *cptr,*cp2;
2277 unsigned int idx;
2278 int i;
2279
2280 /* This could be made a lot more efficient, but for now... */
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002281 cp2 = NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002282 for (idx = 0; idx < hdw->control_cnt; idx++) {
2283 cptr = hdw->controls + idx;
2284 i = cptr->info->v4l_id;
2285 if (!i) continue;
2286 if (i <= ctl_id) continue;
2287 if (cp2 && (cp2->info->v4l_id < i)) continue;
2288 cp2 = cptr;
2289 }
2290 return cp2;
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002291 return NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002292}
2293
2294
Mike Iselyd8554972006-06-26 20:58:46 -03002295static const char *get_ctrl_typename(enum pvr2_ctl_type tp)
2296{
2297 switch (tp) {
2298 case pvr2_ctl_int: return "integer";
2299 case pvr2_ctl_enum: return "enum";
Mike Isely33213962006-06-25 20:04:40 -03002300 case pvr2_ctl_bool: return "boolean";
Mike Iselyd8554972006-06-26 20:58:46 -03002301 case pvr2_ctl_bitmask: return "bitmask";
2302 }
2303 return "";
2304}
2305
2306
Mike Isely681c7392007-11-26 01:48:52 -03002307/* Figure out if we need to commit control changes. If so, mark internal
2308 state flags to indicate this fact and return true. Otherwise do nothing
2309 else and return false. */
2310static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002311{
Mike Iselyd8554972006-06-26 20:58:46 -03002312 unsigned int idx;
2313 struct pvr2_ctrl *cptr;
2314 int value;
2315 int commit_flag = 0;
2316 char buf[100];
2317 unsigned int bcnt,ccnt;
2318
Mike Iselyc05c0462006-06-25 20:04:25 -03002319 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002320 cptr = hdw->controls + idx;
Al Viro5fa12472008-03-29 03:07:38 +00002321 if (!cptr->info->is_dirty) continue;
Mike Iselyd8554972006-06-26 20:58:46 -03002322 if (!cptr->info->is_dirty(cptr)) continue;
Mike Iselyfe23a282007-01-20 00:10:55 -03002323 commit_flag = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002324
Mike Iselyfe23a282007-01-20 00:10:55 -03002325 if (!(pvrusb2_debug & PVR2_TRACE_CTL)) continue;
Mike Iselyd8554972006-06-26 20:58:46 -03002326 bcnt = scnprintf(buf,sizeof(buf),"\"%s\" <-- ",
2327 cptr->info->name);
2328 value = 0;
2329 cptr->info->get_value(cptr,&value);
2330 pvr2_ctrl_value_to_sym_internal(cptr,~0,value,
2331 buf+bcnt,
2332 sizeof(buf)-bcnt,&ccnt);
2333 bcnt += ccnt;
2334 bcnt += scnprintf(buf+bcnt,sizeof(buf)-bcnt," <%s>",
2335 get_ctrl_typename(cptr->info->type));
2336 pvr2_trace(PVR2_TRACE_CTL,
2337 "/*--TRACE_COMMIT--*/ %.*s",
2338 bcnt,buf);
2339 }
2340
2341 if (!commit_flag) {
2342 /* Nothing has changed */
2343 return 0;
2344 }
2345
Mike Isely681c7392007-11-26 01:48:52 -03002346 hdw->state_pipeline_config = 0;
2347 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
2348 pvr2_hdw_state_sched(hdw);
2349
2350 return !0;
2351}
2352
2353
2354/* Perform all operations needed to commit all control changes. This must
2355 be performed in synchronization with the pipeline state and is thus
2356 expected to be called as part of the driver's worker thread. Return
2357 true if commit successful, otherwise return false to indicate that
2358 commit isn't possible at this time. */
2359static int pvr2_hdw_commit_execute(struct pvr2_hdw *hdw)
2360{
2361 unsigned int idx;
2362 struct pvr2_ctrl *cptr;
2363 int disruptive_change;
2364
Mike Iselyd8554972006-06-26 20:58:46 -03002365 /* When video standard changes, reset the hres and vres values -
2366 but if the user has pending changes there, then let the changes
2367 take priority. */
2368 if (hdw->std_dirty) {
2369 /* Rewrite the vertical resolution to be appropriate to the
2370 video standard that has been selected. */
2371 int nvres;
2372 if (hdw->std_mask_cur & V4L2_STD_525_60) {
2373 nvres = 480;
2374 } else {
2375 nvres = 576;
2376 }
2377 if (nvres != hdw->res_ver_val) {
2378 hdw->res_ver_val = nvres;
2379 hdw->res_ver_dirty = !0;
2380 }
Mike Iselyd8554972006-06-26 20:58:46 -03002381 }
2382
Mike Isely681c7392007-11-26 01:48:52 -03002383 /* If any of the below has changed, then we can't do the update
2384 while the pipeline is running. Pipeline must be paused first
2385 and decoder -> encoder connection be made quiescent before we
2386 can proceed. */
2387 disruptive_change =
2388 (hdw->std_dirty ||
2389 hdw->enc_unsafe_stale ||
2390 hdw->srate_dirty ||
2391 hdw->res_ver_dirty ||
2392 hdw->res_hor_dirty ||
2393 hdw->input_dirty ||
2394 (hdw->active_stream_type != hdw->desired_stream_type));
2395 if (disruptive_change && !hdw->state_pipeline_idle) {
2396 /* Pipeline is not idle; we can't proceed. Arrange to
2397 cause pipeline to stop so that we can try this again
2398 later.... */
2399 hdw->state_pipeline_pause = !0;
2400 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03002401 }
2402
Mike Iselyb30d2442006-06-25 20:05:01 -03002403 if (hdw->srate_dirty) {
2404 /* Write new sample rate into control structure since
2405 * the master copy is stale. We must track srate
2406 * separate from the mpeg control structure because
2407 * other logic also uses this value. */
2408 struct v4l2_ext_controls cs;
2409 struct v4l2_ext_control c1;
2410 memset(&cs,0,sizeof(cs));
2411 memset(&c1,0,sizeof(c1));
2412 cs.controls = &c1;
2413 cs.count = 1;
2414 c1.id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ;
2415 c1.value = hdw->srate_val;
Hans Verkuil01f1e442007-08-21 18:32:42 -03002416 cx2341x_ext_ctrls(&hdw->enc_ctl_state, 0, &cs,VIDIOC_S_EXT_CTRLS);
Mike Iselyb30d2442006-06-25 20:05:01 -03002417 }
Mike Iselyc05c0462006-06-25 20:04:25 -03002418
Mike Iselyd8554972006-06-26 20:58:46 -03002419 /* Scan i2c core at this point - before we clear all the dirty
2420 bits. Various parts of the i2c core will notice dirty bits as
2421 appropriate and arrange to broadcast or directly send updates to
2422 the client drivers in order to keep everything in sync */
2423 pvr2_i2c_core_check_stale(hdw);
2424
Mike Iselyc05c0462006-06-25 20:04:25 -03002425 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002426 cptr = hdw->controls + idx;
2427 if (!cptr->info->clear_dirty) continue;
2428 cptr->info->clear_dirty(cptr);
2429 }
2430
Mike Isely681c7392007-11-26 01:48:52 -03002431 if (hdw->active_stream_type != hdw->desired_stream_type) {
2432 /* Handle any side effects of stream config here */
2433 hdw->active_stream_type = hdw->desired_stream_type;
2434 }
2435
Mike Iselyd8554972006-06-26 20:58:46 -03002436 /* Now execute i2c core update */
2437 pvr2_i2c_core_sync(hdw);
2438
Mike Isely681c7392007-11-26 01:48:52 -03002439 if (hdw->state_encoder_run) {
2440 /* If encoder isn't running, then this will get worked out
2441 later when we start the encoder. */
2442 if (pvr2_encoder_adjust(hdw) < 0) return !0;
2443 }
Mike Iselyd8554972006-06-26 20:58:46 -03002444
Mike Isely681c7392007-11-26 01:48:52 -03002445 hdw->state_pipeline_config = !0;
2446 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
2447 return !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002448}
2449
2450
2451int pvr2_hdw_commit_ctl(struct pvr2_hdw *hdw)
2452{
Mike Isely681c7392007-11-26 01:48:52 -03002453 int fl;
2454 LOCK_TAKE(hdw->big_lock);
2455 fl = pvr2_hdw_commit_setup(hdw);
2456 LOCK_GIVE(hdw->big_lock);
2457 if (!fl) return 0;
2458 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03002459}
2460
2461
Mike Isely681c7392007-11-26 01:48:52 -03002462static void pvr2_hdw_worker_i2c(struct work_struct *work)
Mike Iselyd8554972006-06-26 20:58:46 -03002463{
Mike Isely681c7392007-11-26 01:48:52 -03002464 struct pvr2_hdw *hdw = container_of(work,struct pvr2_hdw,worki2csync);
Mike Iselyd8554972006-06-26 20:58:46 -03002465 LOCK_TAKE(hdw->big_lock); do {
2466 pvr2_i2c_core_sync(hdw);
2467 } while (0); LOCK_GIVE(hdw->big_lock);
2468}
2469
2470
Mike Isely681c7392007-11-26 01:48:52 -03002471static void pvr2_hdw_worker_poll(struct work_struct *work)
Mike Iselyd8554972006-06-26 20:58:46 -03002472{
Mike Isely681c7392007-11-26 01:48:52 -03002473 int fl = 0;
2474 struct pvr2_hdw *hdw = container_of(work,struct pvr2_hdw,workpoll);
Mike Iselyd8554972006-06-26 20:58:46 -03002475 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03002476 fl = pvr2_hdw_state_eval(hdw);
2477 } while (0); LOCK_GIVE(hdw->big_lock);
2478 if (fl && hdw->state_func) {
2479 hdw->state_func(hdw->state_data);
2480 }
2481}
2482
2483
2484static void pvr2_hdw_worker_init(struct work_struct *work)
2485{
2486 struct pvr2_hdw *hdw = container_of(work,struct pvr2_hdw,workinit);
2487 LOCK_TAKE(hdw->big_lock); do {
2488 pvr2_hdw_setup(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002489 } while (0); LOCK_GIVE(hdw->big_lock);
2490}
2491
2492
Mike Isely681c7392007-11-26 01:48:52 -03002493static int pvr2_hdw_wait(struct pvr2_hdw *hdw,int state)
Mike Iselyd8554972006-06-26 20:58:46 -03002494{
Mike Isely681c7392007-11-26 01:48:52 -03002495 return wait_event_interruptible(
2496 hdw->state_wait_data,
2497 (hdw->state_stale == 0) &&
2498 (!state || (hdw->master_state != state)));
Mike Iselyd8554972006-06-26 20:58:46 -03002499}
2500
Mike Isely681c7392007-11-26 01:48:52 -03002501
2502void pvr2_hdw_set_state_callback(struct pvr2_hdw *hdw,
2503 void (*callback_func)(void *),
2504 void *callback_data)
2505{
2506 LOCK_TAKE(hdw->big_lock); do {
2507 hdw->state_data = callback_data;
2508 hdw->state_func = callback_func;
2509 } while (0); LOCK_GIVE(hdw->big_lock);
2510}
2511
2512
Mike Iselyd8554972006-06-26 20:58:46 -03002513/* Return name for this driver instance */
2514const char *pvr2_hdw_get_driver_name(struct pvr2_hdw *hdw)
2515{
2516 return hdw->name;
2517}
2518
2519
Mike Isely78a47102007-11-26 01:58:20 -03002520const char *pvr2_hdw_get_desc(struct pvr2_hdw *hdw)
2521{
2522 return hdw->hdw_desc->description;
2523}
2524
2525
2526const char *pvr2_hdw_get_type(struct pvr2_hdw *hdw)
2527{
2528 return hdw->hdw_desc->shortname;
2529}
2530
2531
Mike Iselyd8554972006-06-26 20:58:46 -03002532int pvr2_hdw_is_hsm(struct pvr2_hdw *hdw)
2533{
2534 int result;
2535 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03002536 hdw->cmd_buffer[0] = FX2CMD_GET_USB_SPEED;
Mike Iselyd8554972006-06-26 20:58:46 -03002537 result = pvr2_send_request(hdw,
2538 hdw->cmd_buffer,1,
2539 hdw->cmd_buffer,1);
2540 if (result < 0) break;
2541 result = (hdw->cmd_buffer[0] != 0);
2542 } while(0); LOCK_GIVE(hdw->ctl_lock);
2543 return result;
2544}
2545
2546
Mike Isely18103c52007-01-20 00:09:47 -03002547/* Execute poll of tuner status */
2548void pvr2_hdw_execute_tuner_poll(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002549{
Mike Iselyd8554972006-06-26 20:58:46 -03002550 LOCK_TAKE(hdw->big_lock); do {
Mike Isely18103c52007-01-20 00:09:47 -03002551 pvr2_i2c_core_status_poll(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002552 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely18103c52007-01-20 00:09:47 -03002553}
2554
2555
2556/* Return information about the tuner */
2557int pvr2_hdw_get_tuner_status(struct pvr2_hdw *hdw,struct v4l2_tuner *vtp)
2558{
2559 LOCK_TAKE(hdw->big_lock); do {
2560 if (hdw->tuner_signal_stale) {
2561 pvr2_i2c_core_status_poll(hdw);
2562 }
2563 memcpy(vtp,&hdw->tuner_signal_info,sizeof(struct v4l2_tuner));
2564 } while (0); LOCK_GIVE(hdw->big_lock);
2565 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03002566}
2567
2568
2569/* Get handle to video output stream */
2570struct pvr2_stream *pvr2_hdw_get_video_stream(struct pvr2_hdw *hp)
2571{
2572 return hp->vid_stream;
2573}
2574
2575
2576void pvr2_hdw_trigger_module_log(struct pvr2_hdw *hdw)
2577{
Mike Isely4f1a3e52006-06-25 20:04:31 -03002578 int nr = pvr2_hdw_get_unit_number(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002579 LOCK_TAKE(hdw->big_lock); do {
2580 hdw->log_requested = !0;
Mike Isely4f1a3e52006-06-25 20:04:31 -03002581 printk(KERN_INFO "pvrusb2: ================= START STATUS CARD #%d =================\n", nr);
Mike Iselyd8554972006-06-26 20:58:46 -03002582 pvr2_i2c_core_check_stale(hdw);
2583 hdw->log_requested = 0;
2584 pvr2_i2c_core_sync(hdw);
Mike Iselyb30d2442006-06-25 20:05:01 -03002585 pvr2_trace(PVR2_TRACE_INFO,"cx2341x config:");
Hans Verkuil99eb44f2006-06-26 18:24:05 -03002586 cx2341x_log_status(&hdw->enc_ctl_state, "pvrusb2");
Mike Isely681c7392007-11-26 01:48:52 -03002587 pvr2_hdw_state_log_state(hdw);
Mike Isely4f1a3e52006-06-25 20:04:31 -03002588 printk(KERN_INFO "pvrusb2: ================== END STATUS CARD #%d ==================\n", nr);
Mike Iselyd8554972006-06-26 20:58:46 -03002589 } while (0); LOCK_GIVE(hdw->big_lock);
2590}
2591
Mike Isely4db666c2007-09-08 22:16:27 -03002592
2593/* Grab EEPROM contents, needed for direct method. */
2594#define EEPROM_SIZE 8192
2595#define trace_eeprom(...) pvr2_trace(PVR2_TRACE_EEPROM,__VA_ARGS__)
2596static u8 *pvr2_full_eeprom_fetch(struct pvr2_hdw *hdw)
2597{
2598 struct i2c_msg msg[2];
2599 u8 *eeprom;
2600 u8 iadd[2];
2601 u8 addr;
2602 u16 eepromSize;
2603 unsigned int offs;
2604 int ret;
2605 int mode16 = 0;
2606 unsigned pcnt,tcnt;
2607 eeprom = kmalloc(EEPROM_SIZE,GFP_KERNEL);
2608 if (!eeprom) {
2609 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2610 "Failed to allocate memory"
2611 " required to read eeprom");
2612 return NULL;
2613 }
2614
2615 trace_eeprom("Value for eeprom addr from controller was 0x%x",
2616 hdw->eeprom_addr);
2617 addr = hdw->eeprom_addr;
2618 /* Seems that if the high bit is set, then the *real* eeprom
2619 address is shifted right now bit position (noticed this in
2620 newer PVR USB2 hardware) */
2621 if (addr & 0x80) addr >>= 1;
2622
2623 /* FX2 documentation states that a 16bit-addressed eeprom is
2624 expected if the I2C address is an odd number (yeah, this is
2625 strange but it's what they do) */
2626 mode16 = (addr & 1);
2627 eepromSize = (mode16 ? EEPROM_SIZE : 256);
2628 trace_eeprom("Examining %d byte eeprom at location 0x%x"
2629 " using %d bit addressing",eepromSize,addr,
2630 mode16 ? 16 : 8);
2631
2632 msg[0].addr = addr;
2633 msg[0].flags = 0;
2634 msg[0].len = mode16 ? 2 : 1;
2635 msg[0].buf = iadd;
2636 msg[1].addr = addr;
2637 msg[1].flags = I2C_M_RD;
2638
2639 /* We have to do the actual eeprom data fetch ourselves, because
2640 (1) we're only fetching part of the eeprom, and (2) if we were
2641 getting the whole thing our I2C driver can't grab it in one
2642 pass - which is what tveeprom is otherwise going to attempt */
2643 memset(eeprom,0,EEPROM_SIZE);
2644 for (tcnt = 0; tcnt < EEPROM_SIZE; tcnt += pcnt) {
2645 pcnt = 16;
2646 if (pcnt + tcnt > EEPROM_SIZE) pcnt = EEPROM_SIZE-tcnt;
2647 offs = tcnt + (eepromSize - EEPROM_SIZE);
2648 if (mode16) {
2649 iadd[0] = offs >> 8;
2650 iadd[1] = offs;
2651 } else {
2652 iadd[0] = offs;
2653 }
2654 msg[1].len = pcnt;
2655 msg[1].buf = eeprom+tcnt;
2656 if ((ret = i2c_transfer(&hdw->i2c_adap,
2657 msg,ARRAY_SIZE(msg))) != 2) {
2658 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2659 "eeprom fetch set offs err=%d",ret);
2660 kfree(eeprom);
2661 return NULL;
2662 }
2663 }
2664 return eeprom;
2665}
2666
2667
2668void pvr2_hdw_cpufw_set_enabled(struct pvr2_hdw *hdw,
2669 int prom_flag,
2670 int enable_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03002671{
2672 int ret;
2673 u16 address;
2674 unsigned int pipe;
2675 LOCK_TAKE(hdw->big_lock); do {
Al Viro5fa12472008-03-29 03:07:38 +00002676 if ((hdw->fw_buffer == NULL) == !enable_flag) break;
Mike Iselyd8554972006-06-26 20:58:46 -03002677
2678 if (!enable_flag) {
2679 pvr2_trace(PVR2_TRACE_FIRMWARE,
2680 "Cleaning up after CPU firmware fetch");
2681 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002682 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002683 hdw->fw_size = 0;
Mike Isely4db666c2007-09-08 22:16:27 -03002684 if (hdw->fw_cpu_flag) {
2685 /* Now release the CPU. It will disconnect
2686 and reconnect later. */
2687 pvr2_hdw_cpureset_assert(hdw,0);
2688 }
Mike Iselyd8554972006-06-26 20:58:46 -03002689 break;
2690 }
2691
Mike Isely4db666c2007-09-08 22:16:27 -03002692 hdw->fw_cpu_flag = (prom_flag == 0);
2693 if (hdw->fw_cpu_flag) {
2694 pvr2_trace(PVR2_TRACE_FIRMWARE,
2695 "Preparing to suck out CPU firmware");
2696 hdw->fw_size = 0x2000;
2697 hdw->fw_buffer = kzalloc(hdw->fw_size,GFP_KERNEL);
2698 if (!hdw->fw_buffer) {
2699 hdw->fw_size = 0;
2700 break;
2701 }
2702
2703 /* We have to hold the CPU during firmware upload. */
2704 pvr2_hdw_cpureset_assert(hdw,1);
2705
2706 /* download the firmware from address 0000-1fff in 2048
2707 (=0x800) bytes chunk. */
2708
2709 pvr2_trace(PVR2_TRACE_FIRMWARE,
2710 "Grabbing CPU firmware");
2711 pipe = usb_rcvctrlpipe(hdw->usb_dev, 0);
2712 for(address = 0; address < hdw->fw_size;
2713 address += 0x800) {
2714 ret = usb_control_msg(hdw->usb_dev,pipe,
2715 0xa0,0xc0,
2716 address,0,
2717 hdw->fw_buffer+address,
2718 0x800,HZ);
2719 if (ret < 0) break;
2720 }
2721
2722 pvr2_trace(PVR2_TRACE_FIRMWARE,
2723 "Done grabbing CPU firmware");
2724 } else {
2725 pvr2_trace(PVR2_TRACE_FIRMWARE,
2726 "Sucking down EEPROM contents");
2727 hdw->fw_buffer = pvr2_full_eeprom_fetch(hdw);
2728 if (!hdw->fw_buffer) {
2729 pvr2_trace(PVR2_TRACE_FIRMWARE,
2730 "EEPROM content suck failed.");
2731 break;
2732 }
2733 hdw->fw_size = EEPROM_SIZE;
2734 pvr2_trace(PVR2_TRACE_FIRMWARE,
2735 "Done sucking down EEPROM contents");
Mike Iselyd8554972006-06-26 20:58:46 -03002736 }
2737
Mike Iselyd8554972006-06-26 20:58:46 -03002738 } while (0); LOCK_GIVE(hdw->big_lock);
2739}
2740
2741
2742/* Return true if we're in a mode for retrieval CPU firmware */
2743int pvr2_hdw_cpufw_get_enabled(struct pvr2_hdw *hdw)
2744{
Al Viro5fa12472008-03-29 03:07:38 +00002745 return hdw->fw_buffer != NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002746}
2747
2748
2749int pvr2_hdw_cpufw_get(struct pvr2_hdw *hdw,unsigned int offs,
2750 char *buf,unsigned int cnt)
2751{
2752 int ret = -EINVAL;
2753 LOCK_TAKE(hdw->big_lock); do {
2754 if (!buf) break;
2755 if (!cnt) break;
2756
2757 if (!hdw->fw_buffer) {
2758 ret = -EIO;
2759 break;
2760 }
2761
2762 if (offs >= hdw->fw_size) {
2763 pvr2_trace(PVR2_TRACE_FIRMWARE,
2764 "Read firmware data offs=%d EOF",
2765 offs);
2766 ret = 0;
2767 break;
2768 }
2769
2770 if (offs + cnt > hdw->fw_size) cnt = hdw->fw_size - offs;
2771
2772 memcpy(buf,hdw->fw_buffer+offs,cnt);
2773
2774 pvr2_trace(PVR2_TRACE_FIRMWARE,
2775 "Read firmware data offs=%d cnt=%d",
2776 offs,cnt);
2777 ret = cnt;
2778 } while (0); LOCK_GIVE(hdw->big_lock);
2779
2780 return ret;
2781}
2782
2783
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002784int pvr2_hdw_v4l_get_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03002785 enum pvr2_v4l_type index)
Mike Iselyd8554972006-06-26 20:58:46 -03002786{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002787 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03002788 case pvr2_v4l_type_video: return hdw->v4l_minor_number_video;
2789 case pvr2_v4l_type_vbi: return hdw->v4l_minor_number_vbi;
2790 case pvr2_v4l_type_radio: return hdw->v4l_minor_number_radio;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002791 default: return -1;
2792 }
Mike Iselyd8554972006-06-26 20:58:46 -03002793}
2794
2795
Pantelis Koukousoulas2fdf3d92006-12-27 23:07:58 -03002796/* Store a v4l minor device number */
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002797void pvr2_hdw_v4l_store_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03002798 enum pvr2_v4l_type index,int v)
Mike Iselyd8554972006-06-26 20:58:46 -03002799{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002800 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03002801 case pvr2_v4l_type_video: hdw->v4l_minor_number_video = v;
2802 case pvr2_v4l_type_vbi: hdw->v4l_minor_number_vbi = v;
2803 case pvr2_v4l_type_radio: hdw->v4l_minor_number_radio = v;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002804 default: break;
2805 }
Mike Iselyd8554972006-06-26 20:58:46 -03002806}
2807
2808
David Howells7d12e782006-10-05 14:55:46 +01002809static void pvr2_ctl_write_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03002810{
2811 struct pvr2_hdw *hdw = urb->context;
2812 hdw->ctl_write_pend_flag = 0;
2813 if (hdw->ctl_read_pend_flag) return;
2814 complete(&hdw->ctl_done);
2815}
2816
2817
David Howells7d12e782006-10-05 14:55:46 +01002818static void pvr2_ctl_read_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03002819{
2820 struct pvr2_hdw *hdw = urb->context;
2821 hdw->ctl_read_pend_flag = 0;
2822 if (hdw->ctl_write_pend_flag) return;
2823 complete(&hdw->ctl_done);
2824}
2825
2826
2827static void pvr2_ctl_timeout(unsigned long data)
2828{
2829 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
2830 if (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
2831 hdw->ctl_timeout_flag = !0;
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01002832 if (hdw->ctl_write_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03002833 usb_unlink_urb(hdw->ctl_write_urb);
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01002834 if (hdw->ctl_read_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03002835 usb_unlink_urb(hdw->ctl_read_urb);
Mike Iselyd8554972006-06-26 20:58:46 -03002836 }
2837}
2838
2839
Mike Iselye61b6fc2006-07-18 22:42:18 -03002840/* Issue a command and get a response from the device. This extended
2841 version includes a probe flag (which if set means that device errors
2842 should not be logged or treated as fatal) and a timeout in jiffies.
2843 This can be used to non-lethally probe the health of endpoint 1. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03002844static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
2845 unsigned int timeout,int probe_fl,
2846 void *write_data,unsigned int write_len,
2847 void *read_data,unsigned int read_len)
Mike Iselyd8554972006-06-26 20:58:46 -03002848{
2849 unsigned int idx;
2850 int status = 0;
2851 struct timer_list timer;
2852 if (!hdw->ctl_lock_held) {
2853 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2854 "Attempted to execute control transfer"
2855 " without lock!!");
2856 return -EDEADLK;
2857 }
Mike Isely681c7392007-11-26 01:48:52 -03002858 if (!hdw->flag_ok && !probe_fl) {
Mike Iselyd8554972006-06-26 20:58:46 -03002859 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2860 "Attempted to execute control transfer"
2861 " when device not ok");
2862 return -EIO;
2863 }
2864 if (!(hdw->ctl_read_urb && hdw->ctl_write_urb)) {
2865 if (!probe_fl) {
2866 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2867 "Attempted to execute control transfer"
2868 " when USB is disconnected");
2869 }
2870 return -ENOTTY;
2871 }
2872
2873 /* Ensure that we have sane parameters */
2874 if (!write_data) write_len = 0;
2875 if (!read_data) read_len = 0;
2876 if (write_len > PVR2_CTL_BUFFSIZE) {
2877 pvr2_trace(
2878 PVR2_TRACE_ERROR_LEGS,
2879 "Attempted to execute %d byte"
2880 " control-write transfer (limit=%d)",
2881 write_len,PVR2_CTL_BUFFSIZE);
2882 return -EINVAL;
2883 }
2884 if (read_len > PVR2_CTL_BUFFSIZE) {
2885 pvr2_trace(
2886 PVR2_TRACE_ERROR_LEGS,
2887 "Attempted to execute %d byte"
2888 " control-read transfer (limit=%d)",
2889 write_len,PVR2_CTL_BUFFSIZE);
2890 return -EINVAL;
2891 }
2892 if ((!write_len) && (!read_len)) {
2893 pvr2_trace(
2894 PVR2_TRACE_ERROR_LEGS,
2895 "Attempted to execute null control transfer?");
2896 return -EINVAL;
2897 }
2898
2899
2900 hdw->cmd_debug_state = 1;
2901 if (write_len) {
2902 hdw->cmd_debug_code = ((unsigned char *)write_data)[0];
2903 } else {
2904 hdw->cmd_debug_code = 0;
2905 }
2906 hdw->cmd_debug_write_len = write_len;
2907 hdw->cmd_debug_read_len = read_len;
2908
2909 /* Initialize common stuff */
2910 init_completion(&hdw->ctl_done);
2911 hdw->ctl_timeout_flag = 0;
2912 hdw->ctl_write_pend_flag = 0;
2913 hdw->ctl_read_pend_flag = 0;
2914 init_timer(&timer);
2915 timer.expires = jiffies + timeout;
2916 timer.data = (unsigned long)hdw;
2917 timer.function = pvr2_ctl_timeout;
2918
2919 if (write_len) {
2920 hdw->cmd_debug_state = 2;
2921 /* Transfer write data to internal buffer */
2922 for (idx = 0; idx < write_len; idx++) {
2923 hdw->ctl_write_buffer[idx] =
2924 ((unsigned char *)write_data)[idx];
2925 }
2926 /* Initiate a write request */
2927 usb_fill_bulk_urb(hdw->ctl_write_urb,
2928 hdw->usb_dev,
2929 usb_sndbulkpipe(hdw->usb_dev,
2930 PVR2_CTL_WRITE_ENDPOINT),
2931 hdw->ctl_write_buffer,
2932 write_len,
2933 pvr2_ctl_write_complete,
2934 hdw);
2935 hdw->ctl_write_urb->actual_length = 0;
2936 hdw->ctl_write_pend_flag = !0;
2937 status = usb_submit_urb(hdw->ctl_write_urb,GFP_KERNEL);
2938 if (status < 0) {
2939 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2940 "Failed to submit write-control"
2941 " URB status=%d",status);
2942 hdw->ctl_write_pend_flag = 0;
2943 goto done;
2944 }
2945 }
2946
2947 if (read_len) {
2948 hdw->cmd_debug_state = 3;
2949 memset(hdw->ctl_read_buffer,0x43,read_len);
2950 /* Initiate a read request */
2951 usb_fill_bulk_urb(hdw->ctl_read_urb,
2952 hdw->usb_dev,
2953 usb_rcvbulkpipe(hdw->usb_dev,
2954 PVR2_CTL_READ_ENDPOINT),
2955 hdw->ctl_read_buffer,
2956 read_len,
2957 pvr2_ctl_read_complete,
2958 hdw);
2959 hdw->ctl_read_urb->actual_length = 0;
2960 hdw->ctl_read_pend_flag = !0;
2961 status = usb_submit_urb(hdw->ctl_read_urb,GFP_KERNEL);
2962 if (status < 0) {
2963 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2964 "Failed to submit read-control"
2965 " URB status=%d",status);
2966 hdw->ctl_read_pend_flag = 0;
2967 goto done;
2968 }
2969 }
2970
2971 /* Start timer */
2972 add_timer(&timer);
2973
2974 /* Now wait for all I/O to complete */
2975 hdw->cmd_debug_state = 4;
2976 while (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
2977 wait_for_completion(&hdw->ctl_done);
2978 }
2979 hdw->cmd_debug_state = 5;
2980
2981 /* Stop timer */
2982 del_timer_sync(&timer);
2983
2984 hdw->cmd_debug_state = 6;
2985 status = 0;
2986
2987 if (hdw->ctl_timeout_flag) {
2988 status = -ETIMEDOUT;
2989 if (!probe_fl) {
2990 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2991 "Timed out control-write");
2992 }
2993 goto done;
2994 }
2995
2996 if (write_len) {
2997 /* Validate results of write request */
2998 if ((hdw->ctl_write_urb->status != 0) &&
2999 (hdw->ctl_write_urb->status != -ENOENT) &&
3000 (hdw->ctl_write_urb->status != -ESHUTDOWN) &&
3001 (hdw->ctl_write_urb->status != -ECONNRESET)) {
3002 /* USB subsystem is reporting some kind of failure
3003 on the write */
3004 status = hdw->ctl_write_urb->status;
3005 if (!probe_fl) {
3006 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3007 "control-write URB failure,"
3008 " status=%d",
3009 status);
3010 }
3011 goto done;
3012 }
3013 if (hdw->ctl_write_urb->actual_length < write_len) {
3014 /* Failed to write enough data */
3015 status = -EIO;
3016 if (!probe_fl) {
3017 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3018 "control-write URB short,"
3019 " expected=%d got=%d",
3020 write_len,
3021 hdw->ctl_write_urb->actual_length);
3022 }
3023 goto done;
3024 }
3025 }
3026 if (read_len) {
3027 /* Validate results of read request */
3028 if ((hdw->ctl_read_urb->status != 0) &&
3029 (hdw->ctl_read_urb->status != -ENOENT) &&
3030 (hdw->ctl_read_urb->status != -ESHUTDOWN) &&
3031 (hdw->ctl_read_urb->status != -ECONNRESET)) {
3032 /* USB subsystem is reporting some kind of failure
3033 on the read */
3034 status = hdw->ctl_read_urb->status;
3035 if (!probe_fl) {
3036 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3037 "control-read URB failure,"
3038 " status=%d",
3039 status);
3040 }
3041 goto done;
3042 }
3043 if (hdw->ctl_read_urb->actual_length < read_len) {
3044 /* Failed to read enough data */
3045 status = -EIO;
3046 if (!probe_fl) {
3047 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3048 "control-read URB short,"
3049 " expected=%d got=%d",
3050 read_len,
3051 hdw->ctl_read_urb->actual_length);
3052 }
3053 goto done;
3054 }
3055 /* Transfer retrieved data out from internal buffer */
3056 for (idx = 0; idx < read_len; idx++) {
3057 ((unsigned char *)read_data)[idx] =
3058 hdw->ctl_read_buffer[idx];
3059 }
3060 }
3061
3062 done:
3063
3064 hdw->cmd_debug_state = 0;
3065 if ((status < 0) && (!probe_fl)) {
Mike Isely681c7392007-11-26 01:48:52 -03003066 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003067 }
3068 return status;
3069}
3070
3071
3072int pvr2_send_request(struct pvr2_hdw *hdw,
3073 void *write_data,unsigned int write_len,
3074 void *read_data,unsigned int read_len)
3075{
3076 return pvr2_send_request_ex(hdw,HZ*4,0,
3077 write_data,write_len,
3078 read_data,read_len);
3079}
3080
3081int pvr2_write_register(struct pvr2_hdw *hdw, u16 reg, u32 data)
3082{
3083 int ret;
3084
3085 LOCK_TAKE(hdw->ctl_lock);
3086
Michael Krufky8d364362007-01-22 02:17:55 -03003087 hdw->cmd_buffer[0] = FX2CMD_REG_WRITE; /* write register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03003088 PVR2_DECOMPOSE_LE(hdw->cmd_buffer,1,data);
3089 hdw->cmd_buffer[5] = 0;
3090 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
3091 hdw->cmd_buffer[7] = reg & 0xff;
3092
3093
3094 ret = pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 0);
3095
3096 LOCK_GIVE(hdw->ctl_lock);
3097
3098 return ret;
3099}
3100
3101
Adrian Bunk07e337e2006-06-30 11:30:20 -03003102static int pvr2_read_register(struct pvr2_hdw *hdw, u16 reg, u32 *data)
Mike Iselyd8554972006-06-26 20:58:46 -03003103{
3104 int ret = 0;
3105
3106 LOCK_TAKE(hdw->ctl_lock);
3107
Michael Krufky8d364362007-01-22 02:17:55 -03003108 hdw->cmd_buffer[0] = FX2CMD_REG_READ; /* read register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03003109 hdw->cmd_buffer[1] = 0;
3110 hdw->cmd_buffer[2] = 0;
3111 hdw->cmd_buffer[3] = 0;
3112 hdw->cmd_buffer[4] = 0;
3113 hdw->cmd_buffer[5] = 0;
3114 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
3115 hdw->cmd_buffer[7] = reg & 0xff;
3116
3117 ret |= pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 4);
3118 *data = PVR2_COMPOSE_LE(hdw->cmd_buffer,0);
3119
3120 LOCK_GIVE(hdw->ctl_lock);
3121
3122 return ret;
3123}
3124
3125
Mike Isely681c7392007-11-26 01:48:52 -03003126void pvr2_hdw_render_useless(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003127{
3128 if (!hdw->flag_ok) return;
Mike Isely681c7392007-11-26 01:48:52 -03003129 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3130 "Device being rendered inoperable");
Mike Iselyd8554972006-06-26 20:58:46 -03003131 if (hdw->vid_stream) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003132 pvr2_stream_setup(hdw->vid_stream,NULL,0,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003133 }
Mike Isely681c7392007-11-26 01:48:52 -03003134 hdw->flag_ok = 0;
3135 trace_stbit("flag_ok",hdw->flag_ok);
3136 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003137}
3138
3139
3140void pvr2_hdw_device_reset(struct pvr2_hdw *hdw)
3141{
3142 int ret;
3143 pvr2_trace(PVR2_TRACE_INIT,"Performing a device reset...");
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003144 ret = usb_lock_device_for_reset(hdw->usb_dev,NULL);
Mike Iselyd8554972006-06-26 20:58:46 -03003145 if (ret == 1) {
3146 ret = usb_reset_device(hdw->usb_dev);
3147 usb_unlock_device(hdw->usb_dev);
3148 } else {
3149 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3150 "Failed to lock USB device ret=%d",ret);
3151 }
3152 if (init_pause_msec) {
3153 pvr2_trace(PVR2_TRACE_INFO,
3154 "Waiting %u msec for hardware to settle",
3155 init_pause_msec);
3156 msleep(init_pause_msec);
3157 }
3158
3159}
3160
3161
3162void pvr2_hdw_cpureset_assert(struct pvr2_hdw *hdw,int val)
3163{
3164 char da[1];
3165 unsigned int pipe;
3166 int ret;
3167
3168 if (!hdw->usb_dev) return;
3169
3170 pvr2_trace(PVR2_TRACE_INIT,"cpureset_assert(%d)",val);
3171
3172 da[0] = val ? 0x01 : 0x00;
3173
3174 /* Write the CPUCS register on the 8051. The lsb of the register
3175 is the reset bit; a 1 asserts reset while a 0 clears it. */
3176 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
3177 ret = usb_control_msg(hdw->usb_dev,pipe,0xa0,0x40,0xe600,0,da,1,HZ);
3178 if (ret < 0) {
3179 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3180 "cpureset_assert(%d) error=%d",val,ret);
3181 pvr2_hdw_render_useless(hdw);
3182 }
3183}
3184
3185
3186int pvr2_hdw_cmd_deep_reset(struct pvr2_hdw *hdw)
3187{
3188 int status;
3189 LOCK_TAKE(hdw->ctl_lock); do {
3190 pvr2_trace(PVR2_TRACE_INIT,"Requesting uproc hard reset");
Michael Krufky8d364362007-01-22 02:17:55 -03003191 hdw->cmd_buffer[0] = FX2CMD_DEEP_RESET;
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003192 status = pvr2_send_request(hdw,hdw->cmd_buffer,1,NULL,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003193 } while (0); LOCK_GIVE(hdw->ctl_lock);
3194 return status;
3195}
3196
3197
Michael Krufkye1edb192008-04-22 14:45:39 -03003198static int pvr2_hdw_cmd_power_ctrl(struct pvr2_hdw *hdw, int onoff)
Mike Iselyd8554972006-06-26 20:58:46 -03003199{
3200 int status;
3201 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufkye1edb192008-04-22 14:45:39 -03003202 if (onoff) {
3203 pvr2_trace(PVR2_TRACE_INIT, "Requesting powerup");
3204 hdw->cmd_buffer[0] = FX2CMD_POWER_ON;
3205 } else {
3206 pvr2_trace(PVR2_TRACE_INIT, "Requesting powerdown");
3207 hdw->cmd_buffer[0] = FX2CMD_POWER_OFF;
3208 }
3209 status = pvr2_send_request(hdw, hdw->cmd_buffer, 1, NULL, 0);
Mike Iselyd8554972006-06-26 20:58:46 -03003210 } while (0); LOCK_GIVE(hdw->ctl_lock);
3211 return status;
3212}
3213
Michael Krufkye1edb192008-04-22 14:45:39 -03003214int pvr2_hdw_cmd_powerup(struct pvr2_hdw *hdw)
3215{
3216 return pvr2_hdw_cmd_power_ctrl(hdw, 1);
3217}
3218
3219int pvr2_hdw_cmd_powerdown(struct pvr2_hdw *hdw)
3220{
3221 return pvr2_hdw_cmd_power_ctrl(hdw, 0);
3222}
3223
Mike Iselyd8554972006-06-26 20:58:46 -03003224
3225int pvr2_hdw_cmd_decoder_reset(struct pvr2_hdw *hdw)
3226{
3227 if (!hdw->decoder_ctrl) {
3228 pvr2_trace(PVR2_TRACE_INIT,
3229 "Unable to reset decoder: nothing attached");
3230 return -ENOTTY;
3231 }
3232
3233 if (!hdw->decoder_ctrl->force_reset) {
3234 pvr2_trace(PVR2_TRACE_INIT,
3235 "Unable to reset decoder: not implemented");
3236 return -ENOTTY;
3237 }
3238
3239 pvr2_trace(PVR2_TRACE_INIT,
3240 "Requesting decoder reset");
3241 hdw->decoder_ctrl->force_reset(hdw->decoder_ctrl->ctxt);
3242 return 0;
3243}
3244
3245
Mike Isely84147f32008-04-22 14:45:40 -03003246int pvr2_hdw_cmd_hcw_demod_reset(struct pvr2_hdw *hdw, int onoff)
3247{
3248 int status;
3249
3250 LOCK_TAKE(hdw->ctl_lock); do {
3251 pvr2_trace(PVR2_TRACE_INIT, "Issuing fe demod wake command");
3252 hdw->flag_ok = !0;
3253 hdw->cmd_buffer[0] = FX2CMD_HCW_DEMOD_RESETIN;
3254 hdw->cmd_buffer[1] = onoff;
3255 status = pvr2_send_request(hdw, hdw->cmd_buffer, 2, NULL, 0);
3256 } while (0); LOCK_GIVE(hdw->ctl_lock);
3257
3258 return status;
3259}
3260
3261int pvr2_hdw_cmd_hcw_usbstream_dvb(struct pvr2_hdw *hdw, int onoff)
3262{
3263 int status;
3264 LOCK_TAKE(hdw->ctl_lock); do {
3265 hdw->cmd_buffer[0] =
3266 (onoff ? FX2CMD_HCW_DTV_STREAMING_ON :
3267 FX2CMD_HCW_DTV_STREAMING_OFF);
3268 status = pvr2_send_request(hdw, hdw->cmd_buffer, 1, NULL, 0);
3269 } while (0); LOCK_GIVE(hdw->ctl_lock);
3270 return status;
3271}
3272
3273int pvr2_hdw_cmd_onair_fe_power_ctrl(struct pvr2_hdw *hdw, int onoff)
3274{
3275 int status;
3276
3277 LOCK_TAKE(hdw->ctl_lock); do {
3278 pvr2_trace(PVR2_TRACE_INIT, "Issuing fe power command to CPLD");
3279 hdw->flag_ok = !0;
3280 hdw->cmd_buffer[0] =
3281 (onoff ? FX2CMD_ONAIR_DTV_POWER_ON :
3282 FX2CMD_ONAIR_DTV_POWER_OFF);
3283 status = pvr2_send_request(hdw, hdw->cmd_buffer, 1, NULL, 0);
3284 } while (0); LOCK_GIVE(hdw->ctl_lock);
3285
3286 return status;
3287}
3288
3289int pvr2_hdw_cmd_onair_digital_path_ctrl(struct pvr2_hdw *hdw, int onoff)
3290{
3291 int status;
3292 LOCK_TAKE(hdw->ctl_lock); do {
3293 hdw->cmd_buffer[0] =
3294 (onoff ? FX2CMD_ONAIR_DTV_STREAMING_ON :
3295 FX2CMD_ONAIR_DTV_STREAMING_OFF);
3296 status = pvr2_send_request(hdw, hdw->cmd_buffer, 1, NULL, 0);
3297 } while (0); LOCK_GIVE(hdw->ctl_lock);
3298 return status;
3299}
3300
Mike Iselye61b6fc2006-07-18 22:42:18 -03003301/* Stop / start video stream transport */
Adrian Bunk07e337e2006-06-30 11:30:20 -03003302static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl)
Mike Iselyd8554972006-06-26 20:58:46 -03003303{
3304 int status;
3305 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03003306 hdw->cmd_buffer[0] =
3307 (runFl ? FX2CMD_STREAMING_ON : FX2CMD_STREAMING_OFF);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003308 status = pvr2_send_request(hdw,hdw->cmd_buffer,1,NULL,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003309 } while (0); LOCK_GIVE(hdw->ctl_lock);
Mike Iselyd8554972006-06-26 20:58:46 -03003310 return status;
3311}
3312
3313
Mike Isely681c7392007-11-26 01:48:52 -03003314/* Evaluate whether or not state_encoder_ok can change */
3315static int state_eval_encoder_ok(struct pvr2_hdw *hdw)
3316{
3317 if (hdw->state_encoder_ok) return 0;
3318 if (hdw->flag_tripped) return 0;
3319 if (hdw->state_encoder_run) return 0;
3320 if (hdw->state_encoder_config) return 0;
3321 if (hdw->state_decoder_run) return 0;
3322 if (hdw->state_usbstream_run) return 0;
3323 if (pvr2_upload_firmware2(hdw) < 0) {
3324 hdw->flag_tripped = !0;
3325 trace_stbit("flag_tripped",hdw->flag_tripped);
3326 return !0;
3327 }
3328 hdw->state_encoder_ok = !0;
3329 trace_stbit("state_encoder_ok",hdw->state_encoder_ok);
3330 return !0;
3331}
3332
3333
3334/* Evaluate whether or not state_encoder_config can change */
3335static int state_eval_encoder_config(struct pvr2_hdw *hdw)
3336{
3337 if (hdw->state_encoder_config) {
3338 if (hdw->state_encoder_ok) {
3339 if (hdw->state_pipeline_req &&
3340 !hdw->state_pipeline_pause) return 0;
3341 }
3342 hdw->state_encoder_config = 0;
3343 hdw->state_encoder_waitok = 0;
3344 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
3345 /* paranoia - solve race if timer just completed */
3346 del_timer_sync(&hdw->encoder_wait_timer);
3347 } else {
3348 if (!hdw->state_encoder_ok ||
3349 !hdw->state_pipeline_idle ||
3350 hdw->state_pipeline_pause ||
3351 !hdw->state_pipeline_req ||
3352 !hdw->state_pipeline_config) {
3353 /* We must reset the enforced wait interval if
3354 anything has happened that might have disturbed
3355 the encoder. This should be a rare case. */
3356 if (timer_pending(&hdw->encoder_wait_timer)) {
3357 del_timer_sync(&hdw->encoder_wait_timer);
3358 }
3359 if (hdw->state_encoder_waitok) {
3360 /* Must clear the state - therefore we did
3361 something to a state bit and must also
3362 return true. */
3363 hdw->state_encoder_waitok = 0;
3364 trace_stbit("state_encoder_waitok",
3365 hdw->state_encoder_waitok);
3366 return !0;
3367 }
3368 return 0;
3369 }
3370 if (!hdw->state_encoder_waitok) {
3371 if (!timer_pending(&hdw->encoder_wait_timer)) {
3372 /* waitok flag wasn't set and timer isn't
3373 running. Check flag once more to avoid
3374 a race then start the timer. This is
3375 the point when we measure out a minimal
3376 quiet interval before doing something to
3377 the encoder. */
3378 if (!hdw->state_encoder_waitok) {
3379 hdw->encoder_wait_timer.expires =
3380 jiffies + (HZ*50/1000);
3381 add_timer(&hdw->encoder_wait_timer);
3382 }
3383 }
3384 /* We can't continue until we know we have been
3385 quiet for the interval measured by this
3386 timer. */
3387 return 0;
3388 }
3389 pvr2_encoder_configure(hdw);
3390 if (hdw->state_encoder_ok) hdw->state_encoder_config = !0;
3391 }
3392 trace_stbit("state_encoder_config",hdw->state_encoder_config);
3393 return !0;
3394}
3395
3396
3397/* Evaluate whether or not state_encoder_run can change */
3398static int state_eval_encoder_run(struct pvr2_hdw *hdw)
3399{
3400 if (hdw->state_encoder_run) {
3401 if (hdw->state_encoder_ok) {
3402 if (hdw->state_decoder_run) return 0;
3403 if (pvr2_encoder_stop(hdw) < 0) return !0;
3404 }
3405 hdw->state_encoder_run = 0;
3406 } else {
3407 if (!hdw->state_encoder_ok) return 0;
3408 if (!hdw->state_decoder_run) return 0;
3409 if (pvr2_encoder_start(hdw) < 0) return !0;
3410 hdw->state_encoder_run = !0;
3411 }
3412 trace_stbit("state_encoder_run",hdw->state_encoder_run);
3413 return !0;
3414}
3415
3416
3417/* Timeout function for quiescent timer. */
3418static void pvr2_hdw_quiescent_timeout(unsigned long data)
3419{
3420 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
3421 hdw->state_decoder_quiescent = !0;
3422 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
3423 hdw->state_stale = !0;
3424 queue_work(hdw->workqueue,&hdw->workpoll);
3425}
3426
3427
3428/* Timeout function for encoder wait timer. */
3429static void pvr2_hdw_encoder_wait_timeout(unsigned long data)
3430{
3431 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
3432 hdw->state_encoder_waitok = !0;
3433 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
3434 hdw->state_stale = !0;
3435 queue_work(hdw->workqueue,&hdw->workpoll);
3436}
3437
3438
3439/* Evaluate whether or not state_decoder_run can change */
3440static int state_eval_decoder_run(struct pvr2_hdw *hdw)
3441{
3442 if (hdw->state_decoder_run) {
3443 if (hdw->state_encoder_ok) {
3444 if (hdw->state_pipeline_req &&
3445 !hdw->state_pipeline_pause) return 0;
3446 }
3447 if (!hdw->flag_decoder_missed) {
3448 pvr2_decoder_enable(hdw,0);
3449 }
3450 hdw->state_decoder_quiescent = 0;
3451 hdw->state_decoder_run = 0;
3452 /* paranoia - solve race if timer just completed */
3453 del_timer_sync(&hdw->quiescent_timer);
3454 } else {
3455 if (!hdw->state_decoder_quiescent) {
3456 if (!timer_pending(&hdw->quiescent_timer)) {
3457 /* We don't do something about the
3458 quiescent timer until right here because
3459 we also want to catch cases where the
3460 decoder was already not running (like
3461 after initialization) as opposed to
3462 knowing that we had just stopped it.
3463 The second flag check is here to cover a
3464 race - the timer could have run and set
3465 this flag just after the previous check
3466 but before we did the pending check. */
3467 if (!hdw->state_decoder_quiescent) {
3468 hdw->quiescent_timer.expires =
3469 jiffies + (HZ*50/1000);
3470 add_timer(&hdw->quiescent_timer);
3471 }
3472 }
3473 /* Don't allow decoder to start again until it has
3474 been quiesced first. This little detail should
3475 hopefully further stabilize the encoder. */
3476 return 0;
3477 }
3478 if (!hdw->state_pipeline_req ||
3479 hdw->state_pipeline_pause ||
3480 !hdw->state_pipeline_config ||
3481 !hdw->state_encoder_config ||
3482 !hdw->state_encoder_ok) return 0;
3483 del_timer_sync(&hdw->quiescent_timer);
3484 if (hdw->flag_decoder_missed) return 0;
3485 if (pvr2_decoder_enable(hdw,!0) < 0) return 0;
3486 hdw->state_decoder_quiescent = 0;
3487 hdw->state_decoder_run = !0;
3488 }
3489 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
3490 trace_stbit("state_decoder_run",hdw->state_decoder_run);
3491 return !0;
3492}
3493
3494
3495/* Evaluate whether or not state_usbstream_run can change */
3496static int state_eval_usbstream_run(struct pvr2_hdw *hdw)
3497{
3498 if (hdw->state_usbstream_run) {
3499 if (hdw->state_encoder_ok) {
3500 if (hdw->state_encoder_run) return 0;
3501 }
3502 pvr2_hdw_cmd_usbstream(hdw,0);
3503 hdw->state_usbstream_run = 0;
3504 } else {
3505 if (!hdw->state_encoder_ok ||
3506 !hdw->state_encoder_run ||
3507 !hdw->state_pipeline_req ||
3508 hdw->state_pipeline_pause) return 0;
3509 if (pvr2_hdw_cmd_usbstream(hdw,!0) < 0) return 0;
3510 hdw->state_usbstream_run = !0;
3511 }
3512 trace_stbit("state_usbstream_run",hdw->state_usbstream_run);
3513 return !0;
3514}
3515
3516
3517/* Attempt to configure pipeline, if needed */
3518static int state_eval_pipeline_config(struct pvr2_hdw *hdw)
3519{
3520 if (hdw->state_pipeline_config ||
3521 hdw->state_pipeline_pause) return 0;
3522 pvr2_hdw_commit_execute(hdw);
3523 return !0;
3524}
3525
3526
3527/* Update pipeline idle and pipeline pause tracking states based on other
3528 inputs. This must be called whenever the other relevant inputs have
3529 changed. */
3530static int state_update_pipeline_state(struct pvr2_hdw *hdw)
3531{
3532 unsigned int st;
3533 int updatedFl = 0;
3534 /* Update pipeline state */
3535 st = !(hdw->state_encoder_run ||
3536 hdw->state_decoder_run ||
3537 hdw->state_usbstream_run ||
3538 (!hdw->state_decoder_quiescent));
3539 if (!st != !hdw->state_pipeline_idle) {
3540 hdw->state_pipeline_idle = st;
3541 updatedFl = !0;
3542 }
3543 if (hdw->state_pipeline_idle && hdw->state_pipeline_pause) {
3544 hdw->state_pipeline_pause = 0;
3545 updatedFl = !0;
3546 }
3547 return updatedFl;
3548}
3549
3550
3551typedef int (*state_eval_func)(struct pvr2_hdw *);
3552
3553/* Set of functions to be run to evaluate various states in the driver. */
3554const static state_eval_func eval_funcs[] = {
3555 state_eval_pipeline_config,
3556 state_eval_encoder_ok,
3557 state_eval_encoder_config,
3558 state_eval_decoder_run,
3559 state_eval_encoder_run,
3560 state_eval_usbstream_run,
3561};
3562
3563
3564/* Process various states and return true if we did anything interesting. */
3565static int pvr2_hdw_state_update(struct pvr2_hdw *hdw)
3566{
3567 unsigned int i;
3568 int state_updated = 0;
3569 int check_flag;
3570
3571 if (!hdw->state_stale) return 0;
3572 if ((hdw->fw1_state != FW1_STATE_OK) ||
3573 !hdw->flag_ok) {
3574 hdw->state_stale = 0;
3575 return !0;
3576 }
3577 /* This loop is the heart of the entire driver. It keeps trying to
3578 evaluate various bits of driver state until nothing changes for
3579 one full iteration. Each "bit of state" tracks some global
3580 aspect of the driver, e.g. whether decoder should run, if
3581 pipeline is configured, usb streaming is on, etc. We separately
3582 evaluate each of those questions based on other driver state to
3583 arrive at the correct running configuration. */
3584 do {
3585 check_flag = 0;
3586 state_update_pipeline_state(hdw);
3587 /* Iterate over each bit of state */
3588 for (i = 0; (i<ARRAY_SIZE(eval_funcs)) && hdw->flag_ok; i++) {
3589 if ((*eval_funcs[i])(hdw)) {
3590 check_flag = !0;
3591 state_updated = !0;
3592 state_update_pipeline_state(hdw);
3593 }
3594 }
3595 } while (check_flag && hdw->flag_ok);
3596 hdw->state_stale = 0;
3597 trace_stbit("state_stale",hdw->state_stale);
3598 return state_updated;
3599}
3600
3601
3602static unsigned int pvr2_hdw_report_unlocked(struct pvr2_hdw *hdw,int which,
3603 char *buf,unsigned int acnt)
3604{
3605 switch (which) {
3606 case 0:
3607 return scnprintf(
3608 buf,acnt,
3609 "driver:%s%s%s%s%s",
3610 (hdw->flag_ok ? " <ok>" : " <fail>"),
3611 (hdw->flag_init_ok ? " <init>" : " <uninitialized>"),
3612 (hdw->flag_disconnected ? " <disconnected>" :
3613 " <connected>"),
3614 (hdw->flag_tripped ? " <tripped>" : ""),
3615 (hdw->flag_decoder_missed ? " <no decoder>" : ""));
3616 case 1:
3617 return scnprintf(
3618 buf,acnt,
3619 "pipeline:%s%s%s%s",
3620 (hdw->state_pipeline_idle ? " <idle>" : ""),
3621 (hdw->state_pipeline_config ?
3622 " <configok>" : " <stale>"),
3623 (hdw->state_pipeline_req ? " <req>" : ""),
3624 (hdw->state_pipeline_pause ? " <pause>" : ""));
3625 case 2:
3626 return scnprintf(
3627 buf,acnt,
3628 "worker:%s%s%s%s%s%s",
3629 (hdw->state_decoder_run ?
3630 " <decode:run>" :
3631 (hdw->state_decoder_quiescent ?
3632 "" : " <decode:stop>")),
3633 (hdw->state_decoder_quiescent ?
3634 " <decode:quiescent>" : ""),
3635 (hdw->state_encoder_ok ?
3636 "" : " <encode:init>"),
3637 (hdw->state_encoder_run ?
3638 " <encode:run>" : " <encode:stop>"),
3639 (hdw->state_encoder_config ?
3640 " <encode:configok>" :
3641 (hdw->state_encoder_waitok ?
3642 "" : " <encode:wait>")),
3643 (hdw->state_usbstream_run ?
3644 " <usb:run>" : " <usb:stop>"));
3645 break;
3646 case 3:
3647 return scnprintf(
3648 buf,acnt,
3649 "state: %s",
3650 pvr2_get_state_name(hdw->master_state));
3651 break;
3652 default: break;
3653 }
3654 return 0;
3655}
3656
3657
3658unsigned int pvr2_hdw_state_report(struct pvr2_hdw *hdw,
3659 char *buf,unsigned int acnt)
3660{
3661 unsigned int bcnt,ccnt,idx;
3662 bcnt = 0;
3663 LOCK_TAKE(hdw->big_lock);
3664 for (idx = 0; ; idx++) {
3665 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,acnt);
3666 if (!ccnt) break;
3667 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
3668 if (!acnt) break;
3669 buf[0] = '\n'; ccnt = 1;
3670 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
3671 }
3672 LOCK_GIVE(hdw->big_lock);
3673 return bcnt;
3674}
3675
3676
3677static void pvr2_hdw_state_log_state(struct pvr2_hdw *hdw)
3678{
3679 char buf[128];
3680 unsigned int idx,ccnt;
3681
3682 for (idx = 0; ; idx++) {
3683 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,sizeof(buf));
3684 if (!ccnt) break;
3685 printk(KERN_INFO "%s %.*s\n",hdw->name,ccnt,buf);
3686 }
3687}
3688
3689
3690/* Evaluate and update the driver's current state, taking various actions
3691 as appropriate for the update. */
3692static int pvr2_hdw_state_eval(struct pvr2_hdw *hdw)
3693{
3694 unsigned int st;
3695 int state_updated = 0;
3696 int callback_flag = 0;
3697
3698 pvr2_trace(PVR2_TRACE_STBITS,
3699 "Drive state check START");
3700 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
3701 pvr2_hdw_state_log_state(hdw);
3702 }
3703
3704 /* Process all state and get back over disposition */
3705 state_updated = pvr2_hdw_state_update(hdw);
3706
3707 /* Update master state based upon all other states. */
3708 if (!hdw->flag_ok) {
3709 st = PVR2_STATE_DEAD;
3710 } else if (hdw->fw1_state != FW1_STATE_OK) {
3711 st = PVR2_STATE_COLD;
3712 } else if (!hdw->state_encoder_ok) {
3713 st = PVR2_STATE_WARM;
3714 } else if (hdw->flag_tripped || hdw->flag_decoder_missed) {
3715 st = PVR2_STATE_ERROR;
3716 } else if (hdw->state_encoder_run &&
3717 hdw->state_decoder_run &&
3718 hdw->state_usbstream_run) {
3719 st = PVR2_STATE_RUN;
3720 } else {
3721 st = PVR2_STATE_READY;
3722 }
3723 if (hdw->master_state != st) {
3724 pvr2_trace(PVR2_TRACE_STATE,
3725 "Device state change from %s to %s",
3726 pvr2_get_state_name(hdw->master_state),
3727 pvr2_get_state_name(st));
3728 hdw->master_state = st;
3729 state_updated = !0;
3730 callback_flag = !0;
3731 }
3732 if (state_updated) {
3733 /* Trigger anyone waiting on any state changes here. */
3734 wake_up(&hdw->state_wait_data);
3735 }
3736
3737 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
3738 pvr2_hdw_state_log_state(hdw);
3739 }
3740 pvr2_trace(PVR2_TRACE_STBITS,
3741 "Drive state check DONE callback=%d",callback_flag);
3742
3743 return callback_flag;
3744}
3745
3746
3747/* Cause kernel thread to check / update driver state */
3748static void pvr2_hdw_state_sched(struct pvr2_hdw *hdw)
3749{
3750 if (hdw->state_stale) return;
3751 hdw->state_stale = !0;
3752 trace_stbit("state_stale",hdw->state_stale);
3753 queue_work(hdw->workqueue,&hdw->workpoll);
3754}
3755
3756
3757void pvr2_hdw_get_debug_info_unlocked(const struct pvr2_hdw *hdw,
3758 struct pvr2_hdw_debug_info *ptr)
Mike Iselyd8554972006-06-26 20:58:46 -03003759{
3760 ptr->big_lock_held = hdw->big_lock_held;
3761 ptr->ctl_lock_held = hdw->ctl_lock_held;
Mike Iselyd8554972006-06-26 20:58:46 -03003762 ptr->flag_disconnected = hdw->flag_disconnected;
3763 ptr->flag_init_ok = hdw->flag_init_ok;
Mike Isely681c7392007-11-26 01:48:52 -03003764 ptr->flag_ok = hdw->flag_ok;
3765 ptr->fw1_state = hdw->fw1_state;
3766 ptr->flag_decoder_missed = hdw->flag_decoder_missed;
3767 ptr->flag_tripped = hdw->flag_tripped;
3768 ptr->state_encoder_ok = hdw->state_encoder_ok;
3769 ptr->state_encoder_run = hdw->state_encoder_run;
3770 ptr->state_decoder_run = hdw->state_decoder_run;
3771 ptr->state_usbstream_run = hdw->state_usbstream_run;
3772 ptr->state_decoder_quiescent = hdw->state_decoder_quiescent;
3773 ptr->state_pipeline_config = hdw->state_pipeline_config;
3774 ptr->state_pipeline_req = hdw->state_pipeline_req;
3775 ptr->state_pipeline_pause = hdw->state_pipeline_pause;
3776 ptr->state_pipeline_idle = hdw->state_pipeline_idle;
Mike Iselyd8554972006-06-26 20:58:46 -03003777 ptr->cmd_debug_state = hdw->cmd_debug_state;
3778 ptr->cmd_code = hdw->cmd_debug_code;
3779 ptr->cmd_debug_write_len = hdw->cmd_debug_write_len;
3780 ptr->cmd_debug_read_len = hdw->cmd_debug_read_len;
3781 ptr->cmd_debug_timeout = hdw->ctl_timeout_flag;
3782 ptr->cmd_debug_write_pend = hdw->ctl_write_pend_flag;
3783 ptr->cmd_debug_read_pend = hdw->ctl_read_pend_flag;
3784 ptr->cmd_debug_rstatus = hdw->ctl_read_urb->status;
3785 ptr->cmd_debug_wstatus = hdw->ctl_read_urb->status;
3786}
3787
3788
Mike Isely681c7392007-11-26 01:48:52 -03003789void pvr2_hdw_get_debug_info_locked(struct pvr2_hdw *hdw,
3790 struct pvr2_hdw_debug_info *ptr)
3791{
3792 LOCK_TAKE(hdw->ctl_lock); do {
3793 pvr2_hdw_get_debug_info_unlocked(hdw,ptr);
3794 } while(0); LOCK_GIVE(hdw->ctl_lock);
3795}
3796
3797
Mike Iselyd8554972006-06-26 20:58:46 -03003798int pvr2_hdw_gpio_get_dir(struct pvr2_hdw *hdw,u32 *dp)
3799{
3800 return pvr2_read_register(hdw,PVR2_GPIO_DIR,dp);
3801}
3802
3803
3804int pvr2_hdw_gpio_get_out(struct pvr2_hdw *hdw,u32 *dp)
3805{
3806 return pvr2_read_register(hdw,PVR2_GPIO_OUT,dp);
3807}
3808
3809
3810int pvr2_hdw_gpio_get_in(struct pvr2_hdw *hdw,u32 *dp)
3811{
3812 return pvr2_read_register(hdw,PVR2_GPIO_IN,dp);
3813}
3814
3815
3816int pvr2_hdw_gpio_chg_dir(struct pvr2_hdw *hdw,u32 msk,u32 val)
3817{
3818 u32 cval,nval;
3819 int ret;
3820 if (~msk) {
3821 ret = pvr2_read_register(hdw,PVR2_GPIO_DIR,&cval);
3822 if (ret) return ret;
3823 nval = (cval & ~msk) | (val & msk);
3824 pvr2_trace(PVR2_TRACE_GPIO,
3825 "GPIO direction changing 0x%x:0x%x"
3826 " from 0x%x to 0x%x",
3827 msk,val,cval,nval);
3828 } else {
3829 nval = val;
3830 pvr2_trace(PVR2_TRACE_GPIO,
3831 "GPIO direction changing to 0x%x",nval);
3832 }
3833 return pvr2_write_register(hdw,PVR2_GPIO_DIR,nval);
3834}
3835
3836
3837int pvr2_hdw_gpio_chg_out(struct pvr2_hdw *hdw,u32 msk,u32 val)
3838{
3839 u32 cval,nval;
3840 int ret;
3841 if (~msk) {
3842 ret = pvr2_read_register(hdw,PVR2_GPIO_OUT,&cval);
3843 if (ret) return ret;
3844 nval = (cval & ~msk) | (val & msk);
3845 pvr2_trace(PVR2_TRACE_GPIO,
3846 "GPIO output changing 0x%x:0x%x from 0x%x to 0x%x",
3847 msk,val,cval,nval);
3848 } else {
3849 nval = val;
3850 pvr2_trace(PVR2_TRACE_GPIO,
3851 "GPIO output changing to 0x%x",nval);
3852 }
3853 return pvr2_write_register(hdw,PVR2_GPIO_OUT,nval);
3854}
3855
3856
Mike Isely7fb20fa2008-04-22 14:45:37 -03003857unsigned int pvr2_hdw_get_input_available(struct pvr2_hdw *hdw)
3858{
3859 return hdw->input_avail_mask;
3860}
3861
3862
Mike Iselye61b6fc2006-07-18 22:42:18 -03003863/* Find I2C address of eeprom */
Adrian Bunk07e337e2006-06-30 11:30:20 -03003864static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003865{
3866 int result;
3867 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03003868 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03003869 result = pvr2_send_request(hdw,
3870 hdw->cmd_buffer,1,
3871 hdw->cmd_buffer,1);
3872 if (result < 0) break;
3873 result = hdw->cmd_buffer[0];
3874 } while(0); LOCK_GIVE(hdw->ctl_lock);
3875 return result;
3876}
3877
3878
Mike Isely32ffa9a2006-09-23 22:26:52 -03003879int pvr2_hdw_register_access(struct pvr2_hdw *hdw,
Hans Verkuilf3d092b2007-02-23 20:55:14 -03003880 u32 match_type, u32 match_chip, u64 reg_id,
3881 int setFl,u64 *val_ptr)
Mike Isely32ffa9a2006-09-23 22:26:52 -03003882{
3883#ifdef CONFIG_VIDEO_ADV_DEBUG
Mike Isely32ffa9a2006-09-23 22:26:52 -03003884 struct pvr2_i2c_client *cp;
3885 struct v4l2_register req;
Mike Isely6d988162006-09-28 17:53:49 -03003886 int stat = 0;
3887 int okFl = 0;
Mike Isely32ffa9a2006-09-23 22:26:52 -03003888
Mike Isely201f5c92007-01-28 16:08:36 -03003889 if (!capable(CAP_SYS_ADMIN)) return -EPERM;
3890
Hans Verkuilf3d092b2007-02-23 20:55:14 -03003891 req.match_type = match_type;
3892 req.match_chip = match_chip;
Mike Isely32ffa9a2006-09-23 22:26:52 -03003893 req.reg = reg_id;
3894 if (setFl) req.val = *val_ptr;
3895 mutex_lock(&hdw->i2c_list_lock); do {
Trent Piephoe77e2c22007-10-10 05:37:42 -03003896 list_for_each_entry(cp, &hdw->i2c_clients, list) {
Mike Isely8481a752007-04-27 12:31:31 -03003897 if (!v4l2_chip_match_i2c_client(
3898 cp->client,
3899 req.match_type, req.match_chip)) {
Hans Verkuilf3d092b2007-02-23 20:55:14 -03003900 continue;
3901 }
Mike Isely32ffa9a2006-09-23 22:26:52 -03003902 stat = pvr2_i2c_client_cmd(
Trent Piepho52ebc762007-01-23 22:38:13 -03003903 cp,(setFl ? VIDIOC_DBG_S_REGISTER :
3904 VIDIOC_DBG_G_REGISTER),&req);
Mike Isely32ffa9a2006-09-23 22:26:52 -03003905 if (!setFl) *val_ptr = req.val;
Mike Isely6d988162006-09-28 17:53:49 -03003906 okFl = !0;
3907 break;
Mike Isely32ffa9a2006-09-23 22:26:52 -03003908 }
3909 } while (0); mutex_unlock(&hdw->i2c_list_lock);
Mike Isely6d988162006-09-28 17:53:49 -03003910 if (okFl) {
3911 return stat;
3912 }
Mike Isely32ffa9a2006-09-23 22:26:52 -03003913 return -EINVAL;
3914#else
3915 return -ENOSYS;
3916#endif
3917}
3918
3919
Mike Iselyd8554972006-06-26 20:58:46 -03003920/*
3921 Stuff for Emacs to see, in order to encourage consistent editing style:
3922 *** Local Variables: ***
3923 *** mode: c ***
3924 *** fill-column: 75 ***
3925 *** tab-width: 8 ***
3926 *** c-basic-offset: 8 ***
3927 *** End: ***
3928 */