blob: 0e1f213e8e274d9134c66a5d8df9804a81ce6529 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/bitops.h>
18#include <linux/io.h>
19#include <linux/spinlock.h>
20#include <linux/delay.h>
21#include <linux/clk.h>
22
23#include <asm/clkdev.h>
24#include <asm/mach-types.h>
25
26#include <mach/msm_iomap.h>
27#include <mach/clk.h>
28#include <mach/rpm-regulator.h>
Stephen Boyd94625ef2011-07-12 17:06:01 -070029#include <mach/socinfo.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030
31#include "clock-local.h"
32#include "clock-rpm.h"
33#include "clock-voter.h"
34#include "clock-dss-8960.h"
35#include "devices.h"
Vikram Mulukutla681d8682012-03-09 23:56:20 -080036#include "clock-pll.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037
38#define REG(off) (MSM_CLK_CTL_BASE + (off))
39#define REG_MM(off) (MSM_MMSS_CLK_CTL_BASE + (off))
40#define REG_LPA(off) (MSM_LPASS_CLK_CTL_BASE + (off))
Matt Wagantall8b38f942011-08-02 18:23:18 -070041#define REG_GCC(off) (MSM_APCS_GCC_BASE + (off))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042
43/* Peripheral clock registers. */
Stephen Boyda52d7e32011-11-10 11:59:00 -080044#define ADM0_PBUS_CLK_CTL_REG REG(0x2208)
Tianyi Gou352955d2012-05-18 19:44:01 -070045#define SFAB_SATA_S_HCLK_CTL_REG REG(0x2480)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#define CE1_HCLK_CTL_REG REG(0x2720)
47#define CE1_CORE_CLK_CTL_REG REG(0x2724)
Tianyi Gou05e01102012-02-08 22:15:49 -080048#define PRNG_CLK_NS_REG REG(0x2E80)
Tianyi Gou41515e22011-09-01 19:37:43 -070049#define CE3_HCLK_CTL_REG REG(0x36C4)
50#define CE3_CORE_CLK_CTL_REG REG(0x36CC)
51#define CE3_CLK_SRC_NS_REG REG(0x36C0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052#define DMA_BAM_HCLK_CTL REG(0x25C0)
Tianyi Gou6613de52012-01-27 17:57:53 -080053#define CLK_HALT_AFAB_SFAB_STATEA_REG REG(0x2FC0)
Tianyi Gou41515e22011-09-01 19:37:43 -070054#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#define CLK_HALT_CFPB_STATEA_REG REG(0x2FCC)
56#define CLK_HALT_CFPB_STATEB_REG REG(0x2FD0)
57#define CLK_HALT_CFPB_STATEC_REG REG(0x2FD4)
58#define CLK_HALT_DFAB_STATE_REG REG(0x2FC8)
Tianyi Gou41515e22011-09-01 19:37:43 -070059/* 8064 name CLK_HALT_GSS_KPSS_MISC_STATE_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060#define CLK_HALT_MSS_SMPSS_MISC_STATE_REG REG(0x2FDC)
61#define CLK_HALT_SFPB_MISC_STATE_REG REG(0x2FD8)
Stephen Boyd973e4ba2011-07-12 17:06:01 -070062#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070063#define CLK_TEST_REG REG(0x2FA0)
Matt Wagantall7625a4c2011-11-01 16:17:53 -070064#define GPn_MD_REG(n) REG(0x2D00+(0x20*(n)))
65#define GPn_NS_REG(n) REG(0x2D24+(0x20*(n)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066#define GSBIn_HCLK_CTL_REG(n) REG(0x29C0+(0x20*((n)-1)))
67#define GSBIn_QUP_APPS_MD_REG(n) REG(0x29C8+(0x20*((n)-1)))
68#define GSBIn_QUP_APPS_NS_REG(n) REG(0x29CC+(0x20*((n)-1)))
69#define GSBIn_RESET_REG(n) REG(0x29DC+(0x20*((n)-1)))
70#define GSBIn_UART_APPS_MD_REG(n) REG(0x29D0+(0x20*((n)-1)))
71#define GSBIn_UART_APPS_NS_REG(n) REG(0x29D4+(0x20*((n)-1)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070072#define PDM_CLK_NS_REG REG(0x2CC0)
Tianyi Gou41515e22011-09-01 19:37:43 -070073/* 8064 name BB_PLL_ENA_APCS_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070074#define BB_PLL_ENA_SC0_REG REG(0x34C0)
Tianyi Gou59608a72012-01-31 22:19:30 -080075#define BB_PLL_ENA_RPM_REG REG(0x34A0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070076#define BB_PLL0_STATUS_REG REG(0x30D8)
77#define BB_PLL5_STATUS_REG REG(0x30F8)
78#define BB_PLL6_STATUS_REG REG(0x3118)
79#define BB_PLL7_STATUS_REG REG(0x3138)
80#define BB_PLL8_L_VAL_REG REG(0x3144)
81#define BB_PLL8_M_VAL_REG REG(0x3148)
82#define BB_PLL8_MODE_REG REG(0x3140)
83#define BB_PLL8_N_VAL_REG REG(0x314C)
84#define BB_PLL8_STATUS_REG REG(0x3158)
85#define BB_PLL8_CONFIG_REG REG(0x3154)
86#define BB_PLL8_TEST_CTL_REG REG(0x3150)
Stephen Boyd94625ef2011-07-12 17:06:01 -070087#define BB_MMCC_PLL2_MODE_REG REG(0x3160)
88#define BB_MMCC_PLL2_TEST_CTL_REG REG(0x3170)
Tianyi Gou41515e22011-09-01 19:37:43 -070089#define BB_PLL14_MODE_REG REG(0x31C0)
90#define BB_PLL14_L_VAL_REG REG(0x31C4)
91#define BB_PLL14_M_VAL_REG REG(0x31C8)
92#define BB_PLL14_N_VAL_REG REG(0x31CC)
93#define BB_PLL14_TEST_CTL_REG REG(0x31D0)
94#define BB_PLL14_CONFIG_REG REG(0x31D4)
Stephen Boyd94625ef2011-07-12 17:06:01 -070095#define BB_PLL14_STATUS_REG REG(0x31D8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096#define PLLTEST_PAD_CFG_REG REG(0x2FA4)
97#define PMEM_ACLK_CTL_REG REG(0x25A0)
98#define RINGOSC_NS_REG REG(0x2DC0)
99#define RINGOSC_STATUS_REG REG(0x2DCC)
100#define RINGOSC_TCXO_CTL_REG REG(0x2DC4)
Stephen Boyda52d7e32011-11-10 11:59:00 -0800101#define RPM_MSG_RAM_HCLK_CTL_REG REG(0x27E0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700102#define SC0_U_CLK_BRANCH_ENA_VOTE_REG REG(0x3080)
103#define SDCn_APPS_CLK_MD_REG(n) REG(0x2828+(0x20*((n)-1)))
104#define SDCn_APPS_CLK_NS_REG(n) REG(0x282C+(0x20*((n)-1)))
105#define SDCn_HCLK_CTL_REG(n) REG(0x2820+(0x20*((n)-1)))
106#define SDCn_RESET_REG(n) REG(0x2830+(0x20*((n)-1)))
107#define SLIMBUS_XO_SRC_CLK_CTL_REG REG(0x2628)
108#define TSIF_HCLK_CTL_REG REG(0x2700)
109#define TSIF_REF_CLK_MD_REG REG(0x270C)
110#define TSIF_REF_CLK_NS_REG REG(0x2710)
111#define TSSC_CLK_CTL_REG REG(0x2CA0)
Tianyi Gou352955d2012-05-18 19:44:01 -0700112#define SATA_HCLK_CTL_REG REG(0x2C00)
Tianyi Gou41515e22011-09-01 19:37:43 -0700113#define SATA_CLK_SRC_NS_REG REG(0x2C08)
114#define SATA_RXOOB_CLK_CTL_REG REG(0x2C0C)
115#define SATA_PMALIVE_CLK_CTL_REG REG(0x2C10)
116#define SATA_PHY_REF_CLK_CTL_REG REG(0x2C14)
Tianyi Gou352955d2012-05-18 19:44:01 -0700117#define SATA_ACLK_CTL_REG REG(0x2C20)
Tianyi Gou41515e22011-09-01 19:37:43 -0700118#define SATA_PHY_CFG_CLK_CTL_REG REG(0x2C40)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700119#define USB_FSn_HCLK_CTL_REG(n) REG(0x2960+(0x20*((n)-1)))
120#define USB_FSn_RESET_REG(n) REG(0x2974+(0x20*((n)-1)))
121#define USB_FSn_SYSTEM_CLK_CTL_REG(n) REG(0x296C+(0x20*((n)-1)))
122#define USB_FSn_XCVR_FS_CLK_MD_REG(n) REG(0x2964+(0x20*((n)-1)))
123#define USB_FSn_XCVR_FS_CLK_NS_REG(n) REG(0x2968+(0x20*((n)-1)))
124#define USB_HS1_HCLK_CTL_REG REG(0x2900)
Tianyi Gou41515e22011-09-01 19:37:43 -0700125#define USB_HS1_HCLK_FS_REG REG(0x2904)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700126#define USB_HS1_RESET_REG REG(0x2910)
127#define USB_HS1_XCVR_FS_CLK_MD_REG REG(0x2908)
128#define USB_HS1_XCVR_FS_CLK_NS_REG REG(0x290C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700129#define USB_HS3_HCLK_CTL_REG REG(0x3700)
130#define USB_HS3_HCLK_FS_REG REG(0x3704)
131#define USB_HS3_RESET_REG REG(0x3710)
132#define USB_HS3_XCVR_FS_CLK_MD_REG REG(0X3708)
133#define USB_HS3_XCVR_FS_CLK_NS_REG REG(0X370C)
134#define USB_HS4_HCLK_CTL_REG REG(0x3720)
135#define USB_HS4_HCLK_FS_REG REG(0x3724)
136#define USB_HS4_RESET_REG REG(0x3730)
137#define USB_HS4_XCVR_FS_CLK_MD_REG REG(0X3728)
138#define USB_HS4_XCVR_FS_CLK_NS_REG REG(0X372C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700139#define USB_HSIC_HCLK_CTL_REG REG(0x2920)
140#define USB_HSIC_HSIC_CLK_CTL_REG REG(0x2B44)
141#define USB_HSIC_HSIC_CLK_SRC_CTL_REG REG(0x2B40)
142#define USB_HSIC_HSIO_CAL_CLK_CTL_REG REG(0x2B48)
143#define USB_HSIC_RESET_REG REG(0x2934)
144#define USB_HSIC_SYSTEM_CLK_CTL_REG REG(0x292C)
145#define USB_HSIC_XCVR_FS_CLK_MD_REG REG(0x2924)
146#define USB_HSIC_XCVR_FS_CLK_NS_REG REG(0x2928)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700147#define USB_PHY0_RESET_REG REG(0x2E20)
Tianyi Gou41515e22011-09-01 19:37:43 -0700148#define PCIE_ALT_REF_CLK_NS_REG REG(0x3860)
Tianyi Gou6613de52012-01-27 17:57:53 -0800149#define PCIE_ACLK_CTL_REG REG(0x22C0)
Tianyi Gou41515e22011-09-01 19:37:43 -0700150#define PCIE_HCLK_CTL_REG REG(0x22CC)
Tianyi Gou6613de52012-01-27 17:57:53 -0800151#define PCIE_PCLK_CTL_REG REG(0x22D0)
Tianyi Gou41515e22011-09-01 19:37:43 -0700152#define GPLL1_MODE_REG REG(0x3160)
153#define GPLL1_L_VAL_REG REG(0x3164)
154#define GPLL1_M_VAL_REG REG(0x3168)
155#define GPLL1_N_VAL_REG REG(0x316C)
156#define GPLL1_CONFIG_REG REG(0x3174)
157#define GPLL1_STATUS_REG REG(0x3178)
158#define PXO_SRC_CLK_CTL_REG REG(0x2EA0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700159
160/* Multimedia clock registers. */
161#define AHB_EN_REG REG_MM(0x0008)
162#define AHB_EN2_REG REG_MM(0x0038)
Tianyi Gou41515e22011-09-01 19:37:43 -0700163#define AHB_EN3_REG REG_MM(0x0248)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700164#define AHB_NS_REG REG_MM(0x0004)
165#define AXI_NS_REG REG_MM(0x0014)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700166#define CAMCLK0_NS_REG REG_MM(0x0148)
167#define CAMCLK0_CC_REG REG_MM(0x0140)
168#define CAMCLK0_MD_REG REG_MM(0x0144)
169#define CAMCLK1_NS_REG REG_MM(0x015C)
170#define CAMCLK1_CC_REG REG_MM(0x0154)
171#define CAMCLK1_MD_REG REG_MM(0x0158)
172#define CAMCLK2_NS_REG REG_MM(0x0228)
173#define CAMCLK2_CC_REG REG_MM(0x0220)
174#define CAMCLK2_MD_REG REG_MM(0x0224)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700175#define CSI0_NS_REG REG_MM(0x0048)
176#define CSI0_CC_REG REG_MM(0x0040)
177#define CSI0_MD_REG REG_MM(0x0044)
178#define CSI1_NS_REG REG_MM(0x0010)
179#define CSI1_CC_REG REG_MM(0x0024)
180#define CSI1_MD_REG REG_MM(0x0028)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700181#define CSI2_NS_REG REG_MM(0x0234)
182#define CSI2_CC_REG REG_MM(0x022C)
183#define CSI2_MD_REG REG_MM(0x0230)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700184#define CSIPHYTIMER_CC_REG REG_MM(0x0160)
185#define CSIPHYTIMER_MD_REG REG_MM(0x0164)
186#define CSIPHYTIMER_NS_REG REG_MM(0x0168)
187#define DSI1_BYTE_NS_REG REG_MM(0x00B0)
188#define DSI1_BYTE_CC_REG REG_MM(0x0090)
189#define DSI2_BYTE_NS_REG REG_MM(0x00BC)
190#define DSI2_BYTE_CC_REG REG_MM(0x00B4)
191#define DSI1_ESC_NS_REG REG_MM(0x011C)
192#define DSI1_ESC_CC_REG REG_MM(0x00CC)
193#define DSI2_ESC_NS_REG REG_MM(0x0150)
194#define DSI2_ESC_CC_REG REG_MM(0x013C)
195#define DSI_PIXEL_CC_REG REG_MM(0x0130)
196#define DSI2_PIXEL_CC_REG REG_MM(0x0094)
Patrick Dalye6f489042012-07-11 15:29:15 -0700197#define DSI2_PIXEL_CC2_REG REG_MM(0x0264)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700198#define DBG_BUS_VEC_A_REG REG_MM(0x01C8)
199#define DBG_BUS_VEC_B_REG REG_MM(0x01CC)
200#define DBG_BUS_VEC_C_REG REG_MM(0x01D0)
201#define DBG_BUS_VEC_D_REG REG_MM(0x01D4)
202#define DBG_BUS_VEC_E_REG REG_MM(0x01D8)
203#define DBG_BUS_VEC_F_REG REG_MM(0x01DC)
204#define DBG_BUS_VEC_G_REG REG_MM(0x01E0)
205#define DBG_BUS_VEC_H_REG REG_MM(0x01E4)
206#define DBG_BUS_VEC_I_REG REG_MM(0x01E8)
Tianyi Gou41515e22011-09-01 19:37:43 -0700207#define DBG_BUS_VEC_J_REG REG_MM(0x0240)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700208#define DBG_CFG_REG_HS_REG REG_MM(0x01B4)
209#define DBG_CFG_REG_LS_REG REG_MM(0x01B8)
210#define GFX2D0_CC_REG REG_MM(0x0060)
211#define GFX2D0_MD0_REG REG_MM(0x0064)
212#define GFX2D0_MD1_REG REG_MM(0x0068)
213#define GFX2D0_NS_REG REG_MM(0x0070)
214#define GFX2D1_CC_REG REG_MM(0x0074)
215#define GFX2D1_MD0_REG REG_MM(0x0078)
216#define GFX2D1_MD1_REG REG_MM(0x006C)
217#define GFX2D1_NS_REG REG_MM(0x007C)
218#define GFX3D_CC_REG REG_MM(0x0080)
219#define GFX3D_MD0_REG REG_MM(0x0084)
220#define GFX3D_MD1_REG REG_MM(0x0088)
221#define GFX3D_NS_REG REG_MM(0x008C)
222#define IJPEG_CC_REG REG_MM(0x0098)
223#define IJPEG_MD_REG REG_MM(0x009C)
224#define IJPEG_NS_REG REG_MM(0x00A0)
225#define JPEGD_CC_REG REG_MM(0x00A4)
226#define JPEGD_NS_REG REG_MM(0x00AC)
Tianyi Gou41515e22011-09-01 19:37:43 -0700227#define VCAP_CC_REG REG_MM(0x0178)
228#define VCAP_NS_REG REG_MM(0x021C)
229#define VCAP_MD0_REG REG_MM(0x01EC)
230#define VCAP_MD1_REG REG_MM(0x0218)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700231#define MAXI_EN_REG REG_MM(0x0018)
232#define MAXI_EN2_REG REG_MM(0x0020)
233#define MAXI_EN3_REG REG_MM(0x002C)
234#define MAXI_EN4_REG REG_MM(0x0114)
Tianyi Gou41515e22011-09-01 19:37:43 -0700235#define MAXI_EN5_REG REG_MM(0x0244)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700236#define MDP_CC_REG REG_MM(0x00C0)
237#define MDP_LUT_CC_REG REG_MM(0x016C)
238#define MDP_MD0_REG REG_MM(0x00C4)
239#define MDP_MD1_REG REG_MM(0x00C8)
240#define MDP_NS_REG REG_MM(0x00D0)
241#define MISC_CC_REG REG_MM(0x0058)
242#define MISC_CC2_REG REG_MM(0x005C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700243#define MISC_CC3_REG REG_MM(0x0238)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700244#define MM_PLL1_MODE_REG REG_MM(0x031C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700245#define MM_PLL1_L_VAL_REG REG_MM(0x0320)
246#define MM_PLL1_M_VAL_REG REG_MM(0x0324)
247#define MM_PLL1_N_VAL_REG REG_MM(0x0328)
248#define MM_PLL1_CONFIG_REG REG_MM(0x032C)
249#define MM_PLL1_TEST_CTL_REG REG_MM(0x0330)
250#define MM_PLL1_STATUS_REG REG_MM(0x0334)
251#define MM_PLL3_MODE_REG REG_MM(0x0338)
Tianyi Gou621f8742011-09-01 21:45:01 -0700252#define MM_PLL3_L_VAL_REG REG_MM(0x033C)
253#define MM_PLL3_M_VAL_REG REG_MM(0x0340)
254#define MM_PLL3_N_VAL_REG REG_MM(0x0344)
255#define MM_PLL3_CONFIG_REG REG_MM(0x0348)
256#define MM_PLL3_TEST_CTL_REG REG_MM(0x034C)
257#define MM_PLL3_STATUS_REG REG_MM(0x0350)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700258#define ROT_CC_REG REG_MM(0x00E0)
259#define ROT_NS_REG REG_MM(0x00E8)
260#define SAXI_EN_REG REG_MM(0x0030)
261#define SW_RESET_AHB_REG REG_MM(0x020C)
262#define SW_RESET_AHB2_REG REG_MM(0x0200)
263#define SW_RESET_ALL_REG REG_MM(0x0204)
264#define SW_RESET_AXI_REG REG_MM(0x0208)
265#define SW_RESET_CORE_REG REG_MM(0x0210)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700266#define SW_RESET_CORE2_REG REG_MM(0x0214)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700267#define TV_CC_REG REG_MM(0x00EC)
268#define TV_CC2_REG REG_MM(0x0124)
269#define TV_MD_REG REG_MM(0x00F0)
270#define TV_NS_REG REG_MM(0x00F4)
271#define VCODEC_CC_REG REG_MM(0x00F8)
272#define VCODEC_MD0_REG REG_MM(0x00FC)
273#define VCODEC_MD1_REG REG_MM(0x0128)
274#define VCODEC_NS_REG REG_MM(0x0100)
275#define VFE_CC_REG REG_MM(0x0104)
276#define VFE_MD_REG REG_MM(0x0108)
277#define VFE_NS_REG REG_MM(0x010C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700278#define VFE_CC2_REG REG_MM(0x023C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700279#define VPE_CC_REG REG_MM(0x0110)
280#define VPE_NS_REG REG_MM(0x0118)
281
282/* Low-power Audio clock registers. */
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700283#define LCC_CLK_HS_DEBUG_CFG_REG REG_LPA(0x00A4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700284#define LCC_CLK_LS_DEBUG_CFG_REG REG_LPA(0x00A8)
285#define LCC_CODEC_I2S_MIC_MD_REG REG_LPA(0x0064)
286#define LCC_CODEC_I2S_MIC_NS_REG REG_LPA(0x0060)
287#define LCC_CODEC_I2S_MIC_STATUS_REG REG_LPA(0x0068)
288#define LCC_CODEC_I2S_SPKR_MD_REG REG_LPA(0x0070)
289#define LCC_CODEC_I2S_SPKR_NS_REG REG_LPA(0x006C)
290#define LCC_CODEC_I2S_SPKR_STATUS_REG REG_LPA(0x0074)
291#define LCC_MI2S_MD_REG REG_LPA(0x004C)
292#define LCC_MI2S_NS_REG REG_LPA(0x0048)
293#define LCC_MI2S_STATUS_REG REG_LPA(0x0050)
294#define LCC_PCM_MD_REG REG_LPA(0x0058)
295#define LCC_PCM_NS_REG REG_LPA(0x0054)
296#define LCC_PCM_STATUS_REG REG_LPA(0x005C)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700297#define LCC_PLL0_MODE_REG REG_LPA(0x0000)
298#define LCC_PLL0_L_VAL_REG REG_LPA(0x0004)
299#define LCC_PLL0_M_VAL_REG REG_LPA(0x0008)
300#define LCC_PLL0_N_VAL_REG REG_LPA(0x000C)
301#define LCC_PLL0_CONFIG_REG REG_LPA(0x0014)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700302#define LCC_PLL0_STATUS_REG REG_LPA(0x0018)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700303#define LCC_SPARE_I2S_MIC_MD_REG REG_LPA(0x007C)
304#define LCC_SPARE_I2S_MIC_NS_REG REG_LPA(0x0078)
305#define LCC_SPARE_I2S_MIC_STATUS_REG REG_LPA(0x0080)
306#define LCC_SPARE_I2S_SPKR_MD_REG REG_LPA(0x0088)
307#define LCC_SPARE_I2S_SPKR_NS_REG REG_LPA(0x0084)
308#define LCC_SPARE_I2S_SPKR_STATUS_REG REG_LPA(0x008C)
309#define LCC_SLIMBUS_NS_REG REG_LPA(0x00CC)
310#define LCC_SLIMBUS_MD_REG REG_LPA(0x00D0)
311#define LCC_SLIMBUS_STATUS_REG REG_LPA(0x00D4)
312#define LCC_AHBEX_BRANCH_CTL_REG REG_LPA(0x00E4)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700313#define LCC_PRI_PLL_CLK_CTL_REG REG_LPA(0x00C4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700314
Matt Wagantall8b38f942011-08-02 18:23:18 -0700315#define GCC_APCS_CLK_DIAG REG_GCC(0x001C)
316
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700317/* MUX source input identifiers. */
318#define pxo_to_bb_mux 0
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700319#define cxo_to_bb_mux 5
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700320#define pll0_to_bb_mux 2
321#define pll8_to_bb_mux 3
322#define pll6_to_bb_mux 4
323#define gnd_to_bb_mux 5
Stephen Boyd94625ef2011-07-12 17:06:01 -0700324#define pll3_to_bb_mux 6
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700325#define pxo_to_mm_mux 0
326#define pll1_to_mm_mux 1
Tianyi Gou41515e22011-09-01 19:37:43 -0700327#define pll2_to_mm_mux 1 /* or MMCC_PLL1 */
328#define pll8_to_mm_mux 2 /* or GCC_PERF */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700329#define pll0_to_mm_mux 3
Tianyi Gou41515e22011-09-01 19:37:43 -0700330#define pll15_to_mm_mux 3 /* or MM_PLL3 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700331#define gnd_to_mm_mux 4
Stephen Boyd7a776cd2011-10-20 12:46:04 -0700332#define pll3_to_mm_mux 3 /* or MMCC_PLL2 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700333#define hdmi_pll_to_mm_mux 3
334#define cxo_to_xo_mux 0
335#define pxo_to_xo_mux 1
336#define gnd_to_xo_mux 3
337#define pxo_to_lpa_mux 0
338#define cxo_to_lpa_mux 1
339#define pll4_to_lpa_mux 2
340#define gnd_to_lpa_mux 6
Tianyi Gou41515e22011-09-01 19:37:43 -0700341#define pxo_to_pcie_mux 0
342#define pll3_to_pcie_mux 1
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700343
344/* Test Vector Macros */
345#define TEST_TYPE_PER_LS 1
346#define TEST_TYPE_PER_HS 2
347#define TEST_TYPE_MM_LS 3
348#define TEST_TYPE_MM_HS 4
349#define TEST_TYPE_LPA 5
Matt Wagantall8b38f942011-08-02 18:23:18 -0700350#define TEST_TYPE_CPUL2 6
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700351#define TEST_TYPE_LPA_HS 7
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700352#define TEST_TYPE_SHIFT 24
353#define TEST_CLK_SEL_MASK BM(23, 0)
354#define TEST_VECTOR(s, t) (((t) << TEST_TYPE_SHIFT) | BVAL(23, 0, (s)))
355#define TEST_PER_LS(s) TEST_VECTOR((s), TEST_TYPE_PER_LS)
356#define TEST_PER_HS(s) TEST_VECTOR((s), TEST_TYPE_PER_HS)
357#define TEST_MM_LS(s) TEST_VECTOR((s), TEST_TYPE_MM_LS)
358#define TEST_MM_HS(s) TEST_VECTOR((s), TEST_TYPE_MM_HS)
359#define TEST_LPA(s) TEST_VECTOR((s), TEST_TYPE_LPA)
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700360#define TEST_LPA_HS(s) TEST_VECTOR((s), TEST_TYPE_LPA_HS)
Matt Wagantall8b38f942011-08-02 18:23:18 -0700361#define TEST_CPUL2(s) TEST_VECTOR((s), TEST_TYPE_CPUL2)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700362
363#define MN_MODE_DUAL_EDGE 0x2
364
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700365struct pll_rate {
366 const uint32_t l_val;
367 const uint32_t m_val;
368 const uint32_t n_val;
369 const uint32_t vco;
370 const uint32_t post_div;
371 const uint32_t i_bits;
372};
373#define PLL_RATE(l, m, n, v, d, i) { l, m, n, v, (d>>1), i }
374
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700375enum vdd_dig_levels {
376 VDD_DIG_NONE,
377 VDD_DIG_LOW,
378 VDD_DIG_NOMINAL,
379 VDD_DIG_HIGH
380};
381
Saravana Kannan298ec392012-02-08 19:21:47 -0800382static int set_vdd_dig_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700383{
384 static const int vdd_uv[] = {
385 [VDD_DIG_NONE] = 0,
386 [VDD_DIG_LOW] = 945000,
387 [VDD_DIG_NOMINAL] = 1050000,
388 [VDD_DIG_HIGH] = 1150000
389 };
Saravana Kannan298ec392012-02-08 19:21:47 -0800390 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S3, RPM_VREG_VOTER3,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700391 vdd_uv[level], 1150000, 1);
392}
393
Saravana Kannan298ec392012-02-08 19:21:47 -0800394static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig_8960);
395
396static int set_vdd_dig_8930(struct clk_vdd_class *vdd_class, int level)
397{
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800398 static const int vdd_corner[] = {
399 [VDD_DIG_NONE] = RPM_VREG_CORNER_NONE,
400 [VDD_DIG_LOW] = RPM_VREG_CORNER_LOW,
401 [VDD_DIG_NOMINAL] = RPM_VREG_CORNER_NOMINAL,
402 [VDD_DIG_HIGH] = RPM_VREG_CORNER_HIGH,
Saravana Kannan298ec392012-02-08 19:21:47 -0800403 };
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800404 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_VDD_DIG_CORNER,
405 RPM_VREG_VOTER3,
406 vdd_corner[level],
407 RPM_VREG_CORNER_HIGH, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800408}
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700409
410#define VDD_DIG_FMAX_MAP1(l1, f1) \
411 .vdd_class = &vdd_dig, \
412 .fmax[VDD_DIG_##l1] = (f1)
413#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
414 .vdd_class = &vdd_dig, \
415 .fmax[VDD_DIG_##l1] = (f1), \
416 .fmax[VDD_DIG_##l2] = (f2)
417#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
418 .vdd_class = &vdd_dig, \
419 .fmax[VDD_DIG_##l1] = (f1), \
420 .fmax[VDD_DIG_##l2] = (f2), \
421 .fmax[VDD_DIG_##l3] = (f3)
422
Matt Wagantall82feaa12012-07-09 10:54:49 -0700423enum vdd_sr2_hdmi_pll_levels {
424 VDD_SR2_HDMI_PLL_OFF,
425 VDD_SR2_HDMI_PLL_ON
Matt Wagantallc57577d2011-10-06 17:06:53 -0700426};
427
Matt Wagantall82feaa12012-07-09 10:54:49 -0700428static int set_vdd_sr2_hdmi_pll_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantallc57577d2011-10-06 17:06:53 -0700429{
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800430 int rc = 0;
Saravana Kannan298ec392012-02-08 19:21:47 -0800431
Matt Wagantall82feaa12012-07-09 10:54:49 -0700432 if (level == VDD_SR2_HDMI_PLL_OFF) {
Saravana Kannan298ec392012-02-08 19:21:47 -0800433 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
434 RPM_VREG_VOTER3, 0, 0, 1);
435 if (rc)
436 return rc;
437 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
438 RPM_VREG_VOTER3, 0, 0, 1);
439 if (rc)
440 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
441 RPM_VREG_VOTER3, 1800000, 1800000, 1);
Tianyi Goue1faaf22012-01-24 16:07:19 -0800442 } else {
Saravana Kannan298ec392012-02-08 19:21:47 -0800443 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
David Collins9a81d6c2012-03-29 15:11:33 -0700444 RPM_VREG_VOTER3, 2050000, 2100000, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800445 if (rc)
446 return rc;
447 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
448 RPM_VREG_VOTER3, 1800000, 1800000, 1);
449 if (rc)
450 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800451 RPM_VREG_VOTER3, 0, 0, 1);
Matt Wagantallc57577d2011-10-06 17:06:53 -0700452 }
453
454 return rc;
455}
456
Matt Wagantall82feaa12012-07-09 10:54:49 -0700457static DEFINE_VDD_CLASS(vdd_sr2_hdmi_pll, set_vdd_sr2_hdmi_pll_8960);
Saravana Kannan298ec392012-02-08 19:21:47 -0800458
459static int sr2_lreg_uv[] = {
Matt Wagantall82feaa12012-07-09 10:54:49 -0700460 [VDD_SR2_HDMI_PLL_OFF] = 0,
461 [VDD_SR2_HDMI_PLL_ON] = 1800000,
Saravana Kannan298ec392012-02-08 19:21:47 -0800462};
463
Matt Wagantall82feaa12012-07-09 10:54:49 -0700464static int set_vdd_sr2_hdmi_pll_8064(struct clk_vdd_class *vdd_class, int level)
Saravana Kannan298ec392012-02-08 19:21:47 -0800465{
466 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_LVS7, RPM_VREG_VOTER3,
467 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
468}
469
Matt Wagantall82feaa12012-07-09 10:54:49 -0700470static int set_vdd_sr2_hdmi_pll_8930(struct clk_vdd_class *vdd_class, int level)
Saravana Kannan298ec392012-02-08 19:21:47 -0800471{
472 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_L23, RPM_VREG_VOTER3,
473 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
474}
Matt Wagantallc57577d2011-10-06 17:06:53 -0700475
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700476/*
477 * Clock Descriptions
478 */
479
Stephen Boyd72a80352012-01-26 15:57:38 -0800480DEFINE_CLK_RPM_BRANCH(pxo_clk, pxo_a_clk, PXO, 27000000);
481DEFINE_CLK_RPM_BRANCH(cxo_clk, cxo_a_clk, CXO, 19200000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700482
483static struct pll_clk pll2_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700484 .mode_reg = MM_PLL1_MODE_REG,
485 .parent = &pxo_clk.c,
486 .c = {
487 .dbg_name = "pll2_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800488 .rate = 800000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800489 .ops = &clk_ops_local_pll,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700490 CLK_INIT(pll2_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800491 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700492 },
493};
494
Stephen Boyd94625ef2011-07-12 17:06:01 -0700495static struct pll_clk pll3_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700496 .mode_reg = BB_MMCC_PLL2_MODE_REG,
497 .parent = &pxo_clk.c,
498 .c = {
499 .dbg_name = "pll3_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800500 .rate = 1200000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800501 .ops = &clk_ops_local_pll,
Matt Wagantall82feaa12012-07-09 10:54:49 -0700502 .vdd_class = &vdd_sr2_hdmi_pll,
503 .fmax[VDD_SR2_HDMI_PLL_ON] = ULONG_MAX,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700504 CLK_INIT(pll3_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800505 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700506 },
507};
508
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700509static struct pll_vote_clk pll4_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700510 .en_reg = BB_PLL_ENA_SC0_REG,
511 .en_mask = BIT(4),
512 .status_reg = LCC_PLL0_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800513 .status_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700514 .parent = &pxo_clk.c,
515 .c = {
516 .dbg_name = "pll4_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800517 .rate = 393216000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700518 .ops = &clk_ops_pll_vote,
519 CLK_INIT(pll4_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800520 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700521 },
522};
523
524static struct pll_vote_clk pll8_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700525 .en_reg = BB_PLL_ENA_SC0_REG,
526 .en_mask = BIT(8),
527 .status_reg = BB_PLL8_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800528 .status_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700529 .parent = &pxo_clk.c,
530 .c = {
531 .dbg_name = "pll8_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800532 .rate = 384000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700533 .ops = &clk_ops_pll_vote,
534 CLK_INIT(pll8_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800535 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700536 },
537};
538
Stephen Boyd94625ef2011-07-12 17:06:01 -0700539static struct pll_vote_clk pll14_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700540 .en_reg = BB_PLL_ENA_SC0_REG,
541 .en_mask = BIT(14),
542 .status_reg = BB_PLL14_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800543 .status_mask = BIT(16),
Stephen Boyd94625ef2011-07-12 17:06:01 -0700544 .parent = &pxo_clk.c,
545 .c = {
546 .dbg_name = "pll14_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800547 .rate = 480000000,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700548 .ops = &clk_ops_pll_vote,
549 CLK_INIT(pll14_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800550 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700551 },
552};
553
Tianyi Gou41515e22011-09-01 19:37:43 -0700554static struct pll_clk pll15_clk = {
Tianyi Gou41515e22011-09-01 19:37:43 -0700555 .mode_reg = MM_PLL3_MODE_REG,
556 .parent = &pxo_clk.c,
557 .c = {
558 .dbg_name = "pll15_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800559 .rate = 975000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800560 .ops = &clk_ops_local_pll,
Tianyi Gou41515e22011-09-01 19:37:43 -0700561 CLK_INIT(pll15_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800562 .warned = true,
Tianyi Gou41515e22011-09-01 19:37:43 -0700563 },
564};
565
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700566/* AXI Interfaces */
567static struct branch_clk gmem_axi_clk = {
568 .b = {
569 .ctl_reg = MAXI_EN_REG,
570 .en_mask = BIT(24),
571 .halt_reg = DBG_BUS_VEC_E_REG,
572 .halt_bit = 6,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800573 .retain_reg = MAXI_EN2_REG,
574 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700575 },
576 .c = {
577 .dbg_name = "gmem_axi_clk",
578 .ops = &clk_ops_branch,
579 CLK_INIT(gmem_axi_clk.c),
580 },
581};
582
583static struct branch_clk ijpeg_axi_clk = {
584 .b = {
585 .ctl_reg = MAXI_EN_REG,
586 .en_mask = BIT(21),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800587 .hwcg_reg = MAXI_EN_REG,
588 .hwcg_mask = BIT(11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700589 .reset_reg = SW_RESET_AXI_REG,
590 .reset_mask = BIT(14),
591 .halt_reg = DBG_BUS_VEC_E_REG,
592 .halt_bit = 4,
593 },
594 .c = {
595 .dbg_name = "ijpeg_axi_clk",
596 .ops = &clk_ops_branch,
597 CLK_INIT(ijpeg_axi_clk.c),
598 },
599};
600
601static struct branch_clk imem_axi_clk = {
602 .b = {
603 .ctl_reg = MAXI_EN_REG,
604 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800605 .hwcg_reg = MAXI_EN_REG,
606 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700607 .reset_reg = SW_RESET_CORE_REG,
608 .reset_mask = BIT(10),
609 .halt_reg = DBG_BUS_VEC_E_REG,
610 .halt_bit = 7,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800611 .retain_reg = MAXI_EN2_REG,
612 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700613 },
614 .c = {
615 .dbg_name = "imem_axi_clk",
616 .ops = &clk_ops_branch,
617 CLK_INIT(imem_axi_clk.c),
618 },
619};
620
621static struct branch_clk jpegd_axi_clk = {
622 .b = {
623 .ctl_reg = MAXI_EN_REG,
624 .en_mask = BIT(25),
625 .halt_reg = DBG_BUS_VEC_E_REG,
626 .halt_bit = 5,
627 },
628 .c = {
629 .dbg_name = "jpegd_axi_clk",
630 .ops = &clk_ops_branch,
631 CLK_INIT(jpegd_axi_clk.c),
632 },
633};
634
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700635static struct branch_clk vcodec_axi_b_clk = {
636 .b = {
637 .ctl_reg = MAXI_EN4_REG,
638 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800639 .hwcg_reg = MAXI_EN4_REG,
640 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700641 .halt_reg = DBG_BUS_VEC_I_REG,
642 .halt_bit = 25,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800643 .retain_reg = MAXI_EN4_REG,
644 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700645 },
646 .c = {
647 .dbg_name = "vcodec_axi_b_clk",
648 .ops = &clk_ops_branch,
649 CLK_INIT(vcodec_axi_b_clk.c),
650 },
651};
652
Matt Wagantall91f42702011-07-14 12:01:15 -0700653static struct branch_clk vcodec_axi_a_clk = {
654 .b = {
655 .ctl_reg = MAXI_EN4_REG,
656 .en_mask = BIT(25),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800657 .hwcg_reg = MAXI_EN4_REG,
658 .hwcg_mask = BIT(24),
Matt Wagantall91f42702011-07-14 12:01:15 -0700659 .halt_reg = DBG_BUS_VEC_I_REG,
660 .halt_bit = 26,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800661 .retain_reg = MAXI_EN4_REG,
662 .retain_mask = BIT(10),
Matt Wagantall91f42702011-07-14 12:01:15 -0700663 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700664 .c = {
665 .dbg_name = "vcodec_axi_a_clk",
666 .ops = &clk_ops_branch,
667 CLK_INIT(vcodec_axi_a_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700668 .depends = &vcodec_axi_b_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700669 },
670};
671
672static struct branch_clk vcodec_axi_clk = {
673 .b = {
674 .ctl_reg = MAXI_EN_REG,
675 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800676 .hwcg_reg = MAXI_EN_REG,
677 .hwcg_mask = BIT(13),
Matt Wagantall91f42702011-07-14 12:01:15 -0700678 .reset_reg = SW_RESET_AXI_REG,
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -0800679 .reset_mask = BIT(4)|BIT(5)|BIT(7),
Matt Wagantall91f42702011-07-14 12:01:15 -0700680 .halt_reg = DBG_BUS_VEC_E_REG,
681 .halt_bit = 3,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800682 .retain_reg = MAXI_EN2_REG,
683 .retain_mask = BIT(28),
Matt Wagantall91f42702011-07-14 12:01:15 -0700684 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700685 .c = {
686 .dbg_name = "vcodec_axi_clk",
687 .ops = &clk_ops_branch,
688 CLK_INIT(vcodec_axi_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700689 .depends = &vcodec_axi_a_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700690 },
691};
692
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700693static struct branch_clk vfe_axi_clk = {
694 .b = {
695 .ctl_reg = MAXI_EN_REG,
696 .en_mask = BIT(18),
697 .reset_reg = SW_RESET_AXI_REG,
698 .reset_mask = BIT(9),
699 .halt_reg = DBG_BUS_VEC_E_REG,
700 .halt_bit = 0,
701 },
702 .c = {
703 .dbg_name = "vfe_axi_clk",
704 .ops = &clk_ops_branch,
705 CLK_INIT(vfe_axi_clk.c),
706 },
707};
708
709static struct branch_clk mdp_axi_clk = {
710 .b = {
711 .ctl_reg = MAXI_EN_REG,
712 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800713 .hwcg_reg = MAXI_EN_REG,
714 .hwcg_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700715 .reset_reg = SW_RESET_AXI_REG,
716 .reset_mask = BIT(13),
717 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700718 .halt_bit = 8,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800719 .retain_reg = MAXI_EN_REG,
720 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700721 },
722 .c = {
723 .dbg_name = "mdp_axi_clk",
724 .ops = &clk_ops_branch,
725 CLK_INIT(mdp_axi_clk.c),
726 },
727};
728
729static struct branch_clk rot_axi_clk = {
730 .b = {
731 .ctl_reg = MAXI_EN2_REG,
732 .en_mask = BIT(24),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800733 .hwcg_reg = MAXI_EN2_REG,
734 .hwcg_mask = BIT(25),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700735 .reset_reg = SW_RESET_AXI_REG,
736 .reset_mask = BIT(6),
737 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700738 .halt_bit = 2,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800739 .retain_reg = MAXI_EN3_REG,
740 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700741 },
742 .c = {
743 .dbg_name = "rot_axi_clk",
744 .ops = &clk_ops_branch,
745 CLK_INIT(rot_axi_clk.c),
746 },
747};
748
749static struct branch_clk vpe_axi_clk = {
750 .b = {
751 .ctl_reg = MAXI_EN2_REG,
752 .en_mask = BIT(26),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800753 .hwcg_reg = MAXI_EN2_REG,
754 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700755 .reset_reg = SW_RESET_AXI_REG,
756 .reset_mask = BIT(15),
757 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700758 .halt_bit = 1,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800759 .retain_reg = MAXI_EN3_REG,
760 .retain_mask = BIT(21),
761
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700762 },
763 .c = {
764 .dbg_name = "vpe_axi_clk",
765 .ops = &clk_ops_branch,
766 CLK_INIT(vpe_axi_clk.c),
767 },
768};
769
Tianyi Gou41515e22011-09-01 19:37:43 -0700770static struct branch_clk vcap_axi_clk = {
771 .b = {
772 .ctl_reg = MAXI_EN5_REG,
773 .en_mask = BIT(12),
Tianyi Gouf3095ea2012-05-22 14:16:06 -0700774 .hwcg_reg = MAXI_EN5_REG,
775 .hwcg_mask = BIT(11),
Tianyi Gou41515e22011-09-01 19:37:43 -0700776 .reset_reg = SW_RESET_AXI_REG,
777 .reset_mask = BIT(16),
778 .halt_reg = DBG_BUS_VEC_J_REG,
779 .halt_bit = 20,
780 },
781 .c = {
782 .dbg_name = "vcap_axi_clk",
783 .ops = &clk_ops_branch,
784 CLK_INIT(vcap_axi_clk.c),
785 },
786};
787
Tianyi Goue3d4f542012-03-15 17:06:45 -0700788/* gfx3d_axi_clk is set as a dependency of gmem_axi_clk at runtime */
Patrick Dalye6f489042012-07-11 15:29:15 -0700789static struct branch_clk gfx3d_axi_clk = {
Tianyi Gou621f8742011-09-01 21:45:01 -0700790 .b = {
791 .ctl_reg = MAXI_EN5_REG,
792 .en_mask = BIT(25),
Tianyi Gouf3095ea2012-05-22 14:16:06 -0700793 .hwcg_reg = MAXI_EN5_REG,
794 .hwcg_mask = BIT(24),
Tianyi Gou621f8742011-09-01 21:45:01 -0700795 .reset_reg = SW_RESET_AXI_REG,
796 .reset_mask = BIT(17),
797 .halt_reg = DBG_BUS_VEC_J_REG,
798 .halt_bit = 30,
799 },
800 .c = {
801 .dbg_name = "gfx3d_axi_clk",
802 .ops = &clk_ops_branch,
Patrick Dalye6f489042012-07-11 15:29:15 -0700803 CLK_INIT(gfx3d_axi_clk.c),
Tianyi Goue3d4f542012-03-15 17:06:45 -0700804 },
805};
806
807static struct branch_clk gfx3d_axi_clk_8930 = {
808 .b = {
809 .ctl_reg = MAXI_EN5_REG,
810 .en_mask = BIT(12),
811 .reset_reg = SW_RESET_AXI_REG,
812 .reset_mask = BIT(16),
813 .halt_reg = DBG_BUS_VEC_J_REG,
814 .halt_bit = 12,
815 },
816 .c = {
817 .dbg_name = "gfx3d_axi_clk",
818 .ops = &clk_ops_branch,
819 CLK_INIT(gfx3d_axi_clk_8930.c),
Tianyi Gou621f8742011-09-01 21:45:01 -0700820 },
821};
822
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700823/* AHB Interfaces */
824static struct branch_clk amp_p_clk = {
825 .b = {
826 .ctl_reg = AHB_EN_REG,
827 .en_mask = BIT(24),
Matt Wagantalld40857a2012-04-10 19:15:43 -0700828 .reset_reg = SW_RESET_CORE_REG,
829 .reset_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700830 .halt_reg = DBG_BUS_VEC_F_REG,
831 .halt_bit = 18,
832 },
833 .c = {
834 .dbg_name = "amp_p_clk",
835 .ops = &clk_ops_branch,
836 CLK_INIT(amp_p_clk.c),
837 },
838};
839
Matt Wagantallc23eee92011-08-16 23:06:52 -0700840static struct branch_clk csi_p_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700841 .b = {
842 .ctl_reg = AHB_EN_REG,
843 .en_mask = BIT(7),
844 .reset_reg = SW_RESET_AHB_REG,
845 .reset_mask = BIT(17),
846 .halt_reg = DBG_BUS_VEC_F_REG,
847 .halt_bit = 16,
848 },
849 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -0700850 .dbg_name = "csi_p_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700851 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -0700852 CLK_INIT(csi_p_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700853 },
854};
855
856static struct branch_clk dsi1_m_p_clk = {
857 .b = {
858 .ctl_reg = AHB_EN_REG,
859 .en_mask = BIT(9),
860 .reset_reg = SW_RESET_AHB_REG,
861 .reset_mask = BIT(6),
862 .halt_reg = DBG_BUS_VEC_F_REG,
863 .halt_bit = 19,
864 },
865 .c = {
866 .dbg_name = "dsi1_m_p_clk",
867 .ops = &clk_ops_branch,
868 CLK_INIT(dsi1_m_p_clk.c),
869 },
870};
871
872static struct branch_clk dsi1_s_p_clk = {
873 .b = {
874 .ctl_reg = AHB_EN_REG,
875 .en_mask = BIT(18),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800876 .hwcg_reg = AHB_EN2_REG,
877 .hwcg_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700878 .reset_reg = SW_RESET_AHB_REG,
879 .reset_mask = BIT(5),
880 .halt_reg = DBG_BUS_VEC_F_REG,
881 .halt_bit = 21,
882 },
883 .c = {
884 .dbg_name = "dsi1_s_p_clk",
885 .ops = &clk_ops_branch,
886 CLK_INIT(dsi1_s_p_clk.c),
887 },
888};
889
890static struct branch_clk dsi2_m_p_clk = {
891 .b = {
892 .ctl_reg = AHB_EN_REG,
893 .en_mask = BIT(17),
894 .reset_reg = SW_RESET_AHB2_REG,
895 .reset_mask = BIT(1),
896 .halt_reg = DBG_BUS_VEC_E_REG,
897 .halt_bit = 18,
898 },
899 .c = {
900 .dbg_name = "dsi2_m_p_clk",
901 .ops = &clk_ops_branch,
902 CLK_INIT(dsi2_m_p_clk.c),
903 },
904};
905
906static struct branch_clk dsi2_s_p_clk = {
907 .b = {
908 .ctl_reg = AHB_EN_REG,
909 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800910 .hwcg_reg = AHB_EN2_REG,
911 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700912 .reset_reg = SW_RESET_AHB2_REG,
913 .reset_mask = BIT(0),
914 .halt_reg = DBG_BUS_VEC_F_REG,
915 .halt_bit = 20,
916 },
917 .c = {
918 .dbg_name = "dsi2_s_p_clk",
919 .ops = &clk_ops_branch,
920 CLK_INIT(dsi2_s_p_clk.c),
921 },
922};
923
924static struct branch_clk gfx2d0_p_clk = {
925 .b = {
926 .ctl_reg = AHB_EN_REG,
927 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800928 .hwcg_reg = AHB_EN2_REG,
929 .hwcg_mask = BIT(28),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700930 .reset_reg = SW_RESET_AHB_REG,
931 .reset_mask = BIT(12),
932 .halt_reg = DBG_BUS_VEC_F_REG,
933 .halt_bit = 2,
934 },
935 .c = {
936 .dbg_name = "gfx2d0_p_clk",
937 .ops = &clk_ops_branch,
Matt Wagantall158f73b2012-05-16 11:29:35 -0700938 .flags = CLKFLAG_SKIP_HANDOFF,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700939 CLK_INIT(gfx2d0_p_clk.c),
940 },
941};
942
943static struct branch_clk gfx2d1_p_clk = {
944 .b = {
945 .ctl_reg = AHB_EN_REG,
946 .en_mask = BIT(2),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800947 .hwcg_reg = AHB_EN2_REG,
948 .hwcg_mask = BIT(29),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700949 .reset_reg = SW_RESET_AHB_REG,
950 .reset_mask = BIT(11),
951 .halt_reg = DBG_BUS_VEC_F_REG,
952 .halt_bit = 3,
953 },
954 .c = {
955 .dbg_name = "gfx2d1_p_clk",
956 .ops = &clk_ops_branch,
Matt Wagantall158f73b2012-05-16 11:29:35 -0700957 .flags = CLKFLAG_SKIP_HANDOFF,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700958 CLK_INIT(gfx2d1_p_clk.c),
959 },
960};
961
962static struct branch_clk gfx3d_p_clk = {
963 .b = {
964 .ctl_reg = AHB_EN_REG,
965 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800966 .hwcg_reg = AHB_EN2_REG,
967 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700968 .reset_reg = SW_RESET_AHB_REG,
969 .reset_mask = BIT(10),
970 .halt_reg = DBG_BUS_VEC_F_REG,
971 .halt_bit = 4,
972 },
973 .c = {
974 .dbg_name = "gfx3d_p_clk",
975 .ops = &clk_ops_branch,
976 CLK_INIT(gfx3d_p_clk.c),
977 },
978};
979
980static struct branch_clk hdmi_m_p_clk = {
981 .b = {
982 .ctl_reg = AHB_EN_REG,
983 .en_mask = BIT(14),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800984 .hwcg_reg = AHB_EN2_REG,
985 .hwcg_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700986 .reset_reg = SW_RESET_AHB_REG,
987 .reset_mask = BIT(9),
988 .halt_reg = DBG_BUS_VEC_F_REG,
989 .halt_bit = 5,
990 },
991 .c = {
992 .dbg_name = "hdmi_m_p_clk",
993 .ops = &clk_ops_branch,
994 CLK_INIT(hdmi_m_p_clk.c),
995 },
996};
997
998static struct branch_clk hdmi_s_p_clk = {
999 .b = {
1000 .ctl_reg = AHB_EN_REG,
1001 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001002 .hwcg_reg = AHB_EN2_REG,
1003 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001004 .reset_reg = SW_RESET_AHB_REG,
1005 .reset_mask = BIT(9),
1006 .halt_reg = DBG_BUS_VEC_F_REG,
1007 .halt_bit = 6,
1008 },
1009 .c = {
1010 .dbg_name = "hdmi_s_p_clk",
1011 .ops = &clk_ops_branch,
1012 CLK_INIT(hdmi_s_p_clk.c),
1013 },
1014};
1015
1016static struct branch_clk ijpeg_p_clk = {
1017 .b = {
1018 .ctl_reg = AHB_EN_REG,
1019 .en_mask = BIT(5),
1020 .reset_reg = SW_RESET_AHB_REG,
1021 .reset_mask = BIT(7),
1022 .halt_reg = DBG_BUS_VEC_F_REG,
1023 .halt_bit = 9,
1024 },
1025 .c = {
1026 .dbg_name = "ijpeg_p_clk",
1027 .ops = &clk_ops_branch,
1028 CLK_INIT(ijpeg_p_clk.c),
1029 },
1030};
1031
1032static struct branch_clk imem_p_clk = {
1033 .b = {
1034 .ctl_reg = AHB_EN_REG,
1035 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001036 .hwcg_reg = AHB_EN2_REG,
1037 .hwcg_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001038 .reset_reg = SW_RESET_AHB_REG,
1039 .reset_mask = BIT(8),
1040 .halt_reg = DBG_BUS_VEC_F_REG,
1041 .halt_bit = 10,
1042 },
1043 .c = {
1044 .dbg_name = "imem_p_clk",
1045 .ops = &clk_ops_branch,
1046 CLK_INIT(imem_p_clk.c),
1047 },
1048};
1049
1050static struct branch_clk jpegd_p_clk = {
1051 .b = {
1052 .ctl_reg = AHB_EN_REG,
1053 .en_mask = BIT(21),
1054 .reset_reg = SW_RESET_AHB_REG,
1055 .reset_mask = BIT(4),
1056 .halt_reg = DBG_BUS_VEC_F_REG,
1057 .halt_bit = 7,
1058 },
1059 .c = {
1060 .dbg_name = "jpegd_p_clk",
1061 .ops = &clk_ops_branch,
1062 CLK_INIT(jpegd_p_clk.c),
1063 },
1064};
1065
1066static struct branch_clk mdp_p_clk = {
1067 .b = {
1068 .ctl_reg = AHB_EN_REG,
1069 .en_mask = BIT(10),
1070 .reset_reg = SW_RESET_AHB_REG,
1071 .reset_mask = BIT(3),
1072 .halt_reg = DBG_BUS_VEC_F_REG,
1073 .halt_bit = 11,
1074 },
1075 .c = {
1076 .dbg_name = "mdp_p_clk",
1077 .ops = &clk_ops_branch,
1078 CLK_INIT(mdp_p_clk.c),
1079 },
1080};
1081
1082static struct branch_clk rot_p_clk = {
1083 .b = {
1084 .ctl_reg = AHB_EN_REG,
1085 .en_mask = BIT(12),
1086 .reset_reg = SW_RESET_AHB_REG,
1087 .reset_mask = BIT(2),
1088 .halt_reg = DBG_BUS_VEC_F_REG,
1089 .halt_bit = 13,
1090 },
1091 .c = {
1092 .dbg_name = "rot_p_clk",
1093 .ops = &clk_ops_branch,
1094 CLK_INIT(rot_p_clk.c),
1095 },
1096};
1097
1098static struct branch_clk smmu_p_clk = {
1099 .b = {
1100 .ctl_reg = AHB_EN_REG,
1101 .en_mask = BIT(15),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001102 .hwcg_reg = AHB_EN_REG,
1103 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001104 .halt_reg = DBG_BUS_VEC_F_REG,
1105 .halt_bit = 22,
1106 },
1107 .c = {
1108 .dbg_name = "smmu_p_clk",
1109 .ops = &clk_ops_branch,
1110 CLK_INIT(smmu_p_clk.c),
1111 },
1112};
1113
1114static struct branch_clk tv_enc_p_clk = {
1115 .b = {
1116 .ctl_reg = AHB_EN_REG,
1117 .en_mask = BIT(25),
1118 .reset_reg = SW_RESET_AHB_REG,
1119 .reset_mask = BIT(15),
1120 .halt_reg = DBG_BUS_VEC_F_REG,
1121 .halt_bit = 23,
1122 },
1123 .c = {
1124 .dbg_name = "tv_enc_p_clk",
1125 .ops = &clk_ops_branch,
1126 CLK_INIT(tv_enc_p_clk.c),
1127 },
1128};
1129
1130static struct branch_clk vcodec_p_clk = {
1131 .b = {
1132 .ctl_reg = AHB_EN_REG,
1133 .en_mask = BIT(11),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001134 .hwcg_reg = AHB_EN2_REG,
1135 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001136 .reset_reg = SW_RESET_AHB_REG,
1137 .reset_mask = BIT(1),
1138 .halt_reg = DBG_BUS_VEC_F_REG,
1139 .halt_bit = 12,
1140 },
1141 .c = {
1142 .dbg_name = "vcodec_p_clk",
1143 .ops = &clk_ops_branch,
1144 CLK_INIT(vcodec_p_clk.c),
1145 },
1146};
1147
1148static struct branch_clk vfe_p_clk = {
1149 .b = {
1150 .ctl_reg = AHB_EN_REG,
1151 .en_mask = BIT(13),
1152 .reset_reg = SW_RESET_AHB_REG,
1153 .reset_mask = BIT(0),
1154 .halt_reg = DBG_BUS_VEC_F_REG,
1155 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08001156 .retain_reg = AHB_EN2_REG,
1157 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001158 },
1159 .c = {
1160 .dbg_name = "vfe_p_clk",
1161 .ops = &clk_ops_branch,
1162 CLK_INIT(vfe_p_clk.c),
1163 },
1164};
1165
1166static struct branch_clk vpe_p_clk = {
1167 .b = {
1168 .ctl_reg = AHB_EN_REG,
1169 .en_mask = BIT(16),
1170 .reset_reg = SW_RESET_AHB_REG,
1171 .reset_mask = BIT(14),
1172 .halt_reg = DBG_BUS_VEC_F_REG,
1173 .halt_bit = 15,
1174 },
1175 .c = {
1176 .dbg_name = "vpe_p_clk",
1177 .ops = &clk_ops_branch,
1178 CLK_INIT(vpe_p_clk.c),
1179 },
1180};
1181
Tianyi Gou41515e22011-09-01 19:37:43 -07001182static struct branch_clk vcap_p_clk = {
1183 .b = {
1184 .ctl_reg = AHB_EN3_REG,
1185 .en_mask = BIT(1),
Tianyi Gouf3095ea2012-05-22 14:16:06 -07001186 .hwcg_reg = AHB_EN3_REG,
1187 .hwcg_mask = BIT(0),
Tianyi Gou41515e22011-09-01 19:37:43 -07001188 .reset_reg = SW_RESET_AHB2_REG,
1189 .reset_mask = BIT(2),
1190 .halt_reg = DBG_BUS_VEC_J_REG,
1191 .halt_bit = 23,
1192 },
1193 .c = {
1194 .dbg_name = "vcap_p_clk",
1195 .ops = &clk_ops_branch,
1196 CLK_INIT(vcap_p_clk.c),
1197 },
1198};
1199
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001200/*
1201 * Peripheral Clocks
1202 */
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001203#define CLK_GP(i, n, h_r, h_b) \
1204 struct rcg_clk i##_clk = { \
1205 .b = { \
1206 .ctl_reg = GPn_NS_REG(n), \
1207 .en_mask = BIT(9), \
1208 .halt_reg = h_r, \
1209 .halt_bit = h_b, \
1210 }, \
1211 .ns_reg = GPn_NS_REG(n), \
1212 .md_reg = GPn_MD_REG(n), \
1213 .root_en_mask = BIT(11), \
1214 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001215 .mnd_en_mask = BIT(8), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001216 .set_rate = set_rate_mnd, \
1217 .freq_tbl = clk_tbl_gp, \
1218 .current_freq = &rcg_dummy_freq, \
1219 .c = { \
1220 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001221 .ops = &clk_ops_rcg, \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001222 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), \
1223 CLK_INIT(i##_clk.c), \
1224 }, \
1225 }
1226#define F_GP(f, s, d, m, n) \
1227 { \
1228 .freq_hz = f, \
1229 .src_clk = &s##_clk.c, \
1230 .md_val = MD8(16, m, 0, n), \
1231 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001232 }
1233static struct clk_freq_tbl clk_tbl_gp[] = {
1234 F_GP( 0, gnd, 1, 0, 0),
1235 F_GP( 9600000, cxo, 2, 0, 0),
1236 F_GP( 13500000, pxo, 2, 0, 0),
1237 F_GP( 19200000, cxo, 1, 0, 0),
1238 F_GP( 27000000, pxo, 1, 0, 0),
1239 F_GP( 64000000, pll8, 2, 1, 3),
1240 F_GP( 76800000, pll8, 1, 1, 5),
1241 F_GP( 96000000, pll8, 4, 0, 0),
1242 F_GP(128000000, pll8, 3, 0, 0),
1243 F_GP(192000000, pll8, 2, 0, 0),
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001244 F_END
1245};
1246
1247static CLK_GP(gp0, 0, CLK_HALT_SFPB_MISC_STATE_REG, 7);
1248static CLK_GP(gp1, 1, CLK_HALT_SFPB_MISC_STATE_REG, 6);
1249static CLK_GP(gp2, 2, CLK_HALT_SFPB_MISC_STATE_REG, 5);
1250
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001251#define CLK_GSBI_UART(i, n, h_r, h_b) \
1252 struct rcg_clk i##_clk = { \
1253 .b = { \
1254 .ctl_reg = GSBIn_UART_APPS_NS_REG(n), \
1255 .en_mask = BIT(9), \
1256 .reset_reg = GSBIn_RESET_REG(n), \
1257 .reset_mask = BIT(0), \
1258 .halt_reg = h_r, \
1259 .halt_bit = h_b, \
1260 }, \
1261 .ns_reg = GSBIn_UART_APPS_NS_REG(n), \
1262 .md_reg = GSBIn_UART_APPS_MD_REG(n), \
1263 .root_en_mask = BIT(11), \
1264 .ns_mask = (BM(31, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001265 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001266 .set_rate = set_rate_mnd, \
1267 .freq_tbl = clk_tbl_gsbi_uart, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001268 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001269 .c = { \
1270 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001271 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001272 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001273 CLK_INIT(i##_clk.c), \
1274 }, \
1275 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001276#define F_GSBI_UART(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001277 { \
1278 .freq_hz = f, \
1279 .src_clk = &s##_clk.c, \
1280 .md_val = MD16(m, n), \
1281 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001282 }
1283static struct clk_freq_tbl clk_tbl_gsbi_uart[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001284 F_GSBI_UART( 0, gnd, 1, 0, 0),
Matt Wagantall9a561f72012-01-19 16:13:12 -08001285 F_GSBI_UART( 1843200, pll8, 2, 6, 625),
1286 F_GSBI_UART( 3686400, pll8, 2, 12, 625),
1287 F_GSBI_UART( 7372800, pll8, 2, 24, 625),
1288 F_GSBI_UART(14745600, pll8, 2, 48, 625),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001289 F_GSBI_UART(16000000, pll8, 4, 1, 6),
1290 F_GSBI_UART(24000000, pll8, 4, 1, 4),
1291 F_GSBI_UART(32000000, pll8, 4, 1, 3),
1292 F_GSBI_UART(40000000, pll8, 1, 5, 48),
1293 F_GSBI_UART(46400000, pll8, 1, 29, 240),
1294 F_GSBI_UART(48000000, pll8, 4, 1, 2),
1295 F_GSBI_UART(51200000, pll8, 1, 2, 15),
1296 F_GSBI_UART(56000000, pll8, 1, 7, 48),
1297 F_GSBI_UART(58982400, pll8, 1, 96, 625),
1298 F_GSBI_UART(64000000, pll8, 2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001299 F_END
1300};
1301
1302static CLK_GSBI_UART(gsbi1_uart, 1, CLK_HALT_CFPB_STATEA_REG, 10);
1303static CLK_GSBI_UART(gsbi2_uart, 2, CLK_HALT_CFPB_STATEA_REG, 6);
1304static CLK_GSBI_UART(gsbi3_uart, 3, CLK_HALT_CFPB_STATEA_REG, 2);
1305static CLK_GSBI_UART(gsbi4_uart, 4, CLK_HALT_CFPB_STATEB_REG, 26);
1306static CLK_GSBI_UART(gsbi5_uart, 5, CLK_HALT_CFPB_STATEB_REG, 22);
1307static CLK_GSBI_UART(gsbi6_uart, 6, CLK_HALT_CFPB_STATEB_REG, 18);
1308static CLK_GSBI_UART(gsbi7_uart, 7, CLK_HALT_CFPB_STATEB_REG, 14);
1309static CLK_GSBI_UART(gsbi8_uart, 8, CLK_HALT_CFPB_STATEB_REG, 10);
1310static CLK_GSBI_UART(gsbi9_uart, 9, CLK_HALT_CFPB_STATEB_REG, 6);
1311static CLK_GSBI_UART(gsbi10_uart, 10, CLK_HALT_CFPB_STATEB_REG, 2);
1312static CLK_GSBI_UART(gsbi11_uart, 11, CLK_HALT_CFPB_STATEC_REG, 17);
1313static CLK_GSBI_UART(gsbi12_uart, 12, CLK_HALT_CFPB_STATEC_REG, 13);
1314
1315#define CLK_GSBI_QUP(i, n, h_r, h_b) \
1316 struct rcg_clk i##_clk = { \
1317 .b = { \
1318 .ctl_reg = GSBIn_QUP_APPS_NS_REG(n), \
1319 .en_mask = BIT(9), \
1320 .reset_reg = GSBIn_RESET_REG(n), \
1321 .reset_mask = BIT(0), \
1322 .halt_reg = h_r, \
1323 .halt_bit = h_b, \
1324 }, \
1325 .ns_reg = GSBIn_QUP_APPS_NS_REG(n), \
1326 .md_reg = GSBIn_QUP_APPS_MD_REG(n), \
1327 .root_en_mask = BIT(11), \
1328 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001329 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001330 .set_rate = set_rate_mnd, \
1331 .freq_tbl = clk_tbl_gsbi_qup, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001332 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001333 .c = { \
1334 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001335 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001336 VDD_DIG_FMAX_MAP2(LOW, 24000000, NOMINAL, 52000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001337 CLK_INIT(i##_clk.c), \
1338 }, \
1339 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001340#define F_GSBI_QUP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001341 { \
1342 .freq_hz = f, \
1343 .src_clk = &s##_clk.c, \
1344 .md_val = MD8(16, m, 0, n), \
1345 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001346 }
1347static struct clk_freq_tbl clk_tbl_gsbi_qup[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001348 F_GSBI_QUP( 0, gnd, 1, 0, 0),
1349 F_GSBI_QUP( 1100000, pxo, 1, 2, 49),
1350 F_GSBI_QUP( 5400000, pxo, 1, 1, 5),
1351 F_GSBI_QUP(10800000, pxo, 1, 2, 5),
1352 F_GSBI_QUP(15060000, pll8, 1, 2, 51),
1353 F_GSBI_QUP(24000000, pll8, 4, 1, 4),
1354 F_GSBI_QUP(25600000, pll8, 1, 1, 15),
1355 F_GSBI_QUP(27000000, pxo, 1, 0, 0),
1356 F_GSBI_QUP(48000000, pll8, 4, 1, 2),
1357 F_GSBI_QUP(51200000, pll8, 1, 2, 15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001358 F_END
1359};
1360
1361static CLK_GSBI_QUP(gsbi1_qup, 1, CLK_HALT_CFPB_STATEA_REG, 9);
1362static CLK_GSBI_QUP(gsbi2_qup, 2, CLK_HALT_CFPB_STATEA_REG, 4);
1363static CLK_GSBI_QUP(gsbi3_qup, 3, CLK_HALT_CFPB_STATEA_REG, 0);
1364static CLK_GSBI_QUP(gsbi4_qup, 4, CLK_HALT_CFPB_STATEB_REG, 24);
1365static CLK_GSBI_QUP(gsbi5_qup, 5, CLK_HALT_CFPB_STATEB_REG, 20);
1366static CLK_GSBI_QUP(gsbi6_qup, 6, CLK_HALT_CFPB_STATEB_REG, 16);
1367static CLK_GSBI_QUP(gsbi7_qup, 7, CLK_HALT_CFPB_STATEB_REG, 12);
1368static CLK_GSBI_QUP(gsbi8_qup, 8, CLK_HALT_CFPB_STATEB_REG, 8);
1369static CLK_GSBI_QUP(gsbi9_qup, 9, CLK_HALT_CFPB_STATEB_REG, 4);
1370static CLK_GSBI_QUP(gsbi10_qup, 10, CLK_HALT_CFPB_STATEB_REG, 0);
1371static CLK_GSBI_QUP(gsbi11_qup, 11, CLK_HALT_CFPB_STATEC_REG, 15);
1372static CLK_GSBI_QUP(gsbi12_qup, 12, CLK_HALT_CFPB_STATEC_REG, 11);
1373
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001374#define F_PDM(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001375 { \
1376 .freq_hz = f, \
1377 .src_clk = &s##_clk.c, \
1378 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001379 }
1380static struct clk_freq_tbl clk_tbl_pdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001381 F_PDM( 0, gnd, 1),
1382 F_PDM(27000000, pxo, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001383 F_END
1384};
1385
1386static struct rcg_clk pdm_clk = {
1387 .b = {
1388 .ctl_reg = PDM_CLK_NS_REG,
1389 .en_mask = BIT(9),
1390 .reset_reg = PDM_CLK_NS_REG,
1391 .reset_mask = BIT(12),
1392 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1393 .halt_bit = 3,
1394 },
1395 .ns_reg = PDM_CLK_NS_REG,
1396 .root_en_mask = BIT(11),
1397 .ns_mask = BM(1, 0),
1398 .set_rate = set_rate_nop,
1399 .freq_tbl = clk_tbl_pdm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001400 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001401 .c = {
1402 .dbg_name = "pdm_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001403 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001404 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001405 CLK_INIT(pdm_clk.c),
1406 },
1407};
1408
1409static struct branch_clk pmem_clk = {
1410 .b = {
1411 .ctl_reg = PMEM_ACLK_CTL_REG,
1412 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001413 .hwcg_reg = PMEM_ACLK_CTL_REG,
1414 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001415 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1416 .halt_bit = 20,
1417 },
1418 .c = {
1419 .dbg_name = "pmem_clk",
1420 .ops = &clk_ops_branch,
1421 CLK_INIT(pmem_clk.c),
1422 },
1423};
1424
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001425#define F_PRNG(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001426 { \
1427 .freq_hz = f, \
1428 .src_clk = &s##_clk.c, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001429 }
Stephen Boyd842a1f62012-04-26 19:07:38 -07001430static struct clk_freq_tbl clk_tbl_prng_32[] = {
1431 F_PRNG(32000000, pll8),
1432 F_END
1433};
1434
1435static struct clk_freq_tbl clk_tbl_prng_64[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001436 F_PRNG(64000000, pll8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001437 F_END
1438};
1439
1440static struct rcg_clk prng_clk = {
1441 .b = {
1442 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1443 .en_mask = BIT(10),
1444 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1445 .halt_check = HALT_VOTED,
1446 .halt_bit = 10,
1447 },
1448 .set_rate = set_rate_nop,
Stephen Boyd842a1f62012-04-26 19:07:38 -07001449 .freq_tbl = clk_tbl_prng_32,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001450 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001451 .c = {
1452 .dbg_name = "prng_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001453 .ops = &clk_ops_rcg,
Stephen Boyd842a1f62012-04-26 19:07:38 -07001454 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001455 CLK_INIT(prng_clk.c),
1456 },
1457};
1458
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001459#define CLK_SDC(name, n, h_b, fmax_low, fmax_nom) \
Stephen Boyda78a7402011-08-02 11:23:39 -07001460 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001461 .b = { \
1462 .ctl_reg = SDCn_APPS_CLK_NS_REG(n), \
1463 .en_mask = BIT(9), \
1464 .reset_reg = SDCn_RESET_REG(n), \
1465 .reset_mask = BIT(0), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001466 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001467 .halt_bit = h_b, \
1468 }, \
1469 .ns_reg = SDCn_APPS_CLK_NS_REG(n), \
1470 .md_reg = SDCn_APPS_CLK_MD_REG(n), \
1471 .root_en_mask = BIT(11), \
1472 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001473 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001474 .set_rate = set_rate_mnd, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001475 .freq_tbl = clk_tbl_sdc, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001476 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001477 .c = { \
Stephen Boyda78a7402011-08-02 11:23:39 -07001478 .dbg_name = #name, \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001479 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001480 VDD_DIG_FMAX_MAP2(LOW, fmax_low, NOMINAL, fmax_nom), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001481 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001482 }, \
1483 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001484#define F_SDC(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001485 { \
1486 .freq_hz = f, \
1487 .src_clk = &s##_clk.c, \
1488 .md_val = MD8(16, m, 0, n), \
1489 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001490 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001491static struct clk_freq_tbl clk_tbl_sdc[] = {
1492 F_SDC( 0, gnd, 1, 0, 0),
1493 F_SDC( 144000, pxo, 3, 2, 125),
1494 F_SDC( 400000, pll8, 4, 1, 240),
1495 F_SDC( 16000000, pll8, 4, 1, 6),
1496 F_SDC( 17070000, pll8, 1, 2, 45),
1497 F_SDC( 20210000, pll8, 1, 1, 19),
1498 F_SDC( 24000000, pll8, 4, 1, 4),
1499 F_SDC( 48000000, pll8, 4, 1, 2),
1500 F_SDC( 64000000, pll8, 3, 1, 2),
1501 F_SDC( 96000000, pll8, 4, 0, 0),
Subhash Jadavanibd238ba2011-11-24 15:12:39 +05301502 F_SDC(192000000, pll8, 2, 0, 0),
Stephen Boyda78a7402011-08-02 11:23:39 -07001503 F_END
1504};
1505
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001506static CLK_SDC(sdc1_clk, 1, 6, 52000000, 104000000);
1507static CLK_SDC(sdc2_clk, 2, 5, 52000000, 104000000);
1508static CLK_SDC(sdc3_clk, 3, 4, 104000000, 208000000);
1509static CLK_SDC(sdc4_clk, 4, 3, 33000000, 67000000);
1510static CLK_SDC(sdc5_clk, 5, 2, 33000000, 67000000);
Stephen Boyda78a7402011-08-02 11:23:39 -07001511
Patrick Dalyedb86f42012-08-23 19:07:30 -07001512static unsigned long fmax_sdc1_8064v2[MAX_VDD_LEVELS] __initdata = {
1513 [VDD_DIG_LOW] = 100000000,
1514 [VDD_DIG_NOMINAL] = 200000000,
1515};
1516
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001517#define F_TSIF_REF(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001518 { \
1519 .freq_hz = f, \
1520 .src_clk = &s##_clk.c, \
1521 .md_val = MD16(m, n), \
1522 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001523 }
1524static struct clk_freq_tbl clk_tbl_tsif_ref[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001525 F_TSIF_REF( 0, gnd, 1, 0, 0),
1526 F_TSIF_REF(105000, pxo, 1, 1, 256),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001527 F_END
1528};
1529
1530static struct rcg_clk tsif_ref_clk = {
1531 .b = {
1532 .ctl_reg = TSIF_REF_CLK_NS_REG,
1533 .en_mask = BIT(9),
1534 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1535 .halt_bit = 5,
1536 },
1537 .ns_reg = TSIF_REF_CLK_NS_REG,
1538 .md_reg = TSIF_REF_CLK_MD_REG,
1539 .root_en_mask = BIT(11),
1540 .ns_mask = (BM(31, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001541 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001542 .set_rate = set_rate_mnd,
1543 .freq_tbl = clk_tbl_tsif_ref,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001544 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001545 .c = {
1546 .dbg_name = "tsif_ref_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001547 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001548 VDD_DIG_FMAX_MAP2(LOW, 27000000, NOMINAL, 54000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001549 CLK_INIT(tsif_ref_clk.c),
1550 },
1551};
1552
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001553#define F_TSSC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001554 { \
1555 .freq_hz = f, \
1556 .src_clk = &s##_clk.c, \
1557 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001558 }
1559static struct clk_freq_tbl clk_tbl_tssc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001560 F_TSSC( 0, gnd),
1561 F_TSSC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001562 F_END
1563};
1564
1565static struct rcg_clk tssc_clk = {
1566 .b = {
1567 .ctl_reg = TSSC_CLK_CTL_REG,
1568 .en_mask = BIT(4),
1569 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1570 .halt_bit = 4,
1571 },
1572 .ns_reg = TSSC_CLK_CTL_REG,
1573 .ns_mask = BM(1, 0),
1574 .set_rate = set_rate_nop,
1575 .freq_tbl = clk_tbl_tssc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001576 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001577 .c = {
1578 .dbg_name = "tssc_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001579 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001580 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001581 CLK_INIT(tssc_clk.c),
1582 },
1583};
1584
Tianyi Gou41515e22011-09-01 19:37:43 -07001585#define CLK_USB_HS(name, n, h_b) \
1586 static struct rcg_clk name = { \
1587 .b = { \
1588 .ctl_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1589 .en_mask = BIT(9), \
1590 .reset_reg = USB_HS##n##_RESET_REG, \
1591 .reset_mask = BIT(0), \
1592 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
1593 .halt_bit = h_b, \
1594 }, \
1595 .ns_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1596 .md_reg = USB_HS##n##_XCVR_FS_CLK_MD_REG, \
1597 .root_en_mask = BIT(11), \
1598 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001599 .mnd_en_mask = BIT(8), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001600 .set_rate = set_rate_mnd, \
1601 .freq_tbl = clk_tbl_usb, \
1602 .current_freq = &rcg_dummy_freq, \
1603 .c = { \
1604 .dbg_name = #name, \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001605 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001606 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001607 CLK_INIT(name.c), \
1608 }, \
1609}
1610
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001611#define F_USB(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001612 { \
1613 .freq_hz = f, \
1614 .src_clk = &s##_clk.c, \
1615 .md_val = MD8(16, m, 0, n), \
1616 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001617 }
1618static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001619 F_USB( 0, gnd, 1, 0, 0),
1620 F_USB(60000000, pll8, 1, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001621 F_END
1622};
1623
Tianyi Gou41515e22011-09-01 19:37:43 -07001624CLK_USB_HS(usb_hs1_xcvr_clk, 1, 0);
1625CLK_USB_HS(usb_hs3_xcvr_clk, 3, 30);
1626CLK_USB_HS(usb_hs4_xcvr_clk, 4, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001627
Stephen Boyd94625ef2011-07-12 17:06:01 -07001628static struct clk_freq_tbl clk_tbl_usb_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001629 F_USB( 0, gnd, 1, 0, 0),
1630 F_USB(60000000, pll8, 1, 5, 32),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001631 F_END
1632};
1633
1634static struct rcg_clk usb_hsic_xcvr_fs_clk = {
1635 .b = {
1636 .ctl_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1637 .en_mask = BIT(9),
1638 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1639 .halt_bit = 26,
1640 },
1641 .ns_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1642 .md_reg = USB_HSIC_XCVR_FS_CLK_MD_REG,
1643 .root_en_mask = BIT(11),
1644 .ns_mask = (BM(23, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001645 .mnd_en_mask = BIT(8),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001646 .set_rate = set_rate_mnd,
1647 .freq_tbl = clk_tbl_usb_hsic,
1648 .current_freq = &rcg_dummy_freq,
1649 .c = {
1650 .dbg_name = "usb_hsic_xcvr_fs_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001651 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001652 VDD_DIG_FMAX_MAP1(LOW, 60000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001653 CLK_INIT(usb_hsic_xcvr_fs_clk.c),
1654 },
1655};
1656
1657static struct branch_clk usb_hsic_system_clk = {
1658 .b = {
1659 .ctl_reg = USB_HSIC_SYSTEM_CLK_CTL_REG,
1660 .en_mask = BIT(4),
1661 .reset_reg = USB_HSIC_RESET_REG,
1662 .reset_mask = BIT(0),
1663 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1664 .halt_bit = 24,
1665 },
1666 .parent = &usb_hsic_xcvr_fs_clk.c,
1667 .c = {
1668 .dbg_name = "usb_hsic_system_clk",
1669 .ops = &clk_ops_branch,
1670 CLK_INIT(usb_hsic_system_clk.c),
1671 },
1672};
1673
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001674#define F_USB_HSIC(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001675 { \
1676 .freq_hz = f, \
1677 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001678 }
1679static struct clk_freq_tbl clk_tbl_usb2_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001680 F_USB_HSIC(480000000, pll14),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001681 F_END
1682};
1683
1684static struct rcg_clk usb_hsic_hsic_src_clk = {
1685 .b = {
1686 .ctl_reg = USB_HSIC_HSIC_CLK_SRC_CTL_REG,
1687 .halt_check = NOCHECK,
1688 },
1689 .root_en_mask = BIT(0),
1690 .set_rate = set_rate_nop,
1691 .freq_tbl = clk_tbl_usb2_hsic,
1692 .current_freq = &rcg_dummy_freq,
1693 .c = {
1694 .dbg_name = "usb_hsic_hsic_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001695 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001696 VDD_DIG_FMAX_MAP1(LOW, 480000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001697 CLK_INIT(usb_hsic_hsic_src_clk.c),
1698 },
1699};
1700
1701static struct branch_clk usb_hsic_hsic_clk = {
1702 .b = {
1703 .ctl_reg = USB_HSIC_HSIC_CLK_CTL_REG,
1704 .en_mask = BIT(0),
1705 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1706 .halt_bit = 19,
1707 },
1708 .parent = &usb_hsic_hsic_src_clk.c,
1709 .c = {
1710 .dbg_name = "usb_hsic_hsic_clk",
1711 .ops = &clk_ops_branch,
1712 CLK_INIT(usb_hsic_hsic_clk.c),
1713 },
1714};
1715
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001716#define F_USB_HSIO_CAL(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001717 { \
1718 .freq_hz = f, \
1719 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001720 }
1721static struct clk_freq_tbl clk_tbl_usb_hsio_cal[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001722 F_USB_HSIO_CAL(9000000, pxo),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001723 F_END
1724};
1725
1726static struct rcg_clk usb_hsic_hsio_cal_clk = {
1727 .b = {
1728 .ctl_reg = USB_HSIC_HSIO_CAL_CLK_CTL_REG,
1729 .en_mask = BIT(0),
1730 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1731 .halt_bit = 23,
1732 },
1733 .set_rate = set_rate_nop,
1734 .freq_tbl = clk_tbl_usb_hsio_cal,
1735 .current_freq = &rcg_dummy_freq,
1736 .c = {
1737 .dbg_name = "usb_hsic_hsio_cal_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001738 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001739 VDD_DIG_FMAX_MAP1(LOW, 10000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001740 CLK_INIT(usb_hsic_hsio_cal_clk.c),
1741 },
1742};
1743
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001744static struct branch_clk usb_phy0_clk = {
1745 .b = {
1746 .reset_reg = USB_PHY0_RESET_REG,
1747 .reset_mask = BIT(0),
1748 },
1749 .c = {
1750 .dbg_name = "usb_phy0_clk",
1751 .ops = &clk_ops_reset,
1752 CLK_INIT(usb_phy0_clk.c),
1753 },
1754};
1755
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001756#define CLK_USB_FS(i, n, fmax_nom) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001757 struct rcg_clk i##_clk = { \
1758 .ns_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1759 .b = { \
1760 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1761 .halt_check = NOCHECK, \
1762 }, \
1763 .md_reg = USB_FSn_XCVR_FS_CLK_MD_REG(n), \
1764 .root_en_mask = BIT(11), \
1765 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001766 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001767 .set_rate = set_rate_mnd, \
1768 .freq_tbl = clk_tbl_usb, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001769 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001770 .c = { \
1771 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001772 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001773 VDD_DIG_FMAX_MAP1(NOMINAL, fmax_nom), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001774 CLK_INIT(i##_clk.c), \
1775 }, \
1776 }
1777
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001778static CLK_USB_FS(usb_fs1_src, 1, 64000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001779static struct branch_clk usb_fs1_xcvr_clk = {
1780 .b = {
1781 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(1),
1782 .en_mask = BIT(9),
1783 .reset_reg = USB_FSn_RESET_REG(1),
1784 .reset_mask = BIT(1),
1785 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1786 .halt_bit = 15,
1787 },
1788 .parent = &usb_fs1_src_clk.c,
1789 .c = {
1790 .dbg_name = "usb_fs1_xcvr_clk",
1791 .ops = &clk_ops_branch,
1792 CLK_INIT(usb_fs1_xcvr_clk.c),
1793 },
1794};
1795
1796static struct branch_clk usb_fs1_sys_clk = {
1797 .b = {
1798 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(1),
1799 .en_mask = BIT(4),
1800 .reset_reg = USB_FSn_RESET_REG(1),
1801 .reset_mask = BIT(0),
1802 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1803 .halt_bit = 16,
1804 },
1805 .parent = &usb_fs1_src_clk.c,
1806 .c = {
1807 .dbg_name = "usb_fs1_sys_clk",
1808 .ops = &clk_ops_branch,
1809 CLK_INIT(usb_fs1_sys_clk.c),
1810 },
1811};
1812
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001813static CLK_USB_FS(usb_fs2_src, 2, 60000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001814static struct branch_clk usb_fs2_xcvr_clk = {
1815 .b = {
1816 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(2),
1817 .en_mask = BIT(9),
1818 .reset_reg = USB_FSn_RESET_REG(2),
1819 .reset_mask = BIT(1),
1820 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1821 .halt_bit = 12,
1822 },
1823 .parent = &usb_fs2_src_clk.c,
1824 .c = {
1825 .dbg_name = "usb_fs2_xcvr_clk",
1826 .ops = &clk_ops_branch,
1827 CLK_INIT(usb_fs2_xcvr_clk.c),
1828 },
1829};
1830
1831static struct branch_clk usb_fs2_sys_clk = {
1832 .b = {
1833 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(2),
1834 .en_mask = BIT(4),
1835 .reset_reg = USB_FSn_RESET_REG(2),
1836 .reset_mask = BIT(0),
1837 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1838 .halt_bit = 13,
1839 },
1840 .parent = &usb_fs2_src_clk.c,
1841 .c = {
1842 .dbg_name = "usb_fs2_sys_clk",
1843 .ops = &clk_ops_branch,
1844 CLK_INIT(usb_fs2_sys_clk.c),
1845 },
1846};
1847
1848/* Fast Peripheral Bus Clocks */
1849static struct branch_clk ce1_core_clk = {
1850 .b = {
1851 .ctl_reg = CE1_CORE_CLK_CTL_REG,
1852 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001853 .hwcg_reg = CE1_CORE_CLK_CTL_REG,
1854 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001855 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1856 .halt_bit = 27,
1857 },
1858 .c = {
1859 .dbg_name = "ce1_core_clk",
1860 .ops = &clk_ops_branch,
1861 CLK_INIT(ce1_core_clk.c),
1862 },
1863};
Tianyi Gou41515e22011-09-01 19:37:43 -07001864
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001865static struct branch_clk ce1_p_clk = {
1866 .b = {
1867 .ctl_reg = CE1_HCLK_CTL_REG,
1868 .en_mask = BIT(4),
1869 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1870 .halt_bit = 1,
1871 },
1872 .c = {
1873 .dbg_name = "ce1_p_clk",
1874 .ops = &clk_ops_branch,
1875 CLK_INIT(ce1_p_clk.c),
1876 },
1877};
1878
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001879#define F_CE3(f, s, d) \
Tianyi Gou41515e22011-09-01 19:37:43 -07001880 { \
1881 .freq_hz = f, \
1882 .src_clk = &s##_clk.c, \
1883 .ns_val = NS_DIVSRC(6, 3, d, 2, 0, s##_to_bb_mux), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001884 }
1885
1886static struct clk_freq_tbl clk_tbl_ce3[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001887 F_CE3( 0, gnd, 1),
1888 F_CE3( 48000000, pll8, 8),
1889 F_CE3(100000000, pll3, 12),
Patrick Dalyedb86f42012-08-23 19:07:30 -07001890 F_CE3(120000000, pll3, 10),
Tianyi Gou41515e22011-09-01 19:37:43 -07001891 F_END
1892};
1893
1894static struct rcg_clk ce3_src_clk = {
1895 .b = {
1896 .ctl_reg = CE3_CLK_SRC_NS_REG,
1897 .halt_check = NOCHECK,
1898 },
1899 .ns_reg = CE3_CLK_SRC_NS_REG,
1900 .root_en_mask = BIT(7),
1901 .ns_mask = BM(6, 0),
1902 .set_rate = set_rate_nop,
1903 .freq_tbl = clk_tbl_ce3,
1904 .current_freq = &rcg_dummy_freq,
1905 .c = {
1906 .dbg_name = "ce3_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001907 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001908 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
Tianyi Gou41515e22011-09-01 19:37:43 -07001909 CLK_INIT(ce3_src_clk.c),
1910 },
1911};
1912
Patrick Dalyedb86f42012-08-23 19:07:30 -07001913static unsigned long fmax_ce3_8064v2[MAX_VDD_LEVELS] __initdata = {
1914 [VDD_DIG_LOW] = 57000000,
1915 [VDD_DIG_NOMINAL] = 120000000,
1916};
1917
Tianyi Gou41515e22011-09-01 19:37:43 -07001918static struct branch_clk ce3_core_clk = {
1919 .b = {
1920 .ctl_reg = CE3_CORE_CLK_CTL_REG,
1921 .en_mask = BIT(4),
1922 .reset_reg = CE3_CORE_CLK_CTL_REG,
1923 .reset_mask = BIT(7),
1924 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1925 .halt_bit = 5,
1926 },
1927 .parent = &ce3_src_clk.c,
1928 .c = {
1929 .dbg_name = "ce3_core_clk",
1930 .ops = &clk_ops_branch,
1931 CLK_INIT(ce3_core_clk.c),
1932 }
1933};
1934
1935static struct branch_clk ce3_p_clk = {
1936 .b = {
1937 .ctl_reg = CE3_HCLK_CTL_REG,
1938 .en_mask = BIT(4),
1939 .reset_reg = CE3_HCLK_CTL_REG,
1940 .reset_mask = BIT(7),
1941 .halt_reg = CLK_HALT_AFAB_SFAB_STATEB_REG,
1942 .halt_bit = 16,
1943 },
1944 .parent = &ce3_src_clk.c,
1945 .c = {
1946 .dbg_name = "ce3_p_clk",
1947 .ops = &clk_ops_branch,
1948 CLK_INIT(ce3_p_clk.c),
1949 }
1950};
1951
Tianyi Gou352955d2012-05-18 19:44:01 -07001952#define F_SATA(f, s, d) \
1953 { \
1954 .freq_hz = f, \
1955 .src_clk = &s##_clk.c, \
1956 .ns_val = NS_DIVSRC(6, 3, d, 2, 0, s##_to_bb_mux), \
1957 }
1958
1959static struct clk_freq_tbl clk_tbl_sata[] = {
1960 F_SATA( 0, gnd, 1),
1961 F_SATA( 48000000, pll8, 8),
1962 F_SATA(100000000, pll3, 12),
1963 F_END
1964};
1965
1966static struct rcg_clk sata_src_clk = {
1967 .b = {
1968 .ctl_reg = SATA_CLK_SRC_NS_REG,
1969 .halt_check = NOCHECK,
1970 },
1971 .ns_reg = SATA_CLK_SRC_NS_REG,
1972 .root_en_mask = BIT(7),
1973 .ns_mask = BM(6, 0),
1974 .set_rate = set_rate_nop,
1975 .freq_tbl = clk_tbl_sata,
1976 .current_freq = &rcg_dummy_freq,
1977 .c = {
1978 .dbg_name = "sata_src_clk",
1979 .ops = &clk_ops_rcg,
1980 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1981 CLK_INIT(sata_src_clk.c),
1982 },
1983};
1984
1985static struct branch_clk sata_rxoob_clk = {
1986 .b = {
1987 .ctl_reg = SATA_RXOOB_CLK_CTL_REG,
1988 .en_mask = BIT(4),
1989 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1990 .halt_bit = 26,
1991 },
1992 .parent = &sata_src_clk.c,
1993 .c = {
1994 .dbg_name = "sata_rxoob_clk",
1995 .ops = &clk_ops_branch,
1996 CLK_INIT(sata_rxoob_clk.c),
1997 },
1998};
1999
2000static struct branch_clk sata_pmalive_clk = {
2001 .b = {
2002 .ctl_reg = SATA_PMALIVE_CLK_CTL_REG,
2003 .en_mask = BIT(4),
2004 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2005 .halt_bit = 25,
2006 },
2007 .parent = &sata_src_clk.c,
2008 .c = {
2009 .dbg_name = "sata_pmalive_clk",
2010 .ops = &clk_ops_branch,
2011 CLK_INIT(sata_pmalive_clk.c),
2012 },
2013};
2014
Tianyi Gou41515e22011-09-01 19:37:43 -07002015static struct branch_clk sata_phy_ref_clk = {
2016 .b = {
2017 .ctl_reg = SATA_PHY_REF_CLK_CTL_REG,
2018 .en_mask = BIT(4),
2019 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2020 .halt_bit = 24,
2021 },
2022 .parent = &pxo_clk.c,
2023 .c = {
2024 .dbg_name = "sata_phy_ref_clk",
2025 .ops = &clk_ops_branch,
2026 CLK_INIT(sata_phy_ref_clk.c),
2027 },
2028};
2029
Tianyi Gou352955d2012-05-18 19:44:01 -07002030static struct branch_clk sata_a_clk = {
2031 .b = {
2032 .ctl_reg = SATA_ACLK_CTL_REG,
2033 .en_mask = BIT(4),
2034 .halt_reg = CLK_HALT_AFAB_SFAB_STATEA_REG,
2035 .halt_bit = 12,
2036 },
2037 .c = {
2038 .dbg_name = "sata_a_clk",
2039 .ops = &clk_ops_branch,
2040 CLK_INIT(sata_a_clk.c),
2041 },
2042};
2043
2044static struct branch_clk sata_p_clk = {
2045 .b = {
2046 .ctl_reg = SATA_HCLK_CTL_REG,
2047 .en_mask = BIT(4),
2048 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2049 .halt_bit = 27,
2050 },
2051 .c = {
2052 .dbg_name = "sata_p_clk",
2053 .ops = &clk_ops_branch,
2054 CLK_INIT(sata_p_clk.c),
2055 },
2056};
2057
2058static struct branch_clk sfab_sata_s_p_clk = {
2059 .b = {
2060 .ctl_reg = SFAB_SATA_S_HCLK_CTL_REG,
2061 .en_mask = BIT(4),
2062 .halt_reg = CLK_HALT_AFAB_SFAB_STATEB_REG,
2063 .halt_bit = 14,
2064 },
2065 .c = {
2066 .dbg_name = "sfab_sata_s_p_clk",
2067 .ops = &clk_ops_branch,
2068 CLK_INIT(sfab_sata_s_p_clk.c),
2069 },
2070};
Tianyi Gou41515e22011-09-01 19:37:43 -07002071static struct branch_clk pcie_p_clk = {
2072 .b = {
2073 .ctl_reg = PCIE_HCLK_CTL_REG,
2074 .en_mask = BIT(4),
2075 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2076 .halt_bit = 8,
2077 },
2078 .c = {
2079 .dbg_name = "pcie_p_clk",
2080 .ops = &clk_ops_branch,
2081 CLK_INIT(pcie_p_clk.c),
2082 },
2083};
2084
Tianyi Gou6613de52012-01-27 17:57:53 -08002085static struct branch_clk pcie_phy_ref_clk = {
2086 .b = {
2087 .ctl_reg = PCIE_PCLK_CTL_REG,
2088 .en_mask = BIT(4),
2089 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2090 .halt_bit = 29,
2091 },
2092 .c = {
2093 .dbg_name = "pcie_phy_ref_clk",
2094 .ops = &clk_ops_branch,
2095 CLK_INIT(pcie_phy_ref_clk.c),
2096 },
2097};
2098
2099static struct branch_clk pcie_a_clk = {
2100 .b = {
2101 .ctl_reg = PCIE_ACLK_CTL_REG,
2102 .en_mask = BIT(4),
2103 .halt_reg = CLK_HALT_AFAB_SFAB_STATEA_REG,
2104 .halt_bit = 13,
2105 },
2106 .c = {
2107 .dbg_name = "pcie_a_clk",
2108 .ops = &clk_ops_branch,
2109 CLK_INIT(pcie_a_clk.c),
2110 },
2111};
2112
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002113static struct branch_clk dma_bam_p_clk = {
2114 .b = {
2115 .ctl_reg = DMA_BAM_HCLK_CTL,
2116 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002117 .hwcg_reg = DMA_BAM_HCLK_CTL,
2118 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002119 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2120 .halt_bit = 12,
2121 },
2122 .c = {
2123 .dbg_name = "dma_bam_p_clk",
2124 .ops = &clk_ops_branch,
2125 CLK_INIT(dma_bam_p_clk.c),
2126 },
2127};
2128
2129static struct branch_clk gsbi1_p_clk = {
2130 .b = {
2131 .ctl_reg = GSBIn_HCLK_CTL_REG(1),
2132 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002133 .hwcg_reg = GSBIn_HCLK_CTL_REG(1),
2134 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002135 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2136 .halt_bit = 11,
2137 },
2138 .c = {
2139 .dbg_name = "gsbi1_p_clk",
2140 .ops = &clk_ops_branch,
2141 CLK_INIT(gsbi1_p_clk.c),
2142 },
2143};
2144
2145static struct branch_clk gsbi2_p_clk = {
2146 .b = {
2147 .ctl_reg = GSBIn_HCLK_CTL_REG(2),
2148 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002149 .hwcg_reg = GSBIn_HCLK_CTL_REG(2),
2150 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002151 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2152 .halt_bit = 7,
2153 },
2154 .c = {
2155 .dbg_name = "gsbi2_p_clk",
2156 .ops = &clk_ops_branch,
2157 CLK_INIT(gsbi2_p_clk.c),
2158 },
2159};
2160
2161static struct branch_clk gsbi3_p_clk = {
2162 .b = {
2163 .ctl_reg = GSBIn_HCLK_CTL_REG(3),
2164 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002165 .hwcg_reg = GSBIn_HCLK_CTL_REG(3),
2166 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002167 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2168 .halt_bit = 3,
2169 },
2170 .c = {
2171 .dbg_name = "gsbi3_p_clk",
2172 .ops = &clk_ops_branch,
2173 CLK_INIT(gsbi3_p_clk.c),
2174 },
2175};
2176
2177static struct branch_clk gsbi4_p_clk = {
2178 .b = {
2179 .ctl_reg = GSBIn_HCLK_CTL_REG(4),
2180 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002181 .hwcg_reg = GSBIn_HCLK_CTL_REG(4),
2182 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002183 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2184 .halt_bit = 27,
2185 },
2186 .c = {
2187 .dbg_name = "gsbi4_p_clk",
2188 .ops = &clk_ops_branch,
2189 CLK_INIT(gsbi4_p_clk.c),
2190 },
2191};
2192
2193static struct branch_clk gsbi5_p_clk = {
2194 .b = {
2195 .ctl_reg = GSBIn_HCLK_CTL_REG(5),
2196 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002197 .hwcg_reg = GSBIn_HCLK_CTL_REG(5),
2198 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002199 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2200 .halt_bit = 23,
2201 },
2202 .c = {
2203 .dbg_name = "gsbi5_p_clk",
2204 .ops = &clk_ops_branch,
2205 CLK_INIT(gsbi5_p_clk.c),
2206 },
2207};
2208
2209static struct branch_clk gsbi6_p_clk = {
2210 .b = {
2211 .ctl_reg = GSBIn_HCLK_CTL_REG(6),
2212 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002213 .hwcg_reg = GSBIn_HCLK_CTL_REG(6),
2214 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002215 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2216 .halt_bit = 19,
2217 },
2218 .c = {
2219 .dbg_name = "gsbi6_p_clk",
2220 .ops = &clk_ops_branch,
2221 CLK_INIT(gsbi6_p_clk.c),
2222 },
2223};
2224
2225static struct branch_clk gsbi7_p_clk = {
2226 .b = {
2227 .ctl_reg = GSBIn_HCLK_CTL_REG(7),
2228 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002229 .hwcg_reg = GSBIn_HCLK_CTL_REG(7),
2230 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002231 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2232 .halt_bit = 15,
2233 },
2234 .c = {
2235 .dbg_name = "gsbi7_p_clk",
2236 .ops = &clk_ops_branch,
2237 CLK_INIT(gsbi7_p_clk.c),
2238 },
2239};
2240
2241static struct branch_clk gsbi8_p_clk = {
2242 .b = {
2243 .ctl_reg = GSBIn_HCLK_CTL_REG(8),
2244 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002245 .hwcg_reg = GSBIn_HCLK_CTL_REG(8),
2246 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002247 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2248 .halt_bit = 11,
2249 },
2250 .c = {
2251 .dbg_name = "gsbi8_p_clk",
2252 .ops = &clk_ops_branch,
2253 CLK_INIT(gsbi8_p_clk.c),
2254 },
2255};
2256
2257static struct branch_clk gsbi9_p_clk = {
2258 .b = {
2259 .ctl_reg = GSBIn_HCLK_CTL_REG(9),
2260 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002261 .hwcg_reg = GSBIn_HCLK_CTL_REG(9),
2262 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002263 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2264 .halt_bit = 7,
2265 },
2266 .c = {
2267 .dbg_name = "gsbi9_p_clk",
2268 .ops = &clk_ops_branch,
2269 CLK_INIT(gsbi9_p_clk.c),
2270 },
2271};
2272
2273static struct branch_clk gsbi10_p_clk = {
2274 .b = {
2275 .ctl_reg = GSBIn_HCLK_CTL_REG(10),
2276 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002277 .hwcg_reg = GSBIn_HCLK_CTL_REG(10),
2278 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002279 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2280 .halt_bit = 3,
2281 },
2282 .c = {
2283 .dbg_name = "gsbi10_p_clk",
2284 .ops = &clk_ops_branch,
2285 CLK_INIT(gsbi10_p_clk.c),
2286 },
2287};
2288
2289static struct branch_clk gsbi11_p_clk = {
2290 .b = {
2291 .ctl_reg = GSBIn_HCLK_CTL_REG(11),
2292 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002293 .hwcg_reg = GSBIn_HCLK_CTL_REG(11),
2294 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002295 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2296 .halt_bit = 18,
2297 },
2298 .c = {
2299 .dbg_name = "gsbi11_p_clk",
2300 .ops = &clk_ops_branch,
2301 CLK_INIT(gsbi11_p_clk.c),
2302 },
2303};
2304
2305static struct branch_clk gsbi12_p_clk = {
2306 .b = {
2307 .ctl_reg = GSBIn_HCLK_CTL_REG(12),
2308 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002309 .hwcg_reg = GSBIn_HCLK_CTL_REG(12),
2310 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002311 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2312 .halt_bit = 14,
2313 },
2314 .c = {
2315 .dbg_name = "gsbi12_p_clk",
2316 .ops = &clk_ops_branch,
2317 CLK_INIT(gsbi12_p_clk.c),
2318 },
2319};
2320
Tianyi Gou41515e22011-09-01 19:37:43 -07002321static struct branch_clk sata_phy_cfg_clk = {
2322 .b = {
2323 .ctl_reg = SATA_PHY_CFG_CLK_CTL_REG,
2324 .en_mask = BIT(4),
2325 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2326 .halt_bit = 12,
2327 },
2328 .c = {
2329 .dbg_name = "sata_phy_cfg_clk",
2330 .ops = &clk_ops_branch,
2331 CLK_INIT(sata_phy_cfg_clk.c),
Stephen Boyd973e4ba2011-07-12 17:06:01 -07002332 },
2333};
2334
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002335static struct branch_clk tsif_p_clk = {
2336 .b = {
2337 .ctl_reg = TSIF_HCLK_CTL_REG,
2338 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002339 .hwcg_reg = TSIF_HCLK_CTL_REG,
2340 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002341 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2342 .halt_bit = 7,
2343 },
2344 .c = {
2345 .dbg_name = "tsif_p_clk",
2346 .ops = &clk_ops_branch,
2347 CLK_INIT(tsif_p_clk.c),
2348 },
2349};
2350
2351static struct branch_clk usb_fs1_p_clk = {
2352 .b = {
2353 .ctl_reg = USB_FSn_HCLK_CTL_REG(1),
2354 .en_mask = BIT(4),
2355 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2356 .halt_bit = 17,
2357 },
2358 .c = {
2359 .dbg_name = "usb_fs1_p_clk",
2360 .ops = &clk_ops_branch,
2361 CLK_INIT(usb_fs1_p_clk.c),
2362 },
2363};
2364
2365static struct branch_clk usb_fs2_p_clk = {
2366 .b = {
2367 .ctl_reg = USB_FSn_HCLK_CTL_REG(2),
2368 .en_mask = BIT(4),
2369 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2370 .halt_bit = 14,
2371 },
2372 .c = {
2373 .dbg_name = "usb_fs2_p_clk",
2374 .ops = &clk_ops_branch,
2375 CLK_INIT(usb_fs2_p_clk.c),
2376 },
2377};
2378
2379static struct branch_clk usb_hs1_p_clk = {
2380 .b = {
2381 .ctl_reg = USB_HS1_HCLK_CTL_REG,
2382 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002383 .hwcg_reg = USB_HS1_HCLK_CTL_REG,
2384 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002385 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2386 .halt_bit = 1,
2387 },
2388 .c = {
2389 .dbg_name = "usb_hs1_p_clk",
2390 .ops = &clk_ops_branch,
2391 CLK_INIT(usb_hs1_p_clk.c),
2392 },
2393};
2394
Tianyi Gou41515e22011-09-01 19:37:43 -07002395static struct branch_clk usb_hs3_p_clk = {
2396 .b = {
2397 .ctl_reg = USB_HS3_HCLK_CTL_REG,
2398 .en_mask = BIT(4),
2399 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2400 .halt_bit = 31,
2401 },
2402 .c = {
2403 .dbg_name = "usb_hs3_p_clk",
2404 .ops = &clk_ops_branch,
2405 CLK_INIT(usb_hs3_p_clk.c),
2406 },
2407};
2408
2409static struct branch_clk usb_hs4_p_clk = {
2410 .b = {
2411 .ctl_reg = USB_HS4_HCLK_CTL_REG,
2412 .en_mask = BIT(4),
2413 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2414 .halt_bit = 7,
2415 },
2416 .c = {
2417 .dbg_name = "usb_hs4_p_clk",
2418 .ops = &clk_ops_branch,
2419 CLK_INIT(usb_hs4_p_clk.c),
2420 },
2421};
2422
Stephen Boyd94625ef2011-07-12 17:06:01 -07002423static struct branch_clk usb_hsic_p_clk = {
2424 .b = {
2425 .ctl_reg = USB_HSIC_HCLK_CTL_REG,
2426 .en_mask = BIT(4),
2427 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2428 .halt_bit = 28,
2429 },
2430 .c = {
2431 .dbg_name = "usb_hsic_p_clk",
2432 .ops = &clk_ops_branch,
2433 CLK_INIT(usb_hsic_p_clk.c),
2434 },
2435};
2436
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002437static struct branch_clk sdc1_p_clk = {
2438 .b = {
2439 .ctl_reg = SDCn_HCLK_CTL_REG(1),
2440 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002441 .hwcg_reg = SDCn_HCLK_CTL_REG(1),
2442 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002443 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2444 .halt_bit = 11,
2445 },
2446 .c = {
2447 .dbg_name = "sdc1_p_clk",
2448 .ops = &clk_ops_branch,
2449 CLK_INIT(sdc1_p_clk.c),
2450 },
2451};
2452
2453static struct branch_clk sdc2_p_clk = {
2454 .b = {
2455 .ctl_reg = SDCn_HCLK_CTL_REG(2),
2456 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002457 .hwcg_reg = SDCn_HCLK_CTL_REG(2),
2458 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002459 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2460 .halt_bit = 10,
2461 },
2462 .c = {
2463 .dbg_name = "sdc2_p_clk",
2464 .ops = &clk_ops_branch,
2465 CLK_INIT(sdc2_p_clk.c),
2466 },
2467};
2468
2469static struct branch_clk sdc3_p_clk = {
2470 .b = {
2471 .ctl_reg = SDCn_HCLK_CTL_REG(3),
2472 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002473 .hwcg_reg = SDCn_HCLK_CTL_REG(3),
2474 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002475 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2476 .halt_bit = 9,
2477 },
2478 .c = {
2479 .dbg_name = "sdc3_p_clk",
2480 .ops = &clk_ops_branch,
2481 CLK_INIT(sdc3_p_clk.c),
2482 },
2483};
2484
2485static struct branch_clk sdc4_p_clk = {
2486 .b = {
2487 .ctl_reg = SDCn_HCLK_CTL_REG(4),
2488 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002489 .hwcg_reg = SDCn_HCLK_CTL_REG(4),
2490 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002491 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2492 .halt_bit = 8,
2493 },
2494 .c = {
2495 .dbg_name = "sdc4_p_clk",
2496 .ops = &clk_ops_branch,
2497 CLK_INIT(sdc4_p_clk.c),
2498 },
2499};
2500
2501static struct branch_clk sdc5_p_clk = {
2502 .b = {
2503 .ctl_reg = SDCn_HCLK_CTL_REG(5),
2504 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002505 .hwcg_reg = SDCn_HCLK_CTL_REG(5),
2506 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002507 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2508 .halt_bit = 7,
2509 },
2510 .c = {
2511 .dbg_name = "sdc5_p_clk",
2512 .ops = &clk_ops_branch,
2513 CLK_INIT(sdc5_p_clk.c),
2514 },
2515};
2516
2517/* HW-Voteable Clocks */
2518static struct branch_clk adm0_clk = {
2519 .b = {
2520 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2521 .en_mask = BIT(2),
2522 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2523 .halt_check = HALT_VOTED,
2524 .halt_bit = 14,
2525 },
2526 .c = {
2527 .dbg_name = "adm0_clk",
2528 .ops = &clk_ops_branch,
2529 CLK_INIT(adm0_clk.c),
2530 },
2531};
2532
2533static struct branch_clk adm0_p_clk = {
2534 .b = {
2535 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2536 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002537 .hwcg_reg = ADM0_PBUS_CLK_CTL_REG,
2538 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002539 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2540 .halt_check = HALT_VOTED,
2541 .halt_bit = 13,
2542 },
2543 .c = {
2544 .dbg_name = "adm0_p_clk",
2545 .ops = &clk_ops_branch,
2546 CLK_INIT(adm0_p_clk.c),
2547 },
2548};
2549
2550static struct branch_clk pmic_arb0_p_clk = {
2551 .b = {
2552 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2553 .en_mask = BIT(8),
2554 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2555 .halt_check = HALT_VOTED,
2556 .halt_bit = 22,
2557 },
2558 .c = {
2559 .dbg_name = "pmic_arb0_p_clk",
2560 .ops = &clk_ops_branch,
2561 CLK_INIT(pmic_arb0_p_clk.c),
2562 },
2563};
2564
2565static struct branch_clk pmic_arb1_p_clk = {
2566 .b = {
2567 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2568 .en_mask = BIT(9),
2569 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2570 .halt_check = HALT_VOTED,
2571 .halt_bit = 21,
2572 },
2573 .c = {
2574 .dbg_name = "pmic_arb1_p_clk",
2575 .ops = &clk_ops_branch,
2576 CLK_INIT(pmic_arb1_p_clk.c),
2577 },
2578};
2579
2580static struct branch_clk pmic_ssbi2_clk = {
2581 .b = {
2582 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2583 .en_mask = BIT(7),
2584 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2585 .halt_check = HALT_VOTED,
2586 .halt_bit = 23,
2587 },
2588 .c = {
2589 .dbg_name = "pmic_ssbi2_clk",
2590 .ops = &clk_ops_branch,
2591 CLK_INIT(pmic_ssbi2_clk.c),
2592 },
2593};
2594
2595static struct branch_clk rpm_msg_ram_p_clk = {
2596 .b = {
2597 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2598 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002599 .hwcg_reg = RPM_MSG_RAM_HCLK_CTL_REG,
2600 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002601 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2602 .halt_check = HALT_VOTED,
2603 .halt_bit = 12,
2604 },
2605 .c = {
2606 .dbg_name = "rpm_msg_ram_p_clk",
2607 .ops = &clk_ops_branch,
2608 CLK_INIT(rpm_msg_ram_p_clk.c),
2609 },
2610};
2611
2612/*
2613 * Multimedia Clocks
2614 */
2615
Stephen Boyd94625ef2011-07-12 17:06:01 -07002616#define CLK_CAM(name, n, hb) \
2617 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002618 .b = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002619 .ctl_reg = CAMCLK##n##_CC_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002620 .en_mask = BIT(0), \
2621 .halt_reg = DBG_BUS_VEC_I_REG, \
2622 .halt_bit = hb, \
2623 }, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002624 .ns_reg = CAMCLK##n##_NS_REG, \
2625 .md_reg = CAMCLK##n##_MD_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002626 .root_en_mask = BIT(2), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002627 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0), \
Matt Wagantall07c45472012-02-10 23:27:24 -08002628 .mnd_en_mask = BIT(5), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002629 .ctl_mask = BM(7, 6), \
2630 .set_rate = set_rate_mnd_8, \
2631 .freq_tbl = clk_tbl_cam, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002632 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002633 .c = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002634 .dbg_name = #name, \
Stephen Boyd409b8b42012-04-10 12:12:56 -07002635 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002636 VDD_DIG_FMAX_MAP2(LOW, 64000000, NOMINAL, 128000000), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002637 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002638 }, \
2639 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002640#define F_CAM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002641 { \
2642 .freq_hz = f, \
2643 .src_clk = &s##_clk.c, \
2644 .md_val = MD8(8, m, 0, n), \
2645 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2646 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002647 }
2648static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002649 F_CAM( 0, gnd, 1, 0, 0),
2650 F_CAM( 6000000, pll8, 4, 1, 16),
2651 F_CAM( 8000000, pll8, 4, 1, 12),
2652 F_CAM( 12000000, pll8, 4, 1, 8),
2653 F_CAM( 16000000, pll8, 4, 1, 6),
2654 F_CAM( 19200000, pll8, 4, 1, 5),
2655 F_CAM( 24000000, pll8, 4, 1, 4),
2656 F_CAM( 32000000, pll8, 4, 1, 3),
2657 F_CAM( 48000000, pll8, 4, 1, 2),
2658 F_CAM( 64000000, pll8, 3, 1, 2),
2659 F_CAM( 96000000, pll8, 4, 0, 0),
2660 F_CAM(128000000, pll8, 3, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002661 F_END
2662};
2663
Stephen Boyd94625ef2011-07-12 17:06:01 -07002664static CLK_CAM(cam0_clk, 0, 15);
2665static CLK_CAM(cam1_clk, 1, 16);
2666static CLK_CAM(cam2_clk, 2, 31);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002667
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002668#define F_CSI(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002669 { \
2670 .freq_hz = f, \
2671 .src_clk = &s##_clk.c, \
2672 .md_val = MD8(8, m, 0, n), \
2673 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2674 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002675 }
2676static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002677 F_CSI( 0, gnd, 1, 0, 0),
Stephen Boyd092fd182011-10-21 15:56:30 -07002678 F_CSI( 27000000, pxo, 1, 0, 0),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002679 F_CSI( 85330000, pll8, 1, 2, 9),
2680 F_CSI(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002681 F_END
2682};
2683
2684static struct rcg_clk csi0_src_clk = {
2685 .ns_reg = CSI0_NS_REG,
2686 .b = {
2687 .ctl_reg = CSI0_CC_REG,
2688 .halt_check = NOCHECK,
2689 },
2690 .md_reg = CSI0_MD_REG,
2691 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002692 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002693 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002694 .ctl_mask = BM(7, 6),
2695 .set_rate = set_rate_mnd,
2696 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002697 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002698 .c = {
2699 .dbg_name = "csi0_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07002700 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002701 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002702 CLK_INIT(csi0_src_clk.c),
Matt Wagantall67b8a9232012-07-20 17:16:03 -07002703 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002704 },
2705};
2706
2707static struct branch_clk csi0_clk = {
2708 .b = {
2709 .ctl_reg = CSI0_CC_REG,
2710 .en_mask = BIT(0),
2711 .reset_reg = SW_RESET_CORE_REG,
2712 .reset_mask = BIT(8),
2713 .halt_reg = DBG_BUS_VEC_B_REG,
2714 .halt_bit = 13,
2715 },
2716 .parent = &csi0_src_clk.c,
2717 .c = {
2718 .dbg_name = "csi0_clk",
2719 .ops = &clk_ops_branch,
2720 CLK_INIT(csi0_clk.c),
Matt Wagantall67b8a9232012-07-20 17:16:03 -07002721 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002722 },
2723};
2724
2725static struct branch_clk csi0_phy_clk = {
2726 .b = {
2727 .ctl_reg = CSI0_CC_REG,
2728 .en_mask = BIT(8),
2729 .reset_reg = SW_RESET_CORE_REG,
2730 .reset_mask = BIT(29),
2731 .halt_reg = DBG_BUS_VEC_I_REG,
2732 .halt_bit = 9,
2733 },
2734 .parent = &csi0_src_clk.c,
2735 .c = {
2736 .dbg_name = "csi0_phy_clk",
2737 .ops = &clk_ops_branch,
2738 CLK_INIT(csi0_phy_clk.c),
2739 },
2740};
2741
2742static struct rcg_clk csi1_src_clk = {
2743 .ns_reg = CSI1_NS_REG,
2744 .b = {
2745 .ctl_reg = CSI1_CC_REG,
2746 .halt_check = NOCHECK,
2747 },
2748 .md_reg = CSI1_MD_REG,
2749 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002750 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002751 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002752 .ctl_mask = BM(7, 6),
2753 .set_rate = set_rate_mnd,
2754 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002755 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002756 .c = {
2757 .dbg_name = "csi1_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07002758 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002759 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002760 CLK_INIT(csi1_src_clk.c),
Matt Wagantall67b8a9232012-07-20 17:16:03 -07002761 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002762 },
2763};
2764
2765static struct branch_clk csi1_clk = {
2766 .b = {
2767 .ctl_reg = CSI1_CC_REG,
2768 .en_mask = BIT(0),
2769 .reset_reg = SW_RESET_CORE_REG,
2770 .reset_mask = BIT(18),
2771 .halt_reg = DBG_BUS_VEC_B_REG,
2772 .halt_bit = 14,
2773 },
2774 .parent = &csi1_src_clk.c,
2775 .c = {
2776 .dbg_name = "csi1_clk",
2777 .ops = &clk_ops_branch,
2778 CLK_INIT(csi1_clk.c),
Matt Wagantall67b8a9232012-07-20 17:16:03 -07002779 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002780 },
2781};
2782
2783static struct branch_clk csi1_phy_clk = {
2784 .b = {
2785 .ctl_reg = CSI1_CC_REG,
2786 .en_mask = BIT(8),
2787 .reset_reg = SW_RESET_CORE_REG,
2788 .reset_mask = BIT(28),
2789 .halt_reg = DBG_BUS_VEC_I_REG,
2790 .halt_bit = 10,
2791 },
2792 .parent = &csi1_src_clk.c,
2793 .c = {
2794 .dbg_name = "csi1_phy_clk",
2795 .ops = &clk_ops_branch,
2796 CLK_INIT(csi1_phy_clk.c),
2797 },
2798};
2799
Stephen Boyd94625ef2011-07-12 17:06:01 -07002800static struct rcg_clk csi2_src_clk = {
2801 .ns_reg = CSI2_NS_REG,
2802 .b = {
2803 .ctl_reg = CSI2_CC_REG,
2804 .halt_check = NOCHECK,
2805 },
2806 .md_reg = CSI2_MD_REG,
2807 .root_en_mask = BIT(2),
2808 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002809 .mnd_en_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002810 .ctl_mask = BM(7, 6),
2811 .set_rate = set_rate_mnd,
2812 .freq_tbl = clk_tbl_csi,
2813 .current_freq = &rcg_dummy_freq,
2814 .c = {
2815 .dbg_name = "csi2_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07002816 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002817 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002818 CLK_INIT(csi2_src_clk.c),
Matt Wagantall67b8a9232012-07-20 17:16:03 -07002819 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002820 },
2821};
2822
2823static struct branch_clk csi2_clk = {
2824 .b = {
2825 .ctl_reg = CSI2_CC_REG,
2826 .en_mask = BIT(0),
2827 .reset_reg = SW_RESET_CORE2_REG,
2828 .reset_mask = BIT(2),
2829 .halt_reg = DBG_BUS_VEC_B_REG,
2830 .halt_bit = 29,
2831 },
2832 .parent = &csi2_src_clk.c,
2833 .c = {
2834 .dbg_name = "csi2_clk",
2835 .ops = &clk_ops_branch,
2836 CLK_INIT(csi2_clk.c),
Matt Wagantall67b8a9232012-07-20 17:16:03 -07002837 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -07002838 },
2839};
2840
2841static struct branch_clk csi2_phy_clk = {
2842 .b = {
2843 .ctl_reg = CSI2_CC_REG,
2844 .en_mask = BIT(8),
2845 .reset_reg = SW_RESET_CORE_REG,
2846 .reset_mask = BIT(31),
2847 .halt_reg = DBG_BUS_VEC_I_REG,
2848 .halt_bit = 29,
2849 },
2850 .parent = &csi2_src_clk.c,
2851 .c = {
2852 .dbg_name = "csi2_phy_clk",
2853 .ops = &clk_ops_branch,
2854 CLK_INIT(csi2_phy_clk.c),
2855 },
2856};
2857
Stephen Boyd092fd182011-10-21 15:56:30 -07002858static struct clk *pix_rdi_mux_map[] = {
2859 [0] = &csi0_clk.c,
2860 [1] = &csi1_clk.c,
2861 [2] = &csi2_clk.c,
2862 NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002863};
2864
Stephen Boyd092fd182011-10-21 15:56:30 -07002865struct pix_rdi_clk {
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002866 bool prepared;
Stephen Boyd092fd182011-10-21 15:56:30 -07002867 bool enabled;
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002868 unsigned long cur_rate;
Stephen Boyd092fd182011-10-21 15:56:30 -07002869
2870 void __iomem *const s_reg;
2871 u32 s_mask;
2872
2873 void __iomem *const s2_reg;
2874 u32 s2_mask;
2875
2876 struct branch b;
2877 struct clk c;
2878};
2879
Matt Wagantallf82f2942012-01-27 13:56:13 -08002880static inline struct pix_rdi_clk *to_pix_rdi_clk(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002881{
Matt Wagantallf82f2942012-01-27 13:56:13 -08002882 return container_of(c, struct pix_rdi_clk, c);
Stephen Boyd092fd182011-10-21 15:56:30 -07002883}
2884
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002885static int pix_rdi_clk_set_rate(struct clk *c, unsigned long rate)
Stephen Boyd092fd182011-10-21 15:56:30 -07002886{
2887 int ret, i;
2888 u32 reg;
2889 unsigned long flags;
Matt Wagantallf82f2942012-01-27 13:56:13 -08002890 struct pix_rdi_clk *rdi = to_pix_rdi_clk(c);
Stephen Boyd092fd182011-10-21 15:56:30 -07002891 struct clk **mux_map = pix_rdi_mux_map;
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002892 unsigned long old_rate = rdi->cur_rate;
Stephen Boyd092fd182011-10-21 15:56:30 -07002893
2894 /*
2895 * These clocks select three inputs via two muxes. One mux selects
2896 * between csi0 and csi1 and the second mux selects between that mux's
2897 * output and csi2. The source and destination selections for each
2898 * mux must be clocking for the switch to succeed so just turn on
2899 * all three sources because it's easier than figuring out what source
2900 * needs to be on at what time.
2901 */
2902 for (i = 0; mux_map[i]; i++) {
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002903 ret = clk_prepare_enable(mux_map[i]);
Stephen Boyd092fd182011-10-21 15:56:30 -07002904 if (ret)
2905 goto err;
2906 }
2907 if (rate >= i) {
2908 ret = -EINVAL;
2909 goto err;
2910 }
2911 /* Keep the new source on when switching inputs of an enabled clock */
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002912 if (rdi->prepared) {
2913 ret = clk_prepare(mux_map[rate]);
2914 if (ret)
2915 goto err;
Stephen Boyd092fd182011-10-21 15:56:30 -07002916 }
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002917 spin_lock_irqsave(&c->lock, flags);
2918 if (rdi->enabled) {
2919 ret = clk_enable(mux_map[rate]);
2920 if (ret) {
2921 spin_unlock_irqrestore(&c->lock, flags);
2922 clk_unprepare(mux_map[rate]);
2923 goto err;
2924 }
2925 }
2926 spin_lock(&local_clock_reg_lock);
Matt Wagantallf82f2942012-01-27 13:56:13 -08002927 reg = readl_relaxed(rdi->s2_reg);
2928 reg &= ~rdi->s2_mask;
2929 reg |= rate == 2 ? rdi->s2_mask : 0;
2930 writel_relaxed(reg, rdi->s2_reg);
Stephen Boyd092fd182011-10-21 15:56:30 -07002931 /*
2932 * Wait at least 6 cycles of slowest clock
2933 * for the glitch-free MUX to fully switch sources.
2934 */
2935 mb();
2936 udelay(1);
Matt Wagantallf82f2942012-01-27 13:56:13 -08002937 reg = readl_relaxed(rdi->s_reg);
2938 reg &= ~rdi->s_mask;
2939 reg |= rate == 1 ? rdi->s_mask : 0;
2940 writel_relaxed(reg, rdi->s_reg);
Stephen Boyd092fd182011-10-21 15:56:30 -07002941 /*
2942 * Wait at least 6 cycles of slowest clock
2943 * for the glitch-free MUX to fully switch sources.
2944 */
2945 mb();
2946 udelay(1);
Matt Wagantallf82f2942012-01-27 13:56:13 -08002947 rdi->cur_rate = rate;
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002948 spin_unlock(&local_clock_reg_lock);
2949
2950 if (rdi->enabled)
2951 clk_disable(mux_map[old_rate]);
2952 spin_unlock_irqrestore(&c->lock, flags);
2953 if (rdi->prepared)
2954 clk_unprepare(mux_map[old_rate]);
Stephen Boyd092fd182011-10-21 15:56:30 -07002955err:
2956 for (i--; i >= 0; i--)
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002957 clk_disable_unprepare(mux_map[i]);
Stephen Boyd092fd182011-10-21 15:56:30 -07002958
2959 return 0;
2960}
2961
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002962static unsigned long pix_rdi_clk_get_rate(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002963{
2964 return to_pix_rdi_clk(c)->cur_rate;
2965}
2966
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002967static int pix_rdi_clk_prepare(struct clk *c)
2968{
2969 struct pix_rdi_clk *rdi = to_pix_rdi_clk(c);
2970 rdi->prepared = true;
2971 return 0;
2972}
2973
Stephen Boyd092fd182011-10-21 15:56:30 -07002974static int pix_rdi_clk_enable(struct clk *c)
2975{
2976 unsigned long flags;
Matt Wagantallf82f2942012-01-27 13:56:13 -08002977 struct pix_rdi_clk *rdi = to_pix_rdi_clk(c);
Stephen Boyd092fd182011-10-21 15:56:30 -07002978
2979 spin_lock_irqsave(&local_clock_reg_lock, flags);
Matt Wagantall0de1b3f2012-06-05 19:52:43 -07002980 __branch_enable_reg(&rdi->b, rdi->c.dbg_name);
Stephen Boyd092fd182011-10-21 15:56:30 -07002981 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
Matt Wagantallf82f2942012-01-27 13:56:13 -08002982 rdi->enabled = true;
Stephen Boyd092fd182011-10-21 15:56:30 -07002983
2984 return 0;
2985}
2986
2987static void pix_rdi_clk_disable(struct clk *c)
2988{
2989 unsigned long flags;
Matt Wagantallf82f2942012-01-27 13:56:13 -08002990 struct pix_rdi_clk *rdi = to_pix_rdi_clk(c);
Stephen Boyd092fd182011-10-21 15:56:30 -07002991
2992 spin_lock_irqsave(&local_clock_reg_lock, flags);
Matt Wagantall0de1b3f2012-06-05 19:52:43 -07002993 __branch_disable_reg(&rdi->b, rdi->c.dbg_name);
Stephen Boyd092fd182011-10-21 15:56:30 -07002994 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
Matt Wagantallf82f2942012-01-27 13:56:13 -08002995 rdi->enabled = false;
Stephen Boyd092fd182011-10-21 15:56:30 -07002996}
2997
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002998static void pix_rdi_clk_unprepare(struct clk *c)
2999{
3000 struct pix_rdi_clk *rdi = to_pix_rdi_clk(c);
3001 rdi->prepared = false;
3002}
3003
Matt Wagantallf82f2942012-01-27 13:56:13 -08003004static int pix_rdi_clk_reset(struct clk *c, enum clk_reset_action action)
Stephen Boyd092fd182011-10-21 15:56:30 -07003005{
Matt Wagantallf82f2942012-01-27 13:56:13 -08003006 return branch_reset(&to_pix_rdi_clk(c)->b, action);
Stephen Boyd092fd182011-10-21 15:56:30 -07003007}
3008
3009static struct clk *pix_rdi_clk_get_parent(struct clk *c)
3010{
Matt Wagantallf82f2942012-01-27 13:56:13 -08003011 return pix_rdi_mux_map[to_pix_rdi_clk(c)->cur_rate];
Stephen Boyd092fd182011-10-21 15:56:30 -07003012}
3013
3014static int pix_rdi_clk_list_rate(struct clk *c, unsigned n)
3015{
3016 if (pix_rdi_mux_map[n])
3017 return n;
3018 return -ENXIO;
3019}
3020
Matt Wagantalla15833b2012-04-03 11:00:56 -07003021static enum handoff pix_rdi_clk_handoff(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07003022{
3023 u32 reg;
Matt Wagantallf82f2942012-01-27 13:56:13 -08003024 struct pix_rdi_clk *rdi = to_pix_rdi_clk(c);
Matt Wagantalla15833b2012-04-03 11:00:56 -07003025 enum handoff ret;
3026
Matt Wagantallf82f2942012-01-27 13:56:13 -08003027 ret = branch_handoff(&rdi->b, &rdi->c);
Matt Wagantalla15833b2012-04-03 11:00:56 -07003028 if (ret == HANDOFF_DISABLED_CLK)
3029 return ret;
Stephen Boyd092fd182011-10-21 15:56:30 -07003030
Matt Wagantallf82f2942012-01-27 13:56:13 -08003031 reg = readl_relaxed(rdi->s_reg);
3032 rdi->cur_rate = reg & rdi->s_mask ? 1 : 0;
3033 reg = readl_relaxed(rdi->s2_reg);
3034 rdi->cur_rate = reg & rdi->s2_mask ? 2 : rdi->cur_rate;
Matt Wagantalla15833b2012-04-03 11:00:56 -07003035
3036 return HANDOFF_ENABLED_CLK;
Stephen Boyd092fd182011-10-21 15:56:30 -07003037}
3038
3039static struct clk_ops clk_ops_pix_rdi_8960 = {
Stephen Boyd2c2875f2012-01-24 17:36:34 -08003040 .prepare = pix_rdi_clk_prepare,
Stephen Boyd092fd182011-10-21 15:56:30 -07003041 .enable = pix_rdi_clk_enable,
3042 .disable = pix_rdi_clk_disable,
Stephen Boyd2c2875f2012-01-24 17:36:34 -08003043 .unprepare = pix_rdi_clk_unprepare,
Stephen Boyd092fd182011-10-21 15:56:30 -07003044 .handoff = pix_rdi_clk_handoff,
3045 .set_rate = pix_rdi_clk_set_rate,
3046 .get_rate = pix_rdi_clk_get_rate,
3047 .list_rate = pix_rdi_clk_list_rate,
3048 .reset = pix_rdi_clk_reset,
Stephen Boyd092fd182011-10-21 15:56:30 -07003049 .get_parent = pix_rdi_clk_get_parent,
3050};
3051
3052static struct pix_rdi_clk csi_pix_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003053 .b = {
3054 .ctl_reg = MISC_CC_REG,
3055 .en_mask = BIT(26),
3056 .halt_check = DELAY,
3057 .reset_reg = SW_RESET_CORE_REG,
3058 .reset_mask = BIT(26),
3059 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003060 .s_reg = MISC_CC_REG,
3061 .s_mask = BIT(25),
3062 .s2_reg = MISC_CC3_REG,
3063 .s2_mask = BIT(13),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003064 .c = {
3065 .dbg_name = "csi_pix_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003066 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003067 CLK_INIT(csi_pix_clk.c),
3068 },
3069};
3070
Stephen Boyd092fd182011-10-21 15:56:30 -07003071static struct pix_rdi_clk csi_pix1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07003072 .b = {
3073 .ctl_reg = MISC_CC3_REG,
3074 .en_mask = BIT(10),
3075 .halt_check = DELAY,
3076 .reset_reg = SW_RESET_CORE_REG,
3077 .reset_mask = BIT(30),
3078 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003079 .s_reg = MISC_CC3_REG,
3080 .s_mask = BIT(8),
3081 .s2_reg = MISC_CC3_REG,
3082 .s2_mask = BIT(9),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003083 .c = {
3084 .dbg_name = "csi_pix1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003085 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07003086 CLK_INIT(csi_pix1_clk.c),
3087 },
3088};
3089
Stephen Boyd092fd182011-10-21 15:56:30 -07003090static struct pix_rdi_clk csi_rdi_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003091 .b = {
3092 .ctl_reg = MISC_CC_REG,
3093 .en_mask = BIT(13),
3094 .halt_check = DELAY,
3095 .reset_reg = SW_RESET_CORE_REG,
3096 .reset_mask = BIT(27),
3097 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003098 .s_reg = MISC_CC_REG,
3099 .s_mask = BIT(12),
3100 .s2_reg = MISC_CC3_REG,
3101 .s2_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003102 .c = {
3103 .dbg_name = "csi_rdi_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003104 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003105 CLK_INIT(csi_rdi_clk.c),
3106 },
3107};
3108
Stephen Boyd092fd182011-10-21 15:56:30 -07003109static struct pix_rdi_clk csi_rdi1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07003110 .b = {
3111 .ctl_reg = MISC_CC3_REG,
3112 .en_mask = BIT(2),
3113 .halt_check = DELAY,
3114 .reset_reg = SW_RESET_CORE2_REG,
3115 .reset_mask = BIT(1),
3116 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003117 .s_reg = MISC_CC3_REG,
3118 .s_mask = BIT(0),
3119 .s2_reg = MISC_CC3_REG,
3120 .s2_mask = BIT(1),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003121 .c = {
3122 .dbg_name = "csi_rdi1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003123 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07003124 CLK_INIT(csi_rdi1_clk.c),
3125 },
3126};
3127
Stephen Boyd092fd182011-10-21 15:56:30 -07003128static struct pix_rdi_clk csi_rdi2_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07003129 .b = {
3130 .ctl_reg = MISC_CC3_REG,
3131 .en_mask = BIT(6),
3132 .halt_check = DELAY,
3133 .reset_reg = SW_RESET_CORE2_REG,
3134 .reset_mask = BIT(0),
3135 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003136 .s_reg = MISC_CC3_REG,
3137 .s_mask = BIT(4),
3138 .s2_reg = MISC_CC3_REG,
3139 .s2_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003140 .c = {
3141 .dbg_name = "csi_rdi2_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003142 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07003143 CLK_INIT(csi_rdi2_clk.c),
3144 },
3145};
3146
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003147#define F_CSI_PHYTIMER(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003148 { \
3149 .freq_hz = f, \
3150 .src_clk = &s##_clk.c, \
3151 .md_val = MD8(8, m, 0, n), \
3152 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3153 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003154 }
3155static struct clk_freq_tbl clk_tbl_csi_phytimer[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003156 F_CSI_PHYTIMER( 0, gnd, 1, 0, 0),
3157 F_CSI_PHYTIMER( 85330000, pll8, 1, 2, 9),
3158 F_CSI_PHYTIMER(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003159 F_END
3160};
3161
3162static struct rcg_clk csiphy_timer_src_clk = {
3163 .ns_reg = CSIPHYTIMER_NS_REG,
3164 .b = {
3165 .ctl_reg = CSIPHYTIMER_CC_REG,
3166 .halt_check = NOCHECK,
3167 },
3168 .md_reg = CSIPHYTIMER_MD_REG,
3169 .root_en_mask = BIT(2),
3170 .ns_mask = (BM(31, 24) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003171 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003172 .ctl_mask = BM(7, 6),
3173 .set_rate = set_rate_mnd_8,
3174 .freq_tbl = clk_tbl_csi_phytimer,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003175 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003176 .c = {
3177 .dbg_name = "csiphy_timer_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003178 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003179 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003180 CLK_INIT(csiphy_timer_src_clk.c),
3181 },
3182};
3183
3184static struct branch_clk csi0phy_timer_clk = {
3185 .b = {
3186 .ctl_reg = CSIPHYTIMER_CC_REG,
3187 .en_mask = BIT(0),
3188 .halt_reg = DBG_BUS_VEC_I_REG,
3189 .halt_bit = 17,
3190 },
3191 .parent = &csiphy_timer_src_clk.c,
3192 .c = {
3193 .dbg_name = "csi0phy_timer_clk",
3194 .ops = &clk_ops_branch,
3195 CLK_INIT(csi0phy_timer_clk.c),
3196 },
3197};
3198
3199static struct branch_clk csi1phy_timer_clk = {
3200 .b = {
3201 .ctl_reg = CSIPHYTIMER_CC_REG,
3202 .en_mask = BIT(9),
3203 .halt_reg = DBG_BUS_VEC_I_REG,
3204 .halt_bit = 18,
3205 },
3206 .parent = &csiphy_timer_src_clk.c,
3207 .c = {
3208 .dbg_name = "csi1phy_timer_clk",
3209 .ops = &clk_ops_branch,
3210 CLK_INIT(csi1phy_timer_clk.c),
3211 },
3212};
3213
Stephen Boyd94625ef2011-07-12 17:06:01 -07003214static struct branch_clk csi2phy_timer_clk = {
3215 .b = {
3216 .ctl_reg = CSIPHYTIMER_CC_REG,
3217 .en_mask = BIT(11),
3218 .halt_reg = DBG_BUS_VEC_I_REG,
3219 .halt_bit = 30,
3220 },
3221 .parent = &csiphy_timer_src_clk.c,
3222 .c = {
3223 .dbg_name = "csi2phy_timer_clk",
3224 .ops = &clk_ops_branch,
3225 CLK_INIT(csi2phy_timer_clk.c),
3226 },
3227};
3228
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003229#define F_DSI(d) \
3230 { \
3231 .freq_hz = d, \
3232 .ns_val = BVAL(15, 12, (d-1)), \
3233 }
3234/*
3235 * The DSI_BYTE/ESC clock is sourced from the DSI PHY PLL, which may change rate
3236 * without this clock driver knowing. So, overload the clk_set_rate() to set
3237 * the divider (1 to 16) of the clock with respect to the PLL rate.
3238 */
3239static struct clk_freq_tbl clk_tbl_dsi_byte[] = {
3240 F_DSI(1), F_DSI(2), F_DSI(3), F_DSI(4),
3241 F_DSI(5), F_DSI(6), F_DSI(7), F_DSI(8),
3242 F_DSI(9), F_DSI(10), F_DSI(11), F_DSI(12),
3243 F_DSI(13), F_DSI(14), F_DSI(15), F_DSI(16),
3244 F_END
3245};
3246
Matt Wagantall735e41b2012-07-23 17:18:58 -07003247static struct branch_clk dsi1_reset_clk = {
3248 .b = {
3249 .reset_reg = SW_RESET_CORE_REG,
3250 .reset_mask = BIT(7),
3251 .halt_check = NOCHECK,
3252 },
3253 .c = {
3254 .dbg_name = "dsi1_reset_clk",
3255 .ops = &clk_ops_branch,
3256 CLK_INIT(dsi1_reset_clk.c),
3257 },
3258};
3259
3260static struct branch_clk dsi2_reset_clk = {
3261 .b = {
3262 .reset_reg = SW_RESET_CORE_REG,
3263 .reset_mask = BIT(25),
3264 .halt_check = NOCHECK,
3265 },
3266 .c = {
3267 .dbg_name = "dsi2_reset_clk",
3268 .ops = &clk_ops_branch,
3269 CLK_INIT(dsi2_reset_clk.c),
3270 },
3271};
3272
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003273static struct rcg_clk dsi1_byte_clk = {
3274 .b = {
3275 .ctl_reg = DSI1_BYTE_CC_REG,
3276 .en_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003277 .halt_reg = DBG_BUS_VEC_B_REG,
3278 .halt_bit = 21,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003279 .retain_reg = DSI1_BYTE_CC_REG,
3280 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003281 },
3282 .ns_reg = DSI1_BYTE_NS_REG,
3283 .root_en_mask = BIT(2),
3284 .ns_mask = BM(15, 12),
3285 .set_rate = set_rate_nop,
3286 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003287 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003288 .c = {
3289 .dbg_name = "dsi1_byte_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003290 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003291 CLK_INIT(dsi1_byte_clk.c),
3292 },
3293};
3294
3295static struct rcg_clk dsi2_byte_clk = {
3296 .b = {
3297 .ctl_reg = DSI2_BYTE_CC_REG,
3298 .en_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003299 .halt_reg = DBG_BUS_VEC_B_REG,
3300 .halt_bit = 20,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003301 .retain_reg = DSI2_BYTE_CC_REG,
3302 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003303 },
3304 .ns_reg = DSI2_BYTE_NS_REG,
3305 .root_en_mask = BIT(2),
3306 .ns_mask = BM(15, 12),
3307 .set_rate = set_rate_nop,
3308 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003309 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003310 .c = {
3311 .dbg_name = "dsi2_byte_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003312 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003313 CLK_INIT(dsi2_byte_clk.c),
3314 },
3315};
3316
3317static struct rcg_clk dsi1_esc_clk = {
3318 .b = {
3319 .ctl_reg = DSI1_ESC_CC_REG,
3320 .en_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003321 .halt_reg = DBG_BUS_VEC_I_REG,
3322 .halt_bit = 1,
3323 },
3324 .ns_reg = DSI1_ESC_NS_REG,
3325 .root_en_mask = BIT(2),
3326 .ns_mask = BM(15, 12),
3327 .set_rate = set_rate_nop,
3328 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003329 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003330 .c = {
3331 .dbg_name = "dsi1_esc_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003332 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003333 CLK_INIT(dsi1_esc_clk.c),
3334 },
3335};
3336
3337static struct rcg_clk dsi2_esc_clk = {
3338 .b = {
3339 .ctl_reg = DSI2_ESC_CC_REG,
3340 .en_mask = BIT(0),
3341 .halt_reg = DBG_BUS_VEC_I_REG,
3342 .halt_bit = 3,
3343 },
3344 .ns_reg = DSI2_ESC_NS_REG,
3345 .root_en_mask = BIT(2),
3346 .ns_mask = BM(15, 12),
3347 .set_rate = set_rate_nop,
3348 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003349 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003350 .c = {
3351 .dbg_name = "dsi2_esc_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003352 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003353 CLK_INIT(dsi2_esc_clk.c),
3354 },
3355};
3356
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003357#define F_GFX2D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003358 { \
3359 .freq_hz = f, \
3360 .src_clk = &s##_clk.c, \
3361 .md_val = MD4(4, m, 0, n), \
3362 .ns_val = NS_MND_BANKED4(20, 16, n, m, 3, 0, s##_to_mm_mux), \
3363 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003364 }
3365static struct clk_freq_tbl clk_tbl_gfx2d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003366 F_GFX2D( 0, gnd, 0, 0),
3367 F_GFX2D( 27000000, pxo, 0, 0),
3368 F_GFX2D( 48000000, pll8, 1, 8),
3369 F_GFX2D( 54857000, pll8, 1, 7),
3370 F_GFX2D( 64000000, pll8, 1, 6),
3371 F_GFX2D( 76800000, pll8, 1, 5),
3372 F_GFX2D( 96000000, pll8, 1, 4),
3373 F_GFX2D(128000000, pll8, 1, 3),
3374 F_GFX2D(145455000, pll2, 2, 11),
3375 F_GFX2D(160000000, pll2, 1, 5),
3376 F_GFX2D(177778000, pll2, 2, 9),
3377 F_GFX2D(200000000, pll2, 1, 4),
3378 F_GFX2D(228571000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003379 F_END
3380};
3381
3382static struct bank_masks bmnd_info_gfx2d0 = {
3383 .bank_sel_mask = BIT(11),
3384 .bank0_mask = {
3385 .md_reg = GFX2D0_MD0_REG,
3386 .ns_mask = BM(23, 20) | BM(5, 3),
3387 .rst_mask = BIT(25),
3388 .mnd_en_mask = BIT(8),
3389 .mode_mask = BM(10, 9),
3390 },
3391 .bank1_mask = {
3392 .md_reg = GFX2D0_MD1_REG,
3393 .ns_mask = BM(19, 16) | BM(2, 0),
3394 .rst_mask = BIT(24),
3395 .mnd_en_mask = BIT(5),
3396 .mode_mask = BM(7, 6),
3397 },
3398};
3399
3400static struct rcg_clk gfx2d0_clk = {
3401 .b = {
3402 .ctl_reg = GFX2D0_CC_REG,
3403 .en_mask = BIT(0),
3404 .reset_reg = SW_RESET_CORE_REG,
3405 .reset_mask = BIT(14),
3406 .halt_reg = DBG_BUS_VEC_A_REG,
3407 .halt_bit = 9,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003408 .retain_reg = GFX2D0_CC_REG,
3409 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003410 },
3411 .ns_reg = GFX2D0_NS_REG,
3412 .root_en_mask = BIT(2),
3413 .set_rate = set_rate_mnd_banked,
3414 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003415 .bank_info = &bmnd_info_gfx2d0,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003416 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003417 .c = {
3418 .dbg_name = "gfx2d0_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003419 .ops = &clk_ops_rcg,
Matt Wagantall158f73b2012-05-16 11:29:35 -07003420 .flags = CLKFLAG_SKIP_HANDOFF,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003421 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3422 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003423 CLK_INIT(gfx2d0_clk.c),
3424 },
3425};
3426
3427static struct bank_masks bmnd_info_gfx2d1 = {
3428 .bank_sel_mask = BIT(11),
3429 .bank0_mask = {
3430 .md_reg = GFX2D1_MD0_REG,
3431 .ns_mask = BM(23, 20) | BM(5, 3),
3432 .rst_mask = BIT(25),
3433 .mnd_en_mask = BIT(8),
3434 .mode_mask = BM(10, 9),
3435 },
3436 .bank1_mask = {
3437 .md_reg = GFX2D1_MD1_REG,
3438 .ns_mask = BM(19, 16) | BM(2, 0),
3439 .rst_mask = BIT(24),
3440 .mnd_en_mask = BIT(5),
3441 .mode_mask = BM(7, 6),
3442 },
3443};
3444
3445static struct rcg_clk gfx2d1_clk = {
3446 .b = {
3447 .ctl_reg = GFX2D1_CC_REG,
3448 .en_mask = BIT(0),
3449 .reset_reg = SW_RESET_CORE_REG,
3450 .reset_mask = BIT(13),
3451 .halt_reg = DBG_BUS_VEC_A_REG,
3452 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003453 .retain_reg = GFX2D1_CC_REG,
3454 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003455 },
3456 .ns_reg = GFX2D1_NS_REG,
3457 .root_en_mask = BIT(2),
3458 .set_rate = set_rate_mnd_banked,
3459 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003460 .bank_info = &bmnd_info_gfx2d1,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003461 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003462 .c = {
3463 .dbg_name = "gfx2d1_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003464 .ops = &clk_ops_rcg,
Matt Wagantall158f73b2012-05-16 11:29:35 -07003465 .flags = CLKFLAG_SKIP_HANDOFF,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003466 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3467 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003468 CLK_INIT(gfx2d1_clk.c),
3469 },
3470};
3471
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003472#define F_GFX3D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003473 { \
3474 .freq_hz = f, \
3475 .src_clk = &s##_clk.c, \
3476 .md_val = MD4(4, m, 0, n), \
3477 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3478 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003479 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003480
Patrick Dalye6f489042012-07-11 15:29:15 -07003481static struct clk_freq_tbl clk_tbl_gfx3d_8960ab[] = {
3482 F_GFX3D( 0, gnd, 0, 0),
3483 F_GFX3D( 27000000, pxo, 0, 0),
3484 F_GFX3D( 48000000, pll8, 1, 8),
3485 F_GFX3D( 54857000, pll8, 1, 7),
3486 F_GFX3D( 64000000, pll8, 1, 6),
3487 F_GFX3D( 76800000, pll8, 1, 5),
3488 F_GFX3D( 96000000, pll8, 1, 4),
3489 F_GFX3D(128000000, pll8, 1, 3),
3490 F_GFX3D(145455000, pll2, 2, 11),
3491 F_GFX3D(160000000, pll2, 1, 5),
3492 F_GFX3D(177778000, pll2, 2, 9),
3493 F_GFX3D(200000000, pll2, 1, 4),
3494 F_GFX3D(228571000, pll2, 2, 7),
3495 F_GFX3D(266667000, pll2, 1, 3),
3496 F_GFX3D(320000000, pll2, 2, 5),
3497 F_GFX3D(325000000, pll3, 1, 2),
3498 F_GFX3D(400000000, pll2, 1, 2),
3499 F_END
3500};
3501
Tianyi Gou41515e22011-09-01 19:37:43 -07003502static struct clk_freq_tbl clk_tbl_gfx3d_8960[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003503 F_GFX3D( 0, gnd, 0, 0),
3504 F_GFX3D( 27000000, pxo, 0, 0),
3505 F_GFX3D( 48000000, pll8, 1, 8),
3506 F_GFX3D( 54857000, pll8, 1, 7),
3507 F_GFX3D( 64000000, pll8, 1, 6),
3508 F_GFX3D( 76800000, pll8, 1, 5),
3509 F_GFX3D( 96000000, pll8, 1, 4),
3510 F_GFX3D(128000000, pll8, 1, 3),
3511 F_GFX3D(145455000, pll2, 2, 11),
3512 F_GFX3D(160000000, pll2, 1, 5),
3513 F_GFX3D(177778000, pll2, 2, 9),
3514 F_GFX3D(200000000, pll2, 1, 4),
3515 F_GFX3D(228571000, pll2, 2, 7),
3516 F_GFX3D(266667000, pll2, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003517 F_GFX3D(300000000, pll3, 1, 4),
3518 F_GFX3D(320000000, pll2, 2, 5),
3519 F_GFX3D(400000000, pll2, 1, 2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003520 F_END
3521};
3522
Tianyi Gou41515e22011-09-01 19:37:43 -07003523static struct clk_freq_tbl clk_tbl_gfx3d_8064[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003524 F_GFX3D( 0, gnd, 0, 0),
3525 F_GFX3D( 27000000, pxo, 0, 0),
3526 F_GFX3D( 48000000, pll8, 1, 8),
3527 F_GFX3D( 54857000, pll8, 1, 7),
3528 F_GFX3D( 64000000, pll8, 1, 6),
3529 F_GFX3D( 76800000, pll8, 1, 5),
3530 F_GFX3D( 96000000, pll8, 1, 4),
3531 F_GFX3D(128000000, pll8, 1, 3),
3532 F_GFX3D(145455000, pll2, 2, 11),
3533 F_GFX3D(160000000, pll2, 1, 5),
3534 F_GFX3D(177778000, pll2, 2, 9),
Patrick Dalyedb86f42012-08-23 19:07:30 -07003535 F_GFX3D(192000000, pll8, 1, 2),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003536 F_GFX3D(200000000, pll2, 1, 4),
3537 F_GFX3D(228571000, pll2, 2, 7),
3538 F_GFX3D(266667000, pll2, 1, 3),
3539 F_GFX3D(400000000, pll2, 1, 2),
Patrick Dalyedb86f42012-08-23 19:07:30 -07003540 F_GFX3D(450000000, pll15, 1, 2),
Tianyi Gou41515e22011-09-01 19:37:43 -07003541 F_END
3542};
3543
Tianyi Goue3d4f542012-03-15 17:06:45 -07003544static struct clk_freq_tbl clk_tbl_gfx3d_8930[] = {
3545 F_GFX3D( 0, gnd, 0, 0),
3546 F_GFX3D( 27000000, pxo, 0, 0),
3547 F_GFX3D( 48000000, pll8, 1, 8),
3548 F_GFX3D( 54857000, pll8, 1, 7),
3549 F_GFX3D( 64000000, pll8, 1, 6),
3550 F_GFX3D( 76800000, pll8, 1, 5),
3551 F_GFX3D( 96000000, pll8, 1, 4),
3552 F_GFX3D(128000000, pll8, 1, 3),
3553 F_GFX3D(145455000, pll2, 2, 11),
3554 F_GFX3D(160000000, pll2, 1, 5),
3555 F_GFX3D(177778000, pll2, 2, 9),
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003556 F_GFX3D(192000000, pll8, 1, 2),
Tianyi Goue3d4f542012-03-15 17:06:45 -07003557 F_GFX3D(200000000, pll2, 1, 4),
3558 F_GFX3D(228571000, pll2, 2, 7),
3559 F_GFX3D(266667000, pll2, 1, 3),
Tianyi Goue3d4f542012-03-15 17:06:45 -07003560 F_GFX3D(320000000, pll2, 2, 5),
3561 F_GFX3D(400000000, pll2, 1, 2),
3562 F_GFX3D(450000000, pll15, 1, 2),
3563 F_END
3564};
3565
Patrick Dalyedb86f42012-08-23 19:07:30 -07003566static unsigned long fmax_gfx3d_8064ab[MAX_VDD_LEVELS] __initdata = {
3567 [VDD_DIG_LOW] = 128000000,
3568 [VDD_DIG_NOMINAL] = 325000000,
3569 [VDD_DIG_HIGH] = 450000000
3570};
3571
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003572static unsigned long fmax_gfx3d_8064[MAX_VDD_LEVELS] __initdata = {
3573 [VDD_DIG_LOW] = 128000000,
3574 [VDD_DIG_NOMINAL] = 325000000,
3575 [VDD_DIG_HIGH] = 400000000
3576};
3577
Tianyi Goue3d4f542012-03-15 17:06:45 -07003578static unsigned long fmax_gfx3d_8930[MAX_VDD_LEVELS] __initdata = {
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003579 [VDD_DIG_LOW] = 192000000,
Tianyi Goue3d4f542012-03-15 17:06:45 -07003580 [VDD_DIG_NOMINAL] = 320000000,
Patrick Dalyebe63c52012-08-07 15:41:30 -07003581 [VDD_DIG_HIGH] = 400000000
3582};
3583
3584static unsigned long fmax_gfx3d_8930aa[MAX_VDD_LEVELS] __initdata = {
3585 [VDD_DIG_LOW] = 192000000,
3586 [VDD_DIG_NOMINAL] = 320000000,
Tianyi Goue3d4f542012-03-15 17:06:45 -07003587 [VDD_DIG_HIGH] = 450000000
3588};
3589
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003590static struct bank_masks bmnd_info_gfx3d = {
3591 .bank_sel_mask = BIT(11),
3592 .bank0_mask = {
3593 .md_reg = GFX3D_MD0_REG,
3594 .ns_mask = BM(21, 18) | BM(5, 3),
3595 .rst_mask = BIT(23),
3596 .mnd_en_mask = BIT(8),
3597 .mode_mask = BM(10, 9),
3598 },
3599 .bank1_mask = {
3600 .md_reg = GFX3D_MD1_REG,
3601 .ns_mask = BM(17, 14) | BM(2, 0),
3602 .rst_mask = BIT(22),
3603 .mnd_en_mask = BIT(5),
3604 .mode_mask = BM(7, 6),
3605 },
3606};
3607
3608static struct rcg_clk gfx3d_clk = {
3609 .b = {
3610 .ctl_reg = GFX3D_CC_REG,
3611 .en_mask = BIT(0),
3612 .reset_reg = SW_RESET_CORE_REG,
3613 .reset_mask = BIT(12),
3614 .halt_reg = DBG_BUS_VEC_A_REG,
3615 .halt_bit = 4,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003616 .retain_reg = GFX3D_CC_REG,
3617 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003618 },
3619 .ns_reg = GFX3D_NS_REG,
3620 .root_en_mask = BIT(2),
3621 .set_rate = set_rate_mnd_banked,
Tianyi Gou41515e22011-09-01 19:37:43 -07003622 .freq_tbl = clk_tbl_gfx3d_8960,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003623 .bank_info = &bmnd_info_gfx3d,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003624 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003625 .c = {
3626 .dbg_name = "gfx3d_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003627 .ops = &clk_ops_rcg,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003628 VDD_DIG_FMAX_MAP3(LOW, 128000000, NOMINAL, 300000000,
3629 HIGH, 400000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003630 CLK_INIT(gfx3d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003631 .depends = &gmem_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003632 },
3633};
3634
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003635#define F_VCAP(f, s, m, n) \
Tianyi Gou621f8742011-09-01 21:45:01 -07003636 { \
3637 .freq_hz = f, \
3638 .src_clk = &s##_clk.c, \
3639 .md_val = MD4(4, m, 0, n), \
3640 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3641 .ctl_val = CC_BANKED(9, 6, n), \
Tianyi Gou621f8742011-09-01 21:45:01 -07003642 }
3643
3644static struct clk_freq_tbl clk_tbl_vcap[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003645 F_VCAP( 0, gnd, 0, 0),
3646 F_VCAP( 27000000, pxo, 0, 0),
3647 F_VCAP( 54860000, pll8, 1, 7),
3648 F_VCAP( 64000000, pll8, 1, 6),
3649 F_VCAP( 76800000, pll8, 1, 5),
3650 F_VCAP(128000000, pll8, 1, 3),
3651 F_VCAP(160000000, pll2, 1, 5),
3652 F_VCAP(200000000, pll2, 1, 4),
Tianyi Gou621f8742011-09-01 21:45:01 -07003653 F_END
3654};
3655
3656static struct bank_masks bmnd_info_vcap = {
3657 .bank_sel_mask = BIT(11),
3658 .bank0_mask = {
3659 .md_reg = VCAP_MD0_REG,
3660 .ns_mask = BM(21, 18) | BM(5, 3),
3661 .rst_mask = BIT(23),
3662 .mnd_en_mask = BIT(8),
3663 .mode_mask = BM(10, 9),
3664 },
3665 .bank1_mask = {
3666 .md_reg = VCAP_MD1_REG,
3667 .ns_mask = BM(17, 14) | BM(2, 0),
3668 .rst_mask = BIT(22),
3669 .mnd_en_mask = BIT(5),
3670 .mode_mask = BM(7, 6),
3671 },
3672};
3673
3674static struct rcg_clk vcap_clk = {
3675 .b = {
3676 .ctl_reg = VCAP_CC_REG,
3677 .en_mask = BIT(0),
3678 .halt_reg = DBG_BUS_VEC_J_REG,
3679 .halt_bit = 15,
3680 },
3681 .ns_reg = VCAP_NS_REG,
3682 .root_en_mask = BIT(2),
3683 .set_rate = set_rate_mnd_banked,
3684 .freq_tbl = clk_tbl_vcap,
3685 .bank_info = &bmnd_info_vcap,
3686 .current_freq = &rcg_dummy_freq,
3687 .c = {
3688 .dbg_name = "vcap_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003689 .ops = &clk_ops_rcg,
Tianyi Gou621f8742011-09-01 21:45:01 -07003690 .depends = &vcap_axi_clk.c,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003691 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
Tianyi Gou621f8742011-09-01 21:45:01 -07003692 CLK_INIT(vcap_clk.c),
3693 },
3694};
3695
3696static struct branch_clk vcap_npl_clk = {
3697 .b = {
3698 .ctl_reg = VCAP_CC_REG,
3699 .en_mask = BIT(13),
3700 .halt_reg = DBG_BUS_VEC_J_REG,
3701 .halt_bit = 25,
3702 },
3703 .parent = &vcap_clk.c,
3704 .c = {
3705 .dbg_name = "vcap_npl_clk",
3706 .ops = &clk_ops_branch,
3707 CLK_INIT(vcap_npl_clk.c),
3708 },
3709};
3710
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003711#define F_IJPEG(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003712 { \
3713 .freq_hz = f, \
3714 .src_clk = &s##_clk.c, \
3715 .md_val = MD8(8, m, 0, n), \
3716 .ns_val = NS_MM(23, 16, n, m, 15, 12, d, 2, 0, s##_to_mm_mux), \
3717 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003718 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003719
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003720static struct clk_freq_tbl clk_tbl_ijpeg[] = {
3721 F_IJPEG( 0, gnd, 1, 0, 0),
3722 F_IJPEG( 27000000, pxo, 1, 0, 0),
3723 F_IJPEG( 36570000, pll8, 1, 2, 21),
3724 F_IJPEG( 54860000, pll8, 7, 0, 0),
3725 F_IJPEG( 96000000, pll8, 4, 0, 0),
3726 F_IJPEG(109710000, pll8, 1, 2, 7),
3727 F_IJPEG(128000000, pll8, 3, 0, 0),
3728 F_IJPEG(153600000, pll8, 1, 2, 5),
3729 F_IJPEG(200000000, pll2, 4, 0, 0),
3730 F_IJPEG(228571000, pll2, 1, 2, 7),
3731 F_IJPEG(266667000, pll2, 1, 1, 3),
3732 F_IJPEG(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003733 F_END
3734};
3735
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003736static unsigned long fmax_ijpeg_8064[MAX_VDD_LEVELS] __initdata = {
3737 [VDD_DIG_LOW] = 128000000,
3738 [VDD_DIG_NOMINAL] = 266667000,
3739 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07003740};
3741
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003742static struct rcg_clk ijpeg_clk = {
3743 .b = {
3744 .ctl_reg = IJPEG_CC_REG,
3745 .en_mask = BIT(0),
3746 .reset_reg = SW_RESET_CORE_REG,
3747 .reset_mask = BIT(9),
3748 .halt_reg = DBG_BUS_VEC_A_REG,
3749 .halt_bit = 24,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003750 .retain_reg = IJPEG_CC_REG,
3751 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003752 },
3753 .ns_reg = IJPEG_NS_REG,
3754 .md_reg = IJPEG_MD_REG,
3755 .root_en_mask = BIT(2),
3756 .ns_mask = (BM(23, 16) | BM(15, 12) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003757 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003758 .ctl_mask = BM(7, 6),
3759 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003760 .freq_tbl = clk_tbl_ijpeg,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003761 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003762 .c = {
3763 .dbg_name = "ijpeg_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003764 .ops = &clk_ops_rcg,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003765 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
3766 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003767 CLK_INIT(ijpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003768 .depends = &ijpeg_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003769 },
3770};
3771
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003772#define F_JPEGD(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003773 { \
3774 .freq_hz = f, \
3775 .src_clk = &s##_clk.c, \
3776 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003777 }
3778static struct clk_freq_tbl clk_tbl_jpegd[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003779 F_JPEGD( 0, gnd, 1),
3780 F_JPEGD( 64000000, pll8, 6),
3781 F_JPEGD( 76800000, pll8, 5),
3782 F_JPEGD( 96000000, pll8, 4),
3783 F_JPEGD(160000000, pll2, 5),
3784 F_JPEGD(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003785 F_END
3786};
3787
3788static struct rcg_clk jpegd_clk = {
3789 .b = {
3790 .ctl_reg = JPEGD_CC_REG,
3791 .en_mask = BIT(0),
3792 .reset_reg = SW_RESET_CORE_REG,
3793 .reset_mask = BIT(19),
3794 .halt_reg = DBG_BUS_VEC_A_REG,
3795 .halt_bit = 19,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003796 .retain_reg = JPEGD_CC_REG,
3797 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003798 },
3799 .ns_reg = JPEGD_NS_REG,
3800 .root_en_mask = BIT(2),
3801 .ns_mask = (BM(15, 12) | BM(2, 0)),
3802 .set_rate = set_rate_nop,
3803 .freq_tbl = clk_tbl_jpegd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003804 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003805 .c = {
3806 .dbg_name = "jpegd_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003807 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003808 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003809 CLK_INIT(jpegd_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003810 .depends = &jpegd_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003811 },
3812};
3813
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003814#define F_MDP(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003815 { \
3816 .freq_hz = f, \
3817 .src_clk = &s##_clk.c, \
3818 .md_val = MD8(8, m, 0, n), \
3819 .ns_val = NS_MND_BANKED8(22, 14, n, m, 3, 0, s##_to_mm_mux), \
3820 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003821 }
Patrick Dalye6f489042012-07-11 15:29:15 -07003822static struct clk_freq_tbl clk_tbl_mdp_8960ab[] = {
3823 F_MDP( 0, gnd, 0, 0),
3824 F_MDP( 9600000, pll8, 1, 40),
3825 F_MDP( 13710000, pll8, 1, 28),
3826 F_MDP( 27000000, pxo, 0, 0),
3827 F_MDP( 29540000, pll8, 1, 13),
3828 F_MDP( 34910000, pll8, 1, 11),
3829 F_MDP( 38400000, pll8, 1, 10),
3830 F_MDP( 59080000, pll8, 2, 13),
3831 F_MDP( 76800000, pll8, 1, 5),
3832 F_MDP( 85330000, pll8, 2, 9),
3833 F_MDP( 96000000, pll8, 1, 4),
3834 F_MDP(128000000, pll8, 1, 3),
3835 F_MDP(160000000, pll2, 1, 5),
3836 F_MDP(177780000, pll2, 2, 9),
3837 F_MDP(200000000, pll2, 1, 4),
3838 F_MDP(228571000, pll2, 2, 7),
3839 F_MDP(266667000, pll2, 1, 3),
3840 F_END
3841};
3842
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003843static struct clk_freq_tbl clk_tbl_mdp[] = {
3844 F_MDP( 0, gnd, 0, 0),
3845 F_MDP( 9600000, pll8, 1, 40),
3846 F_MDP( 13710000, pll8, 1, 28),
3847 F_MDP( 27000000, pxo, 0, 0),
3848 F_MDP( 29540000, pll8, 1, 13),
3849 F_MDP( 34910000, pll8, 1, 11),
3850 F_MDP( 38400000, pll8, 1, 10),
3851 F_MDP( 59080000, pll8, 2, 13),
3852 F_MDP( 76800000, pll8, 1, 5),
3853 F_MDP( 85330000, pll8, 2, 9),
3854 F_MDP( 96000000, pll8, 1, 4),
3855 F_MDP(128000000, pll8, 1, 3),
3856 F_MDP(160000000, pll2, 1, 5),
3857 F_MDP(177780000, pll2, 2, 9),
3858 F_MDP(200000000, pll2, 1, 4),
3859 F_MDP(266667000, pll2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003860 F_END
3861};
3862
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003863static unsigned long fmax_mdp_8064[MAX_VDD_LEVELS] __initdata = {
3864 [VDD_DIG_LOW] = 128000000,
3865 [VDD_DIG_NOMINAL] = 266667000
Tianyi Gou621f8742011-09-01 21:45:01 -07003866};
3867
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003868static struct bank_masks bmnd_info_mdp = {
3869 .bank_sel_mask = BIT(11),
3870 .bank0_mask = {
3871 .md_reg = MDP_MD0_REG,
3872 .ns_mask = BM(29, 22) | BM(5, 3),
3873 .rst_mask = BIT(31),
3874 .mnd_en_mask = BIT(8),
3875 .mode_mask = BM(10, 9),
3876 },
3877 .bank1_mask = {
3878 .md_reg = MDP_MD1_REG,
3879 .ns_mask = BM(21, 14) | BM(2, 0),
3880 .rst_mask = BIT(30),
3881 .mnd_en_mask = BIT(5),
3882 .mode_mask = BM(7, 6),
3883 },
3884};
3885
3886static struct rcg_clk mdp_clk = {
3887 .b = {
3888 .ctl_reg = MDP_CC_REG,
3889 .en_mask = BIT(0),
3890 .reset_reg = SW_RESET_CORE_REG,
3891 .reset_mask = BIT(21),
3892 .halt_reg = DBG_BUS_VEC_C_REG,
3893 .halt_bit = 10,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003894 .retain_reg = MDP_CC_REG,
3895 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003896 },
3897 .ns_reg = MDP_NS_REG,
3898 .root_en_mask = BIT(2),
3899 .set_rate = set_rate_mnd_banked,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003900 .freq_tbl = clk_tbl_mdp,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003901 .bank_info = &bmnd_info_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003902 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003903 .c = {
3904 .dbg_name = "mdp_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003905 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003906 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003907 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003908 .depends = &mdp_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003909 },
3910};
3911
3912static struct branch_clk lut_mdp_clk = {
3913 .b = {
3914 .ctl_reg = MDP_LUT_CC_REG,
3915 .en_mask = BIT(0),
3916 .halt_reg = DBG_BUS_VEC_I_REG,
3917 .halt_bit = 13,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003918 .retain_reg = MDP_LUT_CC_REG,
3919 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003920 },
3921 .parent = &mdp_clk.c,
3922 .c = {
3923 .dbg_name = "lut_mdp_clk",
3924 .ops = &clk_ops_branch,
3925 CLK_INIT(lut_mdp_clk.c),
3926 },
3927};
3928
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003929#define F_MDP_VSYNC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003930 { \
3931 .freq_hz = f, \
3932 .src_clk = &s##_clk.c, \
3933 .ns_val = NS_SRC_SEL(13, 13, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003934 }
3935static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003936 F_MDP_VSYNC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003937 F_END
3938};
3939
3940static struct rcg_clk mdp_vsync_clk = {
3941 .b = {
3942 .ctl_reg = MISC_CC_REG,
3943 .en_mask = BIT(6),
3944 .reset_reg = SW_RESET_CORE_REG,
3945 .reset_mask = BIT(3),
3946 .halt_reg = DBG_BUS_VEC_B_REG,
3947 .halt_bit = 22,
3948 },
3949 .ns_reg = MISC_CC2_REG,
3950 .ns_mask = BIT(13),
3951 .set_rate = set_rate_nop,
3952 .freq_tbl = clk_tbl_mdp_vsync,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003953 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003954 .c = {
3955 .dbg_name = "mdp_vsync_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003956 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003957 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003958 CLK_INIT(mdp_vsync_clk.c),
3959 },
3960};
3961
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003962#define F_ROT(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003963 { \
3964 .freq_hz = f, \
3965 .src_clk = &s##_clk.c, \
3966 .ns_val = NS_DIVSRC_BANKED(29, 26, 25, 22, d, \
3967 21, 19, 18, 16, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003968 }
3969static struct clk_freq_tbl clk_tbl_rot[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003970 F_ROT( 0, gnd, 1),
3971 F_ROT( 27000000, pxo, 1),
3972 F_ROT( 29540000, pll8, 13),
3973 F_ROT( 32000000, pll8, 12),
3974 F_ROT( 38400000, pll8, 10),
3975 F_ROT( 48000000, pll8, 8),
3976 F_ROT( 54860000, pll8, 7),
3977 F_ROT( 64000000, pll8, 6),
3978 F_ROT( 76800000, pll8, 5),
3979 F_ROT( 96000000, pll8, 4),
3980 F_ROT(100000000, pll2, 8),
3981 F_ROT(114290000, pll2, 7),
3982 F_ROT(133330000, pll2, 6),
3983 F_ROT(160000000, pll2, 5),
3984 F_ROT(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003985 F_END
3986};
3987
3988static struct bank_masks bdiv_info_rot = {
3989 .bank_sel_mask = BIT(30),
3990 .bank0_mask = {
3991 .ns_mask = BM(25, 22) | BM(18, 16),
3992 },
3993 .bank1_mask = {
3994 .ns_mask = BM(29, 26) | BM(21, 19),
3995 },
3996};
3997
3998static struct rcg_clk rot_clk = {
3999 .b = {
4000 .ctl_reg = ROT_CC_REG,
4001 .en_mask = BIT(0),
4002 .reset_reg = SW_RESET_CORE_REG,
4003 .reset_mask = BIT(2),
4004 .halt_reg = DBG_BUS_VEC_C_REG,
4005 .halt_bit = 15,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004006 .retain_reg = ROT_CC_REG,
4007 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004008 },
4009 .ns_reg = ROT_NS_REG,
4010 .root_en_mask = BIT(2),
4011 .set_rate = set_rate_div_banked,
4012 .freq_tbl = clk_tbl_rot,
Stephen Boydc78d9a72011-07-20 00:46:24 -07004013 .bank_info = &bdiv_info_rot,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004014 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004015 .c = {
4016 .dbg_name = "rot_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004017 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004018 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004019 CLK_INIT(rot_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004020 .depends = &rot_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004021 },
4022};
4023
Jaeseong GIMefd46332012-06-19 06:30:38 -07004024#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
Matt Wagantallf82f2942012-01-27 13:56:13 -08004025static int hdmi_pll_clk_enable(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004026{
4027 int ret;
4028 unsigned long flags;
4029 spin_lock_irqsave(&local_clock_reg_lock, flags);
4030 ret = hdmi_pll_enable();
4031 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4032 return ret;
4033}
4034
Matt Wagantallf82f2942012-01-27 13:56:13 -08004035static void hdmi_pll_clk_disable(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004036{
4037 unsigned long flags;
4038 spin_lock_irqsave(&local_clock_reg_lock, flags);
4039 hdmi_pll_disable();
4040 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4041}
4042
Matt Wagantallf82f2942012-01-27 13:56:13 -08004043static struct clk *hdmi_pll_clk_get_parent(struct clk *c)
Stephen Boyd5b35dee2011-09-21 12:17:38 -07004044{
4045 return &pxo_clk.c;
4046}
4047
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004048static struct clk_ops clk_ops_hdmi_pll = {
4049 .enable = hdmi_pll_clk_enable,
4050 .disable = hdmi_pll_clk_disable,
Stephen Boyd5b35dee2011-09-21 12:17:38 -07004051 .get_parent = hdmi_pll_clk_get_parent,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004052};
4053
4054static struct clk hdmi_pll_clk = {
4055 .dbg_name = "hdmi_pll_clk",
4056 .ops = &clk_ops_hdmi_pll,
Matt Wagantall82feaa12012-07-09 10:54:49 -07004057 .vdd_class = &vdd_sr2_hdmi_pll,
4058 .fmax[VDD_SR2_HDMI_PLL_ON] = ULONG_MAX,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004059 CLK_INIT(hdmi_pll_clk),
4060};
4061
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004062#define F_TV_GND(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004063 { \
4064 .freq_hz = f, \
4065 .src_clk = &s##_clk.c, \
4066 .md_val = MD8(8, m, 0, n), \
4067 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
4068 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004069 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004070#define F_TV(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004071 { \
4072 .freq_hz = f, \
4073 .src_clk = &s##_clk, \
4074 .md_val = MD8(8, m, 0, n), \
4075 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
4076 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004077 .extra_freq_data = (void *)p_r, \
4078 }
4079/* Switching TV freqs requires PLL reconfiguration. */
4080static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004081 F_TV_GND( 0, gnd, 0, 1, 0, 0),
4082 F_TV( 25200000, hdmi_pll, 25200000, 1, 0, 0),
4083 F_TV( 27000000, hdmi_pll, 27000000, 1, 0, 0),
4084 F_TV( 27030000, hdmi_pll, 27030000, 1, 0, 0),
4085 F_TV( 74250000, hdmi_pll, 74250000, 1, 0, 0),
4086 F_TV(148500000, hdmi_pll, 148500000, 1, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004087 F_END
4088};
Jaeseong GIMefd46332012-06-19 06:30:38 -07004089#else
4090static struct clk_freq_tbl clk_tbl_tv[] = {
4091};
4092#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004093
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004094static unsigned long fmax_tv_src_8064[MAX_VDD_LEVELS] __initdata = {
4095 [VDD_DIG_LOW] = 74250000,
4096 [VDD_DIG_NOMINAL] = 149000000
4097};
4098
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004099/*
4100 * Unlike other clocks, the TV rate is adjusted through PLL
4101 * re-programming. It is also routed through an MND divider.
4102 */
Matt Wagantallf82f2942012-01-27 13:56:13 -08004103void set_rate_tv(struct rcg_clk *rcg, struct clk_freq_tbl *nf)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004104{
Jaeseong GIM20676622012-06-19 18:20:35 -07004105#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004106 unsigned long pll_rate = (unsigned long)nf->extra_freq_data;
Matt Wagantallf6c39a12012-07-09 19:24:42 -07004107 if (pll_rate) {
Devin Kim4bdc71f2012-09-17 21:15:02 -07004108 hdmi_pll_set_rate(pll_rate);
Matt Wagantallf6c39a12012-07-09 19:24:42 -07004109 hdmi_pll_clk.rate = pll_rate;
4110 }
Jaeseong GIM20676622012-06-19 18:20:35 -07004111#endif
Matt Wagantallf82f2942012-01-27 13:56:13 -08004112 set_rate_mnd(rcg, nf);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004113}
4114
4115static struct rcg_clk tv_src_clk = {
4116 .ns_reg = TV_NS_REG,
4117 .b = {
4118 .ctl_reg = TV_CC_REG,
4119 .halt_check = NOCHECK,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004120 .retain_reg = TV_CC_REG,
4121 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004122 },
4123 .md_reg = TV_MD_REG,
4124 .root_en_mask = BIT(2),
4125 .ns_mask = (BM(23, 16) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004126 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004127 .ctl_mask = BM(7, 6),
4128 .set_rate = set_rate_tv,
4129 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004130 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004131 .c = {
4132 .dbg_name = "tv_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004133 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004134 VDD_DIG_FMAX_MAP2(LOW, 27030000, NOMINAL, 149000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004135 CLK_INIT(tv_src_clk.c),
4136 },
4137};
4138
Tianyi Gou51918802012-01-26 14:05:43 -08004139static struct cdiv_clk tv_src_div_clk = {
4140 .b = {
4141 .ctl_reg = TV_NS_REG,
4142 .halt_check = NOCHECK,
4143 },
4144 .ns_reg = TV_NS_REG,
4145 .div_offset = 6,
4146 .max_div = 2,
4147 .c = {
4148 .dbg_name = "tv_src_div_clk",
4149 .ops = &clk_ops_cdiv,
4150 CLK_INIT(tv_src_div_clk.c),
Stephen Boydd51d5e82012-06-18 18:09:50 -07004151 .rate = ULONG_MAX,
Tianyi Gou51918802012-01-26 14:05:43 -08004152 },
4153};
4154
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004155static struct branch_clk tv_enc_clk = {
4156 .b = {
4157 .ctl_reg = TV_CC_REG,
4158 .en_mask = BIT(8),
4159 .reset_reg = SW_RESET_CORE_REG,
4160 .reset_mask = BIT(0),
4161 .halt_reg = DBG_BUS_VEC_D_REG,
4162 .halt_bit = 9,
4163 },
4164 .parent = &tv_src_clk.c,
4165 .c = {
4166 .dbg_name = "tv_enc_clk",
4167 .ops = &clk_ops_branch,
4168 CLK_INIT(tv_enc_clk.c),
4169 },
4170};
4171
4172static struct branch_clk tv_dac_clk = {
4173 .b = {
4174 .ctl_reg = TV_CC_REG,
4175 .en_mask = BIT(10),
4176 .halt_reg = DBG_BUS_VEC_D_REG,
4177 .halt_bit = 10,
4178 },
4179 .parent = &tv_src_clk.c,
4180 .c = {
4181 .dbg_name = "tv_dac_clk",
4182 .ops = &clk_ops_branch,
4183 CLK_INIT(tv_dac_clk.c),
4184 },
4185};
4186
4187static struct branch_clk mdp_tv_clk = {
4188 .b = {
4189 .ctl_reg = TV_CC_REG,
4190 .en_mask = BIT(0),
4191 .reset_reg = SW_RESET_CORE_REG,
4192 .reset_mask = BIT(4),
4193 .halt_reg = DBG_BUS_VEC_D_REG,
4194 .halt_bit = 12,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004195 .retain_reg = TV_CC2_REG,
4196 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004197 },
4198 .parent = &tv_src_clk.c,
4199 .c = {
4200 .dbg_name = "mdp_tv_clk",
4201 .ops = &clk_ops_branch,
4202 CLK_INIT(mdp_tv_clk.c),
4203 },
4204};
4205
4206static struct branch_clk hdmi_tv_clk = {
4207 .b = {
4208 .ctl_reg = TV_CC_REG,
4209 .en_mask = BIT(12),
4210 .reset_reg = SW_RESET_CORE_REG,
4211 .reset_mask = BIT(1),
4212 .halt_reg = DBG_BUS_VEC_D_REG,
4213 .halt_bit = 11,
4214 },
4215 .parent = &tv_src_clk.c,
4216 .c = {
4217 .dbg_name = "hdmi_tv_clk",
4218 .ops = &clk_ops_branch,
4219 CLK_INIT(hdmi_tv_clk.c),
4220 },
4221};
4222
Tianyi Gou51918802012-01-26 14:05:43 -08004223static struct branch_clk rgb_tv_clk = {
4224 .b = {
4225 .ctl_reg = TV_CC2_REG,
4226 .en_mask = BIT(14),
4227 .halt_reg = DBG_BUS_VEC_J_REG,
4228 .halt_bit = 27,
4229 },
4230 .parent = &tv_src_clk.c,
4231 .c = {
4232 .dbg_name = "rgb_tv_clk",
4233 .ops = &clk_ops_branch,
4234 CLK_INIT(rgb_tv_clk.c),
4235 },
4236};
4237
4238static struct branch_clk npl_tv_clk = {
4239 .b = {
4240 .ctl_reg = TV_CC2_REG,
4241 .en_mask = BIT(16),
4242 .halt_reg = DBG_BUS_VEC_J_REG,
4243 .halt_bit = 26,
4244 },
4245 .parent = &tv_src_clk.c,
4246 .c = {
4247 .dbg_name = "npl_tv_clk",
4248 .ops = &clk_ops_branch,
4249 CLK_INIT(npl_tv_clk.c),
4250 },
4251};
4252
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004253static struct branch_clk hdmi_app_clk = {
4254 .b = {
4255 .ctl_reg = MISC_CC2_REG,
4256 .en_mask = BIT(11),
4257 .reset_reg = SW_RESET_CORE_REG,
4258 .reset_mask = BIT(11),
4259 .halt_reg = DBG_BUS_VEC_B_REG,
4260 .halt_bit = 25,
4261 },
4262 .c = {
4263 .dbg_name = "hdmi_app_clk",
4264 .ops = &clk_ops_branch,
4265 CLK_INIT(hdmi_app_clk.c),
4266 },
4267};
4268
4269static struct bank_masks bmnd_info_vcodec = {
4270 .bank_sel_mask = BIT(13),
4271 .bank0_mask = {
4272 .md_reg = VCODEC_MD0_REG,
4273 .ns_mask = BM(18, 11) | BM(2, 0),
4274 .rst_mask = BIT(31),
4275 .mnd_en_mask = BIT(5),
4276 .mode_mask = BM(7, 6),
4277 },
4278 .bank1_mask = {
4279 .md_reg = VCODEC_MD1_REG,
4280 .ns_mask = BM(26, 19) | BM(29, 27),
4281 .rst_mask = BIT(30),
4282 .mnd_en_mask = BIT(10),
4283 .mode_mask = BM(12, 11),
4284 },
4285};
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004286#define F_VCODEC(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004287 { \
4288 .freq_hz = f, \
4289 .src_clk = &s##_clk.c, \
4290 .md_val = MD8(8, m, 0, n), \
4291 .ns_val = NS_MND_BANKED8(11, 19, n, m, 0, 27, s##_to_mm_mux), \
4292 .ctl_val = CC_BANKED(6, 11, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004293 }
4294static struct clk_freq_tbl clk_tbl_vcodec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004295 F_VCODEC( 0, gnd, 0, 0),
4296 F_VCODEC( 27000000, pxo, 0, 0),
4297 F_VCODEC( 32000000, pll8, 1, 12),
4298 F_VCODEC( 48000000, pll8, 1, 8),
4299 F_VCODEC( 54860000, pll8, 1, 7),
4300 F_VCODEC( 96000000, pll8, 1, 4),
4301 F_VCODEC(133330000, pll2, 1, 6),
4302 F_VCODEC(200000000, pll2, 1, 4),
4303 F_VCODEC(228570000, pll2, 2, 7),
Patrick Dalyedb86f42012-08-23 19:07:30 -07004304 F_VCODEC(266670000, pll2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004305 F_END
4306};
4307
4308static struct rcg_clk vcodec_clk = {
4309 .b = {
4310 .ctl_reg = VCODEC_CC_REG,
4311 .en_mask = BIT(0),
4312 .reset_reg = SW_RESET_CORE_REG,
4313 .reset_mask = BIT(6),
4314 .halt_reg = DBG_BUS_VEC_C_REG,
4315 .halt_bit = 29,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004316 .retain_reg = VCODEC_CC_REG,
4317 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004318 },
4319 .ns_reg = VCODEC_NS_REG,
4320 .root_en_mask = BIT(2),
4321 .set_rate = set_rate_mnd_banked,
Stephen Boydc78d9a72011-07-20 00:46:24 -07004322 .bank_info = &bmnd_info_vcodec,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004323 .freq_tbl = clk_tbl_vcodec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004324 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004325 .c = {
4326 .dbg_name = "vcodec_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004327 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004328 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
4329 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004330 CLK_INIT(vcodec_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004331 .depends = &vcodec_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004332 },
4333};
4334
Patrick Dalyedb86f42012-08-23 19:07:30 -07004335static unsigned long fmax_vcodec_8064v2[MAX_VDD_LEVELS] __initdata = {
4336 [VDD_DIG_LOW] = 100000000,
4337 [VDD_DIG_NOMINAL] = 200000000,
4338 [VDD_DIG_HIGH] = 266670000,
4339};
4340
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004341#define F_VPE(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004342 { \
4343 .freq_hz = f, \
4344 .src_clk = &s##_clk.c, \
4345 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004346 }
4347static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004348 F_VPE( 0, gnd, 1),
4349 F_VPE( 27000000, pxo, 1),
4350 F_VPE( 34909000, pll8, 11),
4351 F_VPE( 38400000, pll8, 10),
4352 F_VPE( 64000000, pll8, 6),
4353 F_VPE( 76800000, pll8, 5),
4354 F_VPE( 96000000, pll8, 4),
4355 F_VPE(100000000, pll2, 8),
4356 F_VPE(160000000, pll2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004357 F_END
4358};
4359
4360static struct rcg_clk vpe_clk = {
4361 .b = {
4362 .ctl_reg = VPE_CC_REG,
4363 .en_mask = BIT(0),
4364 .reset_reg = SW_RESET_CORE_REG,
4365 .reset_mask = BIT(17),
4366 .halt_reg = DBG_BUS_VEC_A_REG,
4367 .halt_bit = 28,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004368 .retain_reg = VPE_CC_REG,
4369 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004370 },
4371 .ns_reg = VPE_NS_REG,
4372 .root_en_mask = BIT(2),
4373 .ns_mask = (BM(15, 12) | BM(2, 0)),
4374 .set_rate = set_rate_nop,
4375 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004376 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004377 .c = {
4378 .dbg_name = "vpe_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004379 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004380 VDD_DIG_FMAX_MAP2(LOW, 76800000, NOMINAL, 160000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004381 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004382 .depends = &vpe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004383 },
4384};
4385
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004386#define F_VFE(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004387 { \
4388 .freq_hz = f, \
4389 .src_clk = &s##_clk.c, \
4390 .md_val = MD8(8, m, 0, n), \
4391 .ns_val = NS_MM(23, 16, n, m, 11, 10, d, 2, 0, s##_to_mm_mux), \
4392 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004393 }
Tianyi Gou41515e22011-09-01 19:37:43 -07004394
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004395static struct clk_freq_tbl clk_tbl_vfe[] = {
4396 F_VFE( 0, gnd, 1, 0, 0),
4397 F_VFE( 13960000, pll8, 1, 2, 55),
4398 F_VFE( 27000000, pxo, 1, 0, 0),
4399 F_VFE( 36570000, pll8, 1, 2, 21),
4400 F_VFE( 38400000, pll8, 2, 1, 5),
4401 F_VFE( 45180000, pll8, 1, 2, 17),
4402 F_VFE( 48000000, pll8, 2, 1, 4),
4403 F_VFE( 54860000, pll8, 1, 1, 7),
4404 F_VFE( 64000000, pll8, 2, 1, 3),
4405 F_VFE( 76800000, pll8, 1, 1, 5),
4406 F_VFE( 96000000, pll8, 2, 1, 2),
4407 F_VFE(109710000, pll8, 1, 2, 7),
4408 F_VFE(128000000, pll8, 1, 1, 3),
4409 F_VFE(153600000, pll8, 1, 2, 5),
4410 F_VFE(200000000, pll2, 2, 1, 2),
4411 F_VFE(228570000, pll2, 1, 2, 7),
4412 F_VFE(266667000, pll2, 1, 1, 3),
4413 F_VFE(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004414 F_END
4415};
4416
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004417static unsigned long fmax_vfe_8064[MAX_VDD_LEVELS] __initdata = {
4418 [VDD_DIG_LOW] = 128000000,
4419 [VDD_DIG_NOMINAL] = 266667000,
4420 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07004421};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004422
4423static struct rcg_clk vfe_clk = {
4424 .b = {
4425 .ctl_reg = VFE_CC_REG,
4426 .reset_reg = SW_RESET_CORE_REG,
4427 .reset_mask = BIT(15),
4428 .halt_reg = DBG_BUS_VEC_B_REG,
4429 .halt_bit = 6,
4430 .en_mask = BIT(0),
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004431 .retain_reg = VFE_CC2_REG,
4432 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004433 },
4434 .ns_reg = VFE_NS_REG,
4435 .md_reg = VFE_MD_REG,
4436 .root_en_mask = BIT(2),
4437 .ns_mask = (BM(23, 16) | BM(11, 10) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004438 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004439 .ctl_mask = BM(7, 6),
4440 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004441 .freq_tbl = clk_tbl_vfe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004442 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004443 .c = {
4444 .dbg_name = "vfe_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004445 .ops = &clk_ops_rcg,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08004446 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
4447 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004448 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004449 .depends = &vfe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004450 },
4451};
4452
Matt Wagantallc23eee92011-08-16 23:06:52 -07004453static struct branch_clk csi_vfe_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004454 .b = {
4455 .ctl_reg = VFE_CC_REG,
4456 .en_mask = BIT(12),
4457 .reset_reg = SW_RESET_CORE_REG,
4458 .reset_mask = BIT(24),
4459 .halt_reg = DBG_BUS_VEC_B_REG,
4460 .halt_bit = 8,
4461 },
4462 .parent = &vfe_clk.c,
4463 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -07004464 .dbg_name = "csi_vfe_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004465 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -07004466 CLK_INIT(csi_vfe_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004467 },
4468};
4469
4470/*
4471 * Low Power Audio Clocks
4472 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004473#define F_AIF_OSR(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004474 { \
4475 .freq_hz = f, \
4476 .src_clk = &s##_clk.c, \
4477 .md_val = MD8(8, m, 0, n), \
4478 .ns_val = NS(31, 24, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004479 }
Matt Wagantall86e03822011-12-12 10:59:24 -08004480static struct clk_freq_tbl clk_tbl_aif_osr_492[] = {
4481 F_AIF_OSR( 0, gnd, 1, 0, 0),
4482 F_AIF_OSR( 512000, pll4, 4, 1, 240),
4483 F_AIF_OSR( 768000, pll4, 4, 1, 160),
4484 F_AIF_OSR( 1024000, pll4, 4, 1, 120),
4485 F_AIF_OSR( 1536000, pll4, 4, 1, 80),
4486 F_AIF_OSR( 2048000, pll4, 4, 1, 60),
4487 F_AIF_OSR( 3072000, pll4, 4, 1, 40),
4488 F_AIF_OSR( 4096000, pll4, 4, 1, 30),
4489 F_AIF_OSR( 6144000, pll4, 4, 1, 20),
4490 F_AIF_OSR( 8192000, pll4, 4, 1, 15),
4491 F_AIF_OSR(12288000, pll4, 4, 1, 10),
4492 F_AIF_OSR(24576000, pll4, 4, 1, 5),
4493 F_END
4494};
4495
4496static struct clk_freq_tbl clk_tbl_aif_osr_393[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004497 F_AIF_OSR( 0, gnd, 1, 0, 0),
4498 F_AIF_OSR( 512000, pll4, 4, 1, 192),
4499 F_AIF_OSR( 768000, pll4, 4, 1, 128),
4500 F_AIF_OSR( 1024000, pll4, 4, 1, 96),
4501 F_AIF_OSR( 1536000, pll4, 4, 1, 64),
4502 F_AIF_OSR( 2048000, pll4, 4, 1, 48),
4503 F_AIF_OSR( 3072000, pll4, 4, 1, 32),
4504 F_AIF_OSR( 4096000, pll4, 4, 1, 24),
4505 F_AIF_OSR( 6144000, pll4, 4, 1, 16),
4506 F_AIF_OSR( 8192000, pll4, 4, 1, 12),
4507 F_AIF_OSR(12288000, pll4, 4, 1, 8),
4508 F_AIF_OSR(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004509 F_END
4510};
4511
4512#define CLK_AIF_OSR(i, ns, md, h_r) \
4513 struct rcg_clk i##_clk = { \
4514 .b = { \
4515 .ctl_reg = ns, \
4516 .en_mask = BIT(17), \
4517 .reset_reg = ns, \
4518 .reset_mask = BIT(19), \
4519 .halt_reg = h_r, \
4520 .halt_check = ENABLE, \
4521 .halt_bit = 1, \
4522 }, \
4523 .ns_reg = ns, \
4524 .md_reg = md, \
4525 .root_en_mask = BIT(9), \
4526 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004527 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004528 .set_rate = set_rate_mnd, \
Matt Wagantall86e03822011-12-12 10:59:24 -08004529 .freq_tbl = clk_tbl_aif_osr_393, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004530 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004531 .c = { \
4532 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07004533 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004534 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004535 CLK_INIT(i##_clk.c), \
4536 }, \
4537 }
4538#define CLK_AIF_OSR_DIV(i, ns, md, h_r) \
4539 struct rcg_clk i##_clk = { \
4540 .b = { \
4541 .ctl_reg = ns, \
4542 .en_mask = BIT(21), \
4543 .reset_reg = ns, \
4544 .reset_mask = BIT(23), \
4545 .halt_reg = h_r, \
4546 .halt_check = ENABLE, \
4547 .halt_bit = 1, \
4548 }, \
4549 .ns_reg = ns, \
4550 .md_reg = md, \
4551 .root_en_mask = BIT(9), \
4552 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004553 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004554 .set_rate = set_rate_mnd, \
Matt Wagantall86e03822011-12-12 10:59:24 -08004555 .freq_tbl = clk_tbl_aif_osr_393, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004556 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004557 .c = { \
4558 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07004559 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004560 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004561 CLK_INIT(i##_clk.c), \
4562 }, \
4563 }
4564
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004565#define CLK_AIF_BIT(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004566 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004567 .b = { \
4568 .ctl_reg = ns, \
4569 .en_mask = BIT(15), \
4570 .halt_reg = h_r, \
4571 .halt_check = DELAY, \
4572 }, \
4573 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004574 .ext_mask = BIT(14), \
4575 .div_offset = 10, \
4576 .max_div = 16, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004577 .c = { \
4578 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004579 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004580 CLK_INIT(i##_clk.c), \
Stephen Boydd51d5e82012-06-18 18:09:50 -07004581 .rate = ULONG_MAX, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004582 }, \
4583 }
4584
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004585#define CLK_AIF_BIT_DIV(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004586 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004587 .b = { \
4588 .ctl_reg = ns, \
4589 .en_mask = BIT(19), \
4590 .halt_reg = h_r, \
Stephen Boyd7bb9cf82012-01-25 18:09:01 -08004591 .halt_check = DELAY, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004592 }, \
4593 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004594 .ext_mask = BIT(18), \
4595 .div_offset = 10, \
4596 .max_div = 256, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004597 .c = { \
4598 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004599 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004600 CLK_INIT(i##_clk.c), \
Stephen Boydd51d5e82012-06-18 18:09:50 -07004601 .rate = ULONG_MAX, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004602 }, \
4603 }
4604
4605static CLK_AIF_OSR(mi2s_osr, LCC_MI2S_NS_REG, LCC_MI2S_MD_REG,
4606 LCC_MI2S_STATUS_REG);
4607static CLK_AIF_BIT(mi2s_bit, LCC_MI2S_NS_REG, LCC_MI2S_STATUS_REG);
4608
4609static CLK_AIF_OSR_DIV(codec_i2s_mic_osr, LCC_CODEC_I2S_MIC_NS_REG,
4610 LCC_CODEC_I2S_MIC_MD_REG, LCC_CODEC_I2S_MIC_STATUS_REG);
4611static CLK_AIF_BIT_DIV(codec_i2s_mic_bit, LCC_CODEC_I2S_MIC_NS_REG,
4612 LCC_CODEC_I2S_MIC_STATUS_REG);
4613
4614static CLK_AIF_OSR_DIV(spare_i2s_mic_osr, LCC_SPARE_I2S_MIC_NS_REG,
4615 LCC_SPARE_I2S_MIC_MD_REG, LCC_SPARE_I2S_MIC_STATUS_REG);
4616static CLK_AIF_BIT_DIV(spare_i2s_mic_bit, LCC_SPARE_I2S_MIC_NS_REG,
4617 LCC_SPARE_I2S_MIC_STATUS_REG);
4618
4619static CLK_AIF_OSR_DIV(codec_i2s_spkr_osr, LCC_CODEC_I2S_SPKR_NS_REG,
4620 LCC_CODEC_I2S_SPKR_MD_REG, LCC_CODEC_I2S_SPKR_STATUS_REG);
4621static CLK_AIF_BIT_DIV(codec_i2s_spkr_bit, LCC_CODEC_I2S_SPKR_NS_REG,
4622 LCC_CODEC_I2S_SPKR_STATUS_REG);
4623
4624static CLK_AIF_OSR_DIV(spare_i2s_spkr_osr, LCC_SPARE_I2S_SPKR_NS_REG,
4625 LCC_SPARE_I2S_SPKR_MD_REG, LCC_SPARE_I2S_SPKR_STATUS_REG);
4626static CLK_AIF_BIT_DIV(spare_i2s_spkr_bit, LCC_SPARE_I2S_SPKR_NS_REG,
4627 LCC_SPARE_I2S_SPKR_STATUS_REG);
4628
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004629#define F_PCM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004630 { \
4631 .freq_hz = f, \
4632 .src_clk = &s##_clk.c, \
4633 .md_val = MD16(m, n), \
4634 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004635 }
Matt Wagantall86e03822011-12-12 10:59:24 -08004636static struct clk_freq_tbl clk_tbl_pcm_492[] = {
4637 { .ns_val = BIT(10) /* external input */ },
Stephen Boyde9ed94d2012-08-02 10:57:11 -07004638 F_PCM( 256000, pll4, 4, 1, 480),
Matt Wagantall86e03822011-12-12 10:59:24 -08004639 F_PCM( 512000, pll4, 4, 1, 240),
4640 F_PCM( 768000, pll4, 4, 1, 160),
4641 F_PCM( 1024000, pll4, 4, 1, 120),
4642 F_PCM( 1536000, pll4, 4, 1, 80),
4643 F_PCM( 2048000, pll4, 4, 1, 60),
4644 F_PCM( 3072000, pll4, 4, 1, 40),
4645 F_PCM( 4096000, pll4, 4, 1, 30),
4646 F_PCM( 6144000, pll4, 4, 1, 20),
4647 F_PCM( 8192000, pll4, 4, 1, 15),
4648 F_PCM(12288000, pll4, 4, 1, 10),
4649 F_PCM(24576000, pll4, 4, 1, 5),
4650 F_END
4651};
4652
4653static struct clk_freq_tbl clk_tbl_pcm_393[] = {
Stephen Boyd630f3252012-01-31 00:10:08 -08004654 { .ns_val = BIT(10) /* external input */ },
Stephen Boyde9ed94d2012-08-02 10:57:11 -07004655 F_PCM( 256000, pll4, 4, 1, 384),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004656 F_PCM( 512000, pll4, 4, 1, 192),
4657 F_PCM( 768000, pll4, 4, 1, 128),
4658 F_PCM( 1024000, pll4, 4, 1, 96),
4659 F_PCM( 1536000, pll4, 4, 1, 64),
4660 F_PCM( 2048000, pll4, 4, 1, 48),
4661 F_PCM( 3072000, pll4, 4, 1, 32),
4662 F_PCM( 4096000, pll4, 4, 1, 24),
4663 F_PCM( 6144000, pll4, 4, 1, 16),
4664 F_PCM( 8192000, pll4, 4, 1, 12),
4665 F_PCM(12288000, pll4, 4, 1, 8),
4666 F_PCM(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004667 F_END
4668};
4669
4670static struct rcg_clk pcm_clk = {
4671 .b = {
4672 .ctl_reg = LCC_PCM_NS_REG,
4673 .en_mask = BIT(11),
4674 .reset_reg = LCC_PCM_NS_REG,
4675 .reset_mask = BIT(13),
4676 .halt_reg = LCC_PCM_STATUS_REG,
4677 .halt_check = ENABLE,
4678 .halt_bit = 0,
4679 },
4680 .ns_reg = LCC_PCM_NS_REG,
4681 .md_reg = LCC_PCM_MD_REG,
4682 .root_en_mask = BIT(9),
Stephen Boyd630f3252012-01-31 00:10:08 -08004683 .ns_mask = BM(31, 16) | BIT(10) | BM(6, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08004684 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004685 .set_rate = set_rate_mnd,
Matt Wagantall86e03822011-12-12 10:59:24 -08004686 .freq_tbl = clk_tbl_pcm_393,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004687 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004688 .c = {
4689 .dbg_name = "pcm_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004690 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004691 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004692 CLK_INIT(pcm_clk.c),
Stephen Boydc5492fc2012-06-18 18:47:03 -07004693 .rate = ULONG_MAX,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004694 },
4695};
4696
4697static struct rcg_clk audio_slimbus_clk = {
4698 .b = {
4699 .ctl_reg = LCC_SLIMBUS_NS_REG,
4700 .en_mask = BIT(10),
4701 .reset_reg = LCC_AHBEX_BRANCH_CTL_REG,
4702 .reset_mask = BIT(5),
4703 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4704 .halt_check = ENABLE,
4705 .halt_bit = 0,
4706 },
4707 .ns_reg = LCC_SLIMBUS_NS_REG,
4708 .md_reg = LCC_SLIMBUS_MD_REG,
4709 .root_en_mask = BIT(9),
4710 .ns_mask = (BM(31, 24) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004711 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004712 .set_rate = set_rate_mnd,
Matt Wagantall86e03822011-12-12 10:59:24 -08004713 .freq_tbl = clk_tbl_aif_osr_393,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004714 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004715 .c = {
4716 .dbg_name = "audio_slimbus_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004717 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004718 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004719 CLK_INIT(audio_slimbus_clk.c),
4720 },
4721};
4722
4723static struct branch_clk sps_slimbus_clk = {
4724 .b = {
4725 .ctl_reg = LCC_SLIMBUS_NS_REG,
4726 .en_mask = BIT(12),
4727 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4728 .halt_check = ENABLE,
4729 .halt_bit = 1,
4730 },
4731 .parent = &audio_slimbus_clk.c,
4732 .c = {
4733 .dbg_name = "sps_slimbus_clk",
4734 .ops = &clk_ops_branch,
4735 CLK_INIT(sps_slimbus_clk.c),
4736 },
4737};
4738
4739static struct branch_clk slimbus_xo_src_clk = {
4740 .b = {
4741 .ctl_reg = SLIMBUS_XO_SRC_CLK_CTL_REG,
4742 .en_mask = BIT(2),
4743 .halt_reg = CLK_HALT_DFAB_STATE_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004744 .halt_bit = 28,
4745 },
4746 .parent = &sps_slimbus_clk.c,
4747 .c = {
4748 .dbg_name = "slimbus_xo_src_clk",
4749 .ops = &clk_ops_branch,
4750 CLK_INIT(slimbus_xo_src_clk.c),
4751 },
4752};
4753
Matt Wagantall735f01a2011-08-12 12:40:28 -07004754DEFINE_CLK_RPM(afab_clk, afab_a_clk, APPS_FABRIC, NULL);
4755DEFINE_CLK_RPM(cfpb_clk, cfpb_a_clk, CFPB, NULL);
4756DEFINE_CLK_RPM(dfab_clk, dfab_a_clk, DAYTONA_FABRIC, NULL);
4757DEFINE_CLK_RPM(ebi1_clk, ebi1_a_clk, EBI1, NULL);
4758DEFINE_CLK_RPM(mmfab_clk, mmfab_a_clk, MM_FABRIC, NULL);
4759DEFINE_CLK_RPM(mmfpb_clk, mmfpb_a_clk, MMFPB, NULL);
4760DEFINE_CLK_RPM(sfab_clk, sfab_a_clk, SYSTEM_FABRIC, NULL);
4761DEFINE_CLK_RPM(sfpb_clk, sfpb_a_clk, SFPB, NULL);
Stephen Boydc7fc3b12012-05-17 14:42:46 -07004762DEFINE_CLK_RPM_QDSS(qdss_clk, qdss_a_clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004763
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004764static DEFINE_CLK_VOTER(sfab_msmbus_a_clk, &sfab_a_clk.c, 0);
4765static DEFINE_CLK_VOTER(sfab_tmr_a_clk, &sfab_a_clk.c, 0);
Stephen Boydd7a143a2012-02-16 17:59:26 -08004766
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004767static DEFINE_CLK_VOTER(dfab_dsps_clk, &dfab_clk.c, 0);
4768static DEFINE_CLK_VOTER(dfab_usb_hs_clk, &dfab_clk.c, 0);
4769static DEFINE_CLK_VOTER(dfab_usb_hs3_clk, &dfab_clk.c, 0);
4770static DEFINE_CLK_VOTER(dfab_usb_hs4_clk, &dfab_clk.c, 0);
4771static DEFINE_CLK_VOTER(dfab_sdc1_clk, &dfab_clk.c, 0);
4772static DEFINE_CLK_VOTER(dfab_sdc2_clk, &dfab_clk.c, 0);
4773static DEFINE_CLK_VOTER(dfab_sdc3_clk, &dfab_clk.c, 0);
4774static DEFINE_CLK_VOTER(dfab_sdc4_clk, &dfab_clk.c, 0);
4775static DEFINE_CLK_VOTER(dfab_sdc5_clk, &dfab_clk.c, 0);
4776static DEFINE_CLK_VOTER(dfab_sps_clk, &dfab_clk.c, 0);
4777static DEFINE_CLK_VOTER(dfab_bam_dmux_clk, &dfab_clk.c, 0);
4778static DEFINE_CLK_VOTER(dfab_scm_clk, &dfab_clk.c, 0);
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004779static DEFINE_CLK_VOTER(dfab_msmbus_clk, &dfab_clk.c, 0);
4780static DEFINE_CLK_VOTER(dfab_msmbus_a_clk, &dfab_a_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004781
Matt Wagantall42cd12a2012-03-30 18:02:40 -07004782static DEFINE_CLK_VOTER(ebi1_msmbus_clk, &ebi1_clk.c, LONG_MAX);
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004783static DEFINE_CLK_VOTER(ebi1_adm_clk, &ebi1_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004784
Matt Wagantall33bac7e2012-05-22 14:59:05 -07004785static DEFINE_CLK_VOTER(ebi1_acpu_a_clk, &ebi1_a_clk.c, LONG_MAX);
4786static DEFINE_CLK_VOTER(ebi1_msmbus_a_clk, &ebi1_a_clk.c, LONG_MAX);
4787static DEFINE_CLK_VOTER(afab_acpu_a_clk, &afab_a_clk.c, LONG_MAX);
4788static DEFINE_CLK_VOTER(afab_msmbus_a_clk, &afab_a_clk.c, LONG_MAX);
4789
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004790#ifdef CONFIG_DEBUG_FS
4791struct measure_sel {
4792 u32 test_vector;
Matt Wagantallf82f2942012-01-27 13:56:13 -08004793 struct clk *c;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004794};
4795
Matt Wagantall8b38f942011-08-02 18:23:18 -07004796static DEFINE_CLK_MEASURE(l2_m_clk);
4797static DEFINE_CLK_MEASURE(krait0_m_clk);
4798static DEFINE_CLK_MEASURE(krait1_m_clk);
Tianyi Gou455c13c2012-02-02 16:33:24 -08004799static DEFINE_CLK_MEASURE(krait2_m_clk);
4800static DEFINE_CLK_MEASURE(krait3_m_clk);
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004801static DEFINE_CLK_MEASURE(q6sw_clk);
4802static DEFINE_CLK_MEASURE(q6fw_clk);
4803static DEFINE_CLK_MEASURE(q6_func_clk);
Matt Wagantall8b38f942011-08-02 18:23:18 -07004804
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004805static struct measure_sel measure_mux[] = {
4806 { TEST_PER_LS(0x08), &slimbus_xo_src_clk.c },
4807 { TEST_PER_LS(0x12), &sdc1_p_clk.c },
4808 { TEST_PER_LS(0x13), &sdc1_clk.c },
4809 { TEST_PER_LS(0x14), &sdc2_p_clk.c },
4810 { TEST_PER_LS(0x15), &sdc2_clk.c },
4811 { TEST_PER_LS(0x16), &sdc3_p_clk.c },
4812 { TEST_PER_LS(0x17), &sdc3_clk.c },
4813 { TEST_PER_LS(0x18), &sdc4_p_clk.c },
4814 { TEST_PER_LS(0x19), &sdc4_clk.c },
4815 { TEST_PER_LS(0x1A), &sdc5_p_clk.c },
4816 { TEST_PER_LS(0x1B), &sdc5_clk.c },
Matt Wagantall7625a4c2011-11-01 16:17:53 -07004817 { TEST_PER_LS(0x1F), &gp0_clk.c },
4818 { TEST_PER_LS(0x20), &gp1_clk.c },
4819 { TEST_PER_LS(0x21), &gp2_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004820 { TEST_PER_LS(0x25), &dfab_clk.c },
4821 { TEST_PER_LS(0x25), &dfab_a_clk.c },
4822 { TEST_PER_LS(0x26), &pmem_clk.c },
4823 { TEST_PER_LS(0x32), &dma_bam_p_clk.c },
4824 { TEST_PER_LS(0x33), &cfpb_clk.c },
4825 { TEST_PER_LS(0x33), &cfpb_a_clk.c },
4826 { TEST_PER_LS(0x3D), &gsbi1_p_clk.c },
4827 { TEST_PER_LS(0x3E), &gsbi1_uart_clk.c },
4828 { TEST_PER_LS(0x3F), &gsbi1_qup_clk.c },
4829 { TEST_PER_LS(0x41), &gsbi2_p_clk.c },
4830 { TEST_PER_LS(0x42), &gsbi2_uart_clk.c },
4831 { TEST_PER_LS(0x44), &gsbi2_qup_clk.c },
4832 { TEST_PER_LS(0x45), &gsbi3_p_clk.c },
4833 { TEST_PER_LS(0x46), &gsbi3_uart_clk.c },
4834 { TEST_PER_LS(0x48), &gsbi3_qup_clk.c },
4835 { TEST_PER_LS(0x49), &gsbi4_p_clk.c },
4836 { TEST_PER_LS(0x4A), &gsbi4_uart_clk.c },
4837 { TEST_PER_LS(0x4C), &gsbi4_qup_clk.c },
4838 { TEST_PER_LS(0x4D), &gsbi5_p_clk.c },
4839 { TEST_PER_LS(0x4E), &gsbi5_uart_clk.c },
4840 { TEST_PER_LS(0x50), &gsbi5_qup_clk.c },
4841 { TEST_PER_LS(0x51), &gsbi6_p_clk.c },
4842 { TEST_PER_LS(0x52), &gsbi6_uart_clk.c },
4843 { TEST_PER_LS(0x54), &gsbi6_qup_clk.c },
4844 { TEST_PER_LS(0x55), &gsbi7_p_clk.c },
4845 { TEST_PER_LS(0x56), &gsbi7_uart_clk.c },
4846 { TEST_PER_LS(0x58), &gsbi7_qup_clk.c },
4847 { TEST_PER_LS(0x59), &gsbi8_p_clk.c },
Tianyi Gou352955d2012-05-18 19:44:01 -07004848 { TEST_PER_LS(0x59), &sfab_sata_s_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004849 { TEST_PER_LS(0x5A), &gsbi8_uart_clk.c },
Tianyi Gou352955d2012-05-18 19:44:01 -07004850 { TEST_PER_LS(0x5A), &sata_p_clk.c },
4851 { TEST_PER_LS(0x5B), &sata_rxoob_clk.c },
4852 { TEST_PER_LS(0x5C), &sata_pmalive_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004853 { TEST_PER_LS(0x5C), &gsbi8_qup_clk.c },
4854 { TEST_PER_LS(0x5D), &gsbi9_p_clk.c },
4855 { TEST_PER_LS(0x5E), &gsbi9_uart_clk.c },
4856 { TEST_PER_LS(0x60), &gsbi9_qup_clk.c },
4857 { TEST_PER_LS(0x61), &gsbi10_p_clk.c },
4858 { TEST_PER_LS(0x62), &gsbi10_uart_clk.c },
4859 { TEST_PER_LS(0x64), &gsbi10_qup_clk.c },
4860 { TEST_PER_LS(0x65), &gsbi11_p_clk.c },
4861 { TEST_PER_LS(0x66), &gsbi11_uart_clk.c },
4862 { TEST_PER_LS(0x68), &gsbi11_qup_clk.c },
4863 { TEST_PER_LS(0x69), &gsbi12_p_clk.c },
4864 { TEST_PER_LS(0x6A), &gsbi12_uart_clk.c },
4865 { TEST_PER_LS(0x6C), &gsbi12_qup_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004866 { TEST_PER_LS(0x5E), &pcie_p_clk.c },
4867 { TEST_PER_LS(0x5F), &ce3_p_clk.c },
4868 { TEST_PER_LS(0x60), &ce3_core_clk.c },
4869 { TEST_PER_LS(0x63), &usb_hs3_p_clk.c },
4870 { TEST_PER_LS(0x64), &usb_hs3_xcvr_clk.c },
4871 { TEST_PER_LS(0x65), &usb_hs4_p_clk.c },
4872 { TEST_PER_LS(0x66), &usb_hs4_xcvr_clk.c },
4873 { TEST_PER_LS(0x6B), &sata_phy_ref_clk.c },
4874 { TEST_PER_LS(0x6C), &sata_phy_cfg_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004875 { TEST_PER_LS(0x78), &sfpb_clk.c },
4876 { TEST_PER_LS(0x78), &sfpb_a_clk.c },
4877 { TEST_PER_LS(0x7A), &pmic_ssbi2_clk.c },
4878 { TEST_PER_LS(0x7B), &pmic_arb0_p_clk.c },
4879 { TEST_PER_LS(0x7C), &pmic_arb1_p_clk.c },
4880 { TEST_PER_LS(0x7D), &prng_clk.c },
4881 { TEST_PER_LS(0x7F), &rpm_msg_ram_p_clk.c },
4882 { TEST_PER_LS(0x80), &adm0_p_clk.c },
4883 { TEST_PER_LS(0x84), &usb_hs1_p_clk.c },
4884 { TEST_PER_LS(0x85), &usb_hs1_xcvr_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004885 { TEST_PER_LS(0x86), &usb_hsic_p_clk.c },
4886 { TEST_PER_LS(0x87), &usb_hsic_system_clk.c },
4887 { TEST_PER_LS(0x88), &usb_hsic_xcvr_fs_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004888 { TEST_PER_LS(0x89), &usb_fs1_p_clk.c },
4889 { TEST_PER_LS(0x8A), &usb_fs1_sys_clk.c },
4890 { TEST_PER_LS(0x8B), &usb_fs1_xcvr_clk.c },
4891 { TEST_PER_LS(0x8C), &usb_fs2_p_clk.c },
4892 { TEST_PER_LS(0x8D), &usb_fs2_sys_clk.c },
4893 { TEST_PER_LS(0x8E), &usb_fs2_xcvr_clk.c },
4894 { TEST_PER_LS(0x8F), &tsif_p_clk.c },
4895 { TEST_PER_LS(0x91), &tsif_ref_clk.c },
4896 { TEST_PER_LS(0x92), &ce1_p_clk.c },
4897 { TEST_PER_LS(0x94), &tssc_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004898 { TEST_PER_LS(0x9D), &usb_hsic_hsio_cal_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004899 { TEST_PER_LS(0xA4), &ce1_core_clk.c },
4900
4901 { TEST_PER_HS(0x07), &afab_clk.c },
4902 { TEST_PER_HS(0x07), &afab_a_clk.c },
4903 { TEST_PER_HS(0x18), &sfab_clk.c },
4904 { TEST_PER_HS(0x18), &sfab_a_clk.c },
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004905 { TEST_PER_HS(0x26), &q6sw_clk },
4906 { TEST_PER_HS(0x27), &q6fw_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004907 { TEST_PER_HS(0x2A), &adm0_clk.c },
Tianyi Gou352955d2012-05-18 19:44:01 -07004908 { TEST_PER_HS(0x31), &sata_a_clk.c },
Tianyi Gou6613de52012-01-27 17:57:53 -08004909 { TEST_PER_HS(0x2D), &pcie_phy_ref_clk.c },
4910 { TEST_PER_HS(0x32), &pcie_a_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004911 { TEST_PER_HS(0x34), &ebi1_clk.c },
4912 { TEST_PER_HS(0x34), &ebi1_a_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004913 { TEST_PER_HS(0x50), &usb_hsic_hsic_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004914
4915 { TEST_MM_LS(0x00), &dsi1_byte_clk.c },
4916 { TEST_MM_LS(0x01), &dsi2_byte_clk.c },
4917 { TEST_MM_LS(0x02), &cam1_clk.c },
4918 { TEST_MM_LS(0x06), &amp_p_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004919 { TEST_MM_LS(0x07), &csi_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004920 { TEST_MM_LS(0x08), &dsi2_s_p_clk.c },
4921 { TEST_MM_LS(0x09), &dsi1_m_p_clk.c },
4922 { TEST_MM_LS(0x0A), &dsi1_s_p_clk.c },
4923 { TEST_MM_LS(0x0C), &gfx2d0_p_clk.c },
4924 { TEST_MM_LS(0x0D), &gfx2d1_p_clk.c },
4925 { TEST_MM_LS(0x0E), &gfx3d_p_clk.c },
4926 { TEST_MM_LS(0x0F), &hdmi_m_p_clk.c },
4927 { TEST_MM_LS(0x10), &hdmi_s_p_clk.c },
4928 { TEST_MM_LS(0x11), &ijpeg_p_clk.c },
4929 { TEST_MM_LS(0x12), &imem_p_clk.c },
4930 { TEST_MM_LS(0x13), &jpegd_p_clk.c },
4931 { TEST_MM_LS(0x14), &mdp_p_clk.c },
4932 { TEST_MM_LS(0x16), &rot_p_clk.c },
4933 { TEST_MM_LS(0x17), &dsi1_esc_clk.c },
4934 { TEST_MM_LS(0x18), &smmu_p_clk.c },
4935 { TEST_MM_LS(0x19), &tv_enc_p_clk.c },
4936 { TEST_MM_LS(0x1A), &vcodec_p_clk.c },
4937 { TEST_MM_LS(0x1B), &vfe_p_clk.c },
4938 { TEST_MM_LS(0x1C), &vpe_p_clk.c },
4939 { TEST_MM_LS(0x1D), &cam0_clk.c },
4940 { TEST_MM_LS(0x1F), &hdmi_app_clk.c },
4941 { TEST_MM_LS(0x20), &mdp_vsync_clk.c },
4942 { TEST_MM_LS(0x21), &tv_dac_clk.c },
4943 { TEST_MM_LS(0x22), &tv_enc_clk.c },
4944 { TEST_MM_LS(0x23), &dsi2_esc_clk.c },
4945 { TEST_MM_LS(0x25), &mmfpb_clk.c },
4946 { TEST_MM_LS(0x25), &mmfpb_a_clk.c },
4947 { TEST_MM_LS(0x26), &dsi2_m_p_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004948 { TEST_MM_LS(0x27), &cam2_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004949 { TEST_MM_LS(0x28), &vcap_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004950
4951 { TEST_MM_HS(0x00), &csi0_clk.c },
4952 { TEST_MM_HS(0x01), &csi1_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004953 { TEST_MM_HS(0x04), &csi_vfe_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004954 { TEST_MM_HS(0x05), &ijpeg_clk.c },
4955 { TEST_MM_HS(0x06), &vfe_clk.c },
4956 { TEST_MM_HS(0x07), &gfx2d0_clk.c },
4957 { TEST_MM_HS(0x08), &gfx2d1_clk.c },
4958 { TEST_MM_HS(0x09), &gfx3d_clk.c },
4959 { TEST_MM_HS(0x0A), &jpegd_clk.c },
4960 { TEST_MM_HS(0x0B), &vcodec_clk.c },
4961 { TEST_MM_HS(0x0F), &mmfab_clk.c },
4962 { TEST_MM_HS(0x0F), &mmfab_a_clk.c },
4963 { TEST_MM_HS(0x11), &gmem_axi_clk.c },
4964 { TEST_MM_HS(0x12), &ijpeg_axi_clk.c },
4965 { TEST_MM_HS(0x13), &imem_axi_clk.c },
4966 { TEST_MM_HS(0x14), &jpegd_axi_clk.c },
4967 { TEST_MM_HS(0x15), &mdp_axi_clk.c },
4968 { TEST_MM_HS(0x16), &rot_axi_clk.c },
4969 { TEST_MM_HS(0x17), &vcodec_axi_clk.c },
4970 { TEST_MM_HS(0x18), &vfe_axi_clk.c },
4971 { TEST_MM_HS(0x19), &vpe_axi_clk.c },
4972 { TEST_MM_HS(0x1A), &mdp_clk.c },
4973 { TEST_MM_HS(0x1B), &rot_clk.c },
4974 { TEST_MM_HS(0x1C), &vpe_clk.c },
4975 { TEST_MM_HS(0x1E), &hdmi_tv_clk.c },
4976 { TEST_MM_HS(0x1F), &mdp_tv_clk.c },
4977 { TEST_MM_HS(0x24), &csi0_phy_clk.c },
4978 { TEST_MM_HS(0x25), &csi1_phy_clk.c },
4979 { TEST_MM_HS(0x26), &csi_pix_clk.c },
4980 { TEST_MM_HS(0x27), &csi_rdi_clk.c },
4981 { TEST_MM_HS(0x28), &lut_mdp_clk.c },
4982 { TEST_MM_HS(0x29), &vcodec_axi_a_clk.c },
4983 { TEST_MM_HS(0x2A), &vcodec_axi_b_clk.c },
4984 { TEST_MM_HS(0x2B), &csi1phy_timer_clk.c },
4985 { TEST_MM_HS(0x2C), &csi0phy_timer_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004986 { TEST_MM_HS(0x2D), &csi2_clk.c },
4987 { TEST_MM_HS(0x2E), &csi2_phy_clk.c },
4988 { TEST_MM_HS(0x2F), &csi2phy_timer_clk.c },
4989 { TEST_MM_HS(0x30), &csi_pix1_clk.c },
4990 { TEST_MM_HS(0x31), &csi_rdi1_clk.c },
4991 { TEST_MM_HS(0x32), &csi_rdi2_clk.c },
Tianyi Gou621f8742011-09-01 21:45:01 -07004992 { TEST_MM_HS(0x33), &vcap_clk.c },
4993 { TEST_MM_HS(0x34), &vcap_npl_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07004994 { TEST_MM_HS(0x34), &gfx3d_axi_clk_8930.c },
Tianyi Gou7747a962012-02-03 15:03:55 -08004995 { TEST_MM_HS(0x35), &vcap_axi_clk.c },
Tianyi Gou51918802012-01-26 14:05:43 -08004996 { TEST_MM_HS(0x36), &rgb_tv_clk.c },
4997 { TEST_MM_HS(0x37), &npl_tv_clk.c },
Patrick Dalye6f489042012-07-11 15:29:15 -07004998 { TEST_MM_HS(0x38), &gfx3d_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004999
5000 { TEST_LPA(0x0F), &mi2s_bit_clk.c },
5001 { TEST_LPA(0x10), &codec_i2s_mic_bit_clk.c },
5002 { TEST_LPA(0x11), &codec_i2s_spkr_bit_clk.c },
5003 { TEST_LPA(0x12), &spare_i2s_mic_bit_clk.c },
5004 { TEST_LPA(0x13), &spare_i2s_spkr_bit_clk.c },
5005 { TEST_LPA(0x14), &pcm_clk.c },
5006 { TEST_LPA(0x1D), &audio_slimbus_clk.c },
Matt Wagantall8b38f942011-08-02 18:23:18 -07005007
Stephen Boyd3939c8d2011-08-29 17:36:22 -07005008 { TEST_LPA_HS(0x00), &q6_func_clk },
5009
Stephen Boyd46fdf0d2011-11-22 12:25:09 -08005010 { TEST_CPUL2(0x2), &l2_m_clk },
5011 { TEST_CPUL2(0x0), &krait0_m_clk },
5012 { TEST_CPUL2(0x1), &krait1_m_clk },
Tianyi Gou455c13c2012-02-02 16:33:24 -08005013 { TEST_CPUL2(0x4), &krait2_m_clk },
5014 { TEST_CPUL2(0x5), &krait3_m_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005015};
5016
Matt Wagantallf82f2942012-01-27 13:56:13 -08005017static struct measure_sel *find_measure_sel(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005018{
5019 int i;
5020
5021 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
Matt Wagantallf82f2942012-01-27 13:56:13 -08005022 if (measure_mux[i].c == c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005023 return &measure_mux[i];
5024 return NULL;
5025}
5026
Matt Wagantall8b38f942011-08-02 18:23:18 -07005027static int measure_clk_set_parent(struct clk *c, struct clk *parent)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005028{
5029 int ret = 0;
5030 u32 clk_sel;
5031 struct measure_sel *p;
Matt Wagantallf82f2942012-01-27 13:56:13 -08005032 struct measure_clk *measure = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005033 unsigned long flags;
5034
5035 if (!parent)
5036 return -EINVAL;
5037
5038 p = find_measure_sel(parent);
5039 if (!p)
5040 return -EINVAL;
5041
5042 spin_lock_irqsave(&local_clock_reg_lock, flags);
5043
Matt Wagantall8b38f942011-08-02 18:23:18 -07005044 /*
5045 * Program the test vector, measurement period (sample_ticks)
5046 * and scaling multiplier.
5047 */
Matt Wagantallf82f2942012-01-27 13:56:13 -08005048 measure->sample_ticks = 0x10000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005049 clk_sel = p->test_vector & TEST_CLK_SEL_MASK;
Matt Wagantallf82f2942012-01-27 13:56:13 -08005050 measure->multiplier = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005051 switch (p->test_vector >> TEST_TYPE_SHIFT) {
5052 case TEST_TYPE_PER_LS:
5053 writel_relaxed(0x4030D00|BVAL(7, 0, clk_sel), CLK_TEST_REG);
5054 break;
5055 case TEST_TYPE_PER_HS:
5056 writel_relaxed(0x4020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
5057 break;
5058 case TEST_TYPE_MM_LS:
5059 writel_relaxed(0x4030D97, CLK_TEST_REG);
5060 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_LS_REG);
5061 break;
5062 case TEST_TYPE_MM_HS:
5063 writel_relaxed(0x402B800, CLK_TEST_REG);
5064 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_HS_REG);
5065 break;
5066 case TEST_TYPE_LPA:
5067 writel_relaxed(0x4030D98, CLK_TEST_REG);
5068 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0),
5069 LCC_CLK_LS_DEBUG_CFG_REG);
5070 break;
Stephen Boyd3939c8d2011-08-29 17:36:22 -07005071 case TEST_TYPE_LPA_HS:
5072 writel_relaxed(0x402BC00, CLK_TEST_REG);
5073 writel_relaxed(BVAL(2, 1, clk_sel)|BIT(0),
5074 LCC_CLK_HS_DEBUG_CFG_REG);
5075 break;
Matt Wagantall8b38f942011-08-02 18:23:18 -07005076 case TEST_TYPE_CPUL2:
5077 writel_relaxed(0x4030400, CLK_TEST_REG);
5078 writel_relaxed(0x80|BVAL(5, 3, clk_sel), GCC_APCS_CLK_DIAG);
Matt Wagantallf82f2942012-01-27 13:56:13 -08005079 measure->sample_ticks = 0x4000;
5080 measure->multiplier = 2;
Matt Wagantall8b38f942011-08-02 18:23:18 -07005081 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005082 default:
5083 ret = -EPERM;
5084 }
5085 /* Make sure test vector is set before starting measurements. */
5086 mb();
5087
5088 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
5089
5090 return ret;
5091}
5092
5093/* Sample clock for 'ticks' reference clock ticks. */
5094static u32 run_measurement(unsigned ticks)
5095{
5096 /* Stop counters and set the XO4 counter start value. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005097 writel_relaxed(ticks, RINGOSC_TCXO_CTL_REG);
5098
5099 /* Wait for timer to become ready. */
5100 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) != 0)
5101 cpu_relax();
5102
5103 /* Run measurement and wait for completion. */
5104 writel_relaxed(BIT(20)|ticks, RINGOSC_TCXO_CTL_REG);
5105 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) == 0)
5106 cpu_relax();
5107
5108 /* Stop counters. */
5109 writel_relaxed(0x0, RINGOSC_TCXO_CTL_REG);
5110
5111 /* Return measured ticks. */
5112 return readl_relaxed(RINGOSC_STATUS_REG) & BM(24, 0);
5113}
5114
5115
5116/* Perform a hardware rate measurement for a given clock.
5117 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07005118static unsigned long measure_clk_get_rate(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005119{
5120 unsigned long flags;
5121 u32 pdm_reg_backup, ringosc_reg_backup;
5122 u64 raw_count_short, raw_count_full;
Matt Wagantallf82f2942012-01-27 13:56:13 -08005123 struct measure_clk *measure = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005124 unsigned ret;
5125
Stephen Boyde334aeb2012-01-24 12:17:29 -08005126 ret = clk_prepare_enable(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08005127 if (ret) {
5128 pr_warning("CXO clock failed to enable. Can't measure\n");
5129 return 0;
5130 }
5131
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005132 spin_lock_irqsave(&local_clock_reg_lock, flags);
5133
5134 /* Enable CXO/4 and RINGOSC branch and root. */
5135 pdm_reg_backup = readl_relaxed(PDM_CLK_NS_REG);
5136 ringosc_reg_backup = readl_relaxed(RINGOSC_NS_REG);
5137 writel_relaxed(0x2898, PDM_CLK_NS_REG);
5138 writel_relaxed(0xA00, RINGOSC_NS_REG);
5139
5140 /*
5141 * The ring oscillator counter will not reset if the measured clock
5142 * is not running. To detect this, run a short measurement before
5143 * the full measurement. If the raw results of the two are the same
5144 * then the clock must be off.
5145 */
5146
5147 /* Run a short measurement. (~1 ms) */
5148 raw_count_short = run_measurement(0x1000);
5149 /* Run a full measurement. (~14 ms) */
Matt Wagantallf82f2942012-01-27 13:56:13 -08005150 raw_count_full = run_measurement(measure->sample_ticks);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005151
5152 writel_relaxed(ringosc_reg_backup, RINGOSC_NS_REG);
5153 writel_relaxed(pdm_reg_backup, PDM_CLK_NS_REG);
5154
5155 /* Return 0 if the clock is off. */
5156 if (raw_count_full == raw_count_short)
5157 ret = 0;
5158 else {
5159 /* Compute rate in Hz. */
5160 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
Matt Wagantallf82f2942012-01-27 13:56:13 -08005161 do_div(raw_count_full, ((measure->sample_ticks * 10) + 35));
5162 ret = (raw_count_full * measure->multiplier);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005163 }
5164
5165 /* Route dbg_hs_clk to PLLTEST. 300mV single-ended amplitude. */
Stephen Boyd69da8402011-07-14 17:45:31 -07005166 writel_relaxed(0x38F8, PLLTEST_PAD_CFG_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005167 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
5168
Stephen Boyde334aeb2012-01-24 12:17:29 -08005169 clk_disable_unprepare(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08005170
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005171 return ret;
5172}
5173#else /* !CONFIG_DEBUG_FS */
Matt Wagantallf82f2942012-01-27 13:56:13 -08005174static int measure_clk_set_parent(struct clk *c, struct clk *parent)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005175{
5176 return -EINVAL;
5177}
5178
Matt Wagantallf82f2942012-01-27 13:56:13 -08005179static unsigned long measure_clk_get_rate(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005180{
5181 return 0;
5182}
5183#endif /* CONFIG_DEBUG_FS */
5184
Matt Wagantallae053222012-05-14 19:42:07 -07005185static struct clk_ops clk_ops_measure = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005186 .set_parent = measure_clk_set_parent,
5187 .get_rate = measure_clk_get_rate,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005188};
5189
Matt Wagantall8b38f942011-08-02 18:23:18 -07005190static struct measure_clk measure_clk = {
5191 .c = {
5192 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07005193 .ops = &clk_ops_measure,
Matt Wagantall8b38f942011-08-02 18:23:18 -07005194 CLK_INIT(measure_clk.c),
5195 },
5196 .multiplier = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005197};
5198
Tianyi Goua8b3cce2011-11-08 14:37:26 -08005199static struct clk_lookup msm_clocks_8064[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08005200 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
5201 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Mohan Pallaka804ca592012-06-14 14:37:38 +05305202 CLK_LOOKUP("pwm_clk", cxo_clk.c, "0-0048"),
Stephen Boyded630b02012-01-26 15:26:47 -08005203 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5204 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5205 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5206 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5207 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Matt Wagantall292aace2012-01-26 19:12:34 -08005208 CLK_LOOKUP("xo", cxo_clk.c, "pil_gss"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08005209 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08005210 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
David Collinsa7d23532012-08-02 10:48:16 -07005211 CLK_LOOKUP("vref_buff", cxo_clk.c, "rpm-regulator"),
Stephen Boyded630b02012-01-26 15:26:47 -08005212 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5213 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5214 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5215 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005216
Matt Wagantalld75f1312012-05-23 16:17:35 -07005217 CLK_LOOKUP("bus_clk", afab_clk.c, ""),
5218 CLK_LOOKUP("bus_clk", afab_a_clk.c, ""),
5219 CLK_LOOKUP("bus_clk", cfpb_clk.c, ""),
5220 CLK_LOOKUP("bus_clk", cfpb_a_clk.c, ""),
5221 CLK_LOOKUP("bus_clk", dfab_clk.c, ""),
5222 CLK_LOOKUP("bus_clk", dfab_a_clk.c, ""),
5223 CLK_LOOKUP("mem_clk", ebi1_clk.c, ""),
5224 CLK_LOOKUP("mem_clk", ebi1_a_clk.c, ""),
5225 CLK_LOOKUP("bus_clk", mmfab_clk.c, ""),
5226 CLK_LOOKUP("bus_clk", mmfab_a_clk.c, ""),
5227 CLK_LOOKUP("bus_clk", mmfpb_clk.c, ""),
5228 CLK_LOOKUP("bus_clk", mmfpb_a_clk.c, ""),
5229 CLK_LOOKUP("bus_clk", sfab_clk.c, ""),
5230 CLK_LOOKUP("bus_clk", sfab_a_clk.c, ""),
5231 CLK_LOOKUP("bus_clk", sfpb_clk.c, ""),
5232 CLK_LOOKUP("bus_clk", sfpb_a_clk.c, ""),
5233
Tianyi Gou21a0e802012-02-04 22:34:10 -08005234 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005235 CLK_LOOKUP("bus_a_clk", afab_msmbus_a_clk.c, "msm_apps_fab"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005236 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5237 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5238 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08005239 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005240 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5241 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5242 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5243 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5244 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005245 CLK_LOOKUP("mem_a_clk", ebi1_msmbus_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005246 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5247 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Pratik Patelf17b1472012-05-25 22:23:52 -07005248 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, ""),
Pratik Patel3b0ca882012-06-01 16:54:14 -07005249 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu.0"),
5250 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etb.0"),
5251 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel.0"),
5252 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.0"),
5253 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.1"),
5254 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.2"),
5255 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.3"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005256
Tianyi Gou21a0e802012-02-04 22:34:10 -08005257 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005258 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, ""),
5259 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5260 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005261
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005262 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5263 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5264 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005265#ifdef CONFIG_MACH_LGE
Devin Kima3085422012-06-14 18:23:41 -07005266 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005267#else
5268 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, "msm_serial_hsl.1"),
5269#endif
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005270 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5271 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005272#ifdef CONFIG_MACH_LGE
Devin Kima3085422012-06-14 18:23:41 -07005273 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, "msm_serial_hsl.0"),
Devin Kimb0a55c82012-06-26 12:44:15 -07005274#else
5275 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
5276#endif
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005277 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, ""),
5278 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005279#ifdef CONFIG_MACH_LGE
Devin Kima3085422012-06-14 18:23:41 -07005280 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005281#else
5282 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, "msm_serial_hsl.0"),
5283#endif
David Keitel3c40fc52012-02-09 17:53:52 -08005284 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005285 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08005286 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08005287 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08005288 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07005289 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005290 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5291 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5292 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Tianyi Gou50f23812012-02-06 16:04:19 -08005293 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Tianyi Gou05e01102012-02-08 22:15:49 -08005294 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Tianyi Gou43208a02011-09-27 15:35:13 -07005295 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5296 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5297 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5298 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
Joel Nider6cbe66a2012-06-26 11:11:59 +03005299 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tsif.0"),
5300 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tsif.0"),
5301 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tsif.1"),
5302 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tsif.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005303 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005304 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5305 CLK_LOOKUP("alt_core_clk", usb_hs3_xcvr_clk.c, "msm_ehci_host.0"),
5306 CLK_LOOKUP("alt_core_clk", usb_hs4_xcvr_clk.c, "msm_ehci_host.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005307 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5308 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5309 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005310 CLK_LOOKUP("ref_clk", sata_phy_ref_clk.c, ""),
5311 CLK_LOOKUP("cfg_clk", sata_phy_cfg_clk.c, ""),
Tianyi Gou352955d2012-05-18 19:44:01 -07005312 CLK_LOOKUP("src_clk", sata_src_clk.c, ""),
5313 CLK_LOOKUP("core_rxoob_clk", sata_rxoob_clk.c, ""),
5314 CLK_LOOKUP("core_pmalive_clk", sata_pmalive_clk.c, ""),
5315 CLK_LOOKUP("bus_clk", sata_a_clk.c, ""),
5316 CLK_LOOKUP("iface_clk", sata_p_clk.c, ""),
5317 CLK_LOOKUP("slave_iface_clk", sfab_sata_s_p_clk.c, ""),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07005318 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qce.0"),
5319 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qcrypto.0"),
5320 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qce.0"),
5321 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qcrypto.0"),
5322 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qce.0"),
5323 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qcrypto.0"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005324 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Devin Kimb0a55c82012-06-26 12:44:15 -07005325#ifdef CONFIG_MACH_LGE
Devin Kima3085422012-06-14 18:23:41 -07005326 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005327#else
5328 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "msm_serial_hsl.1"),
5329#endif
David Keitel3c40fc52012-02-09 17:53:52 -08005330 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005331 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08005332 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
Devin Kimb0a55c82012-06-26 12:44:15 -07005333#ifdef CONFIG_MACH_LGE
Devin Kima3085422012-06-14 18:23:41 -07005334 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "msm_serial_hsl.0"),
Devin Kimb0a55c82012-06-26 12:44:15 -07005335#endif
Kevin Chand07220e2012-02-13 15:52:22 -08005336 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08005337 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07005338 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005339 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005340#ifdef CONFIG_MACH_LGE
Devin Kima3085422012-06-14 18:23:41 -07005341 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005342#else
5343 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, "msm_serial_hsl.0"),
5344#endif
Joel Nider6d7d16c2012-05-30 18:02:42 +03005345 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tspp.0"),
5346 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tspp.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005347 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005348 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Manu Gautam7483f172011-11-08 15:22:26 +05305349 CLK_LOOKUP("iface_clk", usb_hs3_p_clk.c, "msm_ehci_host.0"),
5350 CLK_LOOKUP("iface_clk", usb_hs4_p_clk.c, "msm_ehci_host.1"),
Tianyi Gou43208a02011-09-27 15:35:13 -07005351 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5352 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5353 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5354 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
Devin Kim52a79fa2012-06-27 13:14:23 -07005355#ifdef CONFIG_MSM_PCIE
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06005356 CLK_LOOKUP("iface_clk", pcie_p_clk.c, "msm_pcie"),
5357 CLK_LOOKUP("ref_clk", pcie_phy_ref_clk.c, "msm_pcie"),
5358 CLK_LOOKUP("bus_clk", pcie_a_clk.c, "msm_pcie"),
Devin Kim52a79fa2012-06-27 13:14:23 -07005359#endif
Tianyi Gou41515e22011-09-01 19:37:43 -07005360 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5361 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005362 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5363 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5364 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5365 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
insup.choi18f68162012-07-02 15:24:23 -07005366#if defined(CONFIG_MACH_LGE)
5367 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-000d"),
5368 CLK_LOOKUP("cam_clk", cam2_clk.c, "4-006e"),
5369#else /* QCT Original */
Kevin Chand07220e2012-02-13 15:52:22 -08005370 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005371 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Sreesudhan Ramakrish Ramkumar8002a792012-04-09 17:42:58 -07005372 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar6c6f57c2012-02-21 15:12:44 -08005373 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-0048"),
Kevin Chand07220e2012-02-13 15:52:22 -08005374 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-006c"),
insup.choi18f68162012-07-02 15:24:23 -07005375#endif
Kevin Chand07220e2012-02-13 15:52:22 -08005376 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5377 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5378 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5379 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5380 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5381 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5382 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5383 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5384 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5385 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5386 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5387 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5388 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5389 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5390 CLK_LOOKUP("csiphy_timer_src_clk",
5391 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5392 CLK_LOOKUP("csiphy_timer_src_clk",
5393 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5394 CLK_LOOKUP("csiphy_timer_src_clk",
5395 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5396 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5397 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5398 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005399 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5400 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5401 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5402 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Tianyi Gou51918802012-01-26 14:05:43 -08005403 CLK_LOOKUP("rgb_clk", rgb_tv_clk.c, ""),
5404 CLK_LOOKUP("npl_clk", npl_tv_clk.c, ""),
5405
Pu Chen86b4be92011-11-03 17:27:57 -07005406 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005407 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005408 CLK_LOOKUP("bus_clk",
Patrick Dalye6f489042012-07-11 15:29:15 -07005409 gfx3d_axi_clk.c, "footswitch-8x60.2"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005410 CLK_LOOKUP("iface_clk", vcap_p_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005411 CLK_LOOKUP("iface_clk", vcap_p_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005412 CLK_LOOKUP("iface_clk", vcap_p_clk.c, "footswitch-8x60.10"),
5413 CLK_LOOKUP("bus_clk", vcap_axi_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005414 CLK_LOOKUP("core_clk", vcap_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005415 CLK_LOOKUP("core_clk", vcap_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005416 CLK_LOOKUP("core_clk", vcap_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005417 CLK_LOOKUP("vcap_npl_clk", vcap_npl_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005418 CLK_LOOKUP("vcap_npl_clk", vcap_npl_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005419 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005420 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "msm_gemini.0"),
5421 CLK_LOOKUP("core_clk", ijpeg_clk.c, "msm_gemini.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005422 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005423 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005424 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005425 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005426 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005427 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005428 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005429 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005430 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005431 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Matt Wagantall61286312012-02-22 15:55:09 -08005432 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005433 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5434 CLK_LOOKUP("div_clk", tv_src_div_clk.c, ""),
Greg Griscofa47b532011-11-11 10:32:06 -08005435 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005436 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005437 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
Tianyi Gou51918802012-01-26 14:05:43 -08005438 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005439 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005440 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Ujwal Pateld041f982012-03-27 19:51:44 -07005441 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005442 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chand07220e2012-02-13 15:52:22 -08005443 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005444 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chand07220e2012-02-13 15:52:22 -08005445 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005446 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5447 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5448 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5449 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5450 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5451 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5452 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005453 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5454 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chand07220e2012-02-13 15:52:22 -08005455 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5456 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5457 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005458 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5459 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5460 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5461 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Pu Chen86b4be92011-11-03 17:27:57 -07005462 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005463 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005464 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5465 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005466 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "msm_gemini.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005467 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005468 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005469 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005470 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005471 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005472 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005473 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005474 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Greg Griscofa47b532011-11-11 10:32:06 -08005475 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005476 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chand07220e2012-02-13 15:52:22 -08005477 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005478 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chanb20742b2012-02-27 15:47:35 -08005479 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall61286312012-02-22 15:55:09 -08005480 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005481
Patrick Lai04baee942012-05-01 14:38:47 -07005482 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c,
5483 "msm-dai-q6-mi2s"),
5484 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c,
5485 "msm-dai-q6-mi2s"),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005486 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5487 "msm-dai-q6.1"),
5488 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5489 "msm-dai-q6.1"),
5490 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5491 "msm-dai-q6.5"),
5492 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5493 "msm-dai-q6.5"),
5494 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5495 "msm-dai-q6.16384"),
5496 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5497 "msm-dai-q6.16384"),
5498 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5499 "msm-dai-q6.4"),
5500 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5501 "msm-dai-q6.4"),
5502 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005503 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005504 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, ""),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005505 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005506 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, ""),
5507 CLK_LOOKUP("core_clk", vpe_axi_clk.c, ""),
5508 CLK_LOOKUP("core_clk", mdp_axi_clk.c, ""),
5509 CLK_LOOKUP("core_clk", vcap_axi_clk.c, ""),
5510 CLK_LOOKUP("core_clk", rot_axi_clk.c, ""),
5511 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, ""),
5512 CLK_LOOKUP("core_clk", vfe_axi_clk.c, ""),
5513 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, ""),
5514 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, ""),
Patrick Dalye6f489042012-07-11 15:29:15 -07005515 CLK_LOOKUP("core_clk", gfx3d_axi_clk.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005516
5517 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5518 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5519 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.0"),
5520 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.1"),
5521 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5522 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5523 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5524 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5525 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5526 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5527 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
5528
Manu Gautam5143b252012-01-05 19:25:23 -08005529 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5530 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5531 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5532 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5533 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005534
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005535 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5536 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5537 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5538 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5539 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5540 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5541 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5542 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5543 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
Patrick Dalye6f489042012-07-11 15:29:15 -07005544 CLK_LOOKUP("core_clk", gfx3d_axi_clk.c, "msm_iommu.9"),
5545 CLK_LOOKUP("core_clk", gfx3d_axi_clk.c, "msm_iommu.10"),
5546
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005547 CLK_LOOKUP("core_clk", vcap_axi_clk.c, "msm_iommu.11"),
5548
Deepak Kotur954b1782012-04-24 17:58:19 -07005549 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5550 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5551 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5552 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5553 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005554 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5555 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
5556
Jeff Ohlstein8c116c72011-10-27 17:34:48 -07005557 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005558 CLK_LOOKUP("mem_clk", ebi1_acpu_a_clk.c, ""),
5559 CLK_LOOKUP("bus_clk", afab_acpu_a_clk.c, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07005560
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07005561 CLK_LOOKUP("reset1_clk", dsi1_reset_clk.c, "footswitch-8x60.4"),
5562 CLK_LOOKUP("reset2_clk", dsi2_reset_clk.c, "footswitch-8x60.4"),
Matt Wagantall735e41b2012-07-23 17:18:58 -07005563
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005564 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5565 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5566 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
Tianyi Gou455c13c2012-02-02 16:33:24 -08005567 CLK_LOOKUP("krait2_mclk", krait2_m_clk, ""),
5568 CLK_LOOKUP("krait3_mclk", krait3_m_clk, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07005569};
5570
Patrick Dalye6f489042012-07-11 15:29:15 -07005571static struct clk_lookup msm_clocks_8960_common[] __initdata = {
Stephen Boyd72a80352012-01-26 15:57:38 -08005572 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
5573 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08005574 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5575 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5576 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5577 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5578 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08005579 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08005580 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
David Collinsa7d23532012-08-02 10:48:16 -07005581 CLK_LOOKUP("vref_buff", cxo_clk.c, "rpm-regulator"),
Stephen Boyded630b02012-01-26 15:26:47 -08005582 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5583 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5584 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5585 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005586
Matt Wagantalld75f1312012-05-23 16:17:35 -07005587 CLK_LOOKUP("bus_clk", afab_clk.c, ""),
5588 CLK_LOOKUP("bus_clk", afab_a_clk.c, ""),
5589 CLK_LOOKUP("bus_clk", cfpb_clk.c, ""),
5590 CLK_LOOKUP("bus_clk", cfpb_a_clk.c, ""),
5591 CLK_LOOKUP("bus_clk", dfab_clk.c, ""),
5592 CLK_LOOKUP("bus_clk", dfab_a_clk.c, ""),
5593 CLK_LOOKUP("mem_clk", ebi1_clk.c, ""),
5594 CLK_LOOKUP("mem_clk", ebi1_a_clk.c, ""),
5595 CLK_LOOKUP("bus_clk", mmfab_clk.c, ""),
5596 CLK_LOOKUP("bus_clk", mmfab_a_clk.c, ""),
5597 CLK_LOOKUP("bus_clk", mmfpb_clk.c, ""),
5598 CLK_LOOKUP("bus_clk", mmfpb_a_clk.c, ""),
5599 CLK_LOOKUP("bus_clk", sfab_clk.c, ""),
5600 CLK_LOOKUP("bus_clk", sfab_a_clk.c, ""),
5601 CLK_LOOKUP("bus_clk", sfpb_clk.c, ""),
5602 CLK_LOOKUP("bus_clk", sfpb_a_clk.c, ""),
5603
Matt Wagantallb2710b82011-11-16 19:55:17 -08005604 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005605 CLK_LOOKUP("bus_a_clk", afab_msmbus_a_clk.c, "msm_apps_fab"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005606 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5607 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5608 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08005609 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005610 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5611 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5612 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5613 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5614 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005615 CLK_LOOKUP("mem_a_clk", ebi1_msmbus_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005616 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5617 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Pratik Patelf17b1472012-05-25 22:23:52 -07005618 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, ""),
Pratik Patel3b0ca882012-06-01 16:54:14 -07005619 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu.0"),
5620 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etb.0"),
5621 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel.0"),
5622 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.0"),
5623 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.1"),
5624 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.2"),
5625 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.3"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005626
5627 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005628 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5629 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5630 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005631
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005632 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5633 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5634 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5635 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5636 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5637 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5638 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07005639 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5640 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005641 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
Mayank Rana1f02d952012-07-04 19:11:20 +05305642 /* used on 8960 SGLTE for console */
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005643 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, "msm_serial_hsl.1"),
Mayank Rana1f02d952012-07-04 19:11:20 +05305644 /* used on 8960 standalone with Atheros Bluetooth */
5645 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, "msm_serial_hs.2"),
Mayank Ranae009c922012-03-22 03:02:06 +05305646 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, "msm_serial_hs.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005647 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5648 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5649 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005650 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005651 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005652 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5653 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005654 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5655 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5656 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5657 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005658 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005659 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005660 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005661 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005662 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Vikram Mulukutladd0a2372011-09-19 15:58:21 -07005663 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Matt Wagantallc1205292011-08-11 17:19:31 -07005664 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005665 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5666 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5667 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5668 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5669 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005670 CLK_LOOKUP("slimbus_xo_src_clk", slimbus_xo_src_clk.c, NULL),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005671 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005672 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5673 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005674 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5675 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5676 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5677 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5678 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5679 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005680 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5681 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5682 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5683 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5684 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005685 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005686 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005687 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005688 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005689 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07005690 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005691 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005692 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5693 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Matt Wagantalle2522372011-08-17 14:52:21 -07005694 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5695 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005696 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
Mayank Rana1f02d952012-07-04 19:11:20 +05305697 /* used on 8960 SGLTE for serial console */
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005698 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, "msm_serial_hsl.1"),
Mayank Rana1f02d952012-07-04 19:11:20 +05305699 /* used on 8960 standalone with Atheros Bluetooth */
5700 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, "msm_serial_hs.2"),
Mayank Ranae009c922012-03-22 03:02:06 +05305701 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "msm_serial_hs.1"),
Matt Wagantallac294852011-08-17 15:44:58 -07005702 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005703 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005704 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005705 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
Joel Nider6d7d16c2012-05-30 18:02:42 +03005706 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tspp.0"),
5707 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tspp.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005708 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5709 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005710 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005711 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5712 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5713 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5714 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5715 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
Matt Wagantalle1a86062011-08-18 17:46:10 -07005716 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5717 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005718 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5719 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5720 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5721 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kevin Chan09f4e662011-12-16 08:17:02 -08005722 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
5723 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-006c"),
5724 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0048"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005725 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
Sreesudhan Ramakrish Ramkumar8f11b8b2012-01-04 17:09:05 -08005726 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005727 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005728 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5729 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005730 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005731 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5732 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005733 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005734 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5735 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005736 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
Kevin Chane12c6672011-10-26 11:55:26 -07005737 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5738 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005739 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5740 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5741 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5742 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5743 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5744 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5745 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
Kevin Chanf6216f22011-10-25 18:40:11 -07005746 CLK_LOOKUP("csiphy_timer_src_clk",
5747 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5748 CLK_LOOKUP("csiphy_timer_src_clk",
5749 csiphy_timer_src_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005750 CLK_LOOKUP("csiphy_timer_src_clk",
5751 csiphy_timer_src_clk.c, "msm_csiphy.2"),
Kevin Chanf6216f22011-10-25 18:40:11 -07005752 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5753 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005754 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005755 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5756 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5757 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5758 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005759 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005760 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5761 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005762 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "msm_gemini.0"),
5763 CLK_LOOKUP("core_clk", ijpeg_clk.c, "msm_gemini.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005764 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Kalyani Oruganti465d1e12012-05-15 10:23:05 -07005765 CLK_LOOKUP("core_clk", jpegd_clk.c, "msm_mercury.0"),
5766 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, "msm_mercury.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005767 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005768 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005769 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005770 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005771 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005772 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005773 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005774 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005775 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5776 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005777 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005778 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005779 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005780 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
5781 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005782 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005783 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005784 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Kevin Chana0853122011-11-07 19:48:44 -08005785 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005786 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chan5827c552011-10-28 18:36:32 -07005787 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005788 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chan5827c552011-10-28 18:36:32 -07005789 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005790 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5791 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5792 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5793 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5794 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5795 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5796 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005797 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5798 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005799 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5800 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005801 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005802 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5803 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5804 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5805 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005806 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005807 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005808 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5809 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005810 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "msm_gemini.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005811 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005812 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005813 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005814 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005815 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005816 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005817 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005818 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005819 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005820 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chan5827c552011-10-28 18:36:32 -07005821 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005822 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chana0853122011-11-07 19:48:44 -08005823 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005824 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Patrick Lai04baee942012-05-01 14:38:47 -07005825 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c,
5826 "msm-dai-q6-mi2s"),
5827 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c,
5828 "msm-dai-q6-mi2s"),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005829 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5830 "msm-dai-q6.1"),
5831 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5832 "msm-dai-q6.1"),
5833 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5834 "msm-dai-q6.5"),
5835 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5836 "msm-dai-q6.5"),
5837 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5838 "msm-dai-q6.16384"),
5839 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5840 "msm-dai-q6.16384"),
5841 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5842 "msm-dai-q6.4"),
5843 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5844 "msm-dai-q6.4"),
5845 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005846 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005847 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005848 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005849 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5850 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5851 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5852 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5853 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5854 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5855 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5856 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5857 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5858 CLK_LOOKUP("core_clk", gfx3d_clk.c, "msm_iommu.9"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005859
5860 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5861 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5862 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5863 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5864 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005865 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5866 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005867
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005868 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
Manu Gautam5143b252012-01-05 19:25:23 -08005869 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005870 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5871 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5872 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5873 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5874 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
Yan He160633e2011-06-30 12:18:56 -07005875 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
Stephen Boyd1c51a492011-10-26 12:11:47 -07005876 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
Stephen Boydef5d1c42011-12-15 20:47:14 -08005877 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005878
Matt Wagantalle1a86062011-08-18 17:46:10 -07005879 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005880 CLK_LOOKUP("mem_clk", ebi1_acpu_a_clk.c, ""),
5881 CLK_LOOKUP("bus_clk", afab_acpu_a_clk.c, ""),
Matt Wagantall8b38f942011-08-02 18:23:18 -07005882
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07005883 CLK_LOOKUP("reset1_clk", dsi1_reset_clk.c, "footswitch-8x60.4"),
5884 CLK_LOOKUP("reset2_clk", dsi2_reset_clk.c, "footswitch-8x60.4"),
Matt Wagantall735e41b2012-07-23 17:18:58 -07005885
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005886 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5887 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5888 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5889 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5890 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5891 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005892};
5893
Patrick Dalye6f489042012-07-11 15:29:15 -07005894static struct clk_lookup msm_clocks_8960_only[] __initdata = {
5895 CLK_LOOKUP("enc_clk", tv_enc_clk.c, "tvenc.0"),
5896 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
5897 CLK_LOOKUP("iface_clk", tv_enc_p_clk.c, "tvenc.0"),
5898
5899 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "kgsl-2d0.0"),
5900 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "footswitch-8x60.0"),
5901 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "kgsl-2d1.1"),
5902 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "footswitch-8x60.1"),
5903 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "kgsl-2d0.0"),
5904 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "footswitch-8x60.0"),
5905 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "kgsl-2d1.1"),
5906 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "footswitch-8x60.1"),
5907 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "msm_iommu.10"),
5908 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "msm_iommu.11"),
5909};
5910
5911static struct clk_lookup msm_clocks_8960ab_only[] __initdata = {
5912 CLK_LOOKUP("bus_clk", gfx3d_axi_clk.c, "footswitch-8x60.2"),
5913 CLK_LOOKUP("div_clk", tv_src_div_clk.c, ""),
5914};
5915
5916static struct clk_lookup msm_clocks_8960[ARRAY_SIZE(msm_clocks_8960_common)
5917 + ARRAY_SIZE(msm_clocks_8960_only)
5918 + ARRAY_SIZE(msm_clocks_8960ab_only)];
5919
Tianyi Goue3d4f542012-03-15 17:06:45 -07005920static struct clk_lookup msm_clocks_8930[] = {
Stephen Boydbe1a7392012-04-02 20:17:11 -07005921 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005922 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5923 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5924 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5925 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5926 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
5927 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
David Collinsa7d23532012-08-02 10:48:16 -07005928 CLK_LOOKUP("vref_buff", cxo_clk.c, "rpm-regulator"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005929 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5930 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5931 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5932 CLK_LOOKUP("measure", measure_clk.c, "debug"),
5933
Matt Wagantalld75f1312012-05-23 16:17:35 -07005934 CLK_LOOKUP("bus_clk", afab_clk.c, ""),
5935 CLK_LOOKUP("bus_clk", afab_a_clk.c, ""),
5936 CLK_LOOKUP("bus_clk", cfpb_clk.c, ""),
5937 CLK_LOOKUP("bus_clk", cfpb_a_clk.c, ""),
5938 CLK_LOOKUP("bus_clk", dfab_clk.c, ""),
5939 CLK_LOOKUP("bus_clk", dfab_a_clk.c, ""),
5940 CLK_LOOKUP("mem_clk", ebi1_clk.c, ""),
5941 CLK_LOOKUP("mem_clk", ebi1_a_clk.c, ""),
5942 CLK_LOOKUP("bus_clk", mmfab_clk.c, ""),
5943 CLK_LOOKUP("bus_clk", mmfab_a_clk.c, ""),
5944 CLK_LOOKUP("bus_clk", mmfpb_clk.c, ""),
5945 CLK_LOOKUP("bus_clk", mmfpb_a_clk.c, ""),
5946 CLK_LOOKUP("bus_clk", sfab_clk.c, ""),
5947 CLK_LOOKUP("bus_clk", sfab_a_clk.c, ""),
5948 CLK_LOOKUP("bus_clk", sfpb_clk.c, ""),
5949 CLK_LOOKUP("bus_clk", sfpb_a_clk.c, ""),
5950
Tianyi Goue3d4f542012-03-15 17:06:45 -07005951 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005952 CLK_LOOKUP("bus_a_clk", afab_msmbus_a_clk.c, "msm_apps_fab"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005953 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5954 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5955 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
5956 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
5957 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5958 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5959 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5960 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5961 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005962 CLK_LOOKUP("mem_a_clk", ebi1_msmbus_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005963 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5964 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Pratik Patelf17b1472012-05-25 22:23:52 -07005965 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, ""),
Pratik Patel3b0ca882012-06-01 16:54:14 -07005966 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu.0"),
5967 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etb.0"),
5968 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel.0"),
5969 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.0"),
5970 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.1"),
5971 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.2"),
5972 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.3"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005973
5974 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005975 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5976 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5977 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
5978
5979 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5980 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5981 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5982 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5983 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5984 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5985 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
5986 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5987 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
5988 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
5989 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, ""),
5990 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, ""),
5991 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5992 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5993 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
5994 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
5995 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
5996 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5997 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
5998 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5999 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
6000 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
6001 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
6002 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, "qup_i2c.0"),
6003 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
6004 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
6005 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
6006 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
6007 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
6008 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
6009 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
6010 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
6011 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
6012 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
6013 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
6014 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
6015 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
6016 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
6017 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
6018 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
6019 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
6020 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
6021 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
6022 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
6023 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
6024 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
6025 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
6026 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
6027 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
6028 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
6029 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
6030 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
6031 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
6032 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
6033 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
6034 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
6035 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
6036 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
6037 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
6038 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
6039 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
6040 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
6041 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, ""),
6042 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "qup_i2c.0"),
6043 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
6044 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
6045 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
6046 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
6047 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
6048 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
6049 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
6050 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
6051 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
6052 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
6053 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
6054 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
6055 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
6056 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
6057 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
6058 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
6059 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
6060 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006061 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
Hody Hung994f4622012-04-24 10:27:45 -07006062 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-006c"),
Sreesudhan Ramakrish Ramkumar981c82c2012-04-30 17:31:37 -07006063 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-0048"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006064 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
6065 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
6066 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
6067 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
6068 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
6069 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
6070 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
6071 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
6072 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
6073 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
6074 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
6075 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
6076 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
6077 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
6078 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
6079 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
6080 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
6081 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
6082 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
6083 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
6084 CLK_LOOKUP("csiphy_timer_src_clk",
6085 csiphy_timer_src_clk.c, "msm_csiphy.0"),
6086 CLK_LOOKUP("csiphy_timer_src_clk",
6087 csiphy_timer_src_clk.c, "msm_csiphy.1"),
6088 CLK_LOOKUP("csiphy_timer_src_clk",
6089 csiphy_timer_src_clk.c, "msm_csiphy.2"),
6090 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
6091 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
6092 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006093 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
6094 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006095 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
6096 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
6097 CLK_LOOKUP("bus_clk",
6098 gfx3d_axi_clk_8930.c, "footswitch-8x60.2"),
6099 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07006100 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "msm_gemini.0"),
6101 CLK_LOOKUP("core_clk", ijpeg_clk.c, "msm_gemini.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006102 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006103 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006104 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006105 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006106 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006107 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006108 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
6109 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
6110 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006111 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
6112 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006113 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006114 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006115 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
6116 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006117 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
6118 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006119 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006120 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006121 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
6122 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
6123 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
6124 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
6125 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
6126 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
6127 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
6128 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
6129 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
6130 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
6131 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
6132 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
6133 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006134 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006135 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
6136 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
6137 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006138 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
6139 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006140 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
6141 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
6142 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
6143 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07006144 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "msm_gemini.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006145 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
6146 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006147 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006148 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
6149 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
6150 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
6151 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
6152 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
6153 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
6154 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
6155 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
6156 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
6157 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
6158 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
6159 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
6160 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
6161 "msm-dai-q6.1"),
6162 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
6163 "msm-dai-q6.1"),
6164 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
6165 "msm-dai-q6.5"),
6166 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
6167 "msm-dai-q6.5"),
6168 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
6169 "msm-dai-q6.16384"),
6170 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
6171 "msm-dai-q6.16384"),
6172 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
6173 "msm-dai-q6.4"),
6174 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
6175 "msm-dai-q6.4"),
6176 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
6177 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
6178 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
6179 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
6180 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
6181 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
6182 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
6183 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
6184 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
6185 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
6186 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
6187 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.9"),
6188 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.10"),
6189
6190 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
6191 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
6192 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
6193 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
6194 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08006195 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
6196 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006197
6198 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
6199 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
6200 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
6201 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
6202 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
6203 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
6204 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
6205 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
6206 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
6207 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006208
6209 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07006210 CLK_LOOKUP("mem_clk", ebi1_acpu_a_clk.c, ""),
6211 CLK_LOOKUP("bus_clk", afab_acpu_a_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006212
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07006213 CLK_LOOKUP("reset1_clk", dsi1_reset_clk.c, "footswitch-8x60.4"),
Matt Wagantall735e41b2012-07-23 17:18:58 -07006214
Tianyi Goue3d4f542012-03-15 17:06:45 -07006215 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
6216 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
6217 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
6218 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
6219 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
6220 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
6221};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006222/*
6223 * Miscellaneous clock register initializations
6224 */
6225
6226/* Read, modify, then write-back a register. */
6227static void __init rmwreg(uint32_t val, void *reg, uint32_t mask)
6228{
6229 uint32_t regval = readl_relaxed(reg);
6230 regval &= ~mask;
6231 regval |= val;
6232 writel_relaxed(regval, reg);
6233}
6234
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006235static struct pll_config_regs pll4_regs __initdata = {
6236 .l_reg = LCC_PLL0_L_VAL_REG,
6237 .m_reg = LCC_PLL0_M_VAL_REG,
6238 .n_reg = LCC_PLL0_N_VAL_REG,
6239 .config_reg = LCC_PLL0_CONFIG_REG,
6240 .mode_reg = LCC_PLL0_MODE_REG,
6241};
Tianyi Gou41515e22011-09-01 19:37:43 -07006242
Matt Wagantall86e03822011-12-12 10:59:24 -08006243static struct pll_config pll4_config_393 __initdata = {
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006244 .l = 0xE,
6245 .m = 0x27A,
6246 .n = 0x465,
6247 .vco_val = 0x0,
6248 .vco_mask = BM(17, 16),
6249 .pre_div_val = 0x0,
6250 .pre_div_mask = BIT(19),
6251 .post_div_val = 0x0,
6252 .post_div_mask = BM(21, 20),
6253 .mn_ena_val = BIT(22),
6254 .mn_ena_mask = BIT(22),
6255 .main_output_val = BIT(23),
6256 .main_output_mask = BIT(23),
6257};
Tianyi Gou41515e22011-09-01 19:37:43 -07006258
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006259static struct pll_config_regs pll15_regs __initdata = {
6260 .l_reg = MM_PLL3_L_VAL_REG,
6261 .m_reg = MM_PLL3_M_VAL_REG,
6262 .n_reg = MM_PLL3_N_VAL_REG,
6263 .config_reg = MM_PLL3_CONFIG_REG,
6264 .mode_reg = MM_PLL3_MODE_REG,
6265};
Tianyi Gou358c3862011-10-18 17:03:41 -07006266
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006267static struct pll_config pll15_config __initdata = {
6268 .l = (0x24 | BVAL(31, 7, 0x620)),
6269 .m = 0x1,
6270 .n = 0x9,
6271 .vco_val = BVAL(17, 16, 0x2),
6272 .vco_mask = BM(17, 16),
6273 .pre_div_val = 0x0,
6274 .pre_div_mask = BIT(19),
6275 .post_div_val = 0x0,
6276 .post_div_mask = BM(21, 20),
6277 .mn_ena_val = BIT(22),
6278 .mn_ena_mask = BIT(22),
6279 .main_output_val = BIT(23),
6280 .main_output_mask = BIT(23),
6281};
Tianyi Gou41515e22011-09-01 19:37:43 -07006282
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006283static struct pll_config_regs pll14_regs __initdata = {
6284 .l_reg = BB_PLL14_L_VAL_REG,
6285 .m_reg = BB_PLL14_M_VAL_REG,
6286 .n_reg = BB_PLL14_N_VAL_REG,
6287 .config_reg = BB_PLL14_CONFIG_REG,
6288 .mode_reg = BB_PLL14_MODE_REG,
6289};
6290
6291static struct pll_config pll14_config __initdata = {
6292 .l = (0x11 | BVAL(31, 7, 0x620)),
6293 .m = 0x7,
6294 .n = 0x9,
6295 .vco_val = 0x0,
6296 .vco_mask = BM(17, 16),
6297 .pre_div_val = 0x0,
6298 .pre_div_mask = BIT(19),
6299 .post_div_val = 0x0,
6300 .post_div_mask = BM(21, 20),
6301 .mn_ena_val = BIT(22),
6302 .mn_ena_mask = BIT(22),
6303 .main_output_val = BIT(23),
6304 .main_output_mask = BIT(23),
6305};
Tianyi Gou41515e22011-09-01 19:37:43 -07006306
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006307static void __init reg_init(void)
6308{
Stephen Boydd471e7a2011-11-19 01:37:39 -08006309 void __iomem *imem_reg;
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006310
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006311 /* Deassert MM SW_RESET_ALL signal. */
6312 writel_relaxed(0, SW_RESET_ALL_REG);
6313
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006314 /*
Tianyi Goue3d4f542012-03-15 17:06:45 -07006315 * Some bits are only used on 8960 or 8064 or 8930 and are marked as
6316 * reserved bits on the other SoCs. Writing to these reserved bits
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006317 * should have no effect.
6318 */
Stephen Boydd471e7a2011-11-19 01:37:39 -08006319 /*
6320 * Initialize MM AHB registers: Enable the FPB clock and disable HW
Patrick Dalye6f489042012-07-11 15:29:15 -07006321 * gating on 8627 and 8960 for all clocks. Also set VFE_AHB's
Stephen Boydd471e7a2011-11-19 01:37:39 -08006322 * FORCE_CORE_ON bit to prevent its memory from being collapsed when
6323 * the clock is halted. The sleep and wake-up delays are set to safe
6324 * values.
6325 */
Patrick Dalye6f489042012-07-11 15:29:15 -07006326 if (cpu_is_msm8627() || cpu_is_msm8960ab()) {
Stephen Boydd471e7a2011-11-19 01:37:39 -08006327 rmwreg(0x00000003, AHB_EN_REG, 0x6C000103);
6328 writel_relaxed(0x000007F9, AHB_EN2_REG);
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006329 } else {
David Garibaldie93bdc72012-08-17 16:05:22 -07006330 rmwreg(0x40000000, AHB_EN_REG, 0x6C000103);
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006331 writel_relaxed(0x3C7097F9, AHB_EN2_REG);
Stephen Boydd471e7a2011-11-19 01:37:39 -08006332 }
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006333
Patrick Dalyedb86f42012-08-23 19:07:30 -07006334 if (cpu_is_apq8064() || cpu_is_apq8064ab())
Tianyi Gouf3095ea2012-05-22 14:16:06 -07006335 rmwreg(0x00000001, AHB_EN3_REG, 0x00000001);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006336
6337 /* Deassert all locally-owned MM AHB resets. */
6338 rmwreg(0, SW_RESET_AHB_REG, 0xFFF7DFFF);
Tianyi Gou41515e22011-09-01 19:37:43 -07006339 rmwreg(0, SW_RESET_AHB2_REG, 0x0000000F);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006340
6341 /* Initialize MM AXI registers: Enable HW gating for all clocks that
6342 * support it. Also set FORCE_CORE_ON bits, and any sleep and wake-up
6343 * delays to safe values. */
Patrick Dalye6f489042012-07-11 15:29:15 -07006344 if (cpu_is_msm8960ab() || (cpu_is_msm8960() &&
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006345 SOCINFO_VERSION_MAJOR(socinfo_get_version()) < 3) ||
6346 cpu_is_msm8627()) {
Stephen Boydd471e7a2011-11-19 01:37:39 -08006347 rmwreg(0x000007F9, MAXI_EN_REG, 0x0803FFFF);
6348 rmwreg(0x3027FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006349 } else {
6350 rmwreg(0x0003AFF9, MAXI_EN_REG, 0x0803FFFF);
6351 rmwreg(0x3A27FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
Stephen Boydd471e7a2011-11-19 01:37:39 -08006352 }
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006353
Matt Wagantall53d968f2011-07-19 13:22:53 -07006354 rmwreg(0x0027FCFF, MAXI_EN3_REG, 0x003FFFFF);
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006355 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
6356
Patrick Dalyedb86f42012-08-23 19:07:30 -07006357 if (cpu_is_apq8064() || cpu_is_apq8064ab())
Tianyi Gouf3095ea2012-05-22 14:16:06 -07006358 rmwreg(0x019FECFF, MAXI_EN5_REG, 0x01FFEFFF);
Stepan Moskovchenko0df9bb22012-07-06 18:19:15 -07006359 if (cpu_is_msm8930() || cpu_is_msm8930aa() || cpu_is_msm8627())
Tianyi Goue3d4f542012-03-15 17:06:45 -07006360 rmwreg(0x000004FF, MAXI_EN5_REG, 0x00000FFF);
Patrick Dalye6f489042012-07-11 15:29:15 -07006361 if (cpu_is_msm8960ab())
6362 rmwreg(0x009FE000, MAXI_EN5_REG, 0x01FFE000);
6363
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006364 if (cpu_is_msm8627())
Stephen Boydd471e7a2011-11-19 01:37:39 -08006365 rmwreg(0x000003C7, SAXI_EN_REG, 0x00003FFF);
Patrick Dalye6f489042012-07-11 15:29:15 -07006366 else if (cpu_is_msm8960ab())
6367 rmwreg(0x000001C6, SAXI_EN_REG, 0x00001DF6);
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006368 else
6369 rmwreg(0x00003C38, SAXI_EN_REG, 0x00003FFF);
Stephen Boydd471e7a2011-11-19 01:37:39 -08006370
6371 /* Enable IMEM's clk_on signal */
6372 imem_reg = ioremap(0x04b00040, 4);
6373 if (imem_reg) {
6374 writel_relaxed(0x3, imem_reg);
6375 iounmap(imem_reg);
6376 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006377
6378 /* Initialize MM CC registers: Set MM FORCE_CORE_ON bits so that core
6379 * memories retain state even when not clocked. Also, set sleep and
6380 * wake-up delays to safe values. */
Matt Wagantall53d968f2011-07-19 13:22:53 -07006381 rmwreg(0x00000000, CSI0_CC_REG, 0x00000410);
6382 rmwreg(0x00000000, CSI1_CC_REG, 0x00000410);
6383 rmwreg(0x80FF0000, DSI1_BYTE_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006384 rmwreg(0x80FF0000, DSI_PIXEL_CC_REG, 0xE0FF0010);
Tarun Karra6fbc00a2011-12-13 09:23:47 -07006385 rmwreg(0xC0FF0000, GFX3D_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006386 rmwreg(0x80FF0000, IJPEG_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006387 rmwreg(0x80FF0000, MDP_CC_REG, 0xE1FF0010);
6388 rmwreg(0x80FF0000, MDP_LUT_CC_REG, 0xE0FF0010);
6389 rmwreg(0x80FF0000, ROT_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006390 rmwreg(0x000004FF, TV_CC2_REG, 0x000007FF);
6391 rmwreg(0xC0FF0000, VCODEC_CC_REG, 0xE0FF0010);
6392 rmwreg(0x80FF0000, VFE_CC_REG, 0xE0FF4010);
Stephen Boyd94625ef2011-07-12 17:06:01 -07006393 rmwreg(0x800000FF, VFE_CC2_REG, 0xE00000FF);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006394 rmwreg(0x80FF0000, VPE_CC_REG, 0xE0FF0010);
Patrick Dalyedb86f42012-08-23 19:07:30 -07006395 if (cpu_is_msm8960ab() || cpu_is_msm8960() || cpu_is_apq8064()
6396 || cpu_is_apq8064ab()) {
Tianyi Goue3d4f542012-03-15 17:06:45 -07006397 rmwreg(0x80FF0000, DSI2_BYTE_CC_REG, 0xE0FF0010);
6398 rmwreg(0x80FF0000, DSI2_PIXEL_CC_REG, 0xE0FF0010);
6399 rmwreg(0x80FF0000, JPEGD_CC_REG, 0xE0FF0010);
6400 }
Patrick Dalye6f489042012-07-11 15:29:15 -07006401 if (cpu_is_msm8960ab())
6402 rmwreg(0x00000001, DSI2_PIXEL_CC2_REG, 0x00000001);
6403
Stepan Moskovchenko0df9bb22012-07-06 18:19:15 -07006404 if (cpu_is_msm8960() || cpu_is_msm8930() || cpu_is_msm8930aa() ||
6405 cpu_is_msm8627())
Patrick Dalye6f489042012-07-11 15:29:15 -07006406 rmwreg(0x80FF0000, TV_CC_REG, 0xE1FFC010);
6407 if (cpu_is_msm8960ab())
6408 rmwreg(0x00000000, TV_CC_REG, 0x00004010);
Tianyi Goue3d4f542012-03-15 17:06:45 -07006409
6410 if (cpu_is_msm8960()) {
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006411 rmwreg(0x80FF0000, GFX2D0_CC_REG, 0xE0FF0010);
6412 rmwreg(0x80FF0000, GFX2D1_CC_REG, 0xE0FF0010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006413 }
Patrick Dalyedb86f42012-08-23 19:07:30 -07006414 if (cpu_is_apq8064() || cpu_is_apq8064ab()) {
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006415 rmwreg(0x00000000, TV_CC_REG, 0x00004010);
Tianyi Gou621f8742011-09-01 21:45:01 -07006416 rmwreg(0x80FF0000, VCAP_CC_REG, 0xE0FF1010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006417 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006418
Tianyi Gou41515e22011-09-01 19:37:43 -07006419 /*
6420 * Initialize USB_HS_HCLK_FS registers: Set FORCE_C_ON bits so that
6421 * core remain active during halt state of the clk. Also, set sleep
6422 * and wake-up value to max.
6423 */
6424 rmwreg(0x0000004F, USB_HS1_HCLK_FS_REG, 0x0000007F);
Patrick Dalyedb86f42012-08-23 19:07:30 -07006425 if (cpu_is_apq8064() || cpu_is_apq8064ab()) {
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006426 rmwreg(0x0000004F, USB_HS3_HCLK_FS_REG, 0x0000007F);
6427 rmwreg(0x0000004F, USB_HS4_HCLK_FS_REG, 0x0000007F);
6428 }
Tianyi Gou41515e22011-09-01 19:37:43 -07006429
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006430 /* De-assert MM AXI resets to all hardware blocks. */
6431 writel_relaxed(0, SW_RESET_AXI_REG);
6432
6433 /* Deassert all MM core resets. */
6434 writel_relaxed(0, SW_RESET_CORE_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07006435 writel_relaxed(0, SW_RESET_CORE2_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006436
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006437 /* Enable TSSC and PDM PXO sources. */
6438 writel_relaxed(BIT(11), TSSC_CLK_CTL_REG);
6439 writel_relaxed(BIT(15), PDM_CLK_NS_REG);
6440
6441 /* Source SLIMBus xo src from slimbus reference clock */
Patrick Dalye6f489042012-07-11 15:29:15 -07006442 if (cpu_is_msm8960ab() || cpu_is_msm8960())
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006443 writel_relaxed(0x3, SLIMBUS_XO_SRC_CLK_CTL_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006444
6445 /* Source the dsi_byte_clks from the DSI PHY PLLs */
6446 rmwreg(0x1, DSI1_BYTE_NS_REG, 0x7);
Patrick Dalyedb86f42012-08-23 19:07:30 -07006447 if (cpu_is_msm8960ab() || cpu_is_msm8960() || cpu_is_apq8064()
6448 || cpu_is_apq8064ab())
Tianyi Goue3d4f542012-03-15 17:06:45 -07006449 rmwreg(0x2, DSI2_BYTE_NS_REG, 0x7);
Tianyi Gou41515e22011-09-01 19:37:43 -07006450
Siddhartha Agrawal482459c2012-05-24 15:28:53 -07006451 /* Source the dsi1_esc_clk from the DSI1 PHY PLLs */
6452 rmwreg(0x1, DSI1_ESC_NS_REG, 0x7);
6453
Tianyi Gou352955d2012-05-18 19:44:01 -07006454 /*
6455 * Source the sata_phy_ref_clk from PXO and set predivider of
6456 * sata_pmalive_clk to 1.
6457 */
Patrick Dalyedb86f42012-08-23 19:07:30 -07006458 if (cpu_is_apq8064() || cpu_is_apq8064ab()) {
Tianyi Gou41515e22011-09-01 19:37:43 -07006459 rmwreg(0, SATA_PHY_REF_CLK_CTL_REG, 0x1);
Tianyi Gou352955d2012-05-18 19:44:01 -07006460 rmwreg(0, SATA_PMALIVE_CLK_CTL_REG, 0x3);
6461 }
Tianyi Gou41515e22011-09-01 19:37:43 -07006462
6463 /*
Tianyi Gou05e01102012-02-08 22:15:49 -08006464 * TODO: Programming below PLLs and prng_clk is temporary and
6465 * needs to be removed after bootloaders program them.
Tianyi Gou41515e22011-09-01 19:37:43 -07006466 */
Patrick Dalyedb86f42012-08-23 19:07:30 -07006467 if (cpu_is_apq8064() || cpu_is_apq8064ab()) {
Tianyi Gou317aa862012-02-06 14:31:07 -08006468 u32 is_pll_enabled;
Tianyi Gou41515e22011-09-01 19:37:43 -07006469
6470 /* Program pxo_src_clk to source from PXO */
6471 rmwreg(0x1, PXO_SRC_CLK_CTL_REG, 0x7);
6472
Tianyi Gou41515e22011-09-01 19:37:43 -07006473 /* Check if PLL14 is active */
6474 is_pll_enabled = readl_relaxed(BB_PLL14_STATUS_REG) & BIT(16);
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006475 if (!is_pll_enabled)
Tianyi Goudf71f2e2011-10-24 22:25:04 -07006476 /* Ref clk = 27MHz and program pll14 to 480MHz */
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07006477 configure_sr_pll(&pll14_config, &pll14_regs, 1);
6478
6479 /* Program PLL15 to 975MHz with ref clk = 27MHz */
6480 configure_sr_pll(&pll15_config, &pll15_regs, 0);
Tianyi Gou621f8742011-09-01 21:45:01 -07006481
Tianyi Gouc29c3242011-10-12 21:02:15 -07006482 /* Check if PLL4 is active */
6483 is_pll_enabled = readl_relaxed(LCC_PLL0_STATUS_REG) & BIT(16);
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006484 if (!is_pll_enabled)
Tianyi Goudf71f2e2011-10-24 22:25:04 -07006485 /* Ref clk = 27MHz and program pll4 to 393.2160MHz */
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07006486 configure_sr_pll(&pll4_config_393, &pll4_regs, 1);
Tianyi Gouc29c3242011-10-12 21:02:15 -07006487
6488 /* Enable PLL4 source on the LPASS Primary PLL Mux */
6489 writel_relaxed(0x1, LCC_PRI_PLL_CLK_CTL_REG);
Tianyi Gou05e01102012-02-08 22:15:49 -08006490
6491 /* Program prng_clk to 64MHz if it isn't configured */
6492 if (!readl_relaxed(PRNG_CLK_NS_REG))
6493 writel_relaxed(0x2B, PRNG_CLK_NS_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07006494 }
Tianyi Gou65c536a2012-03-20 23:20:29 -07006495
Patrick Dalyedb86f42012-08-23 19:07:30 -07006496 if (cpu_is_apq8064()) {
6497 /* Program PLL15 to 975MHz with ref clk = 27MHz */
6498 configure_sr_pll(&pll15_config, &pll15_regs, 0);
6499 } else if (cpu_is_apq8064ab()) {
6500 /* Program PLL15 to 900MHZ */
6501 pll15_config.l = 0x21 | BVAL(31, 7, 0x620);
6502 pll15_config.m = 0x1;
6503 pll15_config.n = 0x3;
6504 configure_sr_pll(&pll15_config, &pll15_regs, 0);
6505 }
6506
Tianyi Gou65c536a2012-03-20 23:20:29 -07006507 /*
6508 * Program PLL15 to 900MHz with ref clk = 27MHz and
6509 * only enable PLL main output.
6510 */
Stepan Moskovchenko0df9bb22012-07-06 18:19:15 -07006511 if (cpu_is_msm8930() || cpu_is_msm8930aa() || cpu_is_msm8627()) {
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006512 pll15_config.l = 0x21 | BVAL(31, 7, 0x600);
6513 pll15_config.m = 0x1;
6514 pll15_config.n = 0x3;
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07006515 configure_sr_pll(&pll15_config, &pll15_regs, 0);
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006516 /* Disable AUX and BIST outputs */
6517 writel_relaxed(0, MM_PLL3_TEST_CTL_REG);
Tianyi Gou65c536a2012-03-20 23:20:29 -07006518 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006519}
6520
Patrick Dalye6f489042012-07-11 15:29:15 -07006521struct clock_init_data msm8960_clock_init_data __initdata;
Matt Wagantallb64888f2012-04-02 21:35:07 -07006522static void __init msm8960_clock_pre_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006523{
Matt Wagantall86e03822011-12-12 10:59:24 -08006524 /* Initialize clock registers. */
6525 reg_init();
6526
Patrick Dalyedb86f42012-08-23 19:07:30 -07006527 if (cpu_is_apq8064() || cpu_is_apq8064ab())
Matt Wagantall82feaa12012-07-09 10:54:49 -07006528 vdd_sr2_hdmi_pll.set_vdd = set_vdd_sr2_hdmi_pll_8064;
Patrick Dalyedb86f42012-08-23 19:07:30 -07006529 else if (cpu_is_msm8930() || cpu_is_msm8930aa() || cpu_is_msm8627()) {
Saravana Kannan298ec392012-02-08 19:21:47 -08006530 vdd_dig.set_vdd = set_vdd_dig_8930;
Matt Wagantall82feaa12012-07-09 10:54:49 -07006531 vdd_sr2_hdmi_pll.set_vdd = set_vdd_sr2_hdmi_pll_8930;
Tianyi Goue1faaf22012-01-24 16:07:19 -08006532 }
Tianyi Goubf3d0b12012-01-23 14:37:28 -08006533
Matt Wagantall86e03822011-12-12 10:59:24 -08006534 /* Detect PLL4 programmed for alternate 491.52MHz clock plan. */
6535 if (readl_relaxed(LCC_PLL0_L_VAL_REG) == 0x12) {
6536 pll4_clk.c.rate = 491520000;
6537 audio_slimbus_clk.freq_tbl = clk_tbl_aif_osr_492;
6538 mi2s_osr_clk.freq_tbl = clk_tbl_aif_osr_492;
6539 codec_i2s_mic_osr_clk.freq_tbl = clk_tbl_aif_osr_492;
6540 spare_i2s_mic_osr_clk.freq_tbl = clk_tbl_aif_osr_492;
6541 codec_i2s_spkr_osr_clk.freq_tbl = clk_tbl_aif_osr_492;
6542 spare_i2s_spkr_osr_clk.freq_tbl = clk_tbl_aif_osr_492;
6543 pcm_clk.freq_tbl = clk_tbl_pcm_492;
6544 }
6545
Patrick Dalye6f489042012-07-11 15:29:15 -07006546 if (cpu_is_msm8960() || cpu_is_msm8960ab())
6547 memcpy(msm_clocks_8960, msm_clocks_8960_common,
6548 sizeof(msm_clocks_8960_common));
6549 if (cpu_is_msm8960ab()) {
6550 pll3_clk.c.rate = 650000000;
6551 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8960ab;
6552 gfx3d_clk.c.fmax[VDD_DIG_LOW] = 192000000;
6553 gfx3d_clk.c.fmax[VDD_DIG_NOMINAL] = 325000000;
6554 gfx3d_clk.c.fmax[VDD_DIG_HIGH] = 400000000;
6555 mdp_clk.freq_tbl = clk_tbl_mdp_8960ab;
6556 mdp_clk.c.fmax[VDD_DIG_LOW] = 128000000;
6557 mdp_clk.c.fmax[VDD_DIG_NOMINAL] = 266667000;
6558
6559 memcpy(msm_clocks_8960 + ARRAY_SIZE(msm_clocks_8960_common),
6560 msm_clocks_8960ab_only, sizeof(msm_clocks_8960ab_only));
6561 msm8960_clock_init_data.size -=
6562 ARRAY_SIZE(msm_clocks_8960_only);
6563 } else if (cpu_is_msm8960()) {
6564 memcpy(msm_clocks_8960 + ARRAY_SIZE(msm_clocks_8960_common),
6565 msm_clocks_8960_only, sizeof(msm_clocks_8960_only));
6566 msm8960_clock_init_data.size -=
6567 ARRAY_SIZE(msm_clocks_8960ab_only);
6568 }
Tianyi Gou41515e22011-09-01 19:37:43 -07006569 /*
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006570 * Change the freq tables for and voltage requirements for
Patrick Dalyedb86f42012-08-23 19:07:30 -07006571 * clocks which differ between chips.
Tianyi Gou41515e22011-09-01 19:37:43 -07006572 */
6573 if (cpu_is_apq8064()) {
6574 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8064;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006575
6576 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8064,
6577 sizeof(gfx3d_clk.c.fmax));
Patrick Dalyedb86f42012-08-23 19:07:30 -07006578 }
6579 if (cpu_is_apq8064ab()) {
6580 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8064;
6581
6582 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8064ab,
6583 sizeof(gfx3d_clk.c.fmax));
6584 }
6585 if ((cpu_is_apq8064() &&
6586 SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) ||
6587 cpu_is_apq8064ab()) {
6588
6589 memcpy(vcodec_clk.c.fmax, fmax_vcodec_8064v2,
6590 sizeof(vcodec_clk.c.fmax));
6591 memcpy(ce3_src_clk.c.fmax, fmax_ce3_8064v2,
6592 sizeof(ce3_src_clk.c.fmax));
6593 memcpy(sdc1_clk.c.fmax, fmax_sdc1_8064v2,
6594 sizeof(sdc1_clk.c.fmax));
6595 }
6596 if (cpu_is_apq8064() || cpu_is_apq8064ab()) {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006597 memcpy(ijpeg_clk.c.fmax, fmax_ijpeg_8064,
6598 sizeof(ijpeg_clk.c.fmax));
6599 memcpy(mdp_clk.c.fmax, fmax_mdp_8064,
6600 sizeof(ijpeg_clk.c.fmax));
6601 memcpy(tv_src_clk.c.fmax, fmax_tv_src_8064,
6602 sizeof(tv_src_clk.c.fmax));
6603 memcpy(vfe_clk.c.fmax, fmax_vfe_8064,
6604 sizeof(vfe_clk.c.fmax));
6605
Patrick Dalye6f489042012-07-11 15:29:15 -07006606 gmem_axi_clk.c.depends = &gfx3d_axi_clk.c;
Tianyi Goue3d4f542012-03-15 17:06:45 -07006607 }
6608
6609 /*
6610 * Change the freq tables and voltage requirements for
6611 * clocks which differ between 8960 and 8930.
6612 */
Patrick Dalyebe63c52012-08-07 15:41:30 -07006613 if (cpu_is_msm8930() || cpu_is_msm8627()) {
Tianyi Goue3d4f542012-03-15 17:06:45 -07006614 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8930,
6615 sizeof(gfx3d_clk.c.fmax));
Patrick Dalyebe63c52012-08-07 15:41:30 -07006616 } else if (cpu_is_msm8930aa()) {
6617 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8930aa,
6618 sizeof(gfx3d_clk.c.fmax));
6619 }
6620 if (cpu_is_msm8930() || cpu_is_msm8930aa() || cpu_is_msm8627()) {
6621 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8930;
Tianyi Goue3d4f542012-03-15 17:06:45 -07006622 pll15_clk.c.rate = 900000000;
6623 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8930.c;
Tianyi Gou41515e22011-09-01 19:37:43 -07006624 }
Stephen Boyd842a1f62012-04-26 19:07:38 -07006625 if ((readl_relaxed(PRNG_CLK_NS_REG) & 0x7F) == 0x2B)
6626 prng_clk.freq_tbl = clk_tbl_prng_64;
Stephen Boyd94625ef2011-07-12 17:06:01 -07006627
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006628 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006629
Vikram Mulukutla681d8682012-03-09 23:56:20 -08006630 clk_ops_local_pll.enable = sr_pll_clk_enable;
Matt Wagantallb64888f2012-04-02 21:35:07 -07006631}
6632
6633static void __init msm8960_clock_post_init(void)
6634{
6635 /* Keep PXO on whenever APPS cpu is active */
6636 clk_prepare_enable(&pxo_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006637
Matt Wagantalle655cd72012-04-09 10:15:03 -07006638 /* Reset 3D core while clocked to ensure it resets completely. */
6639 clk_set_rate(&gfx3d_clk.c, 27000000);
6640 clk_prepare_enable(&gfx3d_clk.c);
6641 clk_reset(&gfx3d_clk.c, CLK_RESET_ASSERT);
6642 udelay(5);
6643 clk_reset(&gfx3d_clk.c, CLK_RESET_DEASSERT);
6644 clk_disable_unprepare(&gfx3d_clk.c);
6645
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006646 /* Initialize rates for clocks that only support one. */
6647 clk_set_rate(&pdm_clk.c, 27000000);
Stephen Boyd842a1f62012-04-26 19:07:38 -07006648 clk_set_rate(&prng_clk.c, prng_clk.freq_tbl->freq_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006649 clk_set_rate(&mdp_vsync_clk.c, 27000000);
6650 clk_set_rate(&tsif_ref_clk.c, 105000);
6651 clk_set_rate(&tssc_clk.c, 27000000);
6652 clk_set_rate(&usb_hs1_xcvr_clk.c, 60000000);
Patrick Dalyedb86f42012-08-23 19:07:30 -07006653 if (cpu_is_apq8064() || cpu_is_apq8064ab()) {
Tianyi Gou41515e22011-09-01 19:37:43 -07006654 clk_set_rate(&usb_hs3_xcvr_clk.c, 60000000);
6655 clk_set_rate(&usb_hs4_xcvr_clk.c, 60000000);
6656 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006657 clk_set_rate(&usb_fs1_src_clk.c, 60000000);
Patrick Dalye6f489042012-07-11 15:29:15 -07006658 if (cpu_is_msm8960ab() || cpu_is_msm8960() || cpu_is_msm8930() ||
6659 cpu_is_msm8930aa() || cpu_is_msm8627())
Tianyi Gou41515e22011-09-01 19:37:43 -07006660 clk_set_rate(&usb_fs2_src_clk.c, 60000000);
Stephen Boyd94625ef2011-07-12 17:06:01 -07006661 clk_set_rate(&usb_hsic_xcvr_fs_clk.c, 60000000);
6662 clk_set_rate(&usb_hsic_hsic_src_clk.c, 480000000);
6663 clk_set_rate(&usb_hsic_hsio_cal_clk.c, 9000000);
Lena Salman127823f2012-02-14 17:13:53 +02006664 clk_set_rate(&usb_hsic_system_clk.c, 60000000);
Stephen Boyd092fd182011-10-21 15:56:30 -07006665 /*
6666 * Set the CSI rates to a safe default to avoid warnings when
6667 * switching csi pix and rdi clocks.
6668 */
6669 clk_set_rate(&csi0_src_clk.c, 27000000);
6670 clk_set_rate(&csi1_src_clk.c, 27000000);
6671 clk_set_rate(&csi2_src_clk.c, 27000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006672
6673 /*
Stephen Boyd60496bb2011-10-17 13:51:37 -07006674 * The halt status bits for these clocks may be incorrect at boot.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006675 * Toggle these clocks on and off to refresh them.
6676 */
Stephen Boyd409b8b42012-04-10 12:12:56 -07006677 clk_prepare_enable(&pdm_clk.c);
6678 clk_disable_unprepare(&pdm_clk.c);
6679 clk_prepare_enable(&tssc_clk.c);
6680 clk_disable_unprepare(&tssc_clk.c);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006681 clk_prepare_enable(&usb_hsic_hsic_clk.c);
6682 clk_disable_unprepare(&usb_hsic_hsic_clk.c);
Stephen Boydd7a143a2012-02-16 17:59:26 -08006683
6684 /*
6685 * Keep sfab floor @ 54MHz so that Krait AHB is at least 27MHz at all
6686 * times when Apps CPU is active. This ensures the timer's requirement
6687 * of Krait AHB running 4 times as fast as the timer itself.
6688 */
6689 clk_set_rate(&sfab_tmr_a_clk.c, 54000000);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006690 clk_prepare_enable(&sfab_tmr_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006691}
6692
Stephen Boydbb600ae2011-08-02 20:11:40 -07006693static int __init msm8960_clock_late_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006694{
Stephen Boyda3787f32011-09-16 18:55:13 -07006695 int rc;
6696 struct clk *mmfpb_a_clk = clk_get_sys("clock-8960", "mmfpb_a_clk");
Stephen Boyd85436132011-09-16 18:55:13 -07006697 struct clk *cfpb_a_clk = clk_get_sys("clock-8960", "cfpb_a_clk");
Stephen Boyda3787f32011-09-16 18:55:13 -07006698
6699 /* Vote for MMFPB to be at least 76.8MHz when an Apps CPU is active. */
6700 if (WARN(IS_ERR(mmfpb_a_clk), "mmfpb_a_clk not found (%ld)\n",
6701 PTR_ERR(mmfpb_a_clk)))
6702 return PTR_ERR(mmfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006703 rc = clk_set_rate(mmfpb_a_clk, 76800000);
Stephen Boyda3787f32011-09-16 18:55:13 -07006704 if (WARN(rc, "mmfpb_a_clk rate was not set (%d)\n", rc))
6705 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006706 rc = clk_prepare_enable(mmfpb_a_clk);
Stephen Boyda3787f32011-09-16 18:55:13 -07006707 if (WARN(rc, "mmfpb_a_clk not enabled (%d)\n", rc))
6708 return rc;
6709
Stephen Boyd85436132011-09-16 18:55:13 -07006710 /* Vote for CFPB to be at least 64MHz when an Apps CPU is active. */
6711 if (WARN(IS_ERR(cfpb_a_clk), "cfpb_a_clk not found (%ld)\n",
6712 PTR_ERR(cfpb_a_clk)))
6713 return PTR_ERR(cfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006714 rc = clk_set_rate(cfpb_a_clk, 64000000);
Stephen Boyd85436132011-09-16 18:55:13 -07006715 if (WARN(rc, "cfpb_a_clk rate was not set (%d)\n", rc))
6716 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006717 rc = clk_prepare_enable(cfpb_a_clk);
Stephen Boyd85436132011-09-16 18:55:13 -07006718 if (WARN(rc, "cfpb_a_clk not enabled (%d)\n", rc))
6719 return rc;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006720
6721 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006722}
Stephen Boydbb600ae2011-08-02 20:11:40 -07006723
6724struct clock_init_data msm8960_clock_init_data __initdata = {
6725 .table = msm_clocks_8960,
6726 .size = ARRAY_SIZE(msm_clocks_8960),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006727 .pre_init = msm8960_clock_pre_init,
6728 .post_init = msm8960_clock_post_init,
Stephen Boydbb600ae2011-08-02 20:11:40 -07006729 .late_init = msm8960_clock_late_init,
6730};
Tianyi Gou41515e22011-09-01 19:37:43 -07006731
6732struct clock_init_data apq8064_clock_init_data __initdata = {
6733 .table = msm_clocks_8064,
6734 .size = ARRAY_SIZE(msm_clocks_8064),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006735 .pre_init = msm8960_clock_pre_init,
6736 .post_init = msm8960_clock_post_init,
Tianyi Gou41515e22011-09-01 19:37:43 -07006737 .late_init = msm8960_clock_late_init,
6738};
Tianyi Goue3d4f542012-03-15 17:06:45 -07006739
6740struct clock_init_data msm8930_clock_init_data __initdata = {
6741 .table = msm_clocks_8930,
6742 .size = ARRAY_SIZE(msm_clocks_8930),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006743 .pre_init = msm8960_clock_pre_init,
6744 .post_init = msm8960_clock_post_init,
Tianyi Goue3d4f542012-03-15 17:06:45 -07006745 .late_init = msm8960_clock_late_init,
6746};