blob: fb59c40b1b738b5fc89a6f888f753aa8761f490e [file] [log] [blame]
Deepak Verma587c98e2013-02-01 22:47:49 +05301/* Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030018#include <linux/gpio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080020#include <linux/dma-mapping.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070021#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070022#include <mach/irqs-8064.h>
23#include <mach/board.h>
24#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070025#include <mach/usbdiag.h>
26#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070027#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080028#include <mach/msm_dsps.h>
Matt Wagantalld55b90f2012-02-23 23:27:44 -080029#include <mach/clk-provider.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080030#include <sound/msm-dai-q6.h>
31#include <sound/apr_audio.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030032#include <mach/msm_tsif.h>
Joel Nider50b50fa2012-08-05 14:17:29 +030033#include <mach/msm_tspp.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070034#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060035#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080036#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070037#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070038#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070039#include <mach/msm_rtb.h>
Mitchel Humpherys9d01c6d2012-09-06 11:35:39 -070040#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041#include "clock.h"
42#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080043#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070044#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060045#include "rpm_stats.h"
46#include "rpm_log.h"
Joel King3166e892013-02-26 11:16:08 -080047#include "board-8064.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053048#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070049#include <mach/iommu_domains.h>
Laura Abbott93a4a352012-05-25 09:26:35 -070050#include <mach/msm_cache_dump.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070051
52/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070053#define MSM_GSBI1_PHYS 0x12440000
Devin Kima3085422012-06-14 18:23:41 -070054#define MSM_GSBI2_PHYS 0x13440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060056#define MSM_GSBI4_PHYS 0x16300000
57#define MSM_GSBI5_PHYS 0x1A200000
58#define MSM_GSBI6_PHYS 0x16500000
59#define MSM_GSBI7_PHYS 0x16600000
60
Kenneth Heitke748593a2011-07-15 15:45:11 -060061/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070062#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070063#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Devin Kima3085422012-06-14 18:23:41 -070064#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
65#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080066#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070067
Harini Jayaramanc4c58692011-07-19 14:50:10 -060068/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080069#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Devin Kima3085422012-06-14 18:23:41 -070070#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060071#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
72#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
73#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
74#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
75#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
76#define MSM_QUP_SIZE SZ_4K
77
Kenneth Heitke36920d32011-07-20 16:44:30 -060078/* Address of SSBI CMD */
79#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
80#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
81#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060082
Hemant Kumarcaa09092011-07-30 00:26:33 -070083/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080084#define MSM_HSUSB1_PHYS 0x12500000
85#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070086
Manu Gautam91223e02011-11-08 15:27:22 +053087/* Address of HS USB3 */
88#define MSM_HSUSB3_PHYS 0x12520000
89#define MSM_HSUSB3_SIZE SZ_4K
90
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080091/* Address of HS USB4 */
92#define MSM_HSUSB4_PHYS 0x12530000
93#define MSM_HSUSB4_SIZE SZ_4K
94
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060095/* Address of PCIE20 PARF */
96#define PCIE20_PARF_PHYS 0x1b600000
97#define PCIE20_PARF_SIZE SZ_128
98
99/* Address of PCIE20 ELBI */
100#define PCIE20_ELBI_PHYS 0x1b502000
101#define PCIE20_ELBI_SIZE SZ_256
102
103/* Address of PCIE20 */
104#define PCIE20_PHYS 0x1b500000
105#define PCIE20_SIZE SZ_4K
Anji Jonnala2a8bd312012-11-01 13:11:42 +0530106#define MSM8064_RPM_MASTER_STATS_BASE 0x10BB00
Anji Jonnalae84292b2012-09-21 13:34:44 +0530107#define MSM8064_PC_CNTR_PHYS (APQ8064_IMEM_PHYS + 0x664)
108#define MSM8064_PC_CNTR_SIZE 0x40
109
110static struct resource msm8064_resources_pccntr[] = {
111 {
112 .start = MSM8064_PC_CNTR_PHYS,
113 .end = MSM8064_PC_CNTR_PHYS + MSM8064_PC_CNTR_SIZE,
114 .flags = IORESOURCE_MEM,
115 },
116};
117
118struct platform_device msm8064_pc_cntr = {
119 .name = "pc-cntr",
120 .id = -1,
121 .num_resources = ARRAY_SIZE(msm8064_resources_pccntr),
122 .resource = msm8064_resources_pccntr,
123};
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -0600124
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700125static struct msm_watchdog_pdata msm_watchdog_pdata = {
126 .pet_time = 10000,
127 .bark_time = 11000,
128 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -0800129 .needs_expired_enable = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700130 .base = MSM_TMR0_BASE + WDT0_OFFSET,
131};
132
133static struct resource msm_watchdog_resources[] = {
134 {
135 .start = WDT0_ACCSCSSNBARK_INT,
136 .end = WDT0_ACCSCSSNBARK_INT,
137 .flags = IORESOURCE_IRQ,
138 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700139};
140
141struct platform_device msm8064_device_watchdog = {
142 .name = "msm_watchdog",
143 .id = -1,
144 .dev = {
145 .platform_data = &msm_watchdog_pdata,
146 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700147 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
148 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700149};
150
Joel King0581896d2011-07-19 16:43:28 -0700151static struct resource msm_dmov_resource[] = {
152 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800153 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700154 .flags = IORESOURCE_IRQ,
155 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700156 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800157 .start = 0x18320000,
158 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700159 .flags = IORESOURCE_MEM,
160 },
161};
162
163static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800164 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700165 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700166};
167
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700168struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700169 .name = "msm_dmov",
170 .id = -1,
171 .resource = msm_dmov_resource,
172 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700173 .dev = {
174 .platform_data = &msm_dmov_pdata,
175 },
Joel King0581896d2011-07-19 16:43:28 -0700176};
177
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700178static struct resource resources_uart_gsbi1[] = {
179 {
180 .start = APQ8064_GSBI1_UARTDM_IRQ,
181 .end = APQ8064_GSBI1_UARTDM_IRQ,
182 .flags = IORESOURCE_IRQ,
183 },
184 {
185 .start = MSM_UART1DM_PHYS,
186 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
187 .name = "uartdm_resource",
188 .flags = IORESOURCE_MEM,
189 },
190 {
191 .start = MSM_GSBI1_PHYS,
192 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
193 .name = "gsbi_resource",
194 .flags = IORESOURCE_MEM,
195 },
196};
197
198struct platform_device apq8064_device_uart_gsbi1 = {
199 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800200 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700201 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
202 .resource = resources_uart_gsbi1,
203};
204
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700205static struct resource resources_uart_gsbi3[] = {
206 {
207 .start = GSBI3_UARTDM_IRQ,
208 .end = GSBI3_UARTDM_IRQ,
209 .flags = IORESOURCE_IRQ,
210 },
211 {
212 .start = MSM_UART3DM_PHYS,
213 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
214 .name = "uartdm_resource",
215 .flags = IORESOURCE_MEM,
216 },
217 {
218 .start = MSM_GSBI3_PHYS,
219 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
220 .name = "gsbi_resource",
221 .flags = IORESOURCE_MEM,
222 },
223};
224
225struct platform_device apq8064_device_uart_gsbi3 = {
226 .name = "msm_serial_hsl",
227 .id = 0,
228 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
229 .resource = resources_uart_gsbi3,
230};
231
Jing Lin04601f92012-02-05 15:36:07 -0800232static struct resource resources_qup_i2c_gsbi3[] = {
233 {
234 .name = "gsbi_qup_i2c_addr",
235 .start = MSM_GSBI3_PHYS,
236 .end = MSM_GSBI3_PHYS + 4 - 1,
237 .flags = IORESOURCE_MEM,
238 },
239 {
240 .name = "qup_phys_addr",
241 .start = MSM_GSBI3_QUP_PHYS,
242 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
243 .flags = IORESOURCE_MEM,
244 },
245 {
246 .name = "qup_err_intr",
247 .start = GSBI3_QUP_IRQ,
248 .end = GSBI3_QUP_IRQ,
249 .flags = IORESOURCE_IRQ,
250 },
251 {
252 .name = "i2c_clk",
253 .start = 9,
254 .end = 9,
255 .flags = IORESOURCE_IO,
256 },
257 {
258 .name = "i2c_sda",
259 .start = 8,
260 .end = 8,
261 .flags = IORESOURCE_IO,
262 },
263};
264
David Keitel3c40fc52012-02-09 17:53:52 -0800265static struct resource resources_qup_i2c_gsbi1[] = {
266 {
267 .name = "gsbi_qup_i2c_addr",
268 .start = MSM_GSBI1_PHYS,
269 .end = MSM_GSBI1_PHYS + 4 - 1,
270 .flags = IORESOURCE_MEM,
271 },
272 {
273 .name = "qup_phys_addr",
274 .start = MSM_GSBI1_QUP_PHYS,
275 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
276 .flags = IORESOURCE_MEM,
277 },
278 {
279 .name = "qup_err_intr",
280 .start = APQ8064_GSBI1_QUP_IRQ,
281 .end = APQ8064_GSBI1_QUP_IRQ,
282 .flags = IORESOURCE_IRQ,
283 },
284 {
285 .name = "i2c_clk",
286 .start = 21,
287 .end = 21,
288 .flags = IORESOURCE_IO,
289 },
290 {
291 .name = "i2c_sda",
292 .start = 20,
293 .end = 20,
294 .flags = IORESOURCE_IO,
295 },
296};
297
298struct platform_device apq8064_device_qup_i2c_gsbi1 = {
299 .name = "qup_i2c",
300 .id = 0,
301 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
302 .resource = resources_qup_i2c_gsbi1,
303};
304
Jing Lin04601f92012-02-05 15:36:07 -0800305struct platform_device apq8064_device_qup_i2c_gsbi3 = {
306 .name = "qup_i2c",
307 .id = 3,
308 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
309 .resource = resources_qup_i2c_gsbi3,
310};
311
Devin Kima3085422012-06-14 18:23:41 -0700312static struct resource resources_uart_gsbi4[] = {
313 {
314 .start = GSBI4_UARTDM_IRQ,
315 .end = GSBI4_UARTDM_IRQ,
316 .flags = IORESOURCE_IRQ,
317 },
318 {
319 .start = MSM_UART4DM_PHYS,
320 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
321 .name = "uartdm_resource",
322 .flags = IORESOURCE_MEM,
323 },
324 {
325 .start = MSM_GSBI4_PHYS,
326 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
327 .name = "gsbi_resource",
328 .flags = IORESOURCE_MEM,
329 },
330};
331
332struct platform_device apq8064_device_uart_gsbi4 = {
333 .name = "msm_serial_hsl",
334 .id = 0,
335 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
336 .resource = resources_uart_gsbi4,
337};
338
Mayank Ranae98f1e42013-02-22 19:58:59 +0530339/* GSBI 4 used into UARTDM Mode for 8064 SGLTE */
340static struct resource msm_uart_dm4_resources[] = {
341 {
342 .start = MSM_UART4DM_PHYS,
343 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
344 .name = "uartdm_resource",
345 .flags = IORESOURCE_MEM,
346 },
347 {
348 .start = GSBI4_UARTDM_IRQ,
349 .end = GSBI4_UARTDM_IRQ,
350 .flags = IORESOURCE_IRQ,
351 },
352 {
353 .start = MSM_GSBI4_PHYS,
354 .end = MSM_GSBI4_PHYS + 4 - 1,
355 .name = "gsbi_resource",
356 .flags = IORESOURCE_MEM,
357 },
358 {
359 .start = DMOV_APQ8064_HSUART_GSBI4_TX_CHAN,
360 .end = DMOV_APQ8064_HSUART_GSBI4_RX_CHAN,
361 .name = "uartdm_channels",
362 .flags = IORESOURCE_DMA,
363 },
364 {
365 .start = DMOV_APQ8064_HSUART_GSBI4_TX_CRCI,
366 .end = DMOV_APQ8064_HSUART_GSBI4_RX_CRCI,
367 .name = "uartdm_crci",
368 .flags = IORESOURCE_DMA,
369 },
370};
371static u64 msm_uart_dm4_dma_mask = DMA_BIT_MASK(32);
372struct platform_device apq8064_device_uartdm_gsbi4 = {
373 .name = "msm_serial_hs",
374 .id = 1,
375 .num_resources = ARRAY_SIZE(msm_uart_dm4_resources),
376 .resource = msm_uart_dm4_resources,
377 .dev = {
378 .dma_mask = &msm_uart_dm4_dma_mask,
379 .coherent_dma_mask = DMA_BIT_MASK(32),
380 },
381};
382
Kenneth Heitke748593a2011-07-15 15:45:11 -0600383static struct resource resources_qup_i2c_gsbi4[] = {
384 {
385 .name = "gsbi_qup_i2c_addr",
386 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600387 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600388 .flags = IORESOURCE_MEM,
389 },
390 {
391 .name = "qup_phys_addr",
392 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600393 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600394 .flags = IORESOURCE_MEM,
395 },
396 {
397 .name = "qup_err_intr",
398 .start = GSBI4_QUP_IRQ,
399 .end = GSBI4_QUP_IRQ,
400 .flags = IORESOURCE_IRQ,
401 },
Kevin Chand07220e2012-02-13 15:52:22 -0800402 {
403 .name = "i2c_clk",
404 .start = 11,
405 .end = 11,
406 .flags = IORESOURCE_IO,
407 },
408 {
409 .name = "i2c_sda",
410 .start = 10,
411 .end = 10,
412 .flags = IORESOURCE_IO,
413 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600414};
415
416struct platform_device apq8064_device_qup_i2c_gsbi4 = {
417 .name = "qup_i2c",
418 .id = 4,
419 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
420 .resource = resources_qup_i2c_gsbi4,
421};
422
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700423static struct resource resources_qup_spi_gsbi5[] = {
424 {
425 .name = "spi_base",
426 .start = MSM_GSBI5_QUP_PHYS,
427 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
428 .flags = IORESOURCE_MEM,
429 },
430 {
431 .name = "gsbi_base",
432 .start = MSM_GSBI5_PHYS,
433 .end = MSM_GSBI5_PHYS + 4 - 1,
434 .flags = IORESOURCE_MEM,
435 },
436 {
437 .name = "spi_irq_in",
438 .start = GSBI5_QUP_IRQ,
439 .end = GSBI5_QUP_IRQ,
440 .flags = IORESOURCE_IRQ,
441 },
442};
443
444struct platform_device apq8064_device_qup_spi_gsbi5 = {
445 .name = "spi_qsd",
446 .id = 0,
447 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
448 .resource = resources_qup_spi_gsbi5,
449};
450
Joel King8f839b92012-04-01 14:37:46 -0700451static struct resource resources_qup_i2c_gsbi5[] = {
452 {
453 .name = "gsbi_qup_i2c_addr",
454 .start = MSM_GSBI5_PHYS,
455 .end = MSM_GSBI5_PHYS + 4 - 1,
456 .flags = IORESOURCE_MEM,
457 },
458 {
459 .name = "qup_phys_addr",
460 .start = MSM_GSBI5_QUP_PHYS,
461 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
462 .flags = IORESOURCE_MEM,
463 },
464 {
465 .name = "qup_err_intr",
466 .start = GSBI5_QUP_IRQ,
467 .end = GSBI5_QUP_IRQ,
468 .flags = IORESOURCE_IRQ,
469 },
470 {
471 .name = "i2c_clk",
472 .start = 54,
473 .end = 54,
474 .flags = IORESOURCE_IO,
475 },
476 {
477 .name = "i2c_sda",
478 .start = 53,
479 .end = 53,
480 .flags = IORESOURCE_IO,
481 },
482};
483
484struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
485 .name = "qup_i2c",
486 .id = 5,
487 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
488 .resource = resources_qup_i2c_gsbi5,
489};
490
Jin Hong4bbbfba2012-02-02 21:48:07 -0800491static struct resource resources_uart_gsbi7[] = {
492 {
493 .start = GSBI7_UARTDM_IRQ,
494 .end = GSBI7_UARTDM_IRQ,
495 .flags = IORESOURCE_IRQ,
496 },
497 {
498 .start = MSM_UART7DM_PHYS,
499 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
500 .name = "uartdm_resource",
501 .flags = IORESOURCE_MEM,
502 },
503 {
504 .start = MSM_GSBI7_PHYS,
505 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
506 .name = "gsbi_resource",
507 .flags = IORESOURCE_MEM,
508 },
509};
510
511struct platform_device apq8064_device_uart_gsbi7 = {
512 .name = "msm_serial_hsl",
513 .id = 0,
514 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
515 .resource = resources_uart_gsbi7,
516};
517
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800518struct platform_device apq_pcm = {
519 .name = "msm-pcm-dsp",
520 .id = -1,
521};
522
523struct platform_device apq_pcm_routing = {
524 .name = "msm-pcm-routing",
525 .id = -1,
526};
527
528struct platform_device apq_cpudai0 = {
529 .name = "msm-dai-q6",
530 .id = 0x4000,
531};
532
533struct platform_device apq_cpudai1 = {
534 .name = "msm-dai-q6",
535 .id = 0x4001,
536};
Santosh Mardieff9a742012-04-09 23:23:39 +0530537struct platform_device mpq_cpudai_sec_i2s_rx = {
538 .name = "msm-dai-q6",
539 .id = 4,
540};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800541struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800542 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800543 .id = 8,
544};
545
546struct platform_device apq_cpudai_bt_rx = {
547 .name = "msm-dai-q6",
548 .id = 0x3000,
549};
550
551struct platform_device apq_cpudai_bt_tx = {
552 .name = "msm-dai-q6",
553 .id = 0x3001,
554};
555
556struct platform_device apq_cpudai_fm_rx = {
557 .name = "msm-dai-q6",
558 .id = 0x3004,
559};
560
561struct platform_device apq_cpudai_fm_tx = {
562 .name = "msm-dai-q6",
563 .id = 0x3005,
564};
565
Helen Zeng8f925502012-03-05 16:50:17 -0800566struct platform_device apq_cpudai_slim_4_rx = {
567 .name = "msm-dai-q6",
568 .id = 0x4008,
569};
570
571struct platform_device apq_cpudai_slim_4_tx = {
572 .name = "msm-dai-q6",
573 .id = 0x4009,
574};
575
Joel Nidere5de00e2012-07-03 10:58:10 +0300576#define MSM_TSIF0_PHYS (0x18200000)
577#define MSM_TSIF1_PHYS (0x18201000)
578#define MSM_TSIF_SIZE (0x200)
579
580#define TSIF_0_CLK GPIO_CFG(55, 1, GPIO_CFG_INPUT, \
581 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
582#define TSIF_0_EN GPIO_CFG(56, 1, GPIO_CFG_INPUT, \
583 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
584#define TSIF_0_DATA GPIO_CFG(57, 1, GPIO_CFG_INPUT, \
585 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
586#define TSIF_0_SYNC GPIO_CFG(62, 1, GPIO_CFG_INPUT, \
587 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
588#define TSIF_1_CLK GPIO_CFG(59, 1, GPIO_CFG_INPUT, \
589 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
590#define TSIF_1_EN GPIO_CFG(60, 1, GPIO_CFG_INPUT, \
591 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
592#define TSIF_1_DATA GPIO_CFG(61, 1, GPIO_CFG_INPUT, \
593 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
594#define TSIF_1_SYNC GPIO_CFG(58, 1, GPIO_CFG_INPUT, \
595 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
596
597static const struct msm_gpio tsif0_gpios[] = {
598 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
599 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
600 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
601 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
602};
603
604static const struct msm_gpio tsif1_gpios[] = {
605 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
606 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
607 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
608 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
609};
610
611struct msm_tsif_platform_data tsif1_8064_platform_data = {
612 .num_gpios = ARRAY_SIZE(tsif1_gpios),
613 .gpios = tsif1_gpios,
614 .tsif_pclk = "iface_clk",
615 .tsif_ref_clk = "ref_clk",
616};
617
618struct resource tsif1_8064_resources[] = {
619 [0] = {
620 .flags = IORESOURCE_IRQ,
621 .start = TSIF2_IRQ,
622 .end = TSIF2_IRQ,
623 },
624 [1] = {
625 .flags = IORESOURCE_MEM,
626 .start = MSM_TSIF1_PHYS,
627 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
628 },
629 [2] = {
630 .flags = IORESOURCE_DMA,
631 .start = DMOV8064_TSIF_CHAN,
632 .end = DMOV8064_TSIF_CRCI,
633 },
634};
635
636struct msm_tsif_platform_data tsif0_8064_platform_data = {
637 .num_gpios = ARRAY_SIZE(tsif0_gpios),
638 .gpios = tsif0_gpios,
639 .tsif_pclk = "iface_clk",
640 .tsif_ref_clk = "ref_clk",
641};
642
643struct resource tsif0_8064_resources[] = {
644 [0] = {
645 .flags = IORESOURCE_IRQ,
646 .start = TSIF1_IRQ,
647 .end = TSIF1_IRQ,
648 },
649 [1] = {
650 .flags = IORESOURCE_MEM,
651 .start = MSM_TSIF0_PHYS,
652 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
653 },
654 [2] = {
655 .flags = IORESOURCE_DMA,
656 .start = DMOV_TSIF_CHAN,
657 .end = DMOV_TSIF_CRCI,
658 },
659};
660
661struct platform_device msm_8064_device_tsif[2] = {
662 {
663 .name = "msm_tsif",
664 .id = 0,
665 .num_resources = ARRAY_SIZE(tsif0_8064_resources),
666 .resource = tsif0_8064_resources,
667 .dev = {
668 .platform_data = &tsif0_8064_platform_data
669 },
670 },
671 {
672 .name = "msm_tsif",
673 .id = 1,
674 .num_resources = ARRAY_SIZE(tsif1_8064_resources),
675 .resource = tsif1_8064_resources,
676 .dev = {
677 .platform_data = &tsif1_8064_platform_data
678 },
679 }
680};
681
Joel Nider50b50fa2012-08-05 14:17:29 +0300682#define MSM_TSPP_PHYS (0x18202000)
683#define MSM_TSPP_SIZE (0x1000)
684#define MSM_TSPP_BAM_PHYS (0x18204000)
685#define MSM_TSPP_BAM_SIZE (0x2000)
686
687static const struct msm_gpio tspp_gpios[] = {
688 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
689 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
690 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
691 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
692 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
693 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
694 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
695 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
696};
697
698static struct resource tspp_resources[] = {
699 [0] = {
Liron Kuch8fa85b02013-01-01 18:29:47 +0200700 .name = "TSIF_TSPP_IRQ",
Joel Nider50b50fa2012-08-05 14:17:29 +0300701 .flags = IORESOURCE_IRQ,
702 .start = TSIF_TSPP_IRQ,
Liron Kuch8fa85b02013-01-01 18:29:47 +0200703 .end = TSIF_TSPP_IRQ,
Joel Nider50b50fa2012-08-05 14:17:29 +0300704 },
705 [1] = {
Liron Kuch8fa85b02013-01-01 18:29:47 +0200706 .name = "TSIF0_IRQ",
707 .flags = IORESOURCE_IRQ,
708 .start = TSIF1_IRQ,
709 .end = TSIF1_IRQ,
710 },
711 [2] = {
712 .name = "TSIF1_IRQ",
713 .flags = IORESOURCE_IRQ,
714 .start = TSIF2_IRQ,
715 .end = TSIF2_IRQ,
716 },
717 [3] = {
718 .name = "TSIF_BAM_IRQ",
719 .flags = IORESOURCE_IRQ,
720 .start = TSIF_BAM_IRQ,
721 .end = TSIF_BAM_IRQ,
722 },
723 [4] = {
724 .name = "MSM_TSIF0_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300725 .flags = IORESOURCE_MEM,
726 .start = MSM_TSIF0_PHYS,
727 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
728 },
Liron Kuch8fa85b02013-01-01 18:29:47 +0200729 [5] = {
730 .name = "MSM_TSIF1_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300731 .flags = IORESOURCE_MEM,
732 .start = MSM_TSIF1_PHYS,
733 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
734 },
Liron Kuch8fa85b02013-01-01 18:29:47 +0200735 [6] = {
736 .name = "MSM_TSPP_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300737 .flags = IORESOURCE_MEM,
738 .start = MSM_TSPP_PHYS,
739 .end = MSM_TSPP_PHYS + MSM_TSPP_SIZE - 1,
740 },
Liron Kuch8fa85b02013-01-01 18:29:47 +0200741 [7] = {
742 .name = "MSM_TSPP_BAM_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300743 .flags = IORESOURCE_MEM,
744 .start = MSM_TSPP_BAM_PHYS,
745 .end = MSM_TSPP_BAM_PHYS + MSM_TSPP_BAM_SIZE - 1,
746 },
747};
748
749static struct msm_tspp_platform_data tspp_platform_data = {
750 .num_gpios = ARRAY_SIZE(tspp_gpios),
751 .gpios = tspp_gpios,
752 .tsif_pclk = "iface_clk",
753 .tsif_ref_clk = "ref_clk",
754};
755
756struct platform_device msm_8064_device_tspp = {
757 .name = "msm_tspp",
758 .id = 0,
759 .num_resources = ARRAY_SIZE(tspp_resources),
760 .resource = tspp_resources,
761 .dev = {
762 .platform_data = &tspp_platform_data
763 },
764};
765
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800766/*
767 * Machine specific data for AUX PCM Interface
768 * which the driver will be unware of.
769 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800770struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800771 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700772 .mode_8k = {
773 .mode = AFE_PCM_CFG_MODE_PCM,
774 .sync = AFE_PCM_CFG_SYNC_INT,
775 .frame = AFE_PCM_CFG_FRM_256BPF,
776 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
777 .slot = 0,
778 .data = AFE_PCM_CFG_CDATAOE_MASTER,
779 .pcm_clk_rate = 2048000,
780 },
781 .mode_16k = {
782 .mode = AFE_PCM_CFG_MODE_PCM,
783 .sync = AFE_PCM_CFG_SYNC_INT,
784 .frame = AFE_PCM_CFG_FRM_256BPF,
785 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
786 .slot = 0,
787 .data = AFE_PCM_CFG_CDATAOE_MASTER,
788 .pcm_clk_rate = 4096000,
789 }
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800790};
791
792struct platform_device apq_cpudai_auxpcm_rx = {
793 .name = "msm-dai-q6",
794 .id = 2,
795 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800796 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800797 },
798};
799
800struct platform_device apq_cpudai_auxpcm_tx = {
801 .name = "msm-dai-q6",
802 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800803 .dev = {
804 .platform_data = &apq_auxpcm_pdata,
805 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800806};
807
Patrick Lai04baee942012-05-01 14:38:47 -0700808struct msm_mi2s_pdata mpq_mi2s_tx_data = {
809 .rx_sd_lines = 0,
810 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
811 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700812};
813
814struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700815 .name = "msm-dai-q6-mi2s",
816 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700817 .dev = {
818 .platform_data = &mpq_mi2s_tx_data,
819 },
820};
821
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800822struct platform_device apq_cpu_fe = {
823 .name = "msm-dai-fe",
824 .id = -1,
825};
826
827struct platform_device apq_stub_codec = {
828 .name = "msm-stub-codec",
829 .id = 1,
830};
831
832struct platform_device apq_voice = {
833 .name = "msm-pcm-voice",
834 .id = -1,
835};
836
837struct platform_device apq_voip = {
838 .name = "msm-voip-dsp",
839 .id = -1,
840};
841
842struct platform_device apq_lpa_pcm = {
843 .name = "msm-pcm-lpa",
844 .id = -1,
845};
846
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700847struct platform_device apq_compr_dsp = {
848 .name = "msm-compr-dsp",
849 .id = -1,
850};
851
852struct platform_device apq_multi_ch_pcm = {
853 .name = "msm-multi-ch-pcm-dsp",
854 .id = -1,
855};
856
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -0700857struct platform_device apq_lowlatency_pcm = {
858 .name = "msm-lowlatency-pcm-dsp",
859 .id = -1,
860};
861
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800862struct platform_device apq_pcm_hostless = {
863 .name = "msm-pcm-hostless",
864 .id = -1,
865};
866
867struct platform_device apq_cpudai_afe_01_rx = {
868 .name = "msm-dai-q6",
869 .id = 0xE0,
870};
871
872struct platform_device apq_cpudai_afe_01_tx = {
873 .name = "msm-dai-q6",
874 .id = 0xF0,
875};
876
877struct platform_device apq_cpudai_afe_02_rx = {
878 .name = "msm-dai-q6",
879 .id = 0xF1,
880};
881
882struct platform_device apq_cpudai_afe_02_tx = {
883 .name = "msm-dai-q6",
884 .id = 0xE1,
885};
886
887struct platform_device apq_pcm_afe = {
888 .name = "msm-pcm-afe",
889 .id = -1,
890};
891
Neema Shetty8427c262012-02-16 11:23:43 -0800892struct platform_device apq_cpudai_stub = {
893 .name = "msm-dai-stub",
894 .id = -1,
895};
896
Neema Shetty3c9d2862012-03-11 01:25:32 -0800897struct platform_device apq_cpudai_slimbus_1_rx = {
898 .name = "msm-dai-q6",
899 .id = 0x4002,
900};
901
902struct platform_device apq_cpudai_slimbus_1_tx = {
903 .name = "msm-dai-q6",
904 .id = 0x4003,
905};
906
Kiran Kandi97fe19d2012-05-20 22:34:04 -0700907struct platform_device apq_cpudai_slimbus_2_rx = {
908 .name = "msm-dai-q6",
909 .id = 0x4004,
910};
911
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700912struct platform_device apq_cpudai_slimbus_2_tx = {
913 .name = "msm-dai-q6",
914 .id = 0x4005,
915};
916
Neema Shettyc9d86c32012-05-09 12:01:39 -0700917struct platform_device apq_cpudai_slimbus_3_rx = {
918 .name = "msm-dai-q6",
919 .id = 0x4006,
920};
921
ehgrace.kim9b771372012-08-13 15:08:56 -0700922struct platform_device apq_cpudai_slimbus_3_tx = {
923 .name = "msm-dai-q6",
924 .id = 0x4007,
925};
926
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700927static struct resource resources_ssbi_pmic1[] = {
928 {
929 .start = MSM_PMIC1_SSBI_CMD_PHYS,
930 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
931 .flags = IORESOURCE_MEM,
932 },
933};
934
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600935#define LPASS_SLIMBUS_PHYS 0x28080000
936#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800937#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600938/* Board info for the slimbus slave device */
939static struct resource slimbus_res[] = {
940 {
941 .start = LPASS_SLIMBUS_PHYS,
942 .end = LPASS_SLIMBUS_PHYS + 8191,
943 .flags = IORESOURCE_MEM,
944 .name = "slimbus_physical",
945 },
946 {
947 .start = LPASS_SLIMBUS_BAM_PHYS,
948 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
949 .flags = IORESOURCE_MEM,
950 .name = "slimbus_bam_physical",
951 },
952 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800953 .start = LPASS_SLIMBUS_SLEW,
954 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
955 .flags = IORESOURCE_MEM,
956 .name = "slimbus_slew_reg",
957 },
958 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600959 .start = SLIMBUS0_CORE_EE1_IRQ,
960 .end = SLIMBUS0_CORE_EE1_IRQ,
961 .flags = IORESOURCE_IRQ,
962 .name = "slimbus_irq",
963 },
964 {
965 .start = SLIMBUS0_BAM_EE1_IRQ,
966 .end = SLIMBUS0_BAM_EE1_IRQ,
967 .flags = IORESOURCE_IRQ,
968 .name = "slimbus_bam_irq",
969 },
970};
971
972struct platform_device apq8064_slim_ctrl = {
973 .name = "msm_slim_ctrl",
974 .id = 1,
975 .num_resources = ARRAY_SIZE(slimbus_res),
976 .resource = slimbus_res,
977 .dev = {
978 .coherent_dma_mask = 0xffffffffULL,
979 },
980};
981
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700982struct platform_device apq8064_device_ssbi_pmic1 = {
983 .name = "msm_ssbi",
984 .id = 0,
985 .resource = resources_ssbi_pmic1,
986 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
987};
988
989static struct resource resources_ssbi_pmic2[] = {
990 {
991 .start = MSM_PMIC2_SSBI_CMD_PHYS,
992 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
993 .flags = IORESOURCE_MEM,
994 },
995};
996
997struct platform_device apq8064_device_ssbi_pmic2 = {
998 .name = "msm_ssbi",
999 .id = 1,
1000 .resource = resources_ssbi_pmic2,
1001 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
1002};
1003
1004static struct resource resources_otg[] = {
1005 {
Hemant Kumard86c4882012-01-24 19:39:37 -08001006 .start = MSM_HSUSB1_PHYS,
1007 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001008 .flags = IORESOURCE_MEM,
1009 },
1010 {
1011 .start = USB1_HS_IRQ,
1012 .end = USB1_HS_IRQ,
1013 .flags = IORESOURCE_IRQ,
1014 },
1015};
1016
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -07001017struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001018 .name = "msm_otg",
1019 .id = -1,
1020 .num_resources = ARRAY_SIZE(resources_otg),
1021 .resource = resources_otg,
1022 .dev = {
1023 .coherent_dma_mask = 0xffffffff,
1024 },
1025};
1026
1027static struct resource resources_hsusb[] = {
1028 {
Hemant Kumard86c4882012-01-24 19:39:37 -08001029 .start = MSM_HSUSB1_PHYS,
1030 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001031 .flags = IORESOURCE_MEM,
1032 },
1033 {
1034 .start = USB1_HS_IRQ,
1035 .end = USB1_HS_IRQ,
1036 .flags = IORESOURCE_IRQ,
1037 },
1038};
1039
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -07001040struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001041 .name = "msm_hsusb",
1042 .id = -1,
1043 .num_resources = ARRAY_SIZE(resources_hsusb),
1044 .resource = resources_hsusb,
1045 .dev = {
1046 .coherent_dma_mask = 0xffffffff,
1047 },
1048};
1049
Hemant Kumard86c4882012-01-24 19:39:37 -08001050static struct resource resources_hsusb_host[] = {
1051 {
1052 .start = MSM_HSUSB1_PHYS,
1053 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
1054 .flags = IORESOURCE_MEM,
1055 },
1056 {
1057 .start = USB1_HS_IRQ,
1058 .end = USB1_HS_IRQ,
1059 .flags = IORESOURCE_IRQ,
1060 },
1061};
1062
Hemant Kumara945b472012-01-25 15:08:06 -08001063static struct resource resources_hsic_host[] = {
1064 {
1065 .start = 0x12510000,
1066 .end = 0x12510000 + SZ_4K - 1,
1067 .flags = IORESOURCE_MEM,
1068 },
1069 {
1070 .start = USB2_HSIC_IRQ,
1071 .end = USB2_HSIC_IRQ,
1072 .flags = IORESOURCE_IRQ,
1073 },
1074 {
1075 .start = MSM_GPIO_TO_INT(49),
1076 .end = MSM_GPIO_TO_INT(49),
1077 .name = "peripheral_status_irq",
1078 .flags = IORESOURCE_IRQ,
1079 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -08001080 {
Hemant Kumar6fd65032012-05-23 13:02:24 -07001081 .start = 47,
1082 .end = 47,
1083 .name = "wakeup",
1084 .flags = IORESOURCE_IO,
Vamsi Krishna6921cbe2012-02-21 18:34:43 -08001085 },
Hemant Kumara945b472012-01-25 15:08:06 -08001086};
1087
Hemant Kumard86c4882012-01-24 19:39:37 -08001088static u64 dma_mask = DMA_BIT_MASK(32);
1089struct platform_device apq8064_device_hsusb_host = {
1090 .name = "msm_hsusb_host",
1091 .id = -1,
1092 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1093 .resource = resources_hsusb_host,
1094 .dev = {
1095 .dma_mask = &dma_mask,
1096 .coherent_dma_mask = 0xffffffff,
1097 },
1098};
1099
Hemant Kumara945b472012-01-25 15:08:06 -08001100struct platform_device apq8064_device_hsic_host = {
1101 .name = "msm_hsic_host",
1102 .id = -1,
1103 .num_resources = ARRAY_SIZE(resources_hsic_host),
1104 .resource = resources_hsic_host,
1105 .dev = {
1106 .dma_mask = &dma_mask,
1107 .coherent_dma_mask = DMA_BIT_MASK(32),
1108 },
1109};
1110
Manu Gautam91223e02011-11-08 15:27:22 +05301111static struct resource resources_ehci_host3[] = {
1112{
1113 .start = MSM_HSUSB3_PHYS,
1114 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
1115 .flags = IORESOURCE_MEM,
1116 },
1117 {
1118 .start = USB3_HS_IRQ,
1119 .end = USB3_HS_IRQ,
1120 .flags = IORESOURCE_IRQ,
1121 },
1122};
1123
1124struct platform_device apq8064_device_ehci_host3 = {
1125 .name = "msm_ehci_host",
1126 .id = 0,
1127 .num_resources = ARRAY_SIZE(resources_ehci_host3),
1128 .resource = resources_ehci_host3,
1129 .dev = {
1130 .dma_mask = &dma_mask,
1131 .coherent_dma_mask = 0xffffffff,
1132 },
1133};
1134
Hemant Kumar1d66e1c2012-02-13 15:24:59 -08001135static struct resource resources_ehci_host4[] = {
1136{
1137 .start = MSM_HSUSB4_PHYS,
1138 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
1139 .flags = IORESOURCE_MEM,
1140 },
1141 {
1142 .start = USB4_HS_IRQ,
1143 .end = USB4_HS_IRQ,
1144 .flags = IORESOURCE_IRQ,
1145 },
1146};
1147
1148struct platform_device apq8064_device_ehci_host4 = {
1149 .name = "msm_ehci_host",
1150 .id = 1,
1151 .num_resources = ARRAY_SIZE(resources_ehci_host4),
1152 .resource = resources_ehci_host4,
1153 .dev = {
1154 .dma_mask = &dma_mask,
1155 .coherent_dma_mask = 0xffffffff,
1156 },
1157};
1158
Matt Wagantallf5cc3892012-06-07 19:47:02 -07001159struct platform_device apq8064_device_acpuclk = {
1160 .name = "acpuclk-8064",
1161 .id = -1,
1162};
1163
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -07001164#define SHARED_IMEM_TZ_BASE 0x2a03f720
1165static struct resource tzlog_resources[] = {
1166 {
1167 .start = SHARED_IMEM_TZ_BASE,
1168 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
1169 .flags = IORESOURCE_MEM,
1170 },
1171};
1172
1173struct platform_device apq_device_tz_log = {
1174 .name = "tz_log",
1175 .id = 0,
1176 .num_resources = ARRAY_SIZE(tzlog_resources),
1177 .resource = tzlog_resources,
1178};
1179
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001180/* MSM Video core device */
1181#ifdef CONFIG_MSM_BUS_SCALING
1182static struct msm_bus_vectors vidc_init_vectors[] = {
1183 {
1184 .src = MSM_BUS_MASTER_VIDEO_ENC,
1185 .dst = MSM_BUS_SLAVE_EBI_CH0,
1186 .ab = 0,
1187 .ib = 0,
1188 },
1189 {
1190 .src = MSM_BUS_MASTER_VIDEO_DEC,
1191 .dst = MSM_BUS_SLAVE_EBI_CH0,
1192 .ab = 0,
1193 .ib = 0,
1194 },
1195 {
1196 .src = MSM_BUS_MASTER_AMPSS_M0,
1197 .dst = MSM_BUS_SLAVE_EBI_CH0,
1198 .ab = 0,
1199 .ib = 0,
1200 },
1201 {
1202 .src = MSM_BUS_MASTER_AMPSS_M0,
1203 .dst = MSM_BUS_SLAVE_EBI_CH0,
1204 .ab = 0,
1205 .ib = 0,
1206 },
1207};
1208static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1209 {
1210 .src = MSM_BUS_MASTER_VIDEO_ENC,
1211 .dst = MSM_BUS_SLAVE_EBI_CH0,
1212 .ab = 54525952,
1213 .ib = 436207616,
1214 },
1215 {
1216 .src = MSM_BUS_MASTER_VIDEO_DEC,
1217 .dst = MSM_BUS_SLAVE_EBI_CH0,
1218 .ab = 72351744,
1219 .ib = 289406976,
1220 },
1221 {
1222 .src = MSM_BUS_MASTER_AMPSS_M0,
1223 .dst = MSM_BUS_SLAVE_EBI_CH0,
1224 .ab = 500000,
1225 .ib = 1000000,
1226 },
1227 {
1228 .src = MSM_BUS_MASTER_AMPSS_M0,
1229 .dst = MSM_BUS_SLAVE_EBI_CH0,
1230 .ab = 500000,
1231 .ib = 1000000,
1232 },
1233};
1234static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1235 {
1236 .src = MSM_BUS_MASTER_VIDEO_ENC,
1237 .dst = MSM_BUS_SLAVE_EBI_CH0,
1238 .ab = 40894464,
1239 .ib = 327155712,
1240 },
1241 {
1242 .src = MSM_BUS_MASTER_VIDEO_DEC,
1243 .dst = MSM_BUS_SLAVE_EBI_CH0,
1244 .ab = 48234496,
1245 .ib = 192937984,
1246 },
1247 {
1248 .src = MSM_BUS_MASTER_AMPSS_M0,
1249 .dst = MSM_BUS_SLAVE_EBI_CH0,
1250 .ab = 500000,
1251 .ib = 2000000,
1252 },
1253 {
1254 .src = MSM_BUS_MASTER_AMPSS_M0,
1255 .dst = MSM_BUS_SLAVE_EBI_CH0,
1256 .ab = 500000,
1257 .ib = 2000000,
1258 },
1259};
1260static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1261 {
1262 .src = MSM_BUS_MASTER_VIDEO_ENC,
1263 .dst = MSM_BUS_SLAVE_EBI_CH0,
1264 .ab = 163577856,
1265 .ib = 1308622848,
1266 },
1267 {
1268 .src = MSM_BUS_MASTER_VIDEO_DEC,
1269 .dst = MSM_BUS_SLAVE_EBI_CH0,
1270 .ab = 219152384,
1271 .ib = 876609536,
1272 },
1273 {
1274 .src = MSM_BUS_MASTER_AMPSS_M0,
1275 .dst = MSM_BUS_SLAVE_EBI_CH0,
1276 .ab = 1750000,
1277 .ib = 3500000,
1278 },
1279 {
1280 .src = MSM_BUS_MASTER_AMPSS_M0,
1281 .dst = MSM_BUS_SLAVE_EBI_CH0,
1282 .ab = 1750000,
1283 .ib = 3500000,
1284 },
1285};
1286static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
1287 {
1288 .src = MSM_BUS_MASTER_VIDEO_ENC,
1289 .dst = MSM_BUS_SLAVE_EBI_CH0,
1290 .ab = 121634816,
1291 .ib = 973078528,
1292 },
1293 {
1294 .src = MSM_BUS_MASTER_VIDEO_DEC,
1295 .dst = MSM_BUS_SLAVE_EBI_CH0,
1296 .ab = 155189248,
1297 .ib = 620756992,
1298 },
1299 {
1300 .src = MSM_BUS_MASTER_AMPSS_M0,
1301 .dst = MSM_BUS_SLAVE_EBI_CH0,
1302 .ab = 1750000,
1303 .ib = 7000000,
1304 },
1305 {
1306 .src = MSM_BUS_MASTER_AMPSS_M0,
1307 .dst = MSM_BUS_SLAVE_EBI_CH0,
1308 .ab = 1750000,
1309 .ib = 7000000,
1310 },
1311};
1312static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
1313 {
1314 .src = MSM_BUS_MASTER_VIDEO_ENC,
1315 .dst = MSM_BUS_SLAVE_EBI_CH0,
1316 .ab = 372244480,
1317 .ib = 2560000000U,
1318 },
1319 {
1320 .src = MSM_BUS_MASTER_VIDEO_DEC,
1321 .dst = MSM_BUS_SLAVE_EBI_CH0,
1322 .ab = 501219328,
1323 .ib = 2560000000U,
1324 },
1325 {
1326 .src = MSM_BUS_MASTER_AMPSS_M0,
1327 .dst = MSM_BUS_SLAVE_EBI_CH0,
1328 .ab = 2500000,
1329 .ib = 5000000,
1330 },
1331 {
1332 .src = MSM_BUS_MASTER_AMPSS_M0,
1333 .dst = MSM_BUS_SLAVE_EBI_CH0,
1334 .ab = 2500000,
1335 .ib = 5000000,
1336 },
1337};
1338static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
1339 {
1340 .src = MSM_BUS_MASTER_VIDEO_ENC,
1341 .dst = MSM_BUS_SLAVE_EBI_CH0,
1342 .ab = 222298112,
1343 .ib = 2560000000U,
1344 },
1345 {
1346 .src = MSM_BUS_MASTER_VIDEO_DEC,
1347 .dst = MSM_BUS_SLAVE_EBI_CH0,
1348 .ab = 330301440,
1349 .ib = 2560000000U,
1350 },
1351 {
1352 .src = MSM_BUS_MASTER_AMPSS_M0,
1353 .dst = MSM_BUS_SLAVE_EBI_CH0,
1354 .ab = 2500000,
1355 .ib = 700000000,
1356 },
1357 {
1358 .src = MSM_BUS_MASTER_AMPSS_M0,
1359 .dst = MSM_BUS_SLAVE_EBI_CH0,
1360 .ab = 2500000,
1361 .ib = 10000000,
1362 },
1363};
1364
Arun Menon152c3c72012-06-20 11:50:08 -07001365static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
1366 {
1367 .src = MSM_BUS_MASTER_VIDEO_ENC,
1368 .dst = MSM_BUS_SLAVE_EBI_CH0,
1369 .ab = 222298112,
1370 .ib = 3522000000U,
1371 },
1372 {
1373 .src = MSM_BUS_MASTER_VIDEO_DEC,
1374 .dst = MSM_BUS_SLAVE_EBI_CH0,
1375 .ab = 330301440,
1376 .ib = 3522000000U,
1377 },
1378 {
1379 .src = MSM_BUS_MASTER_AMPSS_M0,
1380 .dst = MSM_BUS_SLAVE_EBI_CH0,
1381 .ab = 2500000,
1382 .ib = 700000000,
1383 },
1384 {
1385 .src = MSM_BUS_MASTER_AMPSS_M0,
1386 .dst = MSM_BUS_SLAVE_EBI_CH0,
1387 .ab = 2500000,
1388 .ib = 10000000,
1389 },
1390};
1391static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
1392 {
1393 .src = MSM_BUS_MASTER_VIDEO_ENC,
1394 .dst = MSM_BUS_SLAVE_EBI_CH0,
1395 .ab = 222298112,
1396 .ib = 3522000000U,
1397 },
1398 {
1399 .src = MSM_BUS_MASTER_VIDEO_DEC,
1400 .dst = MSM_BUS_SLAVE_EBI_CH0,
1401 .ab = 330301440,
1402 .ib = 3522000000U,
1403 },
1404 {
1405 .src = MSM_BUS_MASTER_AMPSS_M0,
1406 .dst = MSM_BUS_SLAVE_EBI_CH0,
1407 .ab = 2500000,
1408 .ib = 700000000,
1409 },
1410 {
1411 .src = MSM_BUS_MASTER_AMPSS_M0,
1412 .dst = MSM_BUS_SLAVE_EBI_CH0,
1413 .ab = 2500000,
1414 .ib = 10000000,
1415 },
1416};
1417
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001418static struct msm_bus_paths vidc_bus_client_config[] = {
1419 {
1420 ARRAY_SIZE(vidc_init_vectors),
1421 vidc_init_vectors,
1422 },
1423 {
1424 ARRAY_SIZE(vidc_venc_vga_vectors),
1425 vidc_venc_vga_vectors,
1426 },
1427 {
1428 ARRAY_SIZE(vidc_vdec_vga_vectors),
1429 vidc_vdec_vga_vectors,
1430 },
1431 {
1432 ARRAY_SIZE(vidc_venc_720p_vectors),
1433 vidc_venc_720p_vectors,
1434 },
1435 {
1436 ARRAY_SIZE(vidc_vdec_720p_vectors),
1437 vidc_vdec_720p_vectors,
1438 },
1439 {
1440 ARRAY_SIZE(vidc_venc_1080p_vectors),
1441 vidc_venc_1080p_vectors,
1442 },
1443 {
1444 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1445 vidc_vdec_1080p_vectors,
1446 },
Arun Menon152c3c72012-06-20 11:50:08 -07001447 {
1448 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
1449 vidc_venc_1080p_turbo_vectors,
1450 },
1451 {
1452 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1453 vidc_vdec_1080p_turbo_vectors,
1454 },
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001455};
1456
1457static struct msm_bus_scale_pdata vidc_bus_client_data = {
1458 vidc_bus_client_config,
1459 ARRAY_SIZE(vidc_bus_client_config),
1460 .name = "vidc",
1461};
1462#endif
1463
1464
1465#define APQ8064_VIDC_BASE_PHYS 0x04400000
1466#define APQ8064_VIDC_BASE_SIZE 0x00100000
1467
1468static struct resource apq8064_device_vidc_resources[] = {
1469 {
1470 .start = APQ8064_VIDC_BASE_PHYS,
1471 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1472 .flags = IORESOURCE_MEM,
1473 },
1474 {
1475 .start = VCODEC_IRQ,
1476 .end = VCODEC_IRQ,
1477 .flags = IORESOURCE_IRQ,
1478 },
1479};
1480
1481struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1482#ifdef CONFIG_MSM_BUS_SCALING
1483 .vidc_bus_client_pdata = &vidc_bus_client_data,
1484#endif
1485#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1486 .memtype = ION_CP_MM_HEAP_ID,
1487 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001488 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001489#else
1490 .memtype = MEMTYPE_EBI1,
1491 .enable_ion = 0,
1492#endif
1493 .disable_dmx = 0,
1494 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001495 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301496 .fw_addr = 0x9fe00000,
Deepak Verma587c98e2013-02-01 22:47:49 +05301497 .enable_sec_metadata = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001498};
1499
1500struct platform_device apq8064_msm_device_vidc = {
1501 .name = "msm_vidc",
1502 .id = 0,
1503 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1504 .resource = apq8064_device_vidc_resources,
1505 .dev = {
1506 .platform_data = &apq8064_vidc_platform_data,
1507 },
1508};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001509#define MSM_SDC1_BASE 0x12400000
1510#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1511#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1512#define MSM_SDC2_BASE 0x12140000
1513#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1514#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1515#define MSM_SDC3_BASE 0x12180000
1516#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1517#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1518#define MSM_SDC4_BASE 0x121C0000
1519#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1520#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1521
1522static struct resource resources_sdc1[] = {
1523 {
1524 .name = "core_mem",
1525 .flags = IORESOURCE_MEM,
1526 .start = MSM_SDC1_BASE,
1527 .end = MSM_SDC1_DML_BASE - 1,
1528 },
1529 {
1530 .name = "core_irq",
1531 .flags = IORESOURCE_IRQ,
1532 .start = SDC1_IRQ_0,
1533 .end = SDC1_IRQ_0
1534 },
1535#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1536 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301537 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001538 .start = MSM_SDC1_DML_BASE,
1539 .end = MSM_SDC1_BAM_BASE - 1,
1540 .flags = IORESOURCE_MEM,
1541 },
1542 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301543 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001544 .start = MSM_SDC1_BAM_BASE,
1545 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1546 .flags = IORESOURCE_MEM,
1547 },
1548 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301549 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001550 .start = SDC1_BAM_IRQ,
1551 .end = SDC1_BAM_IRQ,
1552 .flags = IORESOURCE_IRQ,
1553 },
1554#endif
1555};
1556
1557static struct resource resources_sdc2[] = {
1558 {
1559 .name = "core_mem",
1560 .flags = IORESOURCE_MEM,
1561 .start = MSM_SDC2_BASE,
1562 .end = MSM_SDC2_DML_BASE - 1,
1563 },
1564 {
1565 .name = "core_irq",
1566 .flags = IORESOURCE_IRQ,
1567 .start = SDC2_IRQ_0,
1568 .end = SDC2_IRQ_0
1569 },
1570#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1571 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301572 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001573 .start = MSM_SDC2_DML_BASE,
1574 .end = MSM_SDC2_BAM_BASE - 1,
1575 .flags = IORESOURCE_MEM,
1576 },
1577 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301578 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001579 .start = MSM_SDC2_BAM_BASE,
1580 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1581 .flags = IORESOURCE_MEM,
1582 },
1583 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301584 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001585 .start = SDC2_BAM_IRQ,
1586 .end = SDC2_BAM_IRQ,
1587 .flags = IORESOURCE_IRQ,
1588 },
1589#endif
1590};
1591
1592static struct resource resources_sdc3[] = {
1593 {
1594 .name = "core_mem",
1595 .flags = IORESOURCE_MEM,
1596 .start = MSM_SDC3_BASE,
1597 .end = MSM_SDC3_DML_BASE - 1,
1598 },
1599 {
1600 .name = "core_irq",
1601 .flags = IORESOURCE_IRQ,
1602 .start = SDC3_IRQ_0,
1603 .end = SDC3_IRQ_0
1604 },
1605#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1606 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301607 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001608 .start = MSM_SDC3_DML_BASE,
1609 .end = MSM_SDC3_BAM_BASE - 1,
1610 .flags = IORESOURCE_MEM,
1611 },
1612 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301613 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001614 .start = MSM_SDC3_BAM_BASE,
1615 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1616 .flags = IORESOURCE_MEM,
1617 },
1618 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301619 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001620 .start = SDC3_BAM_IRQ,
1621 .end = SDC3_BAM_IRQ,
1622 .flags = IORESOURCE_IRQ,
1623 },
1624#endif
1625};
1626
1627static struct resource resources_sdc4[] = {
1628 {
1629 .name = "core_mem",
1630 .flags = IORESOURCE_MEM,
1631 .start = MSM_SDC4_BASE,
1632 .end = MSM_SDC4_DML_BASE - 1,
1633 },
1634 {
1635 .name = "core_irq",
1636 .flags = IORESOURCE_IRQ,
1637 .start = SDC4_IRQ_0,
1638 .end = SDC4_IRQ_0
1639 },
1640#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1641 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301642 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001643 .start = MSM_SDC4_DML_BASE,
1644 .end = MSM_SDC4_BAM_BASE - 1,
1645 .flags = IORESOURCE_MEM,
1646 },
1647 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301648 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001649 .start = MSM_SDC4_BAM_BASE,
1650 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1651 .flags = IORESOURCE_MEM,
1652 },
1653 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301654 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001655 .start = SDC4_BAM_IRQ,
1656 .end = SDC4_BAM_IRQ,
1657 .flags = IORESOURCE_IRQ,
1658 },
1659#endif
1660};
1661
1662struct platform_device apq8064_device_sdc1 = {
1663 .name = "msm_sdcc",
1664 .id = 1,
1665 .num_resources = ARRAY_SIZE(resources_sdc1),
1666 .resource = resources_sdc1,
1667 .dev = {
1668 .coherent_dma_mask = 0xffffffff,
1669 },
1670};
1671
1672struct platform_device apq8064_device_sdc2 = {
1673 .name = "msm_sdcc",
1674 .id = 2,
1675 .num_resources = ARRAY_SIZE(resources_sdc2),
1676 .resource = resources_sdc2,
1677 .dev = {
1678 .coherent_dma_mask = 0xffffffff,
1679 },
1680};
1681
1682struct platform_device apq8064_device_sdc3 = {
1683 .name = "msm_sdcc",
1684 .id = 3,
1685 .num_resources = ARRAY_SIZE(resources_sdc3),
1686 .resource = resources_sdc3,
1687 .dev = {
1688 .coherent_dma_mask = 0xffffffff,
1689 },
1690};
1691
1692struct platform_device apq8064_device_sdc4 = {
1693 .name = "msm_sdcc",
1694 .id = 4,
1695 .num_resources = ARRAY_SIZE(resources_sdc4),
1696 .resource = resources_sdc4,
1697 .dev = {
1698 .coherent_dma_mask = 0xffffffff,
1699 },
1700};
1701
1702static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1703 &apq8064_device_sdc1,
1704 &apq8064_device_sdc2,
1705 &apq8064_device_sdc3,
1706 &apq8064_device_sdc4,
1707};
1708
1709int __init apq8064_add_sdcc(unsigned int controller,
1710 struct mmc_platform_data *plat)
1711{
1712 struct platform_device *pdev;
1713
1714 if (!plat)
1715 return 0;
1716 if (controller < 1 || controller > 4)
1717 return -EINVAL;
1718
1719 pdev = apq8064_sdcc_devices[controller-1];
1720 pdev->dev.platform_data = plat;
1721 return platform_device_register(pdev);
1722}
1723
Yan He06913ce2011-08-26 16:33:46 -07001724static struct resource resources_sps[] = {
1725 {
1726 .name = "pipe_mem",
1727 .start = 0x12800000,
1728 .end = 0x12800000 + 0x4000 - 1,
1729 .flags = IORESOURCE_MEM,
1730 },
1731 {
1732 .name = "bamdma_dma",
1733 .start = 0x12240000,
1734 .end = 0x12240000 + 0x1000 - 1,
1735 .flags = IORESOURCE_MEM,
1736 },
1737 {
1738 .name = "bamdma_bam",
1739 .start = 0x12244000,
1740 .end = 0x12244000 + 0x4000 - 1,
1741 .flags = IORESOURCE_MEM,
1742 },
1743 {
1744 .name = "bamdma_irq",
1745 .start = SPS_BAM_DMA_IRQ,
1746 .end = SPS_BAM_DMA_IRQ,
1747 .flags = IORESOURCE_IRQ,
1748 },
1749};
1750
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001751struct platform_device msm_bus_8064_sys_fabric = {
1752 .name = "msm_bus_fabric",
1753 .id = MSM_BUS_FAB_SYSTEM,
1754};
1755struct platform_device msm_bus_8064_apps_fabric = {
1756 .name = "msm_bus_fabric",
1757 .id = MSM_BUS_FAB_APPSS,
1758};
1759struct platform_device msm_bus_8064_mm_fabric = {
1760 .name = "msm_bus_fabric",
1761 .id = MSM_BUS_FAB_MMSS,
1762};
1763struct platform_device msm_bus_8064_sys_fpb = {
1764 .name = "msm_bus_fabric",
1765 .id = MSM_BUS_FAB_SYSTEM_FPB,
1766};
1767struct platform_device msm_bus_8064_cpss_fpb = {
1768 .name = "msm_bus_fabric",
1769 .id = MSM_BUS_FAB_CPSS_FPB,
1770};
1771
Yan He06913ce2011-08-26 16:33:46 -07001772static struct msm_sps_platform_data msm_sps_pdata = {
1773 .bamdma_restricted_pipes = 0x06,
1774};
1775
1776struct platform_device msm_device_sps_apq8064 = {
1777 .name = "msm_sps",
1778 .id = -1,
1779 .num_resources = ARRAY_SIZE(resources_sps),
1780 .resource = resources_sps,
1781 .dev.platform_data = &msm_sps_pdata,
1782};
1783
Eric Holmberg023d25c2012-03-01 12:27:55 -07001784static struct resource smd_resource[] = {
1785 {
1786 .name = "a9_m2a_0",
1787 .start = INT_A9_M2A_0,
1788 .flags = IORESOURCE_IRQ,
1789 },
1790 {
1791 .name = "a9_m2a_5",
1792 .start = INT_A9_M2A_5,
1793 .flags = IORESOURCE_IRQ,
1794 },
1795 {
1796 .name = "adsp_a11",
1797 .start = INT_ADSP_A11,
1798 .flags = IORESOURCE_IRQ,
1799 },
1800 {
1801 .name = "adsp_a11_smsm",
1802 .start = INT_ADSP_A11_SMSM,
1803 .flags = IORESOURCE_IRQ,
1804 },
1805 {
1806 .name = "dsps_a11",
1807 .start = INT_DSPS_A11,
1808 .flags = IORESOURCE_IRQ,
1809 },
1810 {
1811 .name = "dsps_a11_smsm",
1812 .start = INT_DSPS_A11_SMSM,
1813 .flags = IORESOURCE_IRQ,
1814 },
1815 {
1816 .name = "wcnss_a11",
1817 .start = INT_WCNSS_A11,
1818 .flags = IORESOURCE_IRQ,
1819 },
1820 {
1821 .name = "wcnss_a11_smsm",
1822 .start = INT_WCNSS_A11_SMSM,
1823 .flags = IORESOURCE_IRQ,
1824 },
1825};
1826
1827static struct smd_subsystem_config smd_config_list[] = {
1828 {
1829 .irq_config_id = SMD_MODEM,
1830 .subsys_name = "gss",
1831 .edge = SMD_APPS_MODEM,
1832
1833 .smd_int.irq_name = "a9_m2a_0",
1834 .smd_int.flags = IRQF_TRIGGER_RISING,
1835 .smd_int.irq_id = -1,
1836 .smd_int.device_name = "smd_dev",
1837 .smd_int.dev_id = 0,
1838 .smd_int.out_bit_pos = 1 << 3,
1839 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1840 .smd_int.out_offset = 0x8,
1841
1842 .smsm_int.irq_name = "a9_m2a_5",
1843 .smsm_int.flags = IRQF_TRIGGER_RISING,
1844 .smsm_int.irq_id = -1,
1845 .smsm_int.device_name = "smd_smsm",
1846 .smsm_int.dev_id = 0,
1847 .smsm_int.out_bit_pos = 1 << 4,
1848 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1849 .smsm_int.out_offset = 0x8,
1850 },
1851 {
1852 .irq_config_id = SMD_Q6,
1853 .subsys_name = "q6",
1854 .edge = SMD_APPS_QDSP,
1855
1856 .smd_int.irq_name = "adsp_a11",
1857 .smd_int.flags = IRQF_TRIGGER_RISING,
1858 .smd_int.irq_id = -1,
1859 .smd_int.device_name = "smd_dev",
1860 .smd_int.dev_id = 0,
1861 .smd_int.out_bit_pos = 1 << 15,
1862 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1863 .smd_int.out_offset = 0x8,
1864
1865 .smsm_int.irq_name = "adsp_a11_smsm",
1866 .smsm_int.flags = IRQF_TRIGGER_RISING,
1867 .smsm_int.irq_id = -1,
1868 .smsm_int.device_name = "smd_smsm",
1869 .smsm_int.dev_id = 0,
1870 .smsm_int.out_bit_pos = 1 << 14,
1871 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1872 .smsm_int.out_offset = 0x8,
1873 },
1874 {
1875 .irq_config_id = SMD_DSPS,
1876 .subsys_name = "dsps",
1877 .edge = SMD_APPS_DSPS,
1878
1879 .smd_int.irq_name = "dsps_a11",
1880 .smd_int.flags = IRQF_TRIGGER_RISING,
1881 .smd_int.irq_id = -1,
1882 .smd_int.device_name = "smd_dev",
1883 .smd_int.dev_id = 0,
1884 .smd_int.out_bit_pos = 1,
1885 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1886 .smd_int.out_offset = 0x4080,
1887
1888 .smsm_int.irq_name = "dsps_a11_smsm",
1889 .smsm_int.flags = IRQF_TRIGGER_RISING,
1890 .smsm_int.irq_id = -1,
1891 .smsm_int.device_name = "smd_smsm",
1892 .smsm_int.dev_id = 0,
1893 .smsm_int.out_bit_pos = 1,
1894 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1895 .smsm_int.out_offset = 0x4094,
1896 },
1897 {
1898 .irq_config_id = SMD_WCNSS,
1899 .subsys_name = "wcnss",
1900 .edge = SMD_APPS_WCNSS,
1901
1902 .smd_int.irq_name = "wcnss_a11",
1903 .smd_int.flags = IRQF_TRIGGER_RISING,
1904 .smd_int.irq_id = -1,
1905 .smd_int.device_name = "smd_dev",
1906 .smd_int.dev_id = 0,
1907 .smd_int.out_bit_pos = 1 << 25,
1908 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1909 .smd_int.out_offset = 0x8,
1910
1911 .smsm_int.irq_name = "wcnss_a11_smsm",
1912 .smsm_int.flags = IRQF_TRIGGER_RISING,
1913 .smsm_int.irq_id = -1,
1914 .smsm_int.device_name = "smd_smsm",
1915 .smsm_int.dev_id = 0,
1916 .smsm_int.out_bit_pos = 1 << 23,
1917 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1918 .smsm_int.out_offset = 0x8,
1919 },
1920};
1921
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001922static struct smd_subsystem_restart_config smd_ssr_config = {
1923 .disable_smsm_reset_handshake = 1,
1924};
1925
Eric Holmberg023d25c2012-03-01 12:27:55 -07001926static struct smd_platform smd_platform_data = {
1927 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1928 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001929 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001930};
1931
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001932struct platform_device msm_device_smd_apq8064 = {
1933 .name = "msm_smd",
1934 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001935 .resource = smd_resource,
1936 .num_resources = ARRAY_SIZE(smd_resource),
1937 .dev = {
1938 .platform_data = &smd_platform_data,
1939 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001940};
1941
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001942static struct resource resources_msm_pcie[] = {
1943 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001944 .name = "pcie_parf",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001945 .start = PCIE20_PARF_PHYS,
1946 .end = PCIE20_PARF_PHYS + PCIE20_PARF_SIZE - 1,
1947 .flags = IORESOURCE_MEM,
1948 },
1949 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001950 .name = "pcie_elbi",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001951 .start = PCIE20_ELBI_PHYS,
1952 .end = PCIE20_ELBI_PHYS + PCIE20_ELBI_SIZE - 1,
1953 .flags = IORESOURCE_MEM,
1954 },
1955 {
1956 .name = "pcie20",
1957 .start = PCIE20_PHYS,
1958 .end = PCIE20_PHYS + PCIE20_SIZE - 1,
1959 .flags = IORESOURCE_MEM,
1960 },
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001961};
1962
1963struct platform_device msm_device_pcie = {
1964 .name = "msm_pcie",
1965 .id = -1,
1966 .num_resources = ARRAY_SIZE(resources_msm_pcie),
1967 .resource = resources_msm_pcie,
1968};
1969
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001970#ifdef CONFIG_HW_RANDOM_MSM
1971/* PRNG device */
1972#define MSM_PRNG_PHYS 0x1A500000
1973static struct resource rng_resources = {
1974 .flags = IORESOURCE_MEM,
1975 .start = MSM_PRNG_PHYS,
1976 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1977};
1978
1979struct platform_device apq8064_device_rng = {
1980 .name = "msm_rng",
1981 .id = 0,
1982 .num_resources = 1,
1983 .resource = &rng_resources,
1984};
1985#endif
1986
Matt Wagantall292aace2012-01-26 19:12:34 -08001987static struct resource msm_gss_resources[] = {
1988 {
1989 .start = 0x10000000,
1990 .end = 0x10000000 + SZ_256 - 1,
1991 .flags = IORESOURCE_MEM,
1992 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001993 {
1994 .start = 0x10008000,
1995 .end = 0x10008000 + SZ_256 - 1,
1996 .flags = IORESOURCE_MEM,
1997 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001998};
1999
2000struct platform_device msm_gss = {
2001 .name = "pil_gss",
2002 .id = -1,
2003 .num_resources = ARRAY_SIZE(msm_gss_resources),
2004 .resource = msm_gss_resources,
2005};
2006
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002007static struct fs_driver_data gfx3d_fs_data = {
2008 .clks = (struct fs_clk_data[]){
2009 { .name = "core_clk", .reset_rate = 27000000 },
2010 { .name = "iface_clk" },
2011 { .name = "bus_clk" },
2012 { 0 }
2013 },
2014 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2015 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08002016};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002017
2018static struct fs_driver_data ijpeg_fs_data = {
2019 .clks = (struct fs_clk_data[]){
2020 { .name = "core_clk" },
2021 { .name = "iface_clk" },
2022 { .name = "bus_clk" },
2023 { 0 }
2024 },
2025 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2026};
2027
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002028static struct fs_driver_data mdp_fs_data = {
2029 .clks = (struct fs_clk_data[]){
2030 { .name = "core_clk" },
2031 { .name = "iface_clk" },
2032 { .name = "bus_clk" },
2033 { .name = "vsync_clk" },
2034 { .name = "lut_clk" },
2035 { .name = "tv_src_clk" },
2036 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07002037 { .name = "reset1_clk" },
2038 { .name = "reset2_clk" },
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002039 { 0 }
2040 },
2041 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2042 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2043};
2044
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002045static struct fs_driver_data rot_fs_data = {
2046 .clks = (struct fs_clk_data[]){
2047 { .name = "core_clk" },
2048 { .name = "iface_clk" },
2049 { .name = "bus_clk" },
2050 { 0 }
2051 },
2052 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2053};
2054
2055static struct fs_driver_data ved_fs_data = {
2056 .clks = (struct fs_clk_data[]){
2057 { .name = "core_clk" },
2058 { .name = "iface_clk" },
2059 { .name = "bus_clk" },
2060 { 0 }
2061 },
2062 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
2063 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
2064};
2065
2066static struct fs_driver_data vfe_fs_data = {
2067 .clks = (struct fs_clk_data[]){
2068 { .name = "core_clk" },
2069 { .name = "iface_clk" },
2070 { .name = "bus_clk" },
2071 { 0 }
2072 },
2073 .bus_port0 = MSM_BUS_MASTER_VFE,
2074};
2075
2076static struct fs_driver_data vpe_fs_data = {
2077 .clks = (struct fs_clk_data[]){
2078 { .name = "core_clk" },
2079 { .name = "iface_clk" },
2080 { .name = "bus_clk" },
2081 { 0 }
2082 },
2083 .bus_port0 = MSM_BUS_MASTER_VPE,
2084};
2085
2086static struct fs_driver_data vcap_fs_data = {
2087 .clks = (struct fs_clk_data[]){
2088 { .name = "core_clk" },
2089 { .name = "iface_clk" },
2090 { .name = "bus_clk" },
2091 { 0 },
2092 },
2093 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
2094};
2095
2096struct platform_device *apq8064_footswitch[] __initdata = {
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002097 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002098 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002099 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002100 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2101 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002102 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002103 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07002104 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002105};
2106unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08002107
Praveen Chidambaram78499012011-11-01 17:15:17 -06002108struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
2109 .reg_base_addrs = {
2110 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2111 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2112 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2113 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2114 },
2115 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002116 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06002117 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002118 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2119 .ipc_rpm_val = 4,
2120 .target_id = {
2121 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2122 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2123 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
2124 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2125 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2126 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
2127 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
2128 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
2129 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2130 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2131 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2132 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2133 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
2134 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
2135 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
2136 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
2137 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
2138 APPS_FABRIC_CFG_HALT, 2),
2139 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
2140 APPS_FABRIC_CFG_CLKMOD, 3),
2141 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
2142 APPS_FABRIC_CFG_IOCTL, 1),
2143 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2144 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
2145 SYS_FABRIC_CFG_HALT, 2),
2146 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
2147 SYS_FABRIC_CFG_CLKMOD, 3),
2148 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
2149 SYS_FABRIC_CFG_IOCTL, 1),
2150 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
2151 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
2152 MMSS_FABRIC_CFG_HALT, 2),
2153 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
2154 MMSS_FABRIC_CFG_CLKMOD, 3),
2155 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
2156 MMSS_FABRIC_CFG_IOCTL, 1),
2157 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
2158 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
2159 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
2160 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
2161 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
2162 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
2163 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
2164 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
2165 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
2166 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
2167 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
2168 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
2169 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
2170 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
2171 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
2172 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
2173 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
2174 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
2175 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
2176 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
2177 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
2178 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
2179 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
2180 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
2181 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
2182 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
2183 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
2184 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
2185 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
2186 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
2187 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
2188 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
2189 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
2190 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
2191 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
2192 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
2193 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
2194 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
2195 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
2196 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
2197 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
2198 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
2199 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
2200 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
2201 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
2202 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
2203 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
2204 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
2205 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
2206 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
2207 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
2208 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
2209 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2210 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
2211 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
2212 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
Joel Kingef390842012-05-23 16:42:48 -07002213 MSM_RPM_MAP(8064, VDDMIN_GPIO, VDDMIN_GPIO, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002214 },
2215 .target_status = {
2216 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
2217 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
2218 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
2219 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
2220 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
2221 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
2222 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
2223 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
2224 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
2225 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
2226 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
2227 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
2228 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
2229 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
2230 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
2231 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
2232 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
2233 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
2234 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
2235 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
2236 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
2237 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
2238 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
2239 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
2240 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
2241 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
2242 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
2243 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
2244 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
2245 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
2246 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
2247 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
2248 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
2249 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
2250 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
2251 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
2252 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
2253 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
2254 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
2255 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
2256 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
2257 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
2258 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
2259 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
2260 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
2261 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
2262 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
2263 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
2264 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
2265 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
2266 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
2267 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
2268 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
2269 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
2270 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
2271 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
2272 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
2273 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
2274 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
2275 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
2276 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
2277 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
2278 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
2279 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
2280 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
2281 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
2282 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
2283 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
2284 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
2285 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
2286 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
2287 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
2288 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
2289 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
2290 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
2291 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
2292 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
2293 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
2294 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
2295 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
2296 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
2297 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
2298 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
2299 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
2300 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
2301 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
2302 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
2303 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
2304 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
2305 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
2306 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
2307 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
2308 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
2309 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
2310 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
2311 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
2312 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
2313 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
2314 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
2315 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
2316 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
2317 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
2318 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
2319 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
2320 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
2321 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
2322 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
2323 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
2324 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
2325 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
2326 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
2327 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
2328 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
2329 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
2330 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
2331 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
2332 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
2333 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
2334 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
2335 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
2336 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
2337 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
2338 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
2339 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
2340 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
2341 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
2342 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
2343 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
2344 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
2345 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
2346 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
Joel Kingef390842012-05-23 16:42:48 -07002347 MSM_RPM_STATUS_ID_MAP(8064, VDDMIN_GPIO),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002348 },
2349 .target_ctrl_id = {
2350 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
2351 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
2352 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
2353 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
2354 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
2355 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
2356 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
2357 },
2358 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
2359 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
2360 .sel_last = MSM_RPM_8064_SEL_LAST,
2361 .ver = {3, 0, 0},
2362};
2363
2364struct platform_device apq8064_rpm_device = {
2365 .name = "msm_rpm",
2366 .id = -1,
2367};
2368
2369static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +05302370 .phys_addr_base = 0x0010DD04,
2371 .phys_size = SZ_256,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002372};
2373
2374struct platform_device apq8064_rpm_stat_device = {
2375 .name = "msm_rpm_stat",
2376 .id = -1,
2377 .dev = {
2378 .platform_data = &msm_rpm_stat_pdata,
2379 },
2380};
2381
Anji Jonnala2a8bd312012-11-01 13:11:42 +05302382static struct resource resources_rpm_master_stats[] = {
2383 {
2384 .start = MSM8064_RPM_MASTER_STATS_BASE,
2385 .end = MSM8064_RPM_MASTER_STATS_BASE + SZ_256,
2386 .flags = IORESOURCE_MEM,
2387 },
2388};
2389
2390static char *master_names[] = {
2391 "KPSS",
2392 "MPSS",
2393 "LPASS",
2394 "RIVA",
2395 "DSPS",
2396};
2397
2398static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
2399 .masters = master_names,
2400 .nomasters = ARRAY_SIZE(master_names),
2401};
2402
2403struct platform_device apq8064_rpm_master_stat_device = {
2404 .name = "msm_rpm_master_stat",
2405 .id = -1,
2406 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
2407 .resource = resources_rpm_master_stats,
2408 .dev = {
2409 .platform_data = &msm_rpm_master_stat_pdata,
2410 },
2411};
2412
Praveen Chidambaram78499012011-11-01 17:15:17 -06002413static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2414 .phys_addr_base = 0x0010C000,
2415 .reg_offsets = {
2416 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
2417 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
2418 },
2419 .phys_size = SZ_8K,
2420 .log_len = 4096, /* log's buffer length in bytes */
2421 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2422};
2423
2424struct platform_device apq8064_rpm_log_device = {
2425 .name = "msm_rpm_log",
2426 .id = -1,
2427 .dev = {
2428 .platform_data = &msm_rpm_log_pdata,
2429 },
2430};
2431
Jin Hongd3024e62012-02-09 16:13:32 -08002432/* Sensors DSPS platform data */
2433
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07002434#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
2435#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
2436#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
2437#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
2438#define PPSS_DSPS_PIPE_BASE 0x12800000
2439#define PPSS_DSPS_PIPE_SIZE 0x4000
2440#define PPSS_DSPS_DDR_BASE 0x8fe00000
2441#define PPSS_DSPS_DDR_SIZE 0x100000
2442#define PPSS_SMEM_BASE 0x80000000
2443#define PPSS_SMEM_SIZE 0x200000
2444#define PPSS_REG_PHYS_BASE 0x12080000
2445#define PPSS_WDOG_UNMASKED_INT_EN 0x1808
Jin Hongd3024e62012-02-09 16:13:32 -08002446
2447static struct dsps_clk_info dsps_clks[] = {};
2448static struct dsps_regulator_info dsps_regs[] = {};
2449
2450/*
2451 * Note: GPIOs field is intialized in run-time at the function
2452 * apq8064_init_dsps().
2453 */
2454
2455struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2456 .clks = dsps_clks,
2457 .clks_num = ARRAY_SIZE(dsps_clks),
2458 .gpios = NULL,
2459 .gpios_num = 0,
2460 .regs = dsps_regs,
2461 .regs_num = ARRAY_SIZE(dsps_regs),
2462 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07002463 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
2464 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
2465 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
2466 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
2467 .pipe_start = PPSS_DSPS_PIPE_BASE,
2468 .pipe_size = PPSS_DSPS_PIPE_SIZE,
2469 .ddr_start = PPSS_DSPS_DDR_BASE,
2470 .ddr_size = PPSS_DSPS_DDR_SIZE,
2471 .smem_start = PPSS_SMEM_BASE,
2472 .smem_size = PPSS_SMEM_SIZE,
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07002473 .ppss_wdog_unmasked_int_en_reg = PPSS_WDOG_UNMASKED_INT_EN,
Jin Hongd3024e62012-02-09 16:13:32 -08002474 .signature = DSPS_SIGNATURE,
2475};
2476
2477static struct resource msm_dsps_resources[] = {
2478 {
2479 .start = PPSS_REG_PHYS_BASE,
2480 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2481 .name = "ppss_reg",
2482 .flags = IORESOURCE_MEM,
2483 },
2484
2485 {
2486 .start = PPSS_WDOG_TIMER_IRQ,
2487 .end = PPSS_WDOG_TIMER_IRQ,
2488 .name = "ppss_wdog",
2489 .flags = IORESOURCE_IRQ,
2490 },
2491};
2492
2493struct platform_device msm_dsps_device_8064 = {
2494 .name = "msm_dsps",
2495 .id = 0,
2496 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2497 .resource = msm_dsps_resources,
2498 .dev.platform_data = &msm_dsps_pdata_8064,
2499};
2500
Praveen Chidambaram78499012011-11-01 17:15:17 -06002501#ifdef CONFIG_MSM_MPM
2502static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2503 [1] = MSM_GPIO_TO_INT(26),
2504 [2] = MSM_GPIO_TO_INT(88),
2505 [4] = MSM_GPIO_TO_INT(73),
2506 [5] = MSM_GPIO_TO_INT(74),
2507 [6] = MSM_GPIO_TO_INT(75),
2508 [7] = MSM_GPIO_TO_INT(76),
2509 [8] = MSM_GPIO_TO_INT(77),
2510 [9] = MSM_GPIO_TO_INT(36),
2511 [10] = MSM_GPIO_TO_INT(84),
2512 [11] = MSM_GPIO_TO_INT(7),
2513 [12] = MSM_GPIO_TO_INT(11),
2514 [13] = MSM_GPIO_TO_INT(52),
2515 [14] = MSM_GPIO_TO_INT(15),
2516 [15] = MSM_GPIO_TO_INT(83),
2517 [16] = USB3_HS_IRQ,
2518 [19] = MSM_GPIO_TO_INT(61),
2519 [20] = MSM_GPIO_TO_INT(58),
2520 [23] = MSM_GPIO_TO_INT(65),
2521 [24] = MSM_GPIO_TO_INT(63),
2522 [25] = USB1_HS_IRQ,
2523 [27] = HDMI_IRQ,
2524 [29] = MSM_GPIO_TO_INT(22),
2525 [30] = MSM_GPIO_TO_INT(72),
2526 [31] = USB4_HS_IRQ,
2527 [33] = MSM_GPIO_TO_INT(44),
2528 [34] = MSM_GPIO_TO_INT(39),
2529 [35] = MSM_GPIO_TO_INT(19),
2530 [36] = MSM_GPIO_TO_INT(23),
2531 [37] = MSM_GPIO_TO_INT(41),
2532 [38] = MSM_GPIO_TO_INT(30),
2533 [41] = MSM_GPIO_TO_INT(42),
2534 [42] = MSM_GPIO_TO_INT(56),
2535 [43] = MSM_GPIO_TO_INT(55),
2536 [44] = MSM_GPIO_TO_INT(50),
2537 [45] = MSM_GPIO_TO_INT(49),
2538 [46] = MSM_GPIO_TO_INT(47),
2539 [47] = MSM_GPIO_TO_INT(45),
2540 [48] = MSM_GPIO_TO_INT(38),
2541 [49] = MSM_GPIO_TO_INT(34),
2542 [50] = MSM_GPIO_TO_INT(32),
2543 [51] = MSM_GPIO_TO_INT(29),
2544 [52] = MSM_GPIO_TO_INT(18),
2545 [53] = MSM_GPIO_TO_INT(10),
2546 [54] = MSM_GPIO_TO_INT(81),
2547 [55] = MSM_GPIO_TO_INT(6),
Jaeseong GIMe630a592012-07-09 18:28:39 -07002548 [56] = MSM_GPIO_TO_INT(82),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002549};
2550
2551static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2552 TLMM_MSM_SUMMARY_IRQ,
2553 RPM_APCC_CPU0_GP_HIGH_IRQ,
2554 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2555 RPM_APCC_CPU0_GP_LOW_IRQ,
2556 RPM_APCC_CPU0_WAKE_UP_IRQ,
2557 RPM_APCC_CPU1_GP_HIGH_IRQ,
2558 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2559 RPM_APCC_CPU1_GP_LOW_IRQ,
2560 RPM_APCC_CPU1_WAKE_UP_IRQ,
2561 MSS_TO_APPS_IRQ_0,
2562 MSS_TO_APPS_IRQ_1,
2563 MSS_TO_APPS_IRQ_2,
2564 MSS_TO_APPS_IRQ_3,
2565 MSS_TO_APPS_IRQ_4,
2566 MSS_TO_APPS_IRQ_5,
2567 MSS_TO_APPS_IRQ_6,
2568 MSS_TO_APPS_IRQ_7,
2569 MSS_TO_APPS_IRQ_8,
2570 MSS_TO_APPS_IRQ_9,
2571 LPASS_SCSS_GP_LOW_IRQ,
2572 LPASS_SCSS_GP_MEDIUM_IRQ,
2573 LPASS_SCSS_GP_HIGH_IRQ,
2574 SPS_MTI_30,
2575 SPS_MTI_31,
2576 RIVA_APSS_SPARE_IRQ,
2577 RIVA_APPS_WLAN_SMSM_IRQ,
2578 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2579 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Chandra Ramachandran59851722012-07-23 11:19:48 -07002580 PM8821_SEC_IRQ_N,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002581};
2582
2583struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2584 .irqs_m2a = msm_mpm_irqs_m2a,
2585 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2586 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2587 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2588 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2589 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2590 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2591 .mpm_apps_ipc_val = BIT(1),
2592 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2593
2594};
2595#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002596
Joel King14fe7fa2012-05-27 14:26:11 -07002597/* AP2MDM_SOFT_RESET is implemented by the PON_RESET_N gpio */
Joel Kingdacbc822012-01-25 13:30:57 -08002598#define MDM2AP_ERRFATAL 19
2599#define AP2MDM_ERRFATAL 18
2600#define MDM2AP_STATUS 49
2601#define AP2MDM_STATUS 48
Joel King14fe7fa2012-05-27 14:26:11 -07002602#define AP2MDM_SOFT_RESET 27
Ameya Thakur2702baf2013-01-30 11:55:25 -08002603#define I2S_AP2MDM_SOFT_RESET 0
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002604#define AP2MDM_WAKEUP 35
Ameya Thakure155ece2012-07-09 12:08:37 -07002605#define I2S_AP2MDM_WAKEUP 44
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002606#define MDM2AP_PBLRDY 46
Ameya Thakur2702baf2013-01-30 11:55:25 -08002607#define AMDM2AP_PBLRDY_DSDA2 31
Ameya Thakure155ece2012-07-09 12:08:37 -07002608#define I2S_MDM2AP_PBLRDY 81
Joel Kingdacbc822012-01-25 13:30:57 -08002609
Ameya Thakur2702baf2013-01-30 11:55:25 -08002610/* Gpios for second MDM */
2611#define BMDM2AP_ERRFATAL 81
2612#define AP2BMDM_ERRFATAL 18
2613#define BMDM2AP_STATUS 32
2614#define AP2BMDM_STATUS 56
2615#define AP2BMDM_SOFT_RESET 3
2616#define AP2BMDM_WAKEUP 29
2617
Joel King3166e892013-02-26 11:16:08 -08002618#define SGLTE2_QSC2AP_STATUS 51
2619#define SGLTE2_QSC2AP_ERRFATAL 52
2620#define SGLTE2_PM2QSC_SOFT_RESET PM8921_GPIO_PM_TO_SYS(2)
2621#define SGLTE2_PM2QSC_KEYPADPWR PM8921_GPIO_PM_TO_SYS(21)
2622
Joel Kingdacbc822012-01-25 13:30:57 -08002623static struct resource mdm_resources[] = {
2624 {
2625 .start = MDM2AP_ERRFATAL,
2626 .end = MDM2AP_ERRFATAL,
2627 .name = "MDM2AP_ERRFATAL",
2628 .flags = IORESOURCE_IO,
2629 },
2630 {
2631 .start = AP2MDM_ERRFATAL,
2632 .end = AP2MDM_ERRFATAL,
2633 .name = "AP2MDM_ERRFATAL",
2634 .flags = IORESOURCE_IO,
2635 },
2636 {
2637 .start = MDM2AP_STATUS,
2638 .end = MDM2AP_STATUS,
2639 .name = "MDM2AP_STATUS",
2640 .flags = IORESOURCE_IO,
2641 },
2642 {
2643 .start = AP2MDM_STATUS,
2644 .end = AP2MDM_STATUS,
2645 .name = "AP2MDM_STATUS",
2646 .flags = IORESOURCE_IO,
2647 },
2648 {
Joel King14fe7fa2012-05-27 14:26:11 -07002649 .start = AP2MDM_SOFT_RESET,
2650 .end = AP2MDM_SOFT_RESET,
2651 .name = "AP2MDM_SOFT_RESET",
Joel Kingdacbc822012-01-25 13:30:57 -08002652 .flags = IORESOURCE_IO,
2653 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002654 {
2655 .start = AP2MDM_WAKEUP,
2656 .end = AP2MDM_WAKEUP,
2657 .name = "AP2MDM_WAKEUP",
2658 .flags = IORESOURCE_IO,
2659 },
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002660 {
2661 .start = MDM2AP_PBLRDY,
2662 .end = MDM2AP_PBLRDY,
2663 .name = "MDM2AP_PBLRDY",
2664 .flags = IORESOURCE_IO,
2665 },
Joel Kingdacbc822012-01-25 13:30:57 -08002666};
2667
Ameya Thakur2702baf2013-01-30 11:55:25 -08002668static struct resource mdm_dsda2_amdm_resources[] = {
2669 {
2670 .start = MDM2AP_ERRFATAL,
2671 .end = MDM2AP_ERRFATAL,
2672 .name = "MDM2AP_ERRFATAL",
2673 .flags = IORESOURCE_IO,
2674 },
2675 {
2676 .start = AP2MDM_ERRFATAL,
2677 .end = AP2MDM_ERRFATAL,
2678 .name = "AP2MDM_ERRFATAL",
2679 .flags = IORESOURCE_IO,
2680 },
2681 {
2682 .start = MDM2AP_STATUS,
2683 .end = MDM2AP_STATUS,
2684 .name = "MDM2AP_STATUS",
2685 .flags = IORESOURCE_IO,
2686 },
2687 {
2688 .start = AP2MDM_STATUS,
2689 .end = AP2MDM_STATUS,
2690 .name = "AP2MDM_STATUS",
2691 .flags = IORESOURCE_IO,
2692 },
2693 {
2694 .start = AP2MDM_SOFT_RESET,
2695 .end = AP2MDM_SOFT_RESET,
2696 .name = "AP2MDM_SOFT_RESET",
2697 .flags = IORESOURCE_IO,
2698 },
2699 {
2700 .start = AP2MDM_WAKEUP,
2701 .end = AP2MDM_WAKEUP,
2702 .name = "AP2MDM_WAKEUP",
2703 .flags = IORESOURCE_IO,
2704 },
2705 {
2706 .start = AMDM2AP_PBLRDY_DSDA2,
2707 .end = AMDM2AP_PBLRDY_DSDA2,
2708 .name = "MDM2AP_PBLRDY",
2709 .flags = IORESOURCE_IO,
2710 },
2711};
2712
2713static struct resource mdm_dsda2_bmdm_resources[] = {
2714 {
2715 .start = BMDM2AP_ERRFATAL,
2716 .end = BMDM2AP_ERRFATAL,
2717 .name = "MDM2AP_ERRFATAL",
2718 .flags = IORESOURCE_IO,
2719 },
2720 {
2721 .start = AP2BMDM_ERRFATAL,
2722 .end = AP2BMDM_ERRFATAL,
2723 .name = "AP2MDM_ERRFATAL",
2724 .flags = IORESOURCE_IO,
2725 },
2726 {
2727 .start = BMDM2AP_STATUS,
2728 .end = BMDM2AP_STATUS,
2729 .name = "MDM2AP_STATUS",
2730 .flags = IORESOURCE_IO,
2731 },
2732 {
2733 .start = AP2BMDM_STATUS,
2734 .end = AP2BMDM_STATUS,
2735 .name = "AP2MDM_STATUS",
2736 .flags = IORESOURCE_IO,
2737 },
2738 {
2739 .start = AP2BMDM_SOFT_RESET,
2740 .end = AP2BMDM_SOFT_RESET,
2741 .name = "AP2MDM_SOFT_RESET",
2742 .flags = IORESOURCE_IO,
2743 },
2744 {
2745 .start = AP2BMDM_WAKEUP,
2746 .end = AP2BMDM_WAKEUP,
2747 .name = "AP2MDM_WAKEUP",
2748 .flags = IORESOURCE_IO,
2749 },
2750};
2751
Ameya Thakure155ece2012-07-09 12:08:37 -07002752static struct resource i2s_mdm_resources[] = {
2753 {
2754 .start = MDM2AP_ERRFATAL,
2755 .end = MDM2AP_ERRFATAL,
2756 .name = "MDM2AP_ERRFATAL",
2757 .flags = IORESOURCE_IO,
2758 },
2759 {
2760 .start = AP2MDM_ERRFATAL,
2761 .end = AP2MDM_ERRFATAL,
2762 .name = "AP2MDM_ERRFATAL",
2763 .flags = IORESOURCE_IO,
2764 },
2765 {
2766 .start = MDM2AP_STATUS,
2767 .end = MDM2AP_STATUS,
2768 .name = "MDM2AP_STATUS",
2769 .flags = IORESOURCE_IO,
2770 },
2771 {
2772 .start = AP2MDM_STATUS,
2773 .end = AP2MDM_STATUS,
2774 .name = "AP2MDM_STATUS",
2775 .flags = IORESOURCE_IO,
2776 },
2777 {
2778 .start = I2S_AP2MDM_SOFT_RESET,
2779 .end = I2S_AP2MDM_SOFT_RESET,
2780 .name = "AP2MDM_SOFT_RESET",
2781 .flags = IORESOURCE_IO,
2782 },
2783 {
2784 .start = I2S_AP2MDM_WAKEUP,
2785 .end = I2S_AP2MDM_WAKEUP,
2786 .name = "AP2MDM_WAKEUP",
2787 .flags = IORESOURCE_IO,
2788 },
2789 {
2790 .start = I2S_MDM2AP_PBLRDY,
2791 .end = I2S_MDM2AP_PBLRDY,
2792 .name = "MDM2AP_PBLRDY",
2793 .flags = IORESOURCE_IO,
2794 },
2795};
2796
Joel King3166e892013-02-26 11:16:08 -08002797static struct resource sglte2_qsc_resources[] = {
2798 {
2799 .start = SGLTE2_QSC2AP_ERRFATAL,
2800 .end = SGLTE2_QSC2AP_ERRFATAL,
2801 .name = "MDM2AP_ERRFATAL",
2802 .flags = IORESOURCE_IO,
2803 },
2804 {
2805 .start = AP2MDM_ERRFATAL,
2806 .end = AP2MDM_ERRFATAL,
2807 .name = "AP2MDM_ERRFATAL",
2808 .flags = IORESOURCE_IO,
2809 },
2810 {
2811 .start = SGLTE2_QSC2AP_STATUS,
2812 .end = SGLTE2_QSC2AP_STATUS,
2813 .name = "MDM2AP_STATUS",
2814 .flags = IORESOURCE_IO,
2815 },
2816 {
2817 .start = AP2MDM_STATUS,
2818 .end = AP2MDM_STATUS,
2819 .name = "AP2MDM_STATUS",
2820 .flags = IORESOURCE_IO,
2821 },
2822 {
2823 .start = SGLTE2_PM2QSC_KEYPADPWR,
2824 .end = SGLTE2_PM2QSC_KEYPADPWR,
2825 .name = "AP2MDM_KPDPWR_N",
2826 .flags = IORESOURCE_IO,
2827 },
2828 {
2829 .start = SGLTE2_PM2QSC_SOFT_RESET,
2830 .end = SGLTE2_PM2QSC_SOFT_RESET,
2831 .name = "AP2MDM_SOFT_RESET",
2832 .flags = IORESOURCE_IO,
2833 },
2834};
2835
Joel Kingdacbc822012-01-25 13:30:57 -08002836struct platform_device mdm_8064_device = {
2837 .name = "mdm2_modem",
2838 .id = -1,
2839 .num_resources = ARRAY_SIZE(mdm_resources),
2840 .resource = mdm_resources,
2841};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002842
Ameya Thakur2702baf2013-01-30 11:55:25 -08002843struct platform_device amdm_8064_device = {
2844 .name = "mdm2_modem",
2845 .id = 0,
2846 .num_resources = ARRAY_SIZE(mdm_dsda2_amdm_resources),
2847 .resource = mdm_dsda2_amdm_resources,
2848};
2849
2850struct platform_device bmdm_8064_device = {
2851 .name = "mdm2_modem",
2852 .id = 1,
2853 .num_resources = ARRAY_SIZE(mdm_dsda2_bmdm_resources),
2854 .resource = mdm_dsda2_bmdm_resources,
2855};
2856
Ameya Thakure155ece2012-07-09 12:08:37 -07002857struct platform_device i2s_mdm_8064_device = {
2858 .name = "mdm2_modem",
2859 .id = -1,
2860 .num_resources = ARRAY_SIZE(i2s_mdm_resources),
2861 .resource = i2s_mdm_resources,
2862};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002863
Joel King3166e892013-02-26 11:16:08 -08002864struct platform_device sglte_mdm_8064_device = {
2865 .name = "mdm2_modem",
2866 .id = 0,
2867 .num_resources = ARRAY_SIZE(mdm_resources),
2868 .resource = mdm_resources,
2869};
2870
2871struct platform_device sglte2_qsc_8064_device = {
2872 .name = "mdm2_modem",
2873 .id = 1,
2874 .num_resources = ARRAY_SIZE(sglte2_qsc_resources),
2875 .resource = sglte2_qsc_resources,
2876};
2877
Steve Mucklea9aac292012-11-02 15:41:00 -07002878static struct msm_dcvs_sync_rule apq8064_dcvs_sync_rules[] = {
2879 {1026000, 400000},
2880 {384000, 200000},
Steve Muckle93bb4252012-11-12 14:20:39 -08002881 {0, 128000},
Steve Mucklea9aac292012-11-02 15:41:00 -07002882};
2883
2884static struct msm_dcvs_platform_data apq8064_dcvs_data = {
2885 .sync_rules = apq8064_dcvs_sync_rules,
2886 .num_sync_rules = ARRAY_SIZE(apq8064_dcvs_sync_rules),
Steve Muckle28ddcdd2012-11-21 10:12:39 -08002887 .gpu_max_nom_khz = 320000,
Steve Mucklea9aac292012-11-02 15:41:00 -07002888};
2889
2890struct platform_device apq8064_dcvs_device = {
2891 .name = "dcvs",
2892 .id = -1,
2893 .dev = {
2894 .platform_data = &apq8064_dcvs_data,
2895 },
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002896};
2897
2898static struct msm_dcvs_core_info apq8064_core_info = {
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002899 .num_cores = 4,
2900 .sensors = (int[]){7, 8, 9, 10},
2901 .thermal_poll_ms = 60000,
2902 .core_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002903 .core_type = MSM_DCVS_CORE_TYPE_CPU,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002904 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002905 .algo_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002906 .disable_pc_threshold = 1458000,
2907 .em_win_size_min_us = 100000,
2908 .em_win_size_max_us = 300000,
2909 .em_max_util_pct = 97,
2910 .group_id = 1,
2911 .max_freq_chg_time_us = 100000,
2912 .slack_mode_dynamic = 0,
2913 .slack_weight_thresh_pct = 3,
2914 .slack_time_min_us = 45000,
2915 .slack_time_max_us = 45000,
Steve Muckle8d0782e2012-12-06 14:31:00 -08002916 .ss_no_corr_below_freq = 0,
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002917 .ss_win_size_min_us = 1000000,
2918 .ss_win_size_max_us = 1000000,
2919 .ss_util_pct = 95,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002920 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002921 .energy_coeffs = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002922 .active_coeff_a = 336,
2923 .active_coeff_b = 0,
2924 .active_coeff_c = 0,
2925
2926 .leakage_coeff_a = -17720,
2927 .leakage_coeff_b = 37,
2928 .leakage_coeff_c = 3329,
2929 .leakage_coeff_d = -277,
2930 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002931 .power_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002932 .current_temp = 25,
Steve Mucklea9aac292012-11-02 15:41:00 -07002933 .num_freq = 0, /* set at runtime */
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002934 }
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002935};
2936
Abhijeet Dharmapurikar6e9b34f2012-09-10 16:03:39 -07002937#define APQ8064_LPM_LATENCY 1000 /* >100 usec for WFI */
2938
2939static struct msm_gov_platform_data gov_platform_data = {
2940 .info = &apq8064_core_info,
2941 .latency = APQ8064_LPM_LATENCY,
2942};
2943
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002944struct platform_device apq8064_msm_gov_device = {
2945 .name = "msm_dcvs_gov",
2946 .id = -1,
2947 .dev = {
Abhijeet Dharmapurikar6e9b34f2012-09-10 16:03:39 -07002948 .platform_data = &gov_platform_data,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002949 },
2950};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002951
Abhijeet Dharmapurikarde91d2c2012-08-23 14:36:59 -07002952static struct msm_mpd_algo_param apq8064_mpd_algo_param = {
2953 .em_win_size_min_us = 10000,
2954 .em_win_size_max_us = 100000,
2955 .em_max_util_pct = 90,
2956 .online_util_pct_min = 60,
2957 .slack_time_min_us = 50000,
2958 .slack_time_max_us = 100000,
2959};
2960
2961struct platform_device apq8064_msm_mpd_device = {
2962 .name = "msm_mpdecision",
2963 .id = -1,
2964 .dev = {
2965 .platform_data = &apq8064_mpd_algo_param,
2966 },
2967};
2968
Terence Hampson2e1705f2012-04-11 19:55:29 -04002969#ifdef CONFIG_MSM_VCAP
2970#define VCAP_HW_BASE 0x05900000
2971
2972static struct msm_bus_vectors vcap_init_vectors[] = {
2973 {
2974 .src = MSM_BUS_MASTER_VIDEO_CAP,
2975 .dst = MSM_BUS_SLAVE_EBI_CH0,
2976 .ab = 0,
2977 .ib = 0,
2978 },
2979};
2980
Terence Hampson2e1705f2012-04-11 19:55:29 -04002981static struct msm_bus_vectors vcap_480_vectors[] = {
2982 {
2983 .src = MSM_BUS_MASTER_VIDEO_CAP,
2984 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson779dc762012-06-07 15:59:27 -04002985 .ab = 480 * 720 * 3 * 60,
2986 .ib = 480 * 720 * 3 * 60 * 1.5,
2987 },
2988};
2989
2990static struct msm_bus_vectors vcap_576_vectors[] = {
2991 {
2992 .src = MSM_BUS_MASTER_VIDEO_CAP,
2993 .dst = MSM_BUS_SLAVE_EBI_CH0,
2994 .ab = 576 * 720 * 3 * 60,
2995 .ib = 576 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002996 },
2997};
2998
2999static struct msm_bus_vectors vcap_720_vectors[] = {
3000 {
3001 .src = MSM_BUS_MASTER_VIDEO_CAP,
3002 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04003003 .ab = 1280 * 720 * 3 * 60,
3004 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04003005 },
3006};
3007
3008static struct msm_bus_vectors vcap_1080_vectors[] = {
3009 {
3010 .src = MSM_BUS_MASTER_VIDEO_CAP,
3011 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04003012 .ab = 1920 * 1080 * 3 * 60,
3013 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04003014 },
3015};
3016
3017static struct msm_bus_paths vcap_bus_usecases[] = {
3018 {
3019 ARRAY_SIZE(vcap_init_vectors),
3020 vcap_init_vectors,
3021 },
3022 {
3023 ARRAY_SIZE(vcap_480_vectors),
3024 vcap_480_vectors,
3025 },
3026 {
Terence Hampson779dc762012-06-07 15:59:27 -04003027 ARRAY_SIZE(vcap_576_vectors),
3028 vcap_576_vectors,
3029 },
3030 {
Terence Hampson2e1705f2012-04-11 19:55:29 -04003031 ARRAY_SIZE(vcap_720_vectors),
3032 vcap_720_vectors,
3033 },
3034 {
3035 ARRAY_SIZE(vcap_1080_vectors),
3036 vcap_1080_vectors,
3037 },
3038};
3039
3040static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
3041 vcap_bus_usecases,
3042 ARRAY_SIZE(vcap_bus_usecases),
3043};
3044
3045static struct resource msm_vcap_resources[] = {
3046 {
3047 .name = "vcap",
3048 .start = VCAP_HW_BASE,
3049 .end = VCAP_HW_BASE + SZ_1M - 1,
3050 .flags = IORESOURCE_MEM,
3051 },
3052 {
Terence Hampsonaeb793e2012-05-11 11:41:16 -04003053 .name = "vc_irq",
Terence Hampson2e1705f2012-04-11 19:55:29 -04003054 .start = VCAP_VC,
3055 .end = VCAP_VC,
3056 .flags = IORESOURCE_IRQ,
3057 },
Terence Hampsonaeb793e2012-05-11 11:41:16 -04003058 {
3059 .name = "vp_irq",
3060 .start = VCAP_VP,
3061 .end = VCAP_VP,
3062 .flags = IORESOURCE_IRQ,
3063 },
Terence Hampson2e1705f2012-04-11 19:55:29 -04003064};
3065
3066static unsigned vcap_gpios[] = {
3067 2, 3, 4, 5, 6, 7, 8, 9, 10,
3068 11, 12, 13, 18, 19, 20, 21,
3069 22, 23, 24, 25, 26, 80, 82,
3070 83, 84, 85, 86, 87,
3071};
3072
3073static struct vcap_platform_data vcap_pdata = {
3074 .gpios = vcap_gpios,
3075 .num_gpios = ARRAY_SIZE(vcap_gpios),
3076 .bus_client_pdata = &vcap_axi_client_pdata
3077};
3078
3079struct platform_device msm8064_device_vcap = {
3080 .name = "msm_vcap",
3081 .id = 0,
3082 .resource = msm_vcap_resources,
3083 .num_resources = ARRAY_SIZE(msm_vcap_resources),
3084 .dev = {
3085 .platform_data = &vcap_pdata,
3086 },
3087};
3088#endif
3089
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003090static struct resource msm_cache_erp_resources[] = {
3091 {
3092 .name = "l1_irq",
3093 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3094 .flags = IORESOURCE_IRQ,
3095 },
3096 {
3097 .name = "l2_irq",
3098 .start = APCC_QGICL2IRPTREQ,
3099 .flags = IORESOURCE_IRQ,
3100 }
3101};
3102
3103struct platform_device apq8064_device_cache_erp = {
3104 .name = "msm_cache_erp",
3105 .id = -1,
3106 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3107 .resource = msm_cache_erp_resources,
3108};
Pratik Patel212ab362012-03-16 12:30:07 -07003109
Pratik Patel3b0ca882012-06-01 16:54:14 -07003110#define CORESIGHT_PHYS_BASE 0x01A00000
3111#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
3112#define CORESIGHT_ETM2_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1E000)
3113#define CORESIGHT_ETM3_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1F000)
Pratik Patel212ab362012-03-16 12:30:07 -07003114
Pratik Patel3b0ca882012-06-01 16:54:14 -07003115static struct resource coresight_funnel_resources[] = {
Pratik Patel212ab362012-03-16 12:30:07 -07003116 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003117 .start = CORESIGHT_FUNNEL_PHYS_BASE,
3118 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel212ab362012-03-16 12:30:07 -07003119 .flags = IORESOURCE_MEM,
3120 },
3121};
3122
Pratik Patel3b0ca882012-06-01 16:54:14 -07003123static const int coresight_funnel_outports[] = { 0, 1 };
3124static const int coresight_funnel_child_ids[] = { 0, 1 };
3125static const int coresight_funnel_child_ports[] = { 0, 0 };
3126
3127static struct coresight_platform_data coresight_funnel_pdata = {
3128 .id = 2,
3129 .name = "coresight-funnel",
Pratik Patel98e6ce32012-09-06 09:41:49 -07003130 .nr_inports = 8,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003131 .outports = coresight_funnel_outports,
3132 .child_ids = coresight_funnel_child_ids,
3133 .child_ports = coresight_funnel_child_ports,
3134 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
3135};
3136
3137struct platform_device apq8064_coresight_funnel_device = {
3138 .name = "coresight-funnel",
Pratik Patel212ab362012-03-16 12:30:07 -07003139 .id = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003140 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
3141 .resource = coresight_funnel_resources,
3142 .dev = {
3143 .platform_data = &coresight_funnel_pdata,
3144 },
3145};
3146
3147static struct resource coresight_etm2_resources[] = {
3148 {
3149 .start = CORESIGHT_ETM2_PHYS_BASE,
3150 .end = CORESIGHT_ETM2_PHYS_BASE + SZ_4K - 1,
3151 .flags = IORESOURCE_MEM,
3152 },
3153};
3154
3155static const int coresight_etm2_outports[] = { 0 };
3156static const int coresight_etm2_child_ids[] = { 2 };
3157static const int coresight_etm2_child_ports[] = { 4 };
3158
3159static struct coresight_platform_data coresight_etm2_pdata = {
3160 .id = 6,
3161 .name = "coresight-etm2",
Pratik Patel98e6ce32012-09-06 09:41:49 -07003162 .nr_inports = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003163 .outports = coresight_etm2_outports,
3164 .child_ids = coresight_etm2_child_ids,
3165 .child_ports = coresight_etm2_child_ports,
3166 .nr_outports = ARRAY_SIZE(coresight_etm2_outports),
3167};
3168
3169struct platform_device coresight_etm2_device = {
3170 .name = "coresight-etm",
3171 .id = 2,
3172 .num_resources = ARRAY_SIZE(coresight_etm2_resources),
3173 .resource = coresight_etm2_resources,
3174 .dev = {
3175 .platform_data = &coresight_etm2_pdata,
3176 },
3177};
3178
3179static struct resource coresight_etm3_resources[] = {
3180 {
3181 .start = CORESIGHT_ETM3_PHYS_BASE,
3182 .end = CORESIGHT_ETM3_PHYS_BASE + SZ_4K - 1,
3183 .flags = IORESOURCE_MEM,
3184 },
3185};
3186
3187static const int coresight_etm3_outports[] = { 0 };
3188static const int coresight_etm3_child_ids[] = { 2 };
3189static const int coresight_etm3_child_ports[] = { 5 };
3190
3191static struct coresight_platform_data coresight_etm3_pdata = {
3192 .id = 7,
3193 .name = "coresight-etm3",
Pratik Patel98e6ce32012-09-06 09:41:49 -07003194 .nr_inports = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003195 .outports = coresight_etm3_outports,
3196 .child_ids = coresight_etm3_child_ids,
3197 .child_ports = coresight_etm3_child_ports,
3198 .nr_outports = ARRAY_SIZE(coresight_etm3_outports),
3199};
3200
3201struct platform_device coresight_etm3_device = {
3202 .name = "coresight-etm",
3203 .id = 3,
3204 .num_resources = ARRAY_SIZE(coresight_etm3_resources),
3205 .resource = coresight_etm3_resources,
3206 .dev = {
3207 .platform_data = &coresight_etm3_pdata,
3208 },
Pratik Patel212ab362012-03-16 12:30:07 -07003209};
Laura Abbott0577d7b2012-04-17 11:14:30 -07003210
3211struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
3212 /* Camera */
3213 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003214 .name = "ijpeg_src",
3215 .domain = CAMERA_DOMAIN,
3216 },
3217 /* Camera */
3218 {
3219 .name = "ijpeg_dst",
3220 .domain = CAMERA_DOMAIN,
3221 },
3222 /* Camera */
3223 {
3224 .name = "jpegd_src",
3225 .domain = CAMERA_DOMAIN,
3226 },
3227 /* Camera */
3228 {
3229 .name = "jpegd_dst",
3230 .domain = CAMERA_DOMAIN,
3231 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003232 /* Rotator src*/
Laura Abbott0577d7b2012-04-17 11:14:30 -07003233 {
3234 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07003235 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003236 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003237 /* Rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003238 {
3239 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07003240 .domain = ROTATOR_DST_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003241 },
3242 /* Video */
3243 {
3244 .name = "vcodec_a_mm1",
3245 .domain = VIDEO_DOMAIN,
3246 },
3247 /* Video */
3248 {
3249 .name = "vcodec_b_mm2",
3250 .domain = VIDEO_DOMAIN,
3251 },
3252 /* Video */
3253 {
3254 .name = "vcodec_a_stream",
3255 .domain = VIDEO_DOMAIN,
3256 },
3257};
3258
3259static struct mem_pool apq8064_video_pools[] = {
3260 /*
3261 * Video hardware has the following requirements:
3262 * 1. All video addresses used by the video hardware must be at a higher
3263 * address than video firmware address.
3264 * 2. Video hardware can only access a range of 256MB from the base of
3265 * the video firmware.
3266 */
3267 [VIDEO_FIRMWARE_POOL] =
3268 /* Low addresses, intended for video firmware */
3269 {
3270 .paddr = SZ_128K,
3271 .size = SZ_16M - SZ_128K,
3272 },
3273 [VIDEO_MAIN_POOL] =
3274 /* Main video pool */
3275 {
3276 .paddr = SZ_16M,
3277 .size = SZ_256M - SZ_16M,
3278 },
3279 [GEN_POOL] =
3280 /* Remaining address space up to 2G */
3281 {
3282 .paddr = SZ_256M,
3283 .size = SZ_2G - SZ_256M,
3284 },
3285};
3286
3287static struct mem_pool apq8064_camera_pools[] = {
3288 [GEN_POOL] =
3289 /* One address space for camera */
3290 {
3291 .paddr = SZ_128K,
3292 .size = SZ_2G - SZ_128K,
3293 },
3294};
3295
Olav Hauganef95ae32012-05-15 09:50:30 -07003296static struct mem_pool apq8064_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003297 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003298 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003299 {
3300 .paddr = SZ_128K,
3301 .size = SZ_2G - SZ_128K,
3302 },
3303};
3304
Olav Hauganef95ae32012-05-15 09:50:30 -07003305static struct mem_pool apq8064_display_write_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003306 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003307 /* One address space for display writes */
3308 {
3309 .paddr = SZ_128K,
3310 .size = SZ_2G - SZ_128K,
3311 },
3312};
3313
3314static struct mem_pool apq8064_rotator_src_pools[] = {
3315 [GEN_POOL] =
3316 /* One address space for rotator src */
3317 {
3318 .paddr = SZ_128K,
3319 .size = SZ_2G - SZ_128K,
3320 },
3321};
3322
3323static struct mem_pool apq8064_rotator_dst_pools[] = {
3324 [GEN_POOL] =
3325 /* One address space for rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003326 {
3327 .paddr = SZ_128K,
3328 .size = SZ_2G - SZ_128K,
3329 },
3330};
3331
3332static struct msm_iommu_domain apq8064_iommu_domains[] = {
3333 [VIDEO_DOMAIN] = {
3334 .iova_pools = apq8064_video_pools,
3335 .npools = ARRAY_SIZE(apq8064_video_pools),
3336 },
3337 [CAMERA_DOMAIN] = {
3338 .iova_pools = apq8064_camera_pools,
3339 .npools = ARRAY_SIZE(apq8064_camera_pools),
3340 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003341 [DISPLAY_READ_DOMAIN] = {
3342 .iova_pools = apq8064_display_read_pools,
3343 .npools = ARRAY_SIZE(apq8064_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003344 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003345 [DISPLAY_WRITE_DOMAIN] = {
3346 .iova_pools = apq8064_display_write_pools,
3347 .npools = ARRAY_SIZE(apq8064_display_write_pools),
3348 },
3349 [ROTATOR_SRC_DOMAIN] = {
3350 .iova_pools = apq8064_rotator_src_pools,
3351 .npools = ARRAY_SIZE(apq8064_rotator_src_pools),
3352 },
3353 [ROTATOR_DST_DOMAIN] = {
3354 .iova_pools = apq8064_rotator_dst_pools,
3355 .npools = ARRAY_SIZE(apq8064_rotator_dst_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003356 },
3357};
3358
3359struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
3360 .domains = apq8064_iommu_domains,
3361 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
3362 .domain_names = apq8064_iommu_ctx_names,
3363 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
3364 .domain_alloc_flags = 0,
3365};
3366
3367struct platform_device apq8064_iommu_domain_device = {
3368 .name = "iommu_domains",
3369 .id = -1,
3370 .dev = {
3371 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07003372 }
3373};
3374
3375struct msm_rtb_platform_data apq8064_rtb_pdata = {
3376 .size = SZ_1M,
3377};
3378
3379static int __init msm_rtb_set_buffer_size(char *p)
3380{
3381 int s;
3382
3383 s = memparse(p, NULL);
3384 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
3385 return 0;
3386}
3387early_param("msm_rtb_size", msm_rtb_set_buffer_size);
3388
3389struct platform_device apq8064_rtb_device = {
3390 .name = "msm_rtb",
3391 .id = -1,
3392 .dev = {
3393 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003394 },
3395};
Laura Abbott93a4a352012-05-25 09:26:35 -07003396
3397#define APQ8064_L1_SIZE SZ_1M
3398/*
3399 * The actual L2 size is smaller but we need a larger buffer
3400 * size to store other dump information
3401 */
3402#define APQ8064_L2_SIZE SZ_8M
3403
3404struct msm_cache_dump_platform_data apq8064_cache_dump_pdata = {
3405 .l2_size = APQ8064_L2_SIZE,
3406 .l1_size = APQ8064_L1_SIZE,
3407};
3408
3409struct platform_device apq8064_cache_dump_device = {
3410 .name = "msm_cache_dump",
3411 .id = -1,
3412 .dev = {
3413 .platform_data = &apq8064_cache_dump_pdata,
3414 },
3415};