blob: 248ac5f8708e059befb768f07c3d9462d27a7521 [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
24#include <asm/smp.h>
25#include "agp.h"
26#include "intel-agp.h"
27#include <linux/intel-gtt.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
33 * on the Intel IOMMU support (CONFIG_DMAR).
34 * Only newer chipsets need to bother with this, of course.
35 */
36#ifdef CONFIG_DMAR
37#define USE_PCI_DMA_API 1
38#endif
39
Jesse Barnesd1d6ca72010-07-08 09:22:46 -070040/* Max amount of stolen space, anything above will be returned to Linux */
41int intel_max_stolen = 32 * 1024 * 1024;
42EXPORT_SYMBOL(intel_max_stolen);
43
Daniel Vetterf51b7662010-04-14 00:29:52 +020044static const struct aper_size_info_fixed intel_i810_sizes[] =
45{
46 {64, 16384, 4},
47 /* The 32M mode still requires a 64k gatt */
48 {32, 8192, 4}
49};
50
51#define AGP_DCACHE_MEMORY 1
52#define AGP_PHYS_MEMORY 2
53#define INTEL_AGP_CACHED_MEMORY 3
54
55static struct gatt_mask intel_i810_masks[] =
56{
57 {.mask = I810_PTE_VALID, .type = 0},
58 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
59 {.mask = I810_PTE_VALID, .type = 0},
60 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
61 .type = INTEL_AGP_CACHED_MEMORY}
62};
63
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080064#define INTEL_AGP_UNCACHED_MEMORY 0
65#define INTEL_AGP_CACHED_MEMORY_LLC 1
66#define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
67#define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
68#define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
69
70static struct gatt_mask intel_gen6_masks[] =
71{
72 {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
73 .type = INTEL_AGP_UNCACHED_MEMORY },
74 {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
75 .type = INTEL_AGP_CACHED_MEMORY_LLC },
76 {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
77 .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
78 {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
79 .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
80 {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
81 .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
82};
83
Daniel Vetter1a997ff2010-09-08 21:18:53 +020084struct intel_gtt_driver {
85 unsigned int gen : 8;
86 unsigned int is_g33 : 1;
87 unsigned int is_pineview : 1;
88 unsigned int is_ironlake : 1;
Daniel Vetter73800422010-08-29 17:29:50 +020089 /* Chipset specific GTT setup */
90 int (*setup)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020091};
92
Daniel Vetterf51b7662010-04-14 00:29:52 +020093static struct _intel_private {
Daniel Vetter0ade6382010-08-24 22:18:41 +020094 struct intel_gtt base;
Daniel Vetter1a997ff2010-09-08 21:18:53 +020095 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020096 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020097 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020098 u8 __iomem *registers;
Daniel Vetterf67eab62010-08-29 17:27:36 +020099 phys_addr_t gtt_bus_addr;
Daniel Vetter73800422010-08-29 17:29:50 +0200100 phys_addr_t gma_bus_addr;
Chris Wilson3f08e4e2010-09-14 20:15:22 +0100101 phys_addr_t pte_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200102 u32 __iomem *gtt; /* I915G */
103 int num_dcache_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200104 union {
105 void __iomem *i9xx_flush_page;
106 void *i8xx_flush_page;
107 };
108 struct page *i8xx_page;
109 struct resource ifp_resource;
110 int resource_valid;
111} intel_private;
112
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200113#define INTEL_GTT_GEN intel_private.driver->gen
114#define IS_G33 intel_private.driver->is_g33
115#define IS_PINEVIEW intel_private.driver->is_pineview
116#define IS_IRONLAKE intel_private.driver->is_ironlake
117
Daniel Vetterf51b7662010-04-14 00:29:52 +0200118#ifdef USE_PCI_DMA_API
119static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
120{
121 *ret = pci_map_page(intel_private.pcidev, page, 0,
122 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
123 if (pci_dma_mapping_error(intel_private.pcidev, *ret))
124 return -EINVAL;
125 return 0;
126}
127
128static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
129{
130 pci_unmap_page(intel_private.pcidev, dma,
131 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
132}
133
134static void intel_agp_free_sglist(struct agp_memory *mem)
135{
136 struct sg_table st;
137
138 st.sgl = mem->sg_list;
139 st.orig_nents = st.nents = mem->page_count;
140
141 sg_free_table(&st);
142
143 mem->sg_list = NULL;
144 mem->num_sg = 0;
145}
146
147static int intel_agp_map_memory(struct agp_memory *mem)
148{
149 struct sg_table st;
150 struct scatterlist *sg;
151 int i;
152
153 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
154
155 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100156 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200157
158 mem->sg_list = sg = st.sgl;
159
160 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
161 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
162
163 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
164 mem->page_count, PCI_DMA_BIDIRECTIONAL);
Chris Wilson831cd442010-07-24 18:29:37 +0100165 if (unlikely(!mem->num_sg))
166 goto err;
167
Daniel Vetterf51b7662010-04-14 00:29:52 +0200168 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100169
170err:
171 sg_free_table(&st);
172 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200173}
174
175static void intel_agp_unmap_memory(struct agp_memory *mem)
176{
177 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
178
179 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
180 mem->page_count, PCI_DMA_BIDIRECTIONAL);
181 intel_agp_free_sglist(mem);
182}
183
184static void intel_agp_insert_sg_entries(struct agp_memory *mem,
185 off_t pg_start, int mask_type)
186{
187 struct scatterlist *sg;
188 int i, j;
189
190 j = pg_start;
191
192 WARN_ON(!mem->num_sg);
193
194 if (mem->num_sg == mem->page_count) {
195 for_each_sg(mem->sg_list, sg, mem->page_count, i) {
196 writel(agp_bridge->driver->mask_memory(agp_bridge,
197 sg_dma_address(sg), mask_type),
198 intel_private.gtt+j);
199 j++;
200 }
201 } else {
202 /* sg may merge pages, but we have to separate
203 * per-page addr for GTT */
204 unsigned int len, m;
205
206 for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
207 len = sg_dma_len(sg) / PAGE_SIZE;
208 for (m = 0; m < len; m++) {
209 writel(agp_bridge->driver->mask_memory(agp_bridge,
210 sg_dma_address(sg) + m * PAGE_SIZE,
211 mask_type),
212 intel_private.gtt+j);
213 j++;
214 }
215 }
216 }
217 readl(intel_private.gtt+j-1);
218}
219
220#else
221
222static void intel_agp_insert_sg_entries(struct agp_memory *mem,
223 off_t pg_start, int mask_type)
224{
225 int i, j;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200226
227 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
228 writel(agp_bridge->driver->mask_memory(agp_bridge,
229 page_to_phys(mem->pages[i]), mask_type),
230 intel_private.gtt+j);
231 }
232
233 readl(intel_private.gtt+j-1);
234}
235
236#endif
237
238static int intel_i810_fetch_size(void)
239{
240 u32 smram_miscc;
241 struct aper_size_info_fixed *values;
242
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200243 pci_read_config_dword(intel_private.bridge_dev,
244 I810_SMRAM_MISCC, &smram_miscc);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200245 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
246
247 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200248 dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200249 return 0;
250 }
251 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
Daniel Vettere1583162010-04-14 00:29:58 +0200252 agp_bridge->current_size = (void *) (values + 1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200253 agp_bridge->aperture_size_idx = 1;
254 return values[1].size;
255 } else {
Daniel Vettere1583162010-04-14 00:29:58 +0200256 agp_bridge->current_size = (void *) (values);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200257 agp_bridge->aperture_size_idx = 0;
258 return values[0].size;
259 }
260
261 return 0;
262}
263
264static int intel_i810_configure(void)
265{
266 struct aper_size_info_fixed *current_size;
267 u32 temp;
268 int i;
269
270 current_size = A_SIZE_FIX(agp_bridge->current_size);
271
272 if (!intel_private.registers) {
273 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
274 temp &= 0xfff80000;
275
276 intel_private.registers = ioremap(temp, 128 * 4096);
277 if (!intel_private.registers) {
278 dev_err(&intel_private.pcidev->dev,
279 "can't remap memory\n");
280 return -ENOMEM;
281 }
282 }
283
284 if ((readl(intel_private.registers+I810_DRAM_CTL)
285 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
286 /* This will need to be dynamically assigned */
287 dev_info(&intel_private.pcidev->dev,
288 "detected 4MB dedicated video ram\n");
289 intel_private.num_dcache_entries = 1024;
290 }
291 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
292 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
293 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
294 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
295
296 if (agp_bridge->driver->needs_scratch_page) {
297 for (i = 0; i < current_size->num_entries; i++) {
298 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
299 }
300 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
301 }
302 global_cache_flush();
303 return 0;
304}
305
306static void intel_i810_cleanup(void)
307{
308 writel(0, intel_private.registers+I810_PGETBL_CTL);
309 readl(intel_private.registers); /* PCI Posting. */
310 iounmap(intel_private.registers);
311}
312
Daniel Vetterffdd7512010-08-27 17:51:29 +0200313static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200314{
315 return;
316}
317
318/* Exists to support ARGB cursors */
319static struct page *i8xx_alloc_pages(void)
320{
321 struct page *page;
322
323 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
324 if (page == NULL)
325 return NULL;
326
327 if (set_pages_uc(page, 4) < 0) {
328 set_pages_wb(page, 4);
329 __free_pages(page, 2);
330 return NULL;
331 }
332 get_page(page);
333 atomic_inc(&agp_bridge->current_memory_agp);
334 return page;
335}
336
337static void i8xx_destroy_pages(struct page *page)
338{
339 if (page == NULL)
340 return;
341
342 set_pages_wb(page, 4);
343 put_page(page);
344 __free_pages(page, 2);
345 atomic_dec(&agp_bridge->current_memory_agp);
346}
347
348static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
349 int type)
350{
351 if (type < AGP_USER_TYPES)
352 return type;
353 else if (type == AGP_USER_CACHED_MEMORY)
354 return INTEL_AGP_CACHED_MEMORY;
355 else
356 return 0;
357}
358
Zhenyu Wangf8f235e2010-08-27 11:08:57 +0800359static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
360 int type)
361{
362 unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
363 unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
364
365 if (type_mask == AGP_USER_UNCACHED_MEMORY)
366 return INTEL_AGP_UNCACHED_MEMORY;
367 else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
368 return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
369 INTEL_AGP_CACHED_MEMORY_LLC_MLC;
370 else /* set 'normal'/'cached' to LLC by default */
371 return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
372 INTEL_AGP_CACHED_MEMORY_LLC;
373}
374
375
Daniel Vetterf51b7662010-04-14 00:29:52 +0200376static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
377 int type)
378{
379 int i, j, num_entries;
380 void *temp;
381 int ret = -EINVAL;
382 int mask_type;
383
384 if (mem->page_count == 0)
385 goto out;
386
387 temp = agp_bridge->current_size;
388 num_entries = A_SIZE_FIX(temp)->num_entries;
389
390 if ((pg_start + mem->page_count) > num_entries)
391 goto out_err;
392
393
394 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
395 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
396 ret = -EBUSY;
397 goto out_err;
398 }
399 }
400
401 if (type != mem->type)
402 goto out_err;
403
404 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
405
406 switch (mask_type) {
407 case AGP_DCACHE_MEMORY:
408 if (!mem->is_flushed)
409 global_cache_flush();
410 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
411 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
412 intel_private.registers+I810_PTE_BASE+(i*4));
413 }
414 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
415 break;
416 case AGP_PHYS_MEMORY:
417 case AGP_NORMAL_MEMORY:
418 if (!mem->is_flushed)
419 global_cache_flush();
420 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
421 writel(agp_bridge->driver->mask_memory(agp_bridge,
422 page_to_phys(mem->pages[i]), mask_type),
423 intel_private.registers+I810_PTE_BASE+(j*4));
424 }
425 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
426 break;
427 default:
428 goto out_err;
429 }
430
Daniel Vetterf51b7662010-04-14 00:29:52 +0200431out:
432 ret = 0;
433out_err:
434 mem->is_flushed = true;
435 return ret;
436}
437
438static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
439 int type)
440{
441 int i;
442
443 if (mem->page_count == 0)
444 return 0;
445
446 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
447 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
448 }
449 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
450
Daniel Vetterf51b7662010-04-14 00:29:52 +0200451 return 0;
452}
453
454/*
455 * The i810/i830 requires a physical address to program its mouse
456 * pointer into hardware.
457 * However the Xserver still writes to it through the agp aperture.
458 */
459static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
460{
461 struct agp_memory *new;
462 struct page *page;
463
464 switch (pg_count) {
465 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
466 break;
467 case 4:
468 /* kludge to get 4 physical pages for ARGB cursor */
469 page = i8xx_alloc_pages();
470 break;
471 default:
472 return NULL;
473 }
474
475 if (page == NULL)
476 return NULL;
477
478 new = agp_create_memory(pg_count);
479 if (new == NULL)
480 return NULL;
481
482 new->pages[0] = page;
483 if (pg_count == 4) {
484 /* kludge to get 4 physical pages for ARGB cursor */
485 new->pages[1] = new->pages[0] + 1;
486 new->pages[2] = new->pages[1] + 1;
487 new->pages[3] = new->pages[2] + 1;
488 }
489 new->page_count = pg_count;
490 new->num_scratch_pages = pg_count;
491 new->type = AGP_PHYS_MEMORY;
492 new->physical = page_to_phys(new->pages[0]);
493 return new;
494}
495
496static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
497{
498 struct agp_memory *new;
499
500 if (type == AGP_DCACHE_MEMORY) {
501 if (pg_count != intel_private.num_dcache_entries)
502 return NULL;
503
504 new = agp_create_memory(1);
505 if (new == NULL)
506 return NULL;
507
508 new->type = AGP_DCACHE_MEMORY;
509 new->page_count = pg_count;
510 new->num_scratch_pages = 0;
511 agp_free_page_array(new);
512 return new;
513 }
514 if (type == AGP_PHYS_MEMORY)
515 return alloc_agpphysmem_i8xx(pg_count, type);
516 return NULL;
517}
518
519static void intel_i810_free_by_type(struct agp_memory *curr)
520{
521 agp_free_key(curr->key);
522 if (curr->type == AGP_PHYS_MEMORY) {
523 if (curr->page_count == 4)
524 i8xx_destroy_pages(curr->pages[0]);
525 else {
526 agp_bridge->driver->agp_destroy_page(curr->pages[0],
527 AGP_PAGE_DESTROY_UNMAP);
528 agp_bridge->driver->agp_destroy_page(curr->pages[0],
529 AGP_PAGE_DESTROY_FREE);
530 }
531 agp_free_page_array(curr);
532 }
533 kfree(curr);
534}
535
536static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
537 dma_addr_t addr, int type)
538{
539 /* Type checking must be done elsewhere */
540 return addr | bridge->driver->masks[type].mask;
541}
542
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100543static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200544 {128, 32768, 5},
545 /* The 64M mode still requires a 128k gatt */
546 {64, 16384, 5},
547 {256, 65536, 6},
548 {512, 131072, 7},
549};
550
Daniel Vetterbfde0672010-08-24 23:07:59 +0200551static unsigned int intel_gtt_stolen_entries(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200552{
553 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200554 u8 rdct;
555 int local = 0;
556 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200557 unsigned int overhead_entries, stolen_entries;
558 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200559
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200560 pci_read_config_word(intel_private.bridge_dev,
561 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200562
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200563 if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
Daniel Vetterfbe40782010-08-27 17:12:41 +0200564 overhead_entries = 0;
565 else
566 overhead_entries = intel_private.base.gtt_mappable_entries
567 / 1024;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200568
Daniel Vetterfbe40782010-08-27 17:12:41 +0200569 overhead_entries += 1; /* BIOS popup */
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200570
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200571 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
572 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200573 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
574 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200575 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200576 break;
577 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200578 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200579 break;
580 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200581 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200582 break;
583 case I830_GMCH_GMS_LOCAL:
584 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200585 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200586 MB(ddt[I830_RDRAM_DDT(rdct)]);
587 local = 1;
588 break;
589 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200590 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200591 break;
592 }
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200593 } else if (INTEL_GTT_GEN == 6) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200594 /*
595 * SandyBridge has new memory control reg at 0x50.w
596 */
597 u16 snb_gmch_ctl;
598 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
599 switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
600 case SNB_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200601 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200602 break;
603 case SNB_GMCH_GMS_STOLEN_64M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200604 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200605 break;
606 case SNB_GMCH_GMS_STOLEN_96M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200607 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200608 break;
609 case SNB_GMCH_GMS_STOLEN_128M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200610 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200611 break;
612 case SNB_GMCH_GMS_STOLEN_160M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200613 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200614 break;
615 case SNB_GMCH_GMS_STOLEN_192M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200616 stolen_size = MB(192);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200617 break;
618 case SNB_GMCH_GMS_STOLEN_224M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200619 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200620 break;
621 case SNB_GMCH_GMS_STOLEN_256M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200622 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200623 break;
624 case SNB_GMCH_GMS_STOLEN_288M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200625 stolen_size = MB(288);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200626 break;
627 case SNB_GMCH_GMS_STOLEN_320M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200628 stolen_size = MB(320);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200629 break;
630 case SNB_GMCH_GMS_STOLEN_352M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200631 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200632 break;
633 case SNB_GMCH_GMS_STOLEN_384M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200634 stolen_size = MB(384);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200635 break;
636 case SNB_GMCH_GMS_STOLEN_416M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200637 stolen_size = MB(416);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200638 break;
639 case SNB_GMCH_GMS_STOLEN_448M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200640 stolen_size = MB(448);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200641 break;
642 case SNB_GMCH_GMS_STOLEN_480M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200643 stolen_size = MB(480);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200644 break;
645 case SNB_GMCH_GMS_STOLEN_512M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200646 stolen_size = MB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200647 break;
648 }
649 } else {
650 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
651 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200652 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200653 break;
654 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200655 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200656 break;
657 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200658 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200659 break;
660 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200661 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200662 break;
663 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200664 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200665 break;
666 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200667 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200668 break;
669 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200670 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200671 break;
672 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200673 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200674 break;
675 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200676 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200677 break;
678 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200679 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200680 break;
681 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200682 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200683 break;
684 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200685 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200686 break;
687 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200688 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200689 break;
690 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200691 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200692 break;
693 }
694 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200695
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200696 if (!local && stolen_size > intel_max_stolen) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200697 dev_info(&intel_private.bridge_dev->dev,
Jesse Barnesd1d6ca72010-07-08 09:22:46 -0700698 "detected %dK stolen memory, trimming to %dK\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200699 stolen_size / KB(1), intel_max_stolen / KB(1));
700 stolen_size = intel_max_stolen;
701 } else if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200702 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200703 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200704 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200705 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200706 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200707 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200708 }
709
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200710 stolen_entries = stolen_size/KB(4) - overhead_entries;
711
712 return stolen_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200713}
714
Daniel Vetterfbe40782010-08-27 17:12:41 +0200715static unsigned int intel_gtt_total_entries(void)
716{
717 int size;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200718
Daniel Vetter210b23c2010-08-28 16:14:32 +0200719 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
Daniel Vetterfbe40782010-08-27 17:12:41 +0200720 u32 pgetbl_ctl;
721 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
722
Daniel Vetterfbe40782010-08-27 17:12:41 +0200723 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
724 case I965_PGETBL_SIZE_128KB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200725 size = KB(128);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200726 break;
727 case I965_PGETBL_SIZE_256KB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200728 size = KB(256);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200729 break;
730 case I965_PGETBL_SIZE_512KB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200731 size = KB(512);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200732 break;
733 case I965_PGETBL_SIZE_1MB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200734 size = KB(1024);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200735 break;
736 case I965_PGETBL_SIZE_2MB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200737 size = KB(2048);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200738 break;
739 case I965_PGETBL_SIZE_1_5MB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200740 size = KB(1024 + 512);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200741 break;
742 default:
743 dev_info(&intel_private.pcidev->dev,
744 "unknown page table size, assuming 512KB\n");
Daniel Vettere5e408f2010-08-28 11:04:32 +0200745 size = KB(512);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200746 }
Daniel Vettere5e408f2010-08-28 11:04:32 +0200747
748 return size/4;
Daniel Vetter210b23c2010-08-28 16:14:32 +0200749 } else if (INTEL_GTT_GEN == 6) {
750 u16 snb_gmch_ctl;
751
752 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
753 switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
754 default:
755 case SNB_GTT_SIZE_0M:
756 printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
757 size = MB(0);
758 break;
759 case SNB_GTT_SIZE_1M:
760 size = MB(1);
761 break;
762 case SNB_GTT_SIZE_2M:
763 size = MB(2);
764 break;
765 }
766 return size/4;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200767 } else {
768 /* On previous hardware, the GTT size was just what was
769 * required to map the aperture.
770 */
Daniel Vettere5e408f2010-08-28 11:04:32 +0200771 return intel_private.base.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200772 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200773}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200774
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200775static unsigned int intel_gtt_mappable_entries(void)
776{
777 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200778
Daniel Vetter239918f2010-08-31 22:30:43 +0200779 if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100780 u16 gmch_ctrl;
781
782 pci_read_config_word(intel_private.bridge_dev,
783 I830_GMCH_CTRL, &gmch_ctrl);
784
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200785 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100786 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200787 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100788 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200789 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200790 /* 9xx supports large sizes, just look at the length */
791 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200792 }
793
794 return aperture_size >> PAGE_SHIFT;
795}
796
797static int intel_gtt_init(void)
798{
Daniel Vetterf67eab62010-08-29 17:27:36 +0200799 u32 gtt_map_size;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200800 int ret;
801
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200802 ret = intel_private.driver->setup();
803 if (ret != 0)
804 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200805
806 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
807 intel_private.base.gtt_total_entries = intel_gtt_total_entries();
808
809 gtt_map_size = intel_private.base.gtt_total_entries * 4;
810
811 intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
812 gtt_map_size);
813 if (!intel_private.gtt) {
814 iounmap(intel_private.registers);
815 return -ENOMEM;
816 }
817
818 global_cache_flush(); /* FIXME: ? */
819
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200820 /* we have to call this as early as possible after the MMIO base address is known */
821 intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
822 if (intel_private.base.gtt_stolen_entries == 0) {
823 iounmap(intel_private.registers);
Daniel Vetterf67eab62010-08-29 17:27:36 +0200824 iounmap(intel_private.gtt);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200825 return -ENOMEM;
826 }
827
828 return 0;
829}
830
Daniel Vetter3e921f92010-08-27 15:33:26 +0200831static int intel_fake_agp_fetch_size(void)
832{
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100833 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200834 unsigned int aper_size;
835 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200836
837 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
838 / MB(1);
839
840 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200841 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100842 agp_bridge->current_size =
843 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200844 return aper_size;
845 }
846 }
847
848 return 0;
849}
850
Daniel Vetterf51b7662010-04-14 00:29:52 +0200851static void intel_i830_fini_flush(void)
852{
853 kunmap(intel_private.i8xx_page);
854 intel_private.i8xx_flush_page = NULL;
855 unmap_page_from_agp(intel_private.i8xx_page);
856
857 __free_page(intel_private.i8xx_page);
858 intel_private.i8xx_page = NULL;
859}
860
861static void intel_i830_setup_flush(void)
862{
863 /* return if we've already set the flush mechanism up */
864 if (intel_private.i8xx_page)
865 return;
866
867 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
868 if (!intel_private.i8xx_page)
869 return;
870
871 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
872 if (!intel_private.i8xx_flush_page)
873 intel_i830_fini_flush();
874}
875
876/* The chipset_flush interface needs to get data that has already been
877 * flushed out of the CPU all the way out to main memory, because the GPU
878 * doesn't snoop those buffers.
879 *
880 * The 8xx series doesn't have the same lovely interface for flushing the
881 * chipset write buffers that the later chips do. According to the 865
882 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
883 * that buffer out, we just fill 1KB and clflush it out, on the assumption
884 * that it'll push whatever was in there out. It appears to work.
885 */
886static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
887{
888 unsigned int *pg = intel_private.i8xx_flush_page;
889
890 memset(pg, 0, 1024);
891
892 if (cpu_has_clflush)
893 clflush_cache_range(pg, 1024);
894 else if (wbinvd_on_all_cpus() != 0)
895 printk(KERN_ERR "Timed out waiting for cache flush.\n");
896}
897
Daniel Vetter73800422010-08-29 17:29:50 +0200898static void intel_enable_gtt(void)
899{
Chris Wilson3f08e4e2010-09-14 20:15:22 +0100900 u32 gma_addr;
Daniel Vetter73800422010-08-29 17:29:50 +0200901 u16 gmch_ctrl;
902
Daniel Vetter2d2430c2010-08-29 17:35:30 +0200903 if (INTEL_GTT_GEN == 2)
904 pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
905 &gma_addr);
906 else
907 pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
908 &gma_addr);
909
Daniel Vetter73800422010-08-29 17:29:50 +0200910 intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
911
912 pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
913 gmch_ctrl |= I830_GMCH_ENABLED;
914 pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
915
Chris Wilson3f08e4e2010-09-14 20:15:22 +0100916 writel(intel_private.pte_bus_addr|I810_PGETBL_ENABLED,
917 intel_private.registers+I810_PGETBL_CTL);
Daniel Vetter73800422010-08-29 17:29:50 +0200918 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
919}
920
921static int i830_setup(void)
922{
923 u32 reg_addr;
924
925 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
926 reg_addr &= 0xfff80000;
927
928 intel_private.registers = ioremap(reg_addr, KB(64));
929 if (!intel_private.registers)
930 return -ENOMEM;
931
932 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
Chris Wilson3f08e4e2010-09-14 20:15:22 +0100933 intel_private.pte_bus_addr =
934 readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Daniel Vetter73800422010-08-29 17:29:50 +0200935
936 intel_i830_setup_flush();
937
938 return 0;
939}
940
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200941static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200942{
Daniel Vetter73800422010-08-29 17:29:50 +0200943 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200944 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200945 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200946
947 return 0;
948}
949
Daniel Vetterffdd7512010-08-27 17:51:29 +0200950static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200951{
952 return 0;
953}
954
Daniel Vetterf51b7662010-04-14 00:29:52 +0200955static int intel_i830_configure(void)
956{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200957 int i;
958
Daniel Vetter73800422010-08-29 17:29:50 +0200959 intel_enable_gtt();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200960
Daniel Vetter73800422010-08-29 17:29:50 +0200961 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200962
963 if (agp_bridge->driver->needs_scratch_page) {
Daniel Vetter73800422010-08-29 17:29:50 +0200964 for (i = intel_private.base.gtt_stolen_entries;
965 i < intel_private.base.gtt_total_entries; i++) {
Daniel Vetterfdfb58a2010-08-29 00:15:03 +0200966 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200967 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +0200968 readl(intel_private.gtt+i-1); /* PCI Posting. */
Daniel Vetterf51b7662010-04-14 00:29:52 +0200969 }
970
971 global_cache_flush();
972
Daniel Vetterf51b7662010-04-14 00:29:52 +0200973 return 0;
974}
975
Daniel Vetterf51b7662010-04-14 00:29:52 +0200976static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
977 int type)
978{
979 int i, j, num_entries;
980 void *temp;
981 int ret = -EINVAL;
982 int mask_type;
983
984 if (mem->page_count == 0)
985 goto out;
986
987 temp = agp_bridge->current_size;
988 num_entries = A_SIZE_FIX(temp)->num_entries;
989
Daniel Vetter0ade6382010-08-24 22:18:41 +0200990 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200991 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
Daniel Vetter0ade6382010-08-24 22:18:41 +0200992 "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
993 pg_start, intel_private.base.gtt_stolen_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200994
995 dev_info(&intel_private.pcidev->dev,
996 "trying to insert into local/stolen memory\n");
997 goto out_err;
998 }
999
1000 if ((pg_start + mem->page_count) > num_entries)
1001 goto out_err;
1002
1003 /* The i830 can't check the GTT for entries since its read only,
1004 * depend on the caller to make the correct offset decisions.
1005 */
1006
1007 if (type != mem->type)
1008 goto out_err;
1009
1010 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1011
1012 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1013 mask_type != INTEL_AGP_CACHED_MEMORY)
1014 goto out_err;
1015
1016 if (!mem->is_flushed)
1017 global_cache_flush();
1018
1019 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
1020 writel(agp_bridge->driver->mask_memory(agp_bridge,
1021 page_to_phys(mem->pages[i]), mask_type),
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001022 intel_private.gtt+j);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001023 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001024 readl(intel_private.gtt+j-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001025
1026out:
1027 ret = 0;
1028out_err:
1029 mem->is_flushed = true;
1030 return ret;
1031}
1032
1033static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
1034 int type)
1035{
1036 int i;
1037
1038 if (mem->page_count == 0)
1039 return 0;
1040
Daniel Vetter0ade6382010-08-24 22:18:41 +02001041 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001042 dev_info(&intel_private.pcidev->dev,
1043 "trying to disable local/stolen memory\n");
1044 return -EINVAL;
1045 }
1046
1047 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001048 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001049 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001050 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001051
Daniel Vetterf51b7662010-04-14 00:29:52 +02001052 return 0;
1053}
1054
Daniel Vetterffdd7512010-08-27 17:51:29 +02001055static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
1056 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001057{
1058 if (type == AGP_PHYS_MEMORY)
1059 return alloc_agpphysmem_i8xx(pg_count, type);
1060 /* always return NULL for other allocation types for now */
1061 return NULL;
1062}
1063
1064static int intel_alloc_chipset_flush_resource(void)
1065{
1066 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001067 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001068 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001069 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001070
1071 return ret;
1072}
1073
1074static void intel_i915_setup_chipset_flush(void)
1075{
1076 int ret;
1077 u32 temp;
1078
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001079 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001080 if (!(temp & 0x1)) {
1081 intel_alloc_chipset_flush_resource();
1082 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001083 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001084 } else {
1085 temp &= ~1;
1086
1087 intel_private.resource_valid = 1;
1088 intel_private.ifp_resource.start = temp;
1089 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1090 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1091 /* some BIOSes reserve this area in a pnp some don't */
1092 if (ret)
1093 intel_private.resource_valid = 0;
1094 }
1095}
1096
1097static void intel_i965_g33_setup_chipset_flush(void)
1098{
1099 u32 temp_hi, temp_lo;
1100 int ret;
1101
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001102 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1103 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001104
1105 if (!(temp_lo & 0x1)) {
1106
1107 intel_alloc_chipset_flush_resource();
1108
1109 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001110 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001111 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001112 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001113 } else {
1114 u64 l64;
1115
1116 temp_lo &= ~0x1;
1117 l64 = ((u64)temp_hi << 32) | temp_lo;
1118
1119 intel_private.resource_valid = 1;
1120 intel_private.ifp_resource.start = l64;
1121 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1122 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1123 /* some BIOSes reserve this area in a pnp some don't */
1124 if (ret)
1125 intel_private.resource_valid = 0;
1126 }
1127}
1128
1129static void intel_i9xx_setup_flush(void)
1130{
1131 /* return if already configured */
1132 if (intel_private.ifp_resource.start)
1133 return;
1134
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001135 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001136 return;
1137
1138 /* setup a resource for this object */
1139 intel_private.ifp_resource.name = "Intel Flush Page";
1140 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1141
1142 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001143 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001144 intel_i965_g33_setup_chipset_flush();
1145 } else {
1146 intel_i915_setup_chipset_flush();
1147 }
1148
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001149 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001150 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001151 if (!intel_private.i9xx_flush_page)
1152 dev_err(&intel_private.pcidev->dev,
1153 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001154}
1155
Chris Wilsonf1befe72010-05-18 12:24:51 +01001156static int intel_i9xx_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001157{
Daniel Vetterf51b7662010-04-14 00:29:52 +02001158 int i;
1159
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001160 intel_enable_gtt();
Daniel Vetterf51b7662010-04-14 00:29:52 +02001161
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001162 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001163
1164 if (agp_bridge->driver->needs_scratch_page) {
Daniel Vetter0ade6382010-08-24 22:18:41 +02001165 for (i = intel_private.base.gtt_stolen_entries; i <
1166 intel_private.base.gtt_total_entries; i++) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001167 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1168 }
1169 readl(intel_private.gtt+i-1); /* PCI Posting. */
1170 }
1171
1172 global_cache_flush();
1173
Daniel Vetterf51b7662010-04-14 00:29:52 +02001174 return 0;
1175}
1176
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001177static void intel_gtt_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001178{
1179 if (intel_private.i9xx_flush_page)
1180 iounmap(intel_private.i9xx_flush_page);
1181 if (intel_private.resource_valid)
1182 release_resource(&intel_private.ifp_resource);
1183 intel_private.ifp_resource.start = 0;
1184 intel_private.resource_valid = 0;
1185 iounmap(intel_private.gtt);
1186 iounmap(intel_private.registers);
1187}
1188
1189static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1190{
1191 if (intel_private.i9xx_flush_page)
1192 writel(1, intel_private.i9xx_flush_page);
1193}
1194
1195static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1196 int type)
1197{
1198 int num_entries;
1199 void *temp;
1200 int ret = -EINVAL;
1201 int mask_type;
1202
1203 if (mem->page_count == 0)
1204 goto out;
1205
1206 temp = agp_bridge->current_size;
1207 num_entries = A_SIZE_FIX(temp)->num_entries;
1208
Daniel Vetter0ade6382010-08-24 22:18:41 +02001209 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001210 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
Daniel Vetter0ade6382010-08-24 22:18:41 +02001211 "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
1212 pg_start, intel_private.base.gtt_stolen_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001213
1214 dev_info(&intel_private.pcidev->dev,
1215 "trying to insert into local/stolen memory\n");
1216 goto out_err;
1217 }
1218
1219 if ((pg_start + mem->page_count) > num_entries)
1220 goto out_err;
1221
1222 /* The i915 can't check the GTT for entries since it's read only;
1223 * depend on the caller to make the correct offset decisions.
1224 */
1225
1226 if (type != mem->type)
1227 goto out_err;
1228
1229 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1230
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001231 if (INTEL_GTT_GEN != 6 && mask_type != 0 &&
1232 mask_type != AGP_PHYS_MEMORY &&
Daniel Vetterf51b7662010-04-14 00:29:52 +02001233 mask_type != INTEL_AGP_CACHED_MEMORY)
1234 goto out_err;
1235
1236 if (!mem->is_flushed)
1237 global_cache_flush();
1238
1239 intel_agp_insert_sg_entries(mem, pg_start, mask_type);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001240
1241 out:
1242 ret = 0;
1243 out_err:
1244 mem->is_flushed = true;
1245 return ret;
1246}
1247
1248static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1249 int type)
1250{
1251 int i;
1252
1253 if (mem->page_count == 0)
1254 return 0;
1255
Daniel Vetter0ade6382010-08-24 22:18:41 +02001256 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001257 dev_info(&intel_private.pcidev->dev,
1258 "trying to disable local/stolen memory\n");
1259 return -EINVAL;
1260 }
1261
1262 for (i = pg_start; i < (mem->page_count + pg_start); i++)
1263 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1264
1265 readl(intel_private.gtt+i-1);
1266
Daniel Vetterf51b7662010-04-14 00:29:52 +02001267 return 0;
1268}
1269
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001270static int i9xx_setup(void)
1271{
1272 u32 reg_addr;
1273
1274 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1275
1276 reg_addr &= 0xfff80000;
1277
1278 intel_private.registers = ioremap(reg_addr, 128 * 4096);
1279 if (!intel_private.registers)
1280 return -ENOMEM;
1281
1282 if (INTEL_GTT_GEN == 3) {
1283 u32 gtt_addr;
Chris Wilson3f08e4e2010-09-14 20:15:22 +01001284
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001285 pci_read_config_dword(intel_private.pcidev,
1286 I915_PTEADDR, &gtt_addr);
1287 intel_private.gtt_bus_addr = gtt_addr;
1288 } else {
1289 u32 gtt_offset;
1290
1291 switch (INTEL_GTT_GEN) {
1292 case 5:
1293 case 6:
1294 gtt_offset = MB(2);
1295 break;
1296 case 4:
1297 default:
1298 gtt_offset = KB(512);
1299 break;
1300 }
1301 intel_private.gtt_bus_addr = reg_addr + gtt_offset;
1302 }
1303
Chris Wilson3f08e4e2010-09-14 20:15:22 +01001304 intel_private.pte_bus_addr =
1305 readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1306
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001307 intel_i9xx_setup_flush();
1308
1309 return 0;
1310}
1311
Daniel Vetterf51b7662010-04-14 00:29:52 +02001312/*
1313 * The i965 supports 36-bit physical addresses, but to keep
1314 * the format of the GTT the same, the bits that don't fit
1315 * in a 32-bit word are shifted down to bits 4..7.
1316 *
1317 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1318 * is always zero on 32-bit architectures, so no need to make
1319 * this conditional.
1320 */
1321static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
1322 dma_addr_t addr, int type)
1323{
1324 /* Shift high bits down */
1325 addr |= (addr >> 28) & 0xf0;
1326
1327 /* Type checking must be done elsewhere */
1328 return addr | bridge->driver->masks[type].mask;
1329}
1330
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001331static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
1332 dma_addr_t addr, int type)
1333{
Zhenyu Wang8dfc2b12010-08-23 14:37:52 +08001334 /* gen6 has bit11-4 for physical addr bit39-32 */
1335 addr |= (addr >> 28) & 0xff0;
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001336
1337 /* Type checking must be done elsewhere */
1338 return addr | bridge->driver->masks[type].mask;
1339}
1340
Daniel Vetterf51b7662010-04-14 00:29:52 +02001341static const struct agp_bridge_driver intel_810_driver = {
1342 .owner = THIS_MODULE,
1343 .aperture_sizes = intel_i810_sizes,
1344 .size_type = FIXED_APER_SIZE,
1345 .num_aperture_sizes = 2,
1346 .needs_scratch_page = true,
1347 .configure = intel_i810_configure,
1348 .fetch_size = intel_i810_fetch_size,
1349 .cleanup = intel_i810_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001350 .mask_memory = intel_i810_mask_memory,
1351 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001352 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001353 .cache_flush = global_cache_flush,
1354 .create_gatt_table = agp_generic_create_gatt_table,
1355 .free_gatt_table = agp_generic_free_gatt_table,
1356 .insert_memory = intel_i810_insert_entries,
1357 .remove_memory = intel_i810_remove_entries,
1358 .alloc_by_type = intel_i810_alloc_by_type,
1359 .free_by_type = intel_i810_free_by_type,
1360 .agp_alloc_page = agp_generic_alloc_page,
1361 .agp_alloc_pages = agp_generic_alloc_pages,
1362 .agp_destroy_page = agp_generic_destroy_page,
1363 .agp_destroy_pages = agp_generic_destroy_pages,
1364 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
1365};
1366
1367static const struct agp_bridge_driver intel_830_driver = {
1368 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001369 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001370 .aperture_sizes = intel_fake_agp_sizes,
1371 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vetterf51b7662010-04-14 00:29:52 +02001372 .needs_scratch_page = true,
1373 .configure = intel_i830_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001374 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001375 .cleanup = intel_gtt_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001376 .mask_memory = intel_i810_mask_memory,
1377 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001378 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001379 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001380 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001381 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001382 .insert_memory = intel_i830_insert_entries,
1383 .remove_memory = intel_i830_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001384 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001385 .free_by_type = intel_i810_free_by_type,
1386 .agp_alloc_page = agp_generic_alloc_page,
1387 .agp_alloc_pages = agp_generic_alloc_pages,
1388 .agp_destroy_page = agp_generic_destroy_page,
1389 .agp_destroy_pages = agp_generic_destroy_pages,
1390 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1391 .chipset_flush = intel_i830_chipset_flush,
1392};
1393
1394static const struct agp_bridge_driver intel_915_driver = {
1395 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001396 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001397 .aperture_sizes = intel_fake_agp_sizes,
1398 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vetterf51b7662010-04-14 00:29:52 +02001399 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001400 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001401 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001402 .cleanup = intel_gtt_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001403 .mask_memory = intel_i810_mask_memory,
1404 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001405 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001406 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001407 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001408 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001409 .insert_memory = intel_i915_insert_entries,
1410 .remove_memory = intel_i915_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001411 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001412 .free_by_type = intel_i810_free_by_type,
1413 .agp_alloc_page = agp_generic_alloc_page,
1414 .agp_alloc_pages = agp_generic_alloc_pages,
1415 .agp_destroy_page = agp_generic_destroy_page,
1416 .agp_destroy_pages = agp_generic_destroy_pages,
1417 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1418 .chipset_flush = intel_i915_chipset_flush,
1419#ifdef USE_PCI_DMA_API
1420 .agp_map_page = intel_agp_map_page,
1421 .agp_unmap_page = intel_agp_unmap_page,
1422 .agp_map_memory = intel_agp_map_memory,
1423 .agp_unmap_memory = intel_agp_unmap_memory,
1424#endif
1425};
1426
1427static const struct agp_bridge_driver intel_i965_driver = {
1428 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001429 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001430 .aperture_sizes = intel_fake_agp_sizes,
1431 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vetterf51b7662010-04-14 00:29:52 +02001432 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001433 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001434 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001435 .cleanup = intel_gtt_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001436 .mask_memory = intel_i965_mask_memory,
1437 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001438 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001439 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001440 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001441 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001442 .insert_memory = intel_i915_insert_entries,
1443 .remove_memory = intel_i915_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001444 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001445 .free_by_type = intel_i810_free_by_type,
1446 .agp_alloc_page = agp_generic_alloc_page,
1447 .agp_alloc_pages = agp_generic_alloc_pages,
1448 .agp_destroy_page = agp_generic_destroy_page,
1449 .agp_destroy_pages = agp_generic_destroy_pages,
1450 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1451 .chipset_flush = intel_i915_chipset_flush,
1452#ifdef USE_PCI_DMA_API
1453 .agp_map_page = intel_agp_map_page,
1454 .agp_unmap_page = intel_agp_unmap_page,
1455 .agp_map_memory = intel_agp_map_memory,
1456 .agp_unmap_memory = intel_agp_unmap_memory,
1457#endif
1458};
1459
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001460static const struct agp_bridge_driver intel_gen6_driver = {
1461 .owner = THIS_MODULE,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001462 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001463 .aperture_sizes = intel_fake_agp_sizes,
1464 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001465 .needs_scratch_page = true,
1466 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001467 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001468 .cleanup = intel_gtt_cleanup,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001469 .mask_memory = intel_gen6_mask_memory,
Zhenyu Wangf8f235e2010-08-27 11:08:57 +08001470 .masks = intel_gen6_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001471 .agp_enable = intel_fake_agp_enable,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001472 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001473 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001474 .free_gatt_table = intel_fake_agp_free_gatt_table,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001475 .insert_memory = intel_i915_insert_entries,
1476 .remove_memory = intel_i915_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001477 .alloc_by_type = intel_fake_agp_alloc_by_type,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001478 .free_by_type = intel_i810_free_by_type,
1479 .agp_alloc_page = agp_generic_alloc_page,
1480 .agp_alloc_pages = agp_generic_alloc_pages,
1481 .agp_destroy_page = agp_generic_destroy_page,
1482 .agp_destroy_pages = agp_generic_destroy_pages,
Zhenyu Wangf8f235e2010-08-27 11:08:57 +08001483 .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001484 .chipset_flush = intel_i915_chipset_flush,
1485#ifdef USE_PCI_DMA_API
1486 .agp_map_page = intel_agp_map_page,
1487 .agp_unmap_page = intel_agp_unmap_page,
1488 .agp_map_memory = intel_agp_map_memory,
1489 .agp_unmap_memory = intel_agp_unmap_memory,
1490#endif
1491};
1492
Daniel Vetterf51b7662010-04-14 00:29:52 +02001493static const struct agp_bridge_driver intel_g33_driver = {
1494 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001495 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001496 .aperture_sizes = intel_fake_agp_sizes,
1497 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vetterf51b7662010-04-14 00:29:52 +02001498 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001499 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001500 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001501 .cleanup = intel_gtt_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001502 .mask_memory = intel_i965_mask_memory,
1503 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001504 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001505 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001506 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001507 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001508 .insert_memory = intel_i915_insert_entries,
1509 .remove_memory = intel_i915_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001510 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001511 .free_by_type = intel_i810_free_by_type,
1512 .agp_alloc_page = agp_generic_alloc_page,
1513 .agp_alloc_pages = agp_generic_alloc_pages,
1514 .agp_destroy_page = agp_generic_destroy_page,
1515 .agp_destroy_pages = agp_generic_destroy_pages,
1516 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1517 .chipset_flush = intel_i915_chipset_flush,
1518#ifdef USE_PCI_DMA_API
1519 .agp_map_page = intel_agp_map_page,
1520 .agp_unmap_page = intel_agp_unmap_page,
1521 .agp_map_memory = intel_agp_map_memory,
1522 .agp_unmap_memory = intel_agp_unmap_memory,
1523#endif
1524};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001525
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001526static const struct intel_gtt_driver i8xx_gtt_driver = {
1527 .gen = 2,
Daniel Vetter73800422010-08-29 17:29:50 +02001528 .setup = i830_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001529};
1530static const struct intel_gtt_driver i915_gtt_driver = {
1531 .gen = 3,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001532 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001533};
1534static const struct intel_gtt_driver g33_gtt_driver = {
1535 .gen = 3,
1536 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001537 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001538};
1539static const struct intel_gtt_driver pineview_gtt_driver = {
1540 .gen = 3,
1541 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001542 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001543};
1544static const struct intel_gtt_driver i965_gtt_driver = {
1545 .gen = 4,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001546 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001547};
1548static const struct intel_gtt_driver g4x_gtt_driver = {
1549 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001550 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001551};
1552static const struct intel_gtt_driver ironlake_gtt_driver = {
1553 .gen = 5,
1554 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001555 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001556};
1557static const struct intel_gtt_driver sandybridge_gtt_driver = {
1558 .gen = 6,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001559 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001560};
1561
Daniel Vetter02c026c2010-08-24 19:39:48 +02001562/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1563 * driver and gmch_driver must be non-null, and find_gmch will determine
1564 * which one should be used if a gmch_chip_id is present.
1565 */
1566static const struct intel_gtt_driver_description {
1567 unsigned int gmch_chip_id;
1568 char *name;
1569 const struct agp_bridge_driver *gmch_driver;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001570 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001571} intel_gtt_chipsets[] = {
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001572 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver , NULL},
1573 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver , NULL},
1574 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver , NULL},
1575 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver , NULL},
1576 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1577 &intel_830_driver , &i8xx_gtt_driver},
1578 { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
1579 &intel_830_driver , &i8xx_gtt_driver},
1580 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
1581 &intel_830_driver , &i8xx_gtt_driver},
1582 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1583 &intel_830_driver , &i8xx_gtt_driver},
1584 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
1585 &intel_830_driver , &i8xx_gtt_driver},
1586 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1587 &intel_915_driver , &i915_gtt_driver },
1588 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1589 &intel_915_driver , &i915_gtt_driver },
1590 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1591 &intel_915_driver , &i915_gtt_driver },
1592 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1593 &intel_915_driver , &i915_gtt_driver },
1594 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1595 &intel_915_driver , &i915_gtt_driver },
1596 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1597 &intel_915_driver , &i915_gtt_driver },
1598 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1599 &intel_i965_driver , &i965_gtt_driver },
1600 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1601 &intel_i965_driver , &i965_gtt_driver },
1602 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1603 &intel_i965_driver , &i965_gtt_driver },
1604 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1605 &intel_i965_driver , &i965_gtt_driver },
1606 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1607 &intel_i965_driver , &i965_gtt_driver },
1608 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1609 &intel_i965_driver , &i965_gtt_driver },
1610 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1611 &intel_g33_driver , &g33_gtt_driver },
1612 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1613 &intel_g33_driver , &g33_gtt_driver },
1614 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1615 &intel_g33_driver , &g33_gtt_driver },
1616 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1617 &intel_g33_driver , &pineview_gtt_driver },
1618 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1619 &intel_g33_driver , &pineview_gtt_driver },
1620 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1621 &intel_i965_driver , &g4x_gtt_driver },
1622 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1623 &intel_i965_driver , &g4x_gtt_driver },
1624 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1625 &intel_i965_driver , &g4x_gtt_driver },
1626 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1627 &intel_i965_driver , &g4x_gtt_driver },
1628 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1629 &intel_i965_driver , &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001630 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1631 &intel_i965_driver , &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001632 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1633 &intel_i965_driver , &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001634 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001635 "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001636 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001637 "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001638 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001639 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001640 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001641 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001642 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001643 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001644 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001645 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001646 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001647 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001648 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001649 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001650 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001651 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001652 { 0, NULL, NULL }
1653};
1654
1655static int find_gmch(u16 device)
1656{
1657 struct pci_dev *gmch_device;
1658
1659 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1660 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1661 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1662 device, gmch_device);
1663 }
1664
1665 if (!gmch_device)
1666 return 0;
1667
1668 intel_private.pcidev = gmch_device;
1669 return 1;
1670}
1671
Daniel Vettere2404e72010-09-08 17:29:51 +02001672int intel_gmch_probe(struct pci_dev *pdev,
Daniel Vetter02c026c2010-08-24 19:39:48 +02001673 struct agp_bridge_data *bridge)
1674{
1675 int i, mask;
1676 bridge->driver = NULL;
1677
1678 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1679 if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1680 bridge->driver =
1681 intel_gtt_chipsets[i].gmch_driver;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001682 intel_private.driver =
1683 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001684 break;
1685 }
1686 }
1687
1688 if (!bridge->driver)
1689 return 0;
1690
1691 bridge->dev_private_data = &intel_private;
1692 bridge->dev = pdev;
1693
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001694 intel_private.bridge_dev = pci_dev_get(pdev);
1695
Daniel Vetter02c026c2010-08-24 19:39:48 +02001696 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1697
1698 if (bridge->driver->mask_memory == intel_gen6_mask_memory)
1699 mask = 40;
1700 else if (bridge->driver->mask_memory == intel_i965_mask_memory)
1701 mask = 36;
1702 else
1703 mask = 32;
1704
1705 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1706 dev_err(&intel_private.pcidev->dev,
1707 "set gfx device dma mask %d-bit failed!\n", mask);
1708 else
1709 pci_set_consistent_dma_mask(intel_private.pcidev,
1710 DMA_BIT_MASK(mask));
1711
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001712 if (bridge->driver == &intel_810_driver)
1713 return 1;
1714
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001715 if (intel_gtt_init() != 0)
1716 return 0;
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001717
Daniel Vetter02c026c2010-08-24 19:39:48 +02001718 return 1;
1719}
Daniel Vettere2404e72010-09-08 17:29:51 +02001720EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001721
Daniel Vetter19966752010-09-06 20:08:44 +02001722struct intel_gtt *intel_gtt_get(void)
1723{
1724 return &intel_private.base;
1725}
1726EXPORT_SYMBOL(intel_gtt_get);
1727
Daniel Vettere2404e72010-09-08 17:29:51 +02001728void intel_gmch_remove(struct pci_dev *pdev)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001729{
1730 if (intel_private.pcidev)
1731 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001732 if (intel_private.bridge_dev)
1733 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001734}
Daniel Vettere2404e72010-09-08 17:29:51 +02001735EXPORT_SYMBOL(intel_gmch_remove);
1736
1737MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1738MODULE_LICENSE("GPL and additional rights");