| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | * This file is subject to the terms and conditions of the GNU General Public | 
|  | 3 | * License.  See the file "COPYING" in the main directory of this archive | 
|  | 4 | * for more details. | 
|  | 5 | * | 
|  | 6 | * Copyright (C) 2003, 04, 05 Ralf Baechle (ralf@linux-mips.org) | 
|  | 7 | */ | 
|  | 8 | #include <linux/init.h> | 
|  | 9 | #include <linux/kernel.h> | 
|  | 10 | #include <linux/sched.h> | 
|  | 11 | #include <linux/mm.h> | 
|  | 12 | #include <linux/module.h> | 
|  | 13 | #include <linux/proc_fs.h> | 
|  | 14 |  | 
|  | 15 | #include <asm/cacheops.h> | 
|  | 16 | #include <asm/inst.h> | 
|  | 17 | #include <asm/io.h> | 
|  | 18 | #include <asm/page.h> | 
|  | 19 | #include <asm/pgtable.h> | 
|  | 20 | #include <asm/prefetch.h> | 
|  | 21 | #include <asm/system.h> | 
|  | 22 | #include <asm/bootinfo.h> | 
|  | 23 | #include <asm/mipsregs.h> | 
|  | 24 | #include <asm/mmu_context.h> | 
|  | 25 | #include <asm/cpu.h> | 
|  | 26 | #include <asm/war.h> | 
|  | 27 |  | 
| Thiemo Seufer | 330cfe0 | 2005-09-01 18:33:58 +0000 | [diff] [blame] | 28 | #define half_scache_line_size()	(cpu_scache_line_size() >> 1) | 
|  | 29 | #define cpu_is_r4600_v1_x()	((read_c0_prid() & 0xfffffff0) == 0x00002010) | 
|  | 30 | #define cpu_is_r4600_v2_x()	((read_c0_prid() & 0xfffffff0) == 0x00002020) | 
|  | 31 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 |  | 
|  | 33 | /* | 
|  | 34 | * Maximum sizes: | 
|  | 35 | * | 
|  | 36 | * R4000 128 bytes S-cache:		0x58 bytes | 
|  | 37 | * R4600 v1.7:				0x5c bytes | 
|  | 38 | * R4600 v2.0:				0x60 bytes | 
|  | 39 | * With prefetching, 16 byte strides	0xa0 bytes | 
|  | 40 | */ | 
|  | 41 |  | 
|  | 42 | static unsigned int clear_page_array[0x130 / 4]; | 
|  | 43 |  | 
|  | 44 | void clear_page(void * page) __attribute__((alias("clear_page_array"))); | 
|  | 45 |  | 
|  | 46 | EXPORT_SYMBOL(clear_page); | 
|  | 47 |  | 
|  | 48 | /* | 
|  | 49 | * Maximum sizes: | 
|  | 50 | * | 
|  | 51 | * R4000 128 bytes S-cache:		0x11c bytes | 
|  | 52 | * R4600 v1.7:				0x080 bytes | 
|  | 53 | * R4600 v2.0:				0x07c bytes | 
|  | 54 | * With prefetching, 16 byte strides	0x0b8 bytes | 
|  | 55 | */ | 
|  | 56 | static unsigned int copy_page_array[0x148 / 4]; | 
|  | 57 |  | 
|  | 58 | void copy_page(void *to, void *from) __attribute__((alias("copy_page_array"))); | 
|  | 59 |  | 
|  | 60 | EXPORT_SYMBOL(copy_page); | 
|  | 61 |  | 
|  | 62 | /* | 
|  | 63 | * This is suboptimal for 32-bit kernels; we assume that R10000 is only used | 
|  | 64 | * with 64-bit kernels.  The prefetch offsets have been experimentally tuned | 
|  | 65 | * an Origin 200. | 
|  | 66 | */ | 
|  | 67 | static int pref_offset_clear __initdata = 512; | 
|  | 68 | static int pref_offset_copy  __initdata = 256; | 
|  | 69 |  | 
|  | 70 | static unsigned int pref_src_mode __initdata; | 
|  | 71 | static unsigned int pref_dst_mode __initdata; | 
|  | 72 |  | 
|  | 73 | static int load_offset __initdata; | 
|  | 74 | static int store_offset __initdata; | 
|  | 75 |  | 
|  | 76 | static unsigned int __initdata *dest, *epc; | 
|  | 77 |  | 
|  | 78 | static unsigned int instruction_pending; | 
|  | 79 | static union mips_instruction delayed_mi; | 
|  | 80 |  | 
|  | 81 | static void __init emit_instruction(union mips_instruction mi) | 
|  | 82 | { | 
|  | 83 | if (instruction_pending) | 
|  | 84 | *epc++ = delayed_mi.word; | 
|  | 85 |  | 
|  | 86 | instruction_pending = 1; | 
|  | 87 | delayed_mi = mi; | 
|  | 88 | } | 
|  | 89 |  | 
|  | 90 | static inline void flush_delay_slot_or_nop(void) | 
|  | 91 | { | 
|  | 92 | if (instruction_pending) { | 
|  | 93 | *epc++ = delayed_mi.word; | 
|  | 94 | instruction_pending = 0; | 
|  | 95 | return; | 
|  | 96 | } | 
|  | 97 |  | 
|  | 98 | *epc++ = 0; | 
|  | 99 | } | 
|  | 100 |  | 
|  | 101 | static inline unsigned int *label(void) | 
|  | 102 | { | 
|  | 103 | if (instruction_pending) { | 
|  | 104 | *epc++ = delayed_mi.word; | 
|  | 105 | instruction_pending = 0; | 
|  | 106 | } | 
|  | 107 |  | 
|  | 108 | return epc; | 
|  | 109 | } | 
|  | 110 |  | 
|  | 111 | static inline void build_insn_word(unsigned int word) | 
|  | 112 | { | 
|  | 113 | union mips_instruction mi; | 
|  | 114 |  | 
|  | 115 | mi.word		 = word; | 
|  | 116 |  | 
|  | 117 | emit_instruction(mi); | 
|  | 118 | } | 
|  | 119 |  | 
|  | 120 | static inline void build_nop(void) | 
|  | 121 | { | 
|  | 122 | build_insn_word(0);			/* nop */ | 
|  | 123 | } | 
|  | 124 |  | 
|  | 125 | static inline void build_src_pref(int advance) | 
|  | 126 | { | 
| Atsushi Nemoto | de862b4 | 2006-03-17 12:59:22 +0900 | [diff] [blame] | 127 | if (!(load_offset & (cpu_dcache_line_size() - 1)) && advance) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 128 | union mips_instruction mi; | 
|  | 129 |  | 
|  | 130 | mi.i_format.opcode     = pref_op; | 
|  | 131 | mi.i_format.rs         = 5;		/* $a1 */ | 
|  | 132 | mi.i_format.rt         = pref_src_mode; | 
|  | 133 | mi.i_format.simmediate = load_offset + advance; | 
|  | 134 |  | 
|  | 135 | emit_instruction(mi); | 
|  | 136 | } | 
|  | 137 | } | 
|  | 138 |  | 
|  | 139 | static inline void __build_load_reg(int reg) | 
|  | 140 | { | 
|  | 141 | union mips_instruction mi; | 
|  | 142 | unsigned int width; | 
|  | 143 |  | 
|  | 144 | if (cpu_has_64bit_gp_regs) { | 
|  | 145 | mi.i_format.opcode     = ld_op; | 
|  | 146 | width = 8; | 
|  | 147 | } else { | 
|  | 148 | mi.i_format.opcode     = lw_op; | 
|  | 149 | width = 4; | 
|  | 150 | } | 
|  | 151 | mi.i_format.rs         = 5;		/* $a1 */ | 
|  | 152 | mi.i_format.rt         = reg;		/* $reg */ | 
|  | 153 | mi.i_format.simmediate = load_offset; | 
|  | 154 |  | 
|  | 155 | load_offset += width; | 
|  | 156 | emit_instruction(mi); | 
|  | 157 | } | 
|  | 158 |  | 
|  | 159 | static inline void build_load_reg(int reg) | 
|  | 160 | { | 
|  | 161 | if (cpu_has_prefetch) | 
|  | 162 | build_src_pref(pref_offset_copy); | 
|  | 163 |  | 
|  | 164 | __build_load_reg(reg); | 
|  | 165 | } | 
|  | 166 |  | 
|  | 167 | static inline void build_dst_pref(int advance) | 
|  | 168 | { | 
| Atsushi Nemoto | de862b4 | 2006-03-17 12:59:22 +0900 | [diff] [blame] | 169 | if (!(store_offset & (cpu_dcache_line_size() - 1)) && advance) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | union mips_instruction mi; | 
|  | 171 |  | 
|  | 172 | mi.i_format.opcode     = pref_op; | 
|  | 173 | mi.i_format.rs         = 4;		/* $a0 */ | 
|  | 174 | mi.i_format.rt         = pref_dst_mode; | 
|  | 175 | mi.i_format.simmediate = store_offset + advance; | 
|  | 176 |  | 
|  | 177 | emit_instruction(mi); | 
|  | 178 | } | 
|  | 179 | } | 
|  | 180 |  | 
|  | 181 | static inline void build_cdex_s(void) | 
|  | 182 | { | 
|  | 183 | union mips_instruction mi; | 
|  | 184 |  | 
|  | 185 | if ((store_offset & (cpu_scache_line_size() - 1))) | 
|  | 186 | return; | 
|  | 187 |  | 
|  | 188 | mi.c_format.opcode     = cache_op; | 
|  | 189 | mi.c_format.rs         = 4;		/* $a0 */ | 
|  | 190 | mi.c_format.c_op       = 3;		/* Create Dirty Exclusive */ | 
|  | 191 | mi.c_format.cache      = 3;		/* Secondary Data Cache */ | 
|  | 192 | mi.c_format.simmediate = store_offset; | 
|  | 193 |  | 
|  | 194 | emit_instruction(mi); | 
|  | 195 | } | 
|  | 196 |  | 
|  | 197 | static inline void build_cdex_p(void) | 
|  | 198 | { | 
|  | 199 | union mips_instruction mi; | 
|  | 200 |  | 
|  | 201 | if (store_offset & (cpu_dcache_line_size() - 1)) | 
|  | 202 | return; | 
|  | 203 |  | 
| Thiemo Seufer | 330cfe0 | 2005-09-01 18:33:58 +0000 | [diff] [blame] | 204 | if (R4600_V1_HIT_CACHEOP_WAR && cpu_is_r4600_v1_x()) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | build_nop(); | 
|  | 206 | build_nop(); | 
|  | 207 | build_nop(); | 
|  | 208 | build_nop(); | 
|  | 209 | } | 
|  | 210 |  | 
| Thiemo Seufer | 330cfe0 | 2005-09-01 18:33:58 +0000 | [diff] [blame] | 211 | if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) | 
| Maciej W. Rozycki | f6a9e6d | 2007-10-02 14:47:22 +0100 | [diff] [blame] | 212 | build_insn_word(0x8c200000);	/* lw      $zero, ($at) */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 |  | 
|  | 214 | mi.c_format.opcode     = cache_op; | 
|  | 215 | mi.c_format.rs         = 4;		/* $a0 */ | 
|  | 216 | mi.c_format.c_op       = 3;		/* Create Dirty Exclusive */ | 
|  | 217 | mi.c_format.cache      = 1;		/* Data Cache */ | 
|  | 218 | mi.c_format.simmediate = store_offset; | 
|  | 219 |  | 
|  | 220 | emit_instruction(mi); | 
|  | 221 | } | 
|  | 222 |  | 
|  | 223 | static void __init __build_store_reg(int reg) | 
|  | 224 | { | 
|  | 225 | union mips_instruction mi; | 
|  | 226 | unsigned int width; | 
|  | 227 |  | 
|  | 228 | if (cpu_has_64bit_gp_regs || | 
|  | 229 | (cpu_has_64bit_zero_reg && reg == 0)) { | 
|  | 230 | mi.i_format.opcode     = sd_op; | 
|  | 231 | width = 8; | 
|  | 232 | } else { | 
|  | 233 | mi.i_format.opcode     = sw_op; | 
|  | 234 | width = 4; | 
|  | 235 | } | 
|  | 236 | mi.i_format.rs         = 4;		/* $a0 */ | 
|  | 237 | mi.i_format.rt         = reg;		/* $reg */ | 
|  | 238 | mi.i_format.simmediate = store_offset; | 
|  | 239 |  | 
|  | 240 | store_offset += width; | 
|  | 241 | emit_instruction(mi); | 
|  | 242 | } | 
|  | 243 |  | 
|  | 244 | static inline void build_store_reg(int reg) | 
|  | 245 | { | 
| Atsushi Nemoto | 33b06b5 | 2006-12-18 00:38:21 +0900 | [diff] [blame] | 246 | int pref_off = cpu_has_prefetch ? | 
|  | 247 | (reg ? pref_offset_copy : pref_offset_clear) : 0; | 
|  | 248 | if (pref_off) | 
|  | 249 | build_dst_pref(pref_off); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | else if (cpu_has_cache_cdex_s) | 
|  | 251 | build_cdex_s(); | 
|  | 252 | else if (cpu_has_cache_cdex_p) | 
|  | 253 | build_cdex_p(); | 
|  | 254 |  | 
|  | 255 | __build_store_reg(reg); | 
|  | 256 | } | 
|  | 257 |  | 
|  | 258 | static inline void build_addiu_a2_a0(unsigned long offset) | 
|  | 259 | { | 
|  | 260 | union mips_instruction mi; | 
|  | 261 |  | 
|  | 262 | BUG_ON(offset > 0x7fff); | 
|  | 263 |  | 
|  | 264 | mi.i_format.opcode     = cpu_has_64bit_gp_regs ? daddiu_op : addiu_op; | 
|  | 265 | mi.i_format.rs         = 4;		/* $a0 */ | 
|  | 266 | mi.i_format.rt         = 6;		/* $a2 */ | 
|  | 267 | mi.i_format.simmediate = offset; | 
|  | 268 |  | 
|  | 269 | emit_instruction(mi); | 
|  | 270 | } | 
|  | 271 |  | 
| Ralf Baechle | 242954b | 2006-10-24 02:29:01 +0100 | [diff] [blame] | 272 | static inline void build_addiu_a2(unsigned long offset) | 
|  | 273 | { | 
|  | 274 | union mips_instruction mi; | 
|  | 275 |  | 
|  | 276 | BUG_ON(offset > 0x7fff); | 
|  | 277 |  | 
|  | 278 | mi.i_format.opcode     = cpu_has_64bit_gp_regs ? daddiu_op : addiu_op; | 
|  | 279 | mi.i_format.rs         = 6;		/* $a2 */ | 
|  | 280 | mi.i_format.rt         = 6;		/* $a2 */ | 
|  | 281 | mi.i_format.simmediate = offset; | 
|  | 282 |  | 
|  | 283 | emit_instruction(mi); | 
|  | 284 | } | 
|  | 285 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 286 | static inline void build_addiu_a1(unsigned long offset) | 
|  | 287 | { | 
|  | 288 | union mips_instruction mi; | 
|  | 289 |  | 
|  | 290 | BUG_ON(offset > 0x7fff); | 
|  | 291 |  | 
|  | 292 | mi.i_format.opcode     = cpu_has_64bit_gp_regs ? daddiu_op : addiu_op; | 
|  | 293 | mi.i_format.rs         = 5;		/* $a1 */ | 
|  | 294 | mi.i_format.rt         = 5;		/* $a1 */ | 
|  | 295 | mi.i_format.simmediate = offset; | 
|  | 296 |  | 
|  | 297 | load_offset -= offset; | 
|  | 298 |  | 
|  | 299 | emit_instruction(mi); | 
|  | 300 | } | 
|  | 301 |  | 
|  | 302 | static inline void build_addiu_a0(unsigned long offset) | 
|  | 303 | { | 
|  | 304 | union mips_instruction mi; | 
|  | 305 |  | 
|  | 306 | BUG_ON(offset > 0x7fff); | 
|  | 307 |  | 
|  | 308 | mi.i_format.opcode     = cpu_has_64bit_gp_regs ? daddiu_op : addiu_op; | 
|  | 309 | mi.i_format.rs         = 4;		/* $a0 */ | 
|  | 310 | mi.i_format.rt         = 4;		/* $a0 */ | 
|  | 311 | mi.i_format.simmediate = offset; | 
|  | 312 |  | 
|  | 313 | store_offset -= offset; | 
|  | 314 |  | 
|  | 315 | emit_instruction(mi); | 
|  | 316 | } | 
|  | 317 |  | 
|  | 318 | static inline void build_bne(unsigned int *dest) | 
|  | 319 | { | 
|  | 320 | union mips_instruction mi; | 
|  | 321 |  | 
|  | 322 | mi.i_format.opcode = bne_op; | 
|  | 323 | mi.i_format.rs     = 6;			/* $a2 */ | 
|  | 324 | mi.i_format.rt     = 4;			/* $a0 */ | 
|  | 325 | mi.i_format.simmediate = dest - epc - 1; | 
|  | 326 |  | 
|  | 327 | *epc++ = mi.word; | 
|  | 328 | flush_delay_slot_or_nop(); | 
|  | 329 | } | 
|  | 330 |  | 
|  | 331 | static inline void build_jr_ra(void) | 
|  | 332 | { | 
|  | 333 | union mips_instruction mi; | 
|  | 334 |  | 
|  | 335 | mi.r_format.opcode = spec_op; | 
|  | 336 | mi.r_format.rs     = 31; | 
|  | 337 | mi.r_format.rt     = 0; | 
|  | 338 | mi.r_format.rd     = 0; | 
|  | 339 | mi.r_format.re     = 0; | 
|  | 340 | mi.r_format.func   = jr_op; | 
|  | 341 |  | 
|  | 342 | *epc++ = mi.word; | 
|  | 343 | flush_delay_slot_or_nop(); | 
|  | 344 | } | 
|  | 345 |  | 
|  | 346 | void __init build_clear_page(void) | 
|  | 347 | { | 
|  | 348 | unsigned int loop_start; | 
| Ralf Baechle | 242954b | 2006-10-24 02:29:01 +0100 | [diff] [blame] | 349 | unsigned long off; | 
| Maciej W. Rozycki | 1ac74d5 | 2007-10-02 14:54:15 +0100 | [diff] [blame] | 350 | int i; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 351 |  | 
|  | 352 | epc = (unsigned int *) &clear_page_array; | 
|  | 353 | instruction_pending = 0; | 
|  | 354 | store_offset = 0; | 
|  | 355 |  | 
|  | 356 | if (cpu_has_prefetch) { | 
| Ralf Baechle | 10cc352 | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 357 | switch (current_cpu_type()) { | 
| Atsushi Nemoto | de862b4 | 2006-03-17 12:59:22 +0900 | [diff] [blame] | 358 | case CPU_TX49XX: | 
|  | 359 | /* TX49 supports only Pref_Load */ | 
|  | 360 | pref_offset_clear = 0; | 
|  | 361 | pref_offset_copy = 0; | 
|  | 362 | break; | 
|  | 363 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 364 | case CPU_RM9000: | 
|  | 365 | /* | 
|  | 366 | * As a workaround for erratum G105 which make the | 
|  | 367 | * PrepareForStore hint unusable we fall back to | 
|  | 368 | * StoreRetained on the RM9000.  Once it is known which | 
|  | 369 | * versions of the RM9000 we'll be able to condition- | 
|  | 370 | * alize this. | 
|  | 371 | */ | 
|  | 372 |  | 
|  | 373 | case CPU_R10000: | 
|  | 374 | case CPU_R12000: | 
| Kumba | 44d921b | 2006-05-16 22:23:59 -0400 | [diff] [blame] | 375 | case CPU_R14000: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 376 | pref_src_mode = Pref_LoadStreamed; | 
|  | 377 | pref_dst_mode = Pref_StoreStreamed; | 
|  | 378 | break; | 
|  | 379 |  | 
|  | 380 | default: | 
|  | 381 | pref_src_mode = Pref_LoadStreamed; | 
|  | 382 | pref_dst_mode = Pref_PrepareForStore; | 
|  | 383 | break; | 
|  | 384 | } | 
|  | 385 | } | 
|  | 386 |  | 
| Ralf Baechle | 242954b | 2006-10-24 02:29:01 +0100 | [diff] [blame] | 387 | off = PAGE_SIZE - (cpu_has_prefetch ? pref_offset_clear : 0); | 
|  | 388 | if (off > 0x7fff) { | 
|  | 389 | build_addiu_a2_a0(off >> 1); | 
|  | 390 | build_addiu_a2(off >> 1); | 
|  | 391 | } else | 
|  | 392 | build_addiu_a2_a0(off); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 393 |  | 
| Thiemo Seufer | 330cfe0 | 2005-09-01 18:33:58 +0000 | [diff] [blame] | 394 | if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 395 | build_insn_word(0x3c01a000);	/* lui     $at, 0xa000  */ | 
|  | 396 |  | 
|  | 397 | dest = label(); | 
|  | 398 | do { | 
|  | 399 | build_store_reg(0); | 
|  | 400 | build_store_reg(0); | 
|  | 401 | build_store_reg(0); | 
|  | 402 | build_store_reg(0); | 
|  | 403 | } while (store_offset < half_scache_line_size()); | 
|  | 404 | build_addiu_a0(2 * store_offset); | 
|  | 405 | loop_start = store_offset; | 
|  | 406 | do { | 
|  | 407 | build_store_reg(0); | 
|  | 408 | build_store_reg(0); | 
|  | 409 | build_store_reg(0); | 
|  | 410 | build_store_reg(0); | 
|  | 411 | } while ((store_offset - loop_start) < half_scache_line_size()); | 
|  | 412 | build_bne(dest); | 
|  | 413 |  | 
|  | 414 | if (cpu_has_prefetch && pref_offset_clear) { | 
|  | 415 | build_addiu_a2_a0(pref_offset_clear); | 
|  | 416 | dest = label(); | 
|  | 417 | loop_start = store_offset; | 
|  | 418 | do { | 
|  | 419 | __build_store_reg(0); | 
|  | 420 | __build_store_reg(0); | 
|  | 421 | __build_store_reg(0); | 
|  | 422 | __build_store_reg(0); | 
|  | 423 | } while ((store_offset - loop_start) < half_scache_line_size()); | 
|  | 424 | build_addiu_a0(2 * store_offset); | 
|  | 425 | loop_start = store_offset; | 
|  | 426 | do { | 
|  | 427 | __build_store_reg(0); | 
|  | 428 | __build_store_reg(0); | 
|  | 429 | __build_store_reg(0); | 
|  | 430 | __build_store_reg(0); | 
|  | 431 | } while ((store_offset - loop_start) < half_scache_line_size()); | 
|  | 432 | build_bne(dest); | 
|  | 433 | } | 
|  | 434 |  | 
|  | 435 | build_jr_ra(); | 
|  | 436 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 437 | BUG_ON(epc > clear_page_array + ARRAY_SIZE(clear_page_array)); | 
| Maciej W. Rozycki | 1ac74d5 | 2007-10-02 14:54:15 +0100 | [diff] [blame] | 438 |  | 
|  | 439 | pr_info("Synthesized clear page handler (%u instructions).\n", | 
|  | 440 | (unsigned int)(epc - clear_page_array)); | 
|  | 441 |  | 
|  | 442 | pr_debug("\t.set push\n"); | 
|  | 443 | pr_debug("\t.set noreorder\n"); | 
|  | 444 | for (i = 0; i < (epc - clear_page_array); i++) | 
|  | 445 | pr_debug("\t.word 0x%08x\n", clear_page_array[i]); | 
|  | 446 | pr_debug("\t.set pop\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 447 | } | 
|  | 448 |  | 
|  | 449 | void __init build_copy_page(void) | 
|  | 450 | { | 
|  | 451 | unsigned int loop_start; | 
| Ralf Baechle | 242954b | 2006-10-24 02:29:01 +0100 | [diff] [blame] | 452 | unsigned long off; | 
| Maciej W. Rozycki | 1ac74d5 | 2007-10-02 14:54:15 +0100 | [diff] [blame] | 453 | int i; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 454 |  | 
|  | 455 | epc = (unsigned int *) ©_page_array; | 
|  | 456 | store_offset = load_offset = 0; | 
|  | 457 | instruction_pending = 0; | 
|  | 458 |  | 
| Ralf Baechle | 242954b | 2006-10-24 02:29:01 +0100 | [diff] [blame] | 459 | off = PAGE_SIZE - (cpu_has_prefetch ? pref_offset_copy : 0); | 
|  | 460 | if (off > 0x7fff) { | 
|  | 461 | build_addiu_a2_a0(off >> 1); | 
|  | 462 | build_addiu_a2(off >> 1); | 
|  | 463 | } else | 
|  | 464 | build_addiu_a2_a0(off); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 465 |  | 
| Thiemo Seufer | 330cfe0 | 2005-09-01 18:33:58 +0000 | [diff] [blame] | 466 | if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 467 | build_insn_word(0x3c01a000);	/* lui     $at, 0xa000  */ | 
|  | 468 |  | 
|  | 469 | dest = label(); | 
|  | 470 | loop_start = store_offset; | 
|  | 471 | do { | 
|  | 472 | build_load_reg( 8); | 
|  | 473 | build_load_reg( 9); | 
|  | 474 | build_load_reg(10); | 
|  | 475 | build_load_reg(11); | 
|  | 476 | build_store_reg( 8); | 
|  | 477 | build_store_reg( 9); | 
|  | 478 | build_store_reg(10); | 
|  | 479 | build_store_reg(11); | 
|  | 480 | } while ((store_offset - loop_start) < half_scache_line_size()); | 
|  | 481 | build_addiu_a0(2 * store_offset); | 
|  | 482 | build_addiu_a1(2 * load_offset); | 
|  | 483 | loop_start = store_offset; | 
|  | 484 | do { | 
|  | 485 | build_load_reg( 8); | 
|  | 486 | build_load_reg( 9); | 
|  | 487 | build_load_reg(10); | 
|  | 488 | build_load_reg(11); | 
|  | 489 | build_store_reg( 8); | 
|  | 490 | build_store_reg( 9); | 
|  | 491 | build_store_reg(10); | 
|  | 492 | build_store_reg(11); | 
|  | 493 | } while ((store_offset - loop_start) < half_scache_line_size()); | 
|  | 494 | build_bne(dest); | 
|  | 495 |  | 
|  | 496 | if (cpu_has_prefetch && pref_offset_copy) { | 
|  | 497 | build_addiu_a2_a0(pref_offset_copy); | 
|  | 498 | dest = label(); | 
|  | 499 | loop_start = store_offset; | 
|  | 500 | do { | 
|  | 501 | __build_load_reg( 8); | 
|  | 502 | __build_load_reg( 9); | 
|  | 503 | __build_load_reg(10); | 
|  | 504 | __build_load_reg(11); | 
|  | 505 | __build_store_reg( 8); | 
|  | 506 | __build_store_reg( 9); | 
|  | 507 | __build_store_reg(10); | 
|  | 508 | __build_store_reg(11); | 
|  | 509 | } while ((store_offset - loop_start) < half_scache_line_size()); | 
|  | 510 | build_addiu_a0(2 * store_offset); | 
|  | 511 | build_addiu_a1(2 * load_offset); | 
|  | 512 | loop_start = store_offset; | 
|  | 513 | do { | 
|  | 514 | __build_load_reg( 8); | 
|  | 515 | __build_load_reg( 9); | 
|  | 516 | __build_load_reg(10); | 
|  | 517 | __build_load_reg(11); | 
|  | 518 | __build_store_reg( 8); | 
|  | 519 | __build_store_reg( 9); | 
|  | 520 | __build_store_reg(10); | 
|  | 521 | __build_store_reg(11); | 
|  | 522 | } while ((store_offset - loop_start) < half_scache_line_size()); | 
|  | 523 | build_bne(dest); | 
|  | 524 | } | 
|  | 525 |  | 
|  | 526 | build_jr_ra(); | 
|  | 527 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 528 | BUG_ON(epc > copy_page_array + ARRAY_SIZE(copy_page_array)); | 
| Maciej W. Rozycki | 1ac74d5 | 2007-10-02 14:54:15 +0100 | [diff] [blame] | 529 |  | 
|  | 530 | pr_info("Synthesized copy page handler (%u instructions).\n", | 
|  | 531 | (unsigned int)(epc - copy_page_array)); | 
|  | 532 |  | 
|  | 533 | pr_debug("\t.set push\n"); | 
|  | 534 | pr_debug("\t.set noreorder\n"); | 
|  | 535 | for (i = 0; i < (epc - copy_page_array); i++) | 
|  | 536 | pr_debug("\t.word 0x%08x\n", copy_page_array[i]); | 
|  | 537 | pr_debug("\t.set pop\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 538 | } |