blob: 813d3c2b9628c250bf8d22f9b77b0acb7e0ac501 [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
20#include <asm/clkdev.h>
21#include <linux/msm_kgsl.h>
22#include <linux/android_pmem.h>
23#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053024#include <mach/dma.h>
25#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026#include <mach/board.h>
27#include <mach/msm_iomap.h>
28#include <mach/msm_hsusb.h>
29#include <mach/msm_sps.h>
30#include <mach/rpm.h>
31#include <mach/msm_bus_board.h>
32#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070033#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070034#include <mach/msm_dcvs.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070035#include <sound/msm-dai-q6.h>
36#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030037#include <mach/msm_tsif.h>
Pratik Patel1403f2a2012-03-21 10:10:00 -070038#include <mach/qdss.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070039#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#include "clock.h"
41#include "devices.h"
42#include "devices-msm8x60.h"
43#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070044#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060045#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060046#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070047#include "pil-q6v4.h"
48#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070049#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070050#include <mach/iommu_domains.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070051
52#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053053#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054#endif
55#ifdef CONFIG_MSM_DSPS
56#include <mach/msm_dsps.h>
57#endif
58
59
60/* Address of GSBI blocks */
61#define MSM_GSBI1_PHYS 0x16000000
62#define MSM_GSBI2_PHYS 0x16100000
63#define MSM_GSBI3_PHYS 0x16200000
64#define MSM_GSBI4_PHYS 0x16300000
65#define MSM_GSBI5_PHYS 0x16400000
66#define MSM_GSBI6_PHYS 0x16500000
67#define MSM_GSBI7_PHYS 0x16600000
68#define MSM_GSBI8_PHYS 0x1A000000
69#define MSM_GSBI9_PHYS 0x1A100000
70#define MSM_GSBI10_PHYS 0x1A200000
71#define MSM_GSBI11_PHYS 0x12440000
72#define MSM_GSBI12_PHYS 0x12480000
73
74#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
75#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053076#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070077#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053078#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070079
80/* GSBI QUP devices */
81#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
82#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
83#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
84#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
85#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
86#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
87#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
88#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
89#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
90#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
91#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
92#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
93#define MSM_QUP_SIZE SZ_4K
94
95#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
96#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
97#define MSM_PMIC_SSBI_SIZE SZ_4K
98
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -070099#define MSM8960_HSUSB_PHYS 0x12500000
100#define MSM8960_HSUSB_SIZE SZ_4K
101
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700102static struct resource resources_otg[] = {
103 {
104 .start = MSM8960_HSUSB_PHYS,
105 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
106 .flags = IORESOURCE_MEM,
107 },
108 {
109 .start = USB1_HS_IRQ,
110 .end = USB1_HS_IRQ,
111 .flags = IORESOURCE_IRQ,
112 },
113};
114
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700115struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700116 .name = "msm_otg",
117 .id = -1,
118 .num_resources = ARRAY_SIZE(resources_otg),
119 .resource = resources_otg,
120 .dev = {
121 .coherent_dma_mask = 0xffffffff,
122 },
123};
124
125static struct resource resources_hsusb[] = {
126 {
127 .start = MSM8960_HSUSB_PHYS,
128 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
129 .flags = IORESOURCE_MEM,
130 },
131 {
132 .start = USB1_HS_IRQ,
133 .end = USB1_HS_IRQ,
134 .flags = IORESOURCE_IRQ,
135 },
136};
137
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700138struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700139 .name = "msm_hsusb",
140 .id = -1,
141 .num_resources = ARRAY_SIZE(resources_hsusb),
142 .resource = resources_hsusb,
143 .dev = {
144 .coherent_dma_mask = 0xffffffff,
145 },
146};
147
148static struct resource resources_hsusb_host[] = {
149 {
150 .start = MSM8960_HSUSB_PHYS,
151 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
152 .flags = IORESOURCE_MEM,
153 },
154 {
155 .start = USB1_HS_IRQ,
156 .end = USB1_HS_IRQ,
157 .flags = IORESOURCE_IRQ,
158 },
159};
160
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530161static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162struct platform_device msm_device_hsusb_host = {
163 .name = "msm_hsusb_host",
164 .id = -1,
165 .num_resources = ARRAY_SIZE(resources_hsusb_host),
166 .resource = resources_hsusb_host,
167 .dev = {
168 .dma_mask = &dma_mask,
169 .coherent_dma_mask = 0xffffffff,
170 },
171};
172
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530173static struct resource resources_hsic_host[] = {
174 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700175 .start = 0x12520000,
176 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530177 .flags = IORESOURCE_MEM,
178 },
179 {
180 .start = USB_HSIC_IRQ,
181 .end = USB_HSIC_IRQ,
182 .flags = IORESOURCE_IRQ,
183 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800184 {
185 .start = MSM_GPIO_TO_INT(69),
186 .end = MSM_GPIO_TO_INT(69),
187 .name = "peripheral_status_irq",
188 .flags = IORESOURCE_IRQ,
189 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530190};
191
192struct platform_device msm_device_hsic_host = {
193 .name = "msm_hsic_host",
194 .id = -1,
195 .num_resources = ARRAY_SIZE(resources_hsic_host),
196 .resource = resources_hsic_host,
197 .dev = {
198 .dma_mask = &dma_mask,
199 .coherent_dma_mask = DMA_BIT_MASK(32),
200 },
201};
202
Mona Hossain11c03ac2011-10-26 12:42:10 -0700203#define SHARED_IMEM_TZ_BASE 0x2a03f720
204static struct resource tzlog_resources[] = {
205 {
206 .start = SHARED_IMEM_TZ_BASE,
207 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
208 .flags = IORESOURCE_MEM,
209 },
210};
211
212struct platform_device msm_device_tz_log = {
213 .name = "tz_log",
214 .id = 0,
215 .num_resources = ARRAY_SIZE(tzlog_resources),
216 .resource = tzlog_resources,
217};
218
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700219static struct resource resources_uart_gsbi2[] = {
220 {
221 .start = MSM8960_GSBI2_UARTDM_IRQ,
222 .end = MSM8960_GSBI2_UARTDM_IRQ,
223 .flags = IORESOURCE_IRQ,
224 },
225 {
226 .start = MSM_UART2DM_PHYS,
227 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
228 .name = "uartdm_resource",
229 .flags = IORESOURCE_MEM,
230 },
231 {
232 .start = MSM_GSBI2_PHYS,
233 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
234 .name = "gsbi_resource",
235 .flags = IORESOURCE_MEM,
236 },
237};
238
239struct platform_device msm8960_device_uart_gsbi2 = {
240 .name = "msm_serial_hsl",
241 .id = 0,
242 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
243 .resource = resources_uart_gsbi2,
244};
Mayank Rana9f51f582011-08-04 18:35:59 +0530245/* GSBI 6 used into UARTDM Mode */
246static struct resource msm_uart_dm6_resources[] = {
247 {
248 .start = MSM_UART6DM_PHYS,
249 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
250 .name = "uartdm_resource",
251 .flags = IORESOURCE_MEM,
252 },
253 {
254 .start = GSBI6_UARTDM_IRQ,
255 .end = GSBI6_UARTDM_IRQ,
256 .flags = IORESOURCE_IRQ,
257 },
258 {
259 .start = MSM_GSBI6_PHYS,
260 .end = MSM_GSBI6_PHYS + 4 - 1,
261 .name = "gsbi_resource",
262 .flags = IORESOURCE_MEM,
263 },
264 {
265 .start = DMOV_HSUART_GSBI6_TX_CHAN,
266 .end = DMOV_HSUART_GSBI6_RX_CHAN,
267 .name = "uartdm_channels",
268 .flags = IORESOURCE_DMA,
269 },
270 {
271 .start = DMOV_HSUART_GSBI6_TX_CRCI,
272 .end = DMOV_HSUART_GSBI6_RX_CRCI,
273 .name = "uartdm_crci",
274 .flags = IORESOURCE_DMA,
275 },
276};
277static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
278struct platform_device msm_device_uart_dm6 = {
279 .name = "msm_serial_hs",
280 .id = 0,
281 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
282 .resource = msm_uart_dm6_resources,
283 .dev = {
284 .dma_mask = &msm_uart_dm6_dma_mask,
285 .coherent_dma_mask = DMA_BIT_MASK(32),
286 },
287};
Mayank Ranae009c922012-03-22 03:02:06 +0530288/*
289 * GSBI 9 used into UARTDM Mode
290 * For 8960 Fusion 2.2 Primary IPC
291 */
292static struct resource msm_uart_dm9_resources[] = {
293 {
294 .start = MSM_UART9DM_PHYS,
295 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
296 .name = "uartdm_resource",
297 .flags = IORESOURCE_MEM,
298 },
299 {
300 .start = GSBI9_UARTDM_IRQ,
301 .end = GSBI9_UARTDM_IRQ,
302 .flags = IORESOURCE_IRQ,
303 },
304 {
305 .start = MSM_GSBI9_PHYS,
306 .end = MSM_GSBI9_PHYS + 4 - 1,
307 .name = "gsbi_resource",
308 .flags = IORESOURCE_MEM,
309 },
310 {
311 .start = DMOV_HSUART_GSBI9_TX_CHAN,
312 .end = DMOV_HSUART_GSBI9_RX_CHAN,
313 .name = "uartdm_channels",
314 .flags = IORESOURCE_DMA,
315 },
316 {
317 .start = DMOV_HSUART_GSBI9_TX_CRCI,
318 .end = DMOV_HSUART_GSBI9_RX_CRCI,
319 .name = "uartdm_crci",
320 .flags = IORESOURCE_DMA,
321 },
322};
323static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
324struct platform_device msm_device_uart_dm9 = {
325 .name = "msm_serial_hs",
326 .id = 1,
327 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
328 .resource = msm_uart_dm9_resources,
329 .dev = {
330 .dma_mask = &msm_uart_dm9_dma_mask,
331 .coherent_dma_mask = DMA_BIT_MASK(32),
332 },
333};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700334
335static struct resource resources_uart_gsbi5[] = {
336 {
337 .start = GSBI5_UARTDM_IRQ,
338 .end = GSBI5_UARTDM_IRQ,
339 .flags = IORESOURCE_IRQ,
340 },
341 {
342 .start = MSM_UART5DM_PHYS,
343 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
344 .name = "uartdm_resource",
345 .flags = IORESOURCE_MEM,
346 },
347 {
348 .start = MSM_GSBI5_PHYS,
349 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
350 .name = "gsbi_resource",
351 .flags = IORESOURCE_MEM,
352 },
353};
354
355struct platform_device msm8960_device_uart_gsbi5 = {
356 .name = "msm_serial_hsl",
357 .id = 0,
358 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
359 .resource = resources_uart_gsbi5,
360};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700361
362static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
363 .line = 0,
364};
365
366static struct resource resources_uart_gsbi8[] = {
367 {
368 .start = GSBI8_UARTDM_IRQ,
369 .end = GSBI8_UARTDM_IRQ,
370 .flags = IORESOURCE_IRQ,
371 },
372 {
373 .start = MSM_UART8DM_PHYS,
374 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
375 .name = "uartdm_resource",
376 .flags = IORESOURCE_MEM,
377 },
378 {
379 .start = MSM_GSBI8_PHYS,
380 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
381 .name = "gsbi_resource",
382 .flags = IORESOURCE_MEM,
383 },
384};
385
386struct platform_device msm8960_device_uart_gsbi8 = {
387 .name = "msm_serial_hsl",
388 .id = 1,
389 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
390 .resource = resources_uart_gsbi8,
391 .dev.platform_data = &uart_gsbi8_pdata,
392};
393
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700394/* MSM Video core device */
395#ifdef CONFIG_MSM_BUS_SCALING
396static struct msm_bus_vectors vidc_init_vectors[] = {
397 {
398 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
399 .dst = MSM_BUS_SLAVE_EBI_CH0,
400 .ab = 0,
401 .ib = 0,
402 },
403 {
404 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
405 .dst = MSM_BUS_SLAVE_EBI_CH0,
406 .ab = 0,
407 .ib = 0,
408 },
409 {
410 .src = MSM_BUS_MASTER_AMPSS_M0,
411 .dst = MSM_BUS_SLAVE_EBI_CH0,
412 .ab = 0,
413 .ib = 0,
414 },
415 {
416 .src = MSM_BUS_MASTER_AMPSS_M0,
417 .dst = MSM_BUS_SLAVE_EBI_CH0,
418 .ab = 0,
419 .ib = 0,
420 },
421};
422static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
423 {
424 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
425 .dst = MSM_BUS_SLAVE_EBI_CH0,
426 .ab = 54525952,
427 .ib = 436207616,
428 },
429 {
430 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
431 .dst = MSM_BUS_SLAVE_EBI_CH0,
432 .ab = 72351744,
433 .ib = 289406976,
434 },
435 {
436 .src = MSM_BUS_MASTER_AMPSS_M0,
437 .dst = MSM_BUS_SLAVE_EBI_CH0,
438 .ab = 500000,
439 .ib = 1000000,
440 },
441 {
442 .src = MSM_BUS_MASTER_AMPSS_M0,
443 .dst = MSM_BUS_SLAVE_EBI_CH0,
444 .ab = 500000,
445 .ib = 1000000,
446 },
447};
448static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
449 {
450 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
451 .dst = MSM_BUS_SLAVE_EBI_CH0,
452 .ab = 40894464,
453 .ib = 327155712,
454 },
455 {
456 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
457 .dst = MSM_BUS_SLAVE_EBI_CH0,
458 .ab = 48234496,
459 .ib = 192937984,
460 },
461 {
462 .src = MSM_BUS_MASTER_AMPSS_M0,
463 .dst = MSM_BUS_SLAVE_EBI_CH0,
464 .ab = 500000,
465 .ib = 2000000,
466 },
467 {
468 .src = MSM_BUS_MASTER_AMPSS_M0,
469 .dst = MSM_BUS_SLAVE_EBI_CH0,
470 .ab = 500000,
471 .ib = 2000000,
472 },
473};
474static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
475 {
476 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
477 .dst = MSM_BUS_SLAVE_EBI_CH0,
478 .ab = 163577856,
479 .ib = 1308622848,
480 },
481 {
482 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
483 .dst = MSM_BUS_SLAVE_EBI_CH0,
484 .ab = 219152384,
485 .ib = 876609536,
486 },
487 {
488 .src = MSM_BUS_MASTER_AMPSS_M0,
489 .dst = MSM_BUS_SLAVE_EBI_CH0,
490 .ab = 1750000,
491 .ib = 3500000,
492 },
493 {
494 .src = MSM_BUS_MASTER_AMPSS_M0,
495 .dst = MSM_BUS_SLAVE_EBI_CH0,
496 .ab = 1750000,
497 .ib = 3500000,
498 },
499};
500static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
501 {
502 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
503 .dst = MSM_BUS_SLAVE_EBI_CH0,
504 .ab = 121634816,
505 .ib = 973078528,
506 },
507 {
508 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
509 .dst = MSM_BUS_SLAVE_EBI_CH0,
510 .ab = 155189248,
511 .ib = 620756992,
512 },
513 {
514 .src = MSM_BUS_MASTER_AMPSS_M0,
515 .dst = MSM_BUS_SLAVE_EBI_CH0,
516 .ab = 1750000,
517 .ib = 7000000,
518 },
519 {
520 .src = MSM_BUS_MASTER_AMPSS_M0,
521 .dst = MSM_BUS_SLAVE_EBI_CH0,
522 .ab = 1750000,
523 .ib = 7000000,
524 },
525};
526static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
527 {
528 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
529 .dst = MSM_BUS_SLAVE_EBI_CH0,
530 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700531 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700532 },
533 {
534 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
535 .dst = MSM_BUS_SLAVE_EBI_CH0,
536 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700537 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700538 },
539 {
540 .src = MSM_BUS_MASTER_AMPSS_M0,
541 .dst = MSM_BUS_SLAVE_EBI_CH0,
542 .ab = 2500000,
543 .ib = 5000000,
544 },
545 {
546 .src = MSM_BUS_MASTER_AMPSS_M0,
547 .dst = MSM_BUS_SLAVE_EBI_CH0,
548 .ab = 2500000,
549 .ib = 5000000,
550 },
551};
552static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
553 {
554 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
555 .dst = MSM_BUS_SLAVE_EBI_CH0,
556 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700557 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700558 },
559 {
560 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
561 .dst = MSM_BUS_SLAVE_EBI_CH0,
562 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700563 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700564 },
565 {
566 .src = MSM_BUS_MASTER_AMPSS_M0,
567 .dst = MSM_BUS_SLAVE_EBI_CH0,
568 .ab = 2500000,
569 .ib = 700000000,
570 },
571 {
572 .src = MSM_BUS_MASTER_AMPSS_M0,
573 .dst = MSM_BUS_SLAVE_EBI_CH0,
574 .ab = 2500000,
575 .ib = 10000000,
576 },
577};
578
579static struct msm_bus_paths vidc_bus_client_config[] = {
580 {
581 ARRAY_SIZE(vidc_init_vectors),
582 vidc_init_vectors,
583 },
584 {
585 ARRAY_SIZE(vidc_venc_vga_vectors),
586 vidc_venc_vga_vectors,
587 },
588 {
589 ARRAY_SIZE(vidc_vdec_vga_vectors),
590 vidc_vdec_vga_vectors,
591 },
592 {
593 ARRAY_SIZE(vidc_venc_720p_vectors),
594 vidc_venc_720p_vectors,
595 },
596 {
597 ARRAY_SIZE(vidc_vdec_720p_vectors),
598 vidc_vdec_720p_vectors,
599 },
600 {
601 ARRAY_SIZE(vidc_venc_1080p_vectors),
602 vidc_venc_1080p_vectors,
603 },
604 {
605 ARRAY_SIZE(vidc_vdec_1080p_vectors),
606 vidc_vdec_1080p_vectors,
607 },
608};
609
610static struct msm_bus_scale_pdata vidc_bus_client_data = {
611 vidc_bus_client_config,
612 ARRAY_SIZE(vidc_bus_client_config),
613 .name = "vidc",
614};
615#endif
616
Mona Hossain9c430e32011-07-27 11:04:47 -0700617#ifdef CONFIG_HW_RANDOM_MSM
618/* PRNG device */
619#define MSM_PRNG_PHYS 0x1A500000
620static struct resource rng_resources = {
621 .flags = IORESOURCE_MEM,
622 .start = MSM_PRNG_PHYS,
623 .end = MSM_PRNG_PHYS + SZ_512 - 1,
624};
625
626struct platform_device msm_device_rng = {
627 .name = "msm_rng",
628 .id = 0,
629 .num_resources = 1,
630 .resource = &rng_resources,
631};
632#endif
633
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700634#define MSM_VIDC_BASE_PHYS 0x04400000
635#define MSM_VIDC_BASE_SIZE 0x00100000
636
637static struct resource msm_device_vidc_resources[] = {
638 {
639 .start = MSM_VIDC_BASE_PHYS,
640 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
641 .flags = IORESOURCE_MEM,
642 },
643 {
644 .start = VCODEC_IRQ,
645 .end = VCODEC_IRQ,
646 .flags = IORESOURCE_IRQ,
647 },
648};
649
650struct msm_vidc_platform_data vidc_platform_data = {
651#ifdef CONFIG_MSM_BUS_SCALING
652 .vidc_bus_client_pdata = &vidc_bus_client_data,
653#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700654#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -0800655 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700656 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -0700657 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700658#else
Deepak Kotur12301a72011-11-09 18:30:29 -0800659 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700660 .enable_ion = 0,
661#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -0800662 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +0530663 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -0800664 .cont_mode_dpb_count = 18,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700665};
666
667struct platform_device msm_device_vidc = {
668 .name = "msm_vidc",
669 .id = 0,
670 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
671 .resource = msm_device_vidc_resources,
672 .dev = {
673 .platform_data = &vidc_platform_data,
674 },
675};
676
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700677#define MSM_SDC1_BASE 0x12400000
678#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
679#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
680#define MSM_SDC2_BASE 0x12140000
681#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
682#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
683#define MSM_SDC2_BASE 0x12140000
684#define MSM_SDC3_BASE 0x12180000
685#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
686#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
687#define MSM_SDC4_BASE 0x121C0000
688#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
689#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
690#define MSM_SDC5_BASE 0x12200000
691#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
692#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
693
694static struct resource resources_sdc1[] = {
695 {
696 .name = "core_mem",
697 .flags = IORESOURCE_MEM,
698 .start = MSM_SDC1_BASE,
699 .end = MSM_SDC1_DML_BASE - 1,
700 },
701 {
702 .name = "core_irq",
703 .flags = IORESOURCE_IRQ,
704 .start = SDC1_IRQ_0,
705 .end = SDC1_IRQ_0
706 },
707#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
708 {
709 .name = "sdcc_dml_addr",
710 .start = MSM_SDC1_DML_BASE,
711 .end = MSM_SDC1_BAM_BASE - 1,
712 .flags = IORESOURCE_MEM,
713 },
714 {
715 .name = "sdcc_bam_addr",
716 .start = MSM_SDC1_BAM_BASE,
717 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
718 .flags = IORESOURCE_MEM,
719 },
720 {
721 .name = "sdcc_bam_irq",
722 .start = SDC1_BAM_IRQ,
723 .end = SDC1_BAM_IRQ,
724 .flags = IORESOURCE_IRQ,
725 },
726#endif
727};
728
729static struct resource resources_sdc2[] = {
730 {
731 .name = "core_mem",
732 .flags = IORESOURCE_MEM,
733 .start = MSM_SDC2_BASE,
734 .end = MSM_SDC2_DML_BASE - 1,
735 },
736 {
737 .name = "core_irq",
738 .flags = IORESOURCE_IRQ,
739 .start = SDC2_IRQ_0,
740 .end = SDC2_IRQ_0
741 },
742#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
743 {
744 .name = "sdcc_dml_addr",
745 .start = MSM_SDC2_DML_BASE,
746 .end = MSM_SDC2_BAM_BASE - 1,
747 .flags = IORESOURCE_MEM,
748 },
749 {
750 .name = "sdcc_bam_addr",
751 .start = MSM_SDC2_BAM_BASE,
752 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
753 .flags = IORESOURCE_MEM,
754 },
755 {
756 .name = "sdcc_bam_irq",
757 .start = SDC2_BAM_IRQ,
758 .end = SDC2_BAM_IRQ,
759 .flags = IORESOURCE_IRQ,
760 },
761#endif
762};
763
764static struct resource resources_sdc3[] = {
765 {
766 .name = "core_mem",
767 .flags = IORESOURCE_MEM,
768 .start = MSM_SDC3_BASE,
769 .end = MSM_SDC3_DML_BASE - 1,
770 },
771 {
772 .name = "core_irq",
773 .flags = IORESOURCE_IRQ,
774 .start = SDC3_IRQ_0,
775 .end = SDC3_IRQ_0
776 },
777#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
778 {
779 .name = "sdcc_dml_addr",
780 .start = MSM_SDC3_DML_BASE,
781 .end = MSM_SDC3_BAM_BASE - 1,
782 .flags = IORESOURCE_MEM,
783 },
784 {
785 .name = "sdcc_bam_addr",
786 .start = MSM_SDC3_BAM_BASE,
787 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
788 .flags = IORESOURCE_MEM,
789 },
790 {
791 .name = "sdcc_bam_irq",
792 .start = SDC3_BAM_IRQ,
793 .end = SDC3_BAM_IRQ,
794 .flags = IORESOURCE_IRQ,
795 },
796#endif
797};
798
799static struct resource resources_sdc4[] = {
800 {
801 .name = "core_mem",
802 .flags = IORESOURCE_MEM,
803 .start = MSM_SDC4_BASE,
804 .end = MSM_SDC4_DML_BASE - 1,
805 },
806 {
807 .name = "core_irq",
808 .flags = IORESOURCE_IRQ,
809 .start = SDC4_IRQ_0,
810 .end = SDC4_IRQ_0
811 },
812#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
813 {
814 .name = "sdcc_dml_addr",
815 .start = MSM_SDC4_DML_BASE,
816 .end = MSM_SDC4_BAM_BASE - 1,
817 .flags = IORESOURCE_MEM,
818 },
819 {
820 .name = "sdcc_bam_addr",
821 .start = MSM_SDC4_BAM_BASE,
822 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
823 .flags = IORESOURCE_MEM,
824 },
825 {
826 .name = "sdcc_bam_irq",
827 .start = SDC4_BAM_IRQ,
828 .end = SDC4_BAM_IRQ,
829 .flags = IORESOURCE_IRQ,
830 },
831#endif
832};
833
834static struct resource resources_sdc5[] = {
835 {
836 .name = "core_mem",
837 .flags = IORESOURCE_MEM,
838 .start = MSM_SDC5_BASE,
839 .end = MSM_SDC5_DML_BASE - 1,
840 },
841 {
842 .name = "core_irq",
843 .flags = IORESOURCE_IRQ,
844 .start = SDC5_IRQ_0,
845 .end = SDC5_IRQ_0
846 },
847#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
848 {
849 .name = "sdcc_dml_addr",
850 .start = MSM_SDC5_DML_BASE,
851 .end = MSM_SDC5_BAM_BASE - 1,
852 .flags = IORESOURCE_MEM,
853 },
854 {
855 .name = "sdcc_bam_addr",
856 .start = MSM_SDC5_BAM_BASE,
857 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
858 .flags = IORESOURCE_MEM,
859 },
860 {
861 .name = "sdcc_bam_irq",
862 .start = SDC5_BAM_IRQ,
863 .end = SDC5_BAM_IRQ,
864 .flags = IORESOURCE_IRQ,
865 },
866#endif
867};
868
869struct platform_device msm_device_sdc1 = {
870 .name = "msm_sdcc",
871 .id = 1,
872 .num_resources = ARRAY_SIZE(resources_sdc1),
873 .resource = resources_sdc1,
874 .dev = {
875 .coherent_dma_mask = 0xffffffff,
876 },
877};
878
879struct platform_device msm_device_sdc2 = {
880 .name = "msm_sdcc",
881 .id = 2,
882 .num_resources = ARRAY_SIZE(resources_sdc2),
883 .resource = resources_sdc2,
884 .dev = {
885 .coherent_dma_mask = 0xffffffff,
886 },
887};
888
889struct platform_device msm_device_sdc3 = {
890 .name = "msm_sdcc",
891 .id = 3,
892 .num_resources = ARRAY_SIZE(resources_sdc3),
893 .resource = resources_sdc3,
894 .dev = {
895 .coherent_dma_mask = 0xffffffff,
896 },
897};
898
899struct platform_device msm_device_sdc4 = {
900 .name = "msm_sdcc",
901 .id = 4,
902 .num_resources = ARRAY_SIZE(resources_sdc4),
903 .resource = resources_sdc4,
904 .dev = {
905 .coherent_dma_mask = 0xffffffff,
906 },
907};
908
909struct platform_device msm_device_sdc5 = {
910 .name = "msm_sdcc",
911 .id = 5,
912 .num_resources = ARRAY_SIZE(resources_sdc5),
913 .resource = resources_sdc5,
914 .dev = {
915 .coherent_dma_mask = 0xffffffff,
916 },
917};
918
Stephen Boydeb819882011-08-29 14:46:30 -0700919#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
920#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
921
922static struct resource msm_8960_q6_lpass_resources[] = {
923 {
924 .start = MSM_LPASS_QDSP6SS_PHYS,
925 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
926 .flags = IORESOURCE_MEM,
927 },
928};
929
930static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
931 .strap_tcm_base = 0x01460000,
932 .strap_ahb_upper = 0x00290000,
933 .strap_ahb_lower = 0x00000280,
934 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
935 .name = "q6",
936 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700937 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700938};
939
940struct platform_device msm_8960_q6_lpass = {
941 .name = "pil_qdsp6v4",
942 .id = 0,
943 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
944 .resource = msm_8960_q6_lpass_resources,
945 .dev.platform_data = &msm_8960_q6_lpass_data,
946};
947
948#define MSM_MSS_ENABLE_PHYS 0x08B00000
949#define MSM_FW_QDSP6SS_PHYS 0x08800000
950#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
951#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
952
953static struct resource msm_8960_q6_mss_fw_resources[] = {
954 {
955 .start = MSM_FW_QDSP6SS_PHYS,
956 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
957 .flags = IORESOURCE_MEM,
958 },
959 {
960 .start = MSM_MSS_ENABLE_PHYS,
961 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
962 .flags = IORESOURCE_MEM,
963 },
964};
965
966static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
967 .strap_tcm_base = 0x00400000,
968 .strap_ahb_upper = 0x00090000,
969 .strap_ahb_lower = 0x00000080,
970 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
971 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
972 .name = "modem_fw",
973 .depends = "q6",
974 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700975 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700976};
977
978struct platform_device msm_8960_q6_mss_fw = {
979 .name = "pil_qdsp6v4",
980 .id = 1,
981 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
982 .resource = msm_8960_q6_mss_fw_resources,
983 .dev.platform_data = &msm_8960_q6_mss_fw_data,
984};
985
986#define MSM_SW_QDSP6SS_PHYS 0x08900000
987#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
988#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
989
990static struct resource msm_8960_q6_mss_sw_resources[] = {
991 {
992 .start = MSM_SW_QDSP6SS_PHYS,
993 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
994 .flags = IORESOURCE_MEM,
995 },
996 {
997 .start = MSM_MSS_ENABLE_PHYS,
998 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
999 .flags = IORESOURCE_MEM,
1000 },
1001};
1002
1003static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
1004 .strap_tcm_base = 0x00420000,
1005 .strap_ahb_upper = 0x00090000,
1006 .strap_ahb_lower = 0x00000080,
1007 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
1008 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
1009 .name = "modem",
1010 .depends = "modem_fw",
1011 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001012 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001013};
1014
1015struct platform_device msm_8960_q6_mss_sw = {
1016 .name = "pil_qdsp6v4",
1017 .id = 2,
1018 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
1019 .resource = msm_8960_q6_mss_sw_resources,
1020 .dev.platform_data = &msm_8960_q6_mss_sw_data,
1021};
1022
Stephen Boyd322a9922011-09-20 01:05:54 -07001023static struct resource msm_8960_riva_resources[] = {
1024 {
1025 .start = 0x03204000,
1026 .end = 0x03204000 + SZ_256 - 1,
1027 .flags = IORESOURCE_MEM,
1028 },
1029};
1030
1031struct platform_device msm_8960_riva = {
1032 .name = "pil_riva",
1033 .id = -1,
1034 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1035 .resource = msm_8960_riva_resources,
1036};
1037
Stephen Boydd89eebe2011-09-28 23:28:11 -07001038struct platform_device msm_pil_tzapps = {
1039 .name = "pil_tzapps",
1040 .id = -1,
1041};
1042
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001043struct platform_device msm_pil_dsps = {
1044 .name = "pil_dsps",
1045 .id = -1,
1046 .dev.platform_data = "dsps",
1047};
1048
Stephen Boyd7b973de2012-03-09 12:26:16 -08001049struct platform_device msm_pil_vidc = {
1050 .name = "pil_vidc",
1051 .id = -1,
1052};
1053
Eric Holmberg023d25c2012-03-01 12:27:55 -07001054static struct resource smd_resource[] = {
1055 {
1056 .name = "a9_m2a_0",
1057 .start = INT_A9_M2A_0,
1058 .flags = IORESOURCE_IRQ,
1059 },
1060 {
1061 .name = "a9_m2a_5",
1062 .start = INT_A9_M2A_5,
1063 .flags = IORESOURCE_IRQ,
1064 },
1065 {
1066 .name = "adsp_a11",
1067 .start = INT_ADSP_A11,
1068 .flags = IORESOURCE_IRQ,
1069 },
1070 {
1071 .name = "adsp_a11_smsm",
1072 .start = INT_ADSP_A11_SMSM,
1073 .flags = IORESOURCE_IRQ,
1074 },
1075 {
1076 .name = "dsps_a11",
1077 .start = INT_DSPS_A11,
1078 .flags = IORESOURCE_IRQ,
1079 },
1080 {
1081 .name = "dsps_a11_smsm",
1082 .start = INT_DSPS_A11_SMSM,
1083 .flags = IORESOURCE_IRQ,
1084 },
1085 {
1086 .name = "wcnss_a11",
1087 .start = INT_WCNSS_A11,
1088 .flags = IORESOURCE_IRQ,
1089 },
1090 {
1091 .name = "wcnss_a11_smsm",
1092 .start = INT_WCNSS_A11_SMSM,
1093 .flags = IORESOURCE_IRQ,
1094 },
1095};
1096
1097static struct smd_subsystem_config smd_config_list[] = {
1098 {
1099 .irq_config_id = SMD_MODEM,
1100 .subsys_name = "modem",
1101 .edge = SMD_APPS_MODEM,
1102
1103 .smd_int.irq_name = "a9_m2a_0",
1104 .smd_int.flags = IRQF_TRIGGER_RISING,
1105 .smd_int.irq_id = -1,
1106 .smd_int.device_name = "smd_dev",
1107 .smd_int.dev_id = 0,
1108 .smd_int.out_bit_pos = 1 << 3,
1109 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1110 .smd_int.out_offset = 0x8,
1111
1112 .smsm_int.irq_name = "a9_m2a_5",
1113 .smsm_int.flags = IRQF_TRIGGER_RISING,
1114 .smsm_int.irq_id = -1,
1115 .smsm_int.device_name = "smd_smsm",
1116 .smsm_int.dev_id = 0,
1117 .smsm_int.out_bit_pos = 1 << 4,
1118 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1119 .smsm_int.out_offset = 0x8,
1120 },
1121 {
1122 .irq_config_id = SMD_Q6,
1123 .subsys_name = "q6",
1124 .edge = SMD_APPS_QDSP,
1125
1126 .smd_int.irq_name = "adsp_a11",
1127 .smd_int.flags = IRQF_TRIGGER_RISING,
1128 .smd_int.irq_id = -1,
1129 .smd_int.device_name = "smd_dev",
1130 .smd_int.dev_id = 0,
1131 .smd_int.out_bit_pos = 1 << 15,
1132 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1133 .smd_int.out_offset = 0x8,
1134
1135 .smsm_int.irq_name = "adsp_a11_smsm",
1136 .smsm_int.flags = IRQF_TRIGGER_RISING,
1137 .smsm_int.irq_id = -1,
1138 .smsm_int.device_name = "smd_smsm",
1139 .smsm_int.dev_id = 0,
1140 .smsm_int.out_bit_pos = 1 << 14,
1141 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1142 .smsm_int.out_offset = 0x8,
1143 },
1144 {
1145 .irq_config_id = SMD_DSPS,
1146 .subsys_name = "dsps",
1147 .edge = SMD_APPS_DSPS,
1148
1149 .smd_int.irq_name = "dsps_a11",
1150 .smd_int.flags = IRQF_TRIGGER_RISING,
1151 .smd_int.irq_id = -1,
1152 .smd_int.device_name = "smd_dev",
1153 .smd_int.dev_id = 0,
1154 .smd_int.out_bit_pos = 1,
1155 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1156 .smd_int.out_offset = 0x4080,
1157
1158 .smsm_int.irq_name = "dsps_a11_smsm",
1159 .smsm_int.flags = IRQF_TRIGGER_RISING,
1160 .smsm_int.irq_id = -1,
1161 .smsm_int.device_name = "smd_smsm",
1162 .smsm_int.dev_id = 0,
1163 .smsm_int.out_bit_pos = 1,
1164 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1165 .smsm_int.out_offset = 0x4094,
1166 },
1167 {
1168 .irq_config_id = SMD_WCNSS,
1169 .subsys_name = "wcnss",
1170 .edge = SMD_APPS_WCNSS,
1171
1172 .smd_int.irq_name = "wcnss_a11",
1173 .smd_int.flags = IRQF_TRIGGER_RISING,
1174 .smd_int.irq_id = -1,
1175 .smd_int.device_name = "smd_dev",
1176 .smd_int.dev_id = 0,
1177 .smd_int.out_bit_pos = 1 << 25,
1178 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1179 .smd_int.out_offset = 0x8,
1180
1181 .smsm_int.irq_name = "wcnss_a11_smsm",
1182 .smsm_int.flags = IRQF_TRIGGER_RISING,
1183 .smsm_int.irq_id = -1,
1184 .smsm_int.device_name = "smd_smsm",
1185 .smsm_int.dev_id = 0,
1186 .smsm_int.out_bit_pos = 1 << 23,
1187 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1188 .smsm_int.out_offset = 0x8,
1189 },
1190};
1191
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001192static struct smd_subsystem_restart_config smd_ssr_config = {
1193 .disable_smsm_reset_handshake = 1,
1194};
1195
Eric Holmberg023d25c2012-03-01 12:27:55 -07001196static struct smd_platform smd_platform_data = {
1197 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1198 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001199 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001200};
1201
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001202struct platform_device msm_device_smd = {
1203 .name = "msm_smd",
1204 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001205 .resource = smd_resource,
1206 .num_resources = ARRAY_SIZE(smd_resource),
1207 .dev = {
1208 .platform_data = &smd_platform_data,
1209 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001210};
1211
1212struct platform_device msm_device_bam_dmux = {
1213 .name = "BAM_RMNT",
1214 .id = -1,
1215};
1216
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001217static struct msm_watchdog_pdata msm_watchdog_pdata = {
1218 .pet_time = 10000,
1219 .bark_time = 11000,
1220 .has_secure = true,
1221};
1222
1223struct platform_device msm8960_device_watchdog = {
1224 .name = "msm_watchdog",
1225 .id = -1,
1226 .dev = {
1227 .platform_data = &msm_watchdog_pdata,
1228 },
1229};
1230
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001231static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001232 {
1233 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001234 .flags = IORESOURCE_IRQ,
1235 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001236 {
1237 .start = 0x18320000,
1238 .end = 0x18320000 + SZ_1M - 1,
1239 .flags = IORESOURCE_MEM,
1240 },
1241};
1242
1243static struct msm_dmov_pdata msm_dmov_pdata = {
1244 .sd = 1,
1245 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001246};
1247
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001248struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001249 .name = "msm_dmov",
1250 .id = -1,
1251 .resource = msm_dmov_resource,
1252 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001253 .dev = {
1254 .platform_data = &msm_dmov_pdata,
1255 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001256};
1257
1258static struct platform_device *msm_sdcc_devices[] __initdata = {
1259 &msm_device_sdc1,
1260 &msm_device_sdc2,
1261 &msm_device_sdc3,
1262 &msm_device_sdc4,
1263 &msm_device_sdc5,
1264};
1265
1266int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1267{
1268 struct platform_device *pdev;
1269
1270 if (controller < 1 || controller > 5)
1271 return -EINVAL;
1272
1273 pdev = msm_sdcc_devices[controller-1];
1274 pdev->dev.platform_data = plat;
1275 return platform_device_register(pdev);
1276}
1277
1278static struct resource resources_qup_i2c_gsbi4[] = {
1279 {
1280 .name = "gsbi_qup_i2c_addr",
1281 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001282 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001283 .flags = IORESOURCE_MEM,
1284 },
1285 {
1286 .name = "qup_phys_addr",
1287 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001288 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001289 .flags = IORESOURCE_MEM,
1290 },
1291 {
1292 .name = "qup_err_intr",
1293 .start = GSBI4_QUP_IRQ,
1294 .end = GSBI4_QUP_IRQ,
1295 .flags = IORESOURCE_IRQ,
1296 },
1297};
1298
1299struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1300 .name = "qup_i2c",
1301 .id = 4,
1302 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1303 .resource = resources_qup_i2c_gsbi4,
1304};
1305
1306static struct resource resources_qup_i2c_gsbi3[] = {
1307 {
1308 .name = "gsbi_qup_i2c_addr",
1309 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001310 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001311 .flags = IORESOURCE_MEM,
1312 },
1313 {
1314 .name = "qup_phys_addr",
1315 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001316 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001317 .flags = IORESOURCE_MEM,
1318 },
1319 {
1320 .name = "qup_err_intr",
1321 .start = GSBI3_QUP_IRQ,
1322 .end = GSBI3_QUP_IRQ,
1323 .flags = IORESOURCE_IRQ,
1324 },
1325};
1326
1327struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1328 .name = "qup_i2c",
1329 .id = 3,
1330 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1331 .resource = resources_qup_i2c_gsbi3,
1332};
1333
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001334static struct resource resources_qup_i2c_gsbi9[] = {
1335 {
1336 .name = "gsbi_qup_i2c_addr",
1337 .start = MSM_GSBI9_PHYS,
1338 .end = MSM_GSBI9_PHYS + 4 - 1,
1339 .flags = IORESOURCE_MEM,
1340 },
1341 {
1342 .name = "qup_phys_addr",
1343 .start = MSM_GSBI9_QUP_PHYS,
1344 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1345 .flags = IORESOURCE_MEM,
1346 },
1347 {
1348 .name = "qup_err_intr",
1349 .start = GSBI9_QUP_IRQ,
1350 .end = GSBI9_QUP_IRQ,
1351 .flags = IORESOURCE_IRQ,
1352 },
1353};
1354
1355struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1356 .name = "qup_i2c",
1357 .id = 0,
1358 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1359 .resource = resources_qup_i2c_gsbi9,
1360};
1361
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001362static struct resource resources_qup_i2c_gsbi10[] = {
1363 {
1364 .name = "gsbi_qup_i2c_addr",
1365 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001366 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001367 .flags = IORESOURCE_MEM,
1368 },
1369 {
1370 .name = "qup_phys_addr",
1371 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001372 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001373 .flags = IORESOURCE_MEM,
1374 },
1375 {
1376 .name = "qup_err_intr",
1377 .start = GSBI10_QUP_IRQ,
1378 .end = GSBI10_QUP_IRQ,
1379 .flags = IORESOURCE_IRQ,
1380 },
1381};
1382
1383struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1384 .name = "qup_i2c",
1385 .id = 10,
1386 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1387 .resource = resources_qup_i2c_gsbi10,
1388};
1389
1390static struct resource resources_qup_i2c_gsbi12[] = {
1391 {
1392 .name = "gsbi_qup_i2c_addr",
1393 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001394 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001395 .flags = IORESOURCE_MEM,
1396 },
1397 {
1398 .name = "qup_phys_addr",
1399 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001400 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001401 .flags = IORESOURCE_MEM,
1402 },
1403 {
1404 .name = "qup_err_intr",
1405 .start = GSBI12_QUP_IRQ,
1406 .end = GSBI12_QUP_IRQ,
1407 .flags = IORESOURCE_IRQ,
1408 },
1409};
1410
1411struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1412 .name = "qup_i2c",
1413 .id = 12,
1414 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1415 .resource = resources_qup_i2c_gsbi12,
1416};
1417
1418#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001419static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001420 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001421 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301422 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001423 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301424 .flags = IORESOURCE_MEM,
1425 },
1426 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001427 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301428 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001429 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301430 .flags = IORESOURCE_MEM,
1431 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001432};
1433
Kevin Chanbb8ef862012-02-14 13:03:04 -08001434struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1435 .name = "msm_cam_i2c_mux",
1436 .id = 0,
1437 .resource = msm_cam_gsbi4_i2c_mux_resources,
1438 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1439};
Kevin Chanf6216f22011-10-25 18:40:11 -07001440
1441static struct resource msm_csiphy0_resources[] = {
1442 {
1443 .name = "csiphy",
1444 .start = 0x04800C00,
1445 .end = 0x04800C00 + SZ_1K - 1,
1446 .flags = IORESOURCE_MEM,
1447 },
1448 {
1449 .name = "csiphy",
1450 .start = CSIPHY_4LN_IRQ,
1451 .end = CSIPHY_4LN_IRQ,
1452 .flags = IORESOURCE_IRQ,
1453 },
1454};
1455
1456static struct resource msm_csiphy1_resources[] = {
1457 {
1458 .name = "csiphy",
1459 .start = 0x04801000,
1460 .end = 0x04801000 + SZ_1K - 1,
1461 .flags = IORESOURCE_MEM,
1462 },
1463 {
1464 .name = "csiphy",
1465 .start = MSM8960_CSIPHY_2LN_IRQ,
1466 .end = MSM8960_CSIPHY_2LN_IRQ,
1467 .flags = IORESOURCE_IRQ,
1468 },
1469};
1470
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001471static struct resource msm_csiphy2_resources[] = {
1472 {
1473 .name = "csiphy",
1474 .start = 0x04801400,
1475 .end = 0x04801400 + SZ_1K - 1,
1476 .flags = IORESOURCE_MEM,
1477 },
1478 {
1479 .name = "csiphy",
1480 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1481 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1482 .flags = IORESOURCE_IRQ,
1483 },
1484};
1485
Kevin Chanf6216f22011-10-25 18:40:11 -07001486struct platform_device msm8960_device_csiphy0 = {
1487 .name = "msm_csiphy",
1488 .id = 0,
1489 .resource = msm_csiphy0_resources,
1490 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1491};
1492
1493struct platform_device msm8960_device_csiphy1 = {
1494 .name = "msm_csiphy",
1495 .id = 1,
1496 .resource = msm_csiphy1_resources,
1497 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1498};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001499
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001500struct platform_device msm8960_device_csiphy2 = {
1501 .name = "msm_csiphy",
1502 .id = 2,
1503 .resource = msm_csiphy2_resources,
1504 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1505};
1506
Kevin Chanc8b52e82011-10-25 23:20:21 -07001507static struct resource msm_csid0_resources[] = {
1508 {
1509 .name = "csid",
1510 .start = 0x04800000,
1511 .end = 0x04800000 + SZ_1K - 1,
1512 .flags = IORESOURCE_MEM,
1513 },
1514 {
1515 .name = "csid",
1516 .start = CSI_0_IRQ,
1517 .end = CSI_0_IRQ,
1518 .flags = IORESOURCE_IRQ,
1519 },
1520};
1521
1522static struct resource msm_csid1_resources[] = {
1523 {
1524 .name = "csid",
1525 .start = 0x04800400,
1526 .end = 0x04800400 + SZ_1K - 1,
1527 .flags = IORESOURCE_MEM,
1528 },
1529 {
1530 .name = "csid",
1531 .start = CSI_1_IRQ,
1532 .end = CSI_1_IRQ,
1533 .flags = IORESOURCE_IRQ,
1534 },
1535};
1536
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001537static struct resource msm_csid2_resources[] = {
1538 {
1539 .name = "csid",
1540 .start = 0x04801800,
1541 .end = 0x04801800 + SZ_1K - 1,
1542 .flags = IORESOURCE_MEM,
1543 },
1544 {
1545 .name = "csid",
1546 .start = CSI_2_IRQ,
1547 .end = CSI_2_IRQ,
1548 .flags = IORESOURCE_IRQ,
1549 },
1550};
1551
Kevin Chanc8b52e82011-10-25 23:20:21 -07001552struct platform_device msm8960_device_csid0 = {
1553 .name = "msm_csid",
1554 .id = 0,
1555 .resource = msm_csid0_resources,
1556 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1557};
1558
1559struct platform_device msm8960_device_csid1 = {
1560 .name = "msm_csid",
1561 .id = 1,
1562 .resource = msm_csid1_resources,
1563 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1564};
Kevin Chane12c6672011-10-26 11:55:26 -07001565
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001566struct platform_device msm8960_device_csid2 = {
1567 .name = "msm_csid",
1568 .id = 2,
1569 .resource = msm_csid2_resources,
1570 .num_resources = ARRAY_SIZE(msm_csid2_resources),
1571};
1572
Kevin Chane12c6672011-10-26 11:55:26 -07001573struct resource msm_ispif_resources[] = {
1574 {
1575 .name = "ispif",
1576 .start = 0x04800800,
1577 .end = 0x04800800 + SZ_1K - 1,
1578 .flags = IORESOURCE_MEM,
1579 },
1580 {
1581 .name = "ispif",
1582 .start = ISPIF_IRQ,
1583 .end = ISPIF_IRQ,
1584 .flags = IORESOURCE_IRQ,
1585 },
1586};
1587
1588struct platform_device msm8960_device_ispif = {
1589 .name = "msm_ispif",
1590 .id = 0,
1591 .resource = msm_ispif_resources,
1592 .num_resources = ARRAY_SIZE(msm_ispif_resources),
1593};
Kevin Chan5827c552011-10-28 18:36:32 -07001594
1595static struct resource msm_vfe_resources[] = {
1596 {
1597 .name = "vfe32",
1598 .start = 0x04500000,
1599 .end = 0x04500000 + SZ_1M - 1,
1600 .flags = IORESOURCE_MEM,
1601 },
1602 {
1603 .name = "vfe32",
1604 .start = VFE_IRQ,
1605 .end = VFE_IRQ,
1606 .flags = IORESOURCE_IRQ,
1607 },
1608};
1609
1610struct platform_device msm8960_device_vfe = {
1611 .name = "msm_vfe",
1612 .id = 0,
1613 .resource = msm_vfe_resources,
1614 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1615};
Kevin Chana0853122011-11-07 19:48:44 -08001616
1617static struct resource msm_vpe_resources[] = {
1618 {
1619 .name = "vpe",
1620 .start = 0x05300000,
1621 .end = 0x05300000 + SZ_1M - 1,
1622 .flags = IORESOURCE_MEM,
1623 },
1624 {
1625 .name = "vpe",
1626 .start = VPE_IRQ,
1627 .end = VPE_IRQ,
1628 .flags = IORESOURCE_IRQ,
1629 },
1630};
1631
1632struct platform_device msm8960_device_vpe = {
1633 .name = "msm_vpe",
1634 .id = 0,
1635 .resource = msm_vpe_resources,
1636 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1637};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001638#endif
1639
Joel Nidera1261942011-09-12 16:30:09 +03001640#define MSM_TSIF0_PHYS (0x18200000)
1641#define MSM_TSIF1_PHYS (0x18201000)
1642#define MSM_TSIF_SIZE (0x200)
1643
1644#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
1645 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1646#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
1647 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1648#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
1649 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1650#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
1651 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1652#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
1653 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1654#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
1655 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1656#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
1657 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1658#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
1659 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1660
1661static const struct msm_gpio tsif0_gpios[] = {
1662 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1663 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1664 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1665 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1666};
1667
1668static const struct msm_gpio tsif1_gpios[] = {
1669 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1670 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1671 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1672 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1673};
1674
1675struct msm_tsif_platform_data tsif1_platform_data = {
1676 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1677 .gpios = tsif1_gpios,
1678 .tsif_pclk = "tsif_pclk",
1679 .tsif_ref_clk = "tsif_ref_clk",
1680};
1681
1682struct resource tsif1_resources[] = {
1683 [0] = {
1684 .flags = IORESOURCE_IRQ,
1685 .start = TSIF2_IRQ,
1686 .end = TSIF2_IRQ,
1687 },
1688 [1] = {
1689 .flags = IORESOURCE_MEM,
1690 .start = MSM_TSIF1_PHYS,
1691 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1692 },
1693 [2] = {
1694 .flags = IORESOURCE_DMA,
1695 .start = DMOV_TSIF_CHAN,
1696 .end = DMOV_TSIF_CRCI,
1697 },
1698};
1699
1700struct msm_tsif_platform_data tsif0_platform_data = {
1701 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1702 .gpios = tsif0_gpios,
1703 .tsif_pclk = "tsif_pclk",
1704 .tsif_ref_clk = "tsif_ref_clk",
1705};
1706struct resource tsif0_resources[] = {
1707 [0] = {
1708 .flags = IORESOURCE_IRQ,
1709 .start = TSIF1_IRQ,
1710 .end = TSIF1_IRQ,
1711 },
1712 [1] = {
1713 .flags = IORESOURCE_MEM,
1714 .start = MSM_TSIF0_PHYS,
1715 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1716 },
1717 [2] = {
1718 .flags = IORESOURCE_DMA,
1719 .start = DMOV_TSIF_CHAN,
1720 .end = DMOV_TSIF_CRCI,
1721 },
1722};
1723
1724struct platform_device msm_device_tsif[2] = {
1725 {
1726 .name = "msm_tsif",
1727 .id = 0,
1728 .num_resources = ARRAY_SIZE(tsif0_resources),
1729 .resource = tsif0_resources,
1730 .dev = {
1731 .platform_data = &tsif0_platform_data
1732 },
1733 },
1734 {
1735 .name = "msm_tsif",
1736 .id = 1,
1737 .num_resources = ARRAY_SIZE(tsif1_resources),
1738 .resource = tsif1_resources,
1739 .dev = {
1740 .platform_data = &tsif1_platform_data
1741 },
1742 }
1743};
1744
Jay Chokshi33c044a2011-12-07 13:05:40 -08001745static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001746 {
1747 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1748 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1749 .flags = IORESOURCE_MEM,
1750 },
1751};
1752
Jay Chokshi33c044a2011-12-07 13:05:40 -08001753struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001754 .name = "msm_ssbi",
1755 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08001756 .resource = resources_ssbi_pmic,
1757 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001758};
1759
1760static struct resource resources_qup_spi_gsbi1[] = {
1761 {
1762 .name = "spi_base",
1763 .start = MSM_GSBI1_QUP_PHYS,
1764 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1765 .flags = IORESOURCE_MEM,
1766 },
1767 {
1768 .name = "gsbi_base",
1769 .start = MSM_GSBI1_PHYS,
1770 .end = MSM_GSBI1_PHYS + 4 - 1,
1771 .flags = IORESOURCE_MEM,
1772 },
1773 {
1774 .name = "spi_irq_in",
1775 .start = MSM8960_GSBI1_QUP_IRQ,
1776 .end = MSM8960_GSBI1_QUP_IRQ,
1777 .flags = IORESOURCE_IRQ,
1778 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001779 {
1780 .name = "spi_clk",
1781 .start = 9,
1782 .end = 9,
1783 .flags = IORESOURCE_IO,
1784 },
1785 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001786 .name = "spi_miso",
1787 .start = 7,
1788 .end = 7,
1789 .flags = IORESOURCE_IO,
1790 },
1791 {
1792 .name = "spi_mosi",
1793 .start = 6,
1794 .end = 6,
1795 .flags = IORESOURCE_IO,
1796 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07001797 {
1798 .name = "spi_cs",
1799 .start = 8,
1800 .end = 8,
1801 .flags = IORESOURCE_IO,
1802 },
1803 {
1804 .name = "spi_cs1",
1805 .start = 14,
1806 .end = 14,
1807 .flags = IORESOURCE_IO,
1808 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001809};
1810
1811struct platform_device msm8960_device_qup_spi_gsbi1 = {
1812 .name = "spi_qsd",
1813 .id = 0,
1814 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1815 .resource = resources_qup_spi_gsbi1,
1816};
1817
1818struct platform_device msm_pcm = {
1819 .name = "msm-pcm-dsp",
1820 .id = -1,
1821};
1822
Kiran Kandi5e809b02012-01-31 00:24:33 -08001823struct platform_device msm_multi_ch_pcm = {
1824 .name = "msm-multi-ch-pcm-dsp",
1825 .id = -1,
1826};
1827
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001828struct platform_device msm_pcm_routing = {
1829 .name = "msm-pcm-routing",
1830 .id = -1,
1831};
1832
1833struct platform_device msm_cpudai0 = {
1834 .name = "msm-dai-q6",
1835 .id = 0x4000,
1836};
1837
1838struct platform_device msm_cpudai1 = {
1839 .name = "msm-dai-q6",
1840 .id = 0x4001,
1841};
1842
Kiran Kandi1e6371d2012-03-29 11:48:57 -07001843struct platform_device msm8960_cpudai_slimbus_2_tx = {
1844 .name = "msm-dai-q6",
1845 .id = 0x4005,
1846};
1847
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001848struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08001849 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001850 .id = 8,
1851};
1852
1853struct platform_device msm_cpudai_bt_rx = {
1854 .name = "msm-dai-q6",
1855 .id = 0x3000,
1856};
1857
1858struct platform_device msm_cpudai_bt_tx = {
1859 .name = "msm-dai-q6",
1860 .id = 0x3001,
1861};
1862
1863struct platform_device msm_cpudai_fm_rx = {
1864 .name = "msm-dai-q6",
1865 .id = 0x3004,
1866};
1867
1868struct platform_device msm_cpudai_fm_tx = {
1869 .name = "msm-dai-q6",
1870 .id = 0x3005,
1871};
1872
Helen Zeng0705a5f2011-10-14 15:29:52 -07001873struct platform_device msm_cpudai_incall_music_rx = {
1874 .name = "msm-dai-q6",
1875 .id = 0x8005,
1876};
1877
Helen Zenge3d716a2011-10-14 16:32:16 -07001878struct platform_device msm_cpudai_incall_record_rx = {
1879 .name = "msm-dai-q6",
1880 .id = 0x8004,
1881};
1882
1883struct platform_device msm_cpudai_incall_record_tx = {
1884 .name = "msm-dai-q6",
1885 .id = 0x8003,
1886};
1887
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001888/*
1889 * Machine specific data for AUX PCM Interface
1890 * which the driver will be unware of.
1891 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001892struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001893 .clk = "pcm_clk",
1894 .mode = AFE_PCM_CFG_MODE_PCM,
1895 .sync = AFE_PCM_CFG_SYNC_INT,
1896 .frame = AFE_PCM_CFG_FRM_256BPF,
1897 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1898 .slot = 0,
1899 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1900 .pcm_clk_rate = 2048000,
1901};
1902
1903struct platform_device msm_cpudai_auxpcm_rx = {
1904 .name = "msm-dai-q6",
1905 .id = 2,
1906 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001907 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001908 },
1909};
1910
1911struct platform_device msm_cpudai_auxpcm_tx = {
1912 .name = "msm-dai-q6",
1913 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001914 .dev = {
1915 .platform_data = &auxpcm_pdata,
1916 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001917};
1918
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001919struct platform_device msm_cpu_fe = {
1920 .name = "msm-dai-fe",
1921 .id = -1,
1922};
1923
1924struct platform_device msm_stub_codec = {
1925 .name = "msm-stub-codec",
1926 .id = 1,
1927};
1928
1929struct platform_device msm_voice = {
1930 .name = "msm-pcm-voice",
1931 .id = -1,
1932};
1933
1934struct platform_device msm_voip = {
1935 .name = "msm-voip-dsp",
1936 .id = -1,
1937};
1938
1939struct platform_device msm_lpa_pcm = {
1940 .name = "msm-pcm-lpa",
1941 .id = -1,
1942};
1943
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05301944struct platform_device msm_compr_dsp = {
1945 .name = "msm-compr-dsp",
1946 .id = -1,
1947};
1948
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001949struct platform_device msm_pcm_hostless = {
1950 .name = "msm-pcm-hostless",
1951 .id = -1,
1952};
1953
Laxminath Kasamcee1d602011-08-01 19:26:57 +05301954struct platform_device msm_cpudai_afe_01_rx = {
1955 .name = "msm-dai-q6",
1956 .id = 0xE0,
1957};
1958
1959struct platform_device msm_cpudai_afe_01_tx = {
1960 .name = "msm-dai-q6",
1961 .id = 0xF0,
1962};
1963
1964struct platform_device msm_cpudai_afe_02_rx = {
1965 .name = "msm-dai-q6",
1966 .id = 0xF1,
1967};
1968
1969struct platform_device msm_cpudai_afe_02_tx = {
1970 .name = "msm-dai-q6",
1971 .id = 0xE1,
1972};
1973
1974struct platform_device msm_pcm_afe = {
1975 .name = "msm-pcm-afe",
1976 .id = -1,
1977};
1978
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001979struct platform_device *msm_footswitch_devices[] = {
Ravishangar Kalyanamb31a0e42012-01-19 16:02:34 -08001980 FS_8X60(FS_MDP, "fs_mdp"),
Nagamalleswararao Ganjifd7454a2011-08-09 10:56:40 -07001981 FS_8X60(FS_ROT, "fs_rot"),
Shuzhen Wang4d28c092011-07-14 15:40:33 -07001982 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1983 FS_8X60(FS_VFE, "fs_vfe"),
1984 FS_8X60(FS_VPE, "fs_vpe"),
Lucille Sylvestera610fb12011-07-22 17:22:20 -06001985 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1986 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
1987 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
Gopikrishnaiah Anandan031eb942011-07-28 13:24:00 -07001988 FS_8X60(FS_VED, "fs_ved"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001989};
1990unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
1991
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07001992
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001993#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07001994static struct msm_bus_vectors rotator_init_vectors[] = {
1995 {
1996 .src = MSM_BUS_MASTER_ROTATOR,
1997 .dst = MSM_BUS_SLAVE_EBI_CH0,
1998 .ab = 0,
1999 .ib = 0,
2000 },
2001};
2002
2003static struct msm_bus_vectors rotator_ui_vectors[] = {
2004 {
2005 .src = MSM_BUS_MASTER_ROTATOR,
2006 .dst = MSM_BUS_SLAVE_EBI_CH0,
2007 .ab = (1024 * 600 * 4 * 2 * 60),
2008 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2009 },
2010};
2011
2012static struct msm_bus_vectors rotator_vga_vectors[] = {
2013 {
2014 .src = MSM_BUS_MASTER_ROTATOR,
2015 .dst = MSM_BUS_SLAVE_EBI_CH0,
2016 .ab = (640 * 480 * 2 * 2 * 30),
2017 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2018 },
2019};
2020static struct msm_bus_vectors rotator_720p_vectors[] = {
2021 {
2022 .src = MSM_BUS_MASTER_ROTATOR,
2023 .dst = MSM_BUS_SLAVE_EBI_CH0,
2024 .ab = (1280 * 736 * 2 * 2 * 30),
2025 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2026 },
2027};
2028
2029static struct msm_bus_vectors rotator_1080p_vectors[] = {
2030 {
2031 .src = MSM_BUS_MASTER_ROTATOR,
2032 .dst = MSM_BUS_SLAVE_EBI_CH0,
2033 .ab = (1920 * 1088 * 2 * 2 * 30),
2034 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2035 },
2036};
2037
2038static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2039 {
2040 ARRAY_SIZE(rotator_init_vectors),
2041 rotator_init_vectors,
2042 },
2043 {
2044 ARRAY_SIZE(rotator_ui_vectors),
2045 rotator_ui_vectors,
2046 },
2047 {
2048 ARRAY_SIZE(rotator_vga_vectors),
2049 rotator_vga_vectors,
2050 },
2051 {
2052 ARRAY_SIZE(rotator_720p_vectors),
2053 rotator_720p_vectors,
2054 },
2055 {
2056 ARRAY_SIZE(rotator_1080p_vectors),
2057 rotator_1080p_vectors,
2058 },
2059};
2060
2061struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2062 rotator_bus_scale_usecases,
2063 ARRAY_SIZE(rotator_bus_scale_usecases),
2064 .name = "rotator",
2065};
2066
2067void __init msm_rotator_update_bus_vectors(unsigned int xres,
2068 unsigned int yres)
2069{
2070 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2071 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2072}
2073
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002074#define ROTATOR_HW_BASE 0x04E00000
2075static struct resource resources_msm_rotator[] = {
2076 {
2077 .start = ROTATOR_HW_BASE,
2078 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2079 .flags = IORESOURCE_MEM,
2080 },
2081 {
2082 .start = ROT_IRQ,
2083 .end = ROT_IRQ,
2084 .flags = IORESOURCE_IRQ,
2085 },
2086};
2087
2088static struct msm_rot_clocks rotator_clocks[] = {
2089 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002090 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002091 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002092 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002093 },
2094 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002095 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002096 .clk_type = ROTATOR_PCLK,
2097 .clk_rate = 0,
2098 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002099};
2100
2101static struct msm_rotator_platform_data rotator_pdata = {
2102 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2103 .hardware_version_number = 0x01020309,
2104 .rotator_clks = rotator_clocks,
2105 .regulator_name = "fs_rot",
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002106#ifdef CONFIG_MSM_BUS_SCALING
2107 .bus_scale_table = &rotator_bus_scale_pdata,
2108#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002109};
2110
2111struct platform_device msm_rotator_device = {
2112 .name = "msm_rotator",
2113 .id = 0,
2114 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2115 .resource = resources_msm_rotator,
2116 .dev = {
2117 .platform_data = &rotator_pdata,
2118 },
2119};
2120#endif
2121
2122#define MIPI_DSI_HW_BASE 0x04700000
2123#define MDP_HW_BASE 0x05100000
2124
2125static struct resource msm_mipi_dsi1_resources[] = {
2126 {
2127 .name = "mipi_dsi",
2128 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002129 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002130 .flags = IORESOURCE_MEM,
2131 },
2132 {
2133 .start = DSI1_IRQ,
2134 .end = DSI1_IRQ,
2135 .flags = IORESOURCE_IRQ,
2136 },
2137};
2138
2139struct platform_device msm_mipi_dsi1_device = {
2140 .name = "mipi_dsi",
2141 .id = 1,
2142 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2143 .resource = msm_mipi_dsi1_resources,
2144};
2145
2146static struct resource msm_mdp_resources[] = {
2147 {
2148 .name = "mdp",
2149 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002150 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002151 .flags = IORESOURCE_MEM,
2152 },
2153 {
2154 .start = MDP_IRQ,
2155 .end = MDP_IRQ,
2156 .flags = IORESOURCE_IRQ,
2157 },
2158};
2159
2160static struct platform_device msm_mdp_device = {
2161 .name = "mdp",
2162 .id = 0,
2163 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2164 .resource = msm_mdp_resources,
2165};
2166
2167static void __init msm_register_device(struct platform_device *pdev, void *data)
2168{
2169 int ret;
2170
2171 pdev->dev.platform_data = data;
2172 ret = platform_device_register(pdev);
2173 if (ret)
2174 dev_err(&pdev->dev,
2175 "%s: platform_device_register() failed = %d\n",
2176 __func__, ret);
2177}
2178
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002179#ifdef CONFIG_MSM_BUS_SCALING
2180static struct platform_device msm_dtv_device = {
2181 .name = "dtv",
2182 .id = 0,
2183};
2184#endif
2185
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002186struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002187 .name = "lvds",
2188 .id = 0,
2189};
2190
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002191void __init msm_fb_register_device(char *name, void *data)
2192{
2193 if (!strncmp(name, "mdp", 3))
2194 msm_register_device(&msm_mdp_device, data);
2195 else if (!strncmp(name, "mipi_dsi", 8))
2196 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002197 else if (!strncmp(name, "lvds", 4))
2198 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002199#ifdef CONFIG_MSM_BUS_SCALING
2200 else if (!strncmp(name, "dtv", 3))
2201 msm_register_device(&msm_dtv_device, data);
2202#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002203 else
2204 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2205}
2206
2207static struct resource resources_sps[] = {
2208 {
2209 .name = "pipe_mem",
2210 .start = 0x12800000,
2211 .end = 0x12800000 + 0x4000 - 1,
2212 .flags = IORESOURCE_MEM,
2213 },
2214 {
2215 .name = "bamdma_dma",
2216 .start = 0x12240000,
2217 .end = 0x12240000 + 0x1000 - 1,
2218 .flags = IORESOURCE_MEM,
2219 },
2220 {
2221 .name = "bamdma_bam",
2222 .start = 0x12244000,
2223 .end = 0x12244000 + 0x4000 - 1,
2224 .flags = IORESOURCE_MEM,
2225 },
2226 {
2227 .name = "bamdma_irq",
2228 .start = SPS_BAM_DMA_IRQ,
2229 .end = SPS_BAM_DMA_IRQ,
2230 .flags = IORESOURCE_IRQ,
2231 },
2232};
2233
2234struct msm_sps_platform_data msm_sps_pdata = {
2235 .bamdma_restricted_pipes = 0x06,
2236};
2237
2238struct platform_device msm_device_sps = {
2239 .name = "msm_sps",
2240 .id = -1,
2241 .num_resources = ARRAY_SIZE(resources_sps),
2242 .resource = resources_sps,
2243 .dev.platform_data = &msm_sps_pdata,
2244};
2245
2246#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002247static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002248 [1] = MSM_GPIO_TO_INT(46),
2249 [2] = MSM_GPIO_TO_INT(150),
2250 [4] = MSM_GPIO_TO_INT(103),
2251 [5] = MSM_GPIO_TO_INT(104),
2252 [6] = MSM_GPIO_TO_INT(105),
2253 [7] = MSM_GPIO_TO_INT(106),
2254 [8] = MSM_GPIO_TO_INT(107),
2255 [9] = MSM_GPIO_TO_INT(7),
2256 [10] = MSM_GPIO_TO_INT(11),
2257 [11] = MSM_GPIO_TO_INT(15),
2258 [12] = MSM_GPIO_TO_INT(19),
2259 [13] = MSM_GPIO_TO_INT(23),
2260 [14] = MSM_GPIO_TO_INT(27),
2261 [15] = MSM_GPIO_TO_INT(31),
2262 [16] = MSM_GPIO_TO_INT(35),
2263 [19] = MSM_GPIO_TO_INT(90),
2264 [20] = MSM_GPIO_TO_INT(92),
2265 [23] = MSM_GPIO_TO_INT(85),
2266 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002267 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002268 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002269 [29] = MSM_GPIO_TO_INT(10),
2270 [30] = MSM_GPIO_TO_INT(102),
2271 [31] = MSM_GPIO_TO_INT(81),
2272 [32] = MSM_GPIO_TO_INT(78),
2273 [33] = MSM_GPIO_TO_INT(94),
2274 [34] = MSM_GPIO_TO_INT(72),
2275 [35] = MSM_GPIO_TO_INT(39),
2276 [36] = MSM_GPIO_TO_INT(43),
2277 [37] = MSM_GPIO_TO_INT(61),
2278 [38] = MSM_GPIO_TO_INT(50),
2279 [39] = MSM_GPIO_TO_INT(42),
2280 [41] = MSM_GPIO_TO_INT(62),
2281 [42] = MSM_GPIO_TO_INT(76),
2282 [43] = MSM_GPIO_TO_INT(75),
2283 [44] = MSM_GPIO_TO_INT(70),
2284 [45] = MSM_GPIO_TO_INT(69),
2285 [46] = MSM_GPIO_TO_INT(67),
2286 [47] = MSM_GPIO_TO_INT(65),
2287 [48] = MSM_GPIO_TO_INT(58),
2288 [49] = MSM_GPIO_TO_INT(54),
2289 [50] = MSM_GPIO_TO_INT(52),
2290 [51] = MSM_GPIO_TO_INT(49),
2291 [52] = MSM_GPIO_TO_INT(40),
2292 [53] = MSM_GPIO_TO_INT(37),
2293 [54] = MSM_GPIO_TO_INT(24),
2294 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002295};
2296
Praveen Chidambaram78499012011-11-01 17:15:17 -06002297static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002298 TLMM_MSM_SUMMARY_IRQ,
2299 RPM_APCC_CPU0_GP_HIGH_IRQ,
2300 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2301 RPM_APCC_CPU0_GP_LOW_IRQ,
2302 RPM_APCC_CPU0_WAKE_UP_IRQ,
2303 RPM_APCC_CPU1_GP_HIGH_IRQ,
2304 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2305 RPM_APCC_CPU1_GP_LOW_IRQ,
2306 RPM_APCC_CPU1_WAKE_UP_IRQ,
2307 MSS_TO_APPS_IRQ_0,
2308 MSS_TO_APPS_IRQ_1,
2309 MSS_TO_APPS_IRQ_2,
2310 MSS_TO_APPS_IRQ_3,
2311 MSS_TO_APPS_IRQ_4,
2312 MSS_TO_APPS_IRQ_5,
2313 MSS_TO_APPS_IRQ_6,
2314 MSS_TO_APPS_IRQ_7,
2315 MSS_TO_APPS_IRQ_8,
2316 MSS_TO_APPS_IRQ_9,
2317 LPASS_SCSS_GP_LOW_IRQ,
2318 LPASS_SCSS_GP_MEDIUM_IRQ,
2319 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002320 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002321 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002322 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002323 RIVA_APPS_WLAN_SMSM_IRQ,
2324 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2325 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002326};
2327
Praveen Chidambaram78499012011-11-01 17:15:17 -06002328struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002329 .irqs_m2a = msm_mpm_irqs_m2a,
2330 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2331 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2332 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2333 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2334 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2335 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2336 .mpm_apps_ipc_val = BIT(1),
2337 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2338
2339};
2340#endif
2341
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002342#define LPASS_SLIMBUS_PHYS 0x28080000
2343#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002344#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002345/* Board info for the slimbus slave device */
2346static struct resource slimbus_res[] = {
2347 {
2348 .start = LPASS_SLIMBUS_PHYS,
2349 .end = LPASS_SLIMBUS_PHYS + 8191,
2350 .flags = IORESOURCE_MEM,
2351 .name = "slimbus_physical",
2352 },
2353 {
2354 .start = LPASS_SLIMBUS_BAM_PHYS,
2355 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2356 .flags = IORESOURCE_MEM,
2357 .name = "slimbus_bam_physical",
2358 },
2359 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002360 .start = LPASS_SLIMBUS_SLEW,
2361 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2362 .flags = IORESOURCE_MEM,
2363 .name = "slimbus_slew_reg",
2364 },
2365 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002366 .start = SLIMBUS0_CORE_EE1_IRQ,
2367 .end = SLIMBUS0_CORE_EE1_IRQ,
2368 .flags = IORESOURCE_IRQ,
2369 .name = "slimbus_irq",
2370 },
2371 {
2372 .start = SLIMBUS0_BAM_EE1_IRQ,
2373 .end = SLIMBUS0_BAM_EE1_IRQ,
2374 .flags = IORESOURCE_IRQ,
2375 .name = "slimbus_bam_irq",
2376 },
2377};
2378
2379struct platform_device msm_slim_ctrl = {
2380 .name = "msm_slim_ctrl",
2381 .id = 1,
2382 .num_resources = ARRAY_SIZE(slimbus_res),
2383 .resource = slimbus_res,
2384 .dev = {
2385 .coherent_dma_mask = 0xffffffffULL,
2386 },
2387};
2388
Lucille Sylvester6e362412011-12-09 16:21:42 -07002389static struct msm_dcvs_freq_entry grp3d_freq[] = {
2390 {0, 0, 333932},
2391 {0, 0, 497532},
2392 {0, 0, 707610},
2393 {0, 0, 844545},
2394};
2395
2396static struct msm_dcvs_freq_entry grp2d_freq[] = {
2397 {0, 0, 86000},
2398 {0, 0, 200000},
2399};
2400
2401static struct msm_dcvs_core_info grp3d_core_info = {
2402 .freq_tbl = &grp3d_freq[0],
2403 .core_param = {
2404 .max_time_us = 100000,
2405 .num_freq = ARRAY_SIZE(grp3d_freq),
2406 },
2407 .algo_param = {
2408 .slack_time_us = 39000,
2409 .disable_pc_threshold = 86000,
2410 .ss_window_size = 1000000,
2411 .ss_util_pct = 95,
2412 .em_max_util_pct = 97,
2413 .ss_iobusy_conv = 100,
2414 },
2415};
2416
2417static struct msm_dcvs_core_info grp2d_core_info = {
2418 .freq_tbl = &grp2d_freq[0],
2419 .core_param = {
2420 .max_time_us = 100000,
2421 .num_freq = ARRAY_SIZE(grp2d_freq),
2422 },
2423 .algo_param = {
2424 .slack_time_us = 39000,
2425 .disable_pc_threshold = 90000,
2426 .ss_window_size = 1000000,
2427 .ss_util_pct = 90,
2428 .em_max_util_pct = 95,
2429 },
2430};
2431
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002432#ifdef CONFIG_MSM_BUS_SCALING
2433static struct msm_bus_vectors grp3d_init_vectors[] = {
2434 {
2435 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2436 .dst = MSM_BUS_SLAVE_EBI_CH0,
2437 .ab = 0,
2438 .ib = 0,
2439 },
2440};
2441
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002442static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002443 {
2444 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2445 .dst = MSM_BUS_SLAVE_EBI_CH0,
2446 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002447 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002448 },
2449};
2450
2451static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
2452 {
2453 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2454 .dst = MSM_BUS_SLAVE_EBI_CH0,
2455 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002456 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002457 },
2458};
2459
2460static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
2461 {
2462 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2463 .dst = MSM_BUS_SLAVE_EBI_CH0,
2464 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002465 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002466 },
2467};
2468
2469static struct msm_bus_vectors grp3d_max_vectors[] = {
2470 {
2471 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2472 .dst = MSM_BUS_SLAVE_EBI_CH0,
2473 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002474 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002475 },
2476};
2477
2478static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
2479 {
2480 ARRAY_SIZE(grp3d_init_vectors),
2481 grp3d_init_vectors,
2482 },
2483 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002484 ARRAY_SIZE(grp3d_low_vectors),
2485 grp3d_low_vectors,
2486 },
2487 {
2488 ARRAY_SIZE(grp3d_nominal_low_vectors),
2489 grp3d_nominal_low_vectors,
2490 },
2491 {
2492 ARRAY_SIZE(grp3d_nominal_high_vectors),
2493 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002494 },
2495 {
2496 ARRAY_SIZE(grp3d_max_vectors),
2497 grp3d_max_vectors,
2498 },
2499};
2500
2501static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
2502 grp3d_bus_scale_usecases,
2503 ARRAY_SIZE(grp3d_bus_scale_usecases),
2504 .name = "grp3d",
2505};
2506
2507static struct msm_bus_vectors grp2d0_init_vectors[] = {
2508 {
2509 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2510 .dst = MSM_BUS_SLAVE_EBI_CH0,
2511 .ab = 0,
2512 .ib = 0,
2513 },
2514};
2515
Lucille Sylvester808eca22011-11-03 10:26:29 -07002516static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002517 {
2518 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2519 .dst = MSM_BUS_SLAVE_EBI_CH0,
2520 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002521 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002522 },
2523};
2524
Lucille Sylvester808eca22011-11-03 10:26:29 -07002525static struct msm_bus_vectors grp2d0_max_vectors[] = {
2526 {
2527 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2528 .dst = MSM_BUS_SLAVE_EBI_CH0,
2529 .ab = 0,
2530 .ib = KGSL_CONVERT_TO_MBPS(2048),
2531 },
2532};
2533
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002534static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
2535 {
2536 ARRAY_SIZE(grp2d0_init_vectors),
2537 grp2d0_init_vectors,
2538 },
2539 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002540 ARRAY_SIZE(grp2d0_nominal_vectors),
2541 grp2d0_nominal_vectors,
2542 },
2543 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002544 ARRAY_SIZE(grp2d0_max_vectors),
2545 grp2d0_max_vectors,
2546 },
2547};
2548
2549struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
2550 grp2d0_bus_scale_usecases,
2551 ARRAY_SIZE(grp2d0_bus_scale_usecases),
2552 .name = "grp2d0",
2553};
2554
2555static struct msm_bus_vectors grp2d1_init_vectors[] = {
2556 {
2557 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2558 .dst = MSM_BUS_SLAVE_EBI_CH0,
2559 .ab = 0,
2560 .ib = 0,
2561 },
2562};
2563
Lucille Sylvester808eca22011-11-03 10:26:29 -07002564static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002565 {
2566 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2567 .dst = MSM_BUS_SLAVE_EBI_CH0,
2568 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002569 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002570 },
2571};
2572
Lucille Sylvester808eca22011-11-03 10:26:29 -07002573static struct msm_bus_vectors grp2d1_max_vectors[] = {
2574 {
2575 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2576 .dst = MSM_BUS_SLAVE_EBI_CH0,
2577 .ab = 0,
2578 .ib = KGSL_CONVERT_TO_MBPS(2048),
2579 },
2580};
2581
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002582static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
2583 {
2584 ARRAY_SIZE(grp2d1_init_vectors),
2585 grp2d1_init_vectors,
2586 },
2587 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002588 ARRAY_SIZE(grp2d1_nominal_vectors),
2589 grp2d1_nominal_vectors,
2590 },
2591 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002592 ARRAY_SIZE(grp2d1_max_vectors),
2593 grp2d1_max_vectors,
2594 },
2595};
2596
2597struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
2598 grp2d1_bus_scale_usecases,
2599 ARRAY_SIZE(grp2d1_bus_scale_usecases),
2600 .name = "grp2d1",
2601};
2602#endif
2603
2604static struct resource kgsl_3d0_resources[] = {
2605 {
2606 .name = KGSL_3D0_REG_MEMORY,
2607 .start = 0x04300000, /* GFX3D address */
2608 .end = 0x0431ffff,
2609 .flags = IORESOURCE_MEM,
2610 },
2611 {
2612 .name = KGSL_3D0_IRQ,
2613 .start = GFX3D_IRQ,
2614 .end = GFX3D_IRQ,
2615 .flags = IORESOURCE_IRQ,
2616 },
2617};
2618
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002619static const struct kgsl_iommu_ctx kgsl_3d0_iommu_ctxs[] = {
2620 { "gfx3d_user", 0 },
2621 { "gfx3d_priv", 1 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002622};
2623
2624static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
2625 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002626 .iommu_ctxs = kgsl_3d0_iommu_ctxs,
2627 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002628 .physstart = 0x07C00000,
2629 .physend = 0x07C00000 + SZ_1M - 1,
2630 },
2631};
2632
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002633static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002634 .pwrlevel = {
2635 {
2636 .gpu_freq = 400000000,
2637 .bus_freq = 4,
2638 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002639 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002640 {
2641 .gpu_freq = 300000000,
2642 .bus_freq = 3,
2643 .io_fraction = 33,
2644 },
2645 {
2646 .gpu_freq = 200000000,
2647 .bus_freq = 2,
2648 .io_fraction = 100,
2649 },
2650 {
2651 .gpu_freq = 128000000,
2652 .bus_freq = 1,
2653 .io_fraction = 100,
2654 },
2655 {
2656 .gpu_freq = 27000000,
2657 .bus_freq = 0,
2658 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002659 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08002660 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002661 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002662 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06002663 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002664 .nap_allowed = true,
2665 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002666#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002667 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002668#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002669 .iommu_data = kgsl_3d0_iommu_data,
2670 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002671 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002672};
2673
2674struct platform_device msm_kgsl_3d0 = {
2675 .name = "kgsl-3d0",
2676 .id = 0,
2677 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2678 .resource = kgsl_3d0_resources,
2679 .dev = {
2680 .platform_data = &kgsl_3d0_pdata,
2681 },
2682};
2683
2684static struct resource kgsl_2d0_resources[] = {
2685 {
2686 .name = KGSL_2D0_REG_MEMORY,
2687 .start = 0x04100000, /* Z180 base address */
2688 .end = 0x04100FFF,
2689 .flags = IORESOURCE_MEM,
2690 },
2691 {
2692 .name = KGSL_2D0_IRQ,
2693 .start = GFX2D0_IRQ,
2694 .end = GFX2D0_IRQ,
2695 .flags = IORESOURCE_IRQ,
2696 },
2697};
2698
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002699static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = {
2700 { "gfx2d0_2d0", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002701};
2702
2703static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
2704 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002705 .iommu_ctxs = kgsl_2d0_iommu_ctxs,
2706 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002707 .physstart = 0x07D00000,
2708 .physend = 0x07D00000 + SZ_1M - 1,
2709 },
2710};
2711
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002712static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002713 .pwrlevel = {
2714 {
2715 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002716 .bus_freq = 2,
2717 },
2718 {
2719 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002720 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002721 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002722 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002723 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002724 .bus_freq = 0,
2725 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002726 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002727 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002728 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002729 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002730 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002731 .nap_allowed = true,
2732 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002733#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002734 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002735#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002736 .iommu_data = kgsl_2d0_iommu_data,
2737 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002738 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002739};
2740
2741struct platform_device msm_kgsl_2d0 = {
2742 .name = "kgsl-2d0",
2743 .id = 0,
2744 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2745 .resource = kgsl_2d0_resources,
2746 .dev = {
2747 .platform_data = &kgsl_2d0_pdata,
2748 },
2749};
2750
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002751static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = {
2752 { "gfx2d1_2d1", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002753};
2754
2755static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
2756 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002757 .iommu_ctxs = kgsl_2d1_iommu_ctxs,
2758 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002759 .physstart = 0x07E00000,
2760 .physend = 0x07E00000 + SZ_1M - 1,
2761 },
2762};
2763
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002764static struct resource kgsl_2d1_resources[] = {
2765 {
2766 .name = KGSL_2D1_REG_MEMORY,
2767 .start = 0x04200000, /* Z180 device 1 base address */
2768 .end = 0x04200FFF,
2769 .flags = IORESOURCE_MEM,
2770 },
2771 {
2772 .name = KGSL_2D1_IRQ,
2773 .start = GFX2D1_IRQ,
2774 .end = GFX2D1_IRQ,
2775 .flags = IORESOURCE_IRQ,
2776 },
2777};
2778
2779static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002780 .pwrlevel = {
2781 {
2782 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002783 .bus_freq = 2,
2784 },
2785 {
2786 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002787 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002788 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002789 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002790 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002791 .bus_freq = 0,
2792 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002793 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002794 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002795 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002796 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002797 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002798 .nap_allowed = true,
2799 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002800#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002801 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002802#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002803 .iommu_data = kgsl_2d1_iommu_data,
2804 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002805 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002806};
2807
2808struct platform_device msm_kgsl_2d1 = {
2809 .name = "kgsl-2d1",
2810 .id = 1,
2811 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
2812 .resource = kgsl_2d1_resources,
2813 .dev = {
2814 .platform_data = &kgsl_2d1_pdata,
2815 },
2816};
2817
2818#ifdef CONFIG_MSM_GEMINI
2819static struct resource msm_gemini_resources[] = {
2820 {
2821 .start = 0x04600000,
2822 .end = 0x04600000 + SZ_1M - 1,
2823 .flags = IORESOURCE_MEM,
2824 },
2825 {
2826 .start = JPEG_IRQ,
2827 .end = JPEG_IRQ,
2828 .flags = IORESOURCE_IRQ,
2829 },
2830};
2831
2832struct platform_device msm8960_gemini_device = {
2833 .name = "msm_gemini",
2834 .resource = msm_gemini_resources,
2835 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2836};
2837#endif
2838
Praveen Chidambaram78499012011-11-01 17:15:17 -06002839struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
2840 .reg_base_addrs = {
2841 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2842 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2843 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2844 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2845 },
2846 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002847 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06002848 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002849 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2850 .ipc_rpm_val = 4,
2851 .target_id = {
2852 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2853 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2854 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
2855 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2856 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2857 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
2858 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
2859 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
2860 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2861 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2862 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2863 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2864 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
2865 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
2866 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
2867 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
2868 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
2869 APPS_FABRIC_CFG_HALT, 2),
2870 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
2871 APPS_FABRIC_CFG_CLKMOD, 3),
2872 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
2873 APPS_FABRIC_CFG_IOCTL, 1),
2874 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2875 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
2876 SYS_FABRIC_CFG_HALT, 2),
2877 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
2878 SYS_FABRIC_CFG_CLKMOD, 3),
2879 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
2880 SYS_FABRIC_CFG_IOCTL, 1),
2881 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
2882 SYSTEM_FABRIC_ARB, 29),
2883 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
2884 MMSS_FABRIC_CFG_HALT, 2),
2885 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
2886 MMSS_FABRIC_CFG_CLKMOD, 3),
2887 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
2888 MMSS_FABRIC_CFG_IOCTL, 1),
2889 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2890 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
2891 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
2892 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
2893 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
2894 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
2895 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
2896 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
2897 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
2898 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
2899 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
2900 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
2901 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
2902 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
2903 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
2904 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
2905 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
2906 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
2907 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
2908 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
2909 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
2910 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
2911 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
2912 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
2913 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
2914 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
2915 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
2916 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
2917 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
2918 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
2919 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
2920 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
2921 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
2922 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
2923 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
2924 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
2925 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
2926 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
2927 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
2928 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
2929 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
2930 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
2931 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
2932 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
2933 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
2934 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
2935 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
2936 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
2937 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
2938 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2939 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
2940 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
2941 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
2942 },
2943 .target_status = {
2944 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
2945 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
2946 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
2947 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
2948 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
2949 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
2950 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
2951 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
2952 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
2953 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
2954 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
2955 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
2956 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
2957 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
2958 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
2959 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
2960 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
2961 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
2962 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
2963 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
2964 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
2965 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
2966 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
2967 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
2968 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
2969 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
2970 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
2971 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
2972 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
2973 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
2974 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
2975 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
2976 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
2977 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
2978 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
2979 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
2980 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
2981 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
2982 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
2983 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
2984 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
2985 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
2986 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
2987 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
2988 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
2989 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
2990 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
2991 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
2992 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
2993 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
2994 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
2995 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
2996 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
2997 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
2998 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
2999 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
3000 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3001 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3002 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3003 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3004 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3005 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3006 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3007 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3008 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3009 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3010 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3011 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3012 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3013 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3014 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3015 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3016 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3017 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3018 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3019 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3020 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3021 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3022 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3023 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3024 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3025 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3026 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3027 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3028 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3029 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3030 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3031 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3032 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3033 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3034 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3035 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3036 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3037 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3038 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3039 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3040 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3041 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3042 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3043 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3044 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3045 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3046 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3047 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3048 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3049 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3050 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3051 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3052 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3053 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3054 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3055 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3056 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3057 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3058 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3059 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3060 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3061 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3062 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3063 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3064 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3065 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3066 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3067 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3068 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3069 },
3070 .target_ctrl_id = {
3071 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3072 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3073 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3074 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3075 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3076 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3077 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3078 },
3079 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3080 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3081 .sel_last = MSM_RPM_8960_SEL_LAST,
3082 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003083};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003084
Praveen Chidambaram78499012011-11-01 17:15:17 -06003085struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003086 .name = "msm_rpm",
3087 .id = -1,
3088};
3089
Praveen Chidambaram78499012011-11-01 17:15:17 -06003090static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3091 .phys_addr_base = 0x0010C000,
3092 .reg_offsets = {
3093 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3094 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3095 },
3096 .phys_size = SZ_8K,
3097 .log_len = 4096, /* log's buffer length in bytes */
3098 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3099};
3100
3101struct platform_device msm8960_rpm_log_device = {
3102 .name = "msm_rpm_log",
3103 .id = -1,
3104 .dev = {
3105 .platform_data = &msm_rpm_log_pdata,
3106 },
3107};
3108
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003109static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
3110 .phys_addr_base = 0x0010D204,
3111 .phys_size = SZ_8K,
3112};
3113
Praveen Chidambaram78499012011-11-01 17:15:17 -06003114struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003115 .name = "msm_rpm_stat",
3116 .id = -1,
3117 .dev = {
3118 .platform_data = &msm_rpm_stat_pdata,
3119 },
3120};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003121
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003122struct platform_device msm_bus_sys_fabric = {
3123 .name = "msm_bus_fabric",
3124 .id = MSM_BUS_FAB_SYSTEM,
3125};
3126struct platform_device msm_bus_apps_fabric = {
3127 .name = "msm_bus_fabric",
3128 .id = MSM_BUS_FAB_APPSS,
3129};
3130struct platform_device msm_bus_mm_fabric = {
3131 .name = "msm_bus_fabric",
3132 .id = MSM_BUS_FAB_MMSS,
3133};
3134struct platform_device msm_bus_sys_fpb = {
3135 .name = "msm_bus_fabric",
3136 .id = MSM_BUS_FAB_SYSTEM_FPB,
3137};
3138struct platform_device msm_bus_cpss_fpb = {
3139 .name = "msm_bus_fabric",
3140 .id = MSM_BUS_FAB_CPSS_FPB,
3141};
3142
3143/* Sensors DSPS platform data */
3144#ifdef CONFIG_MSM_DSPS
3145
3146#define PPSS_REG_PHYS_BASE 0x12080000
3147
3148static struct dsps_clk_info dsps_clks[] = {};
3149static struct dsps_regulator_info dsps_regs[] = {};
3150
3151/*
3152 * Note: GPIOs field is intialized in run-time at the function
3153 * msm8960_init_dsps().
3154 */
3155
3156struct msm_dsps_platform_data msm_dsps_pdata = {
3157 .clks = dsps_clks,
3158 .clks_num = ARRAY_SIZE(dsps_clks),
3159 .gpios = NULL,
3160 .gpios_num = 0,
3161 .regs = dsps_regs,
3162 .regs_num = ARRAY_SIZE(dsps_regs),
3163 .dsps_pwr_ctl_en = 1,
3164 .signature = DSPS_SIGNATURE,
3165};
3166
3167static struct resource msm_dsps_resources[] = {
3168 {
3169 .start = PPSS_REG_PHYS_BASE,
3170 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3171 .name = "ppss_reg",
3172 .flags = IORESOURCE_MEM,
3173 },
Wentao Xua55500b2011-08-16 18:15:04 -04003174
3175 {
3176 .start = PPSS_WDOG_TIMER_IRQ,
3177 .end = PPSS_WDOG_TIMER_IRQ,
3178 .name = "ppss_wdog",
3179 .flags = IORESOURCE_IRQ,
3180 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003181};
3182
3183struct platform_device msm_dsps_device = {
3184 .name = "msm_dsps",
3185 .id = 0,
3186 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3187 .resource = msm_dsps_resources,
3188 .dev.platform_data = &msm_dsps_pdata,
3189};
3190
3191#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003192
3193#ifdef CONFIG_MSM_QDSS
3194
3195#define MSM_QDSS_PHYS_BASE 0x01A00000
3196#define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000)
3197#define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000)
3198#define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000)
Pratik Patel492b3012012-03-06 14:22:30 -08003199#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
Pratik Patel7831c082011-06-08 21:44:37 -07003200
Pratik Patel1403f2a2012-03-21 10:10:00 -07003201#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
3202
3203static struct qdss_source msm_qdss_sources[] = {
3204 QDSS_SOURCE("msm_etm", 0x3),
3205};
3206
3207static struct msm_qdss_platform_data qdss_pdata = {
3208 .src_table = msm_qdss_sources,
3209 .size = ARRAY_SIZE(msm_qdss_sources),
3210 .afamily = 1,
3211};
3212
3213struct platform_device msm_qdss_device = {
3214 .name = "msm_qdss",
3215 .id = -1,
3216 .dev = {
3217 .platform_data = &qdss_pdata,
3218 },
3219};
3220
Pratik Patel7831c082011-06-08 21:44:37 -07003221static struct resource msm_etb_resources[] = {
3222 {
3223 .start = MSM_ETB_PHYS_BASE,
3224 .end = MSM_ETB_PHYS_BASE + SZ_4K - 1,
3225 .flags = IORESOURCE_MEM,
3226 },
3227};
3228
3229struct platform_device msm_etb_device = {
3230 .name = "msm_etb",
3231 .id = 0,
3232 .num_resources = ARRAY_SIZE(msm_etb_resources),
3233 .resource = msm_etb_resources,
3234};
3235
3236static struct resource msm_tpiu_resources[] = {
3237 {
3238 .start = MSM_TPIU_PHYS_BASE,
3239 .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1,
3240 .flags = IORESOURCE_MEM,
3241 },
3242};
3243
3244struct platform_device msm_tpiu_device = {
3245 .name = "msm_tpiu",
3246 .id = 0,
3247 .num_resources = ARRAY_SIZE(msm_tpiu_resources),
3248 .resource = msm_tpiu_resources,
3249};
3250
3251static struct resource msm_funnel_resources[] = {
3252 {
3253 .start = MSM_FUNNEL_PHYS_BASE,
3254 .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1,
3255 .flags = IORESOURCE_MEM,
3256 },
3257};
3258
3259struct platform_device msm_funnel_device = {
3260 .name = "msm_funnel",
3261 .id = 0,
3262 .num_resources = ARRAY_SIZE(msm_funnel_resources),
3263 .resource = msm_funnel_resources,
3264};
3265
Pratik Patel492b3012012-03-06 14:22:30 -08003266static struct resource msm_etm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003267 {
Pratik Patel492b3012012-03-06 14:22:30 -08003268 .start = MSM_ETM_PHYS_BASE,
3269 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 2) - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003270 .flags = IORESOURCE_MEM,
3271 },
3272};
3273
Pratik Patel492b3012012-03-06 14:22:30 -08003274struct platform_device msm_etm_device = {
3275 .name = "msm_etm",
Pratik Patel7831c082011-06-08 21:44:37 -07003276 .id = 0,
Pratik Patel492b3012012-03-06 14:22:30 -08003277 .num_resources = ARRAY_SIZE(msm_etm_resources),
3278 .resource = msm_etm_resources,
Pratik Patel7831c082011-06-08 21:44:37 -07003279};
3280
3281#endif
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003282
3283static int msm8960_LPM_latency = 1000; /* >100 usec for WFI */
3284
3285struct platform_device msm8960_cpu_idle_device = {
3286 .name = "msm_cpu_idle",
3287 .id = -1,
3288 .dev = {
3289 .platform_data = &msm8960_LPM_latency,
3290 },
3291};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07003292
3293static struct msm_dcvs_freq_entry msm8960_freq[] = {
3294 { 384000, 166981, 345600},
3295 { 702000, 213049, 632502},
3296 {1026000, 285712, 925613},
3297 {1242000, 383945, 1176550},
3298 {1458000, 419729, 1465478},
3299 {1512000, 434116, 1546674},
3300
3301};
3302
3303static struct msm_dcvs_core_info msm8960_core_info = {
3304 .freq_tbl = &msm8960_freq[0],
3305 .core_param = {
3306 .max_time_us = 100000,
3307 .num_freq = ARRAY_SIZE(msm8960_freq),
3308 },
3309 .algo_param = {
3310 .slack_time_us = 58000,
3311 .scale_slack_time = 0,
3312 .scale_slack_time_pct = 0,
3313 .disable_pc_threshold = 1458000,
3314 .em_window_size = 100000,
3315 .em_max_util_pct = 97,
3316 .ss_window_size = 1000000,
3317 .ss_util_pct = 95,
3318 .ss_iobusy_conv = 100,
3319 },
3320};
3321
3322struct platform_device msm8960_msm_gov_device = {
3323 .name = "msm_dcvs_gov",
3324 .id = -1,
3325 .dev = {
3326 .platform_data = &msm8960_core_info,
3327 },
3328};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003329
3330static struct resource msm_cache_erp_resources[] = {
3331 {
3332 .name = "l1_irq",
3333 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3334 .flags = IORESOURCE_IRQ,
3335 },
3336 {
3337 .name = "l2_irq",
3338 .start = APCC_QGICL2IRPTREQ,
3339 .flags = IORESOURCE_IRQ,
3340 }
3341};
3342
3343struct platform_device msm8960_device_cache_erp = {
3344 .name = "msm_cache_erp",
3345 .id = -1,
3346 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3347 .resource = msm_cache_erp_resources,
3348};
Laura Abbott0577d7b2012-04-17 11:14:30 -07003349
3350struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
3351 /* Camera */
3352 {
3353 .name = "vpe_src",
3354 .domain = CAMERA_DOMAIN,
3355 },
3356 /* Camera */
3357 {
3358 .name = "vpe_dst",
3359 .domain = CAMERA_DOMAIN,
3360 },
3361 /* Camera */
3362 {
3363 .name = "vfe_imgwr",
3364 .domain = CAMERA_DOMAIN,
3365 },
3366 /* Camera */
3367 {
3368 .name = "vfe_misc",
3369 .domain = CAMERA_DOMAIN,
3370 },
3371 /* Camera */
3372 {
3373 .name = "ijpeg_src",
3374 .domain = CAMERA_DOMAIN,
3375 },
3376 /* Camera */
3377 {
3378 .name = "ijpeg_dst",
3379 .domain = CAMERA_DOMAIN,
3380 },
3381 /* Camera */
3382 {
3383 .name = "jpegd_src",
3384 .domain = CAMERA_DOMAIN,
3385 },
3386 /* Camera */
3387 {
3388 .name = "jpegd_dst",
3389 .domain = CAMERA_DOMAIN,
3390 },
3391 /* Rotator */
3392 {
3393 .name = "rot_src",
3394 .domain = ROTATOR_DOMAIN,
3395 },
3396 /* Rotator */
3397 {
3398 .name = "rot_dst",
3399 .domain = ROTATOR_DOMAIN,
3400 },
3401 /* Video */
3402 {
3403 .name = "vcodec_a_mm1",
3404 .domain = VIDEO_DOMAIN,
3405 },
3406 /* Video */
3407 {
3408 .name = "vcodec_b_mm2",
3409 .domain = VIDEO_DOMAIN,
3410 },
3411 /* Video */
3412 {
3413 .name = "vcodec_a_stream",
3414 .domain = VIDEO_DOMAIN,
3415 },
3416};
3417
3418static struct mem_pool msm8960_video_pools[] = {
3419 /*
3420 * Video hardware has the following requirements:
3421 * 1. All video addresses used by the video hardware must be at a higher
3422 * address than video firmware address.
3423 * 2. Video hardware can only access a range of 256MB from the base of
3424 * the video firmware.
3425 */
3426 [VIDEO_FIRMWARE_POOL] =
3427 /* Low addresses, intended for video firmware */
3428 {
3429 .paddr = SZ_128K,
3430 .size = SZ_16M - SZ_128K,
3431 },
3432 [VIDEO_MAIN_POOL] =
3433 /* Main video pool */
3434 {
3435 .paddr = SZ_16M,
3436 .size = SZ_256M - SZ_16M,
3437 },
3438 [GEN_POOL] =
3439 /* Remaining address space up to 2G */
3440 {
3441 .paddr = SZ_256M,
3442 .size = SZ_2G - SZ_256M,
3443 },
3444};
3445
3446static struct mem_pool msm8960_camera_pools[] = {
3447 [GEN_POOL] =
3448 /* One address space for camera */
3449 {
3450 .paddr = SZ_128K,
3451 .size = SZ_2G - SZ_128K,
3452 },
3453};
3454
3455static struct mem_pool msm8960_display_pools[] = {
3456 [GEN_POOL] =
3457 /* One address space for display */
3458 {
3459 .paddr = SZ_128K,
3460 .size = SZ_2G - SZ_128K,
3461 },
3462};
3463
3464static struct mem_pool msm8960_rotator_pools[] = {
3465 [GEN_POOL] =
3466 /* One address space for rotator */
3467 {
3468 .paddr = SZ_128K,
3469 .size = SZ_2G - SZ_128K,
3470 },
3471};
3472
3473static struct msm_iommu_domain msm8960_iommu_domains[] = {
3474 [VIDEO_DOMAIN] = {
3475 .iova_pools = msm8960_video_pools,
3476 .npools = ARRAY_SIZE(msm8960_video_pools),
3477 },
3478 [CAMERA_DOMAIN] = {
3479 .iova_pools = msm8960_camera_pools,
3480 .npools = ARRAY_SIZE(msm8960_camera_pools),
3481 },
3482 [DISPLAY_DOMAIN] = {
3483 .iova_pools = msm8960_display_pools,
3484 .npools = ARRAY_SIZE(msm8960_display_pools),
3485 },
3486 [ROTATOR_DOMAIN] = {
3487 .iova_pools = msm8960_rotator_pools,
3488 .npools = ARRAY_SIZE(msm8960_rotator_pools),
3489 },
3490};
3491
3492struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
3493 .domains = msm8960_iommu_domains,
3494 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
3495 .domain_names = msm8960_iommu_ctx_names,
3496 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
3497 .domain_alloc_flags = 0,
3498};
3499
3500struct platform_device msm8960_iommu_domain_device = {
3501 .name = "iommu_domains",
3502 .id = -1,
3503 .dev = {
3504 .platform_data = &msm8960_iommu_domain_pdata,
3505 },
3506};