blob: 46584698a94ffa339b8a4f95c856256ca20df4c5 [file] [log] [blame]
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053012 */
13
14#include <linux/module.h>
15#include <linux/device.h>
16#include <linux/platform_device.h>
17#include <linux/clk.h>
18#include <linux/slab.h>
19#include <linux/interrupt.h>
20#include <linux/err.h>
21#include <linux/delay.h>
22#include <linux/io.h>
23#include <linux/ioport.h>
24#include <linux/uaccess.h>
25#include <linux/debugfs.h>
26#include <linux/seq_file.h>
Pavankumar Kondeti87c01042010-12-07 17:53:58 +053027#include <linux/pm_runtime.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053028
29#include <linux/usb.h>
30#include <linux/usb/otg.h>
31#include <linux/usb/ulpi.h>
32#include <linux/usb/gadget.h>
33#include <linux/usb/hcd.h>
34#include <linux/usb/msm_hsusb.h>
35#include <linux/usb/msm_hsusb_hw.h>
Anji jonnala11aa5c42011-05-04 10:19:48 +053036#include <linux/regulator/consumer.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037#include <linux/mfd/pm8xxx/pm8921-charger.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053038
39#include <mach/clk.h>
40
41#define MSM_USB_BASE (motg->regs)
42#define DRIVER_NAME "msm_otg"
43
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070044#ifdef CONFIG_USB_MSM_ACA
45static void msm_chg_enable_aca_det(struct msm_otg *motg);
46static void msm_chg_enable_aca_intr(struct msm_otg *motg);
47#else
48static inline bool msm_chg_aca_detect(struct msm_otg *motg)
49{
50 return false;
51}
52
53static inline void msm_chg_enable_aca_det(struct msm_otg *motg)
54{
55}
56static inline void msm_chg_enable_aca_intr(struct msm_otg *motg)
57{
58}
59static inline bool msm_chg_check_aca_intr(struct msm_otg *motg)
60{
61 return false;
62}
63#endif
64
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053065#define ULPI_IO_TIMEOUT_USEC (10 * 1000)
Anji jonnala11aa5c42011-05-04 10:19:48 +053066
67#define USB_PHY_3P3_VOL_MIN 3050000 /* uV */
68#define USB_PHY_3P3_VOL_MAX 3300000 /* uV */
69#define USB_PHY_3P3_HPM_LOAD 50000 /* uA */
70#define USB_PHY_3P3_LPM_LOAD 4000 /* uA */
71
72#define USB_PHY_1P8_VOL_MIN 1800000 /* uV */
73#define USB_PHY_1P8_VOL_MAX 1800000 /* uV */
74#define USB_PHY_1P8_HPM_LOAD 50000 /* uA */
75#define USB_PHY_1P8_LPM_LOAD 4000 /* uA */
76
77#define USB_PHY_VDD_DIG_VOL_MIN 1000000 /* uV */
78#define USB_PHY_VDD_DIG_VOL_MAX 1320000 /* uV */
79
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070080static struct msm_otg *the_msm_otg;
81
Anji jonnala11aa5c42011-05-04 10:19:48 +053082static struct regulator *hsusb_3p3;
83static struct regulator *hsusb_1p8;
84static struct regulator *hsusb_vddcx;
85
86static int msm_hsusb_init_vddcx(struct msm_otg *motg, int init)
87{
88 int ret = 0;
89
90 if (init) {
91 hsusb_vddcx = regulator_get(motg->otg.dev, "HSUSB_VDDCX");
92 if (IS_ERR(hsusb_vddcx)) {
93 dev_err(motg->otg.dev, "unable to get hsusb vddcx\n");
94 return PTR_ERR(hsusb_vddcx);
95 }
96
97 ret = regulator_set_voltage(hsusb_vddcx,
98 USB_PHY_VDD_DIG_VOL_MIN,
99 USB_PHY_VDD_DIG_VOL_MAX);
100 if (ret) {
101 dev_err(motg->otg.dev, "unable to set the voltage "
102 "for hsusb vddcx\n");
103 regulator_put(hsusb_vddcx);
104 return ret;
105 }
106
107 ret = regulator_enable(hsusb_vddcx);
108 if (ret) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700109 regulator_set_voltage(hsusb_vddcx, 0,
110 USB_PHY_VDD_DIG_VOL_MIN);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530111 regulator_put(hsusb_vddcx);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700112 dev_err(motg->otg.dev, "unable to enable the hsusb vddcx\n");
113 return ret;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530114 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700115
Anji jonnala11aa5c42011-05-04 10:19:48 +0530116 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700117
Anji jonnala11aa5c42011-05-04 10:19:48 +0530118 ret = regulator_disable(hsusb_vddcx);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700119 if (ret) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530120 dev_err(motg->otg.dev, "unable to disable hsusb vddcx\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700121 return ret;
122 }
123
124 ret = regulator_set_voltage(hsusb_vddcx, 0,
125 USB_PHY_VDD_DIG_VOL_MIN);
126 if (ret) {
127 dev_err(motg->otg.dev, "unable to set the voltage"
128 "for hsusb vddcx\n");
129 return ret;
130 }
Anji jonnala11aa5c42011-05-04 10:19:48 +0530131
132 regulator_put(hsusb_vddcx);
133 }
134
135 return ret;
136}
137
138static int msm_hsusb_ldo_init(struct msm_otg *motg, int init)
139{
140 int rc = 0;
141
142 if (init) {
143 hsusb_3p3 = regulator_get(motg->otg.dev, "HSUSB_3p3");
144 if (IS_ERR(hsusb_3p3)) {
145 dev_err(motg->otg.dev, "unable to get hsusb 3p3\n");
146 return PTR_ERR(hsusb_3p3);
147 }
148
149 rc = regulator_set_voltage(hsusb_3p3, USB_PHY_3P3_VOL_MIN,
150 USB_PHY_3P3_VOL_MAX);
151 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700152 dev_err(motg->otg.dev, "unable to set voltage level for"
153 "hsusb 3p3\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530154 goto put_3p3;
155 }
156 hsusb_1p8 = regulator_get(motg->otg.dev, "HSUSB_1p8");
157 if (IS_ERR(hsusb_1p8)) {
158 dev_err(motg->otg.dev, "unable to get hsusb 1p8\n");
159 rc = PTR_ERR(hsusb_1p8);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700160 goto put_3p3_lpm;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530161 }
162 rc = regulator_set_voltage(hsusb_1p8, USB_PHY_1P8_VOL_MIN,
163 USB_PHY_1P8_VOL_MAX);
164 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700165 dev_err(motg->otg.dev, "unable to set voltage level for"
166 "hsusb 1p8\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530167 goto put_1p8;
168 }
169
170 return 0;
171 }
172
Anji jonnala11aa5c42011-05-04 10:19:48 +0530173put_1p8:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700174 regulator_set_voltage(hsusb_1p8, 0, USB_PHY_1P8_VOL_MAX);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530175 regulator_put(hsusb_1p8);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700176put_3p3_lpm:
177 regulator_set_voltage(hsusb_3p3, 0, USB_PHY_3P3_VOL_MAX);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530178put_3p3:
179 regulator_put(hsusb_3p3);
180 return rc;
181}
182
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530183#ifdef CONFIG_PM_SLEEP
184#define USB_PHY_SUSP_DIG_VOL 500000
185static int msm_hsusb_config_vddcx(int high)
186{
187 int max_vol = USB_PHY_VDD_DIG_VOL_MAX;
188 int min_vol;
189 int ret;
190
191 if (high)
192 min_vol = USB_PHY_VDD_DIG_VOL_MIN;
193 else
194 min_vol = USB_PHY_SUSP_DIG_VOL;
195
196 ret = regulator_set_voltage(hsusb_vddcx, min_vol, max_vol);
197 if (ret) {
198 pr_err("%s: unable to set the voltage for regulator "
199 "HSUSB_VDDCX\n", __func__);
200 return ret;
201 }
202
203 pr_debug("%s: min_vol:%d max_vol:%d\n", __func__, min_vol, max_vol);
204
205 return ret;
206}
Hemant Kumar8e7bd072011-08-01 14:14:24 -0700207#else
208static int msm_hsusb_config_vddcx(int high)
209{
210 return 0;
211}
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530212#endif
213
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700214static int msm_hsusb_ldo_enable(struct msm_otg *motg, int on)
Anji jonnala11aa5c42011-05-04 10:19:48 +0530215{
216 int ret = 0;
217
218 if (!hsusb_1p8 || IS_ERR(hsusb_1p8)) {
219 pr_err("%s: HSUSB_1p8 is not initialized\n", __func__);
220 return -ENODEV;
221 }
222
223 if (!hsusb_3p3 || IS_ERR(hsusb_3p3)) {
224 pr_err("%s: HSUSB_3p3 is not initialized\n", __func__);
225 return -ENODEV;
226 }
227
228 if (on) {
229 ret = regulator_set_optimum_mode(hsusb_1p8,
230 USB_PHY_1P8_HPM_LOAD);
231 if (ret < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700232 pr_err("%s: Unable to set HPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530233 "HSUSB_1p8\n", __func__);
234 return ret;
235 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700236
237 ret = regulator_enable(hsusb_1p8);
238 if (ret) {
239 dev_err(motg->otg.dev, "%s: unable to enable the hsusb 1p8\n",
240 __func__);
241 regulator_set_optimum_mode(hsusb_1p8, 0);
242 return ret;
243 }
244
Anji jonnala11aa5c42011-05-04 10:19:48 +0530245 ret = regulator_set_optimum_mode(hsusb_3p3,
246 USB_PHY_3P3_HPM_LOAD);
247 if (ret < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700248 pr_err("%s: Unable to set HPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530249 "HSUSB_3p3\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700250 regulator_set_optimum_mode(hsusb_1p8, 0);
251 regulator_disable(hsusb_1p8);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530252 return ret;
253 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700254
255 ret = regulator_enable(hsusb_3p3);
256 if (ret) {
257 dev_err(motg->otg.dev, "%s: unable to enable the hsusb 3p3\n",
258 __func__);
259 regulator_set_optimum_mode(hsusb_3p3, 0);
260 regulator_set_optimum_mode(hsusb_1p8, 0);
261 regulator_disable(hsusb_1p8);
262 return ret;
263 }
264
Anji jonnala11aa5c42011-05-04 10:19:48 +0530265 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700266 ret = regulator_disable(hsusb_1p8);
267 if (ret) {
268 dev_err(motg->otg.dev, "%s: unable to disable the hsusb 1p8\n",
269 __func__);
270 return ret;
271 }
272
273 ret = regulator_set_optimum_mode(hsusb_1p8, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530274 if (ret < 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700275 pr_err("%s: Unable to set LPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530276 "HSUSB_1p8\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700277
278 ret = regulator_disable(hsusb_3p3);
279 if (ret) {
280 dev_err(motg->otg.dev, "%s: unable to disable the hsusb 3p3\n",
281 __func__);
282 return ret;
283 }
284 ret = regulator_set_optimum_mode(hsusb_3p3, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530285 if (ret < 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700286 pr_err("%s: Unable to set LPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530287 "HSUSB_3p3\n", __func__);
288 }
289
290 pr_debug("reg (%s)\n", on ? "HPM" : "LPM");
291 return ret < 0 ? ret : 0;
292}
293
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530294static int ulpi_read(struct otg_transceiver *otg, u32 reg)
295{
296 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
297 int cnt = 0;
298
299 /* initiate read operation */
300 writel(ULPI_RUN | ULPI_READ | ULPI_ADDR(reg),
301 USB_ULPI_VIEWPORT);
302
303 /* wait for completion */
304 while (cnt < ULPI_IO_TIMEOUT_USEC) {
305 if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
306 break;
307 udelay(1);
308 cnt++;
309 }
310
311 if (cnt >= ULPI_IO_TIMEOUT_USEC) {
312 dev_err(otg->dev, "ulpi_read: timeout %08x\n",
313 readl(USB_ULPI_VIEWPORT));
314 return -ETIMEDOUT;
315 }
316 return ULPI_DATA_READ(readl(USB_ULPI_VIEWPORT));
317}
318
319static int ulpi_write(struct otg_transceiver *otg, u32 val, u32 reg)
320{
321 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
322 int cnt = 0;
323
324 /* initiate write operation */
325 writel(ULPI_RUN | ULPI_WRITE |
326 ULPI_ADDR(reg) | ULPI_DATA(val),
327 USB_ULPI_VIEWPORT);
328
329 /* wait for completion */
330 while (cnt < ULPI_IO_TIMEOUT_USEC) {
331 if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
332 break;
333 udelay(1);
334 cnt++;
335 }
336
337 if (cnt >= ULPI_IO_TIMEOUT_USEC) {
338 dev_err(otg->dev, "ulpi_write: timeout\n");
339 return -ETIMEDOUT;
340 }
341 return 0;
342}
343
344static struct otg_io_access_ops msm_otg_io_ops = {
345 .read = ulpi_read,
346 .write = ulpi_write,
347};
348
349static void ulpi_init(struct msm_otg *motg)
350{
351 struct msm_otg_platform_data *pdata = motg->pdata;
352 int *seq = pdata->phy_init_seq;
353
354 if (!seq)
355 return;
356
357 while (seq[0] >= 0) {
358 dev_vdbg(motg->otg.dev, "ulpi: write 0x%02x to 0x%02x\n",
359 seq[0], seq[1]);
360 ulpi_write(&motg->otg, seq[0], seq[1]);
361 seq += 2;
362 }
363}
364
365static int msm_otg_link_clk_reset(struct msm_otg *motg, bool assert)
366{
367 int ret;
368
369 if (assert) {
370 ret = clk_reset(motg->clk, CLK_RESET_ASSERT);
371 if (ret)
372 dev_err(motg->otg.dev, "usb hs_clk assert failed\n");
373 } else {
374 ret = clk_reset(motg->clk, CLK_RESET_DEASSERT);
375 if (ret)
376 dev_err(motg->otg.dev, "usb hs_clk deassert failed\n");
377 }
378 return ret;
379}
380
381static int msm_otg_phy_clk_reset(struct msm_otg *motg)
382{
383 int ret;
384
Amit Blay02eff132011-09-21 16:46:24 +0300385 if (IS_ERR(motg->phy_reset_clk))
386 return 0;
387
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530388 ret = clk_reset(motg->phy_reset_clk, CLK_RESET_ASSERT);
389 if (ret) {
390 dev_err(motg->otg.dev, "usb phy clk assert failed\n");
391 return ret;
392 }
393 usleep_range(10000, 12000);
394 ret = clk_reset(motg->phy_reset_clk, CLK_RESET_DEASSERT);
395 if (ret)
396 dev_err(motg->otg.dev, "usb phy clk deassert failed\n");
397 return ret;
398}
399
400static int msm_otg_phy_reset(struct msm_otg *motg)
401{
402 u32 val;
403 int ret;
404 int retries;
405
406 ret = msm_otg_link_clk_reset(motg, 1);
407 if (ret)
408 return ret;
409 ret = msm_otg_phy_clk_reset(motg);
410 if (ret)
411 return ret;
412 ret = msm_otg_link_clk_reset(motg, 0);
413 if (ret)
414 return ret;
415
416 val = readl(USB_PORTSC) & ~PORTSC_PTS_MASK;
417 writel(val | PORTSC_PTS_ULPI, USB_PORTSC);
418
419 for (retries = 3; retries > 0; retries--) {
420 ret = ulpi_write(&motg->otg, ULPI_FUNC_CTRL_SUSPENDM,
421 ULPI_CLR(ULPI_FUNC_CTRL));
422 if (!ret)
423 break;
424 ret = msm_otg_phy_clk_reset(motg);
425 if (ret)
426 return ret;
427 }
428 if (!retries)
429 return -ETIMEDOUT;
430
431 /* This reset calibrates the phy, if the above write succeeded */
432 ret = msm_otg_phy_clk_reset(motg);
433 if (ret)
434 return ret;
435
436 for (retries = 3; retries > 0; retries--) {
437 ret = ulpi_read(&motg->otg, ULPI_DEBUG);
438 if (ret != -ETIMEDOUT)
439 break;
440 ret = msm_otg_phy_clk_reset(motg);
441 if (ret)
442 return ret;
443 }
444 if (!retries)
445 return -ETIMEDOUT;
446
447 dev_info(motg->otg.dev, "phy_reset: success\n");
448 return 0;
449}
450
451#define LINK_RESET_TIMEOUT_USEC (250 * 1000)
452static int msm_otg_reset(struct otg_transceiver *otg)
453{
454 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
455 struct msm_otg_platform_data *pdata = motg->pdata;
456 int cnt = 0;
457 int ret;
458 u32 val = 0;
459 u32 ulpi_val = 0;
460
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700461 clk_enable(motg->clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530462 ret = msm_otg_phy_reset(motg);
463 if (ret) {
464 dev_err(otg->dev, "phy_reset failed\n");
465 return ret;
466 }
467
468 ulpi_init(motg);
469
470 writel(USBCMD_RESET, USB_USBCMD);
471 while (cnt < LINK_RESET_TIMEOUT_USEC) {
472 if (!(readl(USB_USBCMD) & USBCMD_RESET))
473 break;
474 udelay(1);
475 cnt++;
476 }
477 if (cnt >= LINK_RESET_TIMEOUT_USEC)
478 return -ETIMEDOUT;
479
480 /* select ULPI phy */
481 writel(0x80000000, USB_PORTSC);
482
483 msleep(100);
484
485 writel(0x0, USB_AHBBURST);
486 writel(0x00, USB_AHBMODE);
487
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700488 /* Ensure that RESET operation is completed before turning off clock */
489 mb();
490 clk_disable(motg->clk);
491
492 val = readl_relaxed(USB_OTGSC);
493 if (pdata->mode == USB_OTG) {
494 ulpi_val = ULPI_INT_IDGRD | ULPI_INT_SESS_VALID;
495 val |= OTGSC_IDIE | OTGSC_BSVIE;
496 } else if (pdata->mode == USB_PERIPHERAL) {
497 ulpi_val = ULPI_INT_SESS_VALID;
498 val |= OTGSC_BSVIE;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530499 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700500 writel_relaxed(val, USB_OTGSC);
501 ulpi_write(otg, ulpi_val, ULPI_USB_INT_EN_RISE);
502 ulpi_write(otg, ulpi_val, ULPI_USB_INT_EN_FALL);
503
504 msm_chg_enable_aca_det(motg);
505 msm_chg_enable_aca_intr(motg);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530506
507 return 0;
508}
509
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530510#define PHY_SUSPEND_TIMEOUT_USEC (500 * 1000)
Pavankumar Kondeti70187732011-02-15 09:42:34 +0530511#define PHY_RESUME_TIMEOUT_USEC (100 * 1000)
512
513#ifdef CONFIG_PM_SLEEP
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530514static int msm_otg_suspend(struct msm_otg *motg)
515{
516 struct otg_transceiver *otg = &motg->otg;
517 struct usb_bus *bus = otg->host;
518 struct msm_otg_platform_data *pdata = motg->pdata;
519 int cnt = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700520 bool session_active;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530521
522 if (atomic_read(&motg->in_lpm))
523 return 0;
524
525 disable_irq(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700526 session_active = (otg->host && !test_bit(ID, &motg->inputs)) ||
527 test_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530528 /*
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530529 * Chipidea 45-nm PHY suspend sequence:
530 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530531 * Interrupt Latch Register auto-clear feature is not present
532 * in all PHY versions. Latch register is clear on read type.
533 * Clear latch register to avoid spurious wakeup from
534 * low power mode (LPM).
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530535 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530536 * PHY comparators are disabled when PHY enters into low power
537 * mode (LPM). Keep PHY comparators ON in LPM only when we expect
538 * VBUS/Id notifications from USB PHY. Otherwise turn off USB
539 * PHY comparators. This save significant amount of power.
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530540 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530541 * PLL is not turned off when PHY enters into low power mode (LPM).
542 * Disable PLL for maximum power savings.
543 */
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530544
545 if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY) {
546 ulpi_read(otg, 0x14);
547 if (pdata->otg_control == OTG_PHY_CONTROL)
548 ulpi_write(otg, 0x01, 0x30);
549 ulpi_write(otg, 0x08, 0x09);
550 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530551
552 /*
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700553 * Turn off the OTG comparators, if depends on PMIC for
554 * VBUS and ID notifications.
555 */
556 if ((motg->caps & ALLOW_PHY_COMP_DISABLE) && !session_active) {
557 ulpi_write(otg, OTG_COMP_DISABLE,
558 ULPI_SET(ULPI_PWR_CLK_MNG_REG));
559 motg->lpm_flags |= PHY_OTG_COMP_DISABLED;
560 }
561
562 /*
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530563 * PHY may take some time or even fail to enter into low power
564 * mode (LPM). Hence poll for 500 msec and reset the PHY and link
565 * in failure case.
566 */
567 writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
568 while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
569 if (readl(USB_PORTSC) & PORTSC_PHCD)
570 break;
571 udelay(1);
572 cnt++;
573 }
574
575 if (cnt >= PHY_SUSPEND_TIMEOUT_USEC) {
576 dev_err(otg->dev, "Unable to suspend PHY\n");
577 msm_otg_reset(otg);
578 enable_irq(motg->irq);
579 return -ETIMEDOUT;
580 }
581
582 /*
583 * PHY has capability to generate interrupt asynchronously in low
584 * power mode (LPM). This interrupt is level triggered. So USB IRQ
585 * line must be disabled till async interrupt enable bit is cleared
586 * in USBCMD register. Assert STP (ULPI interface STOP signal) to
587 * block data communication from PHY.
588 */
589 writel(readl(USB_USBCMD) | ASYNC_INTR_CTRL | ULPI_STP_CTRL, USB_USBCMD);
590
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700591 if (motg->caps & ALLOW_PHY_RETENTION && !session_active) {
592 writel_relaxed(readl_relaxed(USB_PHY_CTRL) & ~PHY_RETEN,
593 USB_PHY_CTRL);
594 motg->lpm_flags |= PHY_RETENTIONED;
595 }
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530596
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700597 /* Ensure that above operation is completed before turning off clocks */
598 mb();
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530599 clk_disable(motg->pclk);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530600 if (motg->core_clk)
601 clk_disable(motg->core_clk);
602
Anji jonnala0f73cac2011-05-04 10:19:46 +0530603 if (!IS_ERR(motg->pclk_src))
604 clk_disable(motg->pclk_src);
605
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700606 if (motg->caps & ALLOW_PHY_POWER_COLLAPSE && !session_active) {
607 msm_hsusb_ldo_enable(motg, 0);
608 motg->lpm_flags |= PHY_PWR_COLLAPSED;
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530609 }
610
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700611 if (motg->lpm_flags & PHY_RETENTIONED)
612 msm_hsusb_config_vddcx(0);
613
614 if (device_may_wakeup(otg->dev)) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530615 enable_irq_wake(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700616 if (motg->pdata->pmic_id_irq)
617 enable_irq_wake(motg->pdata->pmic_id_irq);
618 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530619 if (bus)
620 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);
621
622 atomic_set(&motg->in_lpm, 1);
623 enable_irq(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700624 wake_unlock(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530625
626 dev_info(otg->dev, "USB in low power mode\n");
627
628 return 0;
629}
630
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530631static int msm_otg_resume(struct msm_otg *motg)
632{
633 struct otg_transceiver *otg = &motg->otg;
634 struct usb_bus *bus = otg->host;
635 int cnt = 0;
636 unsigned temp;
637
638 if (!atomic_read(&motg->in_lpm))
639 return 0;
640
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700641 wake_lock(&motg->wlock);
Anji jonnala0f73cac2011-05-04 10:19:46 +0530642 if (!IS_ERR(motg->pclk_src))
643 clk_enable(motg->pclk_src);
644
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530645 clk_enable(motg->pclk);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530646 if (motg->core_clk)
647 clk_enable(motg->core_clk);
648
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700649 if (motg->lpm_flags & PHY_PWR_COLLAPSED) {
650 msm_hsusb_ldo_enable(motg, 1);
651 motg->lpm_flags &= ~PHY_PWR_COLLAPSED;
652 }
653
654 if (motg->lpm_flags & PHY_RETENTIONED) {
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530655 msm_hsusb_config_vddcx(1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700656 writel_relaxed(readl_relaxed(USB_PHY_CTRL) | PHY_RETEN,
657 USB_PHY_CTRL);
658 motg->lpm_flags &= ~PHY_RETENTIONED;
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530659 }
660
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530661 temp = readl(USB_USBCMD);
662 temp &= ~ASYNC_INTR_CTRL;
663 temp &= ~ULPI_STP_CTRL;
664 writel(temp, USB_USBCMD);
665
666 /*
667 * PHY comes out of low power mode (LPM) in case of wakeup
668 * from asynchronous interrupt.
669 */
670 if (!(readl(USB_PORTSC) & PORTSC_PHCD))
671 goto skip_phy_resume;
672
673 writel(readl(USB_PORTSC) & ~PORTSC_PHCD, USB_PORTSC);
674 while (cnt < PHY_RESUME_TIMEOUT_USEC) {
675 if (!(readl(USB_PORTSC) & PORTSC_PHCD))
676 break;
677 udelay(1);
678 cnt++;
679 }
680
681 if (cnt >= PHY_RESUME_TIMEOUT_USEC) {
682 /*
683 * This is a fatal error. Reset the link and
684 * PHY. USB state can not be restored. Re-insertion
685 * of USB cable is the only way to get USB working.
686 */
687 dev_err(otg->dev, "Unable to resume USB."
688 "Re-plugin the cable\n");
689 msm_otg_reset(otg);
690 }
691
692skip_phy_resume:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700693 /* Turn on the OTG comparators on resume */
694 if (motg->lpm_flags & PHY_OTG_COMP_DISABLED) {
695 ulpi_write(otg, OTG_COMP_DISABLE,
696 ULPI_CLR(ULPI_PWR_CLK_MNG_REG));
697 motg->lpm_flags &= ~PHY_OTG_COMP_DISABLED;
698 }
699 if (device_may_wakeup(otg->dev)) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530700 disable_irq_wake(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700701 if (motg->pdata->pmic_id_irq)
702 disable_irq_wake(motg->pdata->pmic_id_irq);
703 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530704 if (bus)
705 set_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);
706
Pavankumar Kondeti2ce2c3a2011-05-02 11:56:33 +0530707 atomic_set(&motg->in_lpm, 0);
708
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530709 if (motg->async_int) {
710 motg->async_int = 0;
711 pm_runtime_put(otg->dev);
712 enable_irq(motg->irq);
713 }
714
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530715 dev_info(otg->dev, "USB exited from low power mode\n");
716
717 return 0;
718}
Pavankumar Kondeti70187732011-02-15 09:42:34 +0530719#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530720
Pavankumar Kondetid8608522011-05-04 10:19:47 +0530721static void msm_otg_notify_charger(struct msm_otg *motg, unsigned mA)
722{
723 if (motg->cur_power == mA)
724 return;
725
Pavankumar Kondetid8608522011-05-04 10:19:47 +0530726 dev_info(motg->otg.dev, "Avail curr from USB = %u\n", mA);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700727 pm8921_charger_vbus_draw(mA);
Pavankumar Kondetid8608522011-05-04 10:19:47 +0530728 motg->cur_power = mA;
729}
730
731static int msm_otg_set_power(struct otg_transceiver *otg, unsigned mA)
732{
733 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
734
735 /*
736 * Gadget driver uses set_power method to notify about the
737 * available current based on suspend/configured states.
738 *
739 * IDEV_CHG can be drawn irrespective of suspend/un-configured
740 * states when CDP/ACA is connected.
741 */
742 if (motg->chg_type == USB_SDP_CHARGER)
743 msm_otg_notify_charger(motg, mA);
744
745 return 0;
746}
747
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530748static void msm_otg_start_host(struct otg_transceiver *otg, int on)
749{
750 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
751 struct msm_otg_platform_data *pdata = motg->pdata;
752 struct usb_hcd *hcd;
753
754 if (!otg->host)
755 return;
756
757 hcd = bus_to_hcd(otg->host);
758
759 if (on) {
760 dev_dbg(otg->dev, "host on\n");
761
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530762 /*
763 * Some boards have a switch cotrolled by gpio
764 * to enable/disable internal HUB. Enable internal
765 * HUB before kicking the host.
766 */
767 if (pdata->setup_gpio)
768 pdata->setup_gpio(OTG_STATE_A_HOST);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530769 usb_add_hcd(hcd, hcd->irq, IRQF_SHARED);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530770 } else {
771 dev_dbg(otg->dev, "host off\n");
772
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530773 usb_remove_hcd(hcd);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530774 if (pdata->setup_gpio)
775 pdata->setup_gpio(OTG_STATE_UNDEFINED);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530776 }
777}
778
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700779static int msm_otg_usbdev_notify(struct notifier_block *self,
780 unsigned long action, void *priv)
781{
782 struct msm_otg *motg = container_of(self, struct msm_otg, usbdev_nb);
783 struct usb_device *udev;
784
785 switch (action) {
786 case USB_DEVICE_ADD:
787 case USB_DEVICE_CONFIG:
788 udev = priv;
789 /*
790 * Interested in devices connected directly to the root hub.
791 * ACA dock can supply IDEV_CHG irrespective devices connected
792 * on the accessory port.
793 */
794 if (!udev->parent || udev->parent->parent ||
795 motg->chg_type == USB_ACA_DOCK_CHARGER)
796 break;
797 if (udev->actconfig)
798 motg->mA_port = udev->actconfig->desc.bMaxPower * 2;
799 else
800 motg->mA_port = IUNIT;
801
802 if (test_bit(ID_A, &motg->inputs))
803 msm_otg_notify_charger(motg, IDEV_CHG_MIN -
804 motg->mA_port);
805 break;
806 default:
807 break;
808 }
809 return NOTIFY_OK;
810}
811
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530812static int msm_otg_set_host(struct otg_transceiver *otg, struct usb_bus *host)
813{
814 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
815 struct usb_hcd *hcd;
816
817 /*
818 * Fail host registration if this board can support
819 * only peripheral configuration.
820 */
821 if (motg->pdata->mode == USB_PERIPHERAL) {
822 dev_info(otg->dev, "Host mode is not supported\n");
823 return -ENODEV;
824 }
825
826 if (!host) {
827 if (otg->state == OTG_STATE_A_HOST) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530828 pm_runtime_get_sync(otg->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700829 usb_unregister_notify(&motg->usbdev_nb);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530830 msm_otg_start_host(otg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700831 if (motg->pdata->vbus_power)
832 motg->pdata->vbus_power(0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530833 otg->host = NULL;
834 otg->state = OTG_STATE_UNDEFINED;
835 schedule_work(&motg->sm_work);
836 } else {
837 otg->host = NULL;
838 }
839
840 return 0;
841 }
842
843 hcd = bus_to_hcd(host);
844 hcd->power_budget = motg->pdata->power_budget;
845
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700846 motg->usbdev_nb.notifier_call = msm_otg_usbdev_notify;
847 usb_register_notify(&motg->usbdev_nb);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530848 otg->host = host;
849 dev_dbg(otg->dev, "host driver registered w/ tranceiver\n");
850
851 /*
852 * Kick the state machine work, if peripheral is not supported
853 * or peripheral is already registered with us.
854 */
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530855 if (motg->pdata->mode == USB_HOST || otg->gadget) {
856 pm_runtime_get_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530857 schedule_work(&motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530858 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530859
860 return 0;
861}
862
863static void msm_otg_start_peripheral(struct otg_transceiver *otg, int on)
864{
865 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
866 struct msm_otg_platform_data *pdata = motg->pdata;
867
868 if (!otg->gadget)
869 return;
870
871 if (on) {
872 dev_dbg(otg->dev, "gadget on\n");
873 /*
874 * Some boards have a switch cotrolled by gpio
875 * to enable/disable internal HUB. Disable internal
876 * HUB before kicking the gadget.
877 */
878 if (pdata->setup_gpio)
879 pdata->setup_gpio(OTG_STATE_B_PERIPHERAL);
880 usb_gadget_vbus_connect(otg->gadget);
881 } else {
882 dev_dbg(otg->dev, "gadget off\n");
883 usb_gadget_vbus_disconnect(otg->gadget);
884 if (pdata->setup_gpio)
885 pdata->setup_gpio(OTG_STATE_UNDEFINED);
886 }
887
888}
889
890static int msm_otg_set_peripheral(struct otg_transceiver *otg,
891 struct usb_gadget *gadget)
892{
893 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
894
895 /*
896 * Fail peripheral registration if this board can support
897 * only host configuration.
898 */
899 if (motg->pdata->mode == USB_HOST) {
900 dev_info(otg->dev, "Peripheral mode is not supported\n");
901 return -ENODEV;
902 }
903
904 if (!gadget) {
905 if (otg->state == OTG_STATE_B_PERIPHERAL) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530906 pm_runtime_get_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530907 msm_otg_start_peripheral(otg, 0);
908 otg->gadget = NULL;
909 otg->state = OTG_STATE_UNDEFINED;
910 schedule_work(&motg->sm_work);
911 } else {
912 otg->gadget = NULL;
913 }
914
915 return 0;
916 }
917 otg->gadget = gadget;
918 dev_dbg(otg->dev, "peripheral driver registered w/ tranceiver\n");
919
920 /*
921 * Kick the state machine work, if host is not supported
922 * or host is already registered with us.
923 */
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530924 if (motg->pdata->mode == USB_PERIPHERAL || otg->host) {
925 pm_runtime_get_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530926 schedule_work(&motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530927 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530928
929 return 0;
930}
931
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700932#ifdef CONFIG_USB_MSM_ACA
933static bool msm_chg_aca_detect(struct msm_otg *motg)
934{
935 struct otg_transceiver *otg = &motg->otg;
936 u32 int_sts;
937 bool ret = false;
938
939 if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY)
940 goto out;
941
942 int_sts = ulpi_read(otg, 0x87);
943 switch (int_sts & 0x1C) {
944 case 0x08:
945 if (!test_and_set_bit(ID_A, &motg->inputs)) {
946 dev_dbg(otg->dev, "ID_A\n");
947 motg->chg_type = USB_ACA_A_CHARGER;
948 motg->chg_state = USB_CHG_STATE_DETECTED;
949 clear_bit(ID_B, &motg->inputs);
950 clear_bit(ID_C, &motg->inputs);
951 ret = true;
952 }
953 break;
954 case 0x0C:
955 if (!test_and_set_bit(ID_B, &motg->inputs)) {
956 dev_dbg(otg->dev, "ID_B\n");
957 motg->chg_type = USB_ACA_B_CHARGER;
958 motg->chg_state = USB_CHG_STATE_DETECTED;
959 clear_bit(ID_A, &motg->inputs);
960 clear_bit(ID_C, &motg->inputs);
961 ret = true;
962 }
963 break;
964 case 0x10:
965 if (!test_and_set_bit(ID_C, &motg->inputs)) {
966 dev_dbg(otg->dev, "ID_C\n");
967 motg->chg_type = USB_ACA_C_CHARGER;
968 motg->chg_state = USB_CHG_STATE_DETECTED;
969 clear_bit(ID_A, &motg->inputs);
970 clear_bit(ID_B, &motg->inputs);
971 ret = true;
972 }
973 break;
974 default:
975 ret = test_and_clear_bit(ID_A, &motg->inputs) |
976 test_and_clear_bit(ID_B, &motg->inputs) |
977 test_and_clear_bit(ID_C, &motg->inputs);
978 if (ret) {
979 dev_dbg(otg->dev, "ID A/B/C is no more\n");
980 motg->chg_type = USB_INVALID_CHARGER;
981 motg->chg_state = USB_CHG_STATE_UNDEFINED;
982 }
983 }
984out:
985 return ret;
986}
987
988static void msm_chg_enable_aca_det(struct msm_otg *motg)
989{
990 struct otg_transceiver *otg = &motg->otg;
991
992 switch (motg->pdata->phy_type) {
993 case SNPS_28NM_INTEGRATED_PHY:
994 /* ACA ID pin resistance detection enable */
995 ulpi_write(otg, 0x20, 0x85);
996 break;
997 default:
998 break;
999 }
1000}
1001
1002static void msm_chg_enable_aca_intr(struct msm_otg *motg)
1003{
1004 struct otg_transceiver *otg = &motg->otg;
1005
1006 switch (motg->pdata->phy_type) {
1007 case SNPS_28NM_INTEGRATED_PHY:
1008 /* Enables ACA Detection interrupt (on any RID change) */
1009 ulpi_write(otg, 0x20, 0x94);
1010 break;
1011 default:
1012 break;
1013 }
1014}
1015
1016static bool msm_chg_check_aca_intr(struct msm_otg *motg)
1017{
1018 struct otg_transceiver *otg = &motg->otg;
1019 bool ret = false;
1020
1021 switch (motg->pdata->phy_type) {
1022 case SNPS_28NM_INTEGRATED_PHY:
1023 if (ulpi_read(otg, 0x91) & 1) {
1024 dev_dbg(otg->dev, "RID change\n");
1025 ulpi_write(otg, 0x01, 0x92);
1026 ret = msm_chg_aca_detect(motg);
1027 }
1028 default:
1029 break;
1030 }
1031 return ret;
1032}
1033#endif
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301034static bool msm_chg_check_secondary_det(struct msm_otg *motg)
1035{
1036 struct otg_transceiver *otg = &motg->otg;
1037 u32 chg_det;
1038 bool ret = false;
1039
1040 switch (motg->pdata->phy_type) {
1041 case CI_45NM_INTEGRATED_PHY:
1042 chg_det = ulpi_read(otg, 0x34);
1043 ret = chg_det & (1 << 4);
1044 break;
1045 case SNPS_28NM_INTEGRATED_PHY:
1046 chg_det = ulpi_read(otg, 0x87);
1047 ret = chg_det & 1;
1048 break;
1049 default:
1050 break;
1051 }
1052 return ret;
1053}
1054
1055static void msm_chg_enable_secondary_det(struct msm_otg *motg)
1056{
1057 struct otg_transceiver *otg = &motg->otg;
1058 u32 chg_det;
1059
1060 switch (motg->pdata->phy_type) {
1061 case CI_45NM_INTEGRATED_PHY:
1062 chg_det = ulpi_read(otg, 0x34);
1063 /* Turn off charger block */
1064 chg_det |= ~(1 << 1);
1065 ulpi_write(otg, chg_det, 0x34);
1066 udelay(20);
1067 /* control chg block via ULPI */
1068 chg_det &= ~(1 << 3);
1069 ulpi_write(otg, chg_det, 0x34);
1070 /* put it in host mode for enabling D- source */
1071 chg_det &= ~(1 << 2);
1072 ulpi_write(otg, chg_det, 0x34);
1073 /* Turn on chg detect block */
1074 chg_det &= ~(1 << 1);
1075 ulpi_write(otg, chg_det, 0x34);
1076 udelay(20);
1077 /* enable chg detection */
1078 chg_det &= ~(1 << 0);
1079 ulpi_write(otg, chg_det, 0x34);
1080 break;
1081 case SNPS_28NM_INTEGRATED_PHY:
1082 /*
1083 * Configure DM as current source, DP as current sink
1084 * and enable battery charging comparators.
1085 */
1086 ulpi_write(otg, 0x8, 0x85);
1087 ulpi_write(otg, 0x2, 0x85);
1088 ulpi_write(otg, 0x1, 0x85);
1089 break;
1090 default:
1091 break;
1092 }
1093}
1094
1095static bool msm_chg_check_primary_det(struct msm_otg *motg)
1096{
1097 struct otg_transceiver *otg = &motg->otg;
1098 u32 chg_det;
1099 bool ret = false;
1100
1101 switch (motg->pdata->phy_type) {
1102 case CI_45NM_INTEGRATED_PHY:
1103 chg_det = ulpi_read(otg, 0x34);
1104 ret = chg_det & (1 << 4);
1105 break;
1106 case SNPS_28NM_INTEGRATED_PHY:
1107 chg_det = ulpi_read(otg, 0x87);
1108 ret = chg_det & 1;
1109 break;
1110 default:
1111 break;
1112 }
1113 return ret;
1114}
1115
1116static void msm_chg_enable_primary_det(struct msm_otg *motg)
1117{
1118 struct otg_transceiver *otg = &motg->otg;
1119 u32 chg_det;
1120
1121 switch (motg->pdata->phy_type) {
1122 case CI_45NM_INTEGRATED_PHY:
1123 chg_det = ulpi_read(otg, 0x34);
1124 /* enable chg detection */
1125 chg_det &= ~(1 << 0);
1126 ulpi_write(otg, chg_det, 0x34);
1127 break;
1128 case SNPS_28NM_INTEGRATED_PHY:
1129 /*
1130 * Configure DP as current source, DM as current sink
1131 * and enable battery charging comparators.
1132 */
1133 ulpi_write(otg, 0x2, 0x85);
1134 ulpi_write(otg, 0x1, 0x85);
1135 break;
1136 default:
1137 break;
1138 }
1139}
1140
1141static bool msm_chg_check_dcd(struct msm_otg *motg)
1142{
1143 struct otg_transceiver *otg = &motg->otg;
1144 u32 line_state;
1145 bool ret = false;
1146
1147 switch (motg->pdata->phy_type) {
1148 case CI_45NM_INTEGRATED_PHY:
1149 line_state = ulpi_read(otg, 0x15);
1150 ret = !(line_state & 1);
1151 break;
1152 case SNPS_28NM_INTEGRATED_PHY:
1153 line_state = ulpi_read(otg, 0x87);
1154 ret = line_state & 2;
1155 break;
1156 default:
1157 break;
1158 }
1159 return ret;
1160}
1161
1162static void msm_chg_disable_dcd(struct msm_otg *motg)
1163{
1164 struct otg_transceiver *otg = &motg->otg;
1165 u32 chg_det;
1166
1167 switch (motg->pdata->phy_type) {
1168 case CI_45NM_INTEGRATED_PHY:
1169 chg_det = ulpi_read(otg, 0x34);
1170 chg_det &= ~(1 << 5);
1171 ulpi_write(otg, chg_det, 0x34);
1172 break;
1173 case SNPS_28NM_INTEGRATED_PHY:
1174 ulpi_write(otg, 0x10, 0x86);
1175 break;
1176 default:
1177 break;
1178 }
1179}
1180
1181static void msm_chg_enable_dcd(struct msm_otg *motg)
1182{
1183 struct otg_transceiver *otg = &motg->otg;
1184 u32 chg_det;
1185
1186 switch (motg->pdata->phy_type) {
1187 case CI_45NM_INTEGRATED_PHY:
1188 chg_det = ulpi_read(otg, 0x34);
1189 /* Turn on D+ current source */
1190 chg_det |= (1 << 5);
1191 ulpi_write(otg, chg_det, 0x34);
1192 break;
1193 case SNPS_28NM_INTEGRATED_PHY:
1194 /* Data contact detection enable */
1195 ulpi_write(otg, 0x10, 0x85);
1196 break;
1197 default:
1198 break;
1199 }
1200}
1201
1202static void msm_chg_block_on(struct msm_otg *motg)
1203{
1204 struct otg_transceiver *otg = &motg->otg;
1205 u32 func_ctrl, chg_det;
1206
1207 /* put the controller in non-driving mode */
1208 func_ctrl = ulpi_read(otg, ULPI_FUNC_CTRL);
1209 func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
1210 func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NONDRIVING;
1211 ulpi_write(otg, func_ctrl, ULPI_FUNC_CTRL);
1212
1213 switch (motg->pdata->phy_type) {
1214 case CI_45NM_INTEGRATED_PHY:
1215 chg_det = ulpi_read(otg, 0x34);
1216 /* control chg block via ULPI */
1217 chg_det &= ~(1 << 3);
1218 ulpi_write(otg, chg_det, 0x34);
1219 /* Turn on chg detect block */
1220 chg_det &= ~(1 << 1);
1221 ulpi_write(otg, chg_det, 0x34);
1222 udelay(20);
1223 break;
1224 case SNPS_28NM_INTEGRATED_PHY:
1225 /* Clear charger detecting control bits */
1226 ulpi_write(otg, 0x3F, 0x86);
1227 /* Clear alt interrupt latch and enable bits */
1228 ulpi_write(otg, 0x1F, 0x92);
1229 ulpi_write(otg, 0x1F, 0x95);
1230 udelay(100);
1231 break;
1232 default:
1233 break;
1234 }
1235}
1236
1237static void msm_chg_block_off(struct msm_otg *motg)
1238{
1239 struct otg_transceiver *otg = &motg->otg;
1240 u32 func_ctrl, chg_det;
1241
1242 switch (motg->pdata->phy_type) {
1243 case CI_45NM_INTEGRATED_PHY:
1244 chg_det = ulpi_read(otg, 0x34);
1245 /* Turn off charger block */
1246 chg_det |= ~(1 << 1);
1247 ulpi_write(otg, chg_det, 0x34);
1248 break;
1249 case SNPS_28NM_INTEGRATED_PHY:
1250 /* Clear charger detecting control bits */
1251 ulpi_write(otg, 0x3F, 0x86);
1252 /* Clear alt interrupt latch and enable bits */
1253 ulpi_write(otg, 0x1F, 0x92);
1254 ulpi_write(otg, 0x1F, 0x95);
1255 break;
1256 default:
1257 break;
1258 }
1259
1260 /* put the controller in normal mode */
1261 func_ctrl = ulpi_read(otg, ULPI_FUNC_CTRL);
1262 func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
1263 func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NORMAL;
1264 ulpi_write(otg, func_ctrl, ULPI_FUNC_CTRL);
1265}
1266
Anji jonnalad270e2d2011-08-09 11:28:32 +05301267static const char *chg_to_string(enum usb_chg_type chg_type)
1268{
1269 switch (chg_type) {
1270 case USB_SDP_CHARGER: return "USB_SDP_CHARGER";
1271 case USB_DCP_CHARGER: return "USB_DCP_CHARGER";
1272 case USB_CDP_CHARGER: return "USB_CDP_CHARGER";
1273 case USB_ACA_A_CHARGER: return "USB_ACA_A_CHARGER";
1274 case USB_ACA_B_CHARGER: return "USB_ACA_B_CHARGER";
1275 case USB_ACA_C_CHARGER: return "USB_ACA_C_CHARGER";
1276 case USB_ACA_DOCK_CHARGER: return "USB_ACA_DOCK_CHARGER";
1277 default: return "INVALID_CHARGER";
1278 }
1279}
1280
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301281#define MSM_CHG_DCD_POLL_TIME (100 * HZ/1000) /* 100 msec */
1282#define MSM_CHG_DCD_MAX_RETRIES 6 /* Tdcd_tmout = 6 * 100 msec */
1283#define MSM_CHG_PRIMARY_DET_TIME (40 * HZ/1000) /* TVDPSRC_ON */
1284#define MSM_CHG_SECONDARY_DET_TIME (40 * HZ/1000) /* TVDMSRC_ON */
1285static void msm_chg_detect_work(struct work_struct *w)
1286{
1287 struct msm_otg *motg = container_of(w, struct msm_otg, chg_work.work);
1288 struct otg_transceiver *otg = &motg->otg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001289 bool is_dcd, tmout, vout, is_aca;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301290 unsigned long delay;
1291
1292 dev_dbg(otg->dev, "chg detection work\n");
1293 switch (motg->chg_state) {
1294 case USB_CHG_STATE_UNDEFINED:
1295 pm_runtime_get_sync(otg->dev);
1296 msm_chg_block_on(motg);
1297 msm_chg_enable_dcd(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001298 msm_chg_enable_aca_det(motg);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301299 motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1300 motg->dcd_retries = 0;
1301 delay = MSM_CHG_DCD_POLL_TIME;
1302 break;
1303 case USB_CHG_STATE_WAIT_FOR_DCD:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001304 is_aca = msm_chg_aca_detect(motg);
1305 if (is_aca) {
1306 /*
1307 * ID_A can be ACA dock too. continue
1308 * primary detection after DCD.
1309 */
1310 if (test_bit(ID_A, &motg->inputs)) {
1311 motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1312 } else {
1313 delay = 0;
1314 break;
1315 }
1316 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301317 is_dcd = msm_chg_check_dcd(motg);
1318 tmout = ++motg->dcd_retries == MSM_CHG_DCD_MAX_RETRIES;
1319 if (is_dcd || tmout) {
1320 msm_chg_disable_dcd(motg);
1321 msm_chg_enable_primary_det(motg);
1322 delay = MSM_CHG_PRIMARY_DET_TIME;
1323 motg->chg_state = USB_CHG_STATE_DCD_DONE;
1324 } else {
1325 delay = MSM_CHG_DCD_POLL_TIME;
1326 }
1327 break;
1328 case USB_CHG_STATE_DCD_DONE:
1329 vout = msm_chg_check_primary_det(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001330 is_aca = msm_chg_aca_detect(motg);
1331 if (is_aca) {
1332 if (vout && test_bit(ID_A, &motg->inputs))
1333 motg->chg_type = USB_ACA_DOCK_CHARGER;
1334 delay = 0;
1335 break;
1336 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301337 if (vout) {
1338 msm_chg_enable_secondary_det(motg);
1339 delay = MSM_CHG_SECONDARY_DET_TIME;
1340 motg->chg_state = USB_CHG_STATE_PRIMARY_DONE;
1341 } else {
1342 motg->chg_type = USB_SDP_CHARGER;
1343 motg->chg_state = USB_CHG_STATE_DETECTED;
1344 delay = 0;
1345 }
1346 break;
1347 case USB_CHG_STATE_PRIMARY_DONE:
1348 vout = msm_chg_check_secondary_det(motg);
1349 if (vout)
1350 motg->chg_type = USB_DCP_CHARGER;
1351 else
1352 motg->chg_type = USB_CDP_CHARGER;
1353 motg->chg_state = USB_CHG_STATE_SECONDARY_DONE;
1354 /* fall through */
1355 case USB_CHG_STATE_SECONDARY_DONE:
1356 motg->chg_state = USB_CHG_STATE_DETECTED;
1357 case USB_CHG_STATE_DETECTED:
1358 msm_chg_block_off(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001359 msm_chg_enable_aca_det(motg);
1360 msm_chg_enable_aca_intr(motg);
Anji jonnalad270e2d2011-08-09 11:28:32 +05301361 dev_dbg(otg->dev, "chg_type = %s\n",
1362 chg_to_string(motg->chg_type));
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301363 schedule_work(&motg->sm_work);
1364 return;
1365 default:
1366 return;
1367 }
1368
1369 schedule_delayed_work(&motg->chg_work, delay);
1370}
1371
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301372/*
1373 * We support OTG, Peripheral only and Host only configurations. In case
1374 * of OTG, mode switch (host-->peripheral/peripheral-->host) can happen
1375 * via Id pin status or user request (debugfs). Id/BSV interrupts are not
1376 * enabled when switch is controlled by user and default mode is supplied
1377 * by board file, which can be changed by userspace later.
1378 */
1379static void msm_otg_init_sm(struct msm_otg *motg)
1380{
1381 struct msm_otg_platform_data *pdata = motg->pdata;
1382 u32 otgsc = readl(USB_OTGSC);
1383
1384 switch (pdata->mode) {
1385 case USB_OTG:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001386 if (pdata->otg_control == OTG_USER_CONTROL) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301387 if (pdata->default_mode == USB_HOST) {
1388 clear_bit(ID, &motg->inputs);
1389 } else if (pdata->default_mode == USB_PERIPHERAL) {
1390 set_bit(ID, &motg->inputs);
1391 set_bit(B_SESS_VLD, &motg->inputs);
1392 } else {
1393 set_bit(ID, &motg->inputs);
1394 clear_bit(B_SESS_VLD, &motg->inputs);
1395 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001396 } else {
1397 if (otgsc & OTGSC_ID)
1398 set_bit(ID, &motg->inputs);
1399 else
1400 clear_bit(ID, &motg->inputs);
1401
1402 if (otgsc & OTGSC_BSV)
1403 set_bit(B_SESS_VLD, &motg->inputs);
1404 else
1405 clear_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301406 }
1407 break;
1408 case USB_HOST:
1409 clear_bit(ID, &motg->inputs);
1410 break;
1411 case USB_PERIPHERAL:
1412 set_bit(ID, &motg->inputs);
1413 if (otgsc & OTGSC_BSV)
1414 set_bit(B_SESS_VLD, &motg->inputs);
1415 else
1416 clear_bit(B_SESS_VLD, &motg->inputs);
1417 break;
1418 default:
1419 break;
1420 }
1421}
1422
1423static void msm_otg_sm_work(struct work_struct *w)
1424{
1425 struct msm_otg *motg = container_of(w, struct msm_otg, sm_work);
1426 struct otg_transceiver *otg = &motg->otg;
1427
1428 switch (otg->state) {
1429 case OTG_STATE_UNDEFINED:
1430 dev_dbg(otg->dev, "OTG_STATE_UNDEFINED state\n");
1431 msm_otg_reset(otg);
1432 msm_otg_init_sm(motg);
1433 otg->state = OTG_STATE_B_IDLE;
1434 /* FALL THROUGH */
1435 case OTG_STATE_B_IDLE:
1436 dev_dbg(otg->dev, "OTG_STATE_B_IDLE state\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001437 if ((!test_bit(ID, &motg->inputs) ||
1438 test_bit(ID_A, &motg->inputs)) && otg->host) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301439 /* disable BSV bit */
1440 writel(readl(USB_OTGSC) & ~OTGSC_BSVIE, USB_OTGSC);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001441 if (motg->chg_type == USB_ACA_DOCK_CHARGER)
1442 msm_otg_notify_charger(motg,
1443 IDEV_CHG_MAX);
1444 else if (!test_bit(ID_A, &motg->inputs) &&
1445 motg->pdata->vbus_power)
1446 motg->pdata->vbus_power(1);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301447 msm_otg_start_host(otg, 1);
1448 otg->state = OTG_STATE_A_HOST;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301449 } else if (test_bit(B_SESS_VLD, &motg->inputs)) {
1450 switch (motg->chg_state) {
1451 case USB_CHG_STATE_UNDEFINED:
1452 msm_chg_detect_work(&motg->chg_work.work);
1453 break;
1454 case USB_CHG_STATE_DETECTED:
1455 switch (motg->chg_type) {
1456 case USB_DCP_CHARGER:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001457 case USB_ACA_B_CHARGER:
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301458 msm_otg_notify_charger(motg,
1459 IDEV_CHG_MAX);
1460 break;
1461 case USB_CDP_CHARGER:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001462 case USB_ACA_C_CHARGER:
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301463 msm_otg_notify_charger(motg,
1464 IDEV_CHG_MAX);
1465 msm_otg_start_peripheral(otg, 1);
1466 otg->state = OTG_STATE_B_PERIPHERAL;
1467 break;
1468 case USB_SDP_CHARGER:
1469 msm_otg_notify_charger(motg, IUNIT);
1470 msm_otg_start_peripheral(otg, 1);
1471 otg->state = OTG_STATE_B_PERIPHERAL;
1472 break;
1473 default:
1474 break;
1475 }
1476 break;
1477 default:
1478 break;
1479 }
1480 } else {
1481 /*
1482 * If charger detection work is pending, decrement
1483 * the pm usage counter to balance with the one that
1484 * is incremented in charger detection work.
1485 */
1486 if (cancel_delayed_work_sync(&motg->chg_work)) {
1487 pm_runtime_put_sync(otg->dev);
1488 msm_otg_reset(otg);
1489 }
1490 msm_otg_notify_charger(motg, 0);
1491 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1492 motg->chg_type = USB_INVALID_CHARGER;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301493 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301494 pm_runtime_put_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301495 break;
1496 case OTG_STATE_B_PERIPHERAL:
1497 dev_dbg(otg->dev, "OTG_STATE_B_PERIPHERAL state\n");
1498 if (!test_bit(B_SESS_VLD, &motg->inputs) ||
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001499 !test_bit(ID, &motg->inputs) ||
1500 !test_bit(ID_C, &motg->inputs)) {
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301501 msm_otg_notify_charger(motg, 0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301502 msm_otg_start_peripheral(otg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001503 if (!test_bit(ID_B, &motg->inputs) &&
1504 !test_bit(ID_A, &motg->inputs)) {
1505 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1506 motg->chg_type = USB_INVALID_CHARGER;
1507 }
1508 otg->state = OTG_STATE_B_IDLE;
1509 msm_otg_reset(otg);
1510 schedule_work(w);
1511 } else if (test_bit(ID_C, &motg->inputs)) {
1512 msm_otg_notify_charger(motg, IDEV_CHG_MAX);
1513 pm_runtime_put_sync(otg->dev);
1514 }
1515 break;
1516 case OTG_STATE_A_HOST:
1517 dev_dbg(otg->dev, "OTG_STATE_A_HOST state\n");
1518 if (test_bit(ID, &motg->inputs) &&
1519 !test_bit(ID_A, &motg->inputs)) {
1520 msm_otg_start_host(otg, 0);
1521 writel(readl(USB_OTGSC) & ~OTGSC_BSVIE, USB_OTGSC);
1522 if (motg->pdata->vbus_power)
1523 motg->pdata->vbus_power(0);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301524 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1525 motg->chg_type = USB_INVALID_CHARGER;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301526 otg->state = OTG_STATE_B_IDLE;
1527 msm_otg_reset(otg);
1528 schedule_work(w);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001529 } else if (test_bit(ID_A, &motg->inputs)) {
1530 writel(readl(USB_OTGSC) & ~OTGSC_BSVIE, USB_OTGSC);
1531 if (motg->pdata->vbus_power)
1532 motg->pdata->vbus_power(0);
1533 msm_otg_notify_charger(motg,
1534 IDEV_CHG_MIN - motg->mA_port);
1535 pm_runtime_put_sync(otg->dev);
1536 } else if (!test_bit(ID, &motg->inputs)) {
1537 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1538 motg->chg_type = USB_INVALID_CHARGER;
1539 msm_otg_notify_charger(motg, 0);
1540 writel(readl(USB_OTGSC) & ~OTGSC_BSVIE, USB_OTGSC);
1541 if (motg->pdata->vbus_power)
1542 motg->pdata->vbus_power(1);
1543 pm_runtime_put_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301544 }
1545 break;
1546 default:
1547 break;
1548 }
1549}
1550
1551static irqreturn_t msm_otg_irq(int irq, void *data)
1552{
1553 struct msm_otg *motg = data;
1554 struct otg_transceiver *otg = &motg->otg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001555 u32 otgsc = 0, usbsts;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301556
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301557 if (atomic_read(&motg->in_lpm)) {
1558 disable_irq_nosync(irq);
1559 motg->async_int = 1;
1560 pm_runtime_get(otg->dev);
1561 return IRQ_HANDLED;
1562 }
1563
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001564 usbsts = readl(USB_USBSTS);
1565 if ((usbsts & PHY_ALT_INT)) {
1566 writel(PHY_ALT_INT, USB_USBSTS);
1567 if (msm_chg_check_aca_intr(motg)) {
1568 pm_runtime_get_noresume(otg->dev);
1569 schedule_work(&motg->sm_work);
1570 }
1571 return IRQ_HANDLED;
1572 }
1573
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301574 otgsc = readl(USB_OTGSC);
1575 if (!(otgsc & (OTGSC_IDIS | OTGSC_BSVIS)))
1576 return IRQ_NONE;
1577
1578 if ((otgsc & OTGSC_IDIS) && (otgsc & OTGSC_IDIE)) {
1579 if (otgsc & OTGSC_ID)
1580 set_bit(ID, &motg->inputs);
1581 else
1582 clear_bit(ID, &motg->inputs);
1583 dev_dbg(otg->dev, "ID set/clear\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001584 schedule_work(&motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301585 pm_runtime_get_noresume(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301586 } else if ((otgsc & OTGSC_BSVIS) && (otgsc & OTGSC_BSVIE)) {
1587 if (otgsc & OTGSC_BSV)
1588 set_bit(B_SESS_VLD, &motg->inputs);
1589 else
1590 clear_bit(B_SESS_VLD, &motg->inputs);
1591 dev_dbg(otg->dev, "BSV set/clear\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001592 schedule_work(&motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301593 pm_runtime_get_noresume(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301594 }
1595
1596 writel(otgsc, USB_OTGSC);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001597 return IRQ_HANDLED;
1598}
1599
1600static void msm_otg_set_vbus_state(int online)
1601{
1602 struct msm_otg *motg = the_msm_otg;
1603
1604 /* We depend on PMIC for only VBUS ON interrupt */
1605 if (!atomic_read(&motg->in_lpm) || !online)
1606 return;
1607
1608 /*
1609 * Let interrupt handler take care of resuming
1610 * the hardware.
1611 */
1612 msm_otg_irq(motg->irq, (void *) motg);
1613}
1614
1615static irqreturn_t msm_pmic_id_irq(int irq, void *data)
1616{
1617 struct msm_otg *motg = data;
1618
1619 if (atomic_read(&motg->in_lpm) && !motg->async_int)
1620 msm_otg_irq(motg->irq, motg);
1621
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301622 return IRQ_HANDLED;
1623}
1624
1625static int msm_otg_mode_show(struct seq_file *s, void *unused)
1626{
1627 struct msm_otg *motg = s->private;
1628 struct otg_transceiver *otg = &motg->otg;
1629
1630 switch (otg->state) {
1631 case OTG_STATE_A_HOST:
1632 seq_printf(s, "host\n");
1633 break;
1634 case OTG_STATE_B_PERIPHERAL:
1635 seq_printf(s, "peripheral\n");
1636 break;
1637 default:
1638 seq_printf(s, "none\n");
1639 break;
1640 }
1641
1642 return 0;
1643}
1644
1645static int msm_otg_mode_open(struct inode *inode, struct file *file)
1646{
1647 return single_open(file, msm_otg_mode_show, inode->i_private);
1648}
1649
1650static ssize_t msm_otg_mode_write(struct file *file, const char __user *ubuf,
1651 size_t count, loff_t *ppos)
1652{
Pavankumar Kondetie2904ee2011-02-15 09:42:35 +05301653 struct seq_file *s = file->private_data;
1654 struct msm_otg *motg = s->private;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301655 char buf[16];
1656 struct otg_transceiver *otg = &motg->otg;
1657 int status = count;
1658 enum usb_mode_type req_mode;
1659
1660 memset(buf, 0x00, sizeof(buf));
1661
1662 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count))) {
1663 status = -EFAULT;
1664 goto out;
1665 }
1666
1667 if (!strncmp(buf, "host", 4)) {
1668 req_mode = USB_HOST;
1669 } else if (!strncmp(buf, "peripheral", 10)) {
1670 req_mode = USB_PERIPHERAL;
1671 } else if (!strncmp(buf, "none", 4)) {
1672 req_mode = USB_NONE;
1673 } else {
1674 status = -EINVAL;
1675 goto out;
1676 }
1677
1678 switch (req_mode) {
1679 case USB_NONE:
1680 switch (otg->state) {
1681 case OTG_STATE_A_HOST:
1682 case OTG_STATE_B_PERIPHERAL:
1683 set_bit(ID, &motg->inputs);
1684 clear_bit(B_SESS_VLD, &motg->inputs);
1685 break;
1686 default:
1687 goto out;
1688 }
1689 break;
1690 case USB_PERIPHERAL:
1691 switch (otg->state) {
1692 case OTG_STATE_B_IDLE:
1693 case OTG_STATE_A_HOST:
1694 set_bit(ID, &motg->inputs);
1695 set_bit(B_SESS_VLD, &motg->inputs);
1696 break;
1697 default:
1698 goto out;
1699 }
1700 break;
1701 case USB_HOST:
1702 switch (otg->state) {
1703 case OTG_STATE_B_IDLE:
1704 case OTG_STATE_B_PERIPHERAL:
1705 clear_bit(ID, &motg->inputs);
1706 break;
1707 default:
1708 goto out;
1709 }
1710 break;
1711 default:
1712 goto out;
1713 }
1714
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301715 pm_runtime_get_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301716 schedule_work(&motg->sm_work);
1717out:
1718 return status;
1719}
1720
1721const struct file_operations msm_otg_mode_fops = {
1722 .open = msm_otg_mode_open,
1723 .read = seq_read,
1724 .write = msm_otg_mode_write,
1725 .llseek = seq_lseek,
1726 .release = single_release,
1727};
1728
Anji jonnalad270e2d2011-08-09 11:28:32 +05301729static int msm_otg_show_chg_type(struct seq_file *s, void *unused)
1730{
1731 struct msm_otg *motg = s->private;
1732
1733 seq_printf(s, chg_to_string(motg->chg_type));
1734 return 0;
1735}
1736
1737static int msm_otg_chg_open(struct inode *inode, struct file *file)
1738{
1739 return single_open(file, msm_otg_show_chg_type, inode->i_private);
1740}
1741
1742const struct file_operations msm_otg_chg_fops = {
1743 .open = msm_otg_chg_open,
1744 .read = seq_read,
1745 .llseek = seq_lseek,
1746 .release = single_release,
1747};
1748
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301749static struct dentry *msm_otg_dbg_root;
1750static struct dentry *msm_otg_dbg_mode;
Anji jonnalad270e2d2011-08-09 11:28:32 +05301751static struct dentry *msm_otg_chg_type;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301752
1753static int msm_otg_debugfs_init(struct msm_otg *motg)
1754{
Anji jonnalad270e2d2011-08-09 11:28:32 +05301755
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301756 msm_otg_dbg_root = debugfs_create_dir("msm_otg", NULL);
1757
1758 if (!msm_otg_dbg_root || IS_ERR(msm_otg_dbg_root))
1759 return -ENODEV;
1760
Anji jonnalad270e2d2011-08-09 11:28:32 +05301761 if (motg->pdata->mode == USB_OTG &&
1762 motg->pdata->otg_control == OTG_USER_CONTROL) {
1763
1764 msm_otg_dbg_mode = debugfs_create_file("mode", S_IRUGO |
1765 S_IWUSR, msm_otg_dbg_root, motg,
1766 &msm_otg_mode_fops);
1767
1768 if (!msm_otg_dbg_mode) {
1769 debugfs_remove(msm_otg_dbg_root);
1770 msm_otg_dbg_root = NULL;
1771 return -ENODEV;
1772 }
1773 }
1774
1775 msm_otg_chg_type = debugfs_create_file("chg_type", S_IRUGO,
1776 msm_otg_dbg_root, motg,
1777 &msm_otg_chg_fops);
1778
1779 if (!msm_otg_chg_type) {
1780 debugfs_remove(msm_otg_dbg_mode);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301781 debugfs_remove(msm_otg_dbg_root);
1782 msm_otg_dbg_root = NULL;
Anji jonnalad270e2d2011-08-09 11:28:32 +05301783 msm_otg_dbg_mode = NULL;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301784 return -ENODEV;
1785 }
1786
1787 return 0;
1788}
1789
1790static void msm_otg_debugfs_cleanup(void)
1791{
Anji jonnalad270e2d2011-08-09 11:28:32 +05301792 debugfs_remove_recursive(msm_otg_dbg_root);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301793}
1794
1795static int __init msm_otg_probe(struct platform_device *pdev)
1796{
1797 int ret = 0;
1798 struct resource *res;
1799 struct msm_otg *motg;
1800 struct otg_transceiver *otg;
1801
1802 dev_info(&pdev->dev, "msm_otg probe\n");
1803 if (!pdev->dev.platform_data) {
1804 dev_err(&pdev->dev, "No platform data given. Bailing out\n");
1805 return -ENODEV;
1806 }
1807
1808 motg = kzalloc(sizeof(struct msm_otg), GFP_KERNEL);
1809 if (!motg) {
1810 dev_err(&pdev->dev, "unable to allocate msm_otg\n");
1811 return -ENOMEM;
1812 }
1813
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001814 the_msm_otg = motg;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301815 motg->pdata = pdev->dev.platform_data;
1816 otg = &motg->otg;
1817 otg->dev = &pdev->dev;
1818
Amit Blay02eff132011-09-21 16:46:24 +03001819 /* Some targets don't support PHY clock. */
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301820 motg->phy_reset_clk = clk_get(&pdev->dev, "usb_phy_clk");
Amit Blay02eff132011-09-21 16:46:24 +03001821 if (IS_ERR(motg->phy_reset_clk))
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301822 dev_err(&pdev->dev, "failed to get usb_phy_clk\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301823
1824 motg->clk = clk_get(&pdev->dev, "usb_hs_clk");
1825 if (IS_ERR(motg->clk)) {
1826 dev_err(&pdev->dev, "failed to get usb_hs_clk\n");
1827 ret = PTR_ERR(motg->clk);
1828 goto put_phy_reset_clk;
1829 }
Anji jonnala0f73cac2011-05-04 10:19:46 +05301830 clk_set_rate(motg->clk, 60000000);
1831
1832 /*
1833 * If USB Core is running its protocol engine based on CORE CLK,
1834 * CORE CLK must be running at >55Mhz for correct HSUSB
1835 * operation and USB core cannot tolerate frequency changes on
1836 * CORE CLK. For such USB cores, vote for maximum clk frequency
1837 * on pclk source
1838 */
1839 if (motg->pdata->pclk_src_name) {
1840 motg->pclk_src = clk_get(&pdev->dev,
1841 motg->pdata->pclk_src_name);
1842 if (IS_ERR(motg->pclk_src))
1843 goto put_clk;
1844 clk_set_rate(motg->pclk_src, INT_MAX);
1845 clk_enable(motg->pclk_src);
1846 } else
1847 motg->pclk_src = ERR_PTR(-ENOENT);
1848
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301849 motg->pclk = clk_get(&pdev->dev, "usb_hs_pclk");
1850 if (IS_ERR(motg->pclk)) {
1851 dev_err(&pdev->dev, "failed to get usb_hs_pclk\n");
1852 ret = PTR_ERR(motg->pclk);
Anji jonnala0f73cac2011-05-04 10:19:46 +05301853 goto put_pclk_src;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301854 }
1855
Amit Blay02eff132011-09-21 16:46:24 +03001856 motg->system_clk = clk_get(&pdev->dev, "usb_hs_system_clk");
1857 if (!IS_ERR(motg->system_clk))
1858 clk_enable(motg->system_clk);
1859
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301860 /*
1861 * USB core clock is not present on all MSM chips. This
1862 * clock is introduced to remove the dependency on AXI
1863 * bus frequency.
1864 */
1865 motg->core_clk = clk_get(&pdev->dev, "usb_hs_core_clk");
1866 if (IS_ERR(motg->core_clk))
1867 motg->core_clk = NULL;
1868
1869 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1870 if (!res) {
1871 dev_err(&pdev->dev, "failed to get platform resource mem\n");
1872 ret = -ENODEV;
1873 goto put_core_clk;
1874 }
1875
1876 motg->regs = ioremap(res->start, resource_size(res));
1877 if (!motg->regs) {
1878 dev_err(&pdev->dev, "ioremap failed\n");
1879 ret = -ENOMEM;
1880 goto put_core_clk;
1881 }
1882 dev_info(&pdev->dev, "OTG regs = %p\n", motg->regs);
1883
1884 motg->irq = platform_get_irq(pdev, 0);
1885 if (!motg->irq) {
1886 dev_err(&pdev->dev, "platform_get_irq failed\n");
1887 ret = -ENODEV;
1888 goto free_regs;
1889 }
1890
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301891 clk_enable(motg->pclk);
Anji jonnala11aa5c42011-05-04 10:19:48 +05301892
1893 ret = msm_hsusb_init_vddcx(motg, 1);
1894 if (ret) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001895 dev_err(&pdev->dev, "hsusb vddcx init failed\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +05301896 goto free_regs;
1897 }
1898
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001899 ret = msm_hsusb_config_vddcx(1);
1900 if (ret) {
1901 dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
1902 goto free_init_vddcx;
1903 }
1904
Anji jonnala11aa5c42011-05-04 10:19:48 +05301905 ret = msm_hsusb_ldo_init(motg, 1);
1906 if (ret) {
1907 dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001908 goto free_init_vddcx;
Anji jonnala11aa5c42011-05-04 10:19:48 +05301909 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001910
1911 ret = msm_hsusb_ldo_enable(motg, 1);
Anji jonnala11aa5c42011-05-04 10:19:48 +05301912 if (ret) {
1913 dev_err(&pdev->dev, "hsusb vreg enable failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001914 goto free_ldo_init;
Anji jonnala11aa5c42011-05-04 10:19:48 +05301915 }
1916
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301917 if (motg->core_clk)
1918 clk_enable(motg->core_clk);
1919
1920 writel(0, USB_USBINTR);
1921 writel(0, USB_OTGSC);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001922 /* Ensure that above STOREs are completed before enabling interrupts */
1923 mb();
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301924
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001925 wake_lock_init(&motg->wlock, WAKE_LOCK_SUSPEND, "msm_otg");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301926 INIT_WORK(&motg->sm_work, msm_otg_sm_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301927 INIT_DELAYED_WORK(&motg->chg_work, msm_chg_detect_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301928 ret = request_irq(motg->irq, msm_otg_irq, IRQF_SHARED,
1929 "msm_otg", motg);
1930 if (ret) {
1931 dev_err(&pdev->dev, "request irq failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001932 goto destroy_wlock;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301933 }
1934
1935 otg->init = msm_otg_reset;
1936 otg->set_host = msm_otg_set_host;
1937 otg->set_peripheral = msm_otg_set_peripheral;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301938 otg->set_power = msm_otg_set_power;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301939
1940 otg->io_ops = &msm_otg_io_ops;
1941
1942 ret = otg_set_transceiver(&motg->otg);
1943 if (ret) {
1944 dev_err(&pdev->dev, "otg_set_transceiver failed\n");
1945 goto free_irq;
1946 }
1947
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001948 if (motg->pdata->otg_control == OTG_PMIC_CONTROL) {
1949 if (motg->pdata->pmic_id_irq) {
1950 ret = request_irq(motg->pdata->pmic_id_irq,
1951 msm_pmic_id_irq,
1952 IRQF_TRIGGER_RISING |
1953 IRQF_TRIGGER_FALLING,
1954 "msm_otg", motg);
1955 if (ret) {
1956 dev_err(&pdev->dev, "request irq failed for PMIC ID\n");
1957 goto remove_otg;
1958 }
1959 } else {
1960 ret = -ENODEV;
1961 dev_err(&pdev->dev, "PMIC IRQ for ID notifications doesn't exist\n");
1962 goto remove_otg;
1963 }
1964 }
1965
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301966 platform_set_drvdata(pdev, motg);
1967 device_init_wakeup(&pdev->dev, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001968 motg->mA_port = IUNIT;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301969
Anji jonnalad270e2d2011-08-09 11:28:32 +05301970 ret = msm_otg_debugfs_init(motg);
1971 if (ret)
1972 dev_dbg(&pdev->dev, "mode debugfs file is"
1973 "not available\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301974
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001975 if (motg->pdata->otg_control == OTG_PMIC_CONTROL)
1976 pm8921_charger_register_vbus_sn(&msm_otg_set_vbus_state);
1977
1978 if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY &&
1979 motg->pdata->otg_control == OTG_PMIC_CONTROL &&
1980 motg->pdata->pmic_id_irq)
1981 motg->caps = ALLOW_PHY_POWER_COLLAPSE |
1982 ALLOW_PHY_RETENTION |
1983 ALLOW_PHY_COMP_DISABLE;
1984
1985 wake_lock(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301986 pm_runtime_set_active(&pdev->dev);
1987 pm_runtime_enable(&pdev->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301988
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301989 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001990
1991remove_otg:
1992 otg_set_transceiver(NULL);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301993free_irq:
1994 free_irq(motg->irq, motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001995destroy_wlock:
1996 wake_lock_destroy(&motg->wlock);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301997 clk_disable(motg->pclk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001998 msm_hsusb_ldo_enable(motg, 0);
1999free_ldo_init:
Anji jonnala11aa5c42011-05-04 10:19:48 +05302000 msm_hsusb_ldo_init(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002001free_init_vddcx:
Anji jonnala11aa5c42011-05-04 10:19:48 +05302002 msm_hsusb_init_vddcx(motg, 0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302003free_regs:
2004 iounmap(motg->regs);
2005put_core_clk:
2006 if (motg->core_clk)
2007 clk_put(motg->core_clk);
Amit Blay02eff132011-09-21 16:46:24 +03002008
2009 if (!IS_ERR(motg->system_clk)) {
2010 clk_disable(motg->system_clk);
2011 clk_put(motg->system_clk);
2012 }
Anji jonnala0f73cac2011-05-04 10:19:46 +05302013put_pclk_src:
2014 if (!IS_ERR(motg->pclk_src)) {
2015 clk_disable(motg->pclk_src);
2016 clk_put(motg->pclk_src);
2017 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302018put_clk:
2019 clk_put(motg->clk);
2020put_phy_reset_clk:
Amit Blay02eff132011-09-21 16:46:24 +03002021 if (!IS_ERR(motg->phy_reset_clk))
2022 clk_put(motg->phy_reset_clk);
2023
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302024 kfree(motg);
2025 return ret;
2026}
2027
2028static int __devexit msm_otg_remove(struct platform_device *pdev)
2029{
2030 struct msm_otg *motg = platform_get_drvdata(pdev);
2031 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302032 int cnt = 0;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302033
2034 if (otg->host || otg->gadget)
2035 return -EBUSY;
2036
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002037 if (motg->pdata->otg_control == OTG_PMIC_CONTROL)
2038 pm8921_charger_unregister_vbus_sn(0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302039 msm_otg_debugfs_cleanup();
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302040 cancel_delayed_work_sync(&motg->chg_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302041 cancel_work_sync(&motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302042
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302043 pm_runtime_resume(&pdev->dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302044
2045 device_init_wakeup(&pdev->dev, 0);
2046 pm_runtime_disable(&pdev->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002047 wake_lock_destroy(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302048
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002049 if (motg->pdata->pmic_id_irq)
2050 free_irq(motg->pdata->pmic_id_irq, motg);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302051 otg_set_transceiver(NULL);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302052 free_irq(motg->irq, motg);
2053
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302054 /*
2055 * Put PHY in low power mode.
2056 */
2057 ulpi_read(otg, 0x14);
2058 ulpi_write(otg, 0x08, 0x09);
2059
2060 writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
2061 while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
2062 if (readl(USB_PORTSC) & PORTSC_PHCD)
2063 break;
2064 udelay(1);
2065 cnt++;
2066 }
2067 if (cnt >= PHY_SUSPEND_TIMEOUT_USEC)
2068 dev_err(otg->dev, "Unable to suspend PHY\n");
2069
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302070 clk_disable(motg->pclk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302071 if (motg->core_clk)
2072 clk_disable(motg->core_clk);
Anji jonnala0f73cac2011-05-04 10:19:46 +05302073 if (!IS_ERR(motg->pclk_src)) {
2074 clk_disable(motg->pclk_src);
2075 clk_put(motg->pclk_src);
2076 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002077 msm_hsusb_ldo_enable(motg, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +05302078 msm_hsusb_ldo_init(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002079 msm_hsusb_init_vddcx(motg, 0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302080
2081 iounmap(motg->regs);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302082 pm_runtime_set_suspended(&pdev->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302083
Amit Blay02eff132011-09-21 16:46:24 +03002084 if (!IS_ERR(motg->phy_reset_clk))
2085 clk_put(motg->phy_reset_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302086 clk_put(motg->pclk);
2087 clk_put(motg->clk);
2088 if (motg->core_clk)
2089 clk_put(motg->core_clk);
Amit Blay02eff132011-09-21 16:46:24 +03002090 if (!IS_ERR(motg->system_clk))
2091 clk_put(motg->system_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302092
2093 kfree(motg);
2094
2095 return 0;
2096}
2097
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302098#ifdef CONFIG_PM_RUNTIME
2099static int msm_otg_runtime_idle(struct device *dev)
2100{
2101 struct msm_otg *motg = dev_get_drvdata(dev);
2102 struct otg_transceiver *otg = &motg->otg;
2103
2104 dev_dbg(dev, "OTG runtime idle\n");
2105
2106 /*
2107 * It is observed some times that a spurious interrupt
2108 * comes when PHY is put into LPM immediately after PHY reset.
2109 * This 1 sec delay also prevents entering into LPM immediately
2110 * after asynchronous interrupt.
2111 */
2112 if (otg->state != OTG_STATE_UNDEFINED)
2113 pm_schedule_suspend(dev, 1000);
2114
2115 return -EAGAIN;
2116}
2117
2118static int msm_otg_runtime_suspend(struct device *dev)
2119{
2120 struct msm_otg *motg = dev_get_drvdata(dev);
2121
2122 dev_dbg(dev, "OTG runtime suspend\n");
2123 return msm_otg_suspend(motg);
2124}
2125
2126static int msm_otg_runtime_resume(struct device *dev)
2127{
2128 struct msm_otg *motg = dev_get_drvdata(dev);
2129
2130 dev_dbg(dev, "OTG runtime resume\n");
2131 return msm_otg_resume(motg);
2132}
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302133#endif
2134
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302135#ifdef CONFIG_PM_SLEEP
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302136static int msm_otg_pm_suspend(struct device *dev)
2137{
2138 struct msm_otg *motg = dev_get_drvdata(dev);
2139
2140 dev_dbg(dev, "OTG PM suspend\n");
2141 return msm_otg_suspend(motg);
2142}
2143
2144static int msm_otg_pm_resume(struct device *dev)
2145{
2146 struct msm_otg *motg = dev_get_drvdata(dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302147
2148 dev_dbg(dev, "OTG PM resume\n");
2149
Manu Gautamf284c052011-09-08 16:52:48 +05302150#ifdef CONFIG_PM_RUNTIME
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302151 /*
Manu Gautamf284c052011-09-08 16:52:48 +05302152 * Do not resume hardware as part of system resume,
2153 * rather, wait for the ASYNC INT from the h/w
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302154 */
Gregory Beanebd8ca22011-10-11 12:02:35 -07002155 return 0;
Manu Gautamf284c052011-09-08 16:52:48 +05302156#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302157
Manu Gautamf284c052011-09-08 16:52:48 +05302158 return msm_otg_resume(motg);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302159}
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302160#endif
2161
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302162#ifdef CONFIG_PM
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302163static const struct dev_pm_ops msm_otg_dev_pm_ops = {
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302164 SET_SYSTEM_SLEEP_PM_OPS(msm_otg_pm_suspend, msm_otg_pm_resume)
2165 SET_RUNTIME_PM_OPS(msm_otg_runtime_suspend, msm_otg_runtime_resume,
2166 msm_otg_runtime_idle)
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302167};
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302168#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302169
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302170static struct platform_driver msm_otg_driver = {
2171 .remove = __devexit_p(msm_otg_remove),
2172 .driver = {
2173 .name = DRIVER_NAME,
2174 .owner = THIS_MODULE,
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302175#ifdef CONFIG_PM
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302176 .pm = &msm_otg_dev_pm_ops,
Pavankumar Kondeti70187732011-02-15 09:42:34 +05302177#endif
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302178 },
2179};
2180
2181static int __init msm_otg_init(void)
2182{
2183 return platform_driver_probe(&msm_otg_driver, msm_otg_probe);
2184}
2185
2186static void __exit msm_otg_exit(void)
2187{
2188 platform_driver_unregister(&msm_otg_driver);
2189}
2190
2191module_init(msm_otg_init);
2192module_exit(msm_otg_exit);
2193
2194MODULE_LICENSE("GPL v2");
2195MODULE_DESCRIPTION("MSM USB transceiver driver");