blob: 10e1f0390bbba6bd4dc5f8141adc26dcb2e8b460 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel AGPGART routines.
3 */
4
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/module.h>
6#include <linux/pci.h>
7#include <linux/init.h>
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02008#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/pagemap.h>
10#include <linux/agp_backend.h>
11#include "agp.h"
12
Zhenyu Wang17661682009-07-27 12:59:57 +010013/*
14 * If we have Intel graphics, we're not going to have anything other than
15 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
16 * on the Intel IOMMU support (CONFIG_DMAR).
17 * Only newer chipsets need to bother with this, of course.
18 */
19#ifdef CONFIG_DMAR
20#define USE_PCI_DMA_API 1
21#endif
22
Carlos Martíne914a362008-01-24 10:34:09 +100023#define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
24#define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
Eric Anholt65c25aa2006-09-06 11:57:18 -040025#define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
26#define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
Zhenyu Wang9119f852008-01-23 15:49:26 +100027#define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
28#define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
Eric Anholt65c25aa2006-09-06 11:57:18 -040029#define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
30#define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
31#define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
32#define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
Wang Zhenyu4598af32007-04-09 08:51:36 +080033#define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
34#define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
Zhenyu Wangdde47872007-07-26 09:18:09 +080035#define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
Wang Zhenyuc8eebfd2007-05-31 11:34:06 +080036#define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
Zhenyu Wangdde47872007-07-26 09:18:09 +080037#define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
Wang Zhenyudf80b142007-05-31 11:51:12 +080038#define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
Shaohua Li21778322009-02-23 15:19:16 +080039#define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
40#define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
41#define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
42#define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
Wang Zhenyu874808c62007-06-06 11:16:25 +080043#define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
44#define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
45#define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
46#define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
47#define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
48#define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
Fabian Henze38d8a952009-09-08 00:59:58 +080049#define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
50#define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
Zhenyu Wang99d32bd2008-07-30 12:26:50 -070051#define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
52#define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100053#define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
54#define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
55#define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
56#define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
57#define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
58#define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
Zhenyu Wanga50ccc62008-11-17 14:39:00 +080059#define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
60#define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
Zhenyu Wang32cb0552009-06-05 15:38:36 +080061#define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
62#define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
63#define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
Zhenyu Wang07fb6112009-08-13 18:57:29 +080064#define PCI_DEVICE_ID_INTEL_IGDNG_MA_HB 0x0062
Zhenyu Wang32cb0552009-06-05 15:38:36 +080065#define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
Eric Anholt65c25aa2006-09-06 11:57:18 -040066
Dave Airlief011ae72008-01-25 11:23:04 +100067/* cover 915 and 945 variants */
68#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
69 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
70 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
71 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
72 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
73 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
74
Eric Anholt65c25aa2006-09-06 11:57:18 -040075#define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
Dave Airlief011ae72008-01-25 11:23:04 +100076 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
77 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
78 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
79 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -070080 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040081
Wang Zhenyu874808c62007-06-06 11:16:25 +080082#define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
83 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
Shaohua Li21778322009-02-23 15:19:16 +080084 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
85 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
86 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
87
88#define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
89 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040090
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100091#define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
92 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -070093 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
Zhenyu Wanga50ccc62008-11-17 14:39:00 +080094 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
Zhenyu Wang32cb0552009-06-05 15:38:36 +080095 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
Fabian Henze38d8a952009-09-08 00:59:58 +080096 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
Zhenyu Wang32cb0552009-06-05 15:38:36 +080097 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
Zhenyu Wang07fb6112009-08-13 18:57:29 +080098 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB || \
99 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_MA_HB)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000100
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100101extern int agp_memory_reserved;
102
103
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104/* Intel 815 register */
105#define INTEL_815_APCONT 0x51
106#define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
107
108/* Intel i820 registers */
109#define INTEL_I820_RDCR 0x51
110#define INTEL_I820_ERRSTS 0xc8
111
112/* Intel i840 registers */
113#define INTEL_I840_MCHCFG 0x50
114#define INTEL_I840_ERRSTS 0xc8
115
116/* Intel i850 registers */
117#define INTEL_I850_MCHCFG 0x50
118#define INTEL_I850_ERRSTS 0xc8
119
120/* intel 915G registers */
121#define I915_GMADDR 0x18
122#define I915_MMADDR 0x10
123#define I915_PTEADDR 0x1C
124#define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
125#define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000126#define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
127#define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
128#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
129#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
130#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
131#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
132
Dave Airlie6c00a612007-10-29 18:06:10 +1000133#define I915_IFPADDR 0x60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Eric Anholt65c25aa2006-09-06 11:57:18 -0400135/* Intel 965G registers */
136#define I965_MSAC 0x62
Dave Airlie6c00a612007-10-29 18:06:10 +1000137#define I965_IFPADDR 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
139/* Intel 7505 registers */
140#define INTEL_I7505_APSIZE 0x74
141#define INTEL_I7505_NCAPID 0x60
142#define INTEL_I7505_NISTAT 0x6c
143#define INTEL_I7505_ATTBASE 0x78
144#define INTEL_I7505_ERRSTS 0x42
145#define INTEL_I7505_AGPCTRL 0x70
146#define INTEL_I7505_MCHCFG 0x50
147
Dave Jonese5524f32007-02-22 18:41:28 -0500148static const struct aper_size_info_fixed intel_i810_sizes[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149{
150 {64, 16384, 4},
151 /* The 32M mode still requires a 64k gatt */
152 {32, 8192, 4}
153};
154
155#define AGP_DCACHE_MEMORY 1
156#define AGP_PHYS_MEMORY 2
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100157#define INTEL_AGP_CACHED_MEMORY 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
159static struct gatt_mask intel_i810_masks[] =
160{
161 {.mask = I810_PTE_VALID, .type = 0},
162 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100163 {.mask = I810_PTE_VALID, .type = 0},
164 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
165 .type = INTEL_AGP_CACHED_MEMORY}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166};
167
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800168static struct _intel_private {
169 struct pci_dev *pcidev; /* device one */
170 u8 __iomem *registers;
171 u32 __iomem *gtt; /* I915G */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 int num_dcache_entries;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800173 /* gtt_entries is the number of gtt entries that are already mapped
174 * to stolen memory. Stolen memory is larger than the memory mapped
175 * through gtt_entries, as it includes some reserved space for the BIOS
176 * popup and for the GTT.
177 */
178 int gtt_entries; /* i830+ */
Dave Airlie2162e6a2007-11-21 16:36:31 +1000179 union {
180 void __iomem *i9xx_flush_page;
181 void *i8xx_flush_page;
182 };
183 struct page *i8xx_page;
Dave Airlie6c00a612007-10-29 18:06:10 +1000184 struct resource ifp_resource;
Dave Airlie4d64dd92008-01-23 15:34:29 +1000185 int resource_valid;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800186} intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Zhenyu Wang17661682009-07-27 12:59:57 +0100188#ifdef USE_PCI_DMA_API
David Woodhousec2980d82009-07-29 08:39:26 +0100189static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
Zhenyu Wang17661682009-07-27 12:59:57 +0100190{
David Woodhousec2980d82009-07-29 08:39:26 +0100191 *ret = pci_map_page(intel_private.pcidev, page, 0,
192 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Zhenyu Wang17661682009-07-27 12:59:57 +0100193 if (pci_dma_mapping_error(intel_private.pcidev, *ret))
194 return -EINVAL;
195 return 0;
196}
197
David Woodhousec2980d82009-07-29 08:39:26 +0100198static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
Zhenyu Wang17661682009-07-27 12:59:57 +0100199{
David Woodhousec2980d82009-07-29 08:39:26 +0100200 pci_unmap_page(intel_private.pcidev, dma,
201 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Zhenyu Wang17661682009-07-27 12:59:57 +0100202}
203
David Woodhouse91b8e302009-07-29 08:49:12 +0100204static void intel_agp_free_sglist(struct agp_memory *mem)
205{
David Woodhousef6927752009-07-29 09:28:45 +0100206 struct sg_table st;
David Woodhouse91b8e302009-07-29 08:49:12 +0100207
David Woodhousef6927752009-07-29 09:28:45 +0100208 st.sgl = mem->sg_list;
209 st.orig_nents = st.nents = mem->page_count;
210
211 sg_free_table(&st);
212
David Woodhouse91b8e302009-07-29 08:49:12 +0100213 mem->sg_list = NULL;
214 mem->num_sg = 0;
215}
216
Zhenyu Wang17661682009-07-27 12:59:57 +0100217static int intel_agp_map_memory(struct agp_memory *mem)
218{
David Woodhousef6927752009-07-29 09:28:45 +0100219 struct sg_table st;
Zhenyu Wang17661682009-07-27 12:59:57 +0100220 struct scatterlist *sg;
221 int i;
222
223 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
224
David Woodhousef6927752009-07-29 09:28:45 +0100225 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
Zhenyu Wang17661682009-07-27 12:59:57 +0100226 return -ENOMEM;
Zhenyu Wang17661682009-07-27 12:59:57 +0100227
David Woodhousef6927752009-07-29 09:28:45 +0100228 mem->sg_list = sg = st.sgl;
229
Zhenyu Wang17661682009-07-27 12:59:57 +0100230 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
231 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
232
233 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
234 mem->page_count, PCI_DMA_BIDIRECTIONAL);
David Woodhouse91b8e302009-07-29 08:49:12 +0100235 if (unlikely(!mem->num_sg)) {
236 intel_agp_free_sglist(mem);
Zhenyu Wang17661682009-07-27 12:59:57 +0100237 return -ENOMEM;
238 }
239 return 0;
240}
241
242static void intel_agp_unmap_memory(struct agp_memory *mem)
243{
244 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
245
246 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
247 mem->page_count, PCI_DMA_BIDIRECTIONAL);
David Woodhouse91b8e302009-07-29 08:49:12 +0100248 intel_agp_free_sglist(mem);
Zhenyu Wang17661682009-07-27 12:59:57 +0100249}
250
251static void intel_agp_insert_sg_entries(struct agp_memory *mem,
252 off_t pg_start, int mask_type)
253{
254 struct scatterlist *sg;
255 int i, j;
256
257 j = pg_start;
258
259 WARN_ON(!mem->num_sg);
260
261 if (mem->num_sg == mem->page_count) {
262 for_each_sg(mem->sg_list, sg, mem->page_count, i) {
263 writel(agp_bridge->driver->mask_memory(agp_bridge,
264 sg_dma_address(sg), mask_type),
265 intel_private.gtt+j);
266 j++;
267 }
268 } else {
269 /* sg may merge pages, but we have to seperate
270 * per-page addr for GTT */
271 unsigned int len, m;
272
273 for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
274 len = sg_dma_len(sg) / PAGE_SIZE;
275 for (m = 0; m < len; m++) {
276 writel(agp_bridge->driver->mask_memory(agp_bridge,
277 sg_dma_address(sg) + m * PAGE_SIZE,
278 mask_type),
279 intel_private.gtt+j);
280 j++;
281 }
282 }
283 }
284 readl(intel_private.gtt+j-1);
285}
286
287#else
288
289static void intel_agp_insert_sg_entries(struct agp_memory *mem,
290 off_t pg_start, int mask_type)
291{
292 int i, j;
293
294 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
295 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse6a122352009-07-29 10:25:58 +0100296 page_to_phys(mem->pages[i]), mask_type),
Zhenyu Wang17661682009-07-27 12:59:57 +0100297 intel_private.gtt+j);
298 }
299
300 readl(intel_private.gtt+j-1);
301}
302
303#endif
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305static int intel_i810_fetch_size(void)
306{
307 u32 smram_miscc;
308 struct aper_size_info_fixed *values;
309
310 pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
311 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
312
313 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700314 dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 return 0;
316 }
317 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
318 agp_bridge->previous_size =
319 agp_bridge->current_size = (void *) (values + 1);
320 agp_bridge->aperture_size_idx = 1;
321 return values[1].size;
322 } else {
323 agp_bridge->previous_size =
324 agp_bridge->current_size = (void *) (values);
325 agp_bridge->aperture_size_idx = 0;
326 return values[0].size;
327 }
328
329 return 0;
330}
331
332static int intel_i810_configure(void)
333{
334 struct aper_size_info_fixed *current_size;
335 u32 temp;
336 int i;
337
338 current_size = A_SIZE_FIX(agp_bridge->current_size);
339
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800340 if (!intel_private.registers) {
341 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Dave Jonese4ac5e42007-02-04 17:37:42 -0500342 temp &= 0xfff80000;
343
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800344 intel_private.registers = ioremap(temp, 128 * 4096);
345 if (!intel_private.registers) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700346 dev_err(&intel_private.pcidev->dev,
347 "can't remap memory\n");
Dave Jonese4ac5e42007-02-04 17:37:42 -0500348 return -ENOMEM;
349 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 }
351
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800352 if ((readl(intel_private.registers+I810_DRAM_CTL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
354 /* This will need to be dynamically assigned */
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700355 dev_info(&intel_private.pcidev->dev,
356 "detected 4MB dedicated video ram\n");
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800357 intel_private.num_dcache_entries = 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800359 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800361 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
362 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 if (agp_bridge->driver->needs_scratch_page) {
365 for (i = 0; i < current_size->num_entries; i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800366 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 }
Keith Packard44d49442008-10-14 17:18:45 -0700368 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 }
370 global_cache_flush();
371 return 0;
372}
373
374static void intel_i810_cleanup(void)
375{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800376 writel(0, intel_private.registers+I810_PGETBL_CTL);
377 readl(intel_private.registers); /* PCI Posting. */
378 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379}
380
381static void intel_i810_tlbflush(struct agp_memory *mem)
382{
383 return;
384}
385
386static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
387{
388 return;
389}
390
391/* Exists to support ARGB cursors */
Dave Airlie07613ba2009-06-12 14:11:41 +1000392static struct page *i8xx_alloc_pages(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393{
Dave Airlief011ae72008-01-25 11:23:04 +1000394 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
Linus Torvalds66c669b2006-11-22 14:55:29 -0800396 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 if (page == NULL)
398 return NULL;
399
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100400 if (set_pages_uc(page, 4) < 0) {
401 set_pages_wb(page, 4);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100402 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 return NULL;
404 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 get_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 atomic_inc(&agp_bridge->current_memory_agp);
Dave Airlie07613ba2009-06-12 14:11:41 +1000407 return page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408}
409
Dave Airlie07613ba2009-06-12 14:11:41 +1000410static void i8xx_destroy_pages(struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411{
Dave Airlie07613ba2009-06-12 14:11:41 +1000412 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 return;
414
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100415 set_pages_wb(page, 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 put_page(page);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100417 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 atomic_dec(&agp_bridge->current_memory_agp);
419}
420
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100421static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
422 int type)
423{
424 if (type < AGP_USER_TYPES)
425 return type;
426 else if (type == AGP_USER_CACHED_MEMORY)
427 return INTEL_AGP_CACHED_MEMORY;
428 else
429 return 0;
430}
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
433 int type)
434{
435 int i, j, num_entries;
436 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100437 int ret = -EINVAL;
438 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100440 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100441 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 temp = agp_bridge->current_size;
444 num_entries = A_SIZE_FIX(temp)->num_entries;
445
Dave Jones6a92a4e2006-02-28 00:54:25 -0500446 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100447 goto out_err;
448
Dave Jones6a92a4e2006-02-28 00:54:25 -0500449
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100451 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
452 ret = -EBUSY;
453 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 }
456
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100457 if (type != mem->type)
458 goto out_err;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100459
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100460 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
461
462 switch (mask_type) {
463 case AGP_DCACHE_MEMORY:
464 if (!mem->is_flushed)
465 global_cache_flush();
466 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
467 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800468 intel_private.registers+I810_PTE_BASE+(i*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100469 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800470 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100471 break;
472 case AGP_PHYS_MEMORY:
473 case AGP_NORMAL_MEMORY:
474 if (!mem->is_flushed)
475 global_cache_flush();
476 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
477 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse6a122352009-07-29 10:25:58 +0100478 page_to_phys(mem->pages[i]), mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800479 intel_private.registers+I810_PTE_BASE+(j*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100480 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800481 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100482 break;
483 default:
484 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100488out:
489 ret = 0;
490out_err:
Dave Airlie9516b032008-06-19 10:42:17 +1000491 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100492 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493}
494
495static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
496 int type)
497{
498 int i;
499
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100500 if (mem->page_count == 0)
501 return 0;
502
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800504 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800506 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 agp_bridge->driver->tlb_flush(mem);
509 return 0;
510}
511
512/*
513 * The i810/i830 requires a physical address to program its mouse
514 * pointer into hardware.
515 * However the Xserver still writes to it through the agp aperture.
516 */
517static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
518{
519 struct agp_memory *new;
Dave Airlie07613ba2009-06-12 14:11:41 +1000520 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 switch (pg_count) {
Dave Airlie07613ba2009-06-12 14:11:41 +1000523 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 break;
525 case 4:
526 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000527 page = i8xx_alloc_pages();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 break;
529 default:
530 return NULL;
531 }
532
Dave Airlie07613ba2009-06-12 14:11:41 +1000533 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 return NULL;
535
536 new = agp_create_memory(pg_count);
537 if (new == NULL)
538 return NULL;
539
Dave Airlie07613ba2009-06-12 14:11:41 +1000540 new->pages[0] = page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 if (pg_count == 4) {
542 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000543 new->pages[1] = new->pages[0] + 1;
544 new->pages[2] = new->pages[1] + 1;
545 new->pages[3] = new->pages[2] + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 }
547 new->page_count = pg_count;
548 new->num_scratch_pages = pg_count;
549 new->type = AGP_PHYS_MEMORY;
Dave Airlie07613ba2009-06-12 14:11:41 +1000550 new->physical = page_to_phys(new->pages[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 return new;
552}
553
554static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
555{
556 struct agp_memory *new;
557
558 if (type == AGP_DCACHE_MEMORY) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800559 if (pg_count != intel_private.num_dcache_entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 return NULL;
561
562 new = agp_create_memory(1);
563 if (new == NULL)
564 return NULL;
565
566 new->type = AGP_DCACHE_MEMORY;
567 new->page_count = pg_count;
568 new->num_scratch_pages = 0;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100569 agp_free_page_array(new);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 return new;
571 }
572 if (type == AGP_PHYS_MEMORY)
573 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 return NULL;
575}
576
577static void intel_i810_free_by_type(struct agp_memory *curr)
578{
579 agp_free_key(curr->key);
Dave Jones6a92a4e2006-02-28 00:54:25 -0500580 if (curr->type == AGP_PHYS_MEMORY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 if (curr->page_count == 4)
Dave Airlie07613ba2009-06-12 14:11:41 +1000582 i8xx_destroy_pages(curr->pages[0]);
Alan Hourihane88d51962005-11-06 23:35:34 -0800583 else {
Dave Airlie07613ba2009-06-12 14:11:41 +1000584 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000585 AGP_PAGE_DESTROY_UNMAP);
Dave Airlie07613ba2009-06-12 14:11:41 +1000586 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000587 AGP_PAGE_DESTROY_FREE);
Alan Hourihane88d51962005-11-06 23:35:34 -0800588 }
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100589 agp_free_page_array(curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 }
591 kfree(curr);
592}
593
594static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +0100595 dma_addr_t addr, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596{
597 /* Type checking must be done elsewhere */
598 return addr | bridge->driver->masks[type].mask;
599}
600
601static struct aper_size_info_fixed intel_i830_sizes[] =
602{
603 {128, 32768, 5},
604 /* The 64M mode still requires a 128k gatt */
605 {64, 16384, 5},
606 {256, 65536, 6},
Eric Anholt65c25aa2006-09-06 11:57:18 -0400607 {512, 131072, 7},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608};
609
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610static void intel_i830_init_gtt_entries(void)
611{
612 u16 gmch_ctrl;
613 int gtt_entries;
614 u8 rdct;
615 int local = 0;
616 static const int ddt[4] = { 0, 16, 32, 64 };
Eric Anholtc41e0de2006-12-19 12:57:24 -0800617 int size; /* reserved space (in kb) at the top of stolen memory */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618
Dave Airlief011ae72008-01-25 11:23:04 +1000619 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620
Eric Anholtc41e0de2006-12-19 12:57:24 -0800621 if (IS_I965) {
622 u32 pgetbl_ctl;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800623 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
Eric Anholtc41e0de2006-12-19 12:57:24 -0800624
Eric Anholtc41e0de2006-12-19 12:57:24 -0800625 /* The 965 has a field telling us the size of the GTT,
626 * which may be larger than what is necessary to map the
627 * aperture.
628 */
629 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
630 case I965_PGETBL_SIZE_128KB:
631 size = 128;
632 break;
633 case I965_PGETBL_SIZE_256KB:
634 size = 256;
635 break;
636 case I965_PGETBL_SIZE_512KB:
637 size = 512;
638 break;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +1000639 case I965_PGETBL_SIZE_1MB:
640 size = 1024;
641 break;
642 case I965_PGETBL_SIZE_2MB:
643 size = 2048;
644 break;
645 case I965_PGETBL_SIZE_1_5MB:
646 size = 1024 + 512;
647 break;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800648 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700649 dev_info(&intel_private.pcidev->dev,
650 "unknown page table size, assuming 512KB\n");
Eric Anholtc41e0de2006-12-19 12:57:24 -0800651 size = 512;
652 }
653 size += 4; /* add in BIOS popup space */
Shaohua Li21778322009-02-23 15:19:16 +0800654 } else if (IS_G33 && !IS_IGD) {
Wang Zhenyu874808c62007-06-06 11:16:25 +0800655 /* G33's GTT size defined in gmch_ctrl */
656 switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
657 case G33_PGETBL_SIZE_1M:
658 size = 1024;
659 break;
660 case G33_PGETBL_SIZE_2M:
661 size = 2048;
662 break;
663 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700664 dev_info(&agp_bridge->dev->dev,
665 "unknown page table size 0x%x, assuming 512KB\n",
Wang Zhenyu874808c62007-06-06 11:16:25 +0800666 (gmch_ctrl & G33_PGETBL_SIZE_MASK));
667 size = 512;
668 }
669 size += 4;
Shaohua Li21778322009-02-23 15:19:16 +0800670 } else if (IS_G4X || IS_IGD) {
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000671 /* On 4 series hardware, GTT stolen is separate from graphics
Eric Anholt82e14a62008-10-14 11:28:58 -0700672 * stolen, ignore it in stolen gtt entries counting. However,
673 * 4KB of the stolen memory doesn't get mapped to the GTT.
674 */
675 size = 4;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800676 } else {
677 /* On previous hardware, the GTT size was just what was
678 * required to map the aperture.
679 */
680 size = agp_bridge->driver->fetch_size() + 4;
681 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
683 if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
684 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
685 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
686 case I830_GMCH_GMS_STOLEN_512:
687 gtt_entries = KB(512) - KB(size);
688 break;
689 case I830_GMCH_GMS_STOLEN_1024:
690 gtt_entries = MB(1) - KB(size);
691 break;
692 case I830_GMCH_GMS_STOLEN_8192:
693 gtt_entries = MB(8) - KB(size);
694 break;
695 case I830_GMCH_GMS_LOCAL:
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800696 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
698 MB(ddt[I830_RDRAM_DDT(rdct)]);
699 local = 1;
700 break;
701 default:
702 gtt_entries = 0;
703 break;
704 }
705 } else {
Dave Airliee67aa272007-09-18 22:46:35 -0700706 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 case I855_GMCH_GMS_STOLEN_1M:
708 gtt_entries = MB(1) - KB(size);
709 break;
710 case I855_GMCH_GMS_STOLEN_4M:
711 gtt_entries = MB(4) - KB(size);
712 break;
713 case I855_GMCH_GMS_STOLEN_8M:
714 gtt_entries = MB(8) - KB(size);
715 break;
716 case I855_GMCH_GMS_STOLEN_16M:
717 gtt_entries = MB(16) - KB(size);
718 break;
719 case I855_GMCH_GMS_STOLEN_32M:
720 gtt_entries = MB(32) - KB(size);
721 break;
722 case I915_GMCH_GMS_STOLEN_48M:
723 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000724 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 gtt_entries = MB(48) - KB(size);
726 else
727 gtt_entries = 0;
728 break;
729 case I915_GMCH_GMS_STOLEN_64M:
730 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000731 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 gtt_entries = MB(64) - KB(size);
733 else
734 gtt_entries = 0;
Wang Zhenyu874808c62007-06-06 11:16:25 +0800735 break;
736 case G33_GMCH_GMS_STOLEN_128M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000737 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800738 gtt_entries = MB(128) - KB(size);
739 else
740 gtt_entries = 0;
741 break;
742 case G33_GMCH_GMS_STOLEN_256M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000743 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800744 gtt_entries = MB(256) - KB(size);
745 else
746 gtt_entries = 0;
747 break;
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000748 case INTEL_GMCH_GMS_STOLEN_96M:
749 if (IS_I965 || IS_G4X)
750 gtt_entries = MB(96) - KB(size);
751 else
752 gtt_entries = 0;
753 break;
754 case INTEL_GMCH_GMS_STOLEN_160M:
755 if (IS_I965 || IS_G4X)
756 gtt_entries = MB(160) - KB(size);
757 else
758 gtt_entries = 0;
759 break;
760 case INTEL_GMCH_GMS_STOLEN_224M:
761 if (IS_I965 || IS_G4X)
762 gtt_entries = MB(224) - KB(size);
763 else
764 gtt_entries = 0;
765 break;
766 case INTEL_GMCH_GMS_STOLEN_352M:
767 if (IS_I965 || IS_G4X)
768 gtt_entries = MB(352) - KB(size);
769 else
770 gtt_entries = 0;
771 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 default:
773 gtt_entries = 0;
774 break;
775 }
776 }
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700777 if (gtt_entries > 0) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700778 dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 gtt_entries / KB(1), local ? "local" : "stolen");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700780 gtt_entries /= KB(4);
781 } else {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700782 dev_info(&agp_bridge->dev->dev,
783 "no pre-allocated video memory detected\n");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700784 gtt_entries = 0;
785 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800787 intel_private.gtt_entries = gtt_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788}
789
Dave Airlie2162e6a2007-11-21 16:36:31 +1000790static void intel_i830_fini_flush(void)
791{
792 kunmap(intel_private.i8xx_page);
793 intel_private.i8xx_flush_page = NULL;
794 unmap_page_from_agp(intel_private.i8xx_page);
Dave Airlie2162e6a2007-11-21 16:36:31 +1000795
796 __free_page(intel_private.i8xx_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +1000797 intel_private.i8xx_page = NULL;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000798}
799
800static void intel_i830_setup_flush(void)
801{
Dave Airlie4d64dd92008-01-23 15:34:29 +1000802 /* return if we've already set the flush mechanism up */
803 if (intel_private.i8xx_page)
804 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000805
806 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
Dave Airlief011ae72008-01-25 11:23:04 +1000807 if (!intel_private.i8xx_page)
Dave Airlie2162e6a2007-11-21 16:36:31 +1000808 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000809
Dave Airlie2162e6a2007-11-21 16:36:31 +1000810 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
811 if (!intel_private.i8xx_flush_page)
812 intel_i830_fini_flush();
813}
814
Eric Anholte517a5e2009-09-10 17:48:48 -0700815static void
816do_wbinvd(void *null)
817{
818 wbinvd();
819}
820
821/* The chipset_flush interface needs to get data that has already been
822 * flushed out of the CPU all the way out to main memory, because the GPU
823 * doesn't snoop those buffers.
824 *
825 * The 8xx series doesn't have the same lovely interface for flushing the
826 * chipset write buffers that the later chips do. According to the 865
827 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
828 * that buffer out, we just fill 1KB and clflush it out, on the assumption
829 * that it'll push whatever was in there out. It appears to work.
830 */
Dave Airlie2162e6a2007-11-21 16:36:31 +1000831static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
832{
833 unsigned int *pg = intel_private.i8xx_flush_page;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000834
Eric Anholte517a5e2009-09-10 17:48:48 -0700835 memset(pg, 0, 1024);
Dave Airlief011ae72008-01-25 11:23:04 +1000836
Eric Anholte517a5e2009-09-10 17:48:48 -0700837 if (cpu_has_clflush) {
838 clflush_cache_range(pg, 1024);
839 } else {
840 if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
841 printk(KERN_ERR "Timed out waiting for cache flush.\n");
842 }
Dave Airlie2162e6a2007-11-21 16:36:31 +1000843}
844
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845/* The intel i830 automatically initializes the agp aperture during POST.
846 * Use the memory already set aside for in the GTT.
847 */
848static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
849{
850 int page_order;
851 struct aper_size_info_fixed *size;
852 int num_entries;
853 u32 temp;
854
855 size = agp_bridge->current_size;
856 page_order = size->page_order;
857 num_entries = size->num_entries;
858 agp_bridge->gatt_table_real = NULL;
859
Dave Airlief011ae72008-01-25 11:23:04 +1000860 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 temp &= 0xfff80000;
862
Dave Airlief011ae72008-01-25 11:23:04 +1000863 intel_private.registers = ioremap(temp, 128 * 4096);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800864 if (!intel_private.registers)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 return -ENOMEM;
866
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800867 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 global_cache_flush(); /* FIXME: ?? */
869
870 /* we have to call this as early as possible after the MMIO base address is known */
871 intel_i830_init_gtt_entries();
872
873 agp_bridge->gatt_table = NULL;
874
875 agp_bridge->gatt_bus_addr = temp;
876
877 return 0;
878}
879
880/* Return the gatt table to a sane state. Use the top of stolen
881 * memory for the GTT.
882 */
883static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
884{
885 return 0;
886}
887
888static int intel_i830_fetch_size(void)
889{
890 u16 gmch_ctrl;
891 struct aper_size_info_fixed *values;
892
893 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
894
895 if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
896 agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
897 /* 855GM/852GM/865G has 128MB aperture size */
898 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
899 agp_bridge->aperture_size_idx = 0;
900 return values[0].size;
901 }
902
Dave Airlief011ae72008-01-25 11:23:04 +1000903 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904
905 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
906 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
907 agp_bridge->aperture_size_idx = 0;
908 return values[0].size;
909 } else {
910 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
911 agp_bridge->aperture_size_idx = 1;
912 return values[1].size;
913 }
914
915 return 0;
916}
917
918static int intel_i830_configure(void)
919{
920 struct aper_size_info_fixed *current_size;
921 u32 temp;
922 u16 gmch_ctrl;
923 int i;
924
925 current_size = A_SIZE_FIX(agp_bridge->current_size);
926
Dave Airlief011ae72008-01-25 11:23:04 +1000927 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
929
Dave Airlief011ae72008-01-25 11:23:04 +1000930 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +1000932 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800934 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
935 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
937 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800938 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
939 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 }
Keith Packard44d49442008-10-14 17:18:45 -0700941 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 }
943
944 global_cache_flush();
Dave Airlie2162e6a2007-11-21 16:36:31 +1000945
946 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 return 0;
948}
949
950static void intel_i830_cleanup(void)
951{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800952 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953}
954
Dave Airlief011ae72008-01-25 11:23:04 +1000955static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
956 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957{
Dave Airlief011ae72008-01-25 11:23:04 +1000958 int i, j, num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100960 int ret = -EINVAL;
961 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100963 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100964 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100965
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 temp = agp_bridge->current_size;
967 num_entries = A_SIZE_FIX(temp)->num_entries;
968
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800969 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700970 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
971 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
972 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700974 dev_info(&intel_private.pcidev->dev,
975 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100976 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 }
978
979 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100980 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
982 /* The i830 can't check the GTT for entries since its read only,
983 * depend on the caller to make the correct offset decisions.
984 */
985
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100986 if (type != mem->type)
987 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100989 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
990
991 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
992 mask_type != INTEL_AGP_CACHED_MEMORY)
993 goto out_err;
994
995 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100996 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997
998 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
999 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse6a122352009-07-29 10:25:58 +01001000 page_to_phys(mem->pages[i]), mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001001 intel_private.registers+I810_PTE_BASE+(j*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001003 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001005
1006out:
1007 ret = 0;
1008out_err:
Dave Airlie9516b032008-06-19 10:42:17 +10001009 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001010 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011}
1012
Dave Airlief011ae72008-01-25 11:23:04 +10001013static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
1014 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015{
1016 int i;
1017
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001018 if (mem->page_count == 0)
1019 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001021 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001022 dev_info(&intel_private.pcidev->dev,
1023 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 return -EINVAL;
1025 }
1026
1027 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001028 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001030 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 agp_bridge->driver->tlb_flush(mem);
1033 return 0;
1034}
1035
Dave Airlief011ae72008-01-25 11:23:04 +10001036static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037{
1038 if (type == AGP_PHYS_MEMORY)
1039 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 /* always return NULL for other allocation types for now */
1041 return NULL;
1042}
1043
Dave Airlie6c00a612007-10-29 18:06:10 +10001044static int intel_alloc_chipset_flush_resource(void)
1045{
1046 int ret;
1047 ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1048 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1049 pcibios_align_resource, agp_bridge->dev);
Dave Airlie6c00a612007-10-29 18:06:10 +10001050
Dave Airlie2162e6a2007-11-21 16:36:31 +10001051 return ret;
Dave Airlie6c00a612007-10-29 18:06:10 +10001052}
1053
1054static void intel_i915_setup_chipset_flush(void)
1055{
1056 int ret;
1057 u32 temp;
1058
1059 pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
1060 if (!(temp & 0x1)) {
1061 intel_alloc_chipset_flush_resource();
Dave Airlie4d64dd92008-01-23 15:34:29 +10001062 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001063 pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1064 } else {
1065 temp &= ~1;
1066
Dave Airlie4d64dd92008-01-23 15:34:29 +10001067 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001068 intel_private.ifp_resource.start = temp;
1069 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1070 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001071 /* some BIOSes reserve this area in a pnp some don't */
1072 if (ret)
1073 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +10001074 }
1075}
1076
1077static void intel_i965_g33_setup_chipset_flush(void)
1078{
1079 u32 temp_hi, temp_lo;
1080 int ret;
1081
1082 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
1083 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
1084
1085 if (!(temp_lo & 0x1)) {
1086
1087 intel_alloc_chipset_flush_resource();
1088
Dave Airlie4d64dd92008-01-23 15:34:29 +10001089 intel_private.resource_valid = 1;
Andrew Morton1fa4db72007-11-29 10:00:48 +10001090 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
1091 upper_32_bits(intel_private.ifp_resource.start));
Dave Airlie6c00a612007-10-29 18:06:10 +10001092 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Dave Airlie6c00a612007-10-29 18:06:10 +10001093 } else {
1094 u64 l64;
Dave Airlief011ae72008-01-25 11:23:04 +10001095
Dave Airlie6c00a612007-10-29 18:06:10 +10001096 temp_lo &= ~0x1;
1097 l64 = ((u64)temp_hi << 32) | temp_lo;
1098
Dave Airlie4d64dd92008-01-23 15:34:29 +10001099 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001100 intel_private.ifp_resource.start = l64;
1101 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1102 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001103 /* some BIOSes reserve this area in a pnp some don't */
1104 if (ret)
1105 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +10001106 }
1107}
1108
Dave Airlie2162e6a2007-11-21 16:36:31 +10001109static void intel_i9xx_setup_flush(void)
1110{
Dave Airlie4d64dd92008-01-23 15:34:29 +10001111 /* return if already configured */
1112 if (intel_private.ifp_resource.start)
1113 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +10001114
Dave Airlie4d64dd92008-01-23 15:34:29 +10001115 /* setup a resource for this object */
Dave Airlie2162e6a2007-11-21 16:36:31 +10001116 intel_private.ifp_resource.name = "Intel Flush Page";
1117 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1118
1119 /* Setup chipset flush for 915 */
Zhenyu Wang7d15ddf2008-06-20 11:48:06 +10001120 if (IS_I965 || IS_G33 || IS_G4X) {
Dave Airlie2162e6a2007-11-21 16:36:31 +10001121 intel_i965_g33_setup_chipset_flush();
1122 } else {
1123 intel_i915_setup_chipset_flush();
1124 }
1125
1126 if (intel_private.ifp_resource.start) {
1127 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1128 if (!intel_private.i9xx_flush_page)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001129 dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
Dave Airlie2162e6a2007-11-21 16:36:31 +10001130 }
1131}
1132
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133static int intel_i915_configure(void)
1134{
1135 struct aper_size_info_fixed *current_size;
1136 u32 temp;
1137 u16 gmch_ctrl;
1138 int i;
1139
1140 current_size = A_SIZE_FIX(agp_bridge->current_size);
1141
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001142 pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
1144 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1145
Dave Airlief011ae72008-01-25 11:23:04 +10001146 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +10001148 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001150 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
1151 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
1153 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001154 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
1155 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 }
Keith Packard44d49442008-10-14 17:18:45 -07001157 readl(intel_private.gtt+i-1); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 }
1159
1160 global_cache_flush();
Dave Airlie6c00a612007-10-29 18:06:10 +10001161
Dave Airlie2162e6a2007-11-21 16:36:31 +10001162 intel_i9xx_setup_flush();
Dave Airlief011ae72008-01-25 11:23:04 +10001163
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 return 0;
1165}
1166
1167static void intel_i915_cleanup(void)
1168{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001169 if (intel_private.i9xx_flush_page)
1170 iounmap(intel_private.i9xx_flush_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001171 if (intel_private.resource_valid)
1172 release_resource(&intel_private.ifp_resource);
1173 intel_private.ifp_resource.start = 0;
1174 intel_private.resource_valid = 0;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001175 iounmap(intel_private.gtt);
1176 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177}
1178
Dave Airlie6c00a612007-10-29 18:06:10 +10001179static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1180{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001181 if (intel_private.i9xx_flush_page)
1182 writel(1, intel_private.i9xx_flush_page);
Dave Airlie6c00a612007-10-29 18:06:10 +10001183}
1184
Dave Airlief011ae72008-01-25 11:23:04 +10001185static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1186 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187{
Zhenyu Wang17661682009-07-27 12:59:57 +01001188 int num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001190 int ret = -EINVAL;
1191 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001193 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001194 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001195
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 temp = agp_bridge->current_size;
1197 num_entries = A_SIZE_FIX(temp)->num_entries;
1198
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001199 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001200 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
1201 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
1202 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001204 dev_info(&intel_private.pcidev->dev,
1205 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001206 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 }
1208
1209 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001210 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
Zhenyu Wang17661682009-07-27 12:59:57 +01001212 /* The i915 can't check the GTT for entries since it's read only;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 * depend on the caller to make the correct offset decisions.
1214 */
1215
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001216 if (type != mem->type)
1217 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001219 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1220
1221 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1222 mask_type != INTEL_AGP_CACHED_MEMORY)
1223 goto out_err;
1224
1225 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001226 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227
Zhenyu Wang17661682009-07-27 12:59:57 +01001228 intel_agp_insert_sg_entries(mem, pg_start, mask_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001230
1231 out:
1232 ret = 0;
1233 out_err:
Dave Airlie9516b032008-06-19 10:42:17 +10001234 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001235 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236}
1237
Dave Airlief011ae72008-01-25 11:23:04 +10001238static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1239 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240{
1241 int i;
1242
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001243 if (mem->page_count == 0)
1244 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001246 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001247 dev_info(&intel_private.pcidev->dev,
1248 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 return -EINVAL;
1250 }
1251
Dave Airlief011ae72008-01-25 11:23:04 +10001252 for (i = pg_start; i < (mem->page_count + pg_start); i++)
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001253 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Dave Airlief011ae72008-01-25 11:23:04 +10001254
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001255 readl(intel_private.gtt+i-1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 agp_bridge->driver->tlb_flush(mem);
1258 return 0;
1259}
1260
Eric Anholtc41e0de2006-12-19 12:57:24 -08001261/* Return the aperture size by just checking the resource length. The effect
1262 * described in the spec of the MSAC registers is just changing of the
1263 * resource size.
1264 */
1265static int intel_i9xx_fetch_size(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266{
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02001267 int num_sizes = ARRAY_SIZE(intel_i830_sizes);
Eric Anholtc41e0de2006-12-19 12:57:24 -08001268 int aper_size; /* size in megabytes */
1269 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001271 aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
Eric Anholtc41e0de2006-12-19 12:57:24 -08001273 for (i = 0; i < num_sizes; i++) {
1274 if (aper_size == intel_i830_sizes[i].size) {
1275 agp_bridge->current_size = intel_i830_sizes + i;
1276 agp_bridge->previous_size = agp_bridge->current_size;
1277 return aper_size;
1278 }
1279 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280
Eric Anholtc41e0de2006-12-19 12:57:24 -08001281 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282}
1283
1284/* The intel i915 automatically initializes the agp aperture during POST.
1285 * Use the memory already set aside for in the GTT.
1286 */
1287static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
1288{
1289 int page_order;
1290 struct aper_size_info_fixed *size;
1291 int num_entries;
1292 u32 temp, temp2;
Zhenyu Wang47406222007-09-11 15:23:58 -07001293 int gtt_map_size = 256 * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294
1295 size = agp_bridge->current_size;
1296 page_order = size->page_order;
1297 num_entries = size->num_entries;
1298 agp_bridge->gatt_table_real = NULL;
1299
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001300 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Dave Airlief011ae72008-01-25 11:23:04 +10001301 pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
Zhenyu Wang47406222007-09-11 15:23:58 -07001303 if (IS_G33)
1304 gtt_map_size = 1024 * 1024; /* 1M on G33 */
1305 intel_private.gtt = ioremap(temp2, gtt_map_size);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001306 if (!intel_private.gtt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 return -ENOMEM;
1308
1309 temp &= 0xfff80000;
1310
Dave Airlief011ae72008-01-25 11:23:04 +10001311 intel_private.registers = ioremap(temp, 128 * 4096);
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001312 if (!intel_private.registers) {
1313 iounmap(intel_private.gtt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 return -ENOMEM;
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001315 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001317 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 global_cache_flush(); /* FIXME: ? */
1319
1320 /* we have to call this as early as possible after the MMIO base address is known */
1321 intel_i830_init_gtt_entries();
1322
1323 agp_bridge->gatt_table = NULL;
1324
1325 agp_bridge->gatt_bus_addr = temp;
1326
1327 return 0;
1328}
Linus Torvalds7d915a32006-11-22 09:37:54 -08001329
1330/*
1331 * The i965 supports 36-bit physical addresses, but to keep
1332 * the format of the GTT the same, the bits that don't fit
1333 * in a 32-bit word are shifted down to bits 4..7.
1334 *
1335 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1336 * is always zero on 32-bit architectures, so no need to make
1337 * this conditional.
1338 */
1339static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +01001340 dma_addr_t addr, int type)
Linus Torvalds7d915a32006-11-22 09:37:54 -08001341{
1342 /* Shift high bits down */
1343 addr |= (addr >> 28) & 0xf0;
1344
1345 /* Type checking must be done elsewhere */
1346 return addr | bridge->driver->masks[type].mask;
1347}
1348
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001349static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
1350{
1351 switch (agp_bridge->dev->device) {
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07001352 case PCI_DEVICE_ID_INTEL_GM45_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001353 case PCI_DEVICE_ID_INTEL_IGD_E_HB:
1354 case PCI_DEVICE_ID_INTEL_Q45_HB:
1355 case PCI_DEVICE_ID_INTEL_G45_HB:
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08001356 case PCI_DEVICE_ID_INTEL_G41_HB:
Fabian Henze38d8a952009-09-08 00:59:58 +08001357 case PCI_DEVICE_ID_INTEL_B43_HB:
Zhenyu Wang32cb0552009-06-05 15:38:36 +08001358 case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
1359 case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
Zhenyu Wang07fb6112009-08-13 18:57:29 +08001360 case PCI_DEVICE_ID_INTEL_IGDNG_MA_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001361 *gtt_offset = *gtt_size = MB(2);
1362 break;
1363 default:
1364 *gtt_offset = *gtt_size = KB(512);
1365 }
1366}
1367
Eric Anholt65c25aa2006-09-06 11:57:18 -04001368/* The intel i965 automatically initializes the agp aperture during POST.
Eric Anholtc41e0de2006-12-19 12:57:24 -08001369 * Use the memory already set aside for in the GTT.
1370 */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001371static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
1372{
Dave Airlie62c96b92008-06-19 14:27:53 +10001373 int page_order;
1374 struct aper_size_info_fixed *size;
1375 int num_entries;
1376 u32 temp;
1377 int gtt_offset, gtt_size;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001378
Dave Airlie62c96b92008-06-19 14:27:53 +10001379 size = agp_bridge->current_size;
1380 page_order = size->page_order;
1381 num_entries = size->num_entries;
1382 agp_bridge->gatt_table_real = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001383
Dave Airlie62c96b92008-06-19 14:27:53 +10001384 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001385
Dave Airlie62c96b92008-06-19 14:27:53 +10001386 temp &= 0xfff00000;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001387
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001388 intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001389
Dave Airlie62c96b92008-06-19 14:27:53 +10001390 intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001391
Dave Airlie62c96b92008-06-19 14:27:53 +10001392 if (!intel_private.gtt)
1393 return -ENOMEM;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +10001394
Dave Airlie62c96b92008-06-19 14:27:53 +10001395 intel_private.registers = ioremap(temp, 128 * 4096);
1396 if (!intel_private.registers) {
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001397 iounmap(intel_private.gtt);
1398 return -ENOMEM;
1399 }
Eric Anholt65c25aa2006-09-06 11:57:18 -04001400
Dave Airlie62c96b92008-06-19 14:27:53 +10001401 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1402 global_cache_flush(); /* FIXME: ? */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001403
Dave Airlie62c96b92008-06-19 14:27:53 +10001404 /* we have to call this as early as possible after the MMIO base address is known */
1405 intel_i830_init_gtt_entries();
Eric Anholt65c25aa2006-09-06 11:57:18 -04001406
Dave Airlie62c96b92008-06-19 14:27:53 +10001407 agp_bridge->gatt_table = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001408
Dave Airlie62c96b92008-06-19 14:27:53 +10001409 agp_bridge->gatt_bus_addr = temp;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001410
Dave Airlie62c96b92008-06-19 14:27:53 +10001411 return 0;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001412}
1413
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414
1415static int intel_fetch_size(void)
1416{
1417 int i;
1418 u16 temp;
1419 struct aper_size_info_16 *values;
1420
1421 pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
1422 values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
1423
1424 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1425 if (temp == values[i].size_value) {
1426 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
1427 agp_bridge->aperture_size_idx = i;
1428 return values[i].size;
1429 }
1430 }
1431
1432 return 0;
1433}
1434
1435static int __intel_8xx_fetch_size(u8 temp)
1436{
1437 int i;
1438 struct aper_size_info_8 *values;
1439
1440 values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
1441
1442 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1443 if (temp == values[i].size_value) {
1444 agp_bridge->previous_size =
1445 agp_bridge->current_size = (void *) (values + i);
1446 agp_bridge->aperture_size_idx = i;
1447 return values[i].size;
1448 }
1449 }
1450 return 0;
1451}
1452
1453static int intel_8xx_fetch_size(void)
1454{
1455 u8 temp;
1456
1457 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1458 return __intel_8xx_fetch_size(temp);
1459}
1460
1461static int intel_815_fetch_size(void)
1462{
1463 u8 temp;
1464
1465 /* Intel 815 chipsets have a _weird_ APSIZE register with only
1466 * one non-reserved bit, so mask the others out ... */
1467 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1468 temp &= (1 << 3);
1469
1470 return __intel_8xx_fetch_size(temp);
1471}
1472
1473static void intel_tlbflush(struct agp_memory *mem)
1474{
1475 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
1476 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1477}
1478
1479
1480static void intel_8xx_tlbflush(struct agp_memory *mem)
1481{
1482 u32 temp;
1483 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1484 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
1485 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1486 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
1487}
1488
1489
1490static void intel_cleanup(void)
1491{
1492 u16 temp;
1493 struct aper_size_info_16 *previous_size;
1494
1495 previous_size = A_SIZE_16(agp_bridge->previous_size);
1496 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1497 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1498 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1499}
1500
1501
1502static void intel_8xx_cleanup(void)
1503{
1504 u16 temp;
1505 struct aper_size_info_8 *previous_size;
1506
1507 previous_size = A_SIZE_8(agp_bridge->previous_size);
1508 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1509 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1510 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1511}
1512
1513
1514static int intel_configure(void)
1515{
1516 u32 temp;
1517 u16 temp2;
1518 struct aper_size_info_16 *current_size;
1519
1520 current_size = A_SIZE_16(agp_bridge->current_size);
1521
1522 /* aperture size */
1523 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1524
1525 /* address to map to */
1526 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1527 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1528
1529 /* attbase - aperture base */
1530 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1531
1532 /* agpctrl */
1533 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1534
1535 /* paccfg/nbxcfg */
1536 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1537 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
1538 (temp2 & ~(1 << 10)) | (1 << 9));
1539 /* clear any possible error conditions */
1540 pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
1541 return 0;
1542}
1543
1544static int intel_815_configure(void)
1545{
1546 u32 temp, addr;
1547 u8 temp2;
1548 struct aper_size_info_8 *current_size;
1549
1550 /* attbase - aperture base */
1551 /* the Intel 815 chipset spec. says that bits 29-31 in the
1552 * ATTBASE register are reserved -> try not to write them */
1553 if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001554 dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555 return -EINVAL;
1556 }
1557
1558 current_size = A_SIZE_8(agp_bridge->current_size);
1559
1560 /* aperture size */
1561 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1562 current_size->size_value);
1563
1564 /* address to map to */
1565 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1566 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1567
1568 pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
1569 addr &= INTEL_815_ATTBASE_MASK;
1570 addr |= agp_bridge->gatt_bus_addr;
1571 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
1572
1573 /* agpctrl */
1574 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1575
1576 /* apcont */
1577 pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
1578 pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
1579
1580 /* clear any possible error conditions */
1581 /* Oddness : this chipset seems to have no ERRSTS register ! */
1582 return 0;
1583}
1584
1585static void intel_820_tlbflush(struct agp_memory *mem)
1586{
1587 return;
1588}
1589
1590static void intel_820_cleanup(void)
1591{
1592 u8 temp;
1593 struct aper_size_info_8 *previous_size;
1594
1595 previous_size = A_SIZE_8(agp_bridge->previous_size);
1596 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
1597 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
1598 temp & ~(1 << 1));
1599 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1600 previous_size->size_value);
1601}
1602
1603
1604static int intel_820_configure(void)
1605{
1606 u32 temp;
1607 u8 temp2;
1608 struct aper_size_info_8 *current_size;
1609
1610 current_size = A_SIZE_8(agp_bridge->current_size);
1611
1612 /* aperture size */
1613 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1614
1615 /* address to map to */
1616 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1617 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1618
1619 /* attbase - aperture base */
1620 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1621
1622 /* agpctrl */
1623 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1624
1625 /* global enable aperture access */
1626 /* This flag is not accessed through MCHCFG register as in */
1627 /* i850 chipset. */
1628 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
1629 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
1630 /* clear any possible AGP-related error conditions */
1631 pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
1632 return 0;
1633}
1634
1635static int intel_840_configure(void)
1636{
1637 u32 temp;
1638 u16 temp2;
1639 struct aper_size_info_8 *current_size;
1640
1641 current_size = A_SIZE_8(agp_bridge->current_size);
1642
1643 /* aperture size */
1644 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1645
1646 /* address to map to */
1647 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1648 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1649
1650 /* attbase - aperture base */
1651 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1652
1653 /* agpctrl */
1654 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1655
1656 /* mcgcfg */
1657 pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
1658 pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
1659 /* clear any possible error conditions */
1660 pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
1661 return 0;
1662}
1663
1664static int intel_845_configure(void)
1665{
1666 u32 temp;
1667 u8 temp2;
1668 struct aper_size_info_8 *current_size;
1669
1670 current_size = A_SIZE_8(agp_bridge->current_size);
1671
1672 /* aperture size */
1673 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1674
Matthew Garrettb0825482005-07-29 14:03:39 -07001675 if (agp_bridge->apbase_config != 0) {
1676 pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
1677 agp_bridge->apbase_config);
1678 } else {
1679 /* address to map to */
1680 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1681 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1682 agp_bridge->apbase_config = temp;
1683 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684
1685 /* attbase - aperture base */
1686 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1687
1688 /* agpctrl */
1689 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1690
1691 /* agpm */
1692 pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
1693 pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
1694 /* clear any possible error conditions */
1695 pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
Dave Airlie2162e6a2007-11-21 16:36:31 +10001696
1697 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 return 0;
1699}
1700
1701static int intel_850_configure(void)
1702{
1703 u32 temp;
1704 u16 temp2;
1705 struct aper_size_info_8 *current_size;
1706
1707 current_size = A_SIZE_8(agp_bridge->current_size);
1708
1709 /* aperture size */
1710 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1711
1712 /* address to map to */
1713 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1714 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1715
1716 /* attbase - aperture base */
1717 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1718
1719 /* agpctrl */
1720 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1721
1722 /* mcgcfg */
1723 pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
1724 pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
1725 /* clear any possible AGP-related error conditions */
1726 pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
1727 return 0;
1728}
1729
1730static int intel_860_configure(void)
1731{
1732 u32 temp;
1733 u16 temp2;
1734 struct aper_size_info_8 *current_size;
1735
1736 current_size = A_SIZE_8(agp_bridge->current_size);
1737
1738 /* aperture size */
1739 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1740
1741 /* address to map to */
1742 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1743 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1744
1745 /* attbase - aperture base */
1746 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1747
1748 /* agpctrl */
1749 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1750
1751 /* mcgcfg */
1752 pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
1753 pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
1754 /* clear any possible AGP-related error conditions */
1755 pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
1756 return 0;
1757}
1758
1759static int intel_830mp_configure(void)
1760{
1761 u32 temp;
1762 u16 temp2;
1763 struct aper_size_info_8 *current_size;
1764
1765 current_size = A_SIZE_8(agp_bridge->current_size);
1766
1767 /* aperture size */
1768 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1769
1770 /* address to map to */
1771 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1772 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1773
1774 /* attbase - aperture base */
1775 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1776
1777 /* agpctrl */
1778 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1779
1780 /* gmch */
1781 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1782 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
1783 /* clear any possible AGP-related error conditions */
1784 pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
1785 return 0;
1786}
1787
1788static int intel_7505_configure(void)
1789{
1790 u32 temp;
1791 u16 temp2;
1792 struct aper_size_info_8 *current_size;
1793
1794 current_size = A_SIZE_8(agp_bridge->current_size);
1795
1796 /* aperture size */
1797 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1798
1799 /* address to map to */
1800 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1801 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1802
1803 /* attbase - aperture base */
1804 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1805
1806 /* agpctrl */
1807 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1808
1809 /* mchcfg */
1810 pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
1811 pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
1812
1813 return 0;
1814}
1815
1816/* Setup function */
Dave Jonese5524f32007-02-22 18:41:28 -05001817static const struct gatt_mask intel_generic_masks[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818{
1819 {.mask = 0x00000017, .type = 0}
1820};
1821
Dave Jonese5524f32007-02-22 18:41:28 -05001822static const struct aper_size_info_8 intel_815_sizes[2] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823{
1824 {64, 16384, 4, 0},
1825 {32, 8192, 3, 8},
1826};
1827
Dave Jonese5524f32007-02-22 18:41:28 -05001828static const struct aper_size_info_8 intel_8xx_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829{
1830 {256, 65536, 6, 0},
1831 {128, 32768, 5, 32},
1832 {64, 16384, 4, 48},
1833 {32, 8192, 3, 56},
1834 {16, 4096, 2, 60},
1835 {8, 2048, 1, 62},
1836 {4, 1024, 0, 63}
1837};
1838
Dave Jonese5524f32007-02-22 18:41:28 -05001839static const struct aper_size_info_16 intel_generic_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840{
1841 {256, 65536, 6, 0},
1842 {128, 32768, 5, 32},
1843 {64, 16384, 4, 48},
1844 {32, 8192, 3, 56},
1845 {16, 4096, 2, 60},
1846 {8, 2048, 1, 62},
1847 {4, 1024, 0, 63}
1848};
1849
Dave Jonese5524f32007-02-22 18:41:28 -05001850static const struct aper_size_info_8 intel_830mp_sizes[4] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851{
1852 {256, 65536, 6, 0},
1853 {128, 32768, 5, 32},
1854 {64, 16384, 4, 48},
1855 {32, 8192, 3, 56}
1856};
1857
Dave Jonese5524f32007-02-22 18:41:28 -05001858static const struct agp_bridge_driver intel_generic_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 .owner = THIS_MODULE,
1860 .aperture_sizes = intel_generic_sizes,
1861 .size_type = U16_APER_SIZE,
1862 .num_aperture_sizes = 7,
1863 .configure = intel_configure,
1864 .fetch_size = intel_fetch_size,
1865 .cleanup = intel_cleanup,
1866 .tlb_flush = intel_tlbflush,
1867 .mask_memory = agp_generic_mask_memory,
1868 .masks = intel_generic_masks,
1869 .agp_enable = agp_generic_enable,
1870 .cache_flush = global_cache_flush,
1871 .create_gatt_table = agp_generic_create_gatt_table,
1872 .free_gatt_table = agp_generic_free_gatt_table,
1873 .insert_memory = agp_generic_insert_memory,
1874 .remove_memory = agp_generic_remove_memory,
1875 .alloc_by_type = agp_generic_alloc_by_type,
1876 .free_by_type = agp_generic_free_by_type,
1877 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001878 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001880 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001881 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882};
1883
Dave Jonese5524f32007-02-22 18:41:28 -05001884static const struct agp_bridge_driver intel_810_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 .owner = THIS_MODULE,
1886 .aperture_sizes = intel_i810_sizes,
1887 .size_type = FIXED_APER_SIZE,
1888 .num_aperture_sizes = 2,
Joe Perchesc7258012008-03-26 14:10:02 -07001889 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 .configure = intel_i810_configure,
1891 .fetch_size = intel_i810_fetch_size,
1892 .cleanup = intel_i810_cleanup,
1893 .tlb_flush = intel_i810_tlbflush,
1894 .mask_memory = intel_i810_mask_memory,
1895 .masks = intel_i810_masks,
1896 .agp_enable = intel_i810_agp_enable,
1897 .cache_flush = global_cache_flush,
1898 .create_gatt_table = agp_generic_create_gatt_table,
1899 .free_gatt_table = agp_generic_free_gatt_table,
1900 .insert_memory = intel_i810_insert_entries,
1901 .remove_memory = intel_i810_remove_entries,
1902 .alloc_by_type = intel_i810_alloc_by_type,
1903 .free_by_type = intel_i810_free_by_type,
1904 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001905 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001907 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001908 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909};
1910
Dave Jonese5524f32007-02-22 18:41:28 -05001911static const struct agp_bridge_driver intel_815_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 .owner = THIS_MODULE,
1913 .aperture_sizes = intel_815_sizes,
1914 .size_type = U8_APER_SIZE,
1915 .num_aperture_sizes = 2,
1916 .configure = intel_815_configure,
1917 .fetch_size = intel_815_fetch_size,
1918 .cleanup = intel_8xx_cleanup,
1919 .tlb_flush = intel_8xx_tlbflush,
1920 .mask_memory = agp_generic_mask_memory,
1921 .masks = intel_generic_masks,
1922 .agp_enable = agp_generic_enable,
1923 .cache_flush = global_cache_flush,
1924 .create_gatt_table = agp_generic_create_gatt_table,
1925 .free_gatt_table = agp_generic_free_gatt_table,
1926 .insert_memory = agp_generic_insert_memory,
1927 .remove_memory = agp_generic_remove_memory,
1928 .alloc_by_type = agp_generic_alloc_by_type,
1929 .free_by_type = agp_generic_free_by_type,
1930 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001931 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001933 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10001934 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935};
1936
Dave Jonese5524f32007-02-22 18:41:28 -05001937static const struct agp_bridge_driver intel_830_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 .owner = THIS_MODULE,
1939 .aperture_sizes = intel_i830_sizes,
1940 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04001941 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07001942 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 .configure = intel_i830_configure,
1944 .fetch_size = intel_i830_fetch_size,
1945 .cleanup = intel_i830_cleanup,
1946 .tlb_flush = intel_i810_tlbflush,
1947 .mask_memory = intel_i810_mask_memory,
1948 .masks = intel_i810_masks,
1949 .agp_enable = intel_i810_agp_enable,
1950 .cache_flush = global_cache_flush,
1951 .create_gatt_table = intel_i830_create_gatt_table,
1952 .free_gatt_table = intel_i830_free_gatt_table,
1953 .insert_memory = intel_i830_insert_entries,
1954 .remove_memory = intel_i830_remove_entries,
1955 .alloc_by_type = intel_i830_alloc_by_type,
1956 .free_by_type = intel_i810_free_by_type,
1957 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001958 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001960 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001961 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10001962 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963};
1964
Dave Jonese5524f32007-02-22 18:41:28 -05001965static const struct agp_bridge_driver intel_820_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 .owner = THIS_MODULE,
1967 .aperture_sizes = intel_8xx_sizes,
1968 .size_type = U8_APER_SIZE,
1969 .num_aperture_sizes = 7,
1970 .configure = intel_820_configure,
1971 .fetch_size = intel_8xx_fetch_size,
1972 .cleanup = intel_820_cleanup,
1973 .tlb_flush = intel_820_tlbflush,
1974 .mask_memory = agp_generic_mask_memory,
1975 .masks = intel_generic_masks,
1976 .agp_enable = agp_generic_enable,
1977 .cache_flush = global_cache_flush,
1978 .create_gatt_table = agp_generic_create_gatt_table,
1979 .free_gatt_table = agp_generic_free_gatt_table,
1980 .insert_memory = agp_generic_insert_memory,
1981 .remove_memory = agp_generic_remove_memory,
1982 .alloc_by_type = agp_generic_alloc_by_type,
1983 .free_by_type = agp_generic_free_by_type,
1984 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001985 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001987 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001988 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989};
1990
Dave Jonese5524f32007-02-22 18:41:28 -05001991static const struct agp_bridge_driver intel_830mp_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992 .owner = THIS_MODULE,
1993 .aperture_sizes = intel_830mp_sizes,
1994 .size_type = U8_APER_SIZE,
1995 .num_aperture_sizes = 4,
1996 .configure = intel_830mp_configure,
1997 .fetch_size = intel_8xx_fetch_size,
1998 .cleanup = intel_8xx_cleanup,
1999 .tlb_flush = intel_8xx_tlbflush,
2000 .mask_memory = agp_generic_mask_memory,
2001 .masks = intel_generic_masks,
2002 .agp_enable = agp_generic_enable,
2003 .cache_flush = global_cache_flush,
2004 .create_gatt_table = agp_generic_create_gatt_table,
2005 .free_gatt_table = agp_generic_free_gatt_table,
2006 .insert_memory = agp_generic_insert_memory,
2007 .remove_memory = agp_generic_remove_memory,
2008 .alloc_by_type = agp_generic_alloc_by_type,
2009 .free_by_type = agp_generic_free_by_type,
2010 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002011 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002013 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002014 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015};
2016
Dave Jonese5524f32007-02-22 18:41:28 -05002017static const struct agp_bridge_driver intel_840_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018 .owner = THIS_MODULE,
2019 .aperture_sizes = intel_8xx_sizes,
2020 .size_type = U8_APER_SIZE,
2021 .num_aperture_sizes = 7,
2022 .configure = intel_840_configure,
2023 .fetch_size = intel_8xx_fetch_size,
2024 .cleanup = intel_8xx_cleanup,
2025 .tlb_flush = intel_8xx_tlbflush,
2026 .mask_memory = agp_generic_mask_memory,
2027 .masks = intel_generic_masks,
2028 .agp_enable = agp_generic_enable,
2029 .cache_flush = global_cache_flush,
2030 .create_gatt_table = agp_generic_create_gatt_table,
2031 .free_gatt_table = agp_generic_free_gatt_table,
2032 .insert_memory = agp_generic_insert_memory,
2033 .remove_memory = agp_generic_remove_memory,
2034 .alloc_by_type = agp_generic_alloc_by_type,
2035 .free_by_type = agp_generic_free_by_type,
2036 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002037 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002039 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002040 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041};
2042
Dave Jonese5524f32007-02-22 18:41:28 -05002043static const struct agp_bridge_driver intel_845_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 .owner = THIS_MODULE,
2045 .aperture_sizes = intel_8xx_sizes,
2046 .size_type = U8_APER_SIZE,
2047 .num_aperture_sizes = 7,
2048 .configure = intel_845_configure,
2049 .fetch_size = intel_8xx_fetch_size,
2050 .cleanup = intel_8xx_cleanup,
2051 .tlb_flush = intel_8xx_tlbflush,
2052 .mask_memory = agp_generic_mask_memory,
2053 .masks = intel_generic_masks,
2054 .agp_enable = agp_generic_enable,
2055 .cache_flush = global_cache_flush,
2056 .create_gatt_table = agp_generic_create_gatt_table,
2057 .free_gatt_table = agp_generic_free_gatt_table,
2058 .insert_memory = agp_generic_insert_memory,
2059 .remove_memory = agp_generic_remove_memory,
2060 .alloc_by_type = agp_generic_alloc_by_type,
2061 .free_by_type = agp_generic_free_by_type,
2062 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002063 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002065 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002066 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10002067 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068};
2069
Dave Jonese5524f32007-02-22 18:41:28 -05002070static const struct agp_bridge_driver intel_850_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 .owner = THIS_MODULE,
2072 .aperture_sizes = intel_8xx_sizes,
2073 .size_type = U8_APER_SIZE,
2074 .num_aperture_sizes = 7,
2075 .configure = intel_850_configure,
2076 .fetch_size = intel_8xx_fetch_size,
2077 .cleanup = intel_8xx_cleanup,
2078 .tlb_flush = intel_8xx_tlbflush,
2079 .mask_memory = agp_generic_mask_memory,
2080 .masks = intel_generic_masks,
2081 .agp_enable = agp_generic_enable,
2082 .cache_flush = global_cache_flush,
2083 .create_gatt_table = agp_generic_create_gatt_table,
2084 .free_gatt_table = agp_generic_free_gatt_table,
2085 .insert_memory = agp_generic_insert_memory,
2086 .remove_memory = agp_generic_remove_memory,
2087 .alloc_by_type = agp_generic_alloc_by_type,
2088 .free_by_type = agp_generic_free_by_type,
2089 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002090 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002092 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002093 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094};
2095
Dave Jonese5524f32007-02-22 18:41:28 -05002096static const struct agp_bridge_driver intel_860_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097 .owner = THIS_MODULE,
2098 .aperture_sizes = intel_8xx_sizes,
2099 .size_type = U8_APER_SIZE,
2100 .num_aperture_sizes = 7,
2101 .configure = intel_860_configure,
2102 .fetch_size = intel_8xx_fetch_size,
2103 .cleanup = intel_8xx_cleanup,
2104 .tlb_flush = intel_8xx_tlbflush,
2105 .mask_memory = agp_generic_mask_memory,
2106 .masks = intel_generic_masks,
2107 .agp_enable = agp_generic_enable,
2108 .cache_flush = global_cache_flush,
2109 .create_gatt_table = agp_generic_create_gatt_table,
2110 .free_gatt_table = agp_generic_free_gatt_table,
2111 .insert_memory = agp_generic_insert_memory,
2112 .remove_memory = agp_generic_remove_memory,
2113 .alloc_by_type = agp_generic_alloc_by_type,
2114 .free_by_type = agp_generic_free_by_type,
2115 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002116 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002118 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002119 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120};
2121
Dave Jonese5524f32007-02-22 18:41:28 -05002122static const struct agp_bridge_driver intel_915_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123 .owner = THIS_MODULE,
2124 .aperture_sizes = intel_i830_sizes,
2125 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04002126 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07002127 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 .configure = intel_i915_configure,
Eric Anholtc41e0de2006-12-19 12:57:24 -08002129 .fetch_size = intel_i9xx_fetch_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130 .cleanup = intel_i915_cleanup,
2131 .tlb_flush = intel_i810_tlbflush,
2132 .mask_memory = intel_i810_mask_memory,
2133 .masks = intel_i810_masks,
2134 .agp_enable = intel_i810_agp_enable,
2135 .cache_flush = global_cache_flush,
2136 .create_gatt_table = intel_i915_create_gatt_table,
2137 .free_gatt_table = intel_i830_free_gatt_table,
2138 .insert_memory = intel_i915_insert_entries,
2139 .remove_memory = intel_i915_remove_entries,
2140 .alloc_by_type = intel_i830_alloc_by_type,
2141 .free_by_type = intel_i810_free_by_type,
2142 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002143 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002145 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002146 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002147 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002148#ifdef USE_PCI_DMA_API
2149 .agp_map_page = intel_agp_map_page,
2150 .agp_unmap_page = intel_agp_unmap_page,
2151 .agp_map_memory = intel_agp_map_memory,
2152 .agp_unmap_memory = intel_agp_unmap_memory,
2153#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154};
2155
Dave Jonese5524f32007-02-22 18:41:28 -05002156static const struct agp_bridge_driver intel_i965_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002157 .owner = THIS_MODULE,
2158 .aperture_sizes = intel_i830_sizes,
2159 .size_type = FIXED_APER_SIZE,
2160 .num_aperture_sizes = 4,
2161 .needs_scratch_page = true,
Dave Airlie0e480e52008-06-19 14:57:31 +10002162 .configure = intel_i915_configure,
2163 .fetch_size = intel_i9xx_fetch_size,
Dave Airlie62c96b92008-06-19 14:27:53 +10002164 .cleanup = intel_i915_cleanup,
2165 .tlb_flush = intel_i810_tlbflush,
2166 .mask_memory = intel_i965_mask_memory,
2167 .masks = intel_i810_masks,
2168 .agp_enable = intel_i810_agp_enable,
2169 .cache_flush = global_cache_flush,
2170 .create_gatt_table = intel_i965_create_gatt_table,
2171 .free_gatt_table = intel_i830_free_gatt_table,
2172 .insert_memory = intel_i915_insert_entries,
2173 .remove_memory = intel_i915_remove_entries,
2174 .alloc_by_type = intel_i830_alloc_by_type,
2175 .free_by_type = intel_i810_free_by_type,
2176 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002177 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002178 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002179 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002180 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002181 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002182#ifdef USE_PCI_DMA_API
2183 .agp_map_page = intel_agp_map_page,
2184 .agp_unmap_page = intel_agp_unmap_page,
2185 .agp_map_memory = intel_agp_map_memory,
2186 .agp_unmap_memory = intel_agp_unmap_memory,
2187#endif
Eric Anholt65c25aa2006-09-06 11:57:18 -04002188};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189
Dave Jonese5524f32007-02-22 18:41:28 -05002190static const struct agp_bridge_driver intel_7505_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 .owner = THIS_MODULE,
2192 .aperture_sizes = intel_8xx_sizes,
2193 .size_type = U8_APER_SIZE,
2194 .num_aperture_sizes = 7,
2195 .configure = intel_7505_configure,
2196 .fetch_size = intel_8xx_fetch_size,
2197 .cleanup = intel_8xx_cleanup,
2198 .tlb_flush = intel_8xx_tlbflush,
2199 .mask_memory = agp_generic_mask_memory,
2200 .masks = intel_generic_masks,
2201 .agp_enable = agp_generic_enable,
2202 .cache_flush = global_cache_flush,
2203 .create_gatt_table = agp_generic_create_gatt_table,
2204 .free_gatt_table = agp_generic_free_gatt_table,
2205 .insert_memory = agp_generic_insert_memory,
2206 .remove_memory = agp_generic_remove_memory,
2207 .alloc_by_type = agp_generic_alloc_by_type,
2208 .free_by_type = agp_generic_free_by_type,
2209 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002210 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002212 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002213 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214};
2215
Wang Zhenyu874808c62007-06-06 11:16:25 +08002216static const struct agp_bridge_driver intel_g33_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002217 .owner = THIS_MODULE,
2218 .aperture_sizes = intel_i830_sizes,
2219 .size_type = FIXED_APER_SIZE,
2220 .num_aperture_sizes = 4,
2221 .needs_scratch_page = true,
2222 .configure = intel_i915_configure,
2223 .fetch_size = intel_i9xx_fetch_size,
2224 .cleanup = intel_i915_cleanup,
2225 .tlb_flush = intel_i810_tlbflush,
2226 .mask_memory = intel_i965_mask_memory,
2227 .masks = intel_i810_masks,
2228 .agp_enable = intel_i810_agp_enable,
2229 .cache_flush = global_cache_flush,
2230 .create_gatt_table = intel_i915_create_gatt_table,
2231 .free_gatt_table = intel_i830_free_gatt_table,
2232 .insert_memory = intel_i915_insert_entries,
2233 .remove_memory = intel_i915_remove_entries,
2234 .alloc_by_type = intel_i830_alloc_by_type,
2235 .free_by_type = intel_i810_free_by_type,
2236 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002237 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002238 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002239 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002240 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002241 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002242#ifdef USE_PCI_DMA_API
2243 .agp_map_page = intel_agp_map_page,
2244 .agp_unmap_page = intel_agp_unmap_page,
2245 .agp_map_memory = intel_agp_map_memory,
2246 .agp_unmap_memory = intel_agp_unmap_memory,
2247#endif
Wang Zhenyu874808c62007-06-06 11:16:25 +08002248};
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002249
2250static int find_gmch(u16 device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251{
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002252 struct pci_dev *gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002254 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
2255 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
2256 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
Dave Airlief011ae72008-01-25 11:23:04 +10002257 device, gmch_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 }
2259
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002260 if (!gmch_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261 return 0;
2262
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002263 intel_private.pcidev = gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264 return 1;
2265}
2266
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002267/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
2268 * driver and gmch_driver must be non-null, and find_gmch will determine
2269 * which one should be used if a gmch_chip_id is present.
2270 */
2271static const struct intel_driver_description {
2272 unsigned int chip_id;
2273 unsigned int gmch_chip_id;
Wang Zhenyu88889852007-06-14 10:01:04 +08002274 unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002275 char *name;
2276 const struct agp_bridge_driver *driver;
2277 const struct agp_bridge_driver *gmch_driver;
2278} intel_agp_chipsets[] = {
Wang Zhenyu88889852007-06-14 10:01:04 +08002279 { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
2280 { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
2281 { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
2282 { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002283 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002284 { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002285 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002286 { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002287 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002288 { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
2289 &intel_815_driver, &intel_810_driver },
2290 { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
2291 { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
2292 { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002293 &intel_830mp_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002294 { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
2295 { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
2296 { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002297 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002298 { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
Stefan Husemann347486b2009-04-13 14:40:10 -07002299 { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
2300 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002301 { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
2302 { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002303 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002304 { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
2305 { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002306 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002307 { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
Carlos Martíne914a362008-01-24 10:34:09 +10002308 { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
2309 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002310 { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002311 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002312 { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002313 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002314 { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002315 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002316 { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002317 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002318 { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002319 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002320 { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002321 NULL, &intel_i965_driver },
Zhenyu Wang9119f852008-01-23 15:49:26 +10002322 { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002323 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002324 { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002325 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002326 { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002327 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002328 { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002329 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002330 { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002331 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002332 { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
2333 { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
2334 { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002335 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002336 { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002337 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002338 { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002339 NULL, &intel_g33_driver },
Shaohua Li21778322009-02-23 15:19:16 +08002340 { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
2341 NULL, &intel_g33_driver },
2342 { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
2343 NULL, &intel_g33_driver },
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002344 { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
Eric Anholtb854b2a2008-12-22 18:56:27 -08002345 "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002346 { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
2347 "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
2348 { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
2349 "Q45/Q43", NULL, &intel_i965_driver },
2350 { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
2351 "G45/G43", NULL, &intel_i965_driver },
Fabian Henze38d8a952009-09-08 00:59:58 +08002352 { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
2353 "B43", NULL, &intel_i965_driver },
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002354 { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
2355 "G41", NULL, &intel_i965_driver },
Zhenyu Wang32cb0552009-06-05 15:38:36 +08002356 { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
2357 "IGDNG/D", NULL, &intel_i965_driver },
2358 { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
2359 "IGDNG/M", NULL, &intel_i965_driver },
Zhenyu Wang07fb6112009-08-13 18:57:29 +08002360 { PCI_DEVICE_ID_INTEL_IGDNG_MA_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
2361 "IGDNG/MA", NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002362 { 0, 0, 0, NULL, NULL, NULL }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002363};
2364
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365static int __devinit agp_intel_probe(struct pci_dev *pdev,
2366 const struct pci_device_id *ent)
2367{
2368 struct agp_bridge_data *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369 u8 cap_ptr = 0;
2370 struct resource *r;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002371 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372
2373 cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
2374
2375 bridge = agp_alloc_bridge();
2376 if (!bridge)
2377 return -ENOMEM;
2378
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002379 for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
2380 /* In case that multiple models of gfx chip may
2381 stand on same host bridge type, this can be
2382 sure we detect the right IGD. */
Wang Zhenyu88889852007-06-14 10:01:04 +08002383 if (pdev->device == intel_agp_chipsets[i].chip_id) {
2384 if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
2385 find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
2386 bridge->driver =
2387 intel_agp_chipsets[i].gmch_driver;
2388 break;
2389 } else if (intel_agp_chipsets[i].multi_gmch_chip) {
2390 continue;
2391 } else {
2392 bridge->driver = intel_agp_chipsets[i].driver;
2393 break;
2394 }
2395 }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002396 }
2397
2398 if (intel_agp_chipsets[i].name == NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002400 dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
2401 pdev->vendor, pdev->device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402 agp_put_bridge(bridge);
2403 return -ENODEV;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002404 }
2405
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002406 if (bridge->driver == NULL) {
Wang Zhenyu47d46372007-06-21 13:43:18 +08002407 /* bridge has no AGP and no IGD detected */
2408 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002409 dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
2410 intel_agp_chipsets[i].gmch_chip_id);
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002411 agp_put_bridge(bridge);
2412 return -ENODEV;
Dave Airlief011ae72008-01-25 11:23:04 +10002413 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414
2415 bridge->dev = pdev;
2416 bridge->capndx = cap_ptr;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002417 bridge->dev_private_data = &intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002419 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420
2421 /*
2422 * The following fixes the case where the BIOS has "forgotten" to
2423 * provide an address range for the GART.
2424 * 20030610 - hamish@zot.org
2425 */
2426 r = &pdev->resource[0];
2427 if (!r->start && r->end) {
Dave Jones6a92a4e2006-02-28 00:54:25 -05002428 if (pci_assign_resource(pdev, 0)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002429 dev_err(&pdev->dev, "can't assign resource 0\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002430 agp_put_bridge(bridge);
2431 return -ENODEV;
2432 }
2433 }
2434
2435 /*
2436 * If the device has not been properly setup, the following will catch
2437 * the problem and should stop the system from crashing.
2438 * 20030610 - hamish@zot.org
2439 */
2440 if (pci_enable_device(pdev)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002441 dev_err(&pdev->dev, "can't enable PCI device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442 agp_put_bridge(bridge);
2443 return -ENODEV;
2444 }
2445
2446 /* Fill in the mode register */
2447 if (cap_ptr) {
2448 pci_read_config_dword(pdev,
2449 bridge->capndx+PCI_AGP_STATUS,
2450 &bridge->mode);
2451 }
2452
David Woodhouseec402ba2009-11-18 10:22:46 +00002453 if (bridge->driver->mask_memory == intel_i965_mask_memory)
2454 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
2455 dev_err(&intel_private.pcidev->dev,
2456 "set gfx device dma mask 36bit failed!\n");
2457
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458 pci_set_drvdata(pdev, bridge);
2459 return agp_add_bridge(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460}
2461
2462static void __devexit agp_intel_remove(struct pci_dev *pdev)
2463{
2464 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
2465
2466 agp_remove_bridge(bridge);
2467
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002468 if (intel_private.pcidev)
2469 pci_dev_put(intel_private.pcidev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470
2471 agp_put_bridge(bridge);
2472}
2473
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002474#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475static int agp_intel_resume(struct pci_dev *pdev)
2476{
2477 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
Keith Packarda8c84df2008-07-31 15:48:07 +10002478 int ret_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 if (bridge->driver == &intel_generic_driver)
2481 intel_configure();
2482 else if (bridge->driver == &intel_850_driver)
2483 intel_850_configure();
2484 else if (bridge->driver == &intel_845_driver)
2485 intel_845_configure();
2486 else if (bridge->driver == &intel_830mp_driver)
2487 intel_830mp_configure();
2488 else if (bridge->driver == &intel_915_driver)
2489 intel_i915_configure();
2490 else if (bridge->driver == &intel_830_driver)
2491 intel_i830_configure();
2492 else if (bridge->driver == &intel_810_driver)
2493 intel_i810_configure();
Dave Jones08da3f42006-09-10 21:09:26 -04002494 else if (bridge->driver == &intel_i965_driver)
2495 intel_i915_configure();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496
Keith Packarda8c84df2008-07-31 15:48:07 +10002497 ret_val = agp_rebind_memory();
2498 if (ret_val != 0)
2499 return ret_val;
2500
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501 return 0;
2502}
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002503#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504
2505static struct pci_device_id agp_intel_pci_table[] = {
2506#define ID(x) \
2507 { \
2508 .class = (PCI_CLASS_BRIDGE_HOST << 8), \
2509 .class_mask = ~0, \
2510 .vendor = PCI_VENDOR_ID_INTEL, \
2511 .device = x, \
2512 .subvendor = PCI_ANY_ID, \
2513 .subdevice = PCI_ANY_ID, \
2514 }
2515 ID(PCI_DEVICE_ID_INTEL_82443LX_0),
2516 ID(PCI_DEVICE_ID_INTEL_82443BX_0),
2517 ID(PCI_DEVICE_ID_INTEL_82443GX_0),
2518 ID(PCI_DEVICE_ID_INTEL_82810_MC1),
2519 ID(PCI_DEVICE_ID_INTEL_82810_MC3),
2520 ID(PCI_DEVICE_ID_INTEL_82810E_MC),
2521 ID(PCI_DEVICE_ID_INTEL_82815_MC),
2522 ID(PCI_DEVICE_ID_INTEL_82820_HB),
2523 ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
2524 ID(PCI_DEVICE_ID_INTEL_82830_HB),
2525 ID(PCI_DEVICE_ID_INTEL_82840_HB),
2526 ID(PCI_DEVICE_ID_INTEL_82845_HB),
2527 ID(PCI_DEVICE_ID_INTEL_82845G_HB),
2528 ID(PCI_DEVICE_ID_INTEL_82850_HB),
Stefan Husemann347486b2009-04-13 14:40:10 -07002529 ID(PCI_DEVICE_ID_INTEL_82854_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530 ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
2531 ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
2532 ID(PCI_DEVICE_ID_INTEL_82860_HB),
2533 ID(PCI_DEVICE_ID_INTEL_82865_HB),
2534 ID(PCI_DEVICE_ID_INTEL_82875_HB),
2535 ID(PCI_DEVICE_ID_INTEL_7505_0),
2536 ID(PCI_DEVICE_ID_INTEL_7205_0),
Carlos Martíne914a362008-01-24 10:34:09 +10002537 ID(PCI_DEVICE_ID_INTEL_E7221_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 ID(PCI_DEVICE_ID_INTEL_82915G_HB),
2539 ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
Alan Hourihaned0de98f2005-05-31 19:50:49 +01002540 ID(PCI_DEVICE_ID_INTEL_82945G_HB),
Alan Hourihane3b0e8ea2006-01-19 14:08:40 +00002541 ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002542 ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
Shaohua Li21778322009-02-23 15:19:16 +08002543 ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
2544 ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002545 ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
Zhenyu Wang9119f852008-01-23 15:49:26 +10002546 ID(PCI_DEVICE_ID_INTEL_82G35_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002547 ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
2548 ID(PCI_DEVICE_ID_INTEL_82965G_HB),
Wang Zhenyu4598af32007-04-09 08:51:36 +08002549 ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002550 ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
Wang Zhenyu874808c62007-06-06 11:16:25 +08002551 ID(PCI_DEVICE_ID_INTEL_G33_HB),
2552 ID(PCI_DEVICE_ID_INTEL_Q35_HB),
2553 ID(PCI_DEVICE_ID_INTEL_Q33_HB),
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002554 ID(PCI_DEVICE_ID_INTEL_GM45_HB),
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002555 ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
2556 ID(PCI_DEVICE_ID_INTEL_Q45_HB),
2557 ID(PCI_DEVICE_ID_INTEL_G45_HB),
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002558 ID(PCI_DEVICE_ID_INTEL_G41_HB),
Fabian Henze38d8a952009-09-08 00:59:58 +08002559 ID(PCI_DEVICE_ID_INTEL_B43_HB),
Zhenyu Wang32cb0552009-06-05 15:38:36 +08002560 ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
2561 ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
Zhenyu Wang07fb6112009-08-13 18:57:29 +08002562 ID(PCI_DEVICE_ID_INTEL_IGDNG_MA_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563 { }
2564};
2565
2566MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
2567
2568static struct pci_driver agp_intel_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569 .name = "agpgart-intel",
2570 .id_table = agp_intel_pci_table,
2571 .probe = agp_intel_probe,
2572 .remove = __devexit_p(agp_intel_remove),
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002573#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002574 .resume = agp_intel_resume,
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002575#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002576};
2577
2578static int __init agp_intel_init(void)
2579{
2580 if (agp_off)
2581 return -EINVAL;
2582 return pci_register_driver(&agp_intel_pci_driver);
2583}
2584
2585static void __exit agp_intel_cleanup(void)
2586{
2587 pci_unregister_driver(&agp_intel_pci_driver);
2588}
2589
2590module_init(agp_intel_init);
2591module_exit(agp_intel_cleanup);
2592
Dave Jonesf4432c52008-10-20 13:31:45 -04002593MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594MODULE_LICENSE("GPL and additional rights");