blob: 85d00ebb3dfe4686af01142c5ac176b5035ecb66 [file] [log] [blame]
Ofir Cohen06789f12012-01-16 09:43:13 +02001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/irq.h>
17#include <linux/io.h>
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -070018#include <linux/platform_data/qcom_crypto_device.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020019#include <linux/dma-mapping.h>
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -080020#include <sound/msm-dai-q6.h>
21#include <sound/apr_audio.h>
Ofir Cohen94213a72012-05-03 14:26:32 +030022#include <linux/usb/android.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070023#include <asm/hardware/gic.h>
Sahitya Tummala38295432011-09-29 10:08:45 +053024#include <asm/mach/flash.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070025#include <mach/board.h>
26#include <mach/msm_iomap.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020027#include <mach/msm_hsusb.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070028#include <mach/irqs.h>
29#include <mach/socinfo.h>
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060030#include <mach/rpm.h>
Gagan Mac7a827642011-09-22 19:42:21 -060031#include <mach/msm_bus_board.h>
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -070032#include <asm/hardware/cache-l2x0.h>
Yan He092b7272011-09-21 15:25:03 -070033#include <mach/msm_sps.h>
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070034#include <mach/dma.h>
Matt Wagantall7cca4642012-02-01 16:43:24 -080035#include "pm.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070036#include "devices.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053037#include <mach/mpm.h>
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060038#include "spm.h"
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060039#include "rpm_resources.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070040#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060041#include "rpm_stats.h"
42#include "rpm_log.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070043
Harini Jayaramaneba52672011-09-08 15:13:00 -060044/* Address of GSBI blocks */
45#define MSM_GSBI1_PHYS 0x16000000
46#define MSM_GSBI2_PHYS 0x16100000
47#define MSM_GSBI3_PHYS 0x16200000
Rohit Vaswani09666872011-08-23 17:41:54 -070048#define MSM_GSBI4_PHYS 0x16300000
Harini Jayaramaneba52672011-09-08 15:13:00 -060049#define MSM_GSBI5_PHYS 0x16400000
50
Rohit Vaswani09666872011-08-23 17:41:54 -070051#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
52
Harini Jayaramaneba52672011-09-08 15:13:00 -060053/* GSBI QUP devices */
54#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
55#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
56#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
57#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
58#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
59#define MSM_QUP_SIZE SZ_4K
60
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -070061/* Address of SSBI CMD */
62#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
63#define MSM_PMIC_SSBI_SIZE SZ_4K
64
Venkat Sudhir5efc4912012-05-15 17:10:35 -070065#define MSM_GPIO_I2C_CLK 16
66#define MSM_GPIO_I2C_SDA 17
67
Jeff Ohlstein7e668552011-10-06 16:17:25 -070068static struct msm_watchdog_pdata msm_watchdog_pdata = {
69 .pet_time = 10000,
70 .bark_time = 11000,
Rohit Vaswaniead426f2012-01-05 20:24:52 -080071 .has_secure = false,
72 .use_kernel_fiq = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070073};
74
75struct platform_device msm9615_device_watchdog = {
76 .name = "msm_watchdog",
77 .id = -1,
78 .dev = {
79 .platform_data = &msm_watchdog_pdata,
80 },
81};
82
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070083static struct resource msm_dmov_resource[] = {
84 {
85 .start = ADM_0_SCSS_1_IRQ,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070086 .flags = IORESOURCE_IRQ,
87 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070088 {
89 .start = 0x18320000,
90 .end = 0x18320000 + SZ_1M - 1,
91 .flags = IORESOURCE_MEM,
92 },
93};
94
95static struct msm_dmov_pdata msm_dmov_pdata = {
96 .sd = 1,
97 .sd_size = 0x800,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070098};
99
100struct platform_device msm9615_device_dmov = {
101 .name = "msm_dmov",
102 .id = -1,
103 .resource = msm_dmov_resource,
104 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700105 .dev = {
106 .platform_data = &msm_dmov_pdata,
107 },
Jeff Ohlsteind19bf442011-09-09 12:48:18 -0700108};
109
Ofir Cohen40a4e862011-12-08 15:17:52 +0200110#define MSM_USB_BAM_BASE 0x12502000
Ofir Cohen010009b2012-01-26 16:49:17 +0200111#define MSM_USB_BAM_SIZE SZ_16K
112#define MSM_HSIC_BAM_BASE 0x12542000
113#define MSM_HSIC_BAM_SIZE SZ_16K
Ofir Cohen40a4e862011-12-08 15:17:52 +0200114
Amit Blay5e4ec192011-10-20 09:16:54 +0200115static struct resource resources_otg[] = {
116 {
117 .start = MSM9615_HSUSB_PHYS,
118 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
119 .flags = IORESOURCE_MEM,
120 },
121 {
122 .start = USB1_HS_IRQ,
123 .end = USB1_HS_IRQ,
124 .flags = IORESOURCE_IRQ,
125 },
126};
127
128struct platform_device msm_device_otg = {
129 .name = "msm_otg",
130 .id = -1,
131 .num_resources = ARRAY_SIZE(resources_otg),
132 .resource = resources_otg,
133 .dev = {
134 .coherent_dma_mask = DMA_BIT_MASK(32),
135 },
136};
137
Amit Blay9b033682012-05-24 16:59:23 +0300138#define MSM_HSUSB_RESUME_GPIO 79
139
Amit Blay5e4ec192011-10-20 09:16:54 +0200140static struct resource resources_hsusb[] = {
141 {
142 .start = MSM9615_HSUSB_PHYS,
143 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
144 .flags = IORESOURCE_MEM,
145 },
146 {
147 .start = USB1_HS_IRQ,
148 .end = USB1_HS_IRQ,
149 .flags = IORESOURCE_IRQ,
150 },
Amit Blay9b033682012-05-24 16:59:23 +0300151 {
152 .start = MSM_HSUSB_RESUME_GPIO,
153 .end = MSM_HSUSB_RESUME_GPIO,
154 .name = "USB_RESUME",
155 .flags = IORESOURCE_IO,
156 },
Amit Blay5e4ec192011-10-20 09:16:54 +0200157};
158
Ofir Cohen40a4e862011-12-08 15:17:52 +0200159static struct resource resources_usb_bam[] = {
160 {
161 .name = "usb_bam_addr",
162 .start = MSM_USB_BAM_BASE,
Ofir Cohen010009b2012-01-26 16:49:17 +0200163 .end = MSM_USB_BAM_BASE + MSM_USB_BAM_SIZE - 1,
Ofir Cohen40a4e862011-12-08 15:17:52 +0200164 .flags = IORESOURCE_MEM,
165 },
166 {
167 .name = "usb_bam_irq",
168 .start = USB1_HS_BAM_IRQ,
169 .end = USB1_HS_BAM_IRQ,
170 .flags = IORESOURCE_IRQ,
171 },
Ofir Cohen010009b2012-01-26 16:49:17 +0200172 {
173 .name = "hsic_bam_addr",
174 .start = MSM_HSIC_BAM_BASE,
175 .end = MSM_HSIC_BAM_BASE + MSM_HSIC_BAM_SIZE - 1,
176 .flags = IORESOURCE_MEM,
177 },
178 {
179 .name = "hsic_bam_irq",
180 .start = USB_HSIC_BAM_IRQ,
181 .end = USB_HSIC_BAM_IRQ,
182 .flags = IORESOURCE_IRQ,
183 },
Ofir Cohen40a4e862011-12-08 15:17:52 +0200184};
185
186struct platform_device msm_device_usb_bam = {
187 .name = "usb_bam",
188 .id = -1,
189 .num_resources = ARRAY_SIZE(resources_usb_bam),
190 .resource = resources_usb_bam,
191};
192
Amit Blay5e4ec192011-10-20 09:16:54 +0200193struct platform_device msm_device_gadget_peripheral = {
194 .name = "msm_hsusb",
195 .id = -1,
196 .num_resources = ARRAY_SIZE(resources_hsusb),
197 .resource = resources_hsusb,
198 .dev = {
199 .coherent_dma_mask = DMA_BIT_MASK(32),
200 },
201};
202
Ofir Cohen06789f12012-01-16 09:43:13 +0200203static struct resource resources_hsic_peripheral[] = {
204 {
205 .start = MSM9615_HSIC_PHYS,
206 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
207 .flags = IORESOURCE_MEM,
208 },
209 {
210 .start = USB_HSIC_IRQ,
211 .end = USB_HSIC_IRQ,
212 .flags = IORESOURCE_IRQ,
213 },
214};
215
216struct platform_device msm_device_hsic_peripheral = {
217 .name = "msm_hsic_peripheral",
218 .id = -1,
219 .num_resources = ARRAY_SIZE(resources_hsic_peripheral),
220 .resource = resources_hsic_peripheral,
221 .dev = {
222 .coherent_dma_mask = DMA_BIT_MASK(32),
223 },
224};
225
Amit Blay6a8d4f32011-11-21 10:36:25 +0200226static struct resource resources_hsusb_host[] = {
227 {
228 .start = MSM9615_HSUSB_PHYS,
229 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_PHYS - 1,
230 .flags = IORESOURCE_MEM,
231 },
232 {
233 .start = USB1_HS_IRQ,
234 .end = USB1_HS_IRQ,
235 .flags = IORESOURCE_IRQ,
236 },
237};
238
239static u64 dma_mask = DMA_BIT_MASK(32);
240struct platform_device msm_device_hsusb_host = {
241 .name = "msm_hsusb_host",
242 .id = -1,
243 .num_resources = ARRAY_SIZE(resources_hsusb_host),
244 .resource = resources_hsusb_host,
245 .dev = {
246 .dma_mask = &dma_mask,
247 .coherent_dma_mask = 0xffffffff,
248 },
249};
250
Lena Salman65bcf372012-02-14 15:33:32 +0200251static struct resource resources_hsic_host[] = {
252 {
253 .start = MSM9615_HSIC_PHYS,
254 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
255 .flags = IORESOURCE_MEM,
256 },
257 {
258 .start = USB_HSIC_IRQ,
259 .end = USB_HSIC_IRQ,
260 .flags = IORESOURCE_IRQ,
261 },
262};
263
264struct platform_device msm_device_hsic_host = {
265 .name = "msm_hsic_host",
266 .id = -1,
267 .num_resources = ARRAY_SIZE(resources_hsic_host),
268 .resource = resources_hsic_host,
269 .dev = {
270 .dma_mask = &dma_mask,
271 .coherent_dma_mask = 0xffffffff,
272 },
273};
274
Rohit Vaswani09666872011-08-23 17:41:54 -0700275static struct resource resources_uart_gsbi4[] = {
276 {
277 .start = GSBI4_UARTDM_IRQ,
278 .end = GSBI4_UARTDM_IRQ,
279 .flags = IORESOURCE_IRQ,
280 },
281 {
282 .start = MSM_UART4DM_PHYS,
283 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
284 .name = "uartdm_resource",
285 .flags = IORESOURCE_MEM,
286 },
287 {
288 .start = MSM_GSBI4_PHYS,
289 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
290 .name = "gsbi_resource",
291 .flags = IORESOURCE_MEM,
292 },
293};
294
295struct platform_device msm9615_device_uart_gsbi4 = {
296 .name = "msm_serial_hsl",
297 .id = 0,
298 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
299 .resource = resources_uart_gsbi4,
300};
301
Harini Jayaramaneba52672011-09-08 15:13:00 -0600302static struct resource resources_qup_i2c_gsbi5[] = {
303 {
304 .name = "gsbi_qup_i2c_addr",
305 .start = MSM_GSBI5_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600306 .end = MSM_GSBI5_PHYS + 4 - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600307 .flags = IORESOURCE_MEM,
308 },
309 {
310 .name = "qup_phys_addr",
311 .start = MSM_GSBI5_QUP_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600312 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600313 .flags = IORESOURCE_MEM,
314 },
315 {
316 .name = "qup_err_intr",
317 .start = GSBI5_QUP_IRQ,
318 .end = GSBI5_QUP_IRQ,
319 .flags = IORESOURCE_IRQ,
320 },
Venkat Sudhir5efc4912012-05-15 17:10:35 -0700321 {
322 .name = "i2c_clk",
323 .start = MSM_GPIO_I2C_CLK,
324 .end = MSM_GPIO_I2C_CLK,
325 .flags = IORESOURCE_IO,
326 },
327 {
328 .name = "i2c_sda",
329 .start = MSM_GPIO_I2C_SDA,
330 .end = MSM_GPIO_I2C_SDA,
331 .flags = IORESOURCE_IO,
332
333 },
Harini Jayaramaneba52672011-09-08 15:13:00 -0600334};
335
336struct platform_device msm9615_device_qup_i2c_gsbi5 = {
337 .name = "qup_i2c",
338 .id = 0,
339 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
340 .resource = resources_qup_i2c_gsbi5,
341};
342
Harini Jayaraman738c9312011-09-08 15:22:38 -0600343static struct resource resources_qup_spi_gsbi3[] = {
344 {
345 .name = "spi_base",
346 .start = MSM_GSBI3_QUP_PHYS,
347 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
348 .flags = IORESOURCE_MEM,
349 },
350 {
351 .name = "gsbi_base",
352 .start = MSM_GSBI3_PHYS,
353 .end = MSM_GSBI3_PHYS + 4 - 1,
354 .flags = IORESOURCE_MEM,
355 },
356 {
357 .name = "spi_irq_in",
358 .start = GSBI3_QUP_IRQ,
359 .end = GSBI3_QUP_IRQ,
360 .flags = IORESOURCE_IRQ,
361 },
362};
363
364struct platform_device msm9615_device_qup_spi_gsbi3 = {
365 .name = "spi_qsd",
366 .id = 0,
367 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi3),
368 .resource = resources_qup_spi_gsbi3,
369};
370
Sagar Dharia2a5378d2011-12-01 20:00:11 -0700371#define LPASS_SLIMBUS_PHYS 0x28080000
372#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
373#define LPASS_SLIMBUS_SLEW (MSM9615_TLMM_PHYS + 0x207C)
374/* Board info for the slimbus slave device */
375static struct resource slimbus_res[] = {
376 {
377 .start = LPASS_SLIMBUS_PHYS,
378 .end = LPASS_SLIMBUS_PHYS + 8191,
379 .flags = IORESOURCE_MEM,
380 .name = "slimbus_physical",
381 },
382 {
383 .start = LPASS_SLIMBUS_BAM_PHYS,
384 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
385 .flags = IORESOURCE_MEM,
386 .name = "slimbus_bam_physical",
387 },
388 {
389 .start = LPASS_SLIMBUS_SLEW,
390 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
391 .flags = IORESOURCE_MEM,
392 .name = "slimbus_slew_reg",
393 },
394 {
395 .start = SLIMBUS0_CORE_EE1_IRQ,
396 .end = SLIMBUS0_CORE_EE1_IRQ,
397 .flags = IORESOURCE_IRQ,
398 .name = "slimbus_irq",
399 },
400 {
401 .start = SLIMBUS0_BAM_EE1_IRQ,
402 .end = SLIMBUS0_BAM_EE1_IRQ,
403 .flags = IORESOURCE_IRQ,
404 .name = "slimbus_bam_irq",
405 },
406};
407
408struct platform_device msm9615_slim_ctrl = {
409 .name = "msm_slim_ctrl",
410 .id = 1,
411 .num_resources = ARRAY_SIZE(slimbus_res),
412 .resource = slimbus_res,
413 .dev = {
414 .coherent_dma_mask = 0xffffffffULL,
415 },
416};
417
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800418struct platform_device msm_pcm = {
419 .name = "msm-pcm-dsp",
420 .id = -1,
421};
422
423struct platform_device msm_multi_ch_pcm = {
424 .name = "msm-multi-ch-pcm-dsp",
425 .id = -1,
426};
427
428struct platform_device msm_pcm_routing = {
429 .name = "msm-pcm-routing",
430 .id = -1,
431};
432
433struct platform_device msm_cpudai0 = {
434 .name = "msm-dai-q6",
435 .id = 0x4000,
436};
437
438struct platform_device msm_cpudai1 = {
439 .name = "msm-dai-q6",
440 .id = 0x4001,
441};
442
443struct platform_device msm_cpudai_bt_rx = {
444 .name = "msm-dai-q6",
445 .id = 0x3000,
446};
447
448struct platform_device msm_cpudai_bt_tx = {
449 .name = "msm-dai-q6",
450 .id = 0x3001,
451};
452
453/*
454 * Machine specific data for AUX PCM Interface
455 * which the driver will be unware of.
456 */
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700457struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800458 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700459 .mode_8k = {
460 .mode = AFE_PCM_CFG_MODE_PCM,
461 .sync = AFE_PCM_CFG_SYNC_INT,
462 .frame = AFE_PCM_CFG_FRM_256BPF,
463 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
464 .slot = 0,
465 .data = AFE_PCM_CFG_CDATAOE_MASTER,
466 .pcm_clk_rate = 2048000,
467 },
468 .mode_16k = {
469 .mode = AFE_PCM_CFG_MODE_PCM,
470 .sync = AFE_PCM_CFG_SYNC_INT,
471 .frame = AFE_PCM_CFG_FRM_256BPF,
472 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
473 .slot = 0,
474 .data = AFE_PCM_CFG_CDATAOE_MASTER,
475 .pcm_clk_rate = 4096000,
476 }
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800477};
478
479struct platform_device msm_cpudai_auxpcm_rx = {
480 .name = "msm-dai-q6",
481 .id = 2,
482 .dev = {
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700483 .platform_data = &auxpcm_pdata,
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800484 },
485};
486
487struct platform_device msm_cpudai_auxpcm_tx = {
488 .name = "msm-dai-q6",
489 .id = 3,
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700490 .dev = {
491 .platform_data = &auxpcm_pdata,
492 },
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800493};
494
495struct platform_device msm_cpu_fe = {
496 .name = "msm-dai-fe",
497 .id = -1,
498};
499
500struct platform_device msm_stub_codec = {
501 .name = "msm-stub-codec",
502 .id = 1,
503};
504
505struct platform_device msm_voice = {
506 .name = "msm-pcm-voice",
507 .id = -1,
508};
509
Venkat Sudhir5efc4912012-05-15 17:10:35 -0700510struct platform_device msm_i2s_cpudai0 = {
511 .name = "msm-dai-q6",
512 .id = PRIMARY_I2S_RX,
513};
514
515struct platform_device msm_i2s_cpudai1 = {
516 .name = "msm-dai-q6",
517 .id = PRIMARY_I2S_TX,
518};
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800519struct platform_device msm_voip = {
520 .name = "msm-voip-dsp",
521 .id = -1,
522};
523
524struct platform_device msm_compr_dsp = {
525 .name = "msm-compr-dsp",
526 .id = -1,
527};
528
529struct platform_device msm_pcm_hostless = {
530 .name = "msm-pcm-hostless",
531 .id = -1,
532};
533
534struct platform_device msm_cpudai_afe_01_rx = {
535 .name = "msm-dai-q6",
536 .id = 0xE0,
537};
538
539struct platform_device msm_cpudai_afe_01_tx = {
540 .name = "msm-dai-q6",
541 .id = 0xF0,
542};
543
544struct platform_device msm_cpudai_afe_02_rx = {
545 .name = "msm-dai-q6",
546 .id = 0xF1,
547};
548
549struct platform_device msm_cpudai_afe_02_tx = {
550 .name = "msm-dai-q6",
551 .id = 0xE1,
552};
553
554struct platform_device msm_pcm_afe = {
555 .name = "msm-pcm-afe",
556 .id = -1,
557};
558
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -0700559static struct resource resources_ssbi_pmic1[] = {
560 {
561 .start = MSM_PMIC1_SSBI_CMD_PHYS,
562 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
563 .flags = IORESOURCE_MEM,
564 },
565};
566
567struct platform_device msm9615_device_ssbi_pmic1 = {
568 .name = "msm_ssbi",
569 .id = 0,
570 .resource = resources_ssbi_pmic1,
571 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
572};
573
Yan He092b7272011-09-21 15:25:03 -0700574static struct resource resources_sps[] = {
575 {
576 .name = "pipe_mem",
577 .start = 0x12800000,
578 .end = 0x12800000 + 0x4000 - 1,
579 .flags = IORESOURCE_MEM,
580 },
581 {
582 .name = "bamdma_dma",
583 .start = 0x12240000,
584 .end = 0x12240000 + 0x1000 - 1,
585 .flags = IORESOURCE_MEM,
586 },
587 {
588 .name = "bamdma_bam",
589 .start = 0x12244000,
590 .end = 0x12244000 + 0x4000 - 1,
591 .flags = IORESOURCE_MEM,
592 },
593 {
594 .name = "bamdma_irq",
595 .start = SPS_BAM_DMA_IRQ,
596 .end = SPS_BAM_DMA_IRQ,
597 .flags = IORESOURCE_IRQ,
598 },
599};
600
601struct msm_sps_platform_data msm_sps_pdata = {
602 .bamdma_restricted_pipes = 0x06,
603};
604
605struct platform_device msm_device_sps = {
606 .name = "msm_sps",
607 .id = -1,
608 .num_resources = ARRAY_SIZE(resources_sps),
609 .resource = resources_sps,
610 .dev.platform_data = &msm_sps_pdata,
611};
612
Sahitya Tummala38295432011-09-29 10:08:45 +0530613#define MSM_NAND_PHYS 0x1B400000
614static struct resource resources_nand[] = {
615 [0] = {
616 .name = "msm_nand_dmac",
617 .start = DMOV_NAND_CHAN,
618 .end = DMOV_NAND_CHAN,
619 .flags = IORESOURCE_DMA,
620 },
621 [1] = {
622 .name = "msm_nand_phys",
623 .start = MSM_NAND_PHYS,
624 .end = MSM_NAND_PHYS + 0x7FF,
625 .flags = IORESOURCE_MEM,
626 },
627};
628
629struct flash_platform_data msm_nand_data = {
Sujit Reddy Thummaec9b3252012-04-23 15:53:45 +0530630 .version = VERSION_2,
Sahitya Tummala38295432011-09-29 10:08:45 +0530631};
632
633struct platform_device msm_device_nand = {
634 .name = "msm_nand",
635 .id = -1,
636 .num_resources = ARRAY_SIZE(resources_nand),
637 .resource = resources_nand,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700638 .dev = {
Sahitya Tummala38295432011-09-29 10:08:45 +0530639 .platform_data = &msm_nand_data,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700640 },
641};
642
Jeff Hugo56b933a2011-09-28 14:42:05 -0600643struct platform_device msm_device_smd = {
644 .name = "msm_smd",
645 .id = -1,
646};
647
Eric Holmberg0c96e702011-11-08 18:04:31 -0700648struct platform_device msm_device_bam_dmux = {
649 .name = "BAM_RMNT",
650 .id = -1,
651};
652
Ramesh Masavarapu5ad37392011-10-10 10:44:10 -0700653#ifdef CONFIG_HW_RANDOM_MSM
654/* PRNG device */
655#define MSM_PRNG_PHYS 0x1A500000
656static struct resource rng_resources = {
657 .flags = IORESOURCE_MEM,
658 .start = MSM_PRNG_PHYS,
659 .end = MSM_PRNG_PHYS + SZ_512 - 1,
660};
661
662struct platform_device msm_device_rng = {
663 .name = "msm_rng",
664 .id = 0,
665 .num_resources = 1,
666 .resource = &rng_resources,
667};
668#endif
Krishna Kondadd794462011-10-01 00:19:29 -0700669
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700670#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
671 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
672 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
673 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
674
675#define QCE_SIZE 0x10000
676#define QCE_0_BASE 0x18500000
677
678#define QCE_HW_KEY_SUPPORT 0
679#define QCE_SHA_HMAC_SUPPORT 1
680#define QCE_SHARE_CE_RESOURCE 1
681#define QCE_CE_SHARED 0
682
683static struct resource qcrypto_resources[] = {
684 [0] = {
685 .start = QCE_0_BASE,
686 .end = QCE_0_BASE + QCE_SIZE - 1,
687 .flags = IORESOURCE_MEM,
688 },
689 [1] = {
690 .name = "crypto_channels",
691 .start = DMOV_CE_IN_CHAN,
692 .end = DMOV_CE_OUT_CHAN,
693 .flags = IORESOURCE_DMA,
694 },
695 [2] = {
696 .name = "crypto_crci_in",
697 .start = DMOV_CE_IN_CRCI,
698 .end = DMOV_CE_IN_CRCI,
699 .flags = IORESOURCE_DMA,
700 },
701 [3] = {
702 .name = "crypto_crci_out",
703 .start = DMOV_CE_OUT_CRCI,
704 .end = DMOV_CE_OUT_CRCI,
705 .flags = IORESOURCE_DMA,
706 },
707};
708
709static struct resource qcedev_resources[] = {
710 [0] = {
711 .start = QCE_0_BASE,
712 .end = QCE_0_BASE + QCE_SIZE - 1,
713 .flags = IORESOURCE_MEM,
714 },
715 [1] = {
716 .name = "crypto_channels",
717 .start = DMOV_CE_IN_CHAN,
718 .end = DMOV_CE_OUT_CHAN,
719 .flags = IORESOURCE_DMA,
720 },
721 [2] = {
722 .name = "crypto_crci_in",
723 .start = DMOV_CE_IN_CRCI,
724 .end = DMOV_CE_IN_CRCI,
725 .flags = IORESOURCE_DMA,
726 },
727 [3] = {
728 .name = "crypto_crci_out",
729 .start = DMOV_CE_OUT_CRCI,
730 .end = DMOV_CE_OUT_CRCI,
731 .flags = IORESOURCE_DMA,
732 },
733};
734
735#endif
736
737#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
738 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
739
740static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
741 .ce_shared = QCE_CE_SHARED,
742 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
743 .hw_key_support = QCE_HW_KEY_SUPPORT,
744 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800745 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700746};
747
748struct platform_device msm9615_qcrypto_device = {
749 .name = "qcrypto",
750 .id = 0,
751 .num_resources = ARRAY_SIZE(qcrypto_resources),
752 .resource = qcrypto_resources,
753 .dev = {
754 .coherent_dma_mask = DMA_BIT_MASK(32),
755 .platform_data = &qcrypto_ce_hw_suppport,
756 },
757};
758#endif
759
760#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
761 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
762
763static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
764 .ce_shared = QCE_CE_SHARED,
765 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
766 .hw_key_support = QCE_HW_KEY_SUPPORT,
767 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800768 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700769};
770
771struct platform_device msm9615_qcedev_device = {
772 .name = "qce",
773 .id = 0,
774 .num_resources = ARRAY_SIZE(qcedev_resources),
775 .resource = qcedev_resources,
776 .dev = {
777 .coherent_dma_mask = DMA_BIT_MASK(32),
778 .platform_data = &qcedev_ce_hw_suppport,
779 },
780};
781#endif
782
Krishna Kondadd794462011-10-01 00:19:29 -0700783#define MSM_SDC1_BASE 0x12180000
784#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
785#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
Krishna Konda71aef182011-10-01 02:27:51 -0700786#define MSM_SDC2_BASE 0x12140000
787#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
788#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Krishna Kondadd794462011-10-01 00:19:29 -0700789
790static struct resource resources_sdc1[] = {
791 {
792 .name = "core_mem",
793 .flags = IORESOURCE_MEM,
794 .start = MSM_SDC1_BASE,
795 .end = MSM_SDC1_DML_BASE - 1,
796 },
797 {
798 .name = "core_irq",
799 .flags = IORESOURCE_IRQ,
800 .start = SDC1_IRQ_0,
801 .end = SDC1_IRQ_0
802 },
803#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
804 {
805 .name = "sdcc_dml_addr",
806 .start = MSM_SDC1_DML_BASE,
807 .end = MSM_SDC1_BAM_BASE - 1,
808 .flags = IORESOURCE_MEM,
809 },
810 {
811 .name = "sdcc_bam_addr",
812 .start = MSM_SDC1_BAM_BASE,
813 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
814 .flags = IORESOURCE_MEM,
815 },
816 {
817 .name = "sdcc_bam_irq",
818 .start = SDC1_BAM_IRQ,
819 .end = SDC1_BAM_IRQ,
820 .flags = IORESOURCE_IRQ,
821 },
822#endif
823};
824
Krishna Konda71aef182011-10-01 02:27:51 -0700825static struct resource resources_sdc2[] = {
826 {
827 .name = "core_mem",
828 .flags = IORESOURCE_MEM,
829 .start = MSM_SDC2_BASE,
830 .end = MSM_SDC2_DML_BASE - 1,
831 },
832 {
833 .name = "core_irq",
834 .flags = IORESOURCE_IRQ,
835 .start = SDC2_IRQ_0,
836 .end = SDC2_IRQ_0
837 },
838#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
839 {
840 .name = "sdcc_dml_addr",
841 .start = MSM_SDC2_DML_BASE,
842 .end = MSM_SDC2_BAM_BASE - 1,
843 .flags = IORESOURCE_MEM,
844 },
845 {
846 .name = "sdcc_bam_addr",
847 .start = MSM_SDC2_BAM_BASE,
848 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
849 .flags = IORESOURCE_MEM,
850 },
851 {
852 .name = "sdcc_bam_irq",
853 .start = SDC2_BAM_IRQ,
854 .end = SDC2_BAM_IRQ,
855 .flags = IORESOURCE_IRQ,
856 },
857#endif
858};
859
Krishna Kondadd794462011-10-01 00:19:29 -0700860struct platform_device msm_device_sdc1 = {
861 .name = "msm_sdcc",
862 .id = 1,
863 .num_resources = ARRAY_SIZE(resources_sdc1),
864 .resource = resources_sdc1,
865 .dev = {
866 .coherent_dma_mask = 0xffffffff,
867 },
868};
869
Krishna Konda71aef182011-10-01 02:27:51 -0700870struct platform_device msm_device_sdc2 = {
871 .name = "msm_sdcc",
872 .id = 2,
873 .num_resources = ARRAY_SIZE(resources_sdc2),
874 .resource = resources_sdc2,
875 .dev = {
876 .coherent_dma_mask = 0xffffffff,
877 },
878};
879
Krishna Kondadd794462011-10-01 00:19:29 -0700880static struct platform_device *msm_sdcc_devices[] __initdata = {
881 &msm_device_sdc1,
Krishna Konda71aef182011-10-01 02:27:51 -0700882 &msm_device_sdc2,
Krishna Kondadd794462011-10-01 00:19:29 -0700883};
884
885int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
886{
887 struct platform_device *pdev;
888
889 if (controller < 1 || controller > 2)
890 return -EINVAL;
891
892 pdev = msm_sdcc_devices[controller - 1];
893 pdev->dev.platform_data = plat;
894 return platform_device_register(pdev);
895}
896
Zhang Chang Kenc2f2bcc2012-03-30 18:32:02 -0400897#ifdef CONFIG_FB_MSM_EBI2
898static struct resource msm_ebi2_lcdc_resources[] = {
899 {
900 .name = "base",
901 .start = 0x1B300000,
902 .end = 0x1B300000 + PAGE_SIZE - 1,
903 .flags = IORESOURCE_MEM,
904 },
905 {
906 .name = "lcd01",
907 .start = 0x1FC00000,
908 .end = 0x1FC00000 + 0x80000 - 1,
909 .flags = IORESOURCE_MEM,
910 },
911};
912
913struct platform_device msm_ebi2_lcdc_device = {
914 .name = "ebi2_lcd",
915 .id = 0,
916 .num_resources = ARRAY_SIZE(msm_ebi2_lcdc_resources),
917 .resource = msm_ebi2_lcdc_resources,
918};
919#endif
920
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -0700921#ifdef CONFIG_CACHE_L2X0
922static int __init l2x0_cache_init(void)
923{
924 int aux_ctrl = 0;
925
926 /* Way Size 010(0x2) 32KB */
927 aux_ctrl = (0x1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) | \
928 (0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) | \
929 (0x1 << L2X0_AUX_CTRL_EVNT_MON_BUS_EN_SHIFT);
930
931 /* L2 Latency setting required by hardware. Default is 0x20
932 which is no good.
933 */
934 writel_relaxed(0x220, MSM_L2CC_BASE + L2X0_DATA_LATENCY_CTRL);
935 l2x0_init(MSM_L2CC_BASE, aux_ctrl, L2X0_AUX_CTRL_MASK);
936
937 return 0;
938}
939#else
940static int __init l2x0_cache_init(void){ return 0; }
941#endif
942
Praveen Chidambaram78499012011-11-01 17:15:17 -0600943struct msm_rpm_platform_data msm9615_rpm_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600944 .reg_base_addrs = {
945 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
946 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
947 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
948 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
949 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600950 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -0800951 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -0600952 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -0600953 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
954 .ipc_rpm_val = 4,
955 .target_id = {
956 MSM_RPM_MAP(9615, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
957 MSM_RPM_MAP(9615, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
958 MSM_RPM_MAP(9615, INVALIDATE_0, INVALIDATE, 8),
959 MSM_RPM_MAP(9615, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
960 MSM_RPM_MAP(9615, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
961 MSM_RPM_MAP(9615, RPM_CTL, RPM_CTL, 1),
962 MSM_RPM_MAP(9615, CXO_CLK, CXO_CLK, 1),
963 MSM_RPM_MAP(9615, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
964 MSM_RPM_MAP(9615, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
965 MSM_RPM_MAP(9615, SFPB_CLK, SFPB_CLK, 1),
966 MSM_RPM_MAP(9615, CFPB_CLK, CFPB_CLK, 1),
967 MSM_RPM_MAP(9615, EBI1_CLK, EBI1_CLK, 1),
968 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_HALT_0,
969 SYS_FABRIC_CFG_HALT, 2),
970 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_CLKMOD_0,
971 SYS_FABRIC_CFG_CLKMOD, 3),
972 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_IOCTL,
973 SYS_FABRIC_CFG_IOCTL, 1),
974 MSM_RPM_MAP(9615, SYSTEM_FABRIC_ARB_0,
975 SYSTEM_FABRIC_ARB, 27),
976 MSM_RPM_MAP(9615, PM8018_S1_0, PM8018_S1, 2),
977 MSM_RPM_MAP(9615, PM8018_S2_0, PM8018_S2, 2),
978 MSM_RPM_MAP(9615, PM8018_S3_0, PM8018_S3, 2),
979 MSM_RPM_MAP(9615, PM8018_S4_0, PM8018_S4, 2),
980 MSM_RPM_MAP(9615, PM8018_S5_0, PM8018_S5, 2),
981 MSM_RPM_MAP(9615, PM8018_L1_0, PM8018_L1, 2),
982 MSM_RPM_MAP(9615, PM8018_L2_0, PM8018_L2, 2),
983 MSM_RPM_MAP(9615, PM8018_L3_0, PM8018_L3, 2),
984 MSM_RPM_MAP(9615, PM8018_L4_0, PM8018_L4, 2),
985 MSM_RPM_MAP(9615, PM8018_L5_0, PM8018_L5, 2),
986 MSM_RPM_MAP(9615, PM8018_L6_0, PM8018_L6, 2),
987 MSM_RPM_MAP(9615, PM8018_L7_0, PM8018_L7, 2),
988 MSM_RPM_MAP(9615, PM8018_L8_0, PM8018_L8, 2),
989 MSM_RPM_MAP(9615, PM8018_L9_0, PM8018_L9, 2),
990 MSM_RPM_MAP(9615, PM8018_L10_0, PM8018_L10, 2),
991 MSM_RPM_MAP(9615, PM8018_L11_0, PM8018_L11, 2),
992 MSM_RPM_MAP(9615, PM8018_L12_0, PM8018_L12, 2),
993 MSM_RPM_MAP(9615, PM8018_L13_0, PM8018_L13, 2),
994 MSM_RPM_MAP(9615, PM8018_L14_0, PM8018_L14, 2),
995 MSM_RPM_MAP(9615, PM8018_LVS1, PM8018_LVS1, 1),
996 MSM_RPM_MAP(9615, NCP_0, NCP, 2),
997 MSM_RPM_MAP(9615, CXO_BUFFERS, CXO_BUFFERS, 1),
998 MSM_RPM_MAP(9615, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
999 MSM_RPM_MAP(9615, HDMI_SWITCH, HDMI_SWITCH, 1),
1000 },
1001 .target_status = {
1002 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MAJOR),
1003 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MINOR),
1004 MSM_RPM_STATUS_ID_MAP(9615, VERSION_BUILD),
1005 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_0),
1006 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_1),
1007 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_2),
1008 MSM_RPM_STATUS_ID_MAP(9615, RESERVED_SUPPORTED_RESOURCES_0),
1009 MSM_RPM_STATUS_ID_MAP(9615, SEQUENCE),
1010 MSM_RPM_STATUS_ID_MAP(9615, RPM_CTL),
1011 MSM_RPM_STATUS_ID_MAP(9615, CXO_CLK),
1012 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_CLK),
1013 MSM_RPM_STATUS_ID_MAP(9615, DAYTONA_FABRIC_CLK),
1014 MSM_RPM_STATUS_ID_MAP(9615, SFPB_CLK),
1015 MSM_RPM_STATUS_ID_MAP(9615, CFPB_CLK),
1016 MSM_RPM_STATUS_ID_MAP(9615, EBI1_CLK),
1017 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_HALT),
1018 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_CLKMOD),
1019 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_IOCTL),
1020 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_ARB),
1021 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_0),
1022 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_1),
1023 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_0),
1024 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_1),
1025 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_0),
1026 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_1),
1027 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_0),
1028 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_1),
1029 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_0),
1030 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_1),
1031 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_0),
1032 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_1),
1033 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_0),
1034 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_1),
1035 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_0),
1036 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_1),
1037 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_0),
1038 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_1),
1039 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_0),
1040 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_1),
1041 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_0),
1042 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_1),
1043 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_0),
1044 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_1),
1045 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_0),
1046 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_1),
1047 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_0),
1048 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_1),
1049 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_0),
1050 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_1),
1051 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_0),
1052 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_1),
1053 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_0),
1054 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_1),
1055 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_0),
1056 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_1),
1057 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_0),
1058 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_1),
1059 MSM_RPM_STATUS_ID_MAP(9615, PM8018_LVS1),
1060 MSM_RPM_STATUS_ID_MAP(9615, NCP_0),
1061 MSM_RPM_STATUS_ID_MAP(9615, NCP_1),
1062 MSM_RPM_STATUS_ID_MAP(9615, CXO_BUFFERS),
1063 MSM_RPM_STATUS_ID_MAP(9615, USB_OTG_SWITCH),
1064 MSM_RPM_STATUS_ID_MAP(9615, HDMI_SWITCH),
1065 },
1066 .target_ctrl_id = {
1067 MSM_RPM_CTRL_MAP(9615, VERSION_MAJOR),
1068 MSM_RPM_CTRL_MAP(9615, VERSION_MINOR),
1069 MSM_RPM_CTRL_MAP(9615, VERSION_BUILD),
1070 MSM_RPM_CTRL_MAP(9615, REQ_CTX_0),
1071 MSM_RPM_CTRL_MAP(9615, REQ_SEL_0),
1072 MSM_RPM_CTRL_MAP(9615, ACK_CTX_0),
1073 MSM_RPM_CTRL_MAP(9615, ACK_SEL_0),
1074 },
1075 .sel_invalidate = MSM_RPM_9615_SEL_INVALIDATE,
1076 .sel_notification = MSM_RPM_9615_SEL_NOTIFICATION,
1077 .sel_last = MSM_RPM_9615_SEL_LAST,
1078 .ver = {3, 0, 0},
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001079};
1080
Praveen Chidambaram78499012011-11-01 17:15:17 -06001081struct platform_device msm9615_rpm_device = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001082 .name = "msm_rpm",
1083 .id = -1,
1084};
1085
Praveen Chidambaram78499012011-11-01 17:15:17 -06001086static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001087 [4] = MSM_GPIO_TO_INT(30),
1088 [5] = MSM_GPIO_TO_INT(59),
1089 [6] = MSM_GPIO_TO_INT(81),
1090 [7] = MSM_GPIO_TO_INT(87),
1091 [8] = MSM_GPIO_TO_INT(86),
1092 [9] = MSM_GPIO_TO_INT(2),
1093 [10] = MSM_GPIO_TO_INT(6),
1094 [11] = MSM_GPIO_TO_INT(10),
1095 [12] = MSM_GPIO_TO_INT(14),
1096 [13] = MSM_GPIO_TO_INT(18),
1097 [14] = MSM_GPIO_TO_INT(7),
1098 [15] = MSM_GPIO_TO_INT(11),
1099 [16] = MSM_GPIO_TO_INT(15),
1100 [19] = MSM_GPIO_TO_INT(26),
1101 [20] = MSM_GPIO_TO_INT(28),
Ofir Cohendca06cb2012-03-08 16:37:45 +02001102 [22] = USB_HSIC_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001103 [23] = MSM_GPIO_TO_INT(19),
1104 [24] = MSM_GPIO_TO_INT(23),
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001105 [26] = MSM_GPIO_TO_INT(3),
1106 [27] = MSM_GPIO_TO_INT(68),
1107 [29] = MSM_GPIO_TO_INT(78),
1108 [31] = MSM_GPIO_TO_INT(0),
1109 [32] = MSM_GPIO_TO_INT(4),
1110 [33] = MSM_GPIO_TO_INT(22),
1111 [34] = MSM_GPIO_TO_INT(17),
1112 [37] = MSM_GPIO_TO_INT(20),
1113 [39] = MSM_GPIO_TO_INT(84),
Mahesh Sivasubramanian4ce82182012-01-04 14:34:42 -07001114 [40] = USB1_HS_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001115 [42] = MSM_GPIO_TO_INT(24),
1116 [43] = MSM_GPIO_TO_INT(79),
1117 [44] = MSM_GPIO_TO_INT(80),
1118 [45] = MSM_GPIO_TO_INT(82),
1119 [46] = MSM_GPIO_TO_INT(85),
1120 [47] = MSM_GPIO_TO_INT(45),
1121 [48] = MSM_GPIO_TO_INT(50),
1122 [49] = MSM_GPIO_TO_INT(51),
1123 [50] = MSM_GPIO_TO_INT(69),
1124 [51] = MSM_GPIO_TO_INT(77),
1125 [52] = MSM_GPIO_TO_INT(1),
1126 [53] = MSM_GPIO_TO_INT(5),
1127 [54] = MSM_GPIO_TO_INT(40),
1128 [55] = MSM_GPIO_TO_INT(27),
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001129};
1130
Praveen Chidambaram78499012011-11-01 17:15:17 -06001131static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001132 TLMM_MSM_SUMMARY_IRQ,
1133 RPM_APCC_CPU0_GP_HIGH_IRQ,
1134 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1135 RPM_APCC_CPU0_GP_LOW_IRQ,
1136 RPM_APCC_CPU0_WAKE_UP_IRQ,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -07001137 MSS_TO_APPS_IRQ_0,
1138 MSS_TO_APPS_IRQ_1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001139 LPASS_SCSS_GP_LOW_IRQ,
1140 LPASS_SCSS_GP_MEDIUM_IRQ,
1141 LPASS_SCSS_GP_HIGH_IRQ,
1142 SPS_MTI_31,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -07001143 A2_BAM_IRQ,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001144};
1145
Praveen Chidambaram78499012011-11-01 17:15:17 -06001146struct msm_mpm_device_data msm9615_mpm_dev_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001147 .irqs_m2a = msm_mpm_irqs_m2a,
1148 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1149 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1150 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1151 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1152 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1153 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1154 .mpm_apps_ipc_val = BIT(1),
1155 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001156};
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001157
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001158static uint8_t spm_wfi_cmd_sequence[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001159 0x00, 0x03, 0x00, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001160};
1161
1162static uint8_t spm_power_collapse_without_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001163 0x34, 0x24, 0x14, 0x04,
1164 0x54, 0x03, 0x54, 0x04,
1165 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001166};
1167
1168static uint8_t spm_power_collapse_with_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001169 0x34, 0x24, 0x14, 0x04,
1170 0x54, 0x07, 0x54, 0x04,
1171 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001172};
1173
1174static struct msm_spm_seq_entry msm_spm_seq_list[] __initdata = {
1175 [0] = {
1176 .mode = MSM_SPM_MODE_CLOCK_GATING,
1177 .notify_rpm = false,
1178 .cmd = spm_wfi_cmd_sequence,
1179 },
1180 [1] = {
1181 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1182 .notify_rpm = false,
1183 .cmd = spm_power_collapse_without_rpm,
1184 },
1185 [2] = {
1186 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1187 .notify_rpm = true,
1188 .cmd = spm_power_collapse_with_rpm,
1189 },
1190};
1191
1192static struct msm_spm_platform_data msm_spm_data[] __initdata = {
1193 [0] = {
1194 .reg_base_addr = MSM_SAW0_BASE,
1195 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001196 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1001,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001197 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1198 .modes = msm_spm_seq_list,
1199 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001200};
1201
1202static struct msm_rpmrs_level msm_rpmrs_levels[] __initdata = {
1203 {
1204 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
1205 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1206 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001207 100, 8000, 100000, 1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001208 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001209 {
1210 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
1211 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1212 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001213 2000, 5000, 60100000, 3000,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001214 },
1215 {
1216 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1217 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1218 false,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001219 6300, 5000, 60350000, 3500,
1220 },
1221 {
1222 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1223 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
1224 false,
1225 13300, 2000, 71850000, 6800,
1226 },
1227 {
1228 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1229 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
1230 false,
1231 28300, 0, 76350000, 9800,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001232 },
1233};
1234
Praveen Chidambaram78499012011-11-01 17:15:17 -06001235static struct msm_rpmrs_platform_data msm_rpmrs_data __initdata = {
1236 .levels = &msm_rpmrs_levels[0],
1237 .num_levels = ARRAY_SIZE(msm_rpmrs_levels),
1238 .vdd_mem_levels = {
1239 [MSM_RPMRS_VDD_MEM_RET_LOW] = 750000,
1240 [MSM_RPMRS_VDD_MEM_RET_HIGH] = 750000,
1241 [MSM_RPMRS_VDD_MEM_ACTIVE] = 1050000,
1242 [MSM_RPMRS_VDD_MEM_MAX] = 1150000,
1243 },
1244 .vdd_dig_levels = {
1245 [MSM_RPMRS_VDD_DIG_RET_LOW] = 500000,
1246 [MSM_RPMRS_VDD_DIG_RET_HIGH] = 750000,
1247 [MSM_RPMRS_VDD_DIG_ACTIVE] = 950000,
1248 [MSM_RPMRS_VDD_DIG_MAX] = 1150000,
1249 },
1250 .vdd_mask = 0x7FFFFF,
1251 .rpmrs_target_id = {
1252 [MSM_RPMRS_ID_PXO_CLK] = MSM_RPM_ID_CXO_CLK,
1253 [MSM_RPMRS_ID_L2_CACHE_CTL] = MSM_RPM_ID_LAST,
1254 [MSM_RPMRS_ID_VDD_DIG_0] = MSM_RPM_ID_PM8018_S1_0,
1255 [MSM_RPMRS_ID_VDD_DIG_1] = MSM_RPM_ID_PM8018_S1_1,
1256 [MSM_RPMRS_ID_VDD_MEM_0] = MSM_RPM_ID_PM8018_L9_0,
1257 [MSM_RPMRS_ID_VDD_MEM_1] = MSM_RPM_ID_PM8018_L9_1,
1258 [MSM_RPMRS_ID_RPM_CTL] = MSM_RPM_ID_RPM_CTL,
1259 },
1260};
1261
1262static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1263 .phys_addr_base = 0x0010D204,
1264 .phys_size = SZ_8K,
1265};
1266
1267struct platform_device msm9615_rpm_stat_device = {
1268 .name = "msm_rpm_stat",
1269 .id = -1,
1270 .dev = {
1271 .platform_data = &msm_rpm_stat_pdata,
1272 },
1273};
1274
1275static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1276 .phys_addr_base = 0x0010AC00,
1277 .reg_offsets = {
1278 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1279 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1280 },
1281 .phys_size = SZ_8K,
1282 .log_len = 4096, /* log's buffer length in bytes */
1283 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1284};
1285
1286struct platform_device msm9615_rpm_log_device = {
1287 .name = "msm_rpm_log",
1288 .id = -1,
1289 .dev = {
1290 .platform_data = &msm_rpm_log_pdata,
1291 },
1292};
1293
Ofir Cohen94213a72012-05-03 14:26:32 +03001294uint32_t __init msm9615_rpm_get_swfi_latency(void)
1295{
1296 int i;
1297
1298 for (i = 0; i < ARRAY_SIZE(msm_rpmrs_levels); i++) {
1299 if (msm_rpmrs_levels[i].sleep_mode ==
1300 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)
1301 return msm_rpmrs_levels[i].latency_us;
1302 }
1303 return 0;
1304}
1305
1306struct android_usb_platform_data msm_android_usb_pdata;
1307
1308struct platform_device msm_android_usb_device = {
1309 .name = "android_usb",
1310 .id = -1,
1311 .dev = {
1312 .platform_data = &msm_android_usb_pdata,
1313 },
1314};
1315
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001316void __init msm9615_device_init(void)
1317{
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001318 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
Praveen Chidambaram78499012011-11-01 17:15:17 -06001319 BUG_ON(msm_rpm_init(&msm9615_rpm_data));
1320 BUG_ON(msm_rpmrs_levels_init(&msm_rpmrs_data));
Ofir Cohen94213a72012-05-03 14:26:32 +03001321 msm_android_usb_pdata.swfi_latency =
1322 msm_rpmrs_levels[0].latency_us;
1323
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001324}
1325
Jeff Hugo56b933a2011-09-28 14:42:05 -06001326#define MSM_SHARED_RAM_PHYS 0x40000000
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001327void __init msm9615_map_io(void)
1328{
Jeff Hugo56b933a2011-09-28 14:42:05 -06001329 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001330 msm_map_msm9615_io();
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -07001331 l2x0_cache_init();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07001332 if (socinfo_init() < 0)
1333 pr_err("socinfo_init() failed!\n");
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001334}
1335
1336void __init msm9615_init_irq(void)
1337{
Praveen Chidambaram78499012011-11-01 17:15:17 -06001338 struct msm_mpm_device_data *data = NULL;
1339
1340#ifdef CONFIG_MSM_MPM
1341 data = &msm9615_mpm_dev_data;
1342#endif
1343
1344 msm_mpm_irq_extn_init(data);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001345 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
1346 (void *)MSM_QGIC_CPU_BASE);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001347}
Gagan Mac7a827642011-09-22 19:42:21 -06001348
1349struct platform_device msm_bus_9615_sys_fabric = {
1350 .name = "msm_bus_fabric",
1351 .id = MSM_BUS_FAB_SYSTEM,
1352};
1353
1354struct platform_device msm_bus_def_fab = {
1355 .name = "msm_bus_fabric",
1356 .id = MSM_BUS_FAB_DEFAULT,
1357};
Zhang Chang Kenc2f2bcc2012-03-30 18:32:02 -04001358
1359#ifdef CONFIG_FB_MSM_EBI2
1360static void __init msm_register_device(struct platform_device *pdev, void *data)
1361{
1362 int ret;
1363
1364 pdev->dev.platform_data = data;
1365
1366 ret = platform_device_register(pdev);
1367 if (ret)
1368 dev_err(&pdev->dev,
1369 "%s: platform_device_register() failed = %d\n",
1370 __func__, ret);
1371}
1372
1373void __init msm_fb_register_device(char *name, void *data)
1374{
1375 if (!strncmp(name, "ebi2", 4))
1376 msm_register_device(&msm_ebi2_lcdc_device, data);
1377 else
1378 pr_err("%s: unknown device! %s\n", __func__, name);
1379}
1380#endif