blob: e782af18ffb70f6c133b16b6b22d60addc9f577e [file] [log] [blame]
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +01001/*
2 * arch/arm/mach-ep93xx/clock.c
3 * Clock control for Cirrus EP93xx chips.
4 *
5 * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or (at
10 * your option) any later version.
11 */
12
Hartley Sweeten99acbb92010-01-11 18:30:41 +010013#define pr_fmt(fmt) "ep93xx " KBUILD_MODNAME ": " fmt
14
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010015#include <linux/kernel.h>
16#include <linux/clk.h>
17#include <linux/err.h>
Lennert Buytenhek51dd2492007-02-04 22:45:33 +010018#include <linux/module.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010019#include <linux/string.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Hartley Sweetenebd00c02009-10-08 23:44:41 +010021#include <linux/spinlock.h>
22
23#include <mach/hardware.h>
Russell Kingae696fd2008-11-30 17:11:49 +000024
25#include <asm/clkdev.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010026#include <asm/div64.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010027
Hartley Sweetenff05c032009-05-07 18:41:47 +010028
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010029struct clk {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010030 struct clk *parent;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010031 unsigned long rate;
32 int users;
Hartley Sweetenff05c032009-05-07 18:41:47 +010033 int sw_locked;
Hartley Sweetenc3e3bad2009-07-06 17:40:53 +010034 void __iomem *enable_reg;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010035 u32 enable_mask;
Hartley Sweetenff05c032009-05-07 18:41:47 +010036
37 unsigned long (*get_rate)(struct clk *clk);
Hartley Sweeten701fac82009-06-30 23:06:43 +010038 int (*set_rate)(struct clk *clk, unsigned long rate);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010039};
40
Hartley Sweetenff05c032009-05-07 18:41:47 +010041
42static unsigned long get_uart_rate(struct clk *clk);
43
Hartley Sweeten701fac82009-06-30 23:06:43 +010044static int set_keytchclk_rate(struct clk *clk, unsigned long rate);
Ryan Mallonc6012182009-09-22 16:47:09 -070045static int set_div_rate(struct clk *clk, unsigned long rate);
Ryan Malloned67ea82010-06-08 22:01:10 +120046static int set_i2s_sclk_rate(struct clk *clk, unsigned long rate);
47static int set_i2s_lrclk_rate(struct clk *clk, unsigned long rate);
Hartley Sweetenebd00c02009-10-08 23:44:41 +010048
49static struct clk clk_xtali = {
50 .rate = EP93XX_EXT_CLK_RATE,
51};
Hartley Sweetenff05c032009-05-07 18:41:47 +010052static struct clk clk_uart1 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010053 .parent = &clk_xtali,
Hartley Sweetenff05c032009-05-07 18:41:47 +010054 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010055 .enable_reg = EP93XX_SYSCON_DEVCFG,
56 .enable_mask = EP93XX_SYSCON_DEVCFG_U1EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010057 .get_rate = get_uart_rate,
58};
59static struct clk clk_uart2 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010060 .parent = &clk_xtali,
Hartley Sweetenff05c032009-05-07 18:41:47 +010061 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010062 .enable_reg = EP93XX_SYSCON_DEVCFG,
63 .enable_mask = EP93XX_SYSCON_DEVCFG_U2EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010064 .get_rate = get_uart_rate,
65};
66static struct clk clk_uart3 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010067 .parent = &clk_xtali,
Hartley Sweetenff05c032009-05-07 18:41:47 +010068 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010069 .enable_reg = EP93XX_SYSCON_DEVCFG,
70 .enable_mask = EP93XX_SYSCON_DEVCFG_U3EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010071 .get_rate = get_uart_rate,
Russell Kinged519de2007-04-22 12:30:41 +010072};
Hartley Sweetenebd00c02009-10-08 23:44:41 +010073static struct clk clk_pll1 = {
74 .parent = &clk_xtali,
75};
76static struct clk clk_f = {
77 .parent = &clk_pll1,
78};
79static struct clk clk_h = {
80 .parent = &clk_pll1,
81};
82static struct clk clk_p = {
83 .parent = &clk_pll1,
84};
85static struct clk clk_pll2 = {
86 .parent = &clk_xtali,
87};
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010088static struct clk clk_usb_host = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010089 .parent = &clk_pll2,
Hartley Sweeten40702432009-05-28 20:07:03 +010090 .enable_reg = EP93XX_SYSCON_PWRCNT,
91 .enable_mask = EP93XX_SYSCON_PWRCNT_USH_EN,
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010092};
Hartley Sweeten701fac82009-06-30 23:06:43 +010093static struct clk clk_keypad = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010094 .parent = &clk_xtali,
Hartley Sweeten701fac82009-06-30 23:06:43 +010095 .sw_locked = 1,
96 .enable_reg = EP93XX_SYSCON_KEYTCHCLKDIV,
97 .enable_mask = EP93XX_SYSCON_KEYTCHCLKDIV_KEN,
98 .set_rate = set_keytchclk_rate,
99};
Hartley Sweetenef123792009-07-29 22:41:06 +0100100static struct clk clk_pwm = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100101 .parent = &clk_xtali,
Hartley Sweetenef123792009-07-29 22:41:06 +0100102 .rate = EP93XX_EXT_CLK_RATE,
103};
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100104
Ryan Mallonc6012182009-09-22 16:47:09 -0700105static struct clk clk_video = {
106 .sw_locked = 1,
107 .enable_reg = EP93XX_SYSCON_VIDCLKDIV,
108 .enable_mask = EP93XX_SYSCON_CLKDIV_ENABLE,
109 .set_rate = set_div_rate,
110};
111
Ryan Malloned67ea82010-06-08 22:01:10 +1200112static struct clk clk_i2s_mclk = {
113 .sw_locked = 1,
114 .enable_reg = EP93XX_SYSCON_I2SCLKDIV,
115 .enable_mask = EP93XX_SYSCON_CLKDIV_ENABLE,
116 .set_rate = set_div_rate,
117};
118
119static struct clk clk_i2s_sclk = {
120 .sw_locked = 1,
121 .parent = &clk_i2s_mclk,
122 .enable_reg = EP93XX_SYSCON_I2SCLKDIV,
123 .enable_mask = EP93XX_SYSCON_I2SCLKDIV_SENA,
124 .set_rate = set_i2s_sclk_rate,
125};
126
127static struct clk clk_i2s_lrclk = {
128 .sw_locked = 1,
129 .parent = &clk_i2s_sclk,
130 .enable_reg = EP93XX_SYSCON_I2SCLKDIV,
131 .enable_mask = EP93XX_SYSCON_I2SCLKDIV_SENA,
132 .set_rate = set_i2s_lrclk_rate,
133};
134
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100135/* DMA Clocks */
136static struct clk clk_m2p0 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100137 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100138 .enable_reg = EP93XX_SYSCON_PWRCNT,
139 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P0,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100140};
141static struct clk clk_m2p1 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100142 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100143 .enable_reg = EP93XX_SYSCON_PWRCNT,
144 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P1,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100145};
146static struct clk clk_m2p2 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100147 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100148 .enable_reg = EP93XX_SYSCON_PWRCNT,
149 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P2,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100150};
151static struct clk clk_m2p3 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100152 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100153 .enable_reg = EP93XX_SYSCON_PWRCNT,
154 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P3,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100155};
156static struct clk clk_m2p4 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100157 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100158 .enable_reg = EP93XX_SYSCON_PWRCNT,
159 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P4,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100160};
161static struct clk clk_m2p5 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100162 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100163 .enable_reg = EP93XX_SYSCON_PWRCNT,
164 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P5,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100165};
166static struct clk clk_m2p6 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100167 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100168 .enable_reg = EP93XX_SYSCON_PWRCNT,
169 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P6,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100170};
171static struct clk clk_m2p7 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100172 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100173 .enable_reg = EP93XX_SYSCON_PWRCNT,
174 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P7,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100175};
176static struct clk clk_m2p8 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100177 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100178 .enable_reg = EP93XX_SYSCON_PWRCNT,
179 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P8,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100180};
181static struct clk clk_m2p9 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100182 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100183 .enable_reg = EP93XX_SYSCON_PWRCNT,
184 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P9,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100185};
186static struct clk clk_m2m0 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100187 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100188 .enable_reg = EP93XX_SYSCON_PWRCNT,
189 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M0,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100190};
191static struct clk clk_m2m1 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100192 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100193 .enable_reg = EP93XX_SYSCON_PWRCNT,
194 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M1,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100195};
196
Russell Kingae696fd2008-11-30 17:11:49 +0000197#define INIT_CK(dev,con,ck) \
198 { .dev_id = dev, .con_id = con, .clk = ck }
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100199
Russell Kingae696fd2008-11-30 17:11:49 +0000200static struct clk_lookup clocks[] = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100201 INIT_CK(NULL, "xtali", &clk_xtali),
Hartley Sweeten701fac82009-06-30 23:06:43 +0100202 INIT_CK("apb:uart1", NULL, &clk_uart1),
203 INIT_CK("apb:uart2", NULL, &clk_uart2),
204 INIT_CK("apb:uart3", NULL, &clk_uart3),
205 INIT_CK(NULL, "pll1", &clk_pll1),
206 INIT_CK(NULL, "fclk", &clk_f),
207 INIT_CK(NULL, "hclk", &clk_h),
208 INIT_CK(NULL, "pclk", &clk_p),
209 INIT_CK(NULL, "pll2", &clk_pll2),
210 INIT_CK("ep93xx-ohci", NULL, &clk_usb_host),
211 INIT_CK("ep93xx-keypad", NULL, &clk_keypad),
Ryan Mallonc6012182009-09-22 16:47:09 -0700212 INIT_CK("ep93xx-fb", NULL, &clk_video),
Ryan Malloned67ea82010-06-08 22:01:10 +1200213 INIT_CK("ep93xx-i2s", "mclk", &clk_i2s_mclk),
214 INIT_CK("ep93xx-i2s", "sclk", &clk_i2s_sclk),
215 INIT_CK("ep93xx-i2s", "lrclk", &clk_i2s_lrclk),
Hartley Sweetenef123792009-07-29 22:41:06 +0100216 INIT_CK(NULL, "pwm_clk", &clk_pwm),
Hartley Sweeten701fac82009-06-30 23:06:43 +0100217 INIT_CK(NULL, "m2p0", &clk_m2p0),
218 INIT_CK(NULL, "m2p1", &clk_m2p1),
219 INIT_CK(NULL, "m2p2", &clk_m2p2),
220 INIT_CK(NULL, "m2p3", &clk_m2p3),
221 INIT_CK(NULL, "m2p4", &clk_m2p4),
222 INIT_CK(NULL, "m2p5", &clk_m2p5),
223 INIT_CK(NULL, "m2p6", &clk_m2p6),
224 INIT_CK(NULL, "m2p7", &clk_m2p7),
225 INIT_CK(NULL, "m2p8", &clk_m2p8),
226 INIT_CK(NULL, "m2p9", &clk_m2p9),
227 INIT_CK(NULL, "m2m0", &clk_m2m0),
228 INIT_CK(NULL, "m2m1", &clk_m2m1),
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100229};
230
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100231static DEFINE_SPINLOCK(clk_lock);
232
233static void __clk_enable(struct clk *clk)
234{
235 if (!clk->users++) {
236 if (clk->parent)
237 __clk_enable(clk->parent);
238
239 if (clk->enable_reg) {
240 u32 v;
241
242 v = __raw_readl(clk->enable_reg);
243 v |= clk->enable_mask;
244 if (clk->sw_locked)
245 ep93xx_syscon_swlocked_write(v, clk->enable_reg);
246 else
247 __raw_writel(v, clk->enable_reg);
248 }
249 }
250}
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100251
252int clk_enable(struct clk *clk)
253{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100254 unsigned long flags;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100255
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100256 if (!clk)
257 return -EINVAL;
258
259 spin_lock_irqsave(&clk_lock, flags);
260 __clk_enable(clk);
261 spin_unlock_irqrestore(&clk_lock, flags);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100262
263 return 0;
264}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100265EXPORT_SYMBOL(clk_enable);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100266
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100267static void __clk_disable(struct clk *clk)
268{
269 if (!--clk->users) {
270 if (clk->enable_reg) {
271 u32 v;
272
273 v = __raw_readl(clk->enable_reg);
274 v &= ~clk->enable_mask;
275 if (clk->sw_locked)
276 ep93xx_syscon_swlocked_write(v, clk->enable_reg);
277 else
278 __raw_writel(v, clk->enable_reg);
279 }
280
281 if (clk->parent)
282 __clk_disable(clk->parent);
283 }
284}
285
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100286void clk_disable(struct clk *clk)
287{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100288 unsigned long flags;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100289
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100290 if (!clk)
291 return;
292
293 spin_lock_irqsave(&clk_lock, flags);
294 __clk_disable(clk);
295 spin_unlock_irqrestore(&clk_lock, flags);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100296}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100297EXPORT_SYMBOL(clk_disable);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100298
Hartley Sweetenff05c032009-05-07 18:41:47 +0100299static unsigned long get_uart_rate(struct clk *clk)
300{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100301 unsigned long rate = clk_get_rate(clk->parent);
Hartley Sweetenff05c032009-05-07 18:41:47 +0100302 u32 value;
303
Matthias Kaehlckeca8cbc82009-06-11 19:57:34 +0100304 value = __raw_readl(EP93XX_SYSCON_PWRCNT);
305 if (value & EP93XX_SYSCON_PWRCNT_UARTBAUD)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100306 return rate;
Hartley Sweetenff05c032009-05-07 18:41:47 +0100307 else
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100308 return rate / 2;
Hartley Sweetenff05c032009-05-07 18:41:47 +0100309}
310
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100311unsigned long clk_get_rate(struct clk *clk)
312{
Hartley Sweetenff05c032009-05-07 18:41:47 +0100313 if (clk->get_rate)
314 return clk->get_rate(clk);
315
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100316 return clk->rate;
317}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100318EXPORT_SYMBOL(clk_get_rate);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100319
Hartley Sweeten701fac82009-06-30 23:06:43 +0100320static int set_keytchclk_rate(struct clk *clk, unsigned long rate)
321{
322 u32 val;
323 u32 div_bit;
324
325 val = __raw_readl(clk->enable_reg);
326
327 /*
328 * The Key Matrix and ADC clocks are configured using the same
329 * System Controller register. The clock used will be either
330 * 1/4 or 1/16 the external clock rate depending on the
331 * EP93XX_SYSCON_KEYTCHCLKDIV_KDIV/EP93XX_SYSCON_KEYTCHCLKDIV_ADIV
332 * bit being set or cleared.
333 */
334 div_bit = clk->enable_mask >> 15;
335
336 if (rate == EP93XX_KEYTCHCLK_DIV4)
337 val |= div_bit;
338 else if (rate == EP93XX_KEYTCHCLK_DIV16)
339 val &= ~div_bit;
340 else
341 return -EINVAL;
342
343 ep93xx_syscon_swlocked_write(val, clk->enable_reg);
344 clk->rate = rate;
345 return 0;
346}
347
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100348static int calc_clk_div(struct clk *clk, unsigned long rate,
349 int *psel, int *esel, int *pdiv, int *div)
Ryan Mallonc6012182009-09-22 16:47:09 -0700350{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100351 struct clk *mclk;
352 unsigned long max_rate, actual_rate, mclk_rate, rate_err = -1;
Ryan Mallonc6012182009-09-22 16:47:09 -0700353 int i, found = 0, __div = 0, __pdiv = 0;
354
355 /* Don't exceed the maximum rate */
356 max_rate = max(max(clk_pll1.rate / 4, clk_pll2.rate / 4),
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100357 clk_xtali.rate / 4);
Ryan Mallonc6012182009-09-22 16:47:09 -0700358 rate = min(rate, max_rate);
359
360 /*
361 * Try the two pll's and the external clock
362 * Because the valid predividers are 2, 2.5 and 3, we multiply
363 * all the clocks by 2 to avoid floating point math.
364 *
365 * This is based on the algorithm in the ep93xx raster guide:
366 * http://be-a-maverick.com/en/pubs/appNote/AN269REV1.pdf
367 *
368 */
369 for (i = 0; i < 3; i++) {
370 if (i == 0)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100371 mclk = &clk_xtali;
Ryan Mallonc6012182009-09-22 16:47:09 -0700372 else if (i == 1)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100373 mclk = &clk_pll1;
374 else
375 mclk = &clk_pll2;
376 mclk_rate = mclk->rate * 2;
Ryan Mallonc6012182009-09-22 16:47:09 -0700377
378 /* Try each predivider value */
379 for (__pdiv = 4; __pdiv <= 6; __pdiv++) {
380 __div = mclk_rate / (rate * __pdiv);
381 if (__div < 2 || __div > 127)
382 continue;
383
384 actual_rate = mclk_rate / (__pdiv * __div);
385
386 if (!found || abs(actual_rate - rate) < rate_err) {
387 *pdiv = __pdiv - 3;
388 *div = __div;
389 *psel = (i == 2);
390 *esel = (i != 0);
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100391 clk->parent = mclk;
392 clk->rate = actual_rate;
Ryan Mallonc6012182009-09-22 16:47:09 -0700393 rate_err = abs(actual_rate - rate);
394 found = 1;
395 }
396 }
397 }
398
399 if (!found)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100400 return -EINVAL;
Ryan Mallonc6012182009-09-22 16:47:09 -0700401
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100402 return 0;
Ryan Mallonc6012182009-09-22 16:47:09 -0700403}
404
405static int set_div_rate(struct clk *clk, unsigned long rate)
406{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100407 int err, psel = 0, esel = 0, pdiv = 0, div = 0;
Ryan Mallonc6012182009-09-22 16:47:09 -0700408 u32 val;
409
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100410 err = calc_clk_div(clk, rate, &psel, &esel, &pdiv, &div);
411 if (err)
412 return err;
Ryan Mallonc6012182009-09-22 16:47:09 -0700413
414 /* Clear the esel, psel, pdiv and div bits */
415 val = __raw_readl(clk->enable_reg);
416 val &= ~0x7fff;
417
418 /* Set the new esel, psel, pdiv and div bits for the new clock rate */
419 val |= (esel ? EP93XX_SYSCON_CLKDIV_ESEL : 0) |
420 (psel ? EP93XX_SYSCON_CLKDIV_PSEL : 0) |
421 (pdiv << EP93XX_SYSCON_CLKDIV_PDIV_SHIFT) | div;
422 ep93xx_syscon_swlocked_write(val, clk->enable_reg);
423 return 0;
424}
425
Ryan Malloned67ea82010-06-08 22:01:10 +1200426static int set_i2s_sclk_rate(struct clk *clk, unsigned long rate)
427{
428 unsigned val = __raw_readl(clk->enable_reg);
429
430 if (rate == clk_i2s_mclk.rate / 2)
431 ep93xx_syscon_swlocked_write(val & ~EP93XX_I2SCLKDIV_SDIV,
432 clk->enable_reg);
433 else if (rate == clk_i2s_mclk.rate / 4)
434 ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_SDIV,
435 clk->enable_reg);
436 else
437 return -EINVAL;
438
439 clk_i2s_sclk.rate = rate;
440 return 0;
441}
442
443static int set_i2s_lrclk_rate(struct clk *clk, unsigned long rate)
444{
445 unsigned val = __raw_readl(clk->enable_reg) &
446 ~EP93XX_I2SCLKDIV_LRDIV_MASK;
447
448 if (rate == clk_i2s_sclk.rate / 32)
449 ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV32,
450 clk->enable_reg);
451 else if (rate == clk_i2s_sclk.rate / 64)
452 ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV64,
453 clk->enable_reg);
454 else if (rate == clk_i2s_sclk.rate / 128)
455 ep93xx_syscon_swlocked_write(val | EP93XX_I2SCLKDIV_LRDIV128,
456 clk->enable_reg);
457 else
458 return -EINVAL;
459
460 clk_i2s_lrclk.rate = rate;
461 return 0;
462}
463
Hartley Sweeten701fac82009-06-30 23:06:43 +0100464int clk_set_rate(struct clk *clk, unsigned long rate)
465{
466 if (clk->set_rate)
467 return clk->set_rate(clk, rate);
468
469 return -EINVAL;
470}
471EXPORT_SYMBOL(clk_set_rate);
472
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100473
474static char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
475static char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
476static char pclk_divisors[] = { 1, 2, 4, 8 };
477
478/*
479 * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
480 */
481static unsigned long calc_pll_rate(u32 config_word)
482{
483 unsigned long long rate;
484 int i;
485
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100486 rate = clk_xtali.rate;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100487 rate *= ((config_word >> 11) & 0x1f) + 1; /* X1FBD */
488 rate *= ((config_word >> 5) & 0x3f) + 1; /* X2FBD */
489 do_div(rate, (config_word & 0x1f) + 1); /* X2IPD */
490 for (i = 0; i < ((config_word >> 16) & 3); i++) /* PS */
491 rate >>= 1;
492
493 return (unsigned long)rate;
494}
495
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100496static void __init ep93xx_dma_clock_init(void)
497{
498 clk_m2p0.rate = clk_h.rate;
499 clk_m2p1.rate = clk_h.rate;
500 clk_m2p2.rate = clk_h.rate;
501 clk_m2p3.rate = clk_h.rate;
502 clk_m2p4.rate = clk_h.rate;
503 clk_m2p5.rate = clk_h.rate;
504 clk_m2p6.rate = clk_h.rate;
505 clk_m2p7.rate = clk_h.rate;
506 clk_m2p8.rate = clk_h.rate;
507 clk_m2p9.rate = clk_h.rate;
508 clk_m2m0.rate = clk_h.rate;
509 clk_m2m1.rate = clk_h.rate;
510}
511
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100512static int __init ep93xx_clock_init(void)
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100513{
514 u32 value;
515
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100516 /* Determine the bootloader configured pll1 rate */
517 value = __raw_readl(EP93XX_SYSCON_CLKSET1);
518 if (!(value & EP93XX_SYSCON_CLKSET1_NBYP1))
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100519 clk_pll1.rate = clk_xtali.rate;
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100520 else
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100521 clk_pll1.rate = calc_pll_rate(value);
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100522
523 /* Initialize the pll1 derived clocks */
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100524 clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
525 clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
526 clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100527 ep93xx_dma_clock_init();
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100528
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100529 /* Determine the bootloader configured pll2 rate */
Hartley Sweetenba7c6a32010-02-23 21:20:31 +0100530 value = __raw_readl(EP93XX_SYSCON_CLKSET2);
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100531 if (!(value & EP93XX_SYSCON_CLKSET2_NBYP2))
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100532 clk_pll2.rate = clk_xtali.rate;
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100533 else if (value & EP93XX_SYSCON_CLKSET2_PLL2_EN)
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100534 clk_pll2.rate = calc_pll_rate(value);
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100535 else
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100536 clk_pll2.rate = 0;
Hartley Sweeten346e34a2010-01-11 21:41:29 +0100537
538 /* Initialize the pll2 derived clocks */
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100539 clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
540
Hartley Sweeten99acbb92010-01-11 18:30:41 +0100541 pr_info("PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100542 clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
Hartley Sweeten99acbb92010-01-11 18:30:41 +0100543 pr_info("FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100544 clk_f.rate / 1000000, clk_h.rate / 1000000,
545 clk_p.rate / 1000000);
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100546
Russell King0a0300d2010-01-12 12:28:00 +0000547 clkdev_add_table(clocks, ARRAY_SIZE(clocks));
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100548 return 0;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100549}
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100550arch_initcall(ep93xx_clock_init);