blob: 034d3a6c31d893709ccf53b4215f87a80a218c1f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa25x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA21x/25x/26x variants.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Since this file should be linked before any other machine specific file,
15 * the __initcall() here will be executed first. This serves as default
16 * initialization stuff for PXA machines which can be overridden later if
17 * need be.
18 */
19#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell King34f32312007-05-15 10:39:49 +010022#include <linux/platform_device.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070023#include <linux/suspend.h>
eric miaoc01655042008-01-28 23:00:02 +000024#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/hardware.h>
Eric Miaocd491042007-06-22 04:14:09 +010027#include <asm/arch/irqs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/arch/pxa-regs.h>
Russell King0b0a9df2008-05-18 14:59:36 +010029#include <asm/arch/pxa2xx-regs.h>
eric miaoc0a596d2008-03-11 09:46:28 +080030#include <asm/arch/mfp-pxa25x.h>
Russell Kinge176bb02007-05-15 11:16:10 +010031#include <asm/arch/pm.h>
Eric Miaof53f0662007-06-22 05:40:17 +010032#include <asm/arch/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
34#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010035#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010036#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38/*
39 * Various clock factors driven by the CCCR register.
40 */
41
42/* Crystal Frequency to Memory Frequency Multiplier (L) */
43static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
44
45/* Memory Frequency to Run Mode Frequency Multiplier (M) */
46static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
47
48/* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
49/* Note: we store the value N * 2 here. */
50static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
51
52/* Crystal clock */
53#define BASE_CLK 3686400
54
55/*
56 * Get the clock frequency as reflected by CCCR and the turbo flag.
57 * We assume these values have been applied via a fcs.
58 * If info is not 0 we also display the current settings.
59 */
Russell King15a40332007-08-20 10:07:44 +010060unsigned int pxa25x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
62 unsigned long cccr, turbo;
63 unsigned int l, L, m, M, n2, N;
64
65 cccr = CCCR;
66 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
67
68 l = L_clk_mult[(cccr >> 0) & 0x1f];
69 m = M_clk_mult[(cccr >> 5) & 0x03];
70 n2 = N2_clk_mult[(cccr >> 7) & 0x07];
71
72 L = l * BASE_CLK;
73 M = m * L;
74 N = n2 * M / 2;
75
76 if(info)
77 {
78 L += 5000;
79 printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
80 L / 1000000, (L % 1000000) / 10000, l );
81 M += 5000;
82 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
83 M / 1000000, (M % 1000000) / 10000, m );
84 N += 5000;
85 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
86 N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
87 (turbo & 1) ? "" : "in" );
88 }
89
90 return (turbo & 1) ? (N/1000) : (M/1000);
91}
92
Linus Torvalds1da177e2005-04-16 15:20:36 -070093/*
94 * Return the current memory clock frequency in units of 10kHz
95 */
Russell King15a40332007-08-20 10:07:44 +010096unsigned int pxa25x_get_memclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070097{
98 return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK / 10000;
99}
100
Russell Kinga6dba202007-08-20 10:18:02 +0100101static unsigned long clk_pxa25x_lcd_getrate(struct clk *clk)
102{
103 return pxa25x_get_memclk_frequency_10khz() * 10000;
104}
105
106static const struct clkops clk_pxa25x_lcd_ops = {
107 .enable = clk_cken_enable,
108 .disable = clk_cken_disable,
109 .getrate = clk_pxa25x_lcd_getrate,
110};
111
Ian Moltoned847782008-07-08 10:32:08 +0100112static unsigned long gpio12_config_32k[] = {
113 GPIO12_32KHz,
114};
115
116static unsigned long gpio12_config_gpio[] = {
117 GPIO12_GPIO,
118};
119
120static void clk_gpio12_enable(struct clk *clk)
121{
122 pxa2xx_mfp_config(gpio12_config_32k, 1);
123}
124
125static void clk_gpio12_disable(struct clk *clk)
126{
127 pxa2xx_mfp_config(gpio12_config_gpio, 1);
128}
129
130static const struct clkops clk_pxa25x_gpio12_ops = {
131 .enable = clk_gpio12_enable,
132 .disable = clk_gpio12_disable,
133};
134
Russell Kinga6dba202007-08-20 10:18:02 +0100135/*
136 * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
137 * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
138 * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
139 */
Dmitry Baryshkove01dbdb2008-01-27 23:11:48 +0100140static struct clk pxa25x_hwuart_clk =
141 INIT_CKEN("UARTCLK", HWUART, 14745600, 1, &pxa_device_hwuart.dev)
142;
143
Russell Kingbdb08cb2008-06-30 19:47:59 +0100144/*
145 * PXA 2xx clock declarations. Order is important (see aliases below)
146 * Please be careful not to disrupt the ordering.
147 */
Russell Kinga6dba202007-08-20 10:18:02 +0100148static struct clk pxa25x_clks[] = {
149 INIT_CK("LCDCLK", LCD, &clk_pxa25x_lcd_ops, &pxa_device_fb.dev),
150 INIT_CKEN("UARTCLK", FFUART, 14745600, 1, &pxa_device_ffuart.dev),
151 INIT_CKEN("UARTCLK", BTUART, 14745600, 1, &pxa_device_btuart.dev),
Russell King435b6e92007-09-02 17:08:42 +0100152 INIT_CKEN("UARTCLK", STUART, 14745600, 1, NULL),
Philipp Zabel7a857622008-06-22 23:36:39 +0100153 INIT_CKEN("UDCCLK", USB, 47923000, 5, &pxa25x_device_udc.dev),
Ian Moltoned847782008-07-08 10:32:08 +0100154 INIT_CLK("GPIO12_CLK", &clk_pxa25x_gpio12_ops, 32768, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100155 INIT_CKEN("MMCCLK", MMC, 19169000, 0, &pxa_device_mci.dev),
156 INIT_CKEN("I2CCLK", I2C, 31949000, 0, &pxa_device_i2c.dev),
eric miaod8e0db12007-12-10 17:54:36 +0800157
158 INIT_CKEN("SSPCLK", SSP, 3686400, 0, &pxa25x_device_ssp.dev),
159 INIT_CKEN("SSPCLK", NSSP, 3686400, 0, &pxa25x_device_nssp.dev),
160 INIT_CKEN("SSPCLK", ASSP, 3686400, 0, &pxa25x_device_assp.dev),
eric miao75540c12008-04-13 21:44:04 +0100161 INIT_CKEN("PWMCLK", PWM0, 3686400, 0, &pxa25x_device_pwm0.dev),
162 INIT_CKEN("PWMCLK", PWM1, 3686400, 0, &pxa25x_device_pwm1.dev),
eric miaod8e0db12007-12-10 17:54:36 +0800163
Mark Brown27b98a62008-03-04 11:14:22 +0100164 INIT_CKEN("AC97CLK", AC97, 24576000, 0, NULL),
165
Russell Kinga6dba202007-08-20 10:18:02 +0100166 /*
Russell Kinga6dba202007-08-20 10:18:02 +0100167 INIT_CKEN("I2SCLK", I2S, 14745600, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100168 */
Russell King435b6e92007-09-02 17:08:42 +0100169 INIT_CKEN("FICPCLK", FICP, 47923000, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100170};
171
Russell Kingbdb08cb2008-06-30 19:47:59 +0100172static struct clk gpio7_clk = INIT_CKOTHER("GPIO7_CK", &pxa25x_clks[4], NULL);
173
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100174#ifdef CONFIG_PM
Todd Poynor87754202005-06-03 20:52:27 +0100175
Eric Miao711be5c2007-07-18 11:38:45 +0100176#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
177#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
178
Eric Miao711be5c2007-07-18 11:38:45 +0100179/*
180 * List of global PXA peripheral registers to preserve.
181 * More ones like CP and general purpose register values are preserved
182 * with the stack pointer in sleep.S.
183 */
Robert Jarzmik649de512008-05-02 21:17:06 +0100184enum { SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2,
Eric Miao711be5c2007-07-18 11:38:45 +0100185
186 SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
187 SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
188 SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
189
190 SLEEP_SAVE_PSTR,
191
Eric Miao711be5c2007-07-18 11:38:45 +0100192 SLEEP_SAVE_CKEN,
193
Robert Jarzmik649de512008-05-02 21:17:06 +0100194 SLEEP_SAVE_COUNT
Eric Miao711be5c2007-07-18 11:38:45 +0100195};
196
197
198static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
199{
Eric Miao711be5c2007-07-18 11:38:45 +0100200 SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2);
201
202 SAVE(GAFR0_L); SAVE(GAFR0_U);
203 SAVE(GAFR1_L); SAVE(GAFR1_U);
204 SAVE(GAFR2_L); SAVE(GAFR2_U);
205
Eric Miao711be5c2007-07-18 11:38:45 +0100206 SAVE(CKEN);
207 SAVE(PSTR);
Richard Purdie56b11282008-01-02 00:54:49 +0100208
209 /* Clear GPIO transition detect bits */
210 GEDR0 = GEDR0; GEDR1 = GEDR1; GEDR2 = GEDR2;
Eric Miao711be5c2007-07-18 11:38:45 +0100211}
212
213static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
214{
Richard Purdie56b11282008-01-02 00:54:49 +0100215 /* ensure not to come back here if it wasn't intended */
216 PSPR = 0;
217
Eric Miao711be5c2007-07-18 11:38:45 +0100218 /* restore registers */
Eric Miao711be5c2007-07-18 11:38:45 +0100219 RESTORE(GAFR0_L); RESTORE(GAFR0_U);
220 RESTORE(GAFR1_L); RESTORE(GAFR1_U);
221 RESTORE(GAFR2_L); RESTORE(GAFR2_U);
Eric Miao711be5c2007-07-18 11:38:45 +0100222 RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2);
223
Richard Purdie56b11282008-01-02 00:54:49 +0100224 PSSR = PSSR_RDH | PSSR_PH;
225
Eric Miao711be5c2007-07-18 11:38:45 +0100226 RESTORE(CKEN);
Eric Miao711be5c2007-07-18 11:38:45 +0100227 RESTORE(PSTR);
228}
229
230static void pxa25x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100231{
Russell Kingdc38e2a2008-05-08 16:50:39 +0100232 /* Clear reset status */
233 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
234
Todd Poynor87754202005-06-03 20:52:27 +0100235 switch (state) {
236 case PM_SUSPEND_MEM:
237 /* set resume return address */
238 PSPR = virt_to_phys(pxa_cpu_resume);
Eric Miaob750a092007-07-18 11:40:13 +0100239 pxa25x_cpu_suspend(PWRMODE_SLEEP);
Todd Poynor87754202005-06-03 20:52:27 +0100240 break;
241 }
242}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100243
Eric Miao711be5c2007-07-18 11:38:45 +0100244static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
Robert Jarzmik649de512008-05-02 21:17:06 +0100245 .save_count = SLEEP_SAVE_COUNT,
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700246 .valid = suspend_valid_only_mem,
Eric Miao711be5c2007-07-18 11:38:45 +0100247 .save = pxa25x_cpu_pm_save,
248 .restore = pxa25x_cpu_pm_restore,
249 .enter = pxa25x_cpu_pm_enter,
Russell Kinge176bb02007-05-15 11:16:10 +0100250};
Eric Miao711be5c2007-07-18 11:38:45 +0100251
252static void __init pxa25x_init_pm(void)
253{
254 pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
255}
eric miaof79299c2008-01-02 08:24:49 +0800256#else
257static inline void pxa25x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100258#endif
Russell Kinge176bb02007-05-15 11:16:10 +0100259
eric miaoc95530c2007-08-29 10:22:17 +0100260/* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
261 */
262
263static int pxa25x_set_wake(unsigned int irq, unsigned int on)
264{
265 int gpio = IRQ_TO_GPIO(irq);
eric miaoc0a596d2008-03-11 09:46:28 +0800266 uint32_t mask = 0;
eric miaoc95530c2007-08-29 10:22:17 +0100267
eric miaoc0a596d2008-03-11 09:46:28 +0800268 if (gpio >= 0 && gpio < 85)
269 return gpio_set_wake(gpio, on);
eric miaoc95530c2007-08-29 10:22:17 +0100270
271 if (irq == IRQ_RTCAlrm) {
272 mask = PWER_RTC;
273 goto set_pwer;
274 }
275
276 return -EINVAL;
277
278set_pwer:
279 if (on)
280 PWER |= mask;
281 else
282 PWER &=~mask;
283
284 return 0;
285}
286
Eric Miaocd491042007-06-22 04:14:09 +0100287void __init pxa25x_init_irq(void)
288{
eric miaob9e25ac2008-03-04 14:19:58 +0800289 pxa_init_irq(32, pxa25x_set_wake);
290 pxa_init_gpio(85, pxa25x_set_wake);
Eric Miaocd491042007-06-22 04:14:09 +0100291}
292
Russell King34f32312007-05-15 10:39:49 +0100293static struct platform_device *pxa25x_devices[] __initdata = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100294 &pxa25x_device_udc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100295 &pxa_device_ffuart,
296 &pxa_device_btuart,
297 &pxa_device_stuart,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100298 &pxa_device_i2s,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100299 &pxa_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800300 &pxa25x_device_ssp,
301 &pxa25x_device_nssp,
302 &pxa25x_device_assp,
eric miao75540c12008-04-13 21:44:04 +0100303 &pxa25x_device_pwm0,
304 &pxa25x_device_pwm1,
Russell King34f32312007-05-15 10:39:49 +0100305};
306
eric miaoc01655042008-01-28 23:00:02 +0000307static struct sys_device pxa25x_sysdev[] = {
308 {
309 .cls = &pxa_irq_sysclass,
eric miao16dfdbf2008-01-28 23:00:02 +0000310 }, {
311 .cls = &pxa_gpio_sysclass,
eric miaoc01655042008-01-28 23:00:02 +0000312 },
313};
314
Russell Kinge176bb02007-05-15 11:16:10 +0100315static int __init pxa25x_init(void)
316{
eric miaoc01655042008-01-28 23:00:02 +0000317 int i, ret = 0;
Eric Miaof53f0662007-06-22 05:40:17 +0100318
Dmitry Baryshkove01dbdb2008-01-27 23:11:48 +0100319 /* Only add HWUART for PXA255/26x; PXA210/250/27x do not have it. */
Ian Moltonaa9ae8e2008-06-25 22:17:16 +0100320 if (cpu_is_pxa255())
Dmitry Baryshkove01dbdb2008-01-27 23:11:48 +0100321 clks_register(&pxa25x_hwuart_clk, 1);
322
Russell Kinge176bb02007-05-15 11:16:10 +0100323 if (cpu_is_pxa21x() || cpu_is_pxa25x()) {
Russell Kinga6dba202007-08-20 10:18:02 +0100324 clks_register(pxa25x_clks, ARRAY_SIZE(pxa25x_clks));
325
Eric Miaof53f0662007-06-22 05:40:17 +0100326 if ((ret = pxa_init_dma(16)))
327 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800328
Eric Miao711be5c2007-07-18 11:38:45 +0100329 pxa25x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800330
eric miaoc01655042008-01-28 23:00:02 +0000331 for (i = 0; i < ARRAY_SIZE(pxa25x_sysdev); i++) {
332 ret = sysdev_register(&pxa25x_sysdev[i]);
333 if (ret)
334 pr_err("failed to register sysdev[%d]\n", i);
335 }
336
Russell King34f32312007-05-15 10:39:49 +0100337 ret = platform_add_devices(pxa25x_devices,
338 ARRAY_SIZE(pxa25x_devices));
eric miaoc01655042008-01-28 23:00:02 +0000339 if (ret)
340 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100341 }
eric miaoc01655042008-01-28 23:00:02 +0000342
Russell King34f32312007-05-15 10:39:49 +0100343 /* Only add HWUART for PXA255/26x; PXA210/250/27x do not have it. */
Ian Moltonaa9ae8e2008-06-25 22:17:16 +0100344 if (cpu_is_pxa255())
Eric Miaoe09d02e2007-07-17 10:45:58 +0100345 ret = platform_device_register(&pxa_device_hwuart);
Russell King34f32312007-05-15 10:39:49 +0100346
Russell Kingbdb08cb2008-06-30 19:47:59 +0100347 clks_register(&gpio7_clk, 1);
348
Russell King34f32312007-05-15 10:39:49 +0100349 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100350}
351
Russell King1c104e02008-04-19 10:59:24 +0100352postcore_initcall(pxa25x_init);