blob: f6eee76f983b5f103b86f79d8c5834a5de5af1eb [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080026#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080027#include <sound/msm-dai-q6.h>
28#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070029#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060030#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080031#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070032#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070033#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070034#include <mach/msm_rtb.h>
Pratik Patel212ab362012-03-16 12:30:07 -070035#include <mach/qdss.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080036#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037#include "clock.h"
38#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080039#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070040#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060041#include "rpm_stats.h"
42#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053043#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070044#include <mach/iommu_domains.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070045
46/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070047#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060049#define MSM_GSBI4_PHYS 0x16300000
50#define MSM_GSBI5_PHYS 0x1A200000
51#define MSM_GSBI6_PHYS 0x16500000
52#define MSM_GSBI7_PHYS 0x16600000
53
Kenneth Heitke748593a2011-07-15 15:45:11 -060054/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070055#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080057#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070058
Harini Jayaramanc4c58692011-07-19 14:50:10 -060059/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080060#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060061#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
62#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
63#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
64#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
65#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
66#define MSM_QUP_SIZE SZ_4K
67
Kenneth Heitke36920d32011-07-20 16:44:30 -060068/* Address of SSBI CMD */
69#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
70#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
71#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060072
Hemant Kumarcaa09092011-07-30 00:26:33 -070073/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080074#define MSM_HSUSB1_PHYS 0x12500000
75#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070076
Manu Gautam91223e02011-11-08 15:27:22 +053077/* Address of HS USB3 */
78#define MSM_HSUSB3_PHYS 0x12520000
79#define MSM_HSUSB3_SIZE SZ_4K
80
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080081/* Address of HS USB4 */
82#define MSM_HSUSB4_PHYS 0x12530000
83#define MSM_HSUSB4_SIZE SZ_4K
84
85
Jeff Ohlstein7e668552011-10-06 16:17:25 -070086static struct msm_watchdog_pdata msm_watchdog_pdata = {
87 .pet_time = 10000,
88 .bark_time = 11000,
89 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080090 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070091};
92
93struct platform_device msm8064_device_watchdog = {
94 .name = "msm_watchdog",
95 .id = -1,
96 .dev = {
97 .platform_data = &msm_watchdog_pdata,
98 },
99};
100
Joel King0581896d2011-07-19 16:43:28 -0700101static struct resource msm_dmov_resource[] = {
102 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800103 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700104 .flags = IORESOURCE_IRQ,
105 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700106 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800107 .start = 0x18320000,
108 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700109 .flags = IORESOURCE_MEM,
110 },
111};
112
113static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800114 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700115 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700116};
117
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700118struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700119 .name = "msm_dmov",
120 .id = -1,
121 .resource = msm_dmov_resource,
122 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700123 .dev = {
124 .platform_data = &msm_dmov_pdata,
125 },
Joel King0581896d2011-07-19 16:43:28 -0700126};
127
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700128static struct resource resources_uart_gsbi1[] = {
129 {
130 .start = APQ8064_GSBI1_UARTDM_IRQ,
131 .end = APQ8064_GSBI1_UARTDM_IRQ,
132 .flags = IORESOURCE_IRQ,
133 },
134 {
135 .start = MSM_UART1DM_PHYS,
136 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
137 .name = "uartdm_resource",
138 .flags = IORESOURCE_MEM,
139 },
140 {
141 .start = MSM_GSBI1_PHYS,
142 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
143 .name = "gsbi_resource",
144 .flags = IORESOURCE_MEM,
145 },
146};
147
148struct platform_device apq8064_device_uart_gsbi1 = {
149 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800150 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700151 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
152 .resource = resources_uart_gsbi1,
153};
154
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700155static struct resource resources_uart_gsbi3[] = {
156 {
157 .start = GSBI3_UARTDM_IRQ,
158 .end = GSBI3_UARTDM_IRQ,
159 .flags = IORESOURCE_IRQ,
160 },
161 {
162 .start = MSM_UART3DM_PHYS,
163 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
164 .name = "uartdm_resource",
165 .flags = IORESOURCE_MEM,
166 },
167 {
168 .start = MSM_GSBI3_PHYS,
169 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
170 .name = "gsbi_resource",
171 .flags = IORESOURCE_MEM,
172 },
173};
174
175struct platform_device apq8064_device_uart_gsbi3 = {
176 .name = "msm_serial_hsl",
177 .id = 0,
178 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
179 .resource = resources_uart_gsbi3,
180};
181
Jing Lin04601f92012-02-05 15:36:07 -0800182static struct resource resources_qup_i2c_gsbi3[] = {
183 {
184 .name = "gsbi_qup_i2c_addr",
185 .start = MSM_GSBI3_PHYS,
186 .end = MSM_GSBI3_PHYS + 4 - 1,
187 .flags = IORESOURCE_MEM,
188 },
189 {
190 .name = "qup_phys_addr",
191 .start = MSM_GSBI3_QUP_PHYS,
192 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
193 .flags = IORESOURCE_MEM,
194 },
195 {
196 .name = "qup_err_intr",
197 .start = GSBI3_QUP_IRQ,
198 .end = GSBI3_QUP_IRQ,
199 .flags = IORESOURCE_IRQ,
200 },
201 {
202 .name = "i2c_clk",
203 .start = 9,
204 .end = 9,
205 .flags = IORESOURCE_IO,
206 },
207 {
208 .name = "i2c_sda",
209 .start = 8,
210 .end = 8,
211 .flags = IORESOURCE_IO,
212 },
213};
214
David Keitel3c40fc52012-02-09 17:53:52 -0800215static struct resource resources_qup_i2c_gsbi1[] = {
216 {
217 .name = "gsbi_qup_i2c_addr",
218 .start = MSM_GSBI1_PHYS,
219 .end = MSM_GSBI1_PHYS + 4 - 1,
220 .flags = IORESOURCE_MEM,
221 },
222 {
223 .name = "qup_phys_addr",
224 .start = MSM_GSBI1_QUP_PHYS,
225 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
226 .flags = IORESOURCE_MEM,
227 },
228 {
229 .name = "qup_err_intr",
230 .start = APQ8064_GSBI1_QUP_IRQ,
231 .end = APQ8064_GSBI1_QUP_IRQ,
232 .flags = IORESOURCE_IRQ,
233 },
234 {
235 .name = "i2c_clk",
236 .start = 21,
237 .end = 21,
238 .flags = IORESOURCE_IO,
239 },
240 {
241 .name = "i2c_sda",
242 .start = 20,
243 .end = 20,
244 .flags = IORESOURCE_IO,
245 },
246};
247
248struct platform_device apq8064_device_qup_i2c_gsbi1 = {
249 .name = "qup_i2c",
250 .id = 0,
251 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
252 .resource = resources_qup_i2c_gsbi1,
253};
254
Jing Lin04601f92012-02-05 15:36:07 -0800255struct platform_device apq8064_device_qup_i2c_gsbi3 = {
256 .name = "qup_i2c",
257 .id = 3,
258 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
259 .resource = resources_qup_i2c_gsbi3,
260};
261
Kenneth Heitke748593a2011-07-15 15:45:11 -0600262static struct resource resources_qup_i2c_gsbi4[] = {
263 {
264 .name = "gsbi_qup_i2c_addr",
265 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600266 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600267 .flags = IORESOURCE_MEM,
268 },
269 {
270 .name = "qup_phys_addr",
271 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600272 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600273 .flags = IORESOURCE_MEM,
274 },
275 {
276 .name = "qup_err_intr",
277 .start = GSBI4_QUP_IRQ,
278 .end = GSBI4_QUP_IRQ,
279 .flags = IORESOURCE_IRQ,
280 },
Kevin Chand07220e2012-02-13 15:52:22 -0800281 {
282 .name = "i2c_clk",
283 .start = 11,
284 .end = 11,
285 .flags = IORESOURCE_IO,
286 },
287 {
288 .name = "i2c_sda",
289 .start = 10,
290 .end = 10,
291 .flags = IORESOURCE_IO,
292 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600293};
294
295struct platform_device apq8064_device_qup_i2c_gsbi4 = {
296 .name = "qup_i2c",
297 .id = 4,
298 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
299 .resource = resources_qup_i2c_gsbi4,
300};
301
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700302static struct resource resources_qup_spi_gsbi5[] = {
303 {
304 .name = "spi_base",
305 .start = MSM_GSBI5_QUP_PHYS,
306 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
307 .flags = IORESOURCE_MEM,
308 },
309 {
310 .name = "gsbi_base",
311 .start = MSM_GSBI5_PHYS,
312 .end = MSM_GSBI5_PHYS + 4 - 1,
313 .flags = IORESOURCE_MEM,
314 },
315 {
316 .name = "spi_irq_in",
317 .start = GSBI5_QUP_IRQ,
318 .end = GSBI5_QUP_IRQ,
319 .flags = IORESOURCE_IRQ,
320 },
321};
322
323struct platform_device apq8064_device_qup_spi_gsbi5 = {
324 .name = "spi_qsd",
325 .id = 0,
326 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
327 .resource = resources_qup_spi_gsbi5,
328};
329
Joel King8f839b92012-04-01 14:37:46 -0700330static struct resource resources_qup_i2c_gsbi5[] = {
331 {
332 .name = "gsbi_qup_i2c_addr",
333 .start = MSM_GSBI5_PHYS,
334 .end = MSM_GSBI5_PHYS + 4 - 1,
335 .flags = IORESOURCE_MEM,
336 },
337 {
338 .name = "qup_phys_addr",
339 .start = MSM_GSBI5_QUP_PHYS,
340 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
341 .flags = IORESOURCE_MEM,
342 },
343 {
344 .name = "qup_err_intr",
345 .start = GSBI5_QUP_IRQ,
346 .end = GSBI5_QUP_IRQ,
347 .flags = IORESOURCE_IRQ,
348 },
349 {
350 .name = "i2c_clk",
351 .start = 54,
352 .end = 54,
353 .flags = IORESOURCE_IO,
354 },
355 {
356 .name = "i2c_sda",
357 .start = 53,
358 .end = 53,
359 .flags = IORESOURCE_IO,
360 },
361};
362
363struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
364 .name = "qup_i2c",
365 .id = 5,
366 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
367 .resource = resources_qup_i2c_gsbi5,
368};
369
Jin Hong4bbbfba2012-02-02 21:48:07 -0800370static struct resource resources_uart_gsbi7[] = {
371 {
372 .start = GSBI7_UARTDM_IRQ,
373 .end = GSBI7_UARTDM_IRQ,
374 .flags = IORESOURCE_IRQ,
375 },
376 {
377 .start = MSM_UART7DM_PHYS,
378 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
379 .name = "uartdm_resource",
380 .flags = IORESOURCE_MEM,
381 },
382 {
383 .start = MSM_GSBI7_PHYS,
384 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
385 .name = "gsbi_resource",
386 .flags = IORESOURCE_MEM,
387 },
388};
389
390struct platform_device apq8064_device_uart_gsbi7 = {
391 .name = "msm_serial_hsl",
392 .id = 0,
393 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
394 .resource = resources_uart_gsbi7,
395};
396
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800397struct platform_device apq_pcm = {
398 .name = "msm-pcm-dsp",
399 .id = -1,
400};
401
402struct platform_device apq_pcm_routing = {
403 .name = "msm-pcm-routing",
404 .id = -1,
405};
406
407struct platform_device apq_cpudai0 = {
408 .name = "msm-dai-q6",
409 .id = 0x4000,
410};
411
412struct platform_device apq_cpudai1 = {
413 .name = "msm-dai-q6",
414 .id = 0x4001,
415};
Santosh Mardieff9a742012-04-09 23:23:39 +0530416struct platform_device mpq_cpudai_sec_i2s_rx = {
417 .name = "msm-dai-q6",
418 .id = 4,
419};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800420struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800421 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800422 .id = 8,
423};
424
425struct platform_device apq_cpudai_bt_rx = {
426 .name = "msm-dai-q6",
427 .id = 0x3000,
428};
429
430struct platform_device apq_cpudai_bt_tx = {
431 .name = "msm-dai-q6",
432 .id = 0x3001,
433};
434
435struct platform_device apq_cpudai_fm_rx = {
436 .name = "msm-dai-q6",
437 .id = 0x3004,
438};
439
440struct platform_device apq_cpudai_fm_tx = {
441 .name = "msm-dai-q6",
442 .id = 0x3005,
443};
444
Helen Zeng8f925502012-03-05 16:50:17 -0800445struct platform_device apq_cpudai_slim_4_rx = {
446 .name = "msm-dai-q6",
447 .id = 0x4008,
448};
449
450struct platform_device apq_cpudai_slim_4_tx = {
451 .name = "msm-dai-q6",
452 .id = 0x4009,
453};
454
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800455/*
456 * Machine specific data for AUX PCM Interface
457 * which the driver will be unware of.
458 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800459struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800460 .clk = "pcm_clk",
461 .mode = AFE_PCM_CFG_MODE_PCM,
462 .sync = AFE_PCM_CFG_SYNC_INT,
463 .frame = AFE_PCM_CFG_FRM_256BPF,
464 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
465 .slot = 0,
466 .data = AFE_PCM_CFG_CDATAOE_MASTER,
467 .pcm_clk_rate = 2048000,
468};
469
470struct platform_device apq_cpudai_auxpcm_rx = {
471 .name = "msm-dai-q6",
472 .id = 2,
473 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800474 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800475 },
476};
477
478struct platform_device apq_cpudai_auxpcm_tx = {
479 .name = "msm-dai-q6",
480 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800481 .dev = {
482 .platform_data = &apq_auxpcm_pdata,
483 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800484};
485
Patrick Lai04baee942012-05-01 14:38:47 -0700486struct msm_mi2s_pdata mpq_mi2s_tx_data = {
487 .rx_sd_lines = 0,
488 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
489 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700490};
491
492struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700493 .name = "msm-dai-q6-mi2s",
494 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700495 .dev = {
496 .platform_data = &mpq_mi2s_tx_data,
497 },
498};
499
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800500struct platform_device apq_cpu_fe = {
501 .name = "msm-dai-fe",
502 .id = -1,
503};
504
505struct platform_device apq_stub_codec = {
506 .name = "msm-stub-codec",
507 .id = 1,
508};
509
510struct platform_device apq_voice = {
511 .name = "msm-pcm-voice",
512 .id = -1,
513};
514
515struct platform_device apq_voip = {
516 .name = "msm-voip-dsp",
517 .id = -1,
518};
519
520struct platform_device apq_lpa_pcm = {
521 .name = "msm-pcm-lpa",
522 .id = -1,
523};
524
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700525struct platform_device apq_compr_dsp = {
526 .name = "msm-compr-dsp",
527 .id = -1,
528};
529
530struct platform_device apq_multi_ch_pcm = {
531 .name = "msm-multi-ch-pcm-dsp",
532 .id = -1,
533};
534
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800535struct platform_device apq_pcm_hostless = {
536 .name = "msm-pcm-hostless",
537 .id = -1,
538};
539
540struct platform_device apq_cpudai_afe_01_rx = {
541 .name = "msm-dai-q6",
542 .id = 0xE0,
543};
544
545struct platform_device apq_cpudai_afe_01_tx = {
546 .name = "msm-dai-q6",
547 .id = 0xF0,
548};
549
550struct platform_device apq_cpudai_afe_02_rx = {
551 .name = "msm-dai-q6",
552 .id = 0xF1,
553};
554
555struct platform_device apq_cpudai_afe_02_tx = {
556 .name = "msm-dai-q6",
557 .id = 0xE1,
558};
559
560struct platform_device apq_pcm_afe = {
561 .name = "msm-pcm-afe",
562 .id = -1,
563};
564
Neema Shetty8427c262012-02-16 11:23:43 -0800565struct platform_device apq_cpudai_stub = {
566 .name = "msm-dai-stub",
567 .id = -1,
568};
569
Neema Shetty3c9d2862012-03-11 01:25:32 -0800570struct platform_device apq_cpudai_slimbus_1_rx = {
571 .name = "msm-dai-q6",
572 .id = 0x4002,
573};
574
575struct platform_device apq_cpudai_slimbus_1_tx = {
576 .name = "msm-dai-q6",
577 .id = 0x4003,
578};
579
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700580struct platform_device apq_cpudai_slimbus_2_tx = {
581 .name = "msm-dai-q6",
582 .id = 0x4005,
583};
584
Neema Shettyc9d86c32012-05-09 12:01:39 -0700585struct platform_device apq_cpudai_slimbus_3_rx = {
586 .name = "msm-dai-q6",
587 .id = 0x4006,
588};
589
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700590static struct resource resources_ssbi_pmic1[] = {
591 {
592 .start = MSM_PMIC1_SSBI_CMD_PHYS,
593 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
594 .flags = IORESOURCE_MEM,
595 },
596};
597
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600598#define LPASS_SLIMBUS_PHYS 0x28080000
599#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800600#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600601/* Board info for the slimbus slave device */
602static struct resource slimbus_res[] = {
603 {
604 .start = LPASS_SLIMBUS_PHYS,
605 .end = LPASS_SLIMBUS_PHYS + 8191,
606 .flags = IORESOURCE_MEM,
607 .name = "slimbus_physical",
608 },
609 {
610 .start = LPASS_SLIMBUS_BAM_PHYS,
611 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
612 .flags = IORESOURCE_MEM,
613 .name = "slimbus_bam_physical",
614 },
615 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800616 .start = LPASS_SLIMBUS_SLEW,
617 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
618 .flags = IORESOURCE_MEM,
619 .name = "slimbus_slew_reg",
620 },
621 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600622 .start = SLIMBUS0_CORE_EE1_IRQ,
623 .end = SLIMBUS0_CORE_EE1_IRQ,
624 .flags = IORESOURCE_IRQ,
625 .name = "slimbus_irq",
626 },
627 {
628 .start = SLIMBUS0_BAM_EE1_IRQ,
629 .end = SLIMBUS0_BAM_EE1_IRQ,
630 .flags = IORESOURCE_IRQ,
631 .name = "slimbus_bam_irq",
632 },
633};
634
635struct platform_device apq8064_slim_ctrl = {
636 .name = "msm_slim_ctrl",
637 .id = 1,
638 .num_resources = ARRAY_SIZE(slimbus_res),
639 .resource = slimbus_res,
640 .dev = {
641 .coherent_dma_mask = 0xffffffffULL,
642 },
643};
644
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700645struct platform_device apq8064_device_ssbi_pmic1 = {
646 .name = "msm_ssbi",
647 .id = 0,
648 .resource = resources_ssbi_pmic1,
649 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
650};
651
652static struct resource resources_ssbi_pmic2[] = {
653 {
654 .start = MSM_PMIC2_SSBI_CMD_PHYS,
655 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
656 .flags = IORESOURCE_MEM,
657 },
658};
659
660struct platform_device apq8064_device_ssbi_pmic2 = {
661 .name = "msm_ssbi",
662 .id = 1,
663 .resource = resources_ssbi_pmic2,
664 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
665};
666
667static struct resource resources_otg[] = {
668 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800669 .start = MSM_HSUSB1_PHYS,
670 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700671 .flags = IORESOURCE_MEM,
672 },
673 {
674 .start = USB1_HS_IRQ,
675 .end = USB1_HS_IRQ,
676 .flags = IORESOURCE_IRQ,
677 },
678};
679
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700680struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700681 .name = "msm_otg",
682 .id = -1,
683 .num_resources = ARRAY_SIZE(resources_otg),
684 .resource = resources_otg,
685 .dev = {
686 .coherent_dma_mask = 0xffffffff,
687 },
688};
689
690static struct resource resources_hsusb[] = {
691 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800692 .start = MSM_HSUSB1_PHYS,
693 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700694 .flags = IORESOURCE_MEM,
695 },
696 {
697 .start = USB1_HS_IRQ,
698 .end = USB1_HS_IRQ,
699 .flags = IORESOURCE_IRQ,
700 },
701};
702
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700703struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700704 .name = "msm_hsusb",
705 .id = -1,
706 .num_resources = ARRAY_SIZE(resources_hsusb),
707 .resource = resources_hsusb,
708 .dev = {
709 .coherent_dma_mask = 0xffffffff,
710 },
711};
712
Hemant Kumard86c4882012-01-24 19:39:37 -0800713static struct resource resources_hsusb_host[] = {
714 {
715 .start = MSM_HSUSB1_PHYS,
716 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
717 .flags = IORESOURCE_MEM,
718 },
719 {
720 .start = USB1_HS_IRQ,
721 .end = USB1_HS_IRQ,
722 .flags = IORESOURCE_IRQ,
723 },
724};
725
Hemant Kumara945b472012-01-25 15:08:06 -0800726static struct resource resources_hsic_host[] = {
727 {
728 .start = 0x12510000,
729 .end = 0x12510000 + SZ_4K - 1,
730 .flags = IORESOURCE_MEM,
731 },
732 {
733 .start = USB2_HSIC_IRQ,
734 .end = USB2_HSIC_IRQ,
735 .flags = IORESOURCE_IRQ,
736 },
737 {
738 .start = MSM_GPIO_TO_INT(49),
739 .end = MSM_GPIO_TO_INT(49),
740 .name = "peripheral_status_irq",
741 .flags = IORESOURCE_IRQ,
742 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800743 {
744 .start = MSM_GPIO_TO_INT(88),
745 .end = MSM_GPIO_TO_INT(88),
746 .name = "wakeup_irq",
747 .flags = IORESOURCE_IRQ,
748 },
Hemant Kumara945b472012-01-25 15:08:06 -0800749};
750
Hemant Kumard86c4882012-01-24 19:39:37 -0800751static u64 dma_mask = DMA_BIT_MASK(32);
752struct platform_device apq8064_device_hsusb_host = {
753 .name = "msm_hsusb_host",
754 .id = -1,
755 .num_resources = ARRAY_SIZE(resources_hsusb_host),
756 .resource = resources_hsusb_host,
757 .dev = {
758 .dma_mask = &dma_mask,
759 .coherent_dma_mask = 0xffffffff,
760 },
761};
762
Hemant Kumara945b472012-01-25 15:08:06 -0800763struct platform_device apq8064_device_hsic_host = {
764 .name = "msm_hsic_host",
765 .id = -1,
766 .num_resources = ARRAY_SIZE(resources_hsic_host),
767 .resource = resources_hsic_host,
768 .dev = {
769 .dma_mask = &dma_mask,
770 .coherent_dma_mask = DMA_BIT_MASK(32),
771 },
772};
773
Manu Gautam91223e02011-11-08 15:27:22 +0530774static struct resource resources_ehci_host3[] = {
775{
776 .start = MSM_HSUSB3_PHYS,
777 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
778 .flags = IORESOURCE_MEM,
779 },
780 {
781 .start = USB3_HS_IRQ,
782 .end = USB3_HS_IRQ,
783 .flags = IORESOURCE_IRQ,
784 },
785};
786
787struct platform_device apq8064_device_ehci_host3 = {
788 .name = "msm_ehci_host",
789 .id = 0,
790 .num_resources = ARRAY_SIZE(resources_ehci_host3),
791 .resource = resources_ehci_host3,
792 .dev = {
793 .dma_mask = &dma_mask,
794 .coherent_dma_mask = 0xffffffff,
795 },
796};
797
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800798static struct resource resources_ehci_host4[] = {
799{
800 .start = MSM_HSUSB4_PHYS,
801 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
802 .flags = IORESOURCE_MEM,
803 },
804 {
805 .start = USB4_HS_IRQ,
806 .end = USB4_HS_IRQ,
807 .flags = IORESOURCE_IRQ,
808 },
809};
810
811struct platform_device apq8064_device_ehci_host4 = {
812 .name = "msm_ehci_host",
813 .id = 1,
814 .num_resources = ARRAY_SIZE(resources_ehci_host4),
815 .resource = resources_ehci_host4,
816 .dev = {
817 .dma_mask = &dma_mask,
818 .coherent_dma_mask = 0xffffffff,
819 },
820};
821
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800822/* MSM Video core device */
823#ifdef CONFIG_MSM_BUS_SCALING
824static struct msm_bus_vectors vidc_init_vectors[] = {
825 {
826 .src = MSM_BUS_MASTER_VIDEO_ENC,
827 .dst = MSM_BUS_SLAVE_EBI_CH0,
828 .ab = 0,
829 .ib = 0,
830 },
831 {
832 .src = MSM_BUS_MASTER_VIDEO_DEC,
833 .dst = MSM_BUS_SLAVE_EBI_CH0,
834 .ab = 0,
835 .ib = 0,
836 },
837 {
838 .src = MSM_BUS_MASTER_AMPSS_M0,
839 .dst = MSM_BUS_SLAVE_EBI_CH0,
840 .ab = 0,
841 .ib = 0,
842 },
843 {
844 .src = MSM_BUS_MASTER_AMPSS_M0,
845 .dst = MSM_BUS_SLAVE_EBI_CH0,
846 .ab = 0,
847 .ib = 0,
848 },
849};
850static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
851 {
852 .src = MSM_BUS_MASTER_VIDEO_ENC,
853 .dst = MSM_BUS_SLAVE_EBI_CH0,
854 .ab = 54525952,
855 .ib = 436207616,
856 },
857 {
858 .src = MSM_BUS_MASTER_VIDEO_DEC,
859 .dst = MSM_BUS_SLAVE_EBI_CH0,
860 .ab = 72351744,
861 .ib = 289406976,
862 },
863 {
864 .src = MSM_BUS_MASTER_AMPSS_M0,
865 .dst = MSM_BUS_SLAVE_EBI_CH0,
866 .ab = 500000,
867 .ib = 1000000,
868 },
869 {
870 .src = MSM_BUS_MASTER_AMPSS_M0,
871 .dst = MSM_BUS_SLAVE_EBI_CH0,
872 .ab = 500000,
873 .ib = 1000000,
874 },
875};
876static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
877 {
878 .src = MSM_BUS_MASTER_VIDEO_ENC,
879 .dst = MSM_BUS_SLAVE_EBI_CH0,
880 .ab = 40894464,
881 .ib = 327155712,
882 },
883 {
884 .src = MSM_BUS_MASTER_VIDEO_DEC,
885 .dst = MSM_BUS_SLAVE_EBI_CH0,
886 .ab = 48234496,
887 .ib = 192937984,
888 },
889 {
890 .src = MSM_BUS_MASTER_AMPSS_M0,
891 .dst = MSM_BUS_SLAVE_EBI_CH0,
892 .ab = 500000,
893 .ib = 2000000,
894 },
895 {
896 .src = MSM_BUS_MASTER_AMPSS_M0,
897 .dst = MSM_BUS_SLAVE_EBI_CH0,
898 .ab = 500000,
899 .ib = 2000000,
900 },
901};
902static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
903 {
904 .src = MSM_BUS_MASTER_VIDEO_ENC,
905 .dst = MSM_BUS_SLAVE_EBI_CH0,
906 .ab = 163577856,
907 .ib = 1308622848,
908 },
909 {
910 .src = MSM_BUS_MASTER_VIDEO_DEC,
911 .dst = MSM_BUS_SLAVE_EBI_CH0,
912 .ab = 219152384,
913 .ib = 876609536,
914 },
915 {
916 .src = MSM_BUS_MASTER_AMPSS_M0,
917 .dst = MSM_BUS_SLAVE_EBI_CH0,
918 .ab = 1750000,
919 .ib = 3500000,
920 },
921 {
922 .src = MSM_BUS_MASTER_AMPSS_M0,
923 .dst = MSM_BUS_SLAVE_EBI_CH0,
924 .ab = 1750000,
925 .ib = 3500000,
926 },
927};
928static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
929 {
930 .src = MSM_BUS_MASTER_VIDEO_ENC,
931 .dst = MSM_BUS_SLAVE_EBI_CH0,
932 .ab = 121634816,
933 .ib = 973078528,
934 },
935 {
936 .src = MSM_BUS_MASTER_VIDEO_DEC,
937 .dst = MSM_BUS_SLAVE_EBI_CH0,
938 .ab = 155189248,
939 .ib = 620756992,
940 },
941 {
942 .src = MSM_BUS_MASTER_AMPSS_M0,
943 .dst = MSM_BUS_SLAVE_EBI_CH0,
944 .ab = 1750000,
945 .ib = 7000000,
946 },
947 {
948 .src = MSM_BUS_MASTER_AMPSS_M0,
949 .dst = MSM_BUS_SLAVE_EBI_CH0,
950 .ab = 1750000,
951 .ib = 7000000,
952 },
953};
954static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
955 {
956 .src = MSM_BUS_MASTER_VIDEO_ENC,
957 .dst = MSM_BUS_SLAVE_EBI_CH0,
958 .ab = 372244480,
959 .ib = 2560000000U,
960 },
961 {
962 .src = MSM_BUS_MASTER_VIDEO_DEC,
963 .dst = MSM_BUS_SLAVE_EBI_CH0,
964 .ab = 501219328,
965 .ib = 2560000000U,
966 },
967 {
968 .src = MSM_BUS_MASTER_AMPSS_M0,
969 .dst = MSM_BUS_SLAVE_EBI_CH0,
970 .ab = 2500000,
971 .ib = 5000000,
972 },
973 {
974 .src = MSM_BUS_MASTER_AMPSS_M0,
975 .dst = MSM_BUS_SLAVE_EBI_CH0,
976 .ab = 2500000,
977 .ib = 5000000,
978 },
979};
980static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
981 {
982 .src = MSM_BUS_MASTER_VIDEO_ENC,
983 .dst = MSM_BUS_SLAVE_EBI_CH0,
984 .ab = 222298112,
985 .ib = 2560000000U,
986 },
987 {
988 .src = MSM_BUS_MASTER_VIDEO_DEC,
989 .dst = MSM_BUS_SLAVE_EBI_CH0,
990 .ab = 330301440,
991 .ib = 2560000000U,
992 },
993 {
994 .src = MSM_BUS_MASTER_AMPSS_M0,
995 .dst = MSM_BUS_SLAVE_EBI_CH0,
996 .ab = 2500000,
997 .ib = 700000000,
998 },
999 {
1000 .src = MSM_BUS_MASTER_AMPSS_M0,
1001 .dst = MSM_BUS_SLAVE_EBI_CH0,
1002 .ab = 2500000,
1003 .ib = 10000000,
1004 },
1005};
1006
1007static struct msm_bus_paths vidc_bus_client_config[] = {
1008 {
1009 ARRAY_SIZE(vidc_init_vectors),
1010 vidc_init_vectors,
1011 },
1012 {
1013 ARRAY_SIZE(vidc_venc_vga_vectors),
1014 vidc_venc_vga_vectors,
1015 },
1016 {
1017 ARRAY_SIZE(vidc_vdec_vga_vectors),
1018 vidc_vdec_vga_vectors,
1019 },
1020 {
1021 ARRAY_SIZE(vidc_venc_720p_vectors),
1022 vidc_venc_720p_vectors,
1023 },
1024 {
1025 ARRAY_SIZE(vidc_vdec_720p_vectors),
1026 vidc_vdec_720p_vectors,
1027 },
1028 {
1029 ARRAY_SIZE(vidc_venc_1080p_vectors),
1030 vidc_venc_1080p_vectors,
1031 },
1032 {
1033 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1034 vidc_vdec_1080p_vectors,
1035 },
1036};
1037
1038static struct msm_bus_scale_pdata vidc_bus_client_data = {
1039 vidc_bus_client_config,
1040 ARRAY_SIZE(vidc_bus_client_config),
1041 .name = "vidc",
1042};
1043#endif
1044
1045
1046#define APQ8064_VIDC_BASE_PHYS 0x04400000
1047#define APQ8064_VIDC_BASE_SIZE 0x00100000
1048
1049static struct resource apq8064_device_vidc_resources[] = {
1050 {
1051 .start = APQ8064_VIDC_BASE_PHYS,
1052 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1053 .flags = IORESOURCE_MEM,
1054 },
1055 {
1056 .start = VCODEC_IRQ,
1057 .end = VCODEC_IRQ,
1058 .flags = IORESOURCE_IRQ,
1059 },
1060};
1061
1062struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1063#ifdef CONFIG_MSM_BUS_SCALING
1064 .vidc_bus_client_pdata = &vidc_bus_client_data,
1065#endif
1066#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1067 .memtype = ION_CP_MM_HEAP_ID,
1068 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001069 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001070#else
1071 .memtype = MEMTYPE_EBI1,
1072 .enable_ion = 0,
1073#endif
1074 .disable_dmx = 0,
1075 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001076 .cont_mode_dpb_count = 18,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001077};
1078
1079struct platform_device apq8064_msm_device_vidc = {
1080 .name = "msm_vidc",
1081 .id = 0,
1082 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1083 .resource = apq8064_device_vidc_resources,
1084 .dev = {
1085 .platform_data = &apq8064_vidc_platform_data,
1086 },
1087};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001088#define MSM_SDC1_BASE 0x12400000
1089#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1090#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1091#define MSM_SDC2_BASE 0x12140000
1092#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1093#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1094#define MSM_SDC3_BASE 0x12180000
1095#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1096#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1097#define MSM_SDC4_BASE 0x121C0000
1098#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1099#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1100
1101static struct resource resources_sdc1[] = {
1102 {
1103 .name = "core_mem",
1104 .flags = IORESOURCE_MEM,
1105 .start = MSM_SDC1_BASE,
1106 .end = MSM_SDC1_DML_BASE - 1,
1107 },
1108 {
1109 .name = "core_irq",
1110 .flags = IORESOURCE_IRQ,
1111 .start = SDC1_IRQ_0,
1112 .end = SDC1_IRQ_0
1113 },
1114#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1115 {
1116 .name = "sdcc_dml_addr",
1117 .start = MSM_SDC1_DML_BASE,
1118 .end = MSM_SDC1_BAM_BASE - 1,
1119 .flags = IORESOURCE_MEM,
1120 },
1121 {
1122 .name = "sdcc_bam_addr",
1123 .start = MSM_SDC1_BAM_BASE,
1124 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1125 .flags = IORESOURCE_MEM,
1126 },
1127 {
1128 .name = "sdcc_bam_irq",
1129 .start = SDC1_BAM_IRQ,
1130 .end = SDC1_BAM_IRQ,
1131 .flags = IORESOURCE_IRQ,
1132 },
1133#endif
1134};
1135
1136static struct resource resources_sdc2[] = {
1137 {
1138 .name = "core_mem",
1139 .flags = IORESOURCE_MEM,
1140 .start = MSM_SDC2_BASE,
1141 .end = MSM_SDC2_DML_BASE - 1,
1142 },
1143 {
1144 .name = "core_irq",
1145 .flags = IORESOURCE_IRQ,
1146 .start = SDC2_IRQ_0,
1147 .end = SDC2_IRQ_0
1148 },
1149#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1150 {
1151 .name = "sdcc_dml_addr",
1152 .start = MSM_SDC2_DML_BASE,
1153 .end = MSM_SDC2_BAM_BASE - 1,
1154 .flags = IORESOURCE_MEM,
1155 },
1156 {
1157 .name = "sdcc_bam_addr",
1158 .start = MSM_SDC2_BAM_BASE,
1159 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1160 .flags = IORESOURCE_MEM,
1161 },
1162 {
1163 .name = "sdcc_bam_irq",
1164 .start = SDC2_BAM_IRQ,
1165 .end = SDC2_BAM_IRQ,
1166 .flags = IORESOURCE_IRQ,
1167 },
1168#endif
1169};
1170
1171static struct resource resources_sdc3[] = {
1172 {
1173 .name = "core_mem",
1174 .flags = IORESOURCE_MEM,
1175 .start = MSM_SDC3_BASE,
1176 .end = MSM_SDC3_DML_BASE - 1,
1177 },
1178 {
1179 .name = "core_irq",
1180 .flags = IORESOURCE_IRQ,
1181 .start = SDC3_IRQ_0,
1182 .end = SDC3_IRQ_0
1183 },
1184#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1185 {
1186 .name = "sdcc_dml_addr",
1187 .start = MSM_SDC3_DML_BASE,
1188 .end = MSM_SDC3_BAM_BASE - 1,
1189 .flags = IORESOURCE_MEM,
1190 },
1191 {
1192 .name = "sdcc_bam_addr",
1193 .start = MSM_SDC3_BAM_BASE,
1194 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1195 .flags = IORESOURCE_MEM,
1196 },
1197 {
1198 .name = "sdcc_bam_irq",
1199 .start = SDC3_BAM_IRQ,
1200 .end = SDC3_BAM_IRQ,
1201 .flags = IORESOURCE_IRQ,
1202 },
1203#endif
1204};
1205
1206static struct resource resources_sdc4[] = {
1207 {
1208 .name = "core_mem",
1209 .flags = IORESOURCE_MEM,
1210 .start = MSM_SDC4_BASE,
1211 .end = MSM_SDC4_DML_BASE - 1,
1212 },
1213 {
1214 .name = "core_irq",
1215 .flags = IORESOURCE_IRQ,
1216 .start = SDC4_IRQ_0,
1217 .end = SDC4_IRQ_0
1218 },
1219#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1220 {
1221 .name = "sdcc_dml_addr",
1222 .start = MSM_SDC4_DML_BASE,
1223 .end = MSM_SDC4_BAM_BASE - 1,
1224 .flags = IORESOURCE_MEM,
1225 },
1226 {
1227 .name = "sdcc_bam_addr",
1228 .start = MSM_SDC4_BAM_BASE,
1229 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1230 .flags = IORESOURCE_MEM,
1231 },
1232 {
1233 .name = "sdcc_bam_irq",
1234 .start = SDC4_BAM_IRQ,
1235 .end = SDC4_BAM_IRQ,
1236 .flags = IORESOURCE_IRQ,
1237 },
1238#endif
1239};
1240
1241struct platform_device apq8064_device_sdc1 = {
1242 .name = "msm_sdcc",
1243 .id = 1,
1244 .num_resources = ARRAY_SIZE(resources_sdc1),
1245 .resource = resources_sdc1,
1246 .dev = {
1247 .coherent_dma_mask = 0xffffffff,
1248 },
1249};
1250
1251struct platform_device apq8064_device_sdc2 = {
1252 .name = "msm_sdcc",
1253 .id = 2,
1254 .num_resources = ARRAY_SIZE(resources_sdc2),
1255 .resource = resources_sdc2,
1256 .dev = {
1257 .coherent_dma_mask = 0xffffffff,
1258 },
1259};
1260
1261struct platform_device apq8064_device_sdc3 = {
1262 .name = "msm_sdcc",
1263 .id = 3,
1264 .num_resources = ARRAY_SIZE(resources_sdc3),
1265 .resource = resources_sdc3,
1266 .dev = {
1267 .coherent_dma_mask = 0xffffffff,
1268 },
1269};
1270
1271struct platform_device apq8064_device_sdc4 = {
1272 .name = "msm_sdcc",
1273 .id = 4,
1274 .num_resources = ARRAY_SIZE(resources_sdc4),
1275 .resource = resources_sdc4,
1276 .dev = {
1277 .coherent_dma_mask = 0xffffffff,
1278 },
1279};
1280
1281static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1282 &apq8064_device_sdc1,
1283 &apq8064_device_sdc2,
1284 &apq8064_device_sdc3,
1285 &apq8064_device_sdc4,
1286};
1287
1288int __init apq8064_add_sdcc(unsigned int controller,
1289 struct mmc_platform_data *plat)
1290{
1291 struct platform_device *pdev;
1292
1293 if (!plat)
1294 return 0;
1295 if (controller < 1 || controller > 4)
1296 return -EINVAL;
1297
1298 pdev = apq8064_sdcc_devices[controller-1];
1299 pdev->dev.platform_data = plat;
1300 return platform_device_register(pdev);
1301}
1302
Yan He06913ce2011-08-26 16:33:46 -07001303static struct resource resources_sps[] = {
1304 {
1305 .name = "pipe_mem",
1306 .start = 0x12800000,
1307 .end = 0x12800000 + 0x4000 - 1,
1308 .flags = IORESOURCE_MEM,
1309 },
1310 {
1311 .name = "bamdma_dma",
1312 .start = 0x12240000,
1313 .end = 0x12240000 + 0x1000 - 1,
1314 .flags = IORESOURCE_MEM,
1315 },
1316 {
1317 .name = "bamdma_bam",
1318 .start = 0x12244000,
1319 .end = 0x12244000 + 0x4000 - 1,
1320 .flags = IORESOURCE_MEM,
1321 },
1322 {
1323 .name = "bamdma_irq",
1324 .start = SPS_BAM_DMA_IRQ,
1325 .end = SPS_BAM_DMA_IRQ,
1326 .flags = IORESOURCE_IRQ,
1327 },
1328};
1329
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001330struct platform_device msm_bus_8064_sys_fabric = {
1331 .name = "msm_bus_fabric",
1332 .id = MSM_BUS_FAB_SYSTEM,
1333};
1334struct platform_device msm_bus_8064_apps_fabric = {
1335 .name = "msm_bus_fabric",
1336 .id = MSM_BUS_FAB_APPSS,
1337};
1338struct platform_device msm_bus_8064_mm_fabric = {
1339 .name = "msm_bus_fabric",
1340 .id = MSM_BUS_FAB_MMSS,
1341};
1342struct platform_device msm_bus_8064_sys_fpb = {
1343 .name = "msm_bus_fabric",
1344 .id = MSM_BUS_FAB_SYSTEM_FPB,
1345};
1346struct platform_device msm_bus_8064_cpss_fpb = {
1347 .name = "msm_bus_fabric",
1348 .id = MSM_BUS_FAB_CPSS_FPB,
1349};
1350
Yan He06913ce2011-08-26 16:33:46 -07001351static struct msm_sps_platform_data msm_sps_pdata = {
1352 .bamdma_restricted_pipes = 0x06,
1353};
1354
1355struct platform_device msm_device_sps_apq8064 = {
1356 .name = "msm_sps",
1357 .id = -1,
1358 .num_resources = ARRAY_SIZE(resources_sps),
1359 .resource = resources_sps,
1360 .dev.platform_data = &msm_sps_pdata,
1361};
1362
Eric Holmberg023d25c2012-03-01 12:27:55 -07001363static struct resource smd_resource[] = {
1364 {
1365 .name = "a9_m2a_0",
1366 .start = INT_A9_M2A_0,
1367 .flags = IORESOURCE_IRQ,
1368 },
1369 {
1370 .name = "a9_m2a_5",
1371 .start = INT_A9_M2A_5,
1372 .flags = IORESOURCE_IRQ,
1373 },
1374 {
1375 .name = "adsp_a11",
1376 .start = INT_ADSP_A11,
1377 .flags = IORESOURCE_IRQ,
1378 },
1379 {
1380 .name = "adsp_a11_smsm",
1381 .start = INT_ADSP_A11_SMSM,
1382 .flags = IORESOURCE_IRQ,
1383 },
1384 {
1385 .name = "dsps_a11",
1386 .start = INT_DSPS_A11,
1387 .flags = IORESOURCE_IRQ,
1388 },
1389 {
1390 .name = "dsps_a11_smsm",
1391 .start = INT_DSPS_A11_SMSM,
1392 .flags = IORESOURCE_IRQ,
1393 },
1394 {
1395 .name = "wcnss_a11",
1396 .start = INT_WCNSS_A11,
1397 .flags = IORESOURCE_IRQ,
1398 },
1399 {
1400 .name = "wcnss_a11_smsm",
1401 .start = INT_WCNSS_A11_SMSM,
1402 .flags = IORESOURCE_IRQ,
1403 },
1404};
1405
1406static struct smd_subsystem_config smd_config_list[] = {
1407 {
1408 .irq_config_id = SMD_MODEM,
1409 .subsys_name = "gss",
1410 .edge = SMD_APPS_MODEM,
1411
1412 .smd_int.irq_name = "a9_m2a_0",
1413 .smd_int.flags = IRQF_TRIGGER_RISING,
1414 .smd_int.irq_id = -1,
1415 .smd_int.device_name = "smd_dev",
1416 .smd_int.dev_id = 0,
1417 .smd_int.out_bit_pos = 1 << 3,
1418 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1419 .smd_int.out_offset = 0x8,
1420
1421 .smsm_int.irq_name = "a9_m2a_5",
1422 .smsm_int.flags = IRQF_TRIGGER_RISING,
1423 .smsm_int.irq_id = -1,
1424 .smsm_int.device_name = "smd_smsm",
1425 .smsm_int.dev_id = 0,
1426 .smsm_int.out_bit_pos = 1 << 4,
1427 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1428 .smsm_int.out_offset = 0x8,
1429 },
1430 {
1431 .irq_config_id = SMD_Q6,
1432 .subsys_name = "q6",
1433 .edge = SMD_APPS_QDSP,
1434
1435 .smd_int.irq_name = "adsp_a11",
1436 .smd_int.flags = IRQF_TRIGGER_RISING,
1437 .smd_int.irq_id = -1,
1438 .smd_int.device_name = "smd_dev",
1439 .smd_int.dev_id = 0,
1440 .smd_int.out_bit_pos = 1 << 15,
1441 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1442 .smd_int.out_offset = 0x8,
1443
1444 .smsm_int.irq_name = "adsp_a11_smsm",
1445 .smsm_int.flags = IRQF_TRIGGER_RISING,
1446 .smsm_int.irq_id = -1,
1447 .smsm_int.device_name = "smd_smsm",
1448 .smsm_int.dev_id = 0,
1449 .smsm_int.out_bit_pos = 1 << 14,
1450 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1451 .smsm_int.out_offset = 0x8,
1452 },
1453 {
1454 .irq_config_id = SMD_DSPS,
1455 .subsys_name = "dsps",
1456 .edge = SMD_APPS_DSPS,
1457
1458 .smd_int.irq_name = "dsps_a11",
1459 .smd_int.flags = IRQF_TRIGGER_RISING,
1460 .smd_int.irq_id = -1,
1461 .smd_int.device_name = "smd_dev",
1462 .smd_int.dev_id = 0,
1463 .smd_int.out_bit_pos = 1,
1464 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1465 .smd_int.out_offset = 0x4080,
1466
1467 .smsm_int.irq_name = "dsps_a11_smsm",
1468 .smsm_int.flags = IRQF_TRIGGER_RISING,
1469 .smsm_int.irq_id = -1,
1470 .smsm_int.device_name = "smd_smsm",
1471 .smsm_int.dev_id = 0,
1472 .smsm_int.out_bit_pos = 1,
1473 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1474 .smsm_int.out_offset = 0x4094,
1475 },
1476 {
1477 .irq_config_id = SMD_WCNSS,
1478 .subsys_name = "wcnss",
1479 .edge = SMD_APPS_WCNSS,
1480
1481 .smd_int.irq_name = "wcnss_a11",
1482 .smd_int.flags = IRQF_TRIGGER_RISING,
1483 .smd_int.irq_id = -1,
1484 .smd_int.device_name = "smd_dev",
1485 .smd_int.dev_id = 0,
1486 .smd_int.out_bit_pos = 1 << 25,
1487 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1488 .smd_int.out_offset = 0x8,
1489
1490 .smsm_int.irq_name = "wcnss_a11_smsm",
1491 .smsm_int.flags = IRQF_TRIGGER_RISING,
1492 .smsm_int.irq_id = -1,
1493 .smsm_int.device_name = "smd_smsm",
1494 .smsm_int.dev_id = 0,
1495 .smsm_int.out_bit_pos = 1 << 23,
1496 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1497 .smsm_int.out_offset = 0x8,
1498 },
1499};
1500
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001501static struct smd_subsystem_restart_config smd_ssr_config = {
1502 .disable_smsm_reset_handshake = 1,
1503};
1504
Eric Holmberg023d25c2012-03-01 12:27:55 -07001505static struct smd_platform smd_platform_data = {
1506 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1507 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001508 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001509};
1510
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001511struct platform_device msm_device_smd_apq8064 = {
1512 .name = "msm_smd",
1513 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001514 .resource = smd_resource,
1515 .num_resources = ARRAY_SIZE(smd_resource),
1516 .dev = {
1517 .platform_data = &smd_platform_data,
1518 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001519};
1520
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001521#ifdef CONFIG_HW_RANDOM_MSM
1522/* PRNG device */
1523#define MSM_PRNG_PHYS 0x1A500000
1524static struct resource rng_resources = {
1525 .flags = IORESOURCE_MEM,
1526 .start = MSM_PRNG_PHYS,
1527 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1528};
1529
1530struct platform_device apq8064_device_rng = {
1531 .name = "msm_rng",
1532 .id = 0,
1533 .num_resources = 1,
1534 .resource = &rng_resources,
1535};
1536#endif
1537
Matt Wagantall292aace2012-01-26 19:12:34 -08001538static struct resource msm_gss_resources[] = {
1539 {
1540 .start = 0x10000000,
1541 .end = 0x10000000 + SZ_256 - 1,
1542 .flags = IORESOURCE_MEM,
1543 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001544 {
1545 .start = 0x10008000,
1546 .end = 0x10008000 + SZ_256 - 1,
1547 .flags = IORESOURCE_MEM,
1548 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001549};
1550
1551struct platform_device msm_gss = {
1552 .name = "pil_gss",
1553 .id = -1,
1554 .num_resources = ARRAY_SIZE(msm_gss_resources),
1555 .resource = msm_gss_resources,
1556};
1557
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001558static struct fs_driver_data gfx3d_fs_data = {
1559 .clks = (struct fs_clk_data[]){
1560 { .name = "core_clk", .reset_rate = 27000000 },
1561 { .name = "iface_clk" },
1562 { .name = "bus_clk" },
1563 { 0 }
1564 },
1565 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
1566 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08001567};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001568
1569static struct fs_driver_data ijpeg_fs_data = {
1570 .clks = (struct fs_clk_data[]){
1571 { .name = "core_clk" },
1572 { .name = "iface_clk" },
1573 { .name = "bus_clk" },
1574 { 0 }
1575 },
1576 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
1577};
1578
1579static struct fs_driver_data rot_fs_data = {
1580 .clks = (struct fs_clk_data[]){
1581 { .name = "core_clk" },
1582 { .name = "iface_clk" },
1583 { .name = "bus_clk" },
1584 { 0 }
1585 },
1586 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
1587};
1588
1589static struct fs_driver_data ved_fs_data = {
1590 .clks = (struct fs_clk_data[]){
1591 { .name = "core_clk" },
1592 { .name = "iface_clk" },
1593 { .name = "bus_clk" },
1594 { 0 }
1595 },
1596 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
1597 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
1598};
1599
1600static struct fs_driver_data vfe_fs_data = {
1601 .clks = (struct fs_clk_data[]){
1602 { .name = "core_clk" },
1603 { .name = "iface_clk" },
1604 { .name = "bus_clk" },
1605 { 0 }
1606 },
1607 .bus_port0 = MSM_BUS_MASTER_VFE,
1608};
1609
1610static struct fs_driver_data vpe_fs_data = {
1611 .clks = (struct fs_clk_data[]){
1612 { .name = "core_clk" },
1613 { .name = "iface_clk" },
1614 { .name = "bus_clk" },
1615 { 0 }
1616 },
1617 .bus_port0 = MSM_BUS_MASTER_VPE,
1618};
1619
1620static struct fs_driver_data vcap_fs_data = {
1621 .clks = (struct fs_clk_data[]){
1622 { .name = "core_clk" },
1623 { .name = "iface_clk" },
1624 { .name = "bus_clk" },
1625 { 0 },
1626 },
1627 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
1628};
1629
1630struct platform_device *apq8064_footswitch[] __initdata = {
Matt Wagantall316f2fc2012-05-03 20:41:42 -07001631 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07001632 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Matt Wagantall5c922112012-05-03 19:25:28 -07001633 FS_8X60(FS_VFE, "fs_vfe", NULL, &vfe_fs_data),
1634 FS_8X60(FS_VPE, "fs_vpe", NULL, &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07001635 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07001636 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07001637 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001638};
1639unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08001640
Praveen Chidambaram78499012011-11-01 17:15:17 -06001641struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1642 .reg_base_addrs = {
1643 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1644 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1645 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1646 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1647 },
1648 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08001649 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06001650 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001651 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1652 .ipc_rpm_val = 4,
1653 .target_id = {
1654 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1655 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1656 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1657 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1658 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1659 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1660 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1661 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1662 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1663 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1664 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1665 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1666 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1667 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1668 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1669 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1670 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1671 APPS_FABRIC_CFG_HALT, 2),
1672 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1673 APPS_FABRIC_CFG_CLKMOD, 3),
1674 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1675 APPS_FABRIC_CFG_IOCTL, 1),
1676 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1677 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1678 SYS_FABRIC_CFG_HALT, 2),
1679 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1680 SYS_FABRIC_CFG_CLKMOD, 3),
1681 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1682 SYS_FABRIC_CFG_IOCTL, 1),
1683 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1684 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1685 MMSS_FABRIC_CFG_HALT, 2),
1686 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1687 MMSS_FABRIC_CFG_CLKMOD, 3),
1688 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1689 MMSS_FABRIC_CFG_IOCTL, 1),
1690 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1691 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1692 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1693 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1694 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1695 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1696 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1697 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1698 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1699 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1700 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1701 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1702 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1703 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1704 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1705 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1706 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1707 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1708 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1709 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1710 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1711 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1712 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1713 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1714 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1715 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1716 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1717 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1718 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1719 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1720 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1721 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1722 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1723 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1724 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1725 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1726 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1727 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1728 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1729 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1730 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1731 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1732 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1733 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1734 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1735 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1736 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1737 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1738 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1739 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1740 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1741 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1742 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1743 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1744 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1745 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1746 },
1747 .target_status = {
1748 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1749 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1750 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1751 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1752 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1753 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1754 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1755 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1756 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1757 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1758 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1759 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1760 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1761 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1762 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1763 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1764 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1765 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1766 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1767 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1768 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1769 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1770 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1771 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1772 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1773 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1774 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1775 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1776 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1777 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1778 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1779 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1780 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1781 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1782 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1783 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1784 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1785 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1786 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1787 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1788 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1789 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1790 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1791 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1792 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1793 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1794 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1795 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1796 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1797 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1798 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1799 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1800 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1801 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1802 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1803 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1804 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1805 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1806 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1807 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1808 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1809 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1810 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1811 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1812 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1813 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1814 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1815 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1816 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1817 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1818 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1819 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1820 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1821 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1822 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1823 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1824 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1825 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1826 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1827 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1828 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1829 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1830 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1831 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1832 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1833 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1834 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1835 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1836 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1837 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1838 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1839 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1840 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1841 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1842 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1843 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1844 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1845 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1846 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1847 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1848 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1849 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1850 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1851 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1852 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1853 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1854 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1855 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1856 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1857 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1858 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1859 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1860 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1861 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1862 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1863 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1864 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1865 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1866 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1867 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1868 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1869 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1870 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1871 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1872 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1873 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1874 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1875 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1876 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1877 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1878 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1879 },
1880 .target_ctrl_id = {
1881 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1882 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1883 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1884 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1885 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1886 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1887 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1888 },
1889 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1890 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1891 .sel_last = MSM_RPM_8064_SEL_LAST,
1892 .ver = {3, 0, 0},
1893};
1894
1895struct platform_device apq8064_rpm_device = {
1896 .name = "msm_rpm",
1897 .id = -1,
1898};
1899
1900static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1901 .phys_addr_base = 0x0010D204,
1902 .phys_size = SZ_8K,
1903};
1904
1905struct platform_device apq8064_rpm_stat_device = {
1906 .name = "msm_rpm_stat",
1907 .id = -1,
1908 .dev = {
1909 .platform_data = &msm_rpm_stat_pdata,
1910 },
1911};
1912
1913static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1914 .phys_addr_base = 0x0010C000,
1915 .reg_offsets = {
1916 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1917 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1918 },
1919 .phys_size = SZ_8K,
1920 .log_len = 4096, /* log's buffer length in bytes */
1921 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1922};
1923
1924struct platform_device apq8064_rpm_log_device = {
1925 .name = "msm_rpm_log",
1926 .id = -1,
1927 .dev = {
1928 .platform_data = &msm_rpm_log_pdata,
1929 },
1930};
1931
Jin Hongd3024e62012-02-09 16:13:32 -08001932/* Sensors DSPS platform data */
1933
1934#define PPSS_REG_PHYS_BASE 0x12080000
1935
1936static struct dsps_clk_info dsps_clks[] = {};
1937static struct dsps_regulator_info dsps_regs[] = {};
1938
1939/*
1940 * Note: GPIOs field is intialized in run-time at the function
1941 * apq8064_init_dsps().
1942 */
1943
1944struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
1945 .clks = dsps_clks,
1946 .clks_num = ARRAY_SIZE(dsps_clks),
1947 .gpios = NULL,
1948 .gpios_num = 0,
1949 .regs = dsps_regs,
1950 .regs_num = ARRAY_SIZE(dsps_regs),
1951 .dsps_pwr_ctl_en = 1,
1952 .signature = DSPS_SIGNATURE,
1953};
1954
1955static struct resource msm_dsps_resources[] = {
1956 {
1957 .start = PPSS_REG_PHYS_BASE,
1958 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1959 .name = "ppss_reg",
1960 .flags = IORESOURCE_MEM,
1961 },
1962
1963 {
1964 .start = PPSS_WDOG_TIMER_IRQ,
1965 .end = PPSS_WDOG_TIMER_IRQ,
1966 .name = "ppss_wdog",
1967 .flags = IORESOURCE_IRQ,
1968 },
1969};
1970
1971struct platform_device msm_dsps_device_8064 = {
1972 .name = "msm_dsps",
1973 .id = 0,
1974 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1975 .resource = msm_dsps_resources,
1976 .dev.platform_data = &msm_dsps_pdata_8064,
1977};
1978
Praveen Chidambaram78499012011-11-01 17:15:17 -06001979#ifdef CONFIG_MSM_MPM
1980static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1981 [1] = MSM_GPIO_TO_INT(26),
1982 [2] = MSM_GPIO_TO_INT(88),
1983 [4] = MSM_GPIO_TO_INT(73),
1984 [5] = MSM_GPIO_TO_INT(74),
1985 [6] = MSM_GPIO_TO_INT(75),
1986 [7] = MSM_GPIO_TO_INT(76),
1987 [8] = MSM_GPIO_TO_INT(77),
1988 [9] = MSM_GPIO_TO_INT(36),
1989 [10] = MSM_GPIO_TO_INT(84),
1990 [11] = MSM_GPIO_TO_INT(7),
1991 [12] = MSM_GPIO_TO_INT(11),
1992 [13] = MSM_GPIO_TO_INT(52),
1993 [14] = MSM_GPIO_TO_INT(15),
1994 [15] = MSM_GPIO_TO_INT(83),
1995 [16] = USB3_HS_IRQ,
1996 [19] = MSM_GPIO_TO_INT(61),
1997 [20] = MSM_GPIO_TO_INT(58),
1998 [23] = MSM_GPIO_TO_INT(65),
1999 [24] = MSM_GPIO_TO_INT(63),
2000 [25] = USB1_HS_IRQ,
2001 [27] = HDMI_IRQ,
2002 [29] = MSM_GPIO_TO_INT(22),
2003 [30] = MSM_GPIO_TO_INT(72),
2004 [31] = USB4_HS_IRQ,
2005 [33] = MSM_GPIO_TO_INT(44),
2006 [34] = MSM_GPIO_TO_INT(39),
2007 [35] = MSM_GPIO_TO_INT(19),
2008 [36] = MSM_GPIO_TO_INT(23),
2009 [37] = MSM_GPIO_TO_INT(41),
2010 [38] = MSM_GPIO_TO_INT(30),
2011 [41] = MSM_GPIO_TO_INT(42),
2012 [42] = MSM_GPIO_TO_INT(56),
2013 [43] = MSM_GPIO_TO_INT(55),
2014 [44] = MSM_GPIO_TO_INT(50),
2015 [45] = MSM_GPIO_TO_INT(49),
2016 [46] = MSM_GPIO_TO_INT(47),
2017 [47] = MSM_GPIO_TO_INT(45),
2018 [48] = MSM_GPIO_TO_INT(38),
2019 [49] = MSM_GPIO_TO_INT(34),
2020 [50] = MSM_GPIO_TO_INT(32),
2021 [51] = MSM_GPIO_TO_INT(29),
2022 [52] = MSM_GPIO_TO_INT(18),
2023 [53] = MSM_GPIO_TO_INT(10),
2024 [54] = MSM_GPIO_TO_INT(81),
2025 [55] = MSM_GPIO_TO_INT(6),
2026};
2027
2028static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2029 TLMM_MSM_SUMMARY_IRQ,
2030 RPM_APCC_CPU0_GP_HIGH_IRQ,
2031 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2032 RPM_APCC_CPU0_GP_LOW_IRQ,
2033 RPM_APCC_CPU0_WAKE_UP_IRQ,
2034 RPM_APCC_CPU1_GP_HIGH_IRQ,
2035 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2036 RPM_APCC_CPU1_GP_LOW_IRQ,
2037 RPM_APCC_CPU1_WAKE_UP_IRQ,
2038 MSS_TO_APPS_IRQ_0,
2039 MSS_TO_APPS_IRQ_1,
2040 MSS_TO_APPS_IRQ_2,
2041 MSS_TO_APPS_IRQ_3,
2042 MSS_TO_APPS_IRQ_4,
2043 MSS_TO_APPS_IRQ_5,
2044 MSS_TO_APPS_IRQ_6,
2045 MSS_TO_APPS_IRQ_7,
2046 MSS_TO_APPS_IRQ_8,
2047 MSS_TO_APPS_IRQ_9,
2048 LPASS_SCSS_GP_LOW_IRQ,
2049 LPASS_SCSS_GP_MEDIUM_IRQ,
2050 LPASS_SCSS_GP_HIGH_IRQ,
2051 SPS_MTI_30,
2052 SPS_MTI_31,
2053 RIVA_APSS_SPARE_IRQ,
2054 RIVA_APPS_WLAN_SMSM_IRQ,
2055 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2056 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
2057};
2058
2059struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2060 .irqs_m2a = msm_mpm_irqs_m2a,
2061 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2062 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2063 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2064 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2065 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2066 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2067 .mpm_apps_ipc_val = BIT(1),
2068 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2069
2070};
2071#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002072
2073#define MDM2AP_ERRFATAL 19
2074#define AP2MDM_ERRFATAL 18
2075#define MDM2AP_STATUS 49
2076#define AP2MDM_STATUS 48
2077#define AP2MDM_PMIC_RESET_N 27
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002078#define AP2MDM_WAKEUP 35
Joel Kingdacbc822012-01-25 13:30:57 -08002079
2080static struct resource mdm_resources[] = {
2081 {
2082 .start = MDM2AP_ERRFATAL,
2083 .end = MDM2AP_ERRFATAL,
2084 .name = "MDM2AP_ERRFATAL",
2085 .flags = IORESOURCE_IO,
2086 },
2087 {
2088 .start = AP2MDM_ERRFATAL,
2089 .end = AP2MDM_ERRFATAL,
2090 .name = "AP2MDM_ERRFATAL",
2091 .flags = IORESOURCE_IO,
2092 },
2093 {
2094 .start = MDM2AP_STATUS,
2095 .end = MDM2AP_STATUS,
2096 .name = "MDM2AP_STATUS",
2097 .flags = IORESOURCE_IO,
2098 },
2099 {
2100 .start = AP2MDM_STATUS,
2101 .end = AP2MDM_STATUS,
2102 .name = "AP2MDM_STATUS",
2103 .flags = IORESOURCE_IO,
2104 },
2105 {
2106 .start = AP2MDM_PMIC_RESET_N,
2107 .end = AP2MDM_PMIC_RESET_N,
2108 .name = "AP2MDM_PMIC_RESET_N",
2109 .flags = IORESOURCE_IO,
2110 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002111 {
2112 .start = AP2MDM_WAKEUP,
2113 .end = AP2MDM_WAKEUP,
2114 .name = "AP2MDM_WAKEUP",
2115 .flags = IORESOURCE_IO,
2116 },
Joel Kingdacbc822012-01-25 13:30:57 -08002117};
2118
2119struct platform_device mdm_8064_device = {
2120 .name = "mdm2_modem",
2121 .id = -1,
2122 .num_resources = ARRAY_SIZE(mdm_resources),
2123 .resource = mdm_resources,
2124};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002125
2126static int apq8064_LPM_latency = 1000; /* >100 usec for WFI */
2127
2128struct platform_device apq8064_cpu_idle_device = {
2129 .name = "msm_cpu_idle",
2130 .id = -1,
2131 .dev = {
2132 .platform_data = &apq8064_LPM_latency,
2133 },
2134};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002135
2136static struct msm_dcvs_freq_entry apq8064_freq[] = {
2137 { 384000, 166981, 345600},
2138 { 702000, 213049, 632502},
2139 {1026000, 285712, 925613},
2140 {1242000, 383945, 1176550},
2141 {1458000, 419729, 1465478},
2142 {1512000, 434116, 1546674},
2143
2144};
2145
2146static struct msm_dcvs_core_info apq8064_core_info = {
2147 .freq_tbl = &apq8064_freq[0],
2148 .core_param = {
2149 .max_time_us = 100000,
2150 .num_freq = ARRAY_SIZE(apq8064_freq),
2151 },
2152 .algo_param = {
2153 .slack_time_us = 58000,
2154 .scale_slack_time = 0,
2155 .scale_slack_time_pct = 0,
2156 .disable_pc_threshold = 1458000,
2157 .em_window_size = 100000,
2158 .em_max_util_pct = 97,
2159 .ss_window_size = 1000000,
2160 .ss_util_pct = 95,
2161 .ss_iobusy_conv = 100,
2162 },
2163};
2164
2165struct platform_device apq8064_msm_gov_device = {
2166 .name = "msm_dcvs_gov",
2167 .id = -1,
2168 .dev = {
2169 .platform_data = &apq8064_core_info,
2170 },
2171};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002172
Terence Hampson2e1705f2012-04-11 19:55:29 -04002173#ifdef CONFIG_MSM_VCAP
2174#define VCAP_HW_BASE 0x05900000
2175
2176static struct msm_bus_vectors vcap_init_vectors[] = {
2177 {
2178 .src = MSM_BUS_MASTER_VIDEO_CAP,
2179 .dst = MSM_BUS_SLAVE_EBI_CH0,
2180 .ab = 0,
2181 .ib = 0,
2182 },
2183};
2184
2185
2186static struct msm_bus_vectors vcap_480_vectors[] = {
2187 {
2188 .src = MSM_BUS_MASTER_VIDEO_CAP,
2189 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002190 .ab = 1280 * 720 * 3 * 60,
2191 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002192 },
2193};
2194
2195static struct msm_bus_vectors vcap_720_vectors[] = {
2196 {
2197 .src = MSM_BUS_MASTER_VIDEO_CAP,
2198 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002199 .ab = 1280 * 720 * 3 * 60,
2200 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002201 },
2202};
2203
2204static struct msm_bus_vectors vcap_1080_vectors[] = {
2205 {
2206 .src = MSM_BUS_MASTER_VIDEO_CAP,
2207 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002208 .ab = 1920 * 1080 * 3 * 60,
2209 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002210 },
2211};
2212
2213static struct msm_bus_paths vcap_bus_usecases[] = {
2214 {
2215 ARRAY_SIZE(vcap_init_vectors),
2216 vcap_init_vectors,
2217 },
2218 {
2219 ARRAY_SIZE(vcap_480_vectors),
2220 vcap_480_vectors,
2221 },
2222 {
2223 ARRAY_SIZE(vcap_720_vectors),
2224 vcap_720_vectors,
2225 },
2226 {
2227 ARRAY_SIZE(vcap_1080_vectors),
2228 vcap_1080_vectors,
2229 },
2230};
2231
2232static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
2233 vcap_bus_usecases,
2234 ARRAY_SIZE(vcap_bus_usecases),
2235};
2236
2237static struct resource msm_vcap_resources[] = {
2238 {
2239 .name = "vcap",
2240 .start = VCAP_HW_BASE,
2241 .end = VCAP_HW_BASE + SZ_1M - 1,
2242 .flags = IORESOURCE_MEM,
2243 },
2244 {
2245 .name = "vcap",
2246 .start = VCAP_VC,
2247 .end = VCAP_VC,
2248 .flags = IORESOURCE_IRQ,
2249 },
2250};
2251
2252static unsigned vcap_gpios[] = {
2253 2, 3, 4, 5, 6, 7, 8, 9, 10,
2254 11, 12, 13, 18, 19, 20, 21,
2255 22, 23, 24, 25, 26, 80, 82,
2256 83, 84, 85, 86, 87,
2257};
2258
2259static struct vcap_platform_data vcap_pdata = {
2260 .gpios = vcap_gpios,
2261 .num_gpios = ARRAY_SIZE(vcap_gpios),
2262 .bus_client_pdata = &vcap_axi_client_pdata
2263};
2264
2265struct platform_device msm8064_device_vcap = {
2266 .name = "msm_vcap",
2267 .id = 0,
2268 .resource = msm_vcap_resources,
2269 .num_resources = ARRAY_SIZE(msm_vcap_resources),
2270 .dev = {
2271 .platform_data = &vcap_pdata,
2272 },
2273};
2274#endif
2275
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002276static struct resource msm_cache_erp_resources[] = {
2277 {
2278 .name = "l1_irq",
2279 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2280 .flags = IORESOURCE_IRQ,
2281 },
2282 {
2283 .name = "l2_irq",
2284 .start = APCC_QGICL2IRPTREQ,
2285 .flags = IORESOURCE_IRQ,
2286 }
2287};
2288
2289struct platform_device apq8064_device_cache_erp = {
2290 .name = "msm_cache_erp",
2291 .id = -1,
2292 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2293 .resource = msm_cache_erp_resources,
2294};
Pratik Patel212ab362012-03-16 12:30:07 -07002295
2296#define MSM_QDSS_PHYS_BASE 0x01A00000
2297#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2298
2299#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
2300
2301static struct qdss_source msm_qdss_sources[] = {
2302 QDSS_SOURCE("msm_etm", 0x33),
2303 QDSS_SOURCE("msm_oxili", 0x80),
2304};
2305
2306static struct msm_qdss_platform_data qdss_pdata = {
2307 .src_table = msm_qdss_sources,
2308 .size = ARRAY_SIZE(msm_qdss_sources),
2309 .afamily = 1,
2310};
2311
2312struct platform_device apq8064_qdss_device = {
2313 .name = "msm_qdss",
2314 .id = -1,
2315 .dev = {
2316 .platform_data = &qdss_pdata,
2317 },
2318};
2319
2320static struct resource msm_etm_resources[] = {
2321 {
2322 .start = MSM_ETM_PHYS_BASE,
2323 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 4) - 1,
2324 .flags = IORESOURCE_MEM,
2325 },
2326};
2327
2328struct platform_device apq8064_etm_device = {
2329 .name = "msm_etm",
2330 .id = 0,
2331 .num_resources = ARRAY_SIZE(msm_etm_resources),
2332 .resource = msm_etm_resources,
2333};
Laura Abbott0577d7b2012-04-17 11:14:30 -07002334
2335struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
2336 /* Camera */
2337 {
2338 .name = "vpe_src",
2339 .domain = CAMERA_DOMAIN,
2340 },
2341 /* Camera */
2342 {
2343 .name = "vpe_dst",
2344 .domain = CAMERA_DOMAIN,
2345 },
2346 /* Camera */
2347 {
2348 .name = "vfe_imgwr",
2349 .domain = CAMERA_DOMAIN,
2350 },
2351 /* Camera */
2352 {
2353 .name = "vfe_misc",
2354 .domain = CAMERA_DOMAIN,
2355 },
2356 /* Camera */
2357 {
2358 .name = "ijpeg_src",
2359 .domain = CAMERA_DOMAIN,
2360 },
2361 /* Camera */
2362 {
2363 .name = "ijpeg_dst",
2364 .domain = CAMERA_DOMAIN,
2365 },
2366 /* Camera */
2367 {
2368 .name = "jpegd_src",
2369 .domain = CAMERA_DOMAIN,
2370 },
2371 /* Camera */
2372 {
2373 .name = "jpegd_dst",
2374 .domain = CAMERA_DOMAIN,
2375 },
2376 /* Rotator */
2377 {
2378 .name = "rot_src",
2379 .domain = ROTATOR_DOMAIN,
2380 },
2381 /* Rotator */
2382 {
2383 .name = "rot_dst",
2384 .domain = ROTATOR_DOMAIN,
2385 },
2386 /* Video */
2387 {
2388 .name = "vcodec_a_mm1",
2389 .domain = VIDEO_DOMAIN,
2390 },
2391 /* Video */
2392 {
2393 .name = "vcodec_b_mm2",
2394 .domain = VIDEO_DOMAIN,
2395 },
2396 /* Video */
2397 {
2398 .name = "vcodec_a_stream",
2399 .domain = VIDEO_DOMAIN,
2400 },
2401};
2402
2403static struct mem_pool apq8064_video_pools[] = {
2404 /*
2405 * Video hardware has the following requirements:
2406 * 1. All video addresses used by the video hardware must be at a higher
2407 * address than video firmware address.
2408 * 2. Video hardware can only access a range of 256MB from the base of
2409 * the video firmware.
2410 */
2411 [VIDEO_FIRMWARE_POOL] =
2412 /* Low addresses, intended for video firmware */
2413 {
2414 .paddr = SZ_128K,
2415 .size = SZ_16M - SZ_128K,
2416 },
2417 [VIDEO_MAIN_POOL] =
2418 /* Main video pool */
2419 {
2420 .paddr = SZ_16M,
2421 .size = SZ_256M - SZ_16M,
2422 },
2423 [GEN_POOL] =
2424 /* Remaining address space up to 2G */
2425 {
2426 .paddr = SZ_256M,
2427 .size = SZ_2G - SZ_256M,
2428 },
2429};
2430
2431static struct mem_pool apq8064_camera_pools[] = {
2432 [GEN_POOL] =
2433 /* One address space for camera */
2434 {
2435 .paddr = SZ_128K,
2436 .size = SZ_2G - SZ_128K,
2437 },
2438};
2439
2440static struct mem_pool apq8064_display_pools[] = {
2441 [GEN_POOL] =
2442 /* One address space for display */
2443 {
2444 .paddr = SZ_128K,
2445 .size = SZ_2G - SZ_128K,
2446 },
2447};
2448
2449static struct mem_pool apq8064_rotator_pools[] = {
2450 [GEN_POOL] =
2451 /* One address space for rotator */
2452 {
2453 .paddr = SZ_128K,
2454 .size = SZ_2G - SZ_128K,
2455 },
2456};
2457
2458static struct msm_iommu_domain apq8064_iommu_domains[] = {
2459 [VIDEO_DOMAIN] = {
2460 .iova_pools = apq8064_video_pools,
2461 .npools = ARRAY_SIZE(apq8064_video_pools),
2462 },
2463 [CAMERA_DOMAIN] = {
2464 .iova_pools = apq8064_camera_pools,
2465 .npools = ARRAY_SIZE(apq8064_camera_pools),
2466 },
2467 [DISPLAY_DOMAIN] = {
2468 .iova_pools = apq8064_display_pools,
2469 .npools = ARRAY_SIZE(apq8064_display_pools),
2470 },
2471 [ROTATOR_DOMAIN] = {
2472 .iova_pools = apq8064_rotator_pools,
2473 .npools = ARRAY_SIZE(apq8064_rotator_pools),
2474 },
2475};
2476
2477struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
2478 .domains = apq8064_iommu_domains,
2479 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
2480 .domain_names = apq8064_iommu_ctx_names,
2481 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
2482 .domain_alloc_flags = 0,
2483};
2484
2485struct platform_device apq8064_iommu_domain_device = {
2486 .name = "iommu_domains",
2487 .id = -1,
2488 .dev = {
2489 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07002490 }
2491};
2492
2493struct msm_rtb_platform_data apq8064_rtb_pdata = {
2494 .size = SZ_1M,
2495};
2496
2497static int __init msm_rtb_set_buffer_size(char *p)
2498{
2499 int s;
2500
2501 s = memparse(p, NULL);
2502 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
2503 return 0;
2504}
2505early_param("msm_rtb_size", msm_rtb_set_buffer_size);
2506
2507struct platform_device apq8064_rtb_device = {
2508 .name = "msm_rtb",
2509 .id = -1,
2510 .dev = {
2511 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002512 },
2513};