| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *  linux/arch/arm/kernel/entry-armv.S | 
|  | 3 | * | 
|  | 4 | *  Copyright (C) 1996,1997,1998 Russell King. | 
|  | 5 | *  ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk) | 
| Hyok S. Choi | afeb90c | 2006-01-13 21:05:25 +0000 | [diff] [blame] | 6 | *  nommu support by Hyok S. Choi (hyok.choi@samsung.com) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * | 
|  | 8 | * This program is free software; you can redistribute it and/or modify | 
|  | 9 | * it under the terms of the GNU General Public License version 2 as | 
|  | 10 | * published by the Free Software Foundation. | 
|  | 11 | * | 
|  | 12 | *  Low-level vector interface routines | 
|  | 13 | * | 
| Nicolas Pitre | 70b6f2b | 2007-12-04 14:33:33 +0100 | [diff] [blame] | 14 | *  Note:  there is a StrongARM bug in the STMIA rn, {regs}^ instruction | 
|  | 15 | *  that causes it to save wrong values...  Be aware! | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 |  | 
| Nicolas Pitre | f09b997 | 2005-10-29 21:44:55 +0100 | [diff] [blame] | 18 | #include <asm/memory.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | #include <asm/glue.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | #include <asm/vfpmacros.h> | 
| Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 21 | #include <mach/entry-macro.S> | 
| Russell King | d6551e8 | 2006-06-21 13:31:52 +0100 | [diff] [blame] | 22 | #include <asm/thread_notify.h> | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 23 | #include <asm/unwind.h> | 
| Russell King | cc20d42 | 2009-11-09 23:53:29 +0000 | [diff] [blame] | 24 | #include <asm/unistd.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 |  | 
|  | 26 | #include "entry-header.S" | 
|  | 27 |  | 
|  | 28 | /* | 
| Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 29 | * Interrupt handling.  Preserves r7, r8, r9 | 
|  | 30 | */ | 
|  | 31 | .macro	irq_handler | 
| Dan Williams | f80dff9 | 2007-02-16 22:16:32 +0100 | [diff] [blame] | 32 | get_irqnr_preamble r5, lr | 
| Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 33 | 1:	get_irqnr_and_base r0, r6, r5, lr | 
|  | 34 | movne	r1, sp | 
|  | 35 | @ | 
|  | 36 | @ routine called with r0 = irq number, r1 = struct pt_regs * | 
|  | 37 | @ | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 38 | adrne	lr, BSYM(1b) | 
| Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 39 | bne	asm_do_IRQ | 
| Russell King | 791be9b | 2005-05-21 18:16:44 +0100 | [diff] [blame] | 40 |  | 
|  | 41 | #ifdef CONFIG_SMP | 
|  | 42 | /* | 
|  | 43 | * XXX | 
|  | 44 | * | 
|  | 45 | * this macro assumes that irqstat (r6) and base (r5) are | 
|  | 46 | * preserved from get_irqnr_and_base above | 
|  | 47 | */ | 
|  | 48 | test_for_ipi r0, r6, r5, lr | 
|  | 49 | movne	r0, sp | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 50 | adrne	lr, BSYM(1b) | 
| Russell King | 791be9b | 2005-05-21 18:16:44 +0100 | [diff] [blame] | 51 | bne	do_IPI | 
| Russell King | 37ee16a | 2005-11-08 19:08:05 +0000 | [diff] [blame] | 52 |  | 
|  | 53 | #ifdef CONFIG_LOCAL_TIMERS | 
|  | 54 | test_for_ltirq r0, r6, r5, lr | 
|  | 55 | movne	r0, sp | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 56 | adrne	lr, BSYM(1b) | 
| Russell King | 37ee16a | 2005-11-08 19:08:05 +0000 | [diff] [blame] | 57 | bne	do_local_timer | 
|  | 58 | #endif | 
| Russell King | 791be9b | 2005-05-21 18:16:44 +0100 | [diff] [blame] | 59 | #endif | 
|  | 60 |  | 
| Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 61 | .endm | 
|  | 62 |  | 
| Nicolas Pitre | 785d3cd | 2007-12-03 15:27:56 -0500 | [diff] [blame] | 63 | #ifdef CONFIG_KPROBES | 
|  | 64 | .section	.kprobes.text,"ax",%progbits | 
|  | 65 | #else | 
|  | 66 | .text | 
|  | 67 | #endif | 
|  | 68 |  | 
| Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 69 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 70 | * Invalid mode handlers | 
|  | 71 | */ | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 72 | .macro	inv_entry, reason | 
|  | 73 | sub	sp, sp, #S_FRAME_SIZE | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 74 | ARM(	stmib	sp, {r1 - lr}		) | 
|  | 75 | THUMB(	stmia	sp, {r0 - r12}		) | 
|  | 76 | THUMB(	str	sp, [sp, #S_SP]		) | 
|  | 77 | THUMB(	str	lr, [sp, #S_LR]		) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | mov	r1, #\reason | 
|  | 79 | .endm | 
|  | 80 |  | 
|  | 81 | __pabt_invalid: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 82 | inv_entry BAD_PREFETCH | 
|  | 83 | b	common_invalid | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 84 | ENDPROC(__pabt_invalid) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 |  | 
|  | 86 | __dabt_invalid: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 87 | inv_entry BAD_DATA | 
|  | 88 | b	common_invalid | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 89 | ENDPROC(__dabt_invalid) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 |  | 
|  | 91 | __irq_invalid: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 92 | inv_entry BAD_IRQ | 
|  | 93 | b	common_invalid | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 94 | ENDPROC(__irq_invalid) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 |  | 
|  | 96 | __und_invalid: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 97 | inv_entry BAD_UNDEFINSTR | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 |  | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 99 | @ | 
|  | 100 | @ XXX fall through to common_invalid | 
|  | 101 | @ | 
|  | 102 |  | 
|  | 103 | @ | 
|  | 104 | @ common_invalid - generic code for failed exception (re-entrant version of handlers) | 
|  | 105 | @ | 
|  | 106 | common_invalid: | 
|  | 107 | zero_fp | 
|  | 108 |  | 
|  | 109 | ldmia	r0, {r4 - r6} | 
|  | 110 | add	r0, sp, #S_PC		@ here for interlock avoidance | 
|  | 111 | mov	r7, #-1			@  ""   ""    ""        "" | 
|  | 112 | str	r4, [sp]		@ save preserved r0 | 
|  | 113 | stmia	r0, {r5 - r7}		@ lr_<exception>, | 
|  | 114 | @ cpsr_<exception>, "old_r0" | 
|  | 115 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | mov	r0, sp | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 117 | b	bad_mode | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 118 | ENDPROC(__und_invalid) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 119 |  | 
|  | 120 | /* | 
|  | 121 | * SVC mode handlers | 
|  | 122 | */ | 
| Nicolas Pitre | 2dede2d | 2006-01-14 16:18:08 +0000 | [diff] [blame] | 123 |  | 
|  | 124 | #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) | 
|  | 125 | #define SPFIX(code...) code | 
|  | 126 | #else | 
|  | 127 | #define SPFIX(code...) | 
|  | 128 | #endif | 
|  | 129 |  | 
| Nicolas Pitre | d30a0c8 | 2007-12-14 15:56:01 -0500 | [diff] [blame] | 130 | .macro	svc_entry, stack_hole=0 | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 131 | UNWIND(.fnstart		) | 
|  | 132 | UNWIND(.save {r0 - pc}		) | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 133 | sub	sp, sp, #(S_FRAME_SIZE + \stack_hole - 4) | 
|  | 134 | #ifdef CONFIG_THUMB2_KERNEL | 
|  | 135 | SPFIX(	str	r0, [sp]	)	@ temporarily saved | 
|  | 136 | SPFIX(	mov	r0, sp		) | 
|  | 137 | SPFIX(	tst	r0, #4		)	@ test original stack alignment | 
|  | 138 | SPFIX(	ldr	r0, [sp]	)	@ restored | 
|  | 139 | #else | 
| Nicolas Pitre | 2dede2d | 2006-01-14 16:18:08 +0000 | [diff] [blame] | 140 | SPFIX(	tst	sp, #4		) | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 141 | #endif | 
|  | 142 | SPFIX(	subeq	sp, sp, #4	) | 
|  | 143 | stmia	sp, {r1 - r12} | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 144 |  | 
|  | 145 | ldmia	r0, {r1 - r3} | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 146 | add	r5, sp, #S_SP - 4	@ here for interlock avoidance | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 147 | mov	r4, #-1			@  ""  ""      ""       "" | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 148 | add	r0, sp, #(S_FRAME_SIZE + \stack_hole - 4) | 
|  | 149 | SPFIX(	addeq	r0, r0, #4	) | 
|  | 150 | str	r1, [sp, #-4]!		@ save the "real" r0 copied | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 151 | @ from the exception stack | 
|  | 152 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | mov	r1, lr | 
|  | 154 |  | 
|  | 155 | @ | 
|  | 156 | @ We are now ready to fill in the remaining blanks on the stack: | 
|  | 157 | @ | 
|  | 158 | @  r0 - sp_svc | 
|  | 159 | @  r1 - lr_svc | 
|  | 160 | @  r2 - lr_<exception>, already fixed up for correct return/restart | 
|  | 161 | @  r3 - spsr_<exception> | 
|  | 162 | @  r4 - orig_r0 (see pt_regs definition in ptrace.h) | 
|  | 163 | @ | 
|  | 164 | stmia	r5, {r0 - r4} | 
|  | 165 | .endm | 
|  | 166 |  | 
|  | 167 | .align	5 | 
|  | 168 | __dabt_svc: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 169 | svc_entry | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 |  | 
|  | 171 | @ | 
|  | 172 | @ get ready to re-enable interrupts if appropriate | 
|  | 173 | @ | 
|  | 174 | mrs	r9, cpsr | 
|  | 175 | tst	r3, #PSR_I_BIT | 
|  | 176 | biceq	r9, r9, #PSR_I_BIT | 
|  | 177 |  | 
|  | 178 | @ | 
|  | 179 | @ Call the processor-specific abort handler: | 
|  | 180 | @ | 
|  | 181 | @  r2 - aborted context pc | 
|  | 182 | @  r3 - aborted context cpsr | 
|  | 183 | @ | 
|  | 184 | @ The abort handler must return the aborted address in r0, and | 
|  | 185 | @ the fault status register in r1.  r9 must be preserved. | 
|  | 186 | @ | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 187 | #ifdef MULTI_DABORT | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 188 | ldr	r4, .LCprocfns | 
|  | 189 | mov	lr, pc | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 190 | ldr	pc, [r4, #PROCESSOR_DABT_FUNC] | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | #else | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 192 | bl	CPU_DABORT_HANDLER | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 193 | #endif | 
|  | 194 |  | 
|  | 195 | @ | 
|  | 196 | @ set desired IRQ state, then call main handler | 
|  | 197 | @ | 
|  | 198 | msr	cpsr_c, r9 | 
|  | 199 | mov	r2, sp | 
|  | 200 | bl	do_DataAbort | 
|  | 201 |  | 
|  | 202 | @ | 
|  | 203 | @ IRQs off again before pulling preserved data off the stack | 
|  | 204 | @ | 
| Russell King | ac78884 | 2010-07-10 10:10:18 +0100 | [diff] [blame] | 205 | disable_irq_notrace | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 206 |  | 
|  | 207 | @ | 
|  | 208 | @ restore SPSR and restart the instruction | 
|  | 209 | @ | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 210 | ldr	r2, [sp, #S_PSR] | 
|  | 211 | svc_exit r2				@ return from exception | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 212 | UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 213 | ENDPROC(__dabt_svc) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 214 |  | 
|  | 215 | .align	5 | 
|  | 216 | __irq_svc: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 217 | svc_entry | 
|  | 218 |  | 
| Russell King | ac78884 | 2010-07-10 10:10:18 +0100 | [diff] [blame] | 219 | #ifdef CONFIG_TRACE_IRQFLAGS | 
|  | 220 | bl	trace_hardirqs_off | 
|  | 221 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 222 | #ifdef CONFIG_PREEMPT | 
| Russell King | 706fdd9 | 2005-05-21 18:15:45 +0100 | [diff] [blame] | 223 | get_thread_info tsk | 
|  | 224 | ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count | 
|  | 225 | add	r7, r8, #1			@ increment it | 
|  | 226 | str	r7, [tsk, #TI_PREEMPT] | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | #endif | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 228 |  | 
| Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 229 | irq_handler | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | #ifdef CONFIG_PREEMPT | 
| Russell King | 28fab1a | 2008-04-13 17:47:35 +0100 | [diff] [blame] | 231 | str	r8, [tsk, #TI_PREEMPT]		@ restore preempt count | 
| Russell King | 706fdd9 | 2005-05-21 18:15:45 +0100 | [diff] [blame] | 232 | ldr	r0, [tsk, #TI_FLAGS]		@ get flags | 
| Russell King | 28fab1a | 2008-04-13 17:47:35 +0100 | [diff] [blame] | 233 | teq	r8, #0				@ if preempt count != 0 | 
|  | 234 | movne	r0, #0				@ force flags to 0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | tst	r0, #_TIF_NEED_RESCHED | 
|  | 236 | blne	svc_preempt | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 237 | #endif | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 238 | ldr	r4, [sp, #S_PSR]		@ irqs are already disabled | 
| Russell King | 7ad1bcb | 2006-08-27 12:07:02 +0100 | [diff] [blame] | 239 | #ifdef CONFIG_TRACE_IRQFLAGS | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 240 | tst	r4, #PSR_I_BIT | 
| Russell King | 7ad1bcb | 2006-08-27 12:07:02 +0100 | [diff] [blame] | 241 | bleq	trace_hardirqs_on | 
|  | 242 | #endif | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 243 | svc_exit r4				@ return from exception | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 244 | UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 245 | ENDPROC(__irq_svc) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 246 |  | 
|  | 247 | .ltorg | 
|  | 248 |  | 
|  | 249 | #ifdef CONFIG_PREEMPT | 
|  | 250 | svc_preempt: | 
| Russell King | 28fab1a | 2008-04-13 17:47:35 +0100 | [diff] [blame] | 251 | mov	r8, lr | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 252 | 1:	bl	preempt_schedule_irq		@ irq en/disable is done inside | 
| Russell King | 706fdd9 | 2005-05-21 18:15:45 +0100 | [diff] [blame] | 253 | ldr	r0, [tsk, #TI_FLAGS]		@ get new tasks TI_FLAGS | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | tst	r0, #_TIF_NEED_RESCHED | 
| Russell King | 28fab1a | 2008-04-13 17:47:35 +0100 | [diff] [blame] | 255 | moveq	pc, r8				@ go again | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 | b	1b | 
|  | 257 | #endif | 
|  | 258 |  | 
|  | 259 | .align	5 | 
|  | 260 | __und_svc: | 
| Nicolas Pitre | d30a0c8 | 2007-12-14 15:56:01 -0500 | [diff] [blame] | 261 | #ifdef CONFIG_KPROBES | 
|  | 262 | @ If a kprobe is about to simulate a "stmdb sp..." instruction, | 
|  | 263 | @ it obviously needs free stack space which then will belong to | 
|  | 264 | @ the saved context. | 
|  | 265 | svc_entry 64 | 
|  | 266 | #else | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 267 | svc_entry | 
| Nicolas Pitre | d30a0c8 | 2007-12-14 15:56:01 -0500 | [diff] [blame] | 268 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 |  | 
|  | 270 | @ | 
|  | 271 | @ call emulation code, which returns using r9 if it has emulated | 
|  | 272 | @ the instruction, or the more conventional lr if we are to treat | 
|  | 273 | @ this as a real undefined instruction | 
|  | 274 | @ | 
|  | 275 | @  r0 - instruction | 
|  | 276 | @ | 
| Catalin Marinas | 83e686e | 2009-09-18 23:27:07 +0100 | [diff] [blame] | 277 | #ifndef	CONFIG_THUMB2_KERNEL | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 278 | ldr	r0, [r2, #-4] | 
| Catalin Marinas | 83e686e | 2009-09-18 23:27:07 +0100 | [diff] [blame] | 279 | #else | 
|  | 280 | ldrh	r0, [r2, #-2]			@ Thumb instruction at LR - 2 | 
|  | 281 | and	r9, r0, #0xf800 | 
|  | 282 | cmp	r9, #0xe800			@ 32-bit instruction if xx >= 0 | 
|  | 283 | ldrhhs	r9, [r2]			@ bottom 16 bits | 
|  | 284 | orrhs	r0, r9, r0, lsl #16 | 
|  | 285 | #endif | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 286 | adr	r9, BSYM(1f) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 287 | bl	call_fpe | 
|  | 288 |  | 
|  | 289 | mov	r0, sp				@ struct pt_regs *regs | 
|  | 290 | bl	do_undefinstr | 
|  | 291 |  | 
|  | 292 | @ | 
|  | 293 | @ IRQs off again before pulling preserved data off the stack | 
|  | 294 | @ | 
| Russell King | ac78884 | 2010-07-10 10:10:18 +0100 | [diff] [blame] | 295 | 1:	disable_irq_notrace | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 |  | 
|  | 297 | @ | 
|  | 298 | @ restore SPSR and restart the instruction | 
|  | 299 | @ | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 300 | ldr	r2, [sp, #S_PSR]		@ Get SVC cpsr | 
|  | 301 | svc_exit r2				@ return from exception | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 302 | UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 303 | ENDPROC(__und_svc) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 304 |  | 
|  | 305 | .align	5 | 
|  | 306 | __pabt_svc: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 307 | svc_entry | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 |  | 
|  | 309 | @ | 
|  | 310 | @ re-enable interrupts if appropriate | 
|  | 311 | @ | 
|  | 312 | mrs	r9, cpsr | 
|  | 313 | tst	r3, #PSR_I_BIT | 
|  | 314 | biceq	r9, r9, #PSR_I_BIT | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 |  | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 316 | mov	r0, r2			@ pass address of aborted instruction. | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 317 | #ifdef MULTI_PABORT | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 318 | ldr	r4, .LCprocfns | 
|  | 319 | mov	lr, pc | 
|  | 320 | ldr	pc, [r4, #PROCESSOR_PABT_FUNC] | 
|  | 321 | #else | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 322 | bl	CPU_PABORT_HANDLER | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 323 | #endif | 
|  | 324 | msr	cpsr_c, r9			@ Maybe enable interrupts | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 325 | mov	r2, sp				@ regs | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | bl	do_PrefetchAbort		@ call abort handler | 
|  | 327 |  | 
|  | 328 | @ | 
|  | 329 | @ IRQs off again before pulling preserved data off the stack | 
|  | 330 | @ | 
| Russell King | ac78884 | 2010-07-10 10:10:18 +0100 | [diff] [blame] | 331 | disable_irq_notrace | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 332 |  | 
|  | 333 | @ | 
|  | 334 | @ restore SPSR and restart the instruction | 
|  | 335 | @ | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 336 | ldr	r2, [sp, #S_PSR] | 
|  | 337 | svc_exit r2				@ return from exception | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 338 | UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 339 | ENDPROC(__pabt_svc) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 |  | 
|  | 341 | .align	5 | 
| Russell King | 49f680e | 2005-05-31 18:02:00 +0100 | [diff] [blame] | 342 | .LCcralign: | 
|  | 343 | .word	cr_alignment | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 344 | #ifdef MULTI_DABORT | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 345 | .LCprocfns: | 
|  | 346 | .word	processor | 
|  | 347 | #endif | 
|  | 348 | .LCfp: | 
|  | 349 | .word	fp_enter | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 |  | 
|  | 351 | /* | 
|  | 352 | * User mode handlers | 
| Nicolas Pitre | 2dede2d | 2006-01-14 16:18:08 +0000 | [diff] [blame] | 353 | * | 
|  | 354 | * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 355 | */ | 
| Nicolas Pitre | 2dede2d | 2006-01-14 16:18:08 +0000 | [diff] [blame] | 356 |  | 
|  | 357 | #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7) | 
|  | 358 | #error "sizeof(struct pt_regs) must be a multiple of 8" | 
|  | 359 | #endif | 
|  | 360 |  | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 361 | .macro	usr_entry | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 362 | UNWIND(.fnstart	) | 
|  | 363 | UNWIND(.cantunwind	)	@ don't unwind the user space | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 364 | sub	sp, sp, #S_FRAME_SIZE | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 365 | ARM(	stmib	sp, {r1 - r12}	) | 
|  | 366 | THUMB(	stmia	sp, {r0 - r12}	) | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 367 |  | 
|  | 368 | ldmia	r0, {r1 - r3} | 
|  | 369 | add	r0, sp, #S_PC		@ here for interlock avoidance | 
|  | 370 | mov	r4, #-1			@  ""  ""     ""        "" | 
|  | 371 |  | 
|  | 372 | str	r1, [sp]		@ save the "real" r0 copied | 
|  | 373 | @ from the exception stack | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 374 |  | 
|  | 375 | @ | 
|  | 376 | @ We are now ready to fill in the remaining blanks on the stack: | 
|  | 377 | @ | 
|  | 378 | @  r2 - lr_<exception>, already fixed up for correct return/restart | 
|  | 379 | @  r3 - spsr_<exception> | 
|  | 380 | @  r4 - orig_r0 (see pt_regs definition in ptrace.h) | 
|  | 381 | @ | 
|  | 382 | @ Also, separately save sp_usr and lr_usr | 
|  | 383 | @ | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 384 | stmia	r0, {r2 - r4} | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 385 | ARM(	stmdb	r0, {sp, lr}^			) | 
|  | 386 | THUMB(	store_user_sp_lr r0, r1, S_SP - S_PC	) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 387 |  | 
|  | 388 | @ | 
|  | 389 | @ Enable the alignment trap while in kernel mode | 
|  | 390 | @ | 
| Russell King | 49f680e | 2005-05-31 18:02:00 +0100 | [diff] [blame] | 391 | alignment_trap r0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 |  | 
|  | 393 | @ | 
|  | 394 | @ Clear FP to mark the first stack frame | 
|  | 395 | @ | 
|  | 396 | zero_fp | 
|  | 397 | .endm | 
|  | 398 |  | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 399 | .macro	kuser_cmpxchg_check | 
|  | 400 | #if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) | 
|  | 401 | #ifndef CONFIG_MMU | 
|  | 402 | #warning "NPTL on non MMU needs fixing" | 
|  | 403 | #else | 
|  | 404 | @ Make sure our user space atomic helper is restarted | 
|  | 405 | @ if it was interrupted in a critical region.  Here we | 
|  | 406 | @ perform a quick test inline since it should be false | 
|  | 407 | @ 99.9999% of the time.  The rest is done out of line. | 
|  | 408 | cmp	r2, #TASK_SIZE | 
|  | 409 | blhs	kuser_cmpxchg_fixup | 
|  | 410 | #endif | 
|  | 411 | #endif | 
|  | 412 | .endm | 
|  | 413 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 414 | .align	5 | 
|  | 415 | __dabt_usr: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 416 | usr_entry | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 417 | kuser_cmpxchg_check | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 |  | 
|  | 419 | @ | 
|  | 420 | @ Call the processor-specific abort handler: | 
|  | 421 | @ | 
|  | 422 | @  r2 - aborted context pc | 
|  | 423 | @  r3 - aborted context cpsr | 
|  | 424 | @ | 
|  | 425 | @ The abort handler must return the aborted address in r0, and | 
|  | 426 | @ the fault status register in r1. | 
|  | 427 | @ | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 428 | #ifdef MULTI_DABORT | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 429 | ldr	r4, .LCprocfns | 
|  | 430 | mov	lr, pc | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 431 | ldr	pc, [r4, #PROCESSOR_DABT_FUNC] | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | #else | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 433 | bl	CPU_DABORT_HANDLER | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 434 | #endif | 
|  | 435 |  | 
|  | 436 | @ | 
|  | 437 | @ IRQs on, then call the main handler | 
|  | 438 | @ | 
| Russell King | 1ec42c0 | 2005-04-26 15:18:26 +0100 | [diff] [blame] | 439 | enable_irq | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 440 | mov	r2, sp | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 441 | adr	lr, BSYM(ret_from_exception) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 442 | b	do_DataAbort | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 443 | UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 444 | ENDPROC(__dabt_usr) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 445 |  | 
|  | 446 | .align	5 | 
|  | 447 | __irq_usr: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 448 | usr_entry | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 449 | kuser_cmpxchg_check | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 450 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 451 | get_thread_info tsk | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 452 | #ifdef CONFIG_PREEMPT | 
| Russell King | 706fdd9 | 2005-05-21 18:15:45 +0100 | [diff] [blame] | 453 | ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count | 
|  | 454 | add	r7, r8, #1			@ increment it | 
|  | 455 | str	r7, [tsk, #TI_PREEMPT] | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 456 | #endif | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 457 |  | 
| Russell King | 187a51a | 2005-05-21 18:14:44 +0100 | [diff] [blame] | 458 | irq_handler | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 459 | #ifdef CONFIG_PREEMPT | 
| Russell King | 706fdd9 | 2005-05-21 18:15:45 +0100 | [diff] [blame] | 460 | ldr	r0, [tsk, #TI_PREEMPT] | 
|  | 461 | str	r8, [tsk, #TI_PREEMPT] | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 462 | teq	r0, r7 | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 463 | ARM(	strne	r0, [r0, -r0]	) | 
|  | 464 | THUMB(	movne	r0, #0		) | 
|  | 465 | THUMB(	strne	r0, [r0]	) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 466 | #endif | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 467 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 468 | mov	why, #0 | 
|  | 469 | b	ret_to_user | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 470 | UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 471 | ENDPROC(__irq_usr) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 472 |  | 
|  | 473 | .ltorg | 
|  | 474 |  | 
|  | 475 | .align	5 | 
|  | 476 | __und_usr: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 477 | usr_entry | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 478 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 479 | @ | 
|  | 480 | @ fall through to the emulation code, which returns using r9 if | 
|  | 481 | @ it has emulated the instruction, or the more conventional lr | 
|  | 482 | @ if we are to treat this as a real undefined instruction | 
|  | 483 | @ | 
|  | 484 | @  r0 - instruction | 
|  | 485 | @ | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 486 | adr	r9, BSYM(ret_from_exception) | 
|  | 487 | adr	lr, BSYM(__und_usr_unknown) | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 488 | tst	r3, #PSR_T_BIT			@ Thumb mode? | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 489 | itet	eq				@ explicit IT needed for the 1f label | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 490 | subeq	r4, r2, #4			@ ARM instr at LR - 4 | 
|  | 491 | subne	r4, r2, #2			@ Thumb instr at LR - 2 | 
|  | 492 | 1:	ldreqt	r0, [r4] | 
| Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 493 | #ifdef CONFIG_CPU_ENDIAN_BE8 | 
|  | 494 | reveq	r0, r0				@ little endian instruction | 
|  | 495 | #endif | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 496 | beq	call_fpe | 
|  | 497 | @ Thumb instruction | 
|  | 498 | #if __LINUX_ARM_ARCH__ >= 7 | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 499 | 2: | 
|  | 500 | ARM(	ldrht	r5, [r4], #2	) | 
|  | 501 | THUMB(	ldrht	r5, [r4]	) | 
|  | 502 | THUMB(	add	r4, r4, #2	) | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 503 | and	r0, r5, #0xf800			@ mask bits 111x x... .... .... | 
|  | 504 | cmp	r0, #0xe800			@ 32bit instruction if xx != 0 | 
|  | 505 | blo	__und_usr_unknown | 
|  | 506 | 3:	ldrht	r0, [r4] | 
|  | 507 | add	r2, r2, #2			@ r2 is PC + 2, make it PC + 4 | 
|  | 508 | orr	r0, r0, r5, lsl #16 | 
|  | 509 | #else | 
|  | 510 | b	__und_usr_unknown | 
|  | 511 | #endif | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 512 | UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 513 | ENDPROC(__und_usr) | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 514 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 515 | @ | 
|  | 516 | @ fallthrough to call_fpe | 
|  | 517 | @ | 
|  | 518 |  | 
|  | 519 | /* | 
|  | 520 | * The out of line fixup for the ldrt above. | 
|  | 521 | */ | 
| Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 522 | .pushsection .fixup, "ax" | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 523 | 4:	mov	pc, r9 | 
| Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 524 | .popsection | 
|  | 525 | .pushsection __ex_table,"a" | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 526 | .long	1b, 4b | 
|  | 527 | #if __LINUX_ARM_ARCH__ >= 7 | 
|  | 528 | .long	2b, 4b | 
|  | 529 | .long	3b, 4b | 
|  | 530 | #endif | 
| Russell King | 4260415 | 2010-04-19 10:15:03 +0100 | [diff] [blame] | 531 | .popsection | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 532 |  | 
|  | 533 | /* | 
|  | 534 | * Check whether the instruction is a co-processor instruction. | 
|  | 535 | * If yes, we need to call the relevant co-processor handler. | 
|  | 536 | * | 
|  | 537 | * Note that we don't do a full check here for the co-processor | 
|  | 538 | * instructions; all instructions with bit 27 set are well | 
|  | 539 | * defined.  The only instructions that should fault are the | 
|  | 540 | * co-processor instructions.  However, we have to watch out | 
|  | 541 | * for the ARM6/ARM7 SWI bug. | 
|  | 542 | * | 
| Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 543 | * NEON is a special case that has to be handled here. Not all | 
|  | 544 | * NEON instructions are co-processor instructions, so we have | 
|  | 545 | * to make a special case of checking for them. Plus, there's | 
|  | 546 | * five groups of them, so we have a table of mask/opcode pairs | 
|  | 547 | * to check against, and if any match then we branch off into the | 
|  | 548 | * NEON handler code. | 
|  | 549 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 550 | * Emulators may wish to make use of the following registers: | 
|  | 551 | *  r0  = instruction opcode. | 
|  | 552 | *  r2  = PC+4 | 
| Russell King | db6ccbb | 2007-01-06 22:53:48 +0000 | [diff] [blame] | 553 | *  r9  = normal "successful" return address | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 554 | *  r10 = this threads thread_info structure. | 
| Russell King | db6ccbb | 2007-01-06 22:53:48 +0000 | [diff] [blame] | 555 | *  lr  = unrecognised instruction return address | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 556 | */ | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 557 | @ | 
|  | 558 | @ Fall-through from Thumb-2 __und_usr | 
|  | 559 | @ | 
|  | 560 | #ifdef CONFIG_NEON | 
|  | 561 | adr	r6, .LCneon_thumb_opcodes | 
|  | 562 | b	2f | 
|  | 563 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 564 | call_fpe: | 
| Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 565 | #ifdef CONFIG_NEON | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 566 | adr	r6, .LCneon_arm_opcodes | 
| Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 567 | 2: | 
|  | 568 | ldr	r7, [r6], #4			@ mask value | 
|  | 569 | cmp	r7, #0				@ end mask? | 
|  | 570 | beq	1f | 
|  | 571 | and	r8, r0, r7 | 
|  | 572 | ldr	r7, [r6], #4			@ opcode bits matching in mask | 
|  | 573 | cmp	r8, r7				@ NEON instruction? | 
|  | 574 | bne	2b | 
|  | 575 | get_thread_info r10 | 
|  | 576 | mov	r7, #1 | 
|  | 577 | strb	r7, [r10, #TI_USED_CP + 10]	@ mark CP#10 as used | 
|  | 578 | strb	r7, [r10, #TI_USED_CP + 11]	@ mark CP#11 as used | 
|  | 579 | b	do_vfp				@ let VFP handler handle this | 
|  | 580 | 1: | 
|  | 581 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 582 | tst	r0, #0x08000000			@ only CDP/CPRT/LDC/STC have bit 27 | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 583 | tstne	r0, #0x04000000			@ bit 26 set on both ARM and Thumb-2 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 584 | #if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710) | 
|  | 585 | and	r8, r0, #0x0f000000		@ mask out op-code bits | 
|  | 586 | teqne	r8, #0x0f000000			@ SWI (ARM6/7 bug)? | 
|  | 587 | #endif | 
|  | 588 | moveq	pc, lr | 
|  | 589 | get_thread_info r10			@ get current thread | 
|  | 590 | and	r8, r0, #0x00000f00		@ mask out CP number | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 591 | THUMB(	lsr	r8, r8, #8		) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 592 | mov	r7, #1 | 
|  | 593 | add	r6, r10, #TI_USED_CP | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 594 | ARM(	strb	r7, [r6, r8, lsr #8]	)	@ set appropriate used_cp[] | 
|  | 595 | THUMB(	strb	r7, [r6, r8]		)	@ set appropriate used_cp[] | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 596 | #ifdef CONFIG_IWMMXT | 
|  | 597 | @ Test if we need to give access to iWMMXt coprocessors | 
|  | 598 | ldr	r5, [r10, #TI_FLAGS] | 
|  | 599 | rsbs	r7, r8, #(1 << 8)		@ CP 0 or 1 only | 
|  | 600 | movcss	r7, r5, lsr #(TIF_USING_IWMMXT + 1) | 
|  | 601 | bcs	iwmmxt_task_enable | 
|  | 602 | #endif | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 603 | ARM(	add	pc, pc, r8, lsr #6	) | 
|  | 604 | THUMB(	lsl	r8, r8, #2		) | 
|  | 605 | THUMB(	add	pc, r8			) | 
|  | 606 | nop | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 |  | 
| Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 608 | movw_pc	lr				@ CP#0 | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 609 | W(b)	do_fpe				@ CP#1 (FPE) | 
|  | 610 | W(b)	do_fpe				@ CP#2 (FPE) | 
| Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 611 | movw_pc	lr				@ CP#3 | 
| Lennert Buytenhek | c17fad1 | 2006-06-27 23:03:03 +0100 | [diff] [blame] | 612 | #ifdef CONFIG_CRUNCH | 
|  | 613 | b	crunch_task_enable		@ CP#4 (MaverickCrunch) | 
|  | 614 | b	crunch_task_enable		@ CP#5 (MaverickCrunch) | 
|  | 615 | b	crunch_task_enable		@ CP#6 (MaverickCrunch) | 
|  | 616 | #else | 
| Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 617 | movw_pc	lr				@ CP#4 | 
|  | 618 | movw_pc	lr				@ CP#5 | 
|  | 619 | movw_pc	lr				@ CP#6 | 
| Lennert Buytenhek | c17fad1 | 2006-06-27 23:03:03 +0100 | [diff] [blame] | 620 | #endif | 
| Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 621 | movw_pc	lr				@ CP#7 | 
|  | 622 | movw_pc	lr				@ CP#8 | 
|  | 623 | movw_pc	lr				@ CP#9 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 624 | #ifdef CONFIG_VFP | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 625 | W(b)	do_vfp				@ CP#10 (VFP) | 
|  | 626 | W(b)	do_vfp				@ CP#11 (VFP) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 627 | #else | 
| Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 628 | movw_pc	lr				@ CP#10 (VFP) | 
|  | 629 | movw_pc	lr				@ CP#11 (VFP) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 630 | #endif | 
| Catalin Marinas | a771fe6 | 2009-10-12 17:31:20 +0100 | [diff] [blame] | 631 | movw_pc	lr				@ CP#12 | 
|  | 632 | movw_pc	lr				@ CP#13 | 
|  | 633 | movw_pc	lr				@ CP#14 (Debug) | 
|  | 634 | movw_pc	lr				@ CP#15 (Control) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 635 |  | 
| Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 636 | #ifdef CONFIG_NEON | 
|  | 637 | .align	6 | 
|  | 638 |  | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 639 | .LCneon_arm_opcodes: | 
| Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 640 | .word	0xfe000000			@ mask | 
|  | 641 | .word	0xf2000000			@ opcode | 
|  | 642 |  | 
|  | 643 | .word	0xff100000			@ mask | 
|  | 644 | .word	0xf4000000			@ opcode | 
|  | 645 |  | 
|  | 646 | .word	0x00000000			@ mask | 
|  | 647 | .word	0x00000000			@ opcode | 
| Paul Brook | cb170a4 | 2008-04-18 22:43:08 +0100 | [diff] [blame] | 648 |  | 
|  | 649 | .LCneon_thumb_opcodes: | 
|  | 650 | .word	0xef000000			@ mask | 
|  | 651 | .word	0xef000000			@ opcode | 
|  | 652 |  | 
|  | 653 | .word	0xff100000			@ mask | 
|  | 654 | .word	0xf9000000			@ opcode | 
|  | 655 |  | 
|  | 656 | .word	0x00000000			@ mask | 
|  | 657 | .word	0x00000000			@ opcode | 
| Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 658 | #endif | 
|  | 659 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 660 | do_fpe: | 
| Russell King | 5d25ac0 | 2006-03-15 12:33:43 +0000 | [diff] [blame] | 661 | enable_irq | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 662 | ldr	r4, .LCfp | 
|  | 663 | add	r10, r10, #TI_FPSTATE		@ r10 = workspace | 
|  | 664 | ldr	pc, [r4]			@ Call FP module USR entry point | 
|  | 665 |  | 
|  | 666 | /* | 
|  | 667 | * The FP module is called with these registers set: | 
|  | 668 | *  r0  = instruction | 
|  | 669 | *  r2  = PC+4 | 
|  | 670 | *  r9  = normal "successful" return address | 
|  | 671 | *  r10 = FP workspace | 
|  | 672 | *  lr  = unrecognised FP instruction return address | 
|  | 673 | */ | 
|  | 674 |  | 
| Santosh Shilimkar | 124efc2 | 2010-04-30 10:45:46 +0100 | [diff] [blame] | 675 | .pushsection .data | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 676 | ENTRY(fp_enter) | 
| Russell King | db6ccbb | 2007-01-06 22:53:48 +0000 | [diff] [blame] | 677 | .word	no_fp | 
| Santosh Shilimkar | 124efc2 | 2010-04-30 10:45:46 +0100 | [diff] [blame] | 678 | .popsection | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 679 |  | 
| Catalin Marinas | 83e686e | 2009-09-18 23:27:07 +0100 | [diff] [blame] | 680 | ENTRY(no_fp) | 
|  | 681 | mov	pc, lr | 
|  | 682 | ENDPROC(no_fp) | 
| Russell King | db6ccbb | 2007-01-06 22:53:48 +0000 | [diff] [blame] | 683 |  | 
|  | 684 | __und_usr_unknown: | 
| Russell King | ecbab71 | 2009-01-27 23:20:00 +0000 | [diff] [blame] | 685 | enable_irq | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 686 | mov	r0, sp | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 687 | adr	lr, BSYM(ret_from_exception) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 688 | b	do_undefinstr | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 689 | ENDPROC(__und_usr_unknown) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 690 |  | 
|  | 691 | .align	5 | 
|  | 692 | __pabt_usr: | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 693 | usr_entry | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 694 |  | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 695 | mov	r0, r2			@ pass address of aborted instruction. | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 696 | #ifdef MULTI_PABORT | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 697 | ldr	r4, .LCprocfns | 
|  | 698 | mov	lr, pc | 
|  | 699 | ldr	pc, [r4, #PROCESSOR_PABT_FUNC] | 
|  | 700 | #else | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 701 | bl	CPU_PABORT_HANDLER | 
| Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 702 | #endif | 
| Russell King | 1ec42c0 | 2005-04-26 15:18:26 +0100 | [diff] [blame] | 703 | enable_irq				@ Enable interrupts | 
| Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 704 | mov	r2, sp				@ regs | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 705 | bl	do_PrefetchAbort		@ call abort handler | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 706 | UNWIND(.fnend		) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 707 | /* fall through */ | 
|  | 708 | /* | 
|  | 709 | * This is the return code to user mode for abort handlers | 
|  | 710 | */ | 
|  | 711 | ENTRY(ret_from_exception) | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 712 | UNWIND(.fnstart	) | 
|  | 713 | UNWIND(.cantunwind	) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 714 | get_thread_info tsk | 
|  | 715 | mov	why, #0 | 
|  | 716 | b	ret_to_user | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 717 | UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 718 | ENDPROC(__pabt_usr) | 
|  | 719 | ENDPROC(ret_from_exception) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 720 |  | 
|  | 721 | /* | 
|  | 722 | * Register switch for ARMv3 and ARMv4 processors | 
|  | 723 | * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info | 
|  | 724 | * previous and next are guaranteed not to be the same. | 
|  | 725 | */ | 
|  | 726 | ENTRY(__switch_to) | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 727 | UNWIND(.fnstart	) | 
|  | 728 | UNWIND(.cantunwind	) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 729 | add	ip, r1, #TI_CPU_SAVE | 
|  | 730 | ldr	r3, [r2, #TI_TP_VALUE] | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 731 | ARM(	stmia	ip!, {r4 - sl, fp, sp, lr} )	@ Store most regs on stack | 
|  | 732 | THUMB(	stmia	ip!, {r4 - sl, fp}	   )	@ Store most regs on stack | 
|  | 733 | THUMB(	str	sp, [ip], #4		   ) | 
|  | 734 | THUMB(	str	lr, [ip], #4		   ) | 
| Russell King | d6551e8 | 2006-06-21 13:31:52 +0100 | [diff] [blame] | 735 | #ifdef CONFIG_MMU | 
|  | 736 | ldr	r6, [r2, #TI_CPU_DOMAIN] | 
| Hyok S. Choi | afeb90c | 2006-01-13 21:05:25 +0000 | [diff] [blame] | 737 | #endif | 
| Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 738 | #if defined(CONFIG_HAS_TLS_REG) | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 739 | mcr	p15, 0, r3, c13, c0, 3		@ set TLS register | 
| Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 740 | #elif !defined(CONFIG_TLS_REG_EMUL) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 741 | mov	r4, #0xffff0fff | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 742 | str	r3, [r4, #-15]			@ TLS val at 0xffff0ff0 | 
|  | 743 | #endif | 
| Hyok S. Choi | afeb90c | 2006-01-13 21:05:25 +0000 | [diff] [blame] | 744 | #ifdef CONFIG_MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 745 | mcr	p15, 0, r6, c3, c0, 0		@ Set domain register | 
| Hyok S. Choi | afeb90c | 2006-01-13 21:05:25 +0000 | [diff] [blame] | 746 | #endif | 
| Russell King | d6551e8 | 2006-06-21 13:31:52 +0100 | [diff] [blame] | 747 | mov	r5, r0 | 
|  | 748 | add	r4, r2, #TI_CPU_SAVE | 
|  | 749 | ldr	r0, =thread_notify_head | 
|  | 750 | mov	r1, #THREAD_NOTIFY_SWITCH | 
|  | 751 | bl	atomic_notifier_call_chain | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 752 | THUMB(	mov	ip, r4			   ) | 
| Russell King | d6551e8 | 2006-06-21 13:31:52 +0100 | [diff] [blame] | 753 | mov	r0, r5 | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 754 | ARM(	ldmia	r4, {r4 - sl, fp, sp, pc}  )	@ Load all regs saved previously | 
|  | 755 | THUMB(	ldmia	ip!, {r4 - sl, fp}	   )	@ Load all regs saved previously | 
|  | 756 | THUMB(	ldr	sp, [ip], #4		   ) | 
|  | 757 | THUMB(	ldr	pc, [ip]		   ) | 
| Catalin Marinas | c4c5716 | 2009-02-16 11:42:09 +0100 | [diff] [blame] | 758 | UNWIND(.fnend		) | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 759 | ENDPROC(__switch_to) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 760 |  | 
|  | 761 | __INIT | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 762 |  | 
|  | 763 | /* | 
|  | 764 | * User helpers. | 
|  | 765 | * | 
|  | 766 | * These are segment of kernel provided user code reachable from user space | 
|  | 767 | * at a fixed address in kernel memory.  This is used to provide user space | 
|  | 768 | * with some operations which require kernel help because of unimplemented | 
|  | 769 | * native feature and/or instructions in many ARM CPUs. The idea is for | 
|  | 770 | * this code to be executed directly in user mode for best efficiency but | 
|  | 771 | * which is too intimate with the kernel counter part to be left to user | 
|  | 772 | * libraries.  In fact this code might even differ from one CPU to another | 
|  | 773 | * depending on the available  instruction set and restrictions like on | 
|  | 774 | * SMP systems.  In other words, the kernel reserves the right to change | 
|  | 775 | * this code as needed without warning. Only the entry points and their | 
|  | 776 | * results are guaranteed to be stable. | 
|  | 777 | * | 
|  | 778 | * Each segment is 32-byte aligned and will be moved to the top of the high | 
|  | 779 | * vector page.  New segments (if ever needed) must be added in front of | 
|  | 780 | * existing ones.  This mechanism should be used only for things that are | 
|  | 781 | * really small and justified, and not be abused freely. | 
|  | 782 | * | 
|  | 783 | * User space is expected to implement those things inline when optimizing | 
|  | 784 | * for a processor that has the necessary native support, but only if such | 
|  | 785 | * resulting binaries are already to be incompatible with earlier ARM | 
|  | 786 | * processors due to the use of unsupported instructions other than what | 
|  | 787 | * is provided here.  In other words don't make binaries unable to run on | 
|  | 788 | * earlier processors just for the sake of not using these kernel helpers | 
|  | 789 | * if your compiled code is not going to use the new instructions for other | 
|  | 790 | * purpose. | 
|  | 791 | */ | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 792 | THUMB(	.arm	) | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 793 |  | 
| Nicolas Pitre | ba9b5d7 | 2006-08-18 17:20:15 +0100 | [diff] [blame] | 794 | .macro	usr_ret, reg | 
|  | 795 | #ifdef CONFIG_ARM_THUMB | 
|  | 796 | bx	\reg | 
|  | 797 | #else | 
|  | 798 | mov	pc, \reg | 
|  | 799 | #endif | 
|  | 800 | .endm | 
|  | 801 |  | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 802 | .align	5 | 
|  | 803 | .globl	__kuser_helper_start | 
|  | 804 | __kuser_helper_start: | 
|  | 805 |  | 
|  | 806 | /* | 
|  | 807 | * Reference prototype: | 
|  | 808 | * | 
| Nicolas Pitre | 7c612bf | 2005-12-19 22:20:51 +0000 | [diff] [blame] | 809 | *	void __kernel_memory_barrier(void) | 
|  | 810 | * | 
|  | 811 | * Input: | 
|  | 812 | * | 
|  | 813 | *	lr = return address | 
|  | 814 | * | 
|  | 815 | * Output: | 
|  | 816 | * | 
|  | 817 | *	none | 
|  | 818 | * | 
|  | 819 | * Clobbered: | 
|  | 820 | * | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 821 | *	none | 
| Nicolas Pitre | 7c612bf | 2005-12-19 22:20:51 +0000 | [diff] [blame] | 822 | * | 
|  | 823 | * Definition and user space usage example: | 
|  | 824 | * | 
|  | 825 | *	typedef void (__kernel_dmb_t)(void); | 
|  | 826 | *	#define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0) | 
|  | 827 | * | 
|  | 828 | * Apply any needed memory barrier to preserve consistency with data modified | 
|  | 829 | * manually and __kuser_cmpxchg usage. | 
|  | 830 | * | 
|  | 831 | * This could be used as follows: | 
|  | 832 | * | 
|  | 833 | * #define __kernel_dmb() \ | 
|  | 834 | *         asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \ | 
| Paul Brook | 6896eec | 2006-03-28 22:19:29 +0100 | [diff] [blame] | 835 | *	        : : : "r0", "lr","cc" ) | 
| Nicolas Pitre | 7c612bf | 2005-12-19 22:20:51 +0000 | [diff] [blame] | 836 | */ | 
|  | 837 |  | 
|  | 838 | __kuser_memory_barrier:				@ 0xffff0fa0 | 
| Russell King | bac4e96 | 2009-05-25 20:58:00 +0100 | [diff] [blame] | 839 | smp_dmb | 
| Nicolas Pitre | ba9b5d7 | 2006-08-18 17:20:15 +0100 | [diff] [blame] | 840 | usr_ret	lr | 
| Nicolas Pitre | 7c612bf | 2005-12-19 22:20:51 +0000 | [diff] [blame] | 841 |  | 
|  | 842 | .align	5 | 
|  | 843 |  | 
|  | 844 | /* | 
|  | 845 | * Reference prototype: | 
|  | 846 | * | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 847 | *	int __kernel_cmpxchg(int oldval, int newval, int *ptr) | 
|  | 848 | * | 
|  | 849 | * Input: | 
|  | 850 | * | 
|  | 851 | *	r0 = oldval | 
|  | 852 | *	r1 = newval | 
|  | 853 | *	r2 = ptr | 
|  | 854 | *	lr = return address | 
|  | 855 | * | 
|  | 856 | * Output: | 
|  | 857 | * | 
|  | 858 | *	r0 = returned value (zero or non-zero) | 
|  | 859 | *	C flag = set if r0 == 0, clear if r0 != 0 | 
|  | 860 | * | 
|  | 861 | * Clobbered: | 
|  | 862 | * | 
|  | 863 | *	r3, ip, flags | 
|  | 864 | * | 
|  | 865 | * Definition and user space usage example: | 
|  | 866 | * | 
|  | 867 | *	typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr); | 
|  | 868 | *	#define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0) | 
|  | 869 | * | 
|  | 870 | * Atomically store newval in *ptr if *ptr is equal to oldval for user space. | 
|  | 871 | * Return zero if *ptr was changed or non-zero if no exchange happened. | 
|  | 872 | * The C flag is also set if *ptr was changed to allow for assembly | 
|  | 873 | * optimization in the calling code. | 
|  | 874 | * | 
| Nicolas Pitre | 5964eae | 2006-02-08 21:19:37 +0000 | [diff] [blame] | 875 | * Notes: | 
|  | 876 | * | 
|  | 877 | *    - This routine already includes memory barriers as needed. | 
|  | 878 | * | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 879 | * For example, a user space atomic_add implementation could look like this: | 
|  | 880 | * | 
|  | 881 | * #define atomic_add(ptr, val) \ | 
|  | 882 | *	({ register unsigned int *__ptr asm("r2") = (ptr); \ | 
|  | 883 | *	   register unsigned int __result asm("r1"); \ | 
|  | 884 | *	   asm volatile ( \ | 
|  | 885 | *	       "1: @ atomic_add\n\t" \ | 
|  | 886 | *	       "ldr	r0, [r2]\n\t" \ | 
|  | 887 | *	       "mov	r3, #0xffff0fff\n\t" \ | 
|  | 888 | *	       "add	lr, pc, #4\n\t" \ | 
|  | 889 | *	       "add	r1, r0, %2\n\t" \ | 
|  | 890 | *	       "add	pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \ | 
|  | 891 | *	       "bcc	1b" \ | 
|  | 892 | *	       : "=&r" (__result) \ | 
|  | 893 | *	       : "r" (__ptr), "rIL" (val) \ | 
|  | 894 | *	       : "r0","r3","ip","lr","cc","memory" ); \ | 
|  | 895 | *	   __result; }) | 
|  | 896 | */ | 
|  | 897 |  | 
|  | 898 | __kuser_cmpxchg:				@ 0xffff0fc0 | 
|  | 899 |  | 
| Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 900 | #if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 901 |  | 
| Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 902 | /* | 
|  | 903 | * Poor you.  No fast solution possible... | 
|  | 904 | * The kernel itself must perform the operation. | 
|  | 905 | * A special ghost syscall is used for that (see traps.c). | 
|  | 906 | */ | 
| Nicolas Pitre | 5e09744 | 2006-01-18 22:38:49 +0000 | [diff] [blame] | 907 | stmfd	sp!, {r7, lr} | 
| Russell King | cc20d42 | 2009-11-09 23:53:29 +0000 | [diff] [blame] | 908 | ldr	r7, =1f			@ it's 20 bits | 
|  | 909 | swi	__ARM_NR_cmpxchg | 
| Nicolas Pitre | 5e09744 | 2006-01-18 22:38:49 +0000 | [diff] [blame] | 910 | ldmfd	sp!, {r7, pc} | 
| Russell King | cc20d42 | 2009-11-09 23:53:29 +0000 | [diff] [blame] | 911 | 1:	.word	__ARM_NR_cmpxchg | 
| Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 912 |  | 
|  | 913 | #elif __LINUX_ARM_ARCH__ < 6 | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 914 |  | 
| Nicolas Pitre | 49bca4c | 2006-02-08 21:19:37 +0000 | [diff] [blame] | 915 | #ifdef CONFIG_MMU | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 916 |  | 
|  | 917 | /* | 
|  | 918 | * The only thing that can break atomicity in this cmpxchg | 
|  | 919 | * implementation is either an IRQ or a data abort exception | 
|  | 920 | * causing another process/thread to be scheduled in the middle | 
|  | 921 | * of the critical sequence.  To prevent this, code is added to | 
|  | 922 | * the IRQ and data abort exception handlers to set the pc back | 
|  | 923 | * to the beginning of the critical section if it is found to be | 
|  | 924 | * within that critical section (see kuser_cmpxchg_fixup). | 
|  | 925 | */ | 
|  | 926 | 1:	ldr	r3, [r2]			@ load current val | 
|  | 927 | subs	r3, r3, r0			@ compare with oldval | 
|  | 928 | 2:	streq	r1, [r2]			@ store newval if eq | 
|  | 929 | rsbs	r0, r3, #0			@ set return val and C flag | 
|  | 930 | usr_ret	lr | 
|  | 931 |  | 
|  | 932 | .text | 
|  | 933 | kuser_cmpxchg_fixup: | 
|  | 934 | @ Called from kuser_cmpxchg_check macro. | 
|  | 935 | @ r2 = address of interrupted insn (must be preserved). | 
|  | 936 | @ sp = saved regs. r7 and r8 are clobbered. | 
|  | 937 | @ 1b = first critical insn, 2b = last critical insn. | 
|  | 938 | @ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b. | 
|  | 939 | mov	r7, #0xffff0fff | 
|  | 940 | sub	r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg))) | 
|  | 941 | subs	r8, r2, r7 | 
|  | 942 | rsbcss	r8, r8, #(2b - 1b) | 
|  | 943 | strcs	r7, [sp, #S_PC] | 
|  | 944 | mov	pc, lr | 
|  | 945 | .previous | 
|  | 946 |  | 
| Nicolas Pitre | 49bca4c | 2006-02-08 21:19:37 +0000 | [diff] [blame] | 947 | #else | 
|  | 948 | #warning "NPTL on non MMU needs fixing" | 
|  | 949 | mov	r0, #-1 | 
|  | 950 | adds	r0, r0, #0 | 
| Nicolas Pitre | ba9b5d7 | 2006-08-18 17:20:15 +0100 | [diff] [blame] | 951 | usr_ret	lr | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 952 | #endif | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 953 |  | 
|  | 954 | #else | 
|  | 955 |  | 
| Russell King | 7511bce | 2010-01-12 18:59:16 +0000 | [diff] [blame] | 956 | smp_dmb | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 957 | 1:	ldrex	r3, [r2] | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 958 | subs	r3, r3, r0 | 
|  | 959 | strexeq	r3, r1, [r2] | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 960 | teqeq	r3, #1 | 
|  | 961 | beq	1b | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 962 | rsbs	r0, r3, #0 | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 963 | /* beware -- each __kuser slot must be 8 instructions max */ | 
| Nicolas Pitre | 7c612bf | 2005-12-19 22:20:51 +0000 | [diff] [blame] | 964 | #ifdef CONFIG_SMP | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 965 | b	__kuser_memory_barrier | 
|  | 966 | #else | 
| Nicolas Pitre | ba9b5d7 | 2006-08-18 17:20:15 +0100 | [diff] [blame] | 967 | usr_ret	lr | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 968 | #endif | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 969 |  | 
|  | 970 | #endif | 
|  | 971 |  | 
|  | 972 | .align	5 | 
|  | 973 |  | 
|  | 974 | /* | 
|  | 975 | * Reference prototype: | 
|  | 976 | * | 
|  | 977 | *	int __kernel_get_tls(void) | 
|  | 978 | * | 
|  | 979 | * Input: | 
|  | 980 | * | 
|  | 981 | *	lr = return address | 
|  | 982 | * | 
|  | 983 | * Output: | 
|  | 984 | * | 
|  | 985 | *	r0 = TLS value | 
|  | 986 | * | 
|  | 987 | * Clobbered: | 
|  | 988 | * | 
| Nicolas Pitre | b49c0f2 | 2007-11-20 17:20:29 +0100 | [diff] [blame] | 989 | *	none | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 990 | * | 
|  | 991 | * Definition and user space usage example: | 
|  | 992 | * | 
|  | 993 | *	typedef int (__kernel_get_tls_t)(void); | 
|  | 994 | *	#define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0) | 
|  | 995 | * | 
|  | 996 | * Get the TLS value as previously set via the __ARM_NR_set_tls syscall. | 
|  | 997 | * | 
|  | 998 | * This could be used as follows: | 
|  | 999 | * | 
|  | 1000 | * #define __kernel_get_tls() \ | 
|  | 1001 | *	({ register unsigned int __val asm("r0"); \ | 
|  | 1002 | *         asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \ | 
|  | 1003 | *	        : "=r" (__val) : : "lr","cc" ); \ | 
|  | 1004 | *	   __val; }) | 
|  | 1005 | */ | 
|  | 1006 |  | 
|  | 1007 | __kuser_get_tls:				@ 0xffff0fe0 | 
|  | 1008 |  | 
| Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 1009 | #if !defined(CONFIG_HAS_TLS_REG) && !defined(CONFIG_TLS_REG_EMUL) | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 1010 | ldr	r0, [pc, #(16 - 8)]		@ TLS stored at 0xffff0ff0 | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 1011 | #else | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 1012 | mrc	p15, 0, r0, c13, c0, 3		@ read TLS register | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 1013 | #endif | 
| Nicolas Pitre | ba9b5d7 | 2006-08-18 17:20:15 +0100 | [diff] [blame] | 1014 | usr_ret	lr | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 1015 |  | 
|  | 1016 | .rep	5 | 
|  | 1017 | .word	0			@ pad up to __kuser_helper_version | 
|  | 1018 | .endr | 
|  | 1019 |  | 
|  | 1020 | /* | 
|  | 1021 | * Reference declaration: | 
|  | 1022 | * | 
|  | 1023 | *	extern unsigned int __kernel_helper_version; | 
|  | 1024 | * | 
|  | 1025 | * Definition and user space usage example: | 
|  | 1026 | * | 
|  | 1027 | *	#define __kernel_helper_version (*(unsigned int *)0xffff0ffc) | 
|  | 1028 | * | 
|  | 1029 | * User space may read this to determine the curent number of helpers | 
|  | 1030 | * available. | 
|  | 1031 | */ | 
|  | 1032 |  | 
|  | 1033 | __kuser_helper_version:				@ 0xffff0ffc | 
|  | 1034 | .word	((__kuser_helper_end - __kuser_helper_start) >> 5) | 
|  | 1035 |  | 
|  | 1036 | .globl	__kuser_helper_end | 
|  | 1037 | __kuser_helper_end: | 
|  | 1038 |  | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 1039 | THUMB(	.thumb	) | 
| Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 1040 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1041 | /* | 
|  | 1042 | * Vector stubs. | 
|  | 1043 | * | 
| Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1044 | * This code is copied to 0xffff0200 so we can use branches in the | 
|  | 1045 | * vectors, rather than ldr's.  Note that this code must not | 
|  | 1046 | * exceed 0x300 bytes. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1047 | * | 
|  | 1048 | * Common stub entry macro: | 
|  | 1049 | *   Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 1050 | * | 
|  | 1051 | * SP points to a minimal amount of processor-private memory, the address | 
|  | 1052 | * of which is copied into r0 for the mode specific abort handler. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1053 | */ | 
| Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1054 | .macro	vector_stub, name, mode, correction=0 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1055 | .align	5 | 
|  | 1056 |  | 
|  | 1057 | vector_\name: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1058 | .if \correction | 
|  | 1059 | sub	lr, lr, #\correction | 
|  | 1060 | .endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1061 |  | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 1062 | @ | 
|  | 1063 | @ Save r0, lr_<exception> (parent PC) and spsr_<exception> | 
|  | 1064 | @ (parent CPSR) | 
|  | 1065 | @ | 
|  | 1066 | stmia	sp, {r0, lr}		@ save r0, lr | 
|  | 1067 | mrs	lr, spsr | 
|  | 1068 | str	lr, [sp, #8]		@ save spsr | 
|  | 1069 |  | 
|  | 1070 | @ | 
|  | 1071 | @ Prepare for SVC32 mode.  IRQs remain disabled. | 
|  | 1072 | @ | 
|  | 1073 | mrs	r0, cpsr | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 1074 | eor	r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE) | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 1075 | msr	spsr_cxsf, r0 | 
|  | 1076 |  | 
|  | 1077 | @ | 
|  | 1078 | @ the branch table must immediately follow this code | 
|  | 1079 | @ | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 1080 | and	lr, lr, #0x0f | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 1081 | THUMB(	adr	r0, 1f			) | 
|  | 1082 | THUMB(	ldr	lr, [r0, lr, lsl #2]	) | 
| Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1083 | mov	r0, sp | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 1084 | ARM(	ldr	lr, [pc, lr, lsl #2]	) | 
| Russell King | ccea7a1 | 2005-05-31 22:22:32 +0100 | [diff] [blame] | 1085 | movs	pc, lr			@ branch to handler in SVC mode | 
| Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 1086 | ENDPROC(vector_\name) | 
| Catalin Marinas | 88987ef | 2009-07-24 12:32:52 +0100 | [diff] [blame] | 1087 |  | 
|  | 1088 | .align	2 | 
|  | 1089 | @ handler addresses follow this label | 
|  | 1090 | 1: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1091 | .endm | 
|  | 1092 |  | 
| Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1093 | .globl	__stubs_start | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1094 | __stubs_start: | 
|  | 1095 | /* | 
|  | 1096 | * Interrupt dispatcher | 
|  | 1097 | */ | 
| Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1098 | vector_stub	irq, IRQ_MODE, 4 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1099 |  | 
|  | 1100 | .long	__irq_usr			@  0  (USR_26 / USR_32) | 
|  | 1101 | .long	__irq_invalid			@  1  (FIQ_26 / FIQ_32) | 
|  | 1102 | .long	__irq_invalid			@  2  (IRQ_26 / IRQ_32) | 
|  | 1103 | .long	__irq_svc			@  3  (SVC_26 / SVC_32) | 
|  | 1104 | .long	__irq_invalid			@  4 | 
|  | 1105 | .long	__irq_invalid			@  5 | 
|  | 1106 | .long	__irq_invalid			@  6 | 
|  | 1107 | .long	__irq_invalid			@  7 | 
|  | 1108 | .long	__irq_invalid			@  8 | 
|  | 1109 | .long	__irq_invalid			@  9 | 
|  | 1110 | .long	__irq_invalid			@  a | 
|  | 1111 | .long	__irq_invalid			@  b | 
|  | 1112 | .long	__irq_invalid			@  c | 
|  | 1113 | .long	__irq_invalid			@  d | 
|  | 1114 | .long	__irq_invalid			@  e | 
|  | 1115 | .long	__irq_invalid			@  f | 
|  | 1116 |  | 
|  | 1117 | /* | 
|  | 1118 | * Data abort dispatcher | 
|  | 1119 | * Enter in ABT mode, spsr = USR CPSR, lr = USR PC | 
|  | 1120 | */ | 
| Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1121 | vector_stub	dabt, ABT_MODE, 8 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1122 |  | 
|  | 1123 | .long	__dabt_usr			@  0  (USR_26 / USR_32) | 
|  | 1124 | .long	__dabt_invalid			@  1  (FIQ_26 / FIQ_32) | 
|  | 1125 | .long	__dabt_invalid			@  2  (IRQ_26 / IRQ_32) | 
|  | 1126 | .long	__dabt_svc			@  3  (SVC_26 / SVC_32) | 
|  | 1127 | .long	__dabt_invalid			@  4 | 
|  | 1128 | .long	__dabt_invalid			@  5 | 
|  | 1129 | .long	__dabt_invalid			@  6 | 
|  | 1130 | .long	__dabt_invalid			@  7 | 
|  | 1131 | .long	__dabt_invalid			@  8 | 
|  | 1132 | .long	__dabt_invalid			@  9 | 
|  | 1133 | .long	__dabt_invalid			@  a | 
|  | 1134 | .long	__dabt_invalid			@  b | 
|  | 1135 | .long	__dabt_invalid			@  c | 
|  | 1136 | .long	__dabt_invalid			@  d | 
|  | 1137 | .long	__dabt_invalid			@  e | 
|  | 1138 | .long	__dabt_invalid			@  f | 
|  | 1139 |  | 
|  | 1140 | /* | 
|  | 1141 | * Prefetch abort dispatcher | 
|  | 1142 | * Enter in ABT mode, spsr = USR CPSR, lr = USR PC | 
|  | 1143 | */ | 
| Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1144 | vector_stub	pabt, ABT_MODE, 4 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1145 |  | 
|  | 1146 | .long	__pabt_usr			@  0 (USR_26 / USR_32) | 
|  | 1147 | .long	__pabt_invalid			@  1 (FIQ_26 / FIQ_32) | 
|  | 1148 | .long	__pabt_invalid			@  2 (IRQ_26 / IRQ_32) | 
|  | 1149 | .long	__pabt_svc			@  3 (SVC_26 / SVC_32) | 
|  | 1150 | .long	__pabt_invalid			@  4 | 
|  | 1151 | .long	__pabt_invalid			@  5 | 
|  | 1152 | .long	__pabt_invalid			@  6 | 
|  | 1153 | .long	__pabt_invalid			@  7 | 
|  | 1154 | .long	__pabt_invalid			@  8 | 
|  | 1155 | .long	__pabt_invalid			@  9 | 
|  | 1156 | .long	__pabt_invalid			@  a | 
|  | 1157 | .long	__pabt_invalid			@  b | 
|  | 1158 | .long	__pabt_invalid			@  c | 
|  | 1159 | .long	__pabt_invalid			@  d | 
|  | 1160 | .long	__pabt_invalid			@  e | 
|  | 1161 | .long	__pabt_invalid			@  f | 
|  | 1162 |  | 
|  | 1163 | /* | 
|  | 1164 | * Undef instr entry dispatcher | 
|  | 1165 | * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC | 
|  | 1166 | */ | 
| Nicolas Pitre | b7ec479 | 2005-11-06 14:42:37 +0000 | [diff] [blame] | 1167 | vector_stub	und, UND_MODE | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1168 |  | 
|  | 1169 | .long	__und_usr			@  0 (USR_26 / USR_32) | 
|  | 1170 | .long	__und_invalid			@  1 (FIQ_26 / FIQ_32) | 
|  | 1171 | .long	__und_invalid			@  2 (IRQ_26 / IRQ_32) | 
|  | 1172 | .long	__und_svc			@  3 (SVC_26 / SVC_32) | 
|  | 1173 | .long	__und_invalid			@  4 | 
|  | 1174 | .long	__und_invalid			@  5 | 
|  | 1175 | .long	__und_invalid			@  6 | 
|  | 1176 | .long	__und_invalid			@  7 | 
|  | 1177 | .long	__und_invalid			@  8 | 
|  | 1178 | .long	__und_invalid			@  9 | 
|  | 1179 | .long	__und_invalid			@  a | 
|  | 1180 | .long	__und_invalid			@  b | 
|  | 1181 | .long	__und_invalid			@  c | 
|  | 1182 | .long	__und_invalid			@  d | 
|  | 1183 | .long	__und_invalid			@  e | 
|  | 1184 | .long	__und_invalid			@  f | 
|  | 1185 |  | 
|  | 1186 | .align	5 | 
|  | 1187 |  | 
|  | 1188 | /*============================================================================= | 
|  | 1189 | * Undefined FIQs | 
|  | 1190 | *----------------------------------------------------------------------------- | 
|  | 1191 | * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC | 
|  | 1192 | * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg. | 
|  | 1193 | * Basically to switch modes, we *HAVE* to clobber one register...  brain | 
|  | 1194 | * damage alert!  I don't think that we can execute any code in here in any | 
|  | 1195 | * other mode than FIQ...  Ok you can switch to another mode, but you can't | 
|  | 1196 | * get out of that mode without clobbering one register. | 
|  | 1197 | */ | 
|  | 1198 | vector_fiq: | 
|  | 1199 | disable_fiq | 
|  | 1200 | subs	pc, lr, #4 | 
|  | 1201 |  | 
|  | 1202 | /*============================================================================= | 
|  | 1203 | * Address exception handler | 
|  | 1204 | *----------------------------------------------------------------------------- | 
|  | 1205 | * These aren't too critical. | 
|  | 1206 | * (they're not supposed to happen, and won't happen in 32-bit data mode). | 
|  | 1207 | */ | 
|  | 1208 |  | 
|  | 1209 | vector_addrexcptn: | 
|  | 1210 | b	vector_addrexcptn | 
|  | 1211 |  | 
|  | 1212 | /* | 
|  | 1213 | * We group all the following data together to optimise | 
|  | 1214 | * for CPUs with separate I & D caches. | 
|  | 1215 | */ | 
|  | 1216 | .align	5 | 
|  | 1217 |  | 
|  | 1218 | .LCvswi: | 
|  | 1219 | .word	vector_swi | 
|  | 1220 |  | 
| Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1221 | .globl	__stubs_end | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1222 | __stubs_end: | 
|  | 1223 |  | 
| Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1224 | .equ	stubs_offset, __vectors_start + 0x200 - __stubs_start | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1225 |  | 
| Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1226 | .globl	__vectors_start | 
|  | 1227 | __vectors_start: | 
| Catalin Marinas | b86040a | 2009-07-24 12:32:54 +0100 | [diff] [blame] | 1228 | ARM(	swi	SYS_ERROR0	) | 
|  | 1229 | THUMB(	svc	#0		) | 
|  | 1230 | THUMB(	nop			) | 
|  | 1231 | W(b)	vector_und + stubs_offset | 
|  | 1232 | W(ldr)	pc, .LCvswi + stubs_offset | 
|  | 1233 | W(b)	vector_pabt + stubs_offset | 
|  | 1234 | W(b)	vector_dabt + stubs_offset | 
|  | 1235 | W(b)	vector_addrexcptn + stubs_offset | 
|  | 1236 | W(b)	vector_irq + stubs_offset | 
|  | 1237 | W(b)	vector_fiq + stubs_offset | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1238 |  | 
| Russell King | 7933523 | 2005-04-26 15:17:42 +0100 | [diff] [blame] | 1239 | .globl	__vectors_end | 
|  | 1240 | __vectors_end: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1241 |  | 
|  | 1242 | .data | 
|  | 1243 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1244 | .globl	cr_alignment | 
|  | 1245 | .globl	cr_no_alignment | 
|  | 1246 | cr_alignment: | 
|  | 1247 | .space	4 | 
|  | 1248 | cr_no_alignment: | 
|  | 1249 | .space	4 |