blob: 8be407a1f62d11db0c06fc73cb4e0208037e986d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/x86_64/nmi.c
3 *
4 * NMI watchdog support on APIC systems
5 *
6 * Started by Ingo Molnar <mingo@redhat.com>
7 *
8 * Fixes:
9 * Mikael Pettersson : AMD K7 support for local APIC NMI watchdog.
10 * Mikael Pettersson : Power Management for local APIC NMI watchdog.
11 * Pavel Machek and
12 * Mikael Pettersson : PM converted to driver model. Disable/enable API.
13 */
14
15#include <linux/config.h>
16#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/delay.h>
18#include <linux/bootmem.h>
19#include <linux/smp_lock.h>
20#include <linux/interrupt.h>
21#include <linux/mc146818rtc.h>
22#include <linux/kernel_stat.h>
23#include <linux/module.h>
24#include <linux/sysdev.h>
25#include <linux/nmi.h>
26#include <linux/sysctl.h>
Andi Kleeneddb6fb2006-02-03 21:50:41 +010027#include <linux/kprobes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include <asm/smp.h>
30#include <asm/mtrr.h>
31#include <asm/mpspec.h>
32#include <asm/nmi.h>
33#include <asm/msr.h>
34#include <asm/proto.h>
35#include <asm/kdebug.h>
Andi Kleen75152112005-05-16 21:53:34 -070036#include <asm/local.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38/*
39 * lapic_nmi_owner tracks the ownership of the lapic NMI hardware:
40 * - it may be reserved by some other driver, or not
41 * - when not reserved by some other driver, it may be used for
42 * the NMI watchdog, or not
43 *
44 * This is maintained separately from nmi_active because the NMI
45 * watchdog may also be driven from the I/O APIC timer.
46 */
47static DEFINE_SPINLOCK(lapic_nmi_owner_lock);
48static unsigned int lapic_nmi_owner;
49#define LAPIC_NMI_WATCHDOG (1<<0)
50#define LAPIC_NMI_RESERVED (1<<1)
51
52/* nmi_active:
53 * +1: the lapic NMI watchdog is active, but can be disabled
54 * 0: the lapic NMI watchdog has not been set up, and cannot
55 * be enabled
56 * -1: the lapic NMI watchdog is disabled, but can be enabled
57 */
58int nmi_active; /* oprofile uses this */
59int panic_on_timeout;
60
61unsigned int nmi_watchdog = NMI_DEFAULT;
62static unsigned int nmi_hz = HZ;
Andi Kleen75152112005-05-16 21:53:34 -070063static unsigned int nmi_perfctr_msr; /* the MSR to reset in NMI handler */
64static unsigned int nmi_p4_cccr_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
66/* Note that these events don't tick when the CPU idles. This means
67 the frequency varies with CPU load. */
68
69#define K7_EVNTSEL_ENABLE (1 << 22)
70#define K7_EVNTSEL_INT (1 << 20)
71#define K7_EVNTSEL_OS (1 << 17)
72#define K7_EVNTSEL_USR (1 << 16)
73#define K7_EVENT_CYCLES_PROCESSOR_IS_RUNNING 0x76
74#define K7_NMI_EVENT K7_EVENT_CYCLES_PROCESSOR_IS_RUNNING
75
Andi Kleen75152112005-05-16 21:53:34 -070076#define MSR_P4_MISC_ENABLE 0x1A0
77#define MSR_P4_MISC_ENABLE_PERF_AVAIL (1<<7)
78#define MSR_P4_MISC_ENABLE_PEBS_UNAVAIL (1<<12)
79#define MSR_P4_PERFCTR0 0x300
80#define MSR_P4_CCCR0 0x360
81#define P4_ESCR_EVENT_SELECT(N) ((N)<<25)
82#define P4_ESCR_OS (1<<3)
83#define P4_ESCR_USR (1<<2)
84#define P4_CCCR_OVF_PMI0 (1<<26)
85#define P4_CCCR_OVF_PMI1 (1<<27)
86#define P4_CCCR_THRESHOLD(N) ((N)<<20)
87#define P4_CCCR_COMPLEMENT (1<<19)
88#define P4_CCCR_COMPARE (1<<18)
89#define P4_CCCR_REQUIRED (3<<16)
90#define P4_CCCR_ESCR_SELECT(N) ((N)<<13)
91#define P4_CCCR_ENABLE (1<<12)
92/* Set up IQ_COUNTER0 to behave like a clock, by having IQ_CCCR0 filter
93 CRU_ESCR0 (with any non-null event selector) through a complemented
94 max threshold. [IA32-Vol3, Section 14.9.9] */
95#define MSR_P4_IQ_COUNTER0 0x30C
96#define P4_NMI_CRU_ESCR0 (P4_ESCR_EVENT_SELECT(0x3F)|P4_ESCR_OS|P4_ESCR_USR)
97#define P4_NMI_IQ_CCCR0 \
98 (P4_CCCR_OVF_PMI0|P4_CCCR_THRESHOLD(15)|P4_CCCR_COMPLEMENT| \
99 P4_CCCR_COMPARE|P4_CCCR_REQUIRED|P4_CCCR_ESCR_SELECT(4)|P4_CCCR_ENABLE)
100
Ashok Raje6982c62005-06-25 14:54:58 -0700101static __cpuinit inline int nmi_known_cpu(void)
Andi Kleen75152112005-05-16 21:53:34 -0700102{
103 switch (boot_cpu_data.x86_vendor) {
104 case X86_VENDOR_AMD:
105 return boot_cpu_data.x86 == 15;
106 case X86_VENDOR_INTEL:
107 return boot_cpu_data.x86 == 15;
108 }
109 return 0;
110}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
112/* Run after command line and cpu_init init, but before all other checks */
Ashok Raje6982c62005-06-25 14:54:58 -0700113void __cpuinit nmi_watchdog_default(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114{
115 if (nmi_watchdog != NMI_DEFAULT)
116 return;
Andi Kleen75152112005-05-16 21:53:34 -0700117 if (nmi_known_cpu())
118 nmi_watchdog = NMI_LOCAL_APIC;
119 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 nmi_watchdog = NMI_IO_APIC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121}
122
Andi Kleen75152112005-05-16 21:53:34 -0700123#ifdef CONFIG_SMP
124/* The performance counters used by NMI_LOCAL_APIC don't trigger when
125 * the CPU is idle. To make sure the NMI watchdog really ticks on all
126 * CPUs during the test make them busy.
127 */
128static __init void nmi_cpu_busy(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129{
Andi Kleen75152112005-05-16 21:53:34 -0700130 volatile int *endflag = data;
131 local_irq_enable();
132 /* Intentionally don't use cpu_relax here. This is
133 to make sure that the performance counter really ticks,
134 even if there is a simulator or similar that catches the
135 pause instruction. On a real HT machine this is fine because
136 all other CPUs are busy with "useless" delay loops and don't
137 care if they get somewhat less cycles. */
138 while (*endflag == 0)
139 barrier();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140}
Andi Kleen75152112005-05-16 21:53:34 -0700141#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
Andi Kleen75152112005-05-16 21:53:34 -0700143int __init check_nmi_watchdog (void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144{
Andi Kleen75152112005-05-16 21:53:34 -0700145 volatile int endflag = 0;
Andi Kleenac6b9312005-05-16 21:53:19 -0700146 int *counts;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 int cpu;
148
Andi Kleen75152112005-05-16 21:53:34 -0700149 counts = kmalloc(NR_CPUS * sizeof(int), GFP_KERNEL);
150 if (!counts)
151 return -1;
Jack F Vogel67701ae2005-05-01 08:58:48 -0700152
Andi Kleen75152112005-05-16 21:53:34 -0700153 printk(KERN_INFO "testing NMI watchdog ... ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Andi Kleen7554c3f2006-01-11 22:45:45 +0100155#ifdef CONFIG_SMP
Andi Kleen75152112005-05-16 21:53:34 -0700156 if (nmi_watchdog == NMI_LOCAL_APIC)
157 smp_call_function(nmi_cpu_busy, (void *)&endflag, 0, 0);
Andi Kleen7554c3f2006-01-11 22:45:45 +0100158#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
160 for (cpu = 0; cpu < NR_CPUS; cpu++)
Ravikiran G Thirumalaidf79efd2006-01-11 22:45:39 +0100161 counts[cpu] = cpu_pda(cpu)->__nmi_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 local_irq_enable();
163 mdelay((10*1000)/nmi_hz); // wait 10 ticks
164
165 for (cpu = 0; cpu < NR_CPUS; cpu++) {
Andi Kleen75152112005-05-16 21:53:34 -0700166 if (!cpu_online(cpu))
167 continue;
Ravikiran G Thirumalaidf79efd2006-01-11 22:45:39 +0100168 if (cpu_pda(cpu)->__nmi_count - counts[cpu] <= 5) {
Andi Kleen75152112005-05-16 21:53:34 -0700169 endflag = 1;
170 printk("CPU#%d: NMI appears to be stuck (%d->%d)!\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 cpu,
Andi Kleen75152112005-05-16 21:53:34 -0700172 counts[cpu],
Ravikiran G Thirumalaidf79efd2006-01-11 22:45:39 +0100173 cpu_pda(cpu)->__nmi_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 nmi_active = 0;
175 lapic_nmi_owner &= ~LAPIC_NMI_WATCHDOG;
Andi Kleen75152112005-05-16 21:53:34 -0700176 nmi_perfctr_msr = 0;
Andi Kleenac6b9312005-05-16 21:53:19 -0700177 kfree(counts);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 return -1;
179 }
180 }
Andi Kleen75152112005-05-16 21:53:34 -0700181 endflag = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 printk("OK.\n");
183
184 /* now that we know it works we can reduce NMI frequency to
185 something more reasonable; makes a difference in some configs */
186 if (nmi_watchdog == NMI_LOCAL_APIC)
187 nmi_hz = 1;
188
Andi Kleenac6b9312005-05-16 21:53:19 -0700189 kfree(counts);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 return 0;
191}
192
193int __init setup_nmi_watchdog(char *str)
194{
195 int nmi;
196
197 if (!strncmp(str,"panic",5)) {
198 panic_on_timeout = 1;
199 str = strchr(str, ',');
200 if (!str)
201 return 1;
202 ++str;
203 }
204
205 get_option(&str, &nmi);
206
207 if (nmi >= NMI_INVALID)
208 return 0;
Andi Kleen75152112005-05-16 21:53:34 -0700209 nmi_watchdog = nmi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 return 1;
211}
212
213__setup("nmi_watchdog=", setup_nmi_watchdog);
214
215static void disable_lapic_nmi_watchdog(void)
216{
217 if (nmi_active <= 0)
218 return;
219 switch (boot_cpu_data.x86_vendor) {
220 case X86_VENDOR_AMD:
221 wrmsr(MSR_K7_EVNTSEL0, 0, 0);
222 break;
223 case X86_VENDOR_INTEL:
Andi Kleen75152112005-05-16 21:53:34 -0700224 if (boot_cpu_data.x86 == 15) {
225 wrmsr(MSR_P4_IQ_CCCR0, 0, 0);
226 wrmsr(MSR_P4_CRU_ESCR0, 0, 0);
227 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 break;
229 }
230 nmi_active = -1;
231 /* tell do_nmi() and others that we're not active any more */
232 nmi_watchdog = 0;
233}
234
235static void enable_lapic_nmi_watchdog(void)
236{
237 if (nmi_active < 0) {
238 nmi_watchdog = NMI_LOCAL_APIC;
239 setup_apic_nmi_watchdog();
240 }
241}
242
243int reserve_lapic_nmi(void)
244{
245 unsigned int old_owner;
246
247 spin_lock(&lapic_nmi_owner_lock);
248 old_owner = lapic_nmi_owner;
249 lapic_nmi_owner |= LAPIC_NMI_RESERVED;
250 spin_unlock(&lapic_nmi_owner_lock);
251 if (old_owner & LAPIC_NMI_RESERVED)
252 return -EBUSY;
253 if (old_owner & LAPIC_NMI_WATCHDOG)
254 disable_lapic_nmi_watchdog();
255 return 0;
256}
257
258void release_lapic_nmi(void)
259{
260 unsigned int new_owner;
261
262 spin_lock(&lapic_nmi_owner_lock);
263 new_owner = lapic_nmi_owner & ~LAPIC_NMI_RESERVED;
264 lapic_nmi_owner = new_owner;
265 spin_unlock(&lapic_nmi_owner_lock);
266 if (new_owner & LAPIC_NMI_WATCHDOG)
267 enable_lapic_nmi_watchdog();
268}
269
270void disable_timer_nmi_watchdog(void)
271{
272 if ((nmi_watchdog != NMI_IO_APIC) || (nmi_active <= 0))
273 return;
274
275 disable_irq(0);
276 unset_nmi_callback();
277 nmi_active = -1;
278 nmi_watchdog = NMI_NONE;
279}
280
281void enable_timer_nmi_watchdog(void)
282{
283 if (nmi_active < 0) {
284 nmi_watchdog = NMI_IO_APIC;
285 touch_nmi_watchdog();
286 nmi_active = 1;
287 enable_irq(0);
288 }
289}
290
291#ifdef CONFIG_PM
292
293static int nmi_pm_active; /* nmi_active before suspend */
294
Pavel Machek829ca9a2005-09-03 15:56:56 -0700295static int lapic_nmi_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296{
297 nmi_pm_active = nmi_active;
298 disable_lapic_nmi_watchdog();
299 return 0;
300}
301
302static int lapic_nmi_resume(struct sys_device *dev)
303{
304 if (nmi_pm_active > 0)
305 enable_lapic_nmi_watchdog();
306 return 0;
307}
308
309static struct sysdev_class nmi_sysclass = {
310 set_kset_name("lapic_nmi"),
311 .resume = lapic_nmi_resume,
312 .suspend = lapic_nmi_suspend,
313};
314
315static struct sys_device device_lapic_nmi = {
316 .id = 0,
317 .cls = &nmi_sysclass,
318};
319
320static int __init init_lapic_nmi_sysfs(void)
321{
322 int error;
323
324 if (nmi_active == 0 || nmi_watchdog != NMI_LOCAL_APIC)
325 return 0;
326
327 error = sysdev_class_register(&nmi_sysclass);
328 if (!error)
329 error = sysdev_register(&device_lapic_nmi);
330 return error;
331}
332/* must come after the local APIC's device_initcall() */
333late_initcall(init_lapic_nmi_sysfs);
334
335#endif /* CONFIG_PM */
336
337/*
338 * Activate the NMI watchdog via the local APIC.
339 * Original code written by Keith Owens.
340 */
341
Andi Kleen75152112005-05-16 21:53:34 -0700342static void clear_msr_range(unsigned int base, unsigned int n)
343{
344 unsigned int i;
345
346 for(i = 0; i < n; ++i)
347 wrmsr(base+i, 0, 0);
348}
349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350static void setup_k7_watchdog(void)
351{
352 int i;
353 unsigned int evntsel;
354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 nmi_perfctr_msr = MSR_K7_PERFCTR0;
356
357 for(i = 0; i < 4; ++i) {
358 /* Simulator may not support it */
Andi Kleen75152112005-05-16 21:53:34 -0700359 if (checking_wrmsrl(MSR_K7_EVNTSEL0+i, 0UL)) {
360 nmi_perfctr_msr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 return;
Andi Kleen75152112005-05-16 21:53:34 -0700362 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 wrmsrl(MSR_K7_PERFCTR0+i, 0UL);
364 }
365
366 evntsel = K7_EVNTSEL_INT
367 | K7_EVNTSEL_OS
368 | K7_EVNTSEL_USR
369 | K7_NMI_EVENT;
370
371 wrmsr(MSR_K7_EVNTSEL0, evntsel, 0);
Jan Beulich42ac8ff2005-09-13 01:25:51 -0700372 wrmsrl(MSR_K7_PERFCTR0, -((u64)cpu_khz * 1000 / nmi_hz));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 apic_write(APIC_LVTPC, APIC_DM_NMI);
374 evntsel |= K7_EVNTSEL_ENABLE;
375 wrmsr(MSR_K7_EVNTSEL0, evntsel, 0);
376}
377
Andi Kleen75152112005-05-16 21:53:34 -0700378
379static int setup_p4_watchdog(void)
380{
381 unsigned int misc_enable, dummy;
382
383 rdmsr(MSR_P4_MISC_ENABLE, misc_enable, dummy);
384 if (!(misc_enable & MSR_P4_MISC_ENABLE_PERF_AVAIL))
385 return 0;
386
387 nmi_perfctr_msr = MSR_P4_IQ_COUNTER0;
388 nmi_p4_cccr_val = P4_NMI_IQ_CCCR0;
389#ifdef CONFIG_SMP
390 if (smp_num_siblings == 2)
391 nmi_p4_cccr_val |= P4_CCCR_OVF_PMI1;
392#endif
393
394 if (!(misc_enable & MSR_P4_MISC_ENABLE_PEBS_UNAVAIL))
395 clear_msr_range(0x3F1, 2);
396 /* MSR 0x3F0 seems to have a default value of 0xFC00, but current
397 docs doesn't fully define it, so leave it alone for now. */
398 if (boot_cpu_data.x86_model >= 0x3) {
399 /* MSR_P4_IQ_ESCR0/1 (0x3ba/0x3bb) removed */
400 clear_msr_range(0x3A0, 26);
401 clear_msr_range(0x3BC, 3);
402 } else {
403 clear_msr_range(0x3A0, 31);
404 }
405 clear_msr_range(0x3C0, 6);
406 clear_msr_range(0x3C8, 6);
407 clear_msr_range(0x3E0, 2);
408 clear_msr_range(MSR_P4_CCCR0, 18);
409 clear_msr_range(MSR_P4_PERFCTR0, 18);
410
411 wrmsr(MSR_P4_CRU_ESCR0, P4_NMI_CRU_ESCR0, 0);
412 wrmsr(MSR_P4_IQ_CCCR0, P4_NMI_IQ_CCCR0 & ~P4_CCCR_ENABLE, 0);
Jan Beulich42ac8ff2005-09-13 01:25:51 -0700413 Dprintk("setting P4_IQ_COUNTER0 to 0x%08lx\n", -(cpu_khz * 1000UL / nmi_hz));
414 wrmsrl(MSR_P4_IQ_COUNTER0, -((u64)cpu_khz * 1000 / nmi_hz));
Andi Kleen75152112005-05-16 21:53:34 -0700415 apic_write(APIC_LVTPC, APIC_DM_NMI);
416 wrmsr(MSR_P4_IQ_CCCR0, nmi_p4_cccr_val, 0);
417 return 1;
418}
419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420void setup_apic_nmi_watchdog(void)
421{
422 switch (boot_cpu_data.x86_vendor) {
423 case X86_VENDOR_AMD:
Andi Kleen72e76be2005-04-16 15:25:07 -0700424 if (boot_cpu_data.x86 != 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 return;
426 if (strstr(boot_cpu_data.x86_model_id, "Screwdriver"))
427 return;
428 setup_k7_watchdog();
429 break;
Andi Kleen75152112005-05-16 21:53:34 -0700430 case X86_VENDOR_INTEL:
431 if (boot_cpu_data.x86 != 15)
432 return;
433 if (!setup_p4_watchdog())
434 return;
435 break;
436
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 default:
438 return;
439 }
440 lapic_nmi_owner = LAPIC_NMI_WATCHDOG;
441 nmi_active = 1;
442}
443
444/*
445 * the best way to detect whether a CPU has a 'hard lockup' problem
446 * is to check it's local APIC timer IRQ counts. If they are not
447 * changing then that CPU has some problem.
448 *
449 * as these watchdog NMI IRQs are generated on every CPU, we only
450 * have to check the current processor.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 */
452
Andi Kleen75152112005-05-16 21:53:34 -0700453static DEFINE_PER_CPU(unsigned, last_irq_sum);
454static DEFINE_PER_CPU(local_t, alert_counter);
455static DEFINE_PER_CPU(int, nmi_touch);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
457void touch_nmi_watchdog (void)
458{
459 int i;
460
461 /*
Andi Kleen75152112005-05-16 21:53:34 -0700462 * Tell other CPUs to reset their alert counters. We cannot
463 * do it ourselves because the alert count increase is not
464 * atomic.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 */
466 for (i = 0; i < NR_CPUS; i++)
Andi Kleen75152112005-05-16 21:53:34 -0700467 per_cpu(nmi_touch, i) = 1;
Ingo Molnar8446f1d2005-09-06 15:16:27 -0700468
469 touch_softlockup_watchdog();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470}
471
Andi Kleeneddb6fb2006-02-03 21:50:41 +0100472void __kprobes nmi_watchdog_tick(struct pt_regs * regs, unsigned reason)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473{
Andi Kleen75152112005-05-16 21:53:34 -0700474 int sum;
475 int touched = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 sum = read_pda(apic_timer_irqs);
Andi Kleen75152112005-05-16 21:53:34 -0700478 if (__get_cpu_var(nmi_touch)) {
479 __get_cpu_var(nmi_touch) = 0;
480 touched = 1;
481 }
482 if (!touched && __get_cpu_var(last_irq_sum) == sum) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 /*
484 * Ayiee, looks like this CPU is stuck ...
485 * wait a few IRQs (5 seconds) before doing the oops ...
486 */
Andi Kleen75152112005-05-16 21:53:34 -0700487 local_inc(&__get_cpu_var(alert_counter));
488 if (local_read(&__get_cpu_var(alert_counter)) == 5*nmi_hz) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 if (notify_die(DIE_NMI, "nmi", regs, reason, 2, SIGINT)
490 == NOTIFY_STOP) {
Andi Kleen75152112005-05-16 21:53:34 -0700491 local_set(&__get_cpu_var(alert_counter), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 return;
Chuck Ebbert84781572005-09-12 18:49:24 +0200493 }
494 die_nmi("NMI Watchdog detected LOCKUP on CPU %d\n", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 }
496 } else {
Andi Kleen75152112005-05-16 21:53:34 -0700497 __get_cpu_var(last_irq_sum) = sum;
498 local_set(&__get_cpu_var(alert_counter), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 }
Andi Kleen75152112005-05-16 21:53:34 -0700500 if (nmi_perfctr_msr) {
501 if (nmi_perfctr_msr == MSR_P4_IQ_COUNTER0) {
502 /*
503 * P4 quirks:
504 * - An overflown perfctr will assert its interrupt
505 * until the OVF flag in its CCCR is cleared.
506 * - LVTPC is masked on interrupt and must be
507 * unmasked by the LVTPC handler.
508 */
509 wrmsr(MSR_P4_IQ_CCCR0, nmi_p4_cccr_val, 0);
510 apic_write(APIC_LVTPC, APIC_DM_NMI);
511 }
Jan Beulich42ac8ff2005-09-13 01:25:51 -0700512 wrmsrl(nmi_perfctr_msr, -((u64)cpu_khz * 1000 / nmi_hz));
Andi Kleen75152112005-05-16 21:53:34 -0700513 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514}
515
Andi Kleeneddb6fb2006-02-03 21:50:41 +0100516static __kprobes int dummy_nmi_callback(struct pt_regs * regs, int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517{
518 return 0;
519}
520
521static nmi_callback_t nmi_callback = dummy_nmi_callback;
522
Andi Kleeneddb6fb2006-02-03 21:50:41 +0100523asmlinkage __kprobes void do_nmi(struct pt_regs * regs, long error_code)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524{
525 int cpu = safe_smp_processor_id();
526
527 nmi_enter();
528 add_pda(__nmi_count,1);
Paul E. McKenney19306052005-09-06 15:16:35 -0700529 if (!rcu_dereference(nmi_callback)(regs, cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 default_do_nmi(regs);
531 nmi_exit();
532}
533
534void set_nmi_callback(nmi_callback_t callback)
535{
Paul E. McKenney19306052005-09-06 15:16:35 -0700536 rcu_assign_pointer(nmi_callback, callback);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537}
538
539void unset_nmi_callback(void)
540{
541 nmi_callback = dummy_nmi_callback;
542}
543
544#ifdef CONFIG_SYSCTL
545
546static int unknown_nmi_panic_callback(struct pt_regs *regs, int cpu)
547{
548 unsigned char reason = get_nmi_reason();
549 char buf[64];
550
551 if (!(reason & 0xc0)) {
552 sprintf(buf, "NMI received for unknown reason %02x\n", reason);
553 die_nmi(buf,regs);
554 }
555 return 0;
556}
557
558/*
559 * proc handler for /proc/sys/kernel/unknown_nmi_panic
560 */
561int proc_unknown_nmi_panic(struct ctl_table *table, int write, struct file *file,
562 void __user *buffer, size_t *length, loff_t *ppos)
563{
564 int old_state;
565
566 old_state = unknown_nmi_panic;
567 proc_dointvec(table, write, file, buffer, length, ppos);
568 if (!!old_state == !!unknown_nmi_panic)
569 return 0;
570
571 if (unknown_nmi_panic) {
572 if (reserve_lapic_nmi() < 0) {
573 unknown_nmi_panic = 0;
574 return -EBUSY;
575 } else {
576 set_nmi_callback(unknown_nmi_panic_callback);
577 }
578 } else {
579 release_lapic_nmi();
580 unset_nmi_callback();
581 }
582 return 0;
583}
584
585#endif
586
587EXPORT_SYMBOL(nmi_active);
588EXPORT_SYMBOL(nmi_watchdog);
589EXPORT_SYMBOL(reserve_lapic_nmi);
590EXPORT_SYMBOL(release_lapic_nmi);
591EXPORT_SYMBOL(disable_timer_nmi_watchdog);
592EXPORT_SYMBOL(enable_timer_nmi_watchdog);
593EXPORT_SYMBOL(touch_nmi_watchdog);