blob: c0ee569caf2ea619b3a4af5bbccc6db700b256e6 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070023#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070024#include <mach/socinfo.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070025
26#include "clock-local2.h"
27#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070028#include "clock-rpm.h"
29#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070030
31enum {
32 GCC_BASE,
33 MMSS_BASE,
34 LPASS_BASE,
35 MSS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070036 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070037 N_BASES,
38};
39
40static void __iomem *virt_bases[N_BASES];
41
42#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
43#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
44#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
45#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070046#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070047
48#define GPLL0_MODE_REG 0x0000
49#define GPLL0_L_REG 0x0004
50#define GPLL0_M_REG 0x0008
51#define GPLL0_N_REG 0x000C
52#define GPLL0_USER_CTL_REG 0x0010
53#define GPLL0_CONFIG_CTL_REG 0x0014
54#define GPLL0_TEST_CTL_REG 0x0018
55#define GPLL0_STATUS_REG 0x001C
56
57#define GPLL1_MODE_REG 0x0040
58#define GPLL1_L_REG 0x0044
59#define GPLL1_M_REG 0x0048
60#define GPLL1_N_REG 0x004C
61#define GPLL1_USER_CTL_REG 0x0050
62#define GPLL1_CONFIG_CTL_REG 0x0054
63#define GPLL1_TEST_CTL_REG 0x0058
64#define GPLL1_STATUS_REG 0x005C
65
66#define MMPLL0_MODE_REG 0x0000
67#define MMPLL0_L_REG 0x0004
68#define MMPLL0_M_REG 0x0008
69#define MMPLL0_N_REG 0x000C
70#define MMPLL0_USER_CTL_REG 0x0010
71#define MMPLL0_CONFIG_CTL_REG 0x0014
72#define MMPLL0_TEST_CTL_REG 0x0018
73#define MMPLL0_STATUS_REG 0x001C
74
75#define MMPLL1_MODE_REG 0x0040
76#define MMPLL1_L_REG 0x0044
77#define MMPLL1_M_REG 0x0048
78#define MMPLL1_N_REG 0x004C
79#define MMPLL1_USER_CTL_REG 0x0050
80#define MMPLL1_CONFIG_CTL_REG 0x0054
81#define MMPLL1_TEST_CTL_REG 0x0058
82#define MMPLL1_STATUS_REG 0x005C
83
84#define MMPLL3_MODE_REG 0x0080
85#define MMPLL3_L_REG 0x0084
86#define MMPLL3_M_REG 0x0088
87#define MMPLL3_N_REG 0x008C
88#define MMPLL3_USER_CTL_REG 0x0090
89#define MMPLL3_CONFIG_CTL_REG 0x0094
90#define MMPLL3_TEST_CTL_REG 0x0098
91#define MMPLL3_STATUS_REG 0x009C
92
93#define LPAPLL_MODE_REG 0x0000
94#define LPAPLL_L_REG 0x0004
95#define LPAPLL_M_REG 0x0008
96#define LPAPLL_N_REG 0x000C
97#define LPAPLL_USER_CTL_REG 0x0010
98#define LPAPLL_CONFIG_CTL_REG 0x0014
99#define LPAPLL_TEST_CTL_REG 0x0018
100#define LPAPLL_STATUS_REG 0x001C
101
102#define GCC_DEBUG_CLK_CTL_REG 0x1880
103#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
104#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
105#define GCC_XO_DIV4_CBCR_REG 0x10C8
106#define APCS_GPLL_ENA_VOTE_REG 0x1480
107#define MMSS_PLL_VOTE_APCS_REG 0x0100
108#define MMSS_DEBUG_CLK_CTL_REG 0x0900
109#define LPASS_DEBUG_CLK_CTL_REG 0x29000
110#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700111#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700112
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700113#define GLB_CLK_DIAG_REG 0x001C
114
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700115#define USB30_MASTER_CMD_RCGR 0x03D4
116#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
117#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
118#define USB_HSIC_CMD_RCGR 0x0440
119#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
120#define USB_HS_SYSTEM_CMD_RCGR 0x0490
121#define SDCC1_APPS_CMD_RCGR 0x04D0
122#define SDCC2_APPS_CMD_RCGR 0x0510
123#define SDCC3_APPS_CMD_RCGR 0x0550
124#define SDCC4_APPS_CMD_RCGR 0x0590
125#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
126#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
127#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
128#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
129#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
130#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
131#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
132#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
133#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
134#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
135#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
136#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
137#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
138#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
139#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
140#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
141#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
142#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
143#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
144#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
145#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
146#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
147#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
148#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
149#define PDM2_CMD_RCGR 0x0CD0
150#define TSIF_REF_CMD_RCGR 0x0D90
151#define CE1_CMD_RCGR 0x1050
152#define CE2_CMD_RCGR 0x1090
153#define GP1_CMD_RCGR 0x1904
154#define GP2_CMD_RCGR 0x1944
155#define GP3_CMD_RCGR 0x1984
156#define LPAIF_SPKR_CMD_RCGR 0xA000
157#define LPAIF_PRI_CMD_RCGR 0xB000
158#define LPAIF_SEC_CMD_RCGR 0xC000
159#define LPAIF_TER_CMD_RCGR 0xD000
160#define LPAIF_QUAD_CMD_RCGR 0xE000
161#define LPAIF_PCM0_CMD_RCGR 0xF000
162#define LPAIF_PCM1_CMD_RCGR 0x10000
163#define RESAMPLER_CMD_RCGR 0x11000
164#define SLIMBUS_CMD_RCGR 0x12000
165#define LPAIF_PCMOE_CMD_RCGR 0x13000
166#define AHBFABRIC_CMD_RCGR 0x18000
167#define VCODEC0_CMD_RCGR 0x1000
168#define PCLK0_CMD_RCGR 0x2000
169#define PCLK1_CMD_RCGR 0x2020
170#define MDP_CMD_RCGR 0x2040
171#define EXTPCLK_CMD_RCGR 0x2060
172#define VSYNC_CMD_RCGR 0x2080
173#define EDPPIXEL_CMD_RCGR 0x20A0
174#define EDPLINK_CMD_RCGR 0x20C0
175#define EDPAUX_CMD_RCGR 0x20E0
176#define HDMI_CMD_RCGR 0x2100
177#define BYTE0_CMD_RCGR 0x2120
178#define BYTE1_CMD_RCGR 0x2140
179#define ESC0_CMD_RCGR 0x2160
180#define ESC1_CMD_RCGR 0x2180
181#define CSI0PHYTIMER_CMD_RCGR 0x3000
182#define CSI1PHYTIMER_CMD_RCGR 0x3030
183#define CSI2PHYTIMER_CMD_RCGR 0x3060
184#define CSI0_CMD_RCGR 0x3090
185#define CSI1_CMD_RCGR 0x3100
186#define CSI2_CMD_RCGR 0x3160
187#define CSI3_CMD_RCGR 0x31C0
188#define CCI_CMD_RCGR 0x3300
189#define MCLK0_CMD_RCGR 0x3360
190#define MCLK1_CMD_RCGR 0x3390
191#define MCLK2_CMD_RCGR 0x33C0
192#define MCLK3_CMD_RCGR 0x33F0
193#define MMSS_GP0_CMD_RCGR 0x3420
194#define MMSS_GP1_CMD_RCGR 0x3450
195#define JPEG0_CMD_RCGR 0x3500
196#define JPEG1_CMD_RCGR 0x3520
197#define JPEG2_CMD_RCGR 0x3540
198#define VFE0_CMD_RCGR 0x3600
199#define VFE1_CMD_RCGR 0x3620
200#define CPP_CMD_RCGR 0x3640
201#define GFX3D_CMD_RCGR 0x4000
202#define RBCPR_CMD_RCGR 0x4060
203#define AHB_CMD_RCGR 0x5000
204#define AXI_CMD_RCGR 0x5040
205#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700206#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700207
208#define MMSS_BCR 0x0240
209#define USB_30_BCR 0x03C0
210#define USB3_PHY_BCR 0x03FC
211#define USB_HS_HSIC_BCR 0x0400
212#define USB_HS_BCR 0x0480
213#define SDCC1_BCR 0x04C0
214#define SDCC2_BCR 0x0500
215#define SDCC3_BCR 0x0540
216#define SDCC4_BCR 0x0580
217#define BLSP1_BCR 0x05C0
218#define BLSP1_QUP1_BCR 0x0640
219#define BLSP1_UART1_BCR 0x0680
220#define BLSP1_QUP2_BCR 0x06C0
221#define BLSP1_UART2_BCR 0x0700
222#define BLSP1_QUP3_BCR 0x0740
223#define BLSP1_UART3_BCR 0x0780
224#define BLSP1_QUP4_BCR 0x07C0
225#define BLSP1_UART4_BCR 0x0800
226#define BLSP1_QUP5_BCR 0x0840
227#define BLSP1_UART5_BCR 0x0880
228#define BLSP1_QUP6_BCR 0x08C0
229#define BLSP1_UART6_BCR 0x0900
230#define BLSP2_BCR 0x0940
231#define BLSP2_QUP1_BCR 0x0980
232#define BLSP2_UART1_BCR 0x09C0
233#define BLSP2_QUP2_BCR 0x0A00
234#define BLSP2_UART2_BCR 0x0A40
235#define BLSP2_QUP3_BCR 0x0A80
236#define BLSP2_UART3_BCR 0x0AC0
237#define BLSP2_QUP4_BCR 0x0B00
238#define BLSP2_UART4_BCR 0x0B40
239#define BLSP2_QUP5_BCR 0x0B80
240#define BLSP2_UART5_BCR 0x0BC0
241#define BLSP2_QUP6_BCR 0x0C00
242#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700243#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700244#define PDM_BCR 0x0CC0
245#define PRNG_BCR 0x0D00
246#define BAM_DMA_BCR 0x0D40
247#define TSIF_BCR 0x0D80
248#define CE1_BCR 0x1040
249#define CE2_BCR 0x1080
250#define AUDIO_CORE_BCR 0x4000
251#define VENUS0_BCR 0x1020
252#define MDSS_BCR 0x2300
253#define CAMSS_PHY0_BCR 0x3020
254#define CAMSS_PHY1_BCR 0x3050
255#define CAMSS_PHY2_BCR 0x3080
256#define CAMSS_CSI0_BCR 0x30B0
257#define CAMSS_CSI0PHY_BCR 0x30C0
258#define CAMSS_CSI0RDI_BCR 0x30D0
259#define CAMSS_CSI0PIX_BCR 0x30E0
260#define CAMSS_CSI1_BCR 0x3120
261#define CAMSS_CSI1PHY_BCR 0x3130
262#define CAMSS_CSI1RDI_BCR 0x3140
263#define CAMSS_CSI1PIX_BCR 0x3150
264#define CAMSS_CSI2_BCR 0x3180
265#define CAMSS_CSI2PHY_BCR 0x3190
266#define CAMSS_CSI2RDI_BCR 0x31A0
267#define CAMSS_CSI2PIX_BCR 0x31B0
268#define CAMSS_CSI3_BCR 0x31E0
269#define CAMSS_CSI3PHY_BCR 0x31F0
270#define CAMSS_CSI3RDI_BCR 0x3200
271#define CAMSS_CSI3PIX_BCR 0x3210
272#define CAMSS_ISPIF_BCR 0x3220
273#define CAMSS_CCI_BCR 0x3340
274#define CAMSS_MCLK0_BCR 0x3380
275#define CAMSS_MCLK1_BCR 0x33B0
276#define CAMSS_MCLK2_BCR 0x33E0
277#define CAMSS_MCLK3_BCR 0x3410
278#define CAMSS_GP0_BCR 0x3440
279#define CAMSS_GP1_BCR 0x3470
280#define CAMSS_TOP_BCR 0x3480
281#define CAMSS_MICRO_BCR 0x3490
282#define CAMSS_JPEG_BCR 0x35A0
283#define CAMSS_VFE_BCR 0x36A0
284#define CAMSS_CSI_VFE0_BCR 0x3700
285#define CAMSS_CSI_VFE1_BCR 0x3710
286#define OCMEMNOC_BCR 0x50B0
287#define MMSSNOCAHB_BCR 0x5020
288#define MMSSNOCAXI_BCR 0x5060
289#define OXILI_GFX3D_CBCR 0x4028
290#define OXILICX_AHB_CBCR 0x403C
291#define OXILICX_AXI_CBCR 0x4038
292#define OXILI_BCR 0x4020
293#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700294#define LPASS_Q6SS_BCR 0x6000
295#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700296
297#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
298#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
299#define MMSS_NOC_CFG_AHB_CBCR 0x024C
300
301#define USB30_MASTER_CBCR 0x03C8
302#define USB30_MOCK_UTMI_CBCR 0x03D0
303#define USB_HSIC_AHB_CBCR 0x0408
304#define USB_HSIC_SYSTEM_CBCR 0x040C
305#define USB_HSIC_CBCR 0x0410
306#define USB_HSIC_IO_CAL_CBCR 0x0414
307#define USB_HS_SYSTEM_CBCR 0x0484
308#define USB_HS_AHB_CBCR 0x0488
309#define SDCC1_APPS_CBCR 0x04C4
310#define SDCC1_AHB_CBCR 0x04C8
311#define SDCC2_APPS_CBCR 0x0504
312#define SDCC2_AHB_CBCR 0x0508
313#define SDCC3_APPS_CBCR 0x0544
314#define SDCC3_AHB_CBCR 0x0548
315#define SDCC4_APPS_CBCR 0x0584
316#define SDCC4_AHB_CBCR 0x0588
317#define BLSP1_AHB_CBCR 0x05C4
318#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
319#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
320#define BLSP1_UART1_APPS_CBCR 0x0684
321#define BLSP1_UART1_SIM_CBCR 0x0688
322#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
323#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
324#define BLSP1_UART2_APPS_CBCR 0x0704
325#define BLSP1_UART2_SIM_CBCR 0x0708
326#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
327#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
328#define BLSP1_UART3_APPS_CBCR 0x0784
329#define BLSP1_UART3_SIM_CBCR 0x0788
330#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
331#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
332#define BLSP1_UART4_APPS_CBCR 0x0804
333#define BLSP1_UART4_SIM_CBCR 0x0808
334#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
335#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
336#define BLSP1_UART5_APPS_CBCR 0x0884
337#define BLSP1_UART5_SIM_CBCR 0x0888
338#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
339#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
340#define BLSP1_UART6_APPS_CBCR 0x0904
341#define BLSP1_UART6_SIM_CBCR 0x0908
342#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700343#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700344#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
345#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
346#define BLSP2_UART1_APPS_CBCR 0x09C4
347#define BLSP2_UART1_SIM_CBCR 0x09C8
348#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
349#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
350#define BLSP2_UART2_APPS_CBCR 0x0A44
351#define BLSP2_UART2_SIM_CBCR 0x0A48
352#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
353#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
354#define BLSP2_UART3_APPS_CBCR 0x0AC4
355#define BLSP2_UART3_SIM_CBCR 0x0AC8
356#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
357#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
358#define BLSP2_UART4_APPS_CBCR 0x0B44
359#define BLSP2_UART4_SIM_CBCR 0x0B48
360#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
361#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
362#define BLSP2_UART5_APPS_CBCR 0x0BC4
363#define BLSP2_UART5_SIM_CBCR 0x0BC8
364#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
365#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
366#define BLSP2_UART6_APPS_CBCR 0x0C44
367#define BLSP2_UART6_SIM_CBCR 0x0C48
368#define PDM_AHB_CBCR 0x0CC4
369#define PDM_XO4_CBCR 0x0CC8
370#define PDM2_CBCR 0x0CCC
371#define PRNG_AHB_CBCR 0x0D04
372#define BAM_DMA_AHB_CBCR 0x0D44
373#define TSIF_AHB_CBCR 0x0D84
374#define TSIF_REF_CBCR 0x0D88
375#define MSG_RAM_AHB_CBCR 0x0E44
376#define CE1_CBCR 0x1044
377#define CE1_AXI_CBCR 0x1048
378#define CE1_AHB_CBCR 0x104C
379#define CE2_CBCR 0x1084
380#define CE2_AXI_CBCR 0x1088
381#define CE2_AHB_CBCR 0x108C
382#define GCC_AHB_CBCR 0x10C0
383#define GP1_CBCR 0x1900
384#define GP2_CBCR 0x1940
385#define GP3_CBCR 0x1980
386#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
387#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
388#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
389#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
390#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
391#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
392#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
393#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
394#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
395#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
396#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
397#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
398#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
399#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
400#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
401#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
402#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
403#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
404#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
405#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
406#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
407#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
408#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
409#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
410#define VENUS0_VCODEC0_CBCR 0x1028
411#define VENUS0_AHB_CBCR 0x1030
412#define VENUS0_AXI_CBCR 0x1034
413#define VENUS0_OCMEMNOC_CBCR 0x1038
414#define MDSS_AHB_CBCR 0x2308
415#define MDSS_HDMI_AHB_CBCR 0x230C
416#define MDSS_AXI_CBCR 0x2310
417#define MDSS_PCLK0_CBCR 0x2314
418#define MDSS_PCLK1_CBCR 0x2318
419#define MDSS_MDP_CBCR 0x231C
420#define MDSS_MDP_LUT_CBCR 0x2320
421#define MDSS_EXTPCLK_CBCR 0x2324
422#define MDSS_VSYNC_CBCR 0x2328
423#define MDSS_EDPPIXEL_CBCR 0x232C
424#define MDSS_EDPLINK_CBCR 0x2330
425#define MDSS_EDPAUX_CBCR 0x2334
426#define MDSS_HDMI_CBCR 0x2338
427#define MDSS_BYTE0_CBCR 0x233C
428#define MDSS_BYTE1_CBCR 0x2340
429#define MDSS_ESC0_CBCR 0x2344
430#define MDSS_ESC1_CBCR 0x2348
431#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
432#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
433#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
434#define CAMSS_CSI0_CBCR 0x30B4
435#define CAMSS_CSI0_AHB_CBCR 0x30BC
436#define CAMSS_CSI0PHY_CBCR 0x30C4
437#define CAMSS_CSI0RDI_CBCR 0x30D4
438#define CAMSS_CSI0PIX_CBCR 0x30E4
439#define CAMSS_CSI1_CBCR 0x3124
440#define CAMSS_CSI1_AHB_CBCR 0x3128
441#define CAMSS_CSI1PHY_CBCR 0x3134
442#define CAMSS_CSI1RDI_CBCR 0x3144
443#define CAMSS_CSI1PIX_CBCR 0x3154
444#define CAMSS_CSI2_CBCR 0x3184
445#define CAMSS_CSI2_AHB_CBCR 0x3188
446#define CAMSS_CSI2PHY_CBCR 0x3194
447#define CAMSS_CSI2RDI_CBCR 0x31A4
448#define CAMSS_CSI2PIX_CBCR 0x31B4
449#define CAMSS_CSI3_CBCR 0x31E4
450#define CAMSS_CSI3_AHB_CBCR 0x31E8
451#define CAMSS_CSI3PHY_CBCR 0x31F4
452#define CAMSS_CSI3RDI_CBCR 0x3204
453#define CAMSS_CSI3PIX_CBCR 0x3214
454#define CAMSS_ISPIF_AHB_CBCR 0x3224
455#define CAMSS_CCI_CCI_CBCR 0x3344
456#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
457#define CAMSS_MCLK0_CBCR 0x3384
458#define CAMSS_MCLK1_CBCR 0x33B4
459#define CAMSS_MCLK2_CBCR 0x33E4
460#define CAMSS_MCLK3_CBCR 0x3414
461#define CAMSS_GP0_CBCR 0x3444
462#define CAMSS_GP1_CBCR 0x3474
463#define CAMSS_TOP_AHB_CBCR 0x3484
464#define CAMSS_MICRO_AHB_CBCR 0x3494
465#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
466#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
467#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
468#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
469#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
470#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
471#define CAMSS_VFE_VFE0_CBCR 0x36A8
472#define CAMSS_VFE_VFE1_CBCR 0x36AC
473#define CAMSS_VFE_CPP_CBCR 0x36B0
474#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
475#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
476#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
477#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
478#define CAMSS_CSI_VFE0_CBCR 0x3704
479#define CAMSS_CSI_VFE1_CBCR 0x3714
480#define MMSS_MMSSNOC_AXI_CBCR 0x506C
481#define MMSS_MMSSNOC_AHB_CBCR 0x5024
482#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
483#define MMSS_MISC_AHB_CBCR 0x502C
484#define MMSS_S0_AXI_CBCR 0x5064
485#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700486#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
487#define LPASS_Q6SS_XO_CBCR 0x26000
488#define MSS_XO_Q6_CBCR 0x108C
489#define MSS_BUS_Q6_CBCR 0x10A4
490#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700491
492#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
493#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
494
495/* Mux source select values */
496#define cxo_source_val 0
497#define gpll0_source_val 1
498#define gpll1_source_val 2
499#define gnd_source_val 5
500#define mmpll0_mm_source_val 1
501#define mmpll1_mm_source_val 2
502#define mmpll3_mm_source_val 3
503#define gpll0_mm_source_val 5
504#define cxo_mm_source_val 0
505#define mm_gnd_source_val 6
506#define gpll1_hsic_source_val 4
507#define cxo_lpass_source_val 0
508#define lpapll0_lpass_source_val 1
509#define gpll0_lpass_source_val 5
510#define edppll_270_mm_source_val 4
511#define edppll_350_mm_source_val 4
512#define dsipll_750_mm_source_val 1
513#define dsipll_250_mm_source_val 2
514#define hdmipll_297_mm_source_val 3
515
516#define F(f, s, div, m, n) \
517 { \
518 .freq_hz = (f), \
519 .src_clk = &s##_clk_src.c, \
520 .m_val = (m), \
521 .n_val = ~((n)-(m)), \
522 .d_val = ~(n),\
523 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
524 | BVAL(10, 8, s##_source_val), \
525 }
526
527#define F_MM(f, s, div, m, n) \
528 { \
529 .freq_hz = (f), \
530 .src_clk = &s##_clk_src.c, \
531 .m_val = (m), \
532 .n_val = ~((n)-(m)), \
533 .d_val = ~(n),\
534 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
535 | BVAL(10, 8, s##_mm_source_val), \
536 }
537
538#define F_MDSS(f, s, div, m, n) \
539 { \
540 .freq_hz = (f), \
541 .m_val = (m), \
542 .n_val = ~((n)-(m)), \
543 .d_val = ~(n),\
544 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
545 | BVAL(10, 8, s##_mm_source_val), \
546 }
547
548#define F_HSIC(f, s, div, m, n) \
549 { \
550 .freq_hz = (f), \
551 .src_clk = &s##_clk_src.c, \
552 .m_val = (m), \
553 .n_val = ~((n)-(m)), \
554 .d_val = ~(n),\
555 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
556 | BVAL(10, 8, s##_hsic_source_val), \
557 }
558
559#define F_LPASS(f, s, div, m, n) \
560 { \
561 .freq_hz = (f), \
562 .src_clk = &s##_clk_src.c, \
563 .m_val = (m), \
564 .n_val = ~((n)-(m)), \
565 .d_val = ~(n),\
566 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
567 | BVAL(10, 8, s##_lpass_source_val), \
568 }
569
570#define VDD_DIG_FMAX_MAP1(l1, f1) \
571 .vdd_class = &vdd_dig, \
572 .fmax[VDD_DIG_##l1] = (f1)
573#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
574 .vdd_class = &vdd_dig, \
575 .fmax[VDD_DIG_##l1] = (f1), \
576 .fmax[VDD_DIG_##l2] = (f2)
577#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
578 .vdd_class = &vdd_dig, \
579 .fmax[VDD_DIG_##l1] = (f1), \
580 .fmax[VDD_DIG_##l2] = (f2), \
581 .fmax[VDD_DIG_##l3] = (f3)
582
583enum vdd_dig_levels {
584 VDD_DIG_NONE,
585 VDD_DIG_LOW,
586 VDD_DIG_NOMINAL,
587 VDD_DIG_HIGH
588};
589
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700590static const int vdd_corner[] = {
591 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
592 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
593 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
594 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
595};
596
597static struct rpm_regulator *vdd_dig_reg;
598
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700599static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
600{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700601 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
602 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700603}
604
605static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
606
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700607#define RPM_MISC_CLK_TYPE 0x306b6c63
608#define RPM_BUS_CLK_TYPE 0x316b6c63
609#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700610
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700611#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700612#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700613
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700614#define PNOC_ID 0x0
615#define SNOC_ID 0x1
616#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700617#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700618
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700619#define BIMC_ID 0x0
620#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700621
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700622enum {
623 D0_ID = 1,
624 D1_ID,
625 A0_ID,
626 A1_ID,
627 A2_ID,
628};
629
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700630DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
631DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
632DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700633DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
634 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700635
636DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
637DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
638 NULL);
639
640DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
641 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700642DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700643
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700644DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
645DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
646DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
647DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
648DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
649
650DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
651DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
652DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
653DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
654DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
655
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700656static struct pll_vote_clk gpll0_clk_src = {
657 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700658 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
659 .status_mask = BIT(17),
660 .parent = &cxo_clk_src.c,
661 .base = &virt_bases[GCC_BASE],
662 .c = {
663 .rate = 600000000,
664 .dbg_name = "gpll0_clk_src",
665 .ops = &clk_ops_pll_vote,
666 .warned = true,
667 CLK_INIT(gpll0_clk_src.c),
668 },
669};
670
671static struct pll_vote_clk gpll1_clk_src = {
672 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
673 .en_mask = BIT(1),
674 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
675 .status_mask = BIT(17),
676 .parent = &cxo_clk_src.c,
677 .base = &virt_bases[GCC_BASE],
678 .c = {
679 .rate = 480000000,
680 .dbg_name = "gpll1_clk_src",
681 .ops = &clk_ops_pll_vote,
682 .warned = true,
683 CLK_INIT(gpll1_clk_src.c),
684 },
685};
686
687static struct pll_vote_clk lpapll0_clk_src = {
688 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
689 .en_mask = BIT(0),
690 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
691 .status_mask = BIT(17),
692 .parent = &cxo_clk_src.c,
693 .base = &virt_bases[LPASS_BASE],
694 .c = {
695 .rate = 491520000,
696 .dbg_name = "lpapll0_clk_src",
697 .ops = &clk_ops_pll_vote,
698 .warned = true,
699 CLK_INIT(lpapll0_clk_src.c),
700 },
701};
702
703static struct pll_vote_clk mmpll0_clk_src = {
704 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
705 .en_mask = BIT(0),
706 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
707 .status_mask = BIT(17),
708 .parent = &cxo_clk_src.c,
709 .base = &virt_bases[MMSS_BASE],
710 .c = {
711 .dbg_name = "mmpll0_clk_src",
712 .rate = 800000000,
713 .ops = &clk_ops_pll_vote,
714 .warned = true,
715 CLK_INIT(mmpll0_clk_src.c),
716 },
717};
718
719static struct pll_vote_clk mmpll1_clk_src = {
720 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
721 .en_mask = BIT(1),
722 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
723 .status_mask = BIT(17),
724 .parent = &cxo_clk_src.c,
725 .base = &virt_bases[MMSS_BASE],
726 .c = {
727 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700728 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700729 .ops = &clk_ops_pll_vote,
730 .warned = true,
731 CLK_INIT(mmpll1_clk_src.c),
732 },
733};
734
735static struct pll_clk mmpll3_clk_src = {
736 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
737 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
738 .parent = &cxo_clk_src.c,
739 .base = &virt_bases[MMSS_BASE],
740 .c = {
741 .dbg_name = "mmpll3_clk_src",
742 .rate = 1000000000,
743 .ops = &clk_ops_local_pll,
Vikram Mulukutla08aae612012-07-24 12:34:44 -0700744 .warned = true,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700745 CLK_INIT(mmpll3_clk_src.c),
746 },
747};
748
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700749static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
750static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
751static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
752static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
753static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
754static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
755
756static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
757static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
758static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
759static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
760static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
761
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530762static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
763static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
764static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
765static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
766
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700767static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
768static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
769
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700770static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
771 F(125000000, gpll0, 1, 5, 24),
772 F_END
773};
774
775static struct rcg_clk usb30_master_clk_src = {
776 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
777 .set_rate = set_rate_mnd,
778 .freq_tbl = ftbl_gcc_usb30_master_clk,
779 .current_freq = &rcg_dummy_freq,
780 .base = &virt_bases[GCC_BASE],
781 .c = {
782 .dbg_name = "usb30_master_clk_src",
783 .ops = &clk_ops_rcg_mnd,
784 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
785 CLK_INIT(usb30_master_clk_src.c),
786 },
787};
788
789static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
790 F( 960000, cxo, 10, 1, 2),
791 F( 4800000, cxo, 4, 0, 0),
792 F( 9600000, cxo, 2, 0, 0),
793 F(15000000, gpll0, 10, 1, 4),
794 F(19200000, cxo, 1, 0, 0),
795 F(25000000, gpll0, 12, 1, 2),
796 F(50000000, gpll0, 12, 0, 0),
797 F_END
798};
799
800static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
801 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
802 .set_rate = set_rate_mnd,
803 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
804 .current_freq = &rcg_dummy_freq,
805 .base = &virt_bases[GCC_BASE],
806 .c = {
807 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
808 .ops = &clk_ops_rcg_mnd,
809 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
810 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
811 },
812};
813
814static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
815 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
816 .set_rate = set_rate_mnd,
817 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
818 .current_freq = &rcg_dummy_freq,
819 .base = &virt_bases[GCC_BASE],
820 .c = {
821 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
822 .ops = &clk_ops_rcg_mnd,
823 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
824 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
825 },
826};
827
828static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
829 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
830 .set_rate = set_rate_mnd,
831 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
832 .current_freq = &rcg_dummy_freq,
833 .base = &virt_bases[GCC_BASE],
834 .c = {
835 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
836 .ops = &clk_ops_rcg_mnd,
837 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
838 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
839 },
840};
841
842static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
843 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
844 .set_rate = set_rate_mnd,
845 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
846 .current_freq = &rcg_dummy_freq,
847 .base = &virt_bases[GCC_BASE],
848 .c = {
849 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
850 .ops = &clk_ops_rcg_mnd,
851 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
852 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
853 },
854};
855
856static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
857 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
858 .set_rate = set_rate_mnd,
859 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
860 .current_freq = &rcg_dummy_freq,
861 .base = &virt_bases[GCC_BASE],
862 .c = {
863 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
864 .ops = &clk_ops_rcg_mnd,
865 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
866 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
867 },
868};
869
870static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
871 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
872 .set_rate = set_rate_mnd,
873 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
874 .current_freq = &rcg_dummy_freq,
875 .base = &virt_bases[GCC_BASE],
876 .c = {
877 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
878 .ops = &clk_ops_rcg_mnd,
879 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
880 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
881 },
882};
883
884static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
885 F( 3686400, gpll0, 1, 96, 15625),
886 F( 7372800, gpll0, 1, 192, 15625),
887 F(14745600, gpll0, 1, 384, 15625),
888 F(16000000, gpll0, 5, 2, 15),
889 F(19200000, cxo, 1, 0, 0),
890 F(24000000, gpll0, 5, 1, 5),
891 F(32000000, gpll0, 1, 4, 75),
892 F(40000000, gpll0, 15, 0, 0),
893 F(46400000, gpll0, 1, 29, 375),
894 F(48000000, gpll0, 12.5, 0, 0),
895 F(51200000, gpll0, 1, 32, 375),
896 F(56000000, gpll0, 1, 7, 75),
897 F(58982400, gpll0, 1, 1536, 15625),
898 F(60000000, gpll0, 10, 0, 0),
899 F_END
900};
901
902static struct rcg_clk blsp1_uart1_apps_clk_src = {
903 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
904 .set_rate = set_rate_mnd,
905 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
906 .current_freq = &rcg_dummy_freq,
907 .base = &virt_bases[GCC_BASE],
908 .c = {
909 .dbg_name = "blsp1_uart1_apps_clk_src",
910 .ops = &clk_ops_rcg_mnd,
911 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
912 CLK_INIT(blsp1_uart1_apps_clk_src.c),
913 },
914};
915
916static struct rcg_clk blsp1_uart2_apps_clk_src = {
917 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
918 .set_rate = set_rate_mnd,
919 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
920 .current_freq = &rcg_dummy_freq,
921 .base = &virt_bases[GCC_BASE],
922 .c = {
923 .dbg_name = "blsp1_uart2_apps_clk_src",
924 .ops = &clk_ops_rcg_mnd,
925 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
926 CLK_INIT(blsp1_uart2_apps_clk_src.c),
927 },
928};
929
930static struct rcg_clk blsp1_uart3_apps_clk_src = {
931 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
932 .set_rate = set_rate_mnd,
933 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
934 .current_freq = &rcg_dummy_freq,
935 .base = &virt_bases[GCC_BASE],
936 .c = {
937 .dbg_name = "blsp1_uart3_apps_clk_src",
938 .ops = &clk_ops_rcg_mnd,
939 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
940 CLK_INIT(blsp1_uart3_apps_clk_src.c),
941 },
942};
943
944static struct rcg_clk blsp1_uart4_apps_clk_src = {
945 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
946 .set_rate = set_rate_mnd,
947 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
948 .current_freq = &rcg_dummy_freq,
949 .base = &virt_bases[GCC_BASE],
950 .c = {
951 .dbg_name = "blsp1_uart4_apps_clk_src",
952 .ops = &clk_ops_rcg_mnd,
953 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
954 CLK_INIT(blsp1_uart4_apps_clk_src.c),
955 },
956};
957
958static struct rcg_clk blsp1_uart5_apps_clk_src = {
959 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
960 .set_rate = set_rate_mnd,
961 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
962 .current_freq = &rcg_dummy_freq,
963 .base = &virt_bases[GCC_BASE],
964 .c = {
965 .dbg_name = "blsp1_uart5_apps_clk_src",
966 .ops = &clk_ops_rcg_mnd,
967 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
968 CLK_INIT(blsp1_uart5_apps_clk_src.c),
969 },
970};
971
972static struct rcg_clk blsp1_uart6_apps_clk_src = {
973 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
974 .set_rate = set_rate_mnd,
975 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
976 .current_freq = &rcg_dummy_freq,
977 .base = &virt_bases[GCC_BASE],
978 .c = {
979 .dbg_name = "blsp1_uart6_apps_clk_src",
980 .ops = &clk_ops_rcg_mnd,
981 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
982 CLK_INIT(blsp1_uart6_apps_clk_src.c),
983 },
984};
985
986static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
987 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
988 .set_rate = set_rate_mnd,
989 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
990 .current_freq = &rcg_dummy_freq,
991 .base = &virt_bases[GCC_BASE],
992 .c = {
993 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
994 .ops = &clk_ops_rcg_mnd,
995 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
996 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
997 },
998};
999
1000static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1001 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1002 .set_rate = set_rate_mnd,
1003 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1004 .current_freq = &rcg_dummy_freq,
1005 .base = &virt_bases[GCC_BASE],
1006 .c = {
1007 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1008 .ops = &clk_ops_rcg_mnd,
1009 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1010 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1011 },
1012};
1013
1014static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1015 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1016 .set_rate = set_rate_mnd,
1017 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1018 .current_freq = &rcg_dummy_freq,
1019 .base = &virt_bases[GCC_BASE],
1020 .c = {
1021 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1022 .ops = &clk_ops_rcg_mnd,
1023 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1024 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1025 },
1026};
1027
1028static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1029 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1030 .set_rate = set_rate_mnd,
1031 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1032 .current_freq = &rcg_dummy_freq,
1033 .base = &virt_bases[GCC_BASE],
1034 .c = {
1035 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1036 .ops = &clk_ops_rcg_mnd,
1037 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1038 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1039 },
1040};
1041
1042static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1043 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1044 .set_rate = set_rate_mnd,
1045 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1046 .current_freq = &rcg_dummy_freq,
1047 .base = &virt_bases[GCC_BASE],
1048 .c = {
1049 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1050 .ops = &clk_ops_rcg_mnd,
1051 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1052 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1053 },
1054};
1055
1056static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1057 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1058 .set_rate = set_rate_mnd,
1059 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1060 .current_freq = &rcg_dummy_freq,
1061 .base = &virt_bases[GCC_BASE],
1062 .c = {
1063 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1064 .ops = &clk_ops_rcg_mnd,
1065 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1066 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1067 },
1068};
1069
1070static struct rcg_clk blsp2_uart1_apps_clk_src = {
1071 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1072 .set_rate = set_rate_mnd,
1073 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1074 .current_freq = &rcg_dummy_freq,
1075 .base = &virt_bases[GCC_BASE],
1076 .c = {
1077 .dbg_name = "blsp2_uart1_apps_clk_src",
1078 .ops = &clk_ops_rcg_mnd,
1079 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1080 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1081 },
1082};
1083
1084static struct rcg_clk blsp2_uart2_apps_clk_src = {
1085 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1086 .set_rate = set_rate_mnd,
1087 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1088 .current_freq = &rcg_dummy_freq,
1089 .base = &virt_bases[GCC_BASE],
1090 .c = {
1091 .dbg_name = "blsp2_uart2_apps_clk_src",
1092 .ops = &clk_ops_rcg_mnd,
1093 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1094 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1095 },
1096};
1097
1098static struct rcg_clk blsp2_uart3_apps_clk_src = {
1099 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1100 .set_rate = set_rate_mnd,
1101 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1102 .current_freq = &rcg_dummy_freq,
1103 .base = &virt_bases[GCC_BASE],
1104 .c = {
1105 .dbg_name = "blsp2_uart3_apps_clk_src",
1106 .ops = &clk_ops_rcg_mnd,
1107 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1108 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1109 },
1110};
1111
1112static struct rcg_clk blsp2_uart4_apps_clk_src = {
1113 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1114 .set_rate = set_rate_mnd,
1115 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1116 .current_freq = &rcg_dummy_freq,
1117 .base = &virt_bases[GCC_BASE],
1118 .c = {
1119 .dbg_name = "blsp2_uart4_apps_clk_src",
1120 .ops = &clk_ops_rcg_mnd,
1121 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1122 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1123 },
1124};
1125
1126static struct rcg_clk blsp2_uart5_apps_clk_src = {
1127 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1128 .set_rate = set_rate_mnd,
1129 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1130 .current_freq = &rcg_dummy_freq,
1131 .base = &virt_bases[GCC_BASE],
1132 .c = {
1133 .dbg_name = "blsp2_uart5_apps_clk_src",
1134 .ops = &clk_ops_rcg_mnd,
1135 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1136 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1137 },
1138};
1139
1140static struct rcg_clk blsp2_uart6_apps_clk_src = {
1141 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1142 .set_rate = set_rate_mnd,
1143 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1144 .current_freq = &rcg_dummy_freq,
1145 .base = &virt_bases[GCC_BASE],
1146 .c = {
1147 .dbg_name = "blsp2_uart6_apps_clk_src",
1148 .ops = &clk_ops_rcg_mnd,
1149 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1150 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1151 },
1152};
1153
1154static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1155 F( 50000000, gpll0, 12, 0, 0),
1156 F(100000000, gpll0, 6, 0, 0),
1157 F_END
1158};
1159
1160static struct rcg_clk ce1_clk_src = {
1161 .cmd_rcgr_reg = CE1_CMD_RCGR,
1162 .set_rate = set_rate_hid,
1163 .freq_tbl = ftbl_gcc_ce1_clk,
1164 .current_freq = &rcg_dummy_freq,
1165 .base = &virt_bases[GCC_BASE],
1166 .c = {
1167 .dbg_name = "ce1_clk_src",
1168 .ops = &clk_ops_rcg,
1169 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1170 CLK_INIT(ce1_clk_src.c),
1171 },
1172};
1173
1174static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1175 F( 50000000, gpll0, 12, 0, 0),
1176 F(100000000, gpll0, 6, 0, 0),
1177 F_END
1178};
1179
1180static struct rcg_clk ce2_clk_src = {
1181 .cmd_rcgr_reg = CE2_CMD_RCGR,
1182 .set_rate = set_rate_hid,
1183 .freq_tbl = ftbl_gcc_ce2_clk,
1184 .current_freq = &rcg_dummy_freq,
1185 .base = &virt_bases[GCC_BASE],
1186 .c = {
1187 .dbg_name = "ce2_clk_src",
1188 .ops = &clk_ops_rcg,
1189 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1190 CLK_INIT(ce2_clk_src.c),
1191 },
1192};
1193
1194static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1195 F(19200000, cxo, 1, 0, 0),
1196 F_END
1197};
1198
1199static struct rcg_clk gp1_clk_src = {
1200 .cmd_rcgr_reg = GP1_CMD_RCGR,
1201 .set_rate = set_rate_mnd,
1202 .freq_tbl = ftbl_gcc_gp_clk,
1203 .current_freq = &rcg_dummy_freq,
1204 .base = &virt_bases[GCC_BASE],
1205 .c = {
1206 .dbg_name = "gp1_clk_src",
1207 .ops = &clk_ops_rcg_mnd,
1208 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1209 CLK_INIT(gp1_clk_src.c),
1210 },
1211};
1212
1213static struct rcg_clk gp2_clk_src = {
1214 .cmd_rcgr_reg = GP2_CMD_RCGR,
1215 .set_rate = set_rate_mnd,
1216 .freq_tbl = ftbl_gcc_gp_clk,
1217 .current_freq = &rcg_dummy_freq,
1218 .base = &virt_bases[GCC_BASE],
1219 .c = {
1220 .dbg_name = "gp2_clk_src",
1221 .ops = &clk_ops_rcg_mnd,
1222 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1223 CLK_INIT(gp2_clk_src.c),
1224 },
1225};
1226
1227static struct rcg_clk gp3_clk_src = {
1228 .cmd_rcgr_reg = GP3_CMD_RCGR,
1229 .set_rate = set_rate_mnd,
1230 .freq_tbl = ftbl_gcc_gp_clk,
1231 .current_freq = &rcg_dummy_freq,
1232 .base = &virt_bases[GCC_BASE],
1233 .c = {
1234 .dbg_name = "gp3_clk_src",
1235 .ops = &clk_ops_rcg_mnd,
1236 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1237 CLK_INIT(gp3_clk_src.c),
1238 },
1239};
1240
1241static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1242 F(60000000, gpll0, 10, 0, 0),
1243 F_END
1244};
1245
1246static struct rcg_clk pdm2_clk_src = {
1247 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1248 .set_rate = set_rate_hid,
1249 .freq_tbl = ftbl_gcc_pdm2_clk,
1250 .current_freq = &rcg_dummy_freq,
1251 .base = &virt_bases[GCC_BASE],
1252 .c = {
1253 .dbg_name = "pdm2_clk_src",
1254 .ops = &clk_ops_rcg,
1255 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1256 CLK_INIT(pdm2_clk_src.c),
1257 },
1258};
1259
1260static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1261 F( 144000, cxo, 16, 3, 25),
1262 F( 400000, cxo, 12, 1, 4),
1263 F( 20000000, gpll0, 15, 1, 2),
1264 F( 25000000, gpll0, 12, 1, 2),
1265 F( 50000000, gpll0, 12, 0, 0),
1266 F(100000000, gpll0, 6, 0, 0),
1267 F(200000000, gpll0, 3, 0, 0),
1268 F_END
1269};
1270
1271static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1272 F( 144000, cxo, 16, 3, 25),
1273 F( 400000, cxo, 12, 1, 4),
1274 F( 20000000, gpll0, 15, 1, 2),
1275 F( 25000000, gpll0, 12, 1, 2),
1276 F( 50000000, gpll0, 12, 0, 0),
1277 F(100000000, gpll0, 6, 0, 0),
1278 F_END
1279};
1280
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001281static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1282 F( 400000, cxo, 12, 1, 4),
1283 F( 19200000, cxo, 1, 0, 0),
1284 F_END
1285};
1286
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001287static struct rcg_clk sdcc1_apps_clk_src = {
1288 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1289 .set_rate = set_rate_mnd,
1290 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1291 .current_freq = &rcg_dummy_freq,
1292 .base = &virt_bases[GCC_BASE],
1293 .c = {
1294 .dbg_name = "sdcc1_apps_clk_src",
1295 .ops = &clk_ops_rcg_mnd,
1296 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1297 CLK_INIT(sdcc1_apps_clk_src.c),
1298 },
1299};
1300
1301static struct rcg_clk sdcc2_apps_clk_src = {
1302 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1303 .set_rate = set_rate_mnd,
1304 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1305 .current_freq = &rcg_dummy_freq,
1306 .base = &virt_bases[GCC_BASE],
1307 .c = {
1308 .dbg_name = "sdcc2_apps_clk_src",
1309 .ops = &clk_ops_rcg_mnd,
1310 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1311 CLK_INIT(sdcc2_apps_clk_src.c),
1312 },
1313};
1314
1315static struct rcg_clk sdcc3_apps_clk_src = {
1316 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1317 .set_rate = set_rate_mnd,
1318 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1319 .current_freq = &rcg_dummy_freq,
1320 .base = &virt_bases[GCC_BASE],
1321 .c = {
1322 .dbg_name = "sdcc3_apps_clk_src",
1323 .ops = &clk_ops_rcg_mnd,
1324 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1325 CLK_INIT(sdcc3_apps_clk_src.c),
1326 },
1327};
1328
1329static struct rcg_clk sdcc4_apps_clk_src = {
1330 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1331 .set_rate = set_rate_mnd,
1332 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1333 .current_freq = &rcg_dummy_freq,
1334 .base = &virt_bases[GCC_BASE],
1335 .c = {
1336 .dbg_name = "sdcc4_apps_clk_src",
1337 .ops = &clk_ops_rcg_mnd,
1338 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1339 CLK_INIT(sdcc4_apps_clk_src.c),
1340 },
1341};
1342
1343static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1344 F(105000, cxo, 2, 1, 91),
1345 F_END
1346};
1347
1348static struct rcg_clk tsif_ref_clk_src = {
1349 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1350 .set_rate = set_rate_mnd,
1351 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1352 .current_freq = &rcg_dummy_freq,
1353 .base = &virt_bases[GCC_BASE],
1354 .c = {
1355 .dbg_name = "tsif_ref_clk_src",
1356 .ops = &clk_ops_rcg_mnd,
1357 VDD_DIG_FMAX_MAP1(LOW, 105500),
1358 CLK_INIT(tsif_ref_clk_src.c),
1359 },
1360};
1361
1362static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1363 F(60000000, gpll0, 10, 0, 0),
1364 F_END
1365};
1366
1367static struct rcg_clk usb30_mock_utmi_clk_src = {
1368 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1369 .set_rate = set_rate_hid,
1370 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1371 .current_freq = &rcg_dummy_freq,
1372 .base = &virt_bases[GCC_BASE],
1373 .c = {
1374 .dbg_name = "usb30_mock_utmi_clk_src",
1375 .ops = &clk_ops_rcg,
1376 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1377 CLK_INIT(usb30_mock_utmi_clk_src.c),
1378 },
1379};
1380
1381static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1382 F(75000000, gpll0, 8, 0, 0),
1383 F_END
1384};
1385
1386static struct rcg_clk usb_hs_system_clk_src = {
1387 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1388 .set_rate = set_rate_hid,
1389 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1390 .current_freq = &rcg_dummy_freq,
1391 .base = &virt_bases[GCC_BASE],
1392 .c = {
1393 .dbg_name = "usb_hs_system_clk_src",
1394 .ops = &clk_ops_rcg,
1395 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1396 CLK_INIT(usb_hs_system_clk_src.c),
1397 },
1398};
1399
1400static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1401 F_HSIC(480000000, gpll1, 1, 0, 0),
1402 F_END
1403};
1404
1405static struct rcg_clk usb_hsic_clk_src = {
1406 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1407 .set_rate = set_rate_hid,
1408 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1409 .current_freq = &rcg_dummy_freq,
1410 .base = &virt_bases[GCC_BASE],
1411 .c = {
1412 .dbg_name = "usb_hsic_clk_src",
1413 .ops = &clk_ops_rcg,
1414 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1415 CLK_INIT(usb_hsic_clk_src.c),
1416 },
1417};
1418
1419static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1420 F(9600000, cxo, 2, 0, 0),
1421 F_END
1422};
1423
1424static struct rcg_clk usb_hsic_io_cal_clk_src = {
1425 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1426 .set_rate = set_rate_hid,
1427 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1428 .current_freq = &rcg_dummy_freq,
1429 .base = &virt_bases[GCC_BASE],
1430 .c = {
1431 .dbg_name = "usb_hsic_io_cal_clk_src",
1432 .ops = &clk_ops_rcg,
1433 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1434 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1435 },
1436};
1437
1438static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1439 F(75000000, gpll0, 8, 0, 0),
1440 F_END
1441};
1442
1443static struct rcg_clk usb_hsic_system_clk_src = {
1444 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1445 .set_rate = set_rate_hid,
1446 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1447 .current_freq = &rcg_dummy_freq,
1448 .base = &virt_bases[GCC_BASE],
1449 .c = {
1450 .dbg_name = "usb_hsic_system_clk_src",
1451 .ops = &clk_ops_rcg,
1452 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1453 CLK_INIT(usb_hsic_system_clk_src.c),
1454 },
1455};
1456
1457static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1458 .cbcr_reg = BAM_DMA_AHB_CBCR,
1459 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1460 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001461 .base = &virt_bases[GCC_BASE],
1462 .c = {
1463 .dbg_name = "gcc_bam_dma_ahb_clk",
1464 .ops = &clk_ops_vote,
1465 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1466 },
1467};
1468
1469static struct local_vote_clk gcc_blsp1_ahb_clk = {
1470 .cbcr_reg = BLSP1_AHB_CBCR,
1471 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1472 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001473 .base = &virt_bases[GCC_BASE],
1474 .c = {
1475 .dbg_name = "gcc_blsp1_ahb_clk",
1476 .ops = &clk_ops_vote,
1477 CLK_INIT(gcc_blsp1_ahb_clk.c),
1478 },
1479};
1480
1481static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1482 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1483 .parent = &cxo_clk_src.c,
1484 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001485 .base = &virt_bases[GCC_BASE],
1486 .c = {
1487 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1488 .ops = &clk_ops_branch,
1489 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1490 },
1491};
1492
1493static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1494 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1495 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001496 .base = &virt_bases[GCC_BASE],
1497 .c = {
1498 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1499 .ops = &clk_ops_branch,
1500 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1501 },
1502};
1503
1504static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1505 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1506 .parent = &cxo_clk_src.c,
1507 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001508 .base = &virt_bases[GCC_BASE],
1509 .c = {
1510 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1511 .ops = &clk_ops_branch,
1512 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1513 },
1514};
1515
1516static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1517 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1518 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001519 .base = &virt_bases[GCC_BASE],
1520 .c = {
1521 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1522 .ops = &clk_ops_branch,
1523 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1524 },
1525};
1526
1527static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1528 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1529 .parent = &cxo_clk_src.c,
1530 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001531 .base = &virt_bases[GCC_BASE],
1532 .c = {
1533 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1534 .ops = &clk_ops_branch,
1535 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1536 },
1537};
1538
1539static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1540 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1541 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001542 .base = &virt_bases[GCC_BASE],
1543 .c = {
1544 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1545 .ops = &clk_ops_branch,
1546 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1547 },
1548};
1549
1550static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1551 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1552 .parent = &cxo_clk_src.c,
1553 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001554 .base = &virt_bases[GCC_BASE],
1555 .c = {
1556 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1557 .ops = &clk_ops_branch,
1558 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1559 },
1560};
1561
1562static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1563 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1564 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001565 .base = &virt_bases[GCC_BASE],
1566 .c = {
1567 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1568 .ops = &clk_ops_branch,
1569 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1570 },
1571};
1572
1573static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1574 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1575 .parent = &cxo_clk_src.c,
1576 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001577 .base = &virt_bases[GCC_BASE],
1578 .c = {
1579 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1580 .ops = &clk_ops_branch,
1581 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1582 },
1583};
1584
1585static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1586 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1587 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001588 .base = &virt_bases[GCC_BASE],
1589 .c = {
1590 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1591 .ops = &clk_ops_branch,
1592 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1593 },
1594};
1595
1596static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1597 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1598 .parent = &cxo_clk_src.c,
1599 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001600 .base = &virt_bases[GCC_BASE],
1601 .c = {
1602 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1603 .ops = &clk_ops_branch,
1604 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1605 },
1606};
1607
1608static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1609 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1610 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001611 .base = &virt_bases[GCC_BASE],
1612 .c = {
1613 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1614 .ops = &clk_ops_branch,
1615 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1616 },
1617};
1618
1619static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1620 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1621 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001622 .base = &virt_bases[GCC_BASE],
1623 .c = {
1624 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1625 .ops = &clk_ops_branch,
1626 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1627 },
1628};
1629
1630static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1631 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1632 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001633 .base = &virt_bases[GCC_BASE],
1634 .c = {
1635 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1636 .ops = &clk_ops_branch,
1637 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1638 },
1639};
1640
1641static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1642 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1643 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001644 .base = &virt_bases[GCC_BASE],
1645 .c = {
1646 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1647 .ops = &clk_ops_branch,
1648 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1649 },
1650};
1651
1652static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1653 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1654 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001655 .base = &virt_bases[GCC_BASE],
1656 .c = {
1657 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1658 .ops = &clk_ops_branch,
1659 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1660 },
1661};
1662
1663static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1664 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1665 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001666 .base = &virt_bases[GCC_BASE],
1667 .c = {
1668 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1669 .ops = &clk_ops_branch,
1670 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1671 },
1672};
1673
1674static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1675 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1676 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001677 .base = &virt_bases[GCC_BASE],
1678 .c = {
1679 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1680 .ops = &clk_ops_branch,
1681 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1682 },
1683};
1684
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001685static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1686 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1687 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1688 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001689 .base = &virt_bases[GCC_BASE],
1690 .c = {
1691 .dbg_name = "gcc_boot_rom_ahb_clk",
1692 .ops = &clk_ops_vote,
1693 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1694 },
1695};
1696
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001697static struct local_vote_clk gcc_blsp2_ahb_clk = {
1698 .cbcr_reg = BLSP2_AHB_CBCR,
1699 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1700 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001701 .base = &virt_bases[GCC_BASE],
1702 .c = {
1703 .dbg_name = "gcc_blsp2_ahb_clk",
1704 .ops = &clk_ops_vote,
1705 CLK_INIT(gcc_blsp2_ahb_clk.c),
1706 },
1707};
1708
1709static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1710 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1711 .parent = &cxo_clk_src.c,
1712 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001713 .base = &virt_bases[GCC_BASE],
1714 .c = {
1715 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1716 .ops = &clk_ops_branch,
1717 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1718 },
1719};
1720
1721static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1722 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1723 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001724 .base = &virt_bases[GCC_BASE],
1725 .c = {
1726 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1727 .ops = &clk_ops_branch,
1728 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1729 },
1730};
1731
1732static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1733 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1734 .parent = &cxo_clk_src.c,
1735 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001736 .base = &virt_bases[GCC_BASE],
1737 .c = {
1738 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1739 .ops = &clk_ops_branch,
1740 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1741 },
1742};
1743
1744static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1745 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1746 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001747 .base = &virt_bases[GCC_BASE],
1748 .c = {
1749 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1750 .ops = &clk_ops_branch,
1751 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1752 },
1753};
1754
1755static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1756 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1757 .parent = &cxo_clk_src.c,
1758 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001759 .base = &virt_bases[GCC_BASE],
1760 .c = {
1761 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1762 .ops = &clk_ops_branch,
1763 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1764 },
1765};
1766
1767static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1768 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1769 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001770 .base = &virt_bases[GCC_BASE],
1771 .c = {
1772 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1773 .ops = &clk_ops_branch,
1774 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1775 },
1776};
1777
1778static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1779 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1780 .parent = &cxo_clk_src.c,
1781 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001782 .base = &virt_bases[GCC_BASE],
1783 .c = {
1784 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1785 .ops = &clk_ops_branch,
1786 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1787 },
1788};
1789
1790static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1791 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1792 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001793 .base = &virt_bases[GCC_BASE],
1794 .c = {
1795 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1796 .ops = &clk_ops_branch,
1797 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1798 },
1799};
1800
1801static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1802 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1803 .parent = &cxo_clk_src.c,
1804 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001805 .base = &virt_bases[GCC_BASE],
1806 .c = {
1807 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1808 .ops = &clk_ops_branch,
1809 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1810 },
1811};
1812
1813static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1814 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1815 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001816 .base = &virt_bases[GCC_BASE],
1817 .c = {
1818 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1819 .ops = &clk_ops_branch,
1820 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1821 },
1822};
1823
1824static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1825 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1826 .parent = &cxo_clk_src.c,
1827 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001828 .base = &virt_bases[GCC_BASE],
1829 .c = {
1830 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1831 .ops = &clk_ops_branch,
1832 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1833 },
1834};
1835
1836static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1837 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1838 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001839 .base = &virt_bases[GCC_BASE],
1840 .c = {
1841 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1842 .ops = &clk_ops_branch,
1843 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1844 },
1845};
1846
1847static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1848 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1849 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001850 .base = &virt_bases[GCC_BASE],
1851 .c = {
1852 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1853 .ops = &clk_ops_branch,
1854 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1855 },
1856};
1857
1858static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1859 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1860 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001861 .base = &virt_bases[GCC_BASE],
1862 .c = {
1863 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1864 .ops = &clk_ops_branch,
1865 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1866 },
1867};
1868
1869static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1870 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1871 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001872 .base = &virt_bases[GCC_BASE],
1873 .c = {
1874 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1875 .ops = &clk_ops_branch,
1876 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1877 },
1878};
1879
1880static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1881 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1882 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001883 .base = &virt_bases[GCC_BASE],
1884 .c = {
1885 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1886 .ops = &clk_ops_branch,
1887 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1888 },
1889};
1890
1891static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1892 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1893 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001894 .base = &virt_bases[GCC_BASE],
1895 .c = {
1896 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1897 .ops = &clk_ops_branch,
1898 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1899 },
1900};
1901
1902static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1903 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1904 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001905 .base = &virt_bases[GCC_BASE],
1906 .c = {
1907 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1908 .ops = &clk_ops_branch,
1909 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1910 },
1911};
1912
1913static struct local_vote_clk gcc_ce1_clk = {
1914 .cbcr_reg = CE1_CBCR,
1915 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1916 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001917 .base = &virt_bases[GCC_BASE],
1918 .c = {
1919 .dbg_name = "gcc_ce1_clk",
1920 .ops = &clk_ops_vote,
1921 CLK_INIT(gcc_ce1_clk.c),
1922 },
1923};
1924
1925static struct local_vote_clk gcc_ce1_ahb_clk = {
1926 .cbcr_reg = CE1_AHB_CBCR,
1927 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1928 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001929 .base = &virt_bases[GCC_BASE],
1930 .c = {
1931 .dbg_name = "gcc_ce1_ahb_clk",
1932 .ops = &clk_ops_vote,
1933 CLK_INIT(gcc_ce1_ahb_clk.c),
1934 },
1935};
1936
1937static struct local_vote_clk gcc_ce1_axi_clk = {
1938 .cbcr_reg = CE1_AXI_CBCR,
1939 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1940 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001941 .base = &virt_bases[GCC_BASE],
1942 .c = {
1943 .dbg_name = "gcc_ce1_axi_clk",
1944 .ops = &clk_ops_vote,
1945 CLK_INIT(gcc_ce1_axi_clk.c),
1946 },
1947};
1948
1949static struct local_vote_clk gcc_ce2_clk = {
1950 .cbcr_reg = CE2_CBCR,
1951 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1952 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001953 .base = &virt_bases[GCC_BASE],
1954 .c = {
1955 .dbg_name = "gcc_ce2_clk",
1956 .ops = &clk_ops_vote,
1957 CLK_INIT(gcc_ce2_clk.c),
1958 },
1959};
1960
1961static struct local_vote_clk gcc_ce2_ahb_clk = {
1962 .cbcr_reg = CE2_AHB_CBCR,
1963 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1964 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001965 .base = &virt_bases[GCC_BASE],
1966 .c = {
1967 .dbg_name = "gcc_ce1_ahb_clk",
1968 .ops = &clk_ops_vote,
1969 CLK_INIT(gcc_ce1_ahb_clk.c),
1970 },
1971};
1972
1973static struct local_vote_clk gcc_ce2_axi_clk = {
1974 .cbcr_reg = CE2_AXI_CBCR,
1975 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1976 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001977 .base = &virt_bases[GCC_BASE],
1978 .c = {
1979 .dbg_name = "gcc_ce1_axi_clk",
1980 .ops = &clk_ops_vote,
1981 CLK_INIT(gcc_ce2_axi_clk.c),
1982 },
1983};
1984
1985static struct branch_clk gcc_gp1_clk = {
1986 .cbcr_reg = GP1_CBCR,
1987 .parent = &gp1_clk_src.c,
1988 .base = &virt_bases[GCC_BASE],
1989 .c = {
1990 .dbg_name = "gcc_gp1_clk",
1991 .ops = &clk_ops_branch,
1992 CLK_INIT(gcc_gp1_clk.c),
1993 },
1994};
1995
1996static struct branch_clk gcc_gp2_clk = {
1997 .cbcr_reg = GP2_CBCR,
1998 .parent = &gp2_clk_src.c,
1999 .base = &virt_bases[GCC_BASE],
2000 .c = {
2001 .dbg_name = "gcc_gp2_clk",
2002 .ops = &clk_ops_branch,
2003 CLK_INIT(gcc_gp2_clk.c),
2004 },
2005};
2006
2007static struct branch_clk gcc_gp3_clk = {
2008 .cbcr_reg = GP3_CBCR,
2009 .parent = &gp3_clk_src.c,
2010 .base = &virt_bases[GCC_BASE],
2011 .c = {
2012 .dbg_name = "gcc_gp3_clk",
2013 .ops = &clk_ops_branch,
2014 CLK_INIT(gcc_gp3_clk.c),
2015 },
2016};
2017
2018static struct branch_clk gcc_pdm2_clk = {
2019 .cbcr_reg = PDM2_CBCR,
2020 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002021 .base = &virt_bases[GCC_BASE],
2022 .c = {
2023 .dbg_name = "gcc_pdm2_clk",
2024 .ops = &clk_ops_branch,
2025 CLK_INIT(gcc_pdm2_clk.c),
2026 },
2027};
2028
2029static struct branch_clk gcc_pdm_ahb_clk = {
2030 .cbcr_reg = PDM_AHB_CBCR,
2031 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002032 .base = &virt_bases[GCC_BASE],
2033 .c = {
2034 .dbg_name = "gcc_pdm_ahb_clk",
2035 .ops = &clk_ops_branch,
2036 CLK_INIT(gcc_pdm_ahb_clk.c),
2037 },
2038};
2039
2040static struct local_vote_clk gcc_prng_ahb_clk = {
2041 .cbcr_reg = PRNG_AHB_CBCR,
2042 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2043 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002044 .base = &virt_bases[GCC_BASE],
2045 .c = {
2046 .dbg_name = "gcc_prng_ahb_clk",
2047 .ops = &clk_ops_vote,
2048 CLK_INIT(gcc_prng_ahb_clk.c),
2049 },
2050};
2051
2052static struct branch_clk gcc_sdcc1_ahb_clk = {
2053 .cbcr_reg = SDCC1_AHB_CBCR,
2054 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002055 .base = &virt_bases[GCC_BASE],
2056 .c = {
2057 .dbg_name = "gcc_sdcc1_ahb_clk",
2058 .ops = &clk_ops_branch,
2059 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2060 },
2061};
2062
2063static struct branch_clk gcc_sdcc1_apps_clk = {
2064 .cbcr_reg = SDCC1_APPS_CBCR,
2065 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002066 .base = &virt_bases[GCC_BASE],
2067 .c = {
2068 .dbg_name = "gcc_sdcc1_apps_clk",
2069 .ops = &clk_ops_branch,
2070 CLK_INIT(gcc_sdcc1_apps_clk.c),
2071 },
2072};
2073
2074static struct branch_clk gcc_sdcc2_ahb_clk = {
2075 .cbcr_reg = SDCC2_AHB_CBCR,
2076 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002077 .base = &virt_bases[GCC_BASE],
2078 .c = {
2079 .dbg_name = "gcc_sdcc2_ahb_clk",
2080 .ops = &clk_ops_branch,
2081 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2082 },
2083};
2084
2085static struct branch_clk gcc_sdcc2_apps_clk = {
2086 .cbcr_reg = SDCC2_APPS_CBCR,
2087 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002088 .base = &virt_bases[GCC_BASE],
2089 .c = {
2090 .dbg_name = "gcc_sdcc2_apps_clk",
2091 .ops = &clk_ops_branch,
2092 CLK_INIT(gcc_sdcc2_apps_clk.c),
2093 },
2094};
2095
2096static struct branch_clk gcc_sdcc3_ahb_clk = {
2097 .cbcr_reg = SDCC3_AHB_CBCR,
2098 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002099 .base = &virt_bases[GCC_BASE],
2100 .c = {
2101 .dbg_name = "gcc_sdcc3_ahb_clk",
2102 .ops = &clk_ops_branch,
2103 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2104 },
2105};
2106
2107static struct branch_clk gcc_sdcc3_apps_clk = {
2108 .cbcr_reg = SDCC3_APPS_CBCR,
2109 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002110 .base = &virt_bases[GCC_BASE],
2111 .c = {
2112 .dbg_name = "gcc_sdcc3_apps_clk",
2113 .ops = &clk_ops_branch,
2114 CLK_INIT(gcc_sdcc3_apps_clk.c),
2115 },
2116};
2117
2118static struct branch_clk gcc_sdcc4_ahb_clk = {
2119 .cbcr_reg = SDCC4_AHB_CBCR,
2120 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002121 .base = &virt_bases[GCC_BASE],
2122 .c = {
2123 .dbg_name = "gcc_sdcc4_ahb_clk",
2124 .ops = &clk_ops_branch,
2125 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2126 },
2127};
2128
2129static struct branch_clk gcc_sdcc4_apps_clk = {
2130 .cbcr_reg = SDCC4_APPS_CBCR,
2131 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002132 .base = &virt_bases[GCC_BASE],
2133 .c = {
2134 .dbg_name = "gcc_sdcc4_apps_clk",
2135 .ops = &clk_ops_branch,
2136 CLK_INIT(gcc_sdcc4_apps_clk.c),
2137 },
2138};
2139
2140static struct branch_clk gcc_tsif_ahb_clk = {
2141 .cbcr_reg = TSIF_AHB_CBCR,
2142 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002143 .base = &virt_bases[GCC_BASE],
2144 .c = {
2145 .dbg_name = "gcc_tsif_ahb_clk",
2146 .ops = &clk_ops_branch,
2147 CLK_INIT(gcc_tsif_ahb_clk.c),
2148 },
2149};
2150
2151static struct branch_clk gcc_tsif_ref_clk = {
2152 .cbcr_reg = TSIF_REF_CBCR,
2153 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002154 .base = &virt_bases[GCC_BASE],
2155 .c = {
2156 .dbg_name = "gcc_tsif_ref_clk",
2157 .ops = &clk_ops_branch,
2158 CLK_INIT(gcc_tsif_ref_clk.c),
2159 },
2160};
2161
2162static struct branch_clk gcc_usb30_master_clk = {
2163 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002164 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002165 .parent = &usb30_master_clk_src.c,
2166 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002167 .base = &virt_bases[GCC_BASE],
2168 .c = {
2169 .dbg_name = "gcc_usb30_master_clk",
2170 .ops = &clk_ops_branch,
2171 CLK_INIT(gcc_usb30_master_clk.c),
2172 },
2173};
2174
2175static struct branch_clk gcc_usb30_mock_utmi_clk = {
2176 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2177 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002178 .base = &virt_bases[GCC_BASE],
2179 .c = {
2180 .dbg_name = "gcc_usb30_mock_utmi_clk",
2181 .ops = &clk_ops_branch,
2182 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2183 },
2184};
2185
2186static struct branch_clk gcc_usb_hs_ahb_clk = {
2187 .cbcr_reg = USB_HS_AHB_CBCR,
2188 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002189 .base = &virt_bases[GCC_BASE],
2190 .c = {
2191 .dbg_name = "gcc_usb_hs_ahb_clk",
2192 .ops = &clk_ops_branch,
2193 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2194 },
2195};
2196
2197static struct branch_clk gcc_usb_hs_system_clk = {
2198 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002199 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002200 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002201 .base = &virt_bases[GCC_BASE],
2202 .c = {
2203 .dbg_name = "gcc_usb_hs_system_clk",
2204 .ops = &clk_ops_branch,
2205 CLK_INIT(gcc_usb_hs_system_clk.c),
2206 },
2207};
2208
2209static struct branch_clk gcc_usb_hsic_ahb_clk = {
2210 .cbcr_reg = USB_HSIC_AHB_CBCR,
2211 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002212 .base = &virt_bases[GCC_BASE],
2213 .c = {
2214 .dbg_name = "gcc_usb_hsic_ahb_clk",
2215 .ops = &clk_ops_branch,
2216 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2217 },
2218};
2219
2220static struct branch_clk gcc_usb_hsic_clk = {
2221 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002222 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002223 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002224 .base = &virt_bases[GCC_BASE],
2225 .c = {
2226 .dbg_name = "gcc_usb_hsic_clk",
2227 .ops = &clk_ops_branch,
2228 CLK_INIT(gcc_usb_hsic_clk.c),
2229 },
2230};
2231
2232static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2233 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2234 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002235 .base = &virt_bases[GCC_BASE],
2236 .c = {
2237 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2238 .ops = &clk_ops_branch,
2239 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2240 },
2241};
2242
2243static struct branch_clk gcc_usb_hsic_system_clk = {
2244 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2245 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002246 .base = &virt_bases[GCC_BASE],
2247 .c = {
2248 .dbg_name = "gcc_usb_hsic_system_clk",
2249 .ops = &clk_ops_branch,
2250 CLK_INIT(gcc_usb_hsic_system_clk.c),
2251 },
2252};
2253
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002254struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2255 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2256 .has_sibling = 1,
2257 .base = &virt_bases[GCC_BASE],
2258 .c = {
2259 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2260 .ops = &clk_ops_branch,
2261 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2262 },
2263};
2264
2265struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2266 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2267 .has_sibling = 1,
2268 .base = &virt_bases[GCC_BASE],
2269 .c = {
2270 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2271 .ops = &clk_ops_branch,
2272 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2273 },
2274};
2275
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002276static struct branch_clk gcc_mss_cfg_ahb_clk = {
2277 .cbcr_reg = MSS_CFG_AHB_CBCR,
2278 .has_sibling = 1,
2279 .base = &virt_bases[GCC_BASE],
2280 .c = {
2281 .dbg_name = "gcc_mss_cfg_ahb_clk",
2282 .ops = &clk_ops_branch,
2283 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2284 },
2285};
2286
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002287static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002288 F_MM( 19200000, cxo, 1, 0, 0),
2289 F_MM(150000000, gpll0, 4, 0, 0),
2290 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002291 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002292 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002293 F_END
2294};
2295
2296static struct rcg_clk axi_clk_src = {
2297 .cmd_rcgr_reg = 0x5040,
2298 .set_rate = set_rate_hid,
2299 .freq_tbl = ftbl_mmss_axi_clk,
2300 .current_freq = &rcg_dummy_freq,
2301 .base = &virt_bases[MMSS_BASE],
2302 .c = {
2303 .dbg_name = "axi_clk_src",
2304 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002305 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2306 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002307 CLK_INIT(axi_clk_src.c),
2308 },
2309};
2310
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002311static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2312 F_MM( 19200000, cxo, 1, 0, 0),
2313 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002314 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002315 F_MM(400000000, mmpll0, 2, 0, 0),
2316 F_END
2317};
2318
2319struct rcg_clk ocmemnoc_clk_src = {
2320 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2321 .set_rate = set_rate_hid,
2322 .freq_tbl = ftbl_ocmemnoc_clk,
2323 .current_freq = &rcg_dummy_freq,
2324 .base = &virt_bases[MMSS_BASE],
2325 .c = {
2326 .dbg_name = "ocmemnoc_clk_src",
2327 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002328 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002329 HIGH, 400000000),
2330 CLK_INIT(ocmemnoc_clk_src.c),
2331 },
2332};
2333
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002334static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2335 F_MM(100000000, gpll0, 6, 0, 0),
2336 F_MM(200000000, mmpll0, 4, 0, 0),
2337 F_END
2338};
2339
2340static struct rcg_clk csi0_clk_src = {
2341 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2342 .set_rate = set_rate_hid,
2343 .freq_tbl = ftbl_camss_csi0_3_clk,
2344 .current_freq = &rcg_dummy_freq,
2345 .base = &virt_bases[MMSS_BASE],
2346 .c = {
2347 .dbg_name = "csi0_clk_src",
2348 .ops = &clk_ops_rcg,
2349 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2350 CLK_INIT(csi0_clk_src.c),
2351 },
2352};
2353
2354static struct rcg_clk csi1_clk_src = {
2355 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2356 .set_rate = set_rate_hid,
2357 .freq_tbl = ftbl_camss_csi0_3_clk,
2358 .current_freq = &rcg_dummy_freq,
2359 .base = &virt_bases[MMSS_BASE],
2360 .c = {
2361 .dbg_name = "csi1_clk_src",
2362 .ops = &clk_ops_rcg,
2363 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2364 CLK_INIT(csi1_clk_src.c),
2365 },
2366};
2367
2368static struct rcg_clk csi2_clk_src = {
2369 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2370 .set_rate = set_rate_hid,
2371 .freq_tbl = ftbl_camss_csi0_3_clk,
2372 .current_freq = &rcg_dummy_freq,
2373 .base = &virt_bases[MMSS_BASE],
2374 .c = {
2375 .dbg_name = "csi2_clk_src",
2376 .ops = &clk_ops_rcg,
2377 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2378 CLK_INIT(csi2_clk_src.c),
2379 },
2380};
2381
2382static struct rcg_clk csi3_clk_src = {
2383 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2384 .set_rate = set_rate_hid,
2385 .freq_tbl = ftbl_camss_csi0_3_clk,
2386 .current_freq = &rcg_dummy_freq,
2387 .base = &virt_bases[MMSS_BASE],
2388 .c = {
2389 .dbg_name = "csi3_clk_src",
2390 .ops = &clk_ops_rcg,
2391 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2392 CLK_INIT(csi3_clk_src.c),
2393 },
2394};
2395
2396static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2397 F_MM( 37500000, gpll0, 16, 0, 0),
2398 F_MM( 50000000, gpll0, 12, 0, 0),
2399 F_MM( 60000000, gpll0, 10, 0, 0),
2400 F_MM( 80000000, gpll0, 7.5, 0, 0),
2401 F_MM(100000000, gpll0, 6, 0, 0),
2402 F_MM(109090000, gpll0, 5.5, 0, 0),
2403 F_MM(150000000, gpll0, 4, 0, 0),
2404 F_MM(200000000, gpll0, 3, 0, 0),
2405 F_MM(228570000, mmpll0, 3.5, 0, 0),
2406 F_MM(266670000, mmpll0, 3, 0, 0),
2407 F_MM(320000000, mmpll0, 2.5, 0, 0),
2408 F_END
2409};
2410
2411static struct rcg_clk vfe0_clk_src = {
2412 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2413 .set_rate = set_rate_hid,
2414 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2415 .current_freq = &rcg_dummy_freq,
2416 .base = &virt_bases[MMSS_BASE],
2417 .c = {
2418 .dbg_name = "vfe0_clk_src",
2419 .ops = &clk_ops_rcg,
2420 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2421 HIGH, 320000000),
2422 CLK_INIT(vfe0_clk_src.c),
2423 },
2424};
2425
2426static struct rcg_clk vfe1_clk_src = {
2427 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2428 .set_rate = set_rate_hid,
2429 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2430 .current_freq = &rcg_dummy_freq,
2431 .base = &virt_bases[MMSS_BASE],
2432 .c = {
2433 .dbg_name = "vfe1_clk_src",
2434 .ops = &clk_ops_rcg,
2435 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2436 HIGH, 320000000),
2437 CLK_INIT(vfe1_clk_src.c),
2438 },
2439};
2440
2441static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2442 F_MM( 37500000, gpll0, 16, 0, 0),
2443 F_MM( 60000000, gpll0, 10, 0, 0),
2444 F_MM( 75000000, gpll0, 8, 0, 0),
2445 F_MM( 85710000, gpll0, 7, 0, 0),
2446 F_MM(100000000, gpll0, 6, 0, 0),
2447 F_MM(133330000, mmpll0, 6, 0, 0),
2448 F_MM(160000000, mmpll0, 5, 0, 0),
2449 F_MM(200000000, mmpll0, 4, 0, 0),
2450 F_MM(266670000, mmpll0, 3, 0, 0),
2451 F_MM(320000000, mmpll0, 2.5, 0, 0),
2452 F_END
2453};
2454
2455static struct rcg_clk mdp_clk_src = {
2456 .cmd_rcgr_reg = MDP_CMD_RCGR,
2457 .set_rate = set_rate_hid,
2458 .freq_tbl = ftbl_mdss_mdp_clk,
2459 .current_freq = &rcg_dummy_freq,
2460 .base = &virt_bases[MMSS_BASE],
2461 .c = {
2462 .dbg_name = "mdp_clk_src",
2463 .ops = &clk_ops_rcg,
2464 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2465 HIGH, 320000000),
2466 CLK_INIT(mdp_clk_src.c),
2467 },
2468};
2469
2470static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2471 F_MM(19200000, cxo, 1, 0, 0),
2472 F_END
2473};
2474
2475static struct rcg_clk cci_clk_src = {
2476 .cmd_rcgr_reg = CCI_CMD_RCGR,
2477 .set_rate = set_rate_hid,
2478 .freq_tbl = ftbl_camss_cci_cci_clk,
2479 .current_freq = &rcg_dummy_freq,
2480 .base = &virt_bases[MMSS_BASE],
2481 .c = {
2482 .dbg_name = "cci_clk_src",
2483 .ops = &clk_ops_rcg,
2484 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2485 CLK_INIT(cci_clk_src.c),
2486 },
2487};
2488
2489static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2490 F_MM( 10000, cxo, 16, 1, 120),
2491 F_MM( 20000, cxo, 16, 1, 50),
2492 F_MM( 6000000, gpll0, 10, 1, 10),
2493 F_MM(12000000, gpll0, 10, 1, 5),
2494 F_MM(13000000, gpll0, 10, 13, 60),
2495 F_MM(24000000, gpll0, 5, 1, 5),
2496 F_END
2497};
2498
2499static struct rcg_clk mmss_gp0_clk_src = {
2500 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2501 .set_rate = set_rate_mnd,
2502 .freq_tbl = ftbl_camss_gp0_1_clk,
2503 .current_freq = &rcg_dummy_freq,
2504 .base = &virt_bases[MMSS_BASE],
2505 .c = {
2506 .dbg_name = "mmss_gp0_clk_src",
2507 .ops = &clk_ops_rcg_mnd,
2508 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2509 CLK_INIT(mmss_gp0_clk_src.c),
2510 },
2511};
2512
2513static struct rcg_clk mmss_gp1_clk_src = {
2514 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2515 .set_rate = set_rate_mnd,
2516 .freq_tbl = ftbl_camss_gp0_1_clk,
2517 .current_freq = &rcg_dummy_freq,
2518 .base = &virt_bases[MMSS_BASE],
2519 .c = {
2520 .dbg_name = "mmss_gp1_clk_src",
2521 .ops = &clk_ops_rcg_mnd,
2522 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2523 CLK_INIT(mmss_gp1_clk_src.c),
2524 },
2525};
2526
2527static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2528 F_MM( 75000000, gpll0, 8, 0, 0),
2529 F_MM(150000000, gpll0, 4, 0, 0),
2530 F_MM(200000000, gpll0, 3, 0, 0),
2531 F_MM(228570000, mmpll0, 3.5, 0, 0),
2532 F_MM(266670000, mmpll0, 3, 0, 0),
2533 F_MM(320000000, mmpll0, 2.5, 0, 0),
2534 F_END
2535};
2536
2537static struct rcg_clk jpeg0_clk_src = {
2538 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2539 .set_rate = set_rate_hid,
2540 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2541 .current_freq = &rcg_dummy_freq,
2542 .base = &virt_bases[MMSS_BASE],
2543 .c = {
2544 .dbg_name = "jpeg0_clk_src",
2545 .ops = &clk_ops_rcg,
2546 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2547 HIGH, 320000000),
2548 CLK_INIT(jpeg0_clk_src.c),
2549 },
2550};
2551
2552static struct rcg_clk jpeg1_clk_src = {
2553 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2554 .set_rate = set_rate_hid,
2555 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2556 .current_freq = &rcg_dummy_freq,
2557 .base = &virt_bases[MMSS_BASE],
2558 .c = {
2559 .dbg_name = "jpeg1_clk_src",
2560 .ops = &clk_ops_rcg,
2561 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2562 HIGH, 320000000),
2563 CLK_INIT(jpeg1_clk_src.c),
2564 },
2565};
2566
2567static struct rcg_clk jpeg2_clk_src = {
2568 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2569 .set_rate = set_rate_hid,
2570 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2571 .current_freq = &rcg_dummy_freq,
2572 .base = &virt_bases[MMSS_BASE],
2573 .c = {
2574 .dbg_name = "jpeg2_clk_src",
2575 .ops = &clk_ops_rcg,
2576 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2577 HIGH, 320000000),
2578 CLK_INIT(jpeg2_clk_src.c),
2579 },
2580};
2581
2582static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2583 F_MM(66670000, gpll0, 9, 0, 0),
2584 F_END
2585};
2586
2587static struct rcg_clk mclk0_clk_src = {
2588 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2589 .set_rate = set_rate_hid,
2590 .freq_tbl = ftbl_camss_mclk0_3_clk,
2591 .current_freq = &rcg_dummy_freq,
2592 .base = &virt_bases[MMSS_BASE],
2593 .c = {
2594 .dbg_name = "mclk0_clk_src",
2595 .ops = &clk_ops_rcg,
2596 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2597 CLK_INIT(mclk0_clk_src.c),
2598 },
2599};
2600
2601static struct rcg_clk mclk1_clk_src = {
2602 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2603 .set_rate = set_rate_hid,
2604 .freq_tbl = ftbl_camss_mclk0_3_clk,
2605 .current_freq = &rcg_dummy_freq,
2606 .base = &virt_bases[MMSS_BASE],
2607 .c = {
2608 .dbg_name = "mclk1_clk_src",
2609 .ops = &clk_ops_rcg,
2610 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2611 CLK_INIT(mclk1_clk_src.c),
2612 },
2613};
2614
2615static struct rcg_clk mclk2_clk_src = {
2616 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2617 .set_rate = set_rate_hid,
2618 .freq_tbl = ftbl_camss_mclk0_3_clk,
2619 .current_freq = &rcg_dummy_freq,
2620 .base = &virt_bases[MMSS_BASE],
2621 .c = {
2622 .dbg_name = "mclk2_clk_src",
2623 .ops = &clk_ops_rcg,
2624 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2625 CLK_INIT(mclk2_clk_src.c),
2626 },
2627};
2628
2629static struct rcg_clk mclk3_clk_src = {
2630 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2631 .set_rate = set_rate_hid,
2632 .freq_tbl = ftbl_camss_mclk0_3_clk,
2633 .current_freq = &rcg_dummy_freq,
2634 .base = &virt_bases[MMSS_BASE],
2635 .c = {
2636 .dbg_name = "mclk3_clk_src",
2637 .ops = &clk_ops_rcg,
2638 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2639 CLK_INIT(mclk3_clk_src.c),
2640 },
2641};
2642
2643static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2644 F_MM(100000000, gpll0, 6, 0, 0),
2645 F_MM(200000000, mmpll0, 4, 0, 0),
2646 F_END
2647};
2648
2649static struct rcg_clk csi0phytimer_clk_src = {
2650 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2651 .set_rate = set_rate_hid,
2652 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2653 .current_freq = &rcg_dummy_freq,
2654 .base = &virt_bases[MMSS_BASE],
2655 .c = {
2656 .dbg_name = "csi0phytimer_clk_src",
2657 .ops = &clk_ops_rcg,
2658 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2659 CLK_INIT(csi0phytimer_clk_src.c),
2660 },
2661};
2662
2663static struct rcg_clk csi1phytimer_clk_src = {
2664 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2665 .set_rate = set_rate_hid,
2666 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2667 .current_freq = &rcg_dummy_freq,
2668 .base = &virt_bases[MMSS_BASE],
2669 .c = {
2670 .dbg_name = "csi1phytimer_clk_src",
2671 .ops = &clk_ops_rcg,
2672 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2673 CLK_INIT(csi1phytimer_clk_src.c),
2674 },
2675};
2676
2677static struct rcg_clk csi2phytimer_clk_src = {
2678 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2679 .set_rate = set_rate_hid,
2680 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2681 .current_freq = &rcg_dummy_freq,
2682 .base = &virt_bases[MMSS_BASE],
2683 .c = {
2684 .dbg_name = "csi2phytimer_clk_src",
2685 .ops = &clk_ops_rcg,
2686 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2687 CLK_INIT(csi2phytimer_clk_src.c),
2688 },
2689};
2690
2691static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2692 F_MM(150000000, gpll0, 4, 0, 0),
2693 F_MM(266670000, mmpll0, 3, 0, 0),
2694 F_MM(320000000, mmpll0, 2.5, 0, 0),
2695 F_END
2696};
2697
2698static struct rcg_clk cpp_clk_src = {
2699 .cmd_rcgr_reg = CPP_CMD_RCGR,
2700 .set_rate = set_rate_hid,
2701 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2702 .current_freq = &rcg_dummy_freq,
2703 .base = &virt_bases[MMSS_BASE],
2704 .c = {
2705 .dbg_name = "cpp_clk_src",
2706 .ops = &clk_ops_rcg,
2707 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2708 HIGH, 320000000),
2709 CLK_INIT(cpp_clk_src.c),
2710 },
2711};
2712
2713static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2714 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2715 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2716 F_END
2717};
2718
2719static struct rcg_clk byte0_clk_src = {
2720 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2721 .set_rate = set_rate_hid,
2722 .freq_tbl = ftbl_mdss_byte0_1_clk,
2723 .current_freq = &rcg_dummy_freq,
2724 .base = &virt_bases[MMSS_BASE],
2725 .c = {
2726 .dbg_name = "byte0_clk_src",
2727 .ops = &clk_ops_rcg,
2728 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2729 HIGH, 188000000),
2730 CLK_INIT(byte0_clk_src.c),
2731 },
2732};
2733
2734static struct rcg_clk byte1_clk_src = {
2735 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2736 .set_rate = set_rate_hid,
2737 .freq_tbl = ftbl_mdss_byte0_1_clk,
2738 .current_freq = &rcg_dummy_freq,
2739 .base = &virt_bases[MMSS_BASE],
2740 .c = {
2741 .dbg_name = "byte1_clk_src",
2742 .ops = &clk_ops_rcg,
2743 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2744 HIGH, 188000000),
2745 CLK_INIT(byte1_clk_src.c),
2746 },
2747};
2748
2749static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2750 F_MM(19200000, cxo, 1, 0, 0),
2751 F_END
2752};
2753
2754static struct rcg_clk edpaux_clk_src = {
2755 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2756 .set_rate = set_rate_hid,
2757 .freq_tbl = ftbl_mdss_edpaux_clk,
2758 .current_freq = &rcg_dummy_freq,
2759 .base = &virt_bases[MMSS_BASE],
2760 .c = {
2761 .dbg_name = "edpaux_clk_src",
2762 .ops = &clk_ops_rcg,
2763 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2764 CLK_INIT(edpaux_clk_src.c),
2765 },
2766};
2767
2768static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2769 F_MDSS(135000000, edppll_270, 2, 0, 0),
2770 F_MDSS(270000000, edppll_270, 11, 0, 0),
2771 F_END
2772};
2773
2774static struct rcg_clk edplink_clk_src = {
2775 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2776 .set_rate = set_rate_hid,
2777 .freq_tbl = ftbl_mdss_edplink_clk,
2778 .current_freq = &rcg_dummy_freq,
2779 .base = &virt_bases[MMSS_BASE],
2780 .c = {
2781 .dbg_name = "edplink_clk_src",
2782 .ops = &clk_ops_rcg,
2783 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2784 CLK_INIT(edplink_clk_src.c),
2785 },
2786};
2787
2788static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2789 F_MDSS(175000000, edppll_350, 2, 0, 0),
2790 F_MDSS(350000000, edppll_350, 11, 0, 0),
2791 F_END
2792};
2793
2794static struct rcg_clk edppixel_clk_src = {
2795 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2796 .set_rate = set_rate_mnd,
2797 .freq_tbl = ftbl_mdss_edppixel_clk,
2798 .current_freq = &rcg_dummy_freq,
2799 .base = &virt_bases[MMSS_BASE],
2800 .c = {
2801 .dbg_name = "edppixel_clk_src",
2802 .ops = &clk_ops_rcg_mnd,
2803 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2804 CLK_INIT(edppixel_clk_src.c),
2805 },
2806};
2807
2808static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2809 F_MM(19200000, cxo, 1, 0, 0),
2810 F_END
2811};
2812
2813static struct rcg_clk esc0_clk_src = {
2814 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2815 .set_rate = set_rate_hid,
2816 .freq_tbl = ftbl_mdss_esc0_1_clk,
2817 .current_freq = &rcg_dummy_freq,
2818 .base = &virt_bases[MMSS_BASE],
2819 .c = {
2820 .dbg_name = "esc0_clk_src",
2821 .ops = &clk_ops_rcg,
2822 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2823 CLK_INIT(esc0_clk_src.c),
2824 },
2825};
2826
2827static struct rcg_clk esc1_clk_src = {
2828 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2829 .set_rate = set_rate_hid,
2830 .freq_tbl = ftbl_mdss_esc0_1_clk,
2831 .current_freq = &rcg_dummy_freq,
2832 .base = &virt_bases[MMSS_BASE],
2833 .c = {
2834 .dbg_name = "esc1_clk_src",
2835 .ops = &clk_ops_rcg,
2836 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2837 CLK_INIT(esc1_clk_src.c),
2838 },
2839};
2840
2841static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2842 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2843 F_END
2844};
2845
2846static struct rcg_clk extpclk_clk_src = {
2847 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2848 .set_rate = set_rate_hid,
2849 .freq_tbl = ftbl_mdss_extpclk_clk,
2850 .current_freq = &rcg_dummy_freq,
2851 .base = &virt_bases[MMSS_BASE],
2852 .c = {
2853 .dbg_name = "extpclk_clk_src",
2854 .ops = &clk_ops_rcg,
2855 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2856 CLK_INIT(extpclk_clk_src.c),
2857 },
2858};
2859
2860static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2861 F_MDSS(19200000, cxo, 1, 0, 0),
2862 F_END
2863};
2864
2865static struct rcg_clk hdmi_clk_src = {
2866 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2867 .set_rate = set_rate_hid,
2868 .freq_tbl = ftbl_mdss_hdmi_clk,
2869 .current_freq = &rcg_dummy_freq,
2870 .base = &virt_bases[MMSS_BASE],
2871 .c = {
2872 .dbg_name = "hdmi_clk_src",
2873 .ops = &clk_ops_rcg,
2874 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2875 CLK_INIT(hdmi_clk_src.c),
2876 },
2877};
2878
2879static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2880 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2881 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2882 F_END
2883};
2884
2885static struct rcg_clk pclk0_clk_src = {
2886 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2887 .set_rate = set_rate_mnd,
2888 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2889 .current_freq = &rcg_dummy_freq,
2890 .base = &virt_bases[MMSS_BASE],
2891 .c = {
2892 .dbg_name = "pclk0_clk_src",
2893 .ops = &clk_ops_rcg_mnd,
2894 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2895 CLK_INIT(pclk0_clk_src.c),
2896 },
2897};
2898
2899static struct rcg_clk pclk1_clk_src = {
2900 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2901 .set_rate = set_rate_mnd,
2902 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2903 .current_freq = &rcg_dummy_freq,
2904 .base = &virt_bases[MMSS_BASE],
2905 .c = {
2906 .dbg_name = "pclk1_clk_src",
2907 .ops = &clk_ops_rcg_mnd,
2908 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2909 CLK_INIT(pclk1_clk_src.c),
2910 },
2911};
2912
2913static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2914 F_MDSS(19200000, cxo, 1, 0, 0),
2915 F_END
2916};
2917
2918static struct rcg_clk vsync_clk_src = {
2919 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2920 .set_rate = set_rate_hid,
2921 .freq_tbl = ftbl_mdss_vsync_clk,
2922 .current_freq = &rcg_dummy_freq,
2923 .base = &virt_bases[MMSS_BASE],
2924 .c = {
2925 .dbg_name = "vsync_clk_src",
2926 .ops = &clk_ops_rcg,
2927 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2928 CLK_INIT(vsync_clk_src.c),
2929 },
2930};
2931
2932static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2933 F_MM( 50000000, gpll0, 12, 0, 0),
2934 F_MM(100000000, gpll0, 6, 0, 0),
2935 F_MM(133330000, mmpll0, 6, 0, 0),
2936 F_MM(200000000, mmpll0, 4, 0, 0),
2937 F_MM(266670000, mmpll0, 3, 0, 0),
2938 F_MM(410000000, mmpll3, 2, 0, 0),
2939 F_END
2940};
2941
2942static struct rcg_clk vcodec0_clk_src = {
2943 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2944 .set_rate = set_rate_mnd,
2945 .freq_tbl = ftbl_venus0_vcodec0_clk,
2946 .current_freq = &rcg_dummy_freq,
2947 .base = &virt_bases[MMSS_BASE],
2948 .c = {
2949 .dbg_name = "vcodec0_clk_src",
2950 .ops = &clk_ops_rcg_mnd,
2951 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2952 HIGH, 410000000),
2953 CLK_INIT(vcodec0_clk_src.c),
2954 },
2955};
2956
2957static struct branch_clk camss_cci_cci_ahb_clk = {
2958 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002959 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002960 .base = &virt_bases[MMSS_BASE],
2961 .c = {
2962 .dbg_name = "camss_cci_cci_ahb_clk",
2963 .ops = &clk_ops_branch,
2964 CLK_INIT(camss_cci_cci_ahb_clk.c),
2965 },
2966};
2967
2968static struct branch_clk camss_cci_cci_clk = {
2969 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2970 .parent = &cci_clk_src.c,
2971 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002972 .base = &virt_bases[MMSS_BASE],
2973 .c = {
2974 .dbg_name = "camss_cci_cci_clk",
2975 .ops = &clk_ops_branch,
2976 CLK_INIT(camss_cci_cci_clk.c),
2977 },
2978};
2979
2980static struct branch_clk camss_csi0_ahb_clk = {
2981 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002982 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002983 .base = &virt_bases[MMSS_BASE],
2984 .c = {
2985 .dbg_name = "camss_csi0_ahb_clk",
2986 .ops = &clk_ops_branch,
2987 CLK_INIT(camss_csi0_ahb_clk.c),
2988 },
2989};
2990
2991static struct branch_clk camss_csi0_clk = {
2992 .cbcr_reg = CAMSS_CSI0_CBCR,
2993 .parent = &csi0_clk_src.c,
2994 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002995 .base = &virt_bases[MMSS_BASE],
2996 .c = {
2997 .dbg_name = "camss_csi0_clk",
2998 .ops = &clk_ops_branch,
2999 CLK_INIT(camss_csi0_clk.c),
3000 },
3001};
3002
3003static struct branch_clk camss_csi0phy_clk = {
3004 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3005 .parent = &csi0_clk_src.c,
3006 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003007 .base = &virt_bases[MMSS_BASE],
3008 .c = {
3009 .dbg_name = "camss_csi0phy_clk",
3010 .ops = &clk_ops_branch,
3011 CLK_INIT(camss_csi0phy_clk.c),
3012 },
3013};
3014
3015static struct branch_clk camss_csi0pix_clk = {
3016 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3017 .parent = &csi0_clk_src.c,
3018 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003019 .base = &virt_bases[MMSS_BASE],
3020 .c = {
3021 .dbg_name = "camss_csi0pix_clk",
3022 .ops = &clk_ops_branch,
3023 CLK_INIT(camss_csi0pix_clk.c),
3024 },
3025};
3026
3027static struct branch_clk camss_csi0rdi_clk = {
3028 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3029 .parent = &csi0_clk_src.c,
3030 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003031 .base = &virt_bases[MMSS_BASE],
3032 .c = {
3033 .dbg_name = "camss_csi0rdi_clk",
3034 .ops = &clk_ops_branch,
3035 CLK_INIT(camss_csi0rdi_clk.c),
3036 },
3037};
3038
3039static struct branch_clk camss_csi1_ahb_clk = {
3040 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003041 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003042 .base = &virt_bases[MMSS_BASE],
3043 .c = {
3044 .dbg_name = "camss_csi1_ahb_clk",
3045 .ops = &clk_ops_branch,
3046 CLK_INIT(camss_csi1_ahb_clk.c),
3047 },
3048};
3049
3050static struct branch_clk camss_csi1_clk = {
3051 .cbcr_reg = CAMSS_CSI1_CBCR,
3052 .parent = &csi1_clk_src.c,
3053 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003054 .base = &virt_bases[MMSS_BASE],
3055 .c = {
3056 .dbg_name = "camss_csi1_clk",
3057 .ops = &clk_ops_branch,
3058 CLK_INIT(camss_csi1_clk.c),
3059 },
3060};
3061
3062static struct branch_clk camss_csi1phy_clk = {
3063 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3064 .parent = &csi1_clk_src.c,
3065 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003066 .base = &virt_bases[MMSS_BASE],
3067 .c = {
3068 .dbg_name = "camss_csi1phy_clk",
3069 .ops = &clk_ops_branch,
3070 CLK_INIT(camss_csi1phy_clk.c),
3071 },
3072};
3073
3074static struct branch_clk camss_csi1pix_clk = {
3075 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3076 .parent = &csi1_clk_src.c,
3077 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003078 .base = &virt_bases[MMSS_BASE],
3079 .c = {
3080 .dbg_name = "camss_csi1pix_clk",
3081 .ops = &clk_ops_branch,
3082 CLK_INIT(camss_csi1pix_clk.c),
3083 },
3084};
3085
3086static struct branch_clk camss_csi1rdi_clk = {
3087 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3088 .parent = &csi1_clk_src.c,
3089 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003090 .base = &virt_bases[MMSS_BASE],
3091 .c = {
3092 .dbg_name = "camss_csi1rdi_clk",
3093 .ops = &clk_ops_branch,
3094 CLK_INIT(camss_csi1rdi_clk.c),
3095 },
3096};
3097
3098static struct branch_clk camss_csi2_ahb_clk = {
3099 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003100 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003101 .base = &virt_bases[MMSS_BASE],
3102 .c = {
3103 .dbg_name = "camss_csi2_ahb_clk",
3104 .ops = &clk_ops_branch,
3105 CLK_INIT(camss_csi2_ahb_clk.c),
3106 },
3107};
3108
3109static struct branch_clk camss_csi2_clk = {
3110 .cbcr_reg = CAMSS_CSI2_CBCR,
3111 .parent = &csi2_clk_src.c,
3112 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003113 .base = &virt_bases[MMSS_BASE],
3114 .c = {
3115 .dbg_name = "camss_csi2_clk",
3116 .ops = &clk_ops_branch,
3117 CLK_INIT(camss_csi2_clk.c),
3118 },
3119};
3120
3121static struct branch_clk camss_csi2phy_clk = {
3122 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3123 .parent = &csi2_clk_src.c,
3124 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003125 .base = &virt_bases[MMSS_BASE],
3126 .c = {
3127 .dbg_name = "camss_csi2phy_clk",
3128 .ops = &clk_ops_branch,
3129 CLK_INIT(camss_csi2phy_clk.c),
3130 },
3131};
3132
3133static struct branch_clk camss_csi2pix_clk = {
3134 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3135 .parent = &csi2_clk_src.c,
3136 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003137 .base = &virt_bases[MMSS_BASE],
3138 .c = {
3139 .dbg_name = "camss_csi2pix_clk",
3140 .ops = &clk_ops_branch,
3141 CLK_INIT(camss_csi2pix_clk.c),
3142 },
3143};
3144
3145static struct branch_clk camss_csi2rdi_clk = {
3146 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3147 .parent = &csi2_clk_src.c,
3148 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003149 .base = &virt_bases[MMSS_BASE],
3150 .c = {
3151 .dbg_name = "camss_csi2rdi_clk",
3152 .ops = &clk_ops_branch,
3153 CLK_INIT(camss_csi2rdi_clk.c),
3154 },
3155};
3156
3157static struct branch_clk camss_csi3_ahb_clk = {
3158 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003159 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003160 .base = &virt_bases[MMSS_BASE],
3161 .c = {
3162 .dbg_name = "camss_csi3_ahb_clk",
3163 .ops = &clk_ops_branch,
3164 CLK_INIT(camss_csi3_ahb_clk.c),
3165 },
3166};
3167
3168static struct branch_clk camss_csi3_clk = {
3169 .cbcr_reg = CAMSS_CSI3_CBCR,
3170 .parent = &csi3_clk_src.c,
3171 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003172 .base = &virt_bases[MMSS_BASE],
3173 .c = {
3174 .dbg_name = "camss_csi3_clk",
3175 .ops = &clk_ops_branch,
3176 CLK_INIT(camss_csi3_clk.c),
3177 },
3178};
3179
3180static struct branch_clk camss_csi3phy_clk = {
3181 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3182 .parent = &csi3_clk_src.c,
3183 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003184 .base = &virt_bases[MMSS_BASE],
3185 .c = {
3186 .dbg_name = "camss_csi3phy_clk",
3187 .ops = &clk_ops_branch,
3188 CLK_INIT(camss_csi3phy_clk.c),
3189 },
3190};
3191
3192static struct branch_clk camss_csi3pix_clk = {
3193 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3194 .parent = &csi3_clk_src.c,
3195 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003196 .base = &virt_bases[MMSS_BASE],
3197 .c = {
3198 .dbg_name = "camss_csi3pix_clk",
3199 .ops = &clk_ops_branch,
3200 CLK_INIT(camss_csi3pix_clk.c),
3201 },
3202};
3203
3204static struct branch_clk camss_csi3rdi_clk = {
3205 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3206 .parent = &csi3_clk_src.c,
3207 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003208 .base = &virt_bases[MMSS_BASE],
3209 .c = {
3210 .dbg_name = "camss_csi3rdi_clk",
3211 .ops = &clk_ops_branch,
3212 CLK_INIT(camss_csi3rdi_clk.c),
3213 },
3214};
3215
3216static struct branch_clk camss_csi_vfe0_clk = {
3217 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3218 .parent = &vfe0_clk_src.c,
3219 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003220 .base = &virt_bases[MMSS_BASE],
3221 .c = {
3222 .dbg_name = "camss_csi_vfe0_clk",
3223 .ops = &clk_ops_branch,
3224 CLK_INIT(camss_csi_vfe0_clk.c),
3225 },
3226};
3227
3228static struct branch_clk camss_csi_vfe1_clk = {
3229 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3230 .parent = &vfe1_clk_src.c,
3231 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003232 .base = &virt_bases[MMSS_BASE],
3233 .c = {
3234 .dbg_name = "camss_csi_vfe1_clk",
3235 .ops = &clk_ops_branch,
3236 CLK_INIT(camss_csi_vfe1_clk.c),
3237 },
3238};
3239
3240static struct branch_clk camss_gp0_clk = {
3241 .cbcr_reg = CAMSS_GP0_CBCR,
3242 .parent = &mmss_gp0_clk_src.c,
3243 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003244 .base = &virt_bases[MMSS_BASE],
3245 .c = {
3246 .dbg_name = "camss_gp0_clk",
3247 .ops = &clk_ops_branch,
3248 CLK_INIT(camss_gp0_clk.c),
3249 },
3250};
3251
3252static struct branch_clk camss_gp1_clk = {
3253 .cbcr_reg = CAMSS_GP1_CBCR,
3254 .parent = &mmss_gp1_clk_src.c,
3255 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003256 .base = &virt_bases[MMSS_BASE],
3257 .c = {
3258 .dbg_name = "camss_gp1_clk",
3259 .ops = &clk_ops_branch,
3260 CLK_INIT(camss_gp1_clk.c),
3261 },
3262};
3263
3264static struct branch_clk camss_ispif_ahb_clk = {
3265 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003266 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003267 .base = &virt_bases[MMSS_BASE],
3268 .c = {
3269 .dbg_name = "camss_ispif_ahb_clk",
3270 .ops = &clk_ops_branch,
3271 CLK_INIT(camss_ispif_ahb_clk.c),
3272 },
3273};
3274
3275static struct branch_clk camss_jpeg_jpeg0_clk = {
3276 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3277 .parent = &jpeg0_clk_src.c,
3278 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003279 .base = &virt_bases[MMSS_BASE],
3280 .c = {
3281 .dbg_name = "camss_jpeg_jpeg0_clk",
3282 .ops = &clk_ops_branch,
3283 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3284 },
3285};
3286
3287static struct branch_clk camss_jpeg_jpeg1_clk = {
3288 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3289 .parent = &jpeg1_clk_src.c,
3290 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003291 .base = &virt_bases[MMSS_BASE],
3292 .c = {
3293 .dbg_name = "camss_jpeg_jpeg1_clk",
3294 .ops = &clk_ops_branch,
3295 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3296 },
3297};
3298
3299static struct branch_clk camss_jpeg_jpeg2_clk = {
3300 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3301 .parent = &jpeg2_clk_src.c,
3302 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003303 .base = &virt_bases[MMSS_BASE],
3304 .c = {
3305 .dbg_name = "camss_jpeg_jpeg2_clk",
3306 .ops = &clk_ops_branch,
3307 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3308 },
3309};
3310
3311static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3312 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003313 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003314 .base = &virt_bases[MMSS_BASE],
3315 .c = {
3316 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3317 .ops = &clk_ops_branch,
3318 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3319 },
3320};
3321
3322static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3323 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3324 .parent = &axi_clk_src.c,
3325 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003326 .base = &virt_bases[MMSS_BASE],
3327 .c = {
3328 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3329 .ops = &clk_ops_branch,
3330 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3331 },
3332};
3333
3334static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3335 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003336 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003337 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003338 .base = &virt_bases[MMSS_BASE],
3339 .c = {
3340 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3341 .ops = &clk_ops_branch,
3342 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3343 },
3344};
3345
3346static struct branch_clk camss_mclk0_clk = {
3347 .cbcr_reg = CAMSS_MCLK0_CBCR,
3348 .parent = &mclk0_clk_src.c,
3349 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003350 .base = &virt_bases[MMSS_BASE],
3351 .c = {
3352 .dbg_name = "camss_mclk0_clk",
3353 .ops = &clk_ops_branch,
3354 CLK_INIT(camss_mclk0_clk.c),
3355 },
3356};
3357
3358static struct branch_clk camss_mclk1_clk = {
3359 .cbcr_reg = CAMSS_MCLK1_CBCR,
3360 .parent = &mclk1_clk_src.c,
3361 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003362 .base = &virt_bases[MMSS_BASE],
3363 .c = {
3364 .dbg_name = "camss_mclk1_clk",
3365 .ops = &clk_ops_branch,
3366 CLK_INIT(camss_mclk1_clk.c),
3367 },
3368};
3369
3370static struct branch_clk camss_mclk2_clk = {
3371 .cbcr_reg = CAMSS_MCLK2_CBCR,
3372 .parent = &mclk2_clk_src.c,
3373 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003374 .base = &virt_bases[MMSS_BASE],
3375 .c = {
3376 .dbg_name = "camss_mclk2_clk",
3377 .ops = &clk_ops_branch,
3378 CLK_INIT(camss_mclk2_clk.c),
3379 },
3380};
3381
3382static struct branch_clk camss_mclk3_clk = {
3383 .cbcr_reg = CAMSS_MCLK3_CBCR,
3384 .parent = &mclk3_clk_src.c,
3385 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003386 .base = &virt_bases[MMSS_BASE],
3387 .c = {
3388 .dbg_name = "camss_mclk3_clk",
3389 .ops = &clk_ops_branch,
3390 CLK_INIT(camss_mclk3_clk.c),
3391 },
3392};
3393
3394static struct branch_clk camss_micro_ahb_clk = {
3395 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003396 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003397 .base = &virt_bases[MMSS_BASE],
3398 .c = {
3399 .dbg_name = "camss_micro_ahb_clk",
3400 .ops = &clk_ops_branch,
3401 CLK_INIT(camss_micro_ahb_clk.c),
3402 },
3403};
3404
3405static struct branch_clk camss_phy0_csi0phytimer_clk = {
3406 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3407 .parent = &csi0phytimer_clk_src.c,
3408 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003409 .base = &virt_bases[MMSS_BASE],
3410 .c = {
3411 .dbg_name = "camss_phy0_csi0phytimer_clk",
3412 .ops = &clk_ops_branch,
3413 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3414 },
3415};
3416
3417static struct branch_clk camss_phy1_csi1phytimer_clk = {
3418 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3419 .parent = &csi1phytimer_clk_src.c,
3420 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003421 .base = &virt_bases[MMSS_BASE],
3422 .c = {
3423 .dbg_name = "camss_phy1_csi1phytimer_clk",
3424 .ops = &clk_ops_branch,
3425 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3426 },
3427};
3428
3429static struct branch_clk camss_phy2_csi2phytimer_clk = {
3430 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3431 .parent = &csi2phytimer_clk_src.c,
3432 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003433 .base = &virt_bases[MMSS_BASE],
3434 .c = {
3435 .dbg_name = "camss_phy2_csi2phytimer_clk",
3436 .ops = &clk_ops_branch,
3437 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3438 },
3439};
3440
3441static struct branch_clk camss_top_ahb_clk = {
3442 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003443 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003444 .base = &virt_bases[MMSS_BASE],
3445 .c = {
3446 .dbg_name = "camss_top_ahb_clk",
3447 .ops = &clk_ops_branch,
3448 CLK_INIT(camss_top_ahb_clk.c),
3449 },
3450};
3451
3452static struct branch_clk camss_vfe_cpp_ahb_clk = {
3453 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003454 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003455 .base = &virt_bases[MMSS_BASE],
3456 .c = {
3457 .dbg_name = "camss_vfe_cpp_ahb_clk",
3458 .ops = &clk_ops_branch,
3459 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3460 },
3461};
3462
3463static struct branch_clk camss_vfe_cpp_clk = {
3464 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3465 .parent = &cpp_clk_src.c,
3466 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003467 .base = &virt_bases[MMSS_BASE],
3468 .c = {
3469 .dbg_name = "camss_vfe_cpp_clk",
3470 .ops = &clk_ops_branch,
3471 CLK_INIT(camss_vfe_cpp_clk.c),
3472 },
3473};
3474
3475static struct branch_clk camss_vfe_vfe0_clk = {
3476 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3477 .parent = &vfe0_clk_src.c,
3478 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003479 .base = &virt_bases[MMSS_BASE],
3480 .c = {
3481 .dbg_name = "camss_vfe_vfe0_clk",
3482 .ops = &clk_ops_branch,
3483 CLK_INIT(camss_vfe_vfe0_clk.c),
3484 },
3485};
3486
3487static struct branch_clk camss_vfe_vfe1_clk = {
3488 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3489 .parent = &vfe1_clk_src.c,
3490 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003491 .base = &virt_bases[MMSS_BASE],
3492 .c = {
3493 .dbg_name = "camss_vfe_vfe1_clk",
3494 .ops = &clk_ops_branch,
3495 CLK_INIT(camss_vfe_vfe1_clk.c),
3496 },
3497};
3498
3499static struct branch_clk camss_vfe_vfe_ahb_clk = {
3500 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003501 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003502 .base = &virt_bases[MMSS_BASE],
3503 .c = {
3504 .dbg_name = "camss_vfe_vfe_ahb_clk",
3505 .ops = &clk_ops_branch,
3506 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3507 },
3508};
3509
3510static struct branch_clk camss_vfe_vfe_axi_clk = {
3511 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3512 .parent = &axi_clk_src.c,
3513 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003514 .base = &virt_bases[MMSS_BASE],
3515 .c = {
3516 .dbg_name = "camss_vfe_vfe_axi_clk",
3517 .ops = &clk_ops_branch,
3518 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3519 },
3520};
3521
3522static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3523 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003524 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003525 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003526 .base = &virt_bases[MMSS_BASE],
3527 .c = {
3528 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3529 .ops = &clk_ops_branch,
3530 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3531 },
3532};
3533
3534static struct branch_clk mdss_ahb_clk = {
3535 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003536 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003537 .base = &virt_bases[MMSS_BASE],
3538 .c = {
3539 .dbg_name = "mdss_ahb_clk",
3540 .ops = &clk_ops_branch,
3541 CLK_INIT(mdss_ahb_clk.c),
3542 },
3543};
3544
3545static struct branch_clk mdss_axi_clk = {
3546 .cbcr_reg = MDSS_AXI_CBCR,
3547 .parent = &axi_clk_src.c,
3548 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003549 .base = &virt_bases[MMSS_BASE],
3550 .c = {
3551 .dbg_name = "mdss_axi_clk",
3552 .ops = &clk_ops_branch,
3553 CLK_INIT(mdss_axi_clk.c),
3554 },
3555};
3556
3557static struct branch_clk mdss_byte0_clk = {
3558 .cbcr_reg = MDSS_BYTE0_CBCR,
3559 .parent = &byte0_clk_src.c,
3560 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003561 .base = &virt_bases[MMSS_BASE],
3562 .c = {
3563 .dbg_name = "mdss_byte0_clk",
3564 .ops = &clk_ops_branch,
3565 CLK_INIT(mdss_byte0_clk.c),
3566 },
3567};
3568
3569static struct branch_clk mdss_byte1_clk = {
3570 .cbcr_reg = MDSS_BYTE1_CBCR,
3571 .parent = &byte1_clk_src.c,
3572 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003573 .base = &virt_bases[MMSS_BASE],
3574 .c = {
3575 .dbg_name = "mdss_byte1_clk",
3576 .ops = &clk_ops_branch,
3577 CLK_INIT(mdss_byte1_clk.c),
3578 },
3579};
3580
3581static struct branch_clk mdss_edpaux_clk = {
3582 .cbcr_reg = MDSS_EDPAUX_CBCR,
3583 .parent = &edpaux_clk_src.c,
3584 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003585 .base = &virt_bases[MMSS_BASE],
3586 .c = {
3587 .dbg_name = "mdss_edpaux_clk",
3588 .ops = &clk_ops_branch,
3589 CLK_INIT(mdss_edpaux_clk.c),
3590 },
3591};
3592
3593static struct branch_clk mdss_edplink_clk = {
3594 .cbcr_reg = MDSS_EDPLINK_CBCR,
3595 .parent = &edplink_clk_src.c,
3596 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003597 .base = &virt_bases[MMSS_BASE],
3598 .c = {
3599 .dbg_name = "mdss_edplink_clk",
3600 .ops = &clk_ops_branch,
3601 CLK_INIT(mdss_edplink_clk.c),
3602 },
3603};
3604
3605static struct branch_clk mdss_edppixel_clk = {
3606 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3607 .parent = &edppixel_clk_src.c,
3608 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003609 .base = &virt_bases[MMSS_BASE],
3610 .c = {
3611 .dbg_name = "mdss_edppixel_clk",
3612 .ops = &clk_ops_branch,
3613 CLK_INIT(mdss_edppixel_clk.c),
3614 },
3615};
3616
3617static struct branch_clk mdss_esc0_clk = {
3618 .cbcr_reg = MDSS_ESC0_CBCR,
3619 .parent = &esc0_clk_src.c,
3620 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003621 .base = &virt_bases[MMSS_BASE],
3622 .c = {
3623 .dbg_name = "mdss_esc0_clk",
3624 .ops = &clk_ops_branch,
3625 CLK_INIT(mdss_esc0_clk.c),
3626 },
3627};
3628
3629static struct branch_clk mdss_esc1_clk = {
3630 .cbcr_reg = MDSS_ESC1_CBCR,
3631 .parent = &esc1_clk_src.c,
3632 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003633 .base = &virt_bases[MMSS_BASE],
3634 .c = {
3635 .dbg_name = "mdss_esc1_clk",
3636 .ops = &clk_ops_branch,
3637 CLK_INIT(mdss_esc1_clk.c),
3638 },
3639};
3640
3641static struct branch_clk mdss_extpclk_clk = {
3642 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3643 .parent = &extpclk_clk_src.c,
3644 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003645 .base = &virt_bases[MMSS_BASE],
3646 .c = {
3647 .dbg_name = "mdss_extpclk_clk",
3648 .ops = &clk_ops_branch,
3649 CLK_INIT(mdss_extpclk_clk.c),
3650 },
3651};
3652
3653static struct branch_clk mdss_hdmi_ahb_clk = {
3654 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003655 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003656 .base = &virt_bases[MMSS_BASE],
3657 .c = {
3658 .dbg_name = "mdss_hdmi_ahb_clk",
3659 .ops = &clk_ops_branch,
3660 CLK_INIT(mdss_hdmi_ahb_clk.c),
3661 },
3662};
3663
3664static struct branch_clk mdss_hdmi_clk = {
3665 .cbcr_reg = MDSS_HDMI_CBCR,
3666 .parent = &hdmi_clk_src.c,
3667 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003668 .base = &virt_bases[MMSS_BASE],
3669 .c = {
3670 .dbg_name = "mdss_hdmi_clk",
3671 .ops = &clk_ops_branch,
3672 CLK_INIT(mdss_hdmi_clk.c),
3673 },
3674};
3675
3676static struct branch_clk mdss_mdp_clk = {
3677 .cbcr_reg = MDSS_MDP_CBCR,
3678 .parent = &mdp_clk_src.c,
3679 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003680 .base = &virt_bases[MMSS_BASE],
3681 .c = {
3682 .dbg_name = "mdss_mdp_clk",
3683 .ops = &clk_ops_branch,
3684 CLK_INIT(mdss_mdp_clk.c),
3685 },
3686};
3687
3688static struct branch_clk mdss_mdp_lut_clk = {
3689 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3690 .parent = &mdp_clk_src.c,
3691 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003692 .base = &virt_bases[MMSS_BASE],
3693 .c = {
3694 .dbg_name = "mdss_mdp_lut_clk",
3695 .ops = &clk_ops_branch,
3696 CLK_INIT(mdss_mdp_lut_clk.c),
3697 },
3698};
3699
3700static struct branch_clk mdss_pclk0_clk = {
3701 .cbcr_reg = MDSS_PCLK0_CBCR,
3702 .parent = &pclk0_clk_src.c,
3703 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003704 .base = &virt_bases[MMSS_BASE],
3705 .c = {
3706 .dbg_name = "mdss_pclk0_clk",
3707 .ops = &clk_ops_branch,
3708 CLK_INIT(mdss_pclk0_clk.c),
3709 },
3710};
3711
3712static struct branch_clk mdss_pclk1_clk = {
3713 .cbcr_reg = MDSS_PCLK1_CBCR,
3714 .parent = &pclk1_clk_src.c,
3715 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003716 .base = &virt_bases[MMSS_BASE],
3717 .c = {
3718 .dbg_name = "mdss_pclk1_clk",
3719 .ops = &clk_ops_branch,
3720 CLK_INIT(mdss_pclk1_clk.c),
3721 },
3722};
3723
3724static struct branch_clk mdss_vsync_clk = {
3725 .cbcr_reg = MDSS_VSYNC_CBCR,
3726 .parent = &vsync_clk_src.c,
3727 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003728 .base = &virt_bases[MMSS_BASE],
3729 .c = {
3730 .dbg_name = "mdss_vsync_clk",
3731 .ops = &clk_ops_branch,
3732 CLK_INIT(mdss_vsync_clk.c),
3733 },
3734};
3735
3736static struct branch_clk mmss_misc_ahb_clk = {
3737 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003738 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003739 .base = &virt_bases[MMSS_BASE],
3740 .c = {
3741 .dbg_name = "mmss_misc_ahb_clk",
3742 .ops = &clk_ops_branch,
3743 CLK_INIT(mmss_misc_ahb_clk.c),
3744 },
3745};
3746
3747static struct branch_clk mmss_mmssnoc_ahb_clk = {
3748 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003749 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003750 .base = &virt_bases[MMSS_BASE],
3751 .c = {
3752 .dbg_name = "mmss_mmssnoc_ahb_clk",
3753 .ops = &clk_ops_branch,
3754 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3755 },
3756};
3757
3758static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3759 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003760 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003761 .base = &virt_bases[MMSS_BASE],
3762 .c = {
3763 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3764 .ops = &clk_ops_branch,
3765 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3766 },
3767};
3768
3769static struct branch_clk mmss_mmssnoc_axi_clk = {
3770 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3771 .parent = &axi_clk_src.c,
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07003772 /* The bus driver needs set_rate to go through to the parent */
3773 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003774 .base = &virt_bases[MMSS_BASE],
3775 .c = {
3776 .dbg_name = "mmss_mmssnoc_axi_clk",
3777 .ops = &clk_ops_branch,
3778 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3779 },
3780};
3781
3782static struct branch_clk mmss_s0_axi_clk = {
3783 .cbcr_reg = MMSS_S0_AXI_CBCR,
3784 .parent = &axi_clk_src.c,
3785 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003786 .base = &virt_bases[MMSS_BASE],
3787 .c = {
3788 .dbg_name = "mmss_s0_axi_clk",
3789 .ops = &clk_ops_branch,
3790 CLK_INIT(mmss_s0_axi_clk.c),
3791 },
3792};
3793
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003794struct branch_clk ocmemnoc_clk = {
3795 .cbcr_reg = OCMEMNOC_CBCR,
3796 .parent = &ocmemnoc_clk_src.c,
3797 .has_sibling = 0,
3798 .bcr_reg = 0x50b0,
3799 .base = &virt_bases[MMSS_BASE],
3800 .c = {
3801 .dbg_name = "ocmemnoc_clk",
3802 .ops = &clk_ops_branch,
3803 CLK_INIT(ocmemnoc_clk.c),
3804 },
3805};
3806
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003807struct branch_clk ocmemcx_ocmemnoc_clk = {
3808 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3809 .parent = &ocmemnoc_clk_src.c,
3810 .has_sibling = 1,
3811 .base = &virt_bases[MMSS_BASE],
3812 .c = {
3813 .dbg_name = "ocmemcx_ocmemnoc_clk",
3814 .ops = &clk_ops_branch,
3815 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3816 },
3817};
3818
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003819static struct branch_clk venus0_ahb_clk = {
3820 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003821 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003822 .base = &virt_bases[MMSS_BASE],
3823 .c = {
3824 .dbg_name = "venus0_ahb_clk",
3825 .ops = &clk_ops_branch,
3826 CLK_INIT(venus0_ahb_clk.c),
3827 },
3828};
3829
3830static struct branch_clk venus0_axi_clk = {
3831 .cbcr_reg = VENUS0_AXI_CBCR,
3832 .parent = &axi_clk_src.c,
3833 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003834 .base = &virt_bases[MMSS_BASE],
3835 .c = {
3836 .dbg_name = "venus0_axi_clk",
3837 .ops = &clk_ops_branch,
3838 CLK_INIT(venus0_axi_clk.c),
3839 },
3840};
3841
3842static struct branch_clk venus0_ocmemnoc_clk = {
3843 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003844 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003845 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003846 .base = &virt_bases[MMSS_BASE],
3847 .c = {
3848 .dbg_name = "venus0_ocmemnoc_clk",
3849 .ops = &clk_ops_branch,
3850 CLK_INIT(venus0_ocmemnoc_clk.c),
3851 },
3852};
3853
3854static struct branch_clk venus0_vcodec0_clk = {
3855 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3856 .parent = &vcodec0_clk_src.c,
3857 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003858 .base = &virt_bases[MMSS_BASE],
3859 .c = {
3860 .dbg_name = "venus0_vcodec0_clk",
3861 .ops = &clk_ops_branch,
3862 CLK_INIT(venus0_vcodec0_clk.c),
3863 },
3864};
3865
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003866static struct branch_clk oxilicx_axi_clk = {
3867 .cbcr_reg = OXILICX_AXI_CBCR,
3868 .parent = &axi_clk_src.c,
3869 .has_sibling = 1,
3870 .base = &virt_bases[MMSS_BASE],
3871 .c = {
3872 .dbg_name = "oxilicx_axi_clk",
3873 .ops = &clk_ops_branch,
3874 CLK_INIT(oxilicx_axi_clk.c),
3875 },
3876};
3877
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003878static struct branch_clk oxili_gfx3d_clk = {
3879 .cbcr_reg = OXILI_GFX3D_CBCR,
3880 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003881 .base = &virt_bases[MMSS_BASE],
3882 .c = {
3883 .dbg_name = "oxili_gfx3d_clk",
3884 .ops = &clk_ops_branch,
3885 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003886 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003887 },
3888};
3889
3890static struct branch_clk oxilicx_ahb_clk = {
3891 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003892 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003893 .base = &virt_bases[MMSS_BASE],
3894 .c = {
3895 .dbg_name = "oxilicx_ahb_clk",
3896 .ops = &clk_ops_branch,
3897 CLK_INIT(oxilicx_ahb_clk.c),
3898 },
3899};
3900
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003901static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3902 F_LPASS(28800000, lpapll0, 1, 15, 256),
3903 F_END
3904};
3905
3906static struct rcg_clk audio_core_slimbus_core_clk_src = {
3907 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3908 .set_rate = set_rate_mnd,
3909 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3910 .current_freq = &rcg_dummy_freq,
3911 .base = &virt_bases[LPASS_BASE],
3912 .c = {
3913 .dbg_name = "audio_core_slimbus_core_clk_src",
3914 .ops = &clk_ops_rcg_mnd,
3915 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3916 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3917 },
3918};
3919
3920static struct branch_clk audio_core_slimbus_core_clk = {
3921 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3922 .parent = &audio_core_slimbus_core_clk_src.c,
3923 .base = &virt_bases[LPASS_BASE],
3924 .c = {
3925 .dbg_name = "audio_core_slimbus_core_clk",
3926 .ops = &clk_ops_branch,
3927 CLK_INIT(audio_core_slimbus_core_clk.c),
3928 },
3929};
3930
3931static struct branch_clk audio_core_slimbus_lfabif_clk = {
3932 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3933 .has_sibling = 1,
3934 .base = &virt_bases[LPASS_BASE],
3935 .c = {
3936 .dbg_name = "audio_core_slimbus_lfabif_clk",
3937 .ops = &clk_ops_branch,
3938 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3939 },
3940};
3941
3942static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3943 F_LPASS( 512000, lpapll0, 16, 1, 60),
3944 F_LPASS( 768000, lpapll0, 16, 1, 40),
3945 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3946 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3947 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3948 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3949 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3950 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3951 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3952 F_LPASS(12288000, lpapll0, 10, 1, 4),
3953 F_END
3954};
3955
3956static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3957 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3958 .set_rate = set_rate_mnd,
3959 .freq_tbl = ftbl_audio_core_lpaif_clock,
3960 .current_freq = &rcg_dummy_freq,
3961 .base = &virt_bases[LPASS_BASE],
3962 .c = {
3963 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3964 .ops = &clk_ops_rcg_mnd,
3965 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3966 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3967 },
3968};
3969
3970static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3971 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3972 .set_rate = set_rate_mnd,
3973 .freq_tbl = ftbl_audio_core_lpaif_clock,
3974 .current_freq = &rcg_dummy_freq,
3975 .base = &virt_bases[LPASS_BASE],
3976 .c = {
3977 .dbg_name = "audio_core_lpaif_pri_clk_src",
3978 .ops = &clk_ops_rcg_mnd,
3979 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3980 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3981 },
3982};
3983
3984static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3985 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3986 .set_rate = set_rate_mnd,
3987 .freq_tbl = ftbl_audio_core_lpaif_clock,
3988 .current_freq = &rcg_dummy_freq,
3989 .base = &virt_bases[LPASS_BASE],
3990 .c = {
3991 .dbg_name = "audio_core_lpaif_sec_clk_src",
3992 .ops = &clk_ops_rcg_mnd,
3993 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3994 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3995 },
3996};
3997
3998static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3999 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
4000 .set_rate = set_rate_mnd,
4001 .freq_tbl = ftbl_audio_core_lpaif_clock,
4002 .current_freq = &rcg_dummy_freq,
4003 .base = &virt_bases[LPASS_BASE],
4004 .c = {
4005 .dbg_name = "audio_core_lpaif_ter_clk_src",
4006 .ops = &clk_ops_rcg_mnd,
4007 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4008 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4009 },
4010};
4011
4012static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4013 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4014 .set_rate = set_rate_mnd,
4015 .freq_tbl = ftbl_audio_core_lpaif_clock,
4016 .current_freq = &rcg_dummy_freq,
4017 .base = &virt_bases[LPASS_BASE],
4018 .c = {
4019 .dbg_name = "audio_core_lpaif_quad_clk_src",
4020 .ops = &clk_ops_rcg_mnd,
4021 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4022 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4023 },
4024};
4025
4026static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4027 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4028 .set_rate = set_rate_mnd,
4029 .freq_tbl = ftbl_audio_core_lpaif_clock,
4030 .current_freq = &rcg_dummy_freq,
4031 .base = &virt_bases[LPASS_BASE],
4032 .c = {
4033 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4034 .ops = &clk_ops_rcg_mnd,
4035 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4036 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4037 },
4038};
4039
4040static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4041 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4042 .set_rate = set_rate_mnd,
4043 .freq_tbl = ftbl_audio_core_lpaif_clock,
4044 .current_freq = &rcg_dummy_freq,
4045 .base = &virt_bases[LPASS_BASE],
4046 .c = {
4047 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4048 .ops = &clk_ops_rcg_mnd,
4049 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4050 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4051 },
4052};
4053
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004054struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4055 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4056 .set_rate = set_rate_mnd,
4057 .freq_tbl = ftbl_audio_core_lpaif_clock,
4058 .current_freq = &rcg_dummy_freq,
4059 .base = &virt_bases[LPASS_BASE],
4060 .c = {
4061 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4062 .ops = &clk_ops_rcg_mnd,
4063 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4064 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4065 },
4066};
4067
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004068static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4069 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4070 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4071 .has_sibling = 1,
4072 .base = &virt_bases[LPASS_BASE],
4073 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004074 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004075 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004076 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004077 },
4078};
4079
4080static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4081 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004082 .has_sibling = 1,
4083 .base = &virt_bases[LPASS_BASE],
4084 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004085 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004086 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004087 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004088 },
4089};
4090
4091static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4092 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4093 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4094 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004095 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004096 .base = &virt_bases[LPASS_BASE],
4097 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004098 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004099 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004100 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004101 },
4102};
4103
4104static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4105 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4106 .parent = &audio_core_lpaif_pri_clk_src.c,
4107 .has_sibling = 1,
4108 .base = &virt_bases[LPASS_BASE],
4109 .c = {
4110 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4111 .ops = &clk_ops_branch,
4112 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4113 },
4114};
4115
4116static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4117 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004118 .has_sibling = 1,
4119 .base = &virt_bases[LPASS_BASE],
4120 .c = {
4121 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4122 .ops = &clk_ops_branch,
4123 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4124 },
4125};
4126
4127static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4128 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4129 .parent = &audio_core_lpaif_pri_clk_src.c,
4130 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004131 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004132 .base = &virt_bases[LPASS_BASE],
4133 .c = {
4134 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4135 .ops = &clk_ops_branch,
4136 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4137 },
4138};
4139
4140static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4141 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4142 .parent = &audio_core_lpaif_sec_clk_src.c,
4143 .has_sibling = 1,
4144 .base = &virt_bases[LPASS_BASE],
4145 .c = {
4146 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4147 .ops = &clk_ops_branch,
4148 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4149 },
4150};
4151
4152static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4153 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004154 .has_sibling = 1,
4155 .base = &virt_bases[LPASS_BASE],
4156 .c = {
4157 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4158 .ops = &clk_ops_branch,
4159 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4160 },
4161};
4162
4163static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4164 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4165 .parent = &audio_core_lpaif_sec_clk_src.c,
4166 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004167 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004168 .base = &virt_bases[LPASS_BASE],
4169 .c = {
4170 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4171 .ops = &clk_ops_branch,
4172 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4173 },
4174};
4175
4176static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4177 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4178 .parent = &audio_core_lpaif_ter_clk_src.c,
4179 .has_sibling = 1,
4180 .base = &virt_bases[LPASS_BASE],
4181 .c = {
4182 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4183 .ops = &clk_ops_branch,
4184 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4185 },
4186};
4187
4188static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4189 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004190 .has_sibling = 1,
4191 .base = &virt_bases[LPASS_BASE],
4192 .c = {
4193 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4194 .ops = &clk_ops_branch,
4195 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4196 },
4197};
4198
4199static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4200 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4201 .parent = &audio_core_lpaif_ter_clk_src.c,
4202 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004203 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004204 .base = &virt_bases[LPASS_BASE],
4205 .c = {
4206 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4207 .ops = &clk_ops_branch,
4208 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4209 },
4210};
4211
4212static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4213 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4214 .parent = &audio_core_lpaif_quad_clk_src.c,
4215 .has_sibling = 1,
4216 .base = &virt_bases[LPASS_BASE],
4217 .c = {
4218 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4219 .ops = &clk_ops_branch,
4220 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4221 },
4222};
4223
4224static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4225 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004226 .has_sibling = 1,
4227 .base = &virt_bases[LPASS_BASE],
4228 .c = {
4229 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4230 .ops = &clk_ops_branch,
4231 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4232 },
4233};
4234
4235static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4236 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4237 .parent = &audio_core_lpaif_quad_clk_src.c,
4238 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004239 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004240 .base = &virt_bases[LPASS_BASE],
4241 .c = {
4242 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4243 .ops = &clk_ops_branch,
4244 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4245 },
4246};
4247
4248static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4249 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004250 .has_sibling = 1,
4251 .base = &virt_bases[LPASS_BASE],
4252 .c = {
4253 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4254 .ops = &clk_ops_branch,
4255 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4256 },
4257};
4258
4259static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4260 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4261 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4262 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004263 .base = &virt_bases[LPASS_BASE],
4264 .c = {
4265 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4266 .ops = &clk_ops_branch,
4267 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4268 },
4269};
4270
4271static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4272 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4273 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4274 .has_sibling = 1,
4275 .base = &virt_bases[LPASS_BASE],
4276 .c = {
4277 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4278 .ops = &clk_ops_branch,
4279 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4280 },
4281};
4282
4283static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4284 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4285 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4286 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004287 .base = &virt_bases[LPASS_BASE],
4288 .c = {
4289 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4290 .ops = &clk_ops_branch,
4291 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4292 },
4293};
4294
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004295struct branch_clk audio_core_lpaif_pcmoe_clk = {
4296 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4297 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4298 .base = &virt_bases[LPASS_BASE],
4299 .c = {
4300 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4301 .ops = &clk_ops_branch,
4302 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4303 },
4304};
4305
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004306static struct branch_clk q6ss_ahb_lfabif_clk = {
4307 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4308 .has_sibling = 1,
4309 .base = &virt_bases[LPASS_BASE],
4310 .c = {
4311 .dbg_name = "q6ss_ahb_lfabif_clk",
4312 .ops = &clk_ops_branch,
4313 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4314 },
4315};
4316
4317static struct branch_clk q6ss_xo_clk = {
4318 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4319 .bcr_reg = LPASS_Q6SS_BCR,
4320 .has_sibling = 1,
4321 .base = &virt_bases[LPASS_BASE],
4322 .c = {
4323 .dbg_name = "q6ss_xo_clk",
4324 .ops = &clk_ops_branch,
4325 CLK_INIT(q6ss_xo_clk.c),
4326 },
4327};
4328
4329static struct branch_clk mss_xo_q6_clk = {
4330 .cbcr_reg = MSS_XO_Q6_CBCR,
4331 .bcr_reg = MSS_Q6SS_BCR,
4332 .has_sibling = 1,
4333 .base = &virt_bases[MSS_BASE],
4334 .c = {
4335 .dbg_name = "mss_xo_q6_clk",
4336 .ops = &clk_ops_branch,
4337 CLK_INIT(mss_xo_q6_clk.c),
4338 .depends = &gcc_mss_cfg_ahb_clk.c,
4339 },
4340};
4341
4342static struct branch_clk mss_bus_q6_clk = {
4343 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004344 .has_sibling = 1,
4345 .base = &virt_bases[MSS_BASE],
4346 .c = {
4347 .dbg_name = "mss_bus_q6_clk",
4348 .ops = &clk_ops_branch,
4349 CLK_INIT(mss_bus_q6_clk.c),
4350 .depends = &gcc_mss_cfg_ahb_clk.c,
4351 },
4352};
4353
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004354static DEFINE_CLK_MEASURE(l2_m_clk);
4355static DEFINE_CLK_MEASURE(krait0_m_clk);
4356static DEFINE_CLK_MEASURE(krait1_m_clk);
4357static DEFINE_CLK_MEASURE(krait2_m_clk);
4358static DEFINE_CLK_MEASURE(krait3_m_clk);
4359
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004360#ifdef CONFIG_DEBUG_FS
4361
4362struct measure_mux_entry {
4363 struct clk *c;
4364 int base;
4365 u32 debug_mux;
4366};
4367
4368struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004369 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4370 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4371 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4372 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004373 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004374 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4375 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4376 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4377 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4378 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4379 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4380 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4381 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4382 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4383 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4384 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4385 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4386 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4387 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4388 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4389 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4390 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4391 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4392 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4393 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4394 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4395 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4396 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4397 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4398 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4399 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4400 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4401 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4402 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4403 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4404 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4405 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4406 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004407 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004408 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4409 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4410 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4411 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4412 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4413 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4414 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4415 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4416 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4417 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4418 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4419 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4420 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4421 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4422 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4423 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4424 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4425 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4426 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4427 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4428 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4429 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4430 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4431 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4432 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4433 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4434 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4435 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4436 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4437 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4438 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004439 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4440 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004441 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004442 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004443 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4444 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4445 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4446 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4447 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4448 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4449 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4450 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4451 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4452 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4453 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4454 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4455 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4456 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4457 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4458 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4459 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4460 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4461 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4462 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4463 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4464 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4465 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4466 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4467 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4468 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4469 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4470 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4471 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4472 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4473 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4474 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4475 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4476 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4477 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4478 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4479 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4480 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4481 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4482 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4483 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4484 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4485 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4486 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4487 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4488 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4489 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4490 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4491 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4492 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4493 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4494 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4495 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4496 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4497 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4498 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4499 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4500 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4501 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4502 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4503 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4504 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4505 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4506 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4507 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4508 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4509 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4510 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4511 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4512 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4513 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4514 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004515 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004516 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4517 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004518 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4519 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
4520 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4521 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4522
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004523 {&l2_m_clk, APCS_BASE, 0x0081},
4524 {&krait0_m_clk, APCS_BASE, 0x0080},
4525 {&krait1_m_clk, APCS_BASE, 0x0088},
4526 {&krait2_m_clk, APCS_BASE, 0x0090},
4527 {&krait3_m_clk, APCS_BASE, 0x0098},
4528
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004529 {&dummy_clk, N_BASES, 0x0000},
4530};
4531
4532static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4533{
4534 struct measure_clk *clk = to_measure_clk(c);
4535 unsigned long flags;
4536 u32 regval, clk_sel, i;
4537
4538 if (!parent)
4539 return -EINVAL;
4540
4541 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4542 if (measure_mux[i].c == parent)
4543 break;
4544
4545 if (measure_mux[i].c == &dummy_clk)
4546 return -EINVAL;
4547
4548 spin_lock_irqsave(&local_clock_reg_lock, flags);
4549 /*
4550 * Program the test vector, measurement period (sample_ticks)
4551 * and scaling multiplier.
4552 */
4553 clk->sample_ticks = 0x10000;
4554 clk->multiplier = 1;
4555
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004556 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004557 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4558 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4559 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4560
4561 switch (measure_mux[i].base) {
4562
4563 case GCC_BASE:
4564 clk_sel = measure_mux[i].debug_mux;
4565 break;
4566
4567 case MMSS_BASE:
4568 clk_sel = 0x02C;
4569 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4570 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4571
4572 /* Activate debug clock output */
4573 regval |= BIT(16);
4574 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4575 break;
4576
4577 case LPASS_BASE:
4578 clk_sel = 0x169;
4579 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4580 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4581
4582 /* Activate debug clock output */
4583 regval |= BIT(16);
4584 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4585 break;
4586
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004587 case MSS_BASE:
4588 clk_sel = 0x32;
4589 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4590 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4591 break;
4592
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004593 case APCS_BASE:
4594 clk->multiplier = 4;
4595 clk_sel = 0x16A;
4596 regval = measure_mux[i].debug_mux;
4597 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4598 break;
4599
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004600 default:
4601 return -EINVAL;
4602 }
4603
4604 /* Set debug mux clock index */
4605 regval = BVAL(8, 0, clk_sel);
4606 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4607
4608 /* Activate debug clock output */
4609 regval |= BIT(16);
4610 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4611
4612 /* Make sure test vector is set before starting measurements. */
4613 mb();
4614 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4615
4616 return 0;
4617}
4618
4619/* Sample clock for 'ticks' reference clock ticks. */
4620static u32 run_measurement(unsigned ticks)
4621{
4622 /* Stop counters and set the XO4 counter start value. */
4623 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4624
4625 /* Wait for timer to become ready. */
4626 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4627 BIT(25)) != 0)
4628 cpu_relax();
4629
4630 /* Run measurement and wait for completion. */
4631 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4632 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4633 BIT(25)) == 0)
4634 cpu_relax();
4635
4636 /* Return measured ticks. */
4637 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4638 BM(24, 0);
4639}
4640
4641/*
4642 * Perform a hardware rate measurement for a given clock.
4643 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4644 */
4645static unsigned long measure_clk_get_rate(struct clk *c)
4646{
4647 unsigned long flags;
4648 u32 gcc_xo4_reg_backup;
4649 u64 raw_count_short, raw_count_full;
4650 struct measure_clk *clk = to_measure_clk(c);
4651 unsigned ret;
4652
4653 ret = clk_prepare_enable(&cxo_clk_src.c);
4654 if (ret) {
4655 pr_warning("CXO clock failed to enable. Can't measure\n");
4656 return 0;
4657 }
4658
4659 spin_lock_irqsave(&local_clock_reg_lock, flags);
4660
4661 /* Enable CXO/4 and RINGOSC branch. */
4662 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4663 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4664
4665 /*
4666 * The ring oscillator counter will not reset if the measured clock
4667 * is not running. To detect this, run a short measurement before
4668 * the full measurement. If the raw results of the two are the same
4669 * then the clock must be off.
4670 */
4671
4672 /* Run a short measurement. (~1 ms) */
4673 raw_count_short = run_measurement(0x1000);
4674 /* Run a full measurement. (~14 ms) */
4675 raw_count_full = run_measurement(clk->sample_ticks);
4676
4677 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4678
4679 /* Return 0 if the clock is off. */
4680 if (raw_count_full == raw_count_short) {
4681 ret = 0;
4682 } else {
4683 /* Compute rate in Hz. */
4684 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4685 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4686 ret = (raw_count_full * clk->multiplier);
4687 }
4688
4689 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4690
4691 clk_disable_unprepare(&cxo_clk_src.c);
4692
4693 return ret;
4694}
4695#else /* !CONFIG_DEBUG_FS */
4696static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4697{
4698 return -EINVAL;
4699}
4700
4701static unsigned long measure_clk_get_rate(struct clk *clk)
4702{
4703 return 0;
4704}
4705#endif /* CONFIG_DEBUG_FS */
4706
Matt Wagantallae053222012-05-14 19:42:07 -07004707static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004708 .set_parent = measure_clk_set_parent,
4709 .get_rate = measure_clk_get_rate,
4710};
4711
4712static struct measure_clk measure_clk = {
4713 .c = {
4714 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004715 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004716 CLK_INIT(measure_clk.c),
4717 },
4718 .multiplier = 1,
4719};
4720
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004721
4722static struct clk_lookup msm_clocks_8974_rumi[] = {
4723 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4724 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4725 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4726 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4727 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4728 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4729 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4730 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4731 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4732 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4733 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4734 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4735 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4736 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
4737 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "msm_serial_hsl.0", OFF),
4738 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "msm_serial_hsl.0", OFF),
4739 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4740 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4741 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4742 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4743 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4744 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4745 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4746 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4747 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4748 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4749 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4750 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4751 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4752 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4753 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4754 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4755 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4756 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4757 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4758 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4759 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4760 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4761};
4762
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004763static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004764 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4765 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004766 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004767 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004768 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004769 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4770
4771 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4772 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4773 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4774 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004775 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004776 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004777 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004778 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4779 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4780 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4781 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4782 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4783 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4784 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4785 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4786 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004787 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""),
4788 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004789 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4790 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4791 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4792
4793 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4794 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4795 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4796 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4797 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4798 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004799 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004800 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004801 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004802 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4803 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4804 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4805 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4806 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004807 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4808 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004809 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4810 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4811 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4812 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4813
4814 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4815 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4816 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4817 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4818 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4819 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4820
Mona Hossainb43e94b2012-05-07 08:52:06 -07004821 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4822 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4823 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4824 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4825
4826 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4827 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4828 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4829 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4830
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004831 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4832 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4833 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4834
4835 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4836 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4837 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4838
4839 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4840 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304841 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004842 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4843 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304844 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004845 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4846 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304847 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004848 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4849 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304850 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004851
4852 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4853 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4854
Manu Gautam51be9712012-06-06 14:54:52 +05304855 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4856 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4857 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4858 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4859 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4860 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4861 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4862 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004863
4864 /* Multimedia clocks */
4865 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004866 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4867 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4868 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4869 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004870 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
4871 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
4872 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004873 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4874 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4875 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004876 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4877 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4878 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4879 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004880 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4881 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4882 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4883 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4884 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4885 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4886 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4887 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4888 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4889 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4890 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4891 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4892 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4893 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4894 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4895 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4896 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4897 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4898 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4899 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4900 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4901 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4902 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4903 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4904 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4905 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4906 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4907 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4908 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4909 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4910 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4911 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4912 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4913 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004914 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4915 "fda64000.qcom,iommu"),
4916 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4917 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004918 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4919 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4920 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4921 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4922 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4923 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4924 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4925 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4926 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4927 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4928 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004929 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4930 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004931 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4932 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4933 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4934 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4935 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4936 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4937 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004938 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004939 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4940 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004941 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004942 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4943 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004944 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
4945 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004946 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4947 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004948 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004949 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004950 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004951 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4952 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004953 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4954 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4955 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4956 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4957 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07004958 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
4959 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
4960 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
4961 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07004962
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004963
4964 /* LPASS clocks */
4965 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4966 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4967 "fe12f000.slim"),
4968 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4969 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4970 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4971 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4972 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4973 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4974 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4975 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4976 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4977 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4978 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4979 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4980 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4981 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4982 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4983 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4984 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4985 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4986 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4987 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07004988 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c,
4989 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004990 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07004991 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
4992 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004993 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4994 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4995 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4996 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07004997 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
4998 "msm-dai-q6.4106"),
4999 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5000 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005001
Matt Wagantall4e2599e2012-03-21 22:31:35 -07005002 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
5003 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
5004 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
5005 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07005006 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5007 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005008 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005009
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005010 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
5011 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005012
5013 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5014 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5015 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5016 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5017 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5018 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5019 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5020 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5021 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5022 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5023
5024 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5025 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5026 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5027 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5028 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5029 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5030 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5031 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5032 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5033 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5034 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5035 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5036 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07005037 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
5038 CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005039 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5040 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005041
5042 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5043 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5044 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5045 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5046 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5047 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5048 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5049 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5050 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5051 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5052 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5053 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5054 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5055 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5056
5057 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5058 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5059 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5060 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5061 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5062 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5063 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5064 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5065 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5066 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5067 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5068 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5069 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5070 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005071
5072 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5073 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5074 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5075 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5076 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005077};
5078
5079static struct pll_config_regs gpll0_regs __initdata = {
5080 .l_reg = (void __iomem *)GPLL0_L_REG,
5081 .m_reg = (void __iomem *)GPLL0_M_REG,
5082 .n_reg = (void __iomem *)GPLL0_N_REG,
5083 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5084 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5085 .base = &virt_bases[GCC_BASE],
5086};
5087
5088/* GPLL0 at 600 MHz, main output enabled. */
5089static struct pll_config gpll0_config __initdata = {
5090 .l = 0x1f,
5091 .m = 0x1,
5092 .n = 0x4,
5093 .vco_val = 0x0,
5094 .vco_mask = BM(21, 20),
5095 .pre_div_val = 0x0,
5096 .pre_div_mask = BM(14, 12),
5097 .post_div_val = 0x0,
5098 .post_div_mask = BM(9, 8),
5099 .mn_ena_val = BIT(24),
5100 .mn_ena_mask = BIT(24),
5101 .main_output_val = BIT(0),
5102 .main_output_mask = BIT(0),
5103};
5104
5105static struct pll_config_regs gpll1_regs __initdata = {
5106 .l_reg = (void __iomem *)GPLL1_L_REG,
5107 .m_reg = (void __iomem *)GPLL1_M_REG,
5108 .n_reg = (void __iomem *)GPLL1_N_REG,
5109 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5110 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5111 .base = &virt_bases[GCC_BASE],
5112};
5113
5114/* GPLL1 at 480 MHz, main output enabled. */
5115static struct pll_config gpll1_config __initdata = {
5116 .l = 0x19,
5117 .m = 0x0,
5118 .n = 0x1,
5119 .vco_val = 0x0,
5120 .vco_mask = BM(21, 20),
5121 .pre_div_val = 0x0,
5122 .pre_div_mask = BM(14, 12),
5123 .post_div_val = 0x0,
5124 .post_div_mask = BM(9, 8),
5125 .main_output_val = BIT(0),
5126 .main_output_mask = BIT(0),
5127};
5128
5129static struct pll_config_regs mmpll0_regs __initdata = {
5130 .l_reg = (void __iomem *)MMPLL0_L_REG,
5131 .m_reg = (void __iomem *)MMPLL0_M_REG,
5132 .n_reg = (void __iomem *)MMPLL0_N_REG,
5133 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5134 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5135 .base = &virt_bases[MMSS_BASE],
5136};
5137
5138/* MMPLL0 at 800 MHz, main output enabled. */
5139static struct pll_config mmpll0_config __initdata = {
5140 .l = 0x29,
5141 .m = 0x2,
5142 .n = 0x3,
5143 .vco_val = 0x0,
5144 .vco_mask = BM(21, 20),
5145 .pre_div_val = 0x0,
5146 .pre_div_mask = BM(14, 12),
5147 .post_div_val = 0x0,
5148 .post_div_mask = BM(9, 8),
5149 .mn_ena_val = BIT(24),
5150 .mn_ena_mask = BIT(24),
5151 .main_output_val = BIT(0),
5152 .main_output_mask = BIT(0),
5153};
5154
5155static struct pll_config_regs mmpll1_regs __initdata = {
5156 .l_reg = (void __iomem *)MMPLL1_L_REG,
5157 .m_reg = (void __iomem *)MMPLL1_M_REG,
5158 .n_reg = (void __iomem *)MMPLL1_N_REG,
5159 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5160 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5161 .base = &virt_bases[MMSS_BASE],
5162};
5163
5164/* MMPLL1 at 1000 MHz, main output enabled. */
5165static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005166 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005167 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005168 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005169 .vco_val = 0x0,
5170 .vco_mask = BM(21, 20),
5171 .pre_div_val = 0x0,
5172 .pre_div_mask = BM(14, 12),
5173 .post_div_val = 0x0,
5174 .post_div_mask = BM(9, 8),
5175 .mn_ena_val = BIT(24),
5176 .mn_ena_mask = BIT(24),
5177 .main_output_val = BIT(0),
5178 .main_output_mask = BIT(0),
5179};
5180
5181static struct pll_config_regs mmpll3_regs __initdata = {
5182 .l_reg = (void __iomem *)MMPLL3_L_REG,
5183 .m_reg = (void __iomem *)MMPLL3_M_REG,
5184 .n_reg = (void __iomem *)MMPLL3_N_REG,
5185 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5186 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5187 .base = &virt_bases[MMSS_BASE],
5188};
5189
5190/* MMPLL3 at 820 MHz, main output enabled. */
5191static struct pll_config mmpll3_config __initdata = {
5192 .l = 0x2A,
5193 .m = 0x11,
5194 .n = 0x18,
5195 .vco_val = 0x0,
5196 .vco_mask = BM(21, 20),
5197 .pre_div_val = 0x0,
5198 .pre_div_mask = BM(14, 12),
5199 .post_div_val = 0x0,
5200 .post_div_mask = BM(9, 8),
5201 .mn_ena_val = BIT(24),
5202 .mn_ena_mask = BIT(24),
5203 .main_output_val = BIT(0),
5204 .main_output_mask = BIT(0),
5205};
5206
5207static struct pll_config_regs lpapll0_regs __initdata = {
5208 .l_reg = (void __iomem *)LPAPLL_L_REG,
5209 .m_reg = (void __iomem *)LPAPLL_M_REG,
5210 .n_reg = (void __iomem *)LPAPLL_N_REG,
5211 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5212 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5213 .base = &virt_bases[LPASS_BASE],
5214};
5215
5216/* LPAPLL0 at 491.52 MHz, main output enabled. */
5217static struct pll_config lpapll0_config __initdata = {
5218 .l = 0x33,
5219 .m = 0x1,
5220 .n = 0x5,
5221 .vco_val = 0x0,
5222 .vco_mask = BM(21, 20),
5223 .pre_div_val = BVAL(14, 12, 0x1),
5224 .pre_div_mask = BM(14, 12),
5225 .post_div_val = 0x0,
5226 .post_div_mask = BM(9, 8),
5227 .mn_ena_val = BIT(24),
5228 .mn_ena_mask = BIT(24),
5229 .main_output_val = BIT(0),
5230 .main_output_mask = BIT(0),
5231};
5232
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005233#define PLL_AUX_OUTPUT_BIT 1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005234
5235static void __init reg_init(void)
5236{
5237 u32 regval;
5238
5239 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5240 & gpll0_clk_src.status_mask))
5241 configure_pll(&gpll0_config, &gpll0_regs, 1);
5242
5243 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5244 & gpll1_clk_src.status_mask))
5245 configure_pll(&gpll1_config, &gpll1_regs, 1);
5246
5247 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5248 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5249 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5250 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5251
5252 /* Active GPLL0's aux output. This is needed by acpuclock. */
5253 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005254 regval |= BIT(PLL_AUX_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005255 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5256
5257 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5258 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5259 regval |= BIT(0);
5260 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5261
5262 /*
5263 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5264 * register.
5265 */
5266 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5267}
5268
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005269static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005270{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005271 clk_set_rate(&axi_clk_src.c, 282000000);
5272 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005273
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005274 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005275 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5276 * source. Sleep set vote is 0.
5277 */
5278 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5279 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5280
5281 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005282 * Hold an active set vote for CXO; this is because CXO is expected
5283 * to remain on whenever CPUs aren't power collapsed.
5284 */
5285 clk_prepare_enable(&cxo_a_clk_src.c);
5286
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005287 /*
5288 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5289 * the bus driver is ready.
5290 */
5291 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5292 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5293
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005294 /* Set rates for single-rate clocks. */
5295 clk_set_rate(&usb30_master_clk_src.c,
5296 usb30_master_clk_src.freq_tbl[0].freq_hz);
5297 clk_set_rate(&tsif_ref_clk_src.c,
5298 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5299 clk_set_rate(&usb_hs_system_clk_src.c,
5300 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5301 clk_set_rate(&usb_hsic_clk_src.c,
5302 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5303 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5304 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5305 clk_set_rate(&usb_hsic_system_clk_src.c,
5306 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5307 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5308 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5309 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5310 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5311 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5312 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5313 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5314 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5315 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5316 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5317 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5318 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5319 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5320 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5321}
5322
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005323#define GCC_CC_PHYS 0xFC400000
5324#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005325
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005326#define MMSS_CC_PHYS 0xFD8C0000
5327#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005328
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005329#define LPASS_CC_PHYS 0xFE000000
5330#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005331
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005332#define MSS_CC_PHYS 0xFC980000
5333#define MSS_CC_SIZE SZ_16K
5334
5335#define APCS_GCC_CC_PHYS 0xF9011000
5336#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005337
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005338static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005339{
5340 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5341 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005342 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005343
5344 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5345 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005346 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005347
5348 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5349 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005350 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005351
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005352 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5353 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005354 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005355
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005356 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5357 if (!virt_bases[APCS_BASE])
5358 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5359
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005360 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005361
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005362 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5363 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005364 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005365
5366 /*
5367 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5368 * until late_init. This may not be necessary with clock handoff;
5369 * Investigate this code on a real non-simulator target to determine
5370 * its necessity.
5371 */
5372 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5373 rpm_regulator_enable(vdd_dig_reg);
5374
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005375 reg_init();
5376}
5377
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005378static int __init msm8974_clock_late_init(void)
5379{
5380 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5381}
5382
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005383static void __init msm8974_rumi_clock_pre_init(void)
5384{
5385 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5386 if (!virt_bases[GCC_BASE])
5387 panic("clock-8974: Unable to ioremap GCC memory!");
5388
5389 /* SDCC clocks are partially emulated in the RUMI */
5390 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5391 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5392 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5393 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5394
5395 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5396 if (IS_ERR(vdd_dig_reg))
5397 panic("clock-8974: Unable to get the vdd_dig regulator!");
5398
5399 /*
5400 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5401 * until late_init. This may not be necessary with clock handoff;
5402 * Investigate this code on a real non-simulator target to determine
5403 * its necessity.
5404 */
5405 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5406 rpm_regulator_enable(vdd_dig_reg);
5407}
5408
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005409struct clock_init_data msm8974_clock_init_data __initdata = {
5410 .table = msm_clocks_8974,
5411 .size = ARRAY_SIZE(msm_clocks_8974),
5412 .pre_init = msm8974_clock_pre_init,
5413 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005414 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005415};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005416
5417struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5418 .table = msm_clocks_8974_rumi,
5419 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5420 .pre_init = msm8974_rumi_clock_pre_init,
5421};