blob: 01285af5782c2029d4c879b4ac25d3e9381712ac [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* -*- mode: c; c-basic-offset: 8 -*- */
2
3/* Copyright (C) 1999,2001
4 *
5 * Author: J.E.J.Bottomley@HansenPartnership.com
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * This file provides all the same external entries as smp.c but uses
8 * the voyager hal to provide the functionality
9 */
James Bottomley153f8052005-07-13 09:38:05 -040010#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/mm.h>
12#include <linux/kernel_stat.h>
13#include <linux/delay.h>
14#include <linux/mc146818rtc.h>
15#include <linux/cache.h>
16#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18#include <linux/kernel.h>
19#include <linux/bootmem.h>
20#include <linux/completion.h>
21#include <asm/desc.h>
22#include <asm/voyager.h>
23#include <asm/vic.h>
24#include <asm/mtrr.h>
25#include <asm/pgalloc.h>
26#include <asm/tlbflush.h>
27#include <asm/arch_hooks.h>
Pavel Macheke44b7b72008-04-10 23:28:10 +020028#include <asm/trampoline.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/* TLB state -- visible externally, indexed physically */
James Bottomley0cca1ca2007-10-26 12:17:19 -050031DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate) = { &init_mm, 0 };
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33/* CPU IRQ affinity -- set to all ones initially */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +010034static unsigned long cpu_irq_affinity[NR_CPUS] __cacheline_aligned =
35 {[0 ... NR_CPUS-1] = ~0UL };
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37/* per CPU data structure (for /proc/cpuinfo et al), visible externally
38 * indexed physically */
James Bottomley0cca1ca2007-10-26 12:17:19 -050039DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
Mike Travis92cb7612007-10-19 20:35:04 +020040EXPORT_PER_CPU_SYMBOL(cpu_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42/* physical ID of the CPU used to boot the system */
43unsigned char boot_cpu_id;
44
45/* The memory line addresses for the Quad CPIs */
46struct voyager_qic_cpi *voyager_quad_cpi_addr[NR_CPUS] __cacheline_aligned;
47
48/* The masks for the Extended VIC processors, filled in by cat_init */
49__u32 voyager_extended_vic_processors = 0;
50
51/* Masks for the extended Quad processors which cannot be VIC booted */
52__u32 voyager_allowed_boot_processors = 0;
53
54/* The mask for the Quad Processors (both extended and non-extended) */
55__u32 voyager_quad_processors = 0;
56
57/* Total count of live CPUs, used in process.c to display
58 * the CPU information and in irq.c for the per CPU irq
59 * activity count. Finally exported by i386_ksyms.c */
60static int voyager_extended_cpus = 1;
61
Linus Torvalds1da177e2005-04-16 15:20:36 -070062/* Used for the invalidate map that's also checked in the spinlock */
63static volatile unsigned long smp_invalidate_needed;
64
65/* Bitmask of currently online CPUs - used by setup.c for
66 /proc/cpuinfo, visible externally but still physical */
67cpumask_t cpu_online_map = CPU_MASK_NONE;
James Bottomley153f8052005-07-13 09:38:05 -040068EXPORT_SYMBOL(cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70/* Bitmask of CPUs present in the system - exported by i386_syms.c, used
71 * by scheduler but indexed physically */
72cpumask_t phys_cpu_present_map = CPU_MASK_NONE;
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074/* The internal functions */
75static void send_CPI(__u32 cpuset, __u8 cpi);
76static void ack_CPI(__u8 cpi);
77static int ack_QIC_CPI(__u8 cpi);
78static void ack_special_QIC_CPI(__u8 cpi);
79static void ack_VIC_CPI(__u8 cpi);
80static void send_CPI_allbutself(__u8 cpi);
James Bottomleyc7717462006-10-12 22:21:16 -050081static void mask_vic_irq(unsigned int irq);
82static void unmask_vic_irq(unsigned int irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083static unsigned int startup_vic_irq(unsigned int irq);
84static void enable_local_vic_irq(unsigned int irq);
85static void disable_local_vic_irq(unsigned int irq);
86static void before_handle_vic_irq(unsigned int irq);
87static void after_handle_vic_irq(unsigned int irq);
88static void set_vic_irq_affinity(unsigned int irq, cpumask_t mask);
89static void ack_vic_irq(unsigned int irq);
90static void vic_enable_cpi(void);
91static void do_boot_cpu(__u8 cpuid);
92static void do_quad_bootstrap(void);
James Bottomley08c33302008-10-30 16:08:38 -050093static void initialize_secondary(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
95int hard_smp_processor_id(void);
Fernando Vazquez2654c082006-09-30 23:29:08 -070096int safe_smp_processor_id(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98/* Inline functions */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +010099static inline void send_one_QIC_CPI(__u8 cpu, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100{
101 voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi =
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100102 (smp_processor_id() << 16) + cpi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103}
104
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100105static inline void send_QIC_CPI(__u32 cpuset, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106{
107 int cpu;
108
109 for_each_online_cpu(cpu) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100110 if (cpuset & (1 << cpu)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111#ifdef VOYAGER_DEBUG
Akinobu Mita7c04e642008-04-19 23:55:17 +0900112 if (!cpu_online(cpu))
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100113 VDEBUG(("CPU%d sending cpi %d to CPU%d not in "
114 "cpu_online_map\n",
115 hard_smp_processor_id(), cpi, cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#endif
117 send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
118 }
119 }
120}
121
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100122static inline void wrapper_smp_local_timer_interrupt(void)
Dominik Hackl6431e6a2005-05-24 19:29:46 -0700123{
124 irq_enter();
David Howells7d12e782006-10-05 14:55:46 +0100125 smp_local_timer_interrupt();
Dominik Hackl6431e6a2005-05-24 19:29:46 -0700126 irq_exit();
127}
128
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100129static inline void send_one_CPI(__u8 cpu, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100131 if (voyager_quad_processors & (1 << cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
133 else
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100134 send_CPI(1 << cpu, cpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135}
136
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100137static inline void send_CPI_allbutself(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138{
139 __u8 cpu = smp_processor_id();
140 __u32 mask = cpus_addr(cpu_online_map)[0] & ~(1 << cpu);
141 send_CPI(mask, cpi);
142}
143
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100144static inline int is_cpu_quad(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145{
146 __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
147 return ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER);
148}
149
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100150static inline int is_cpu_extended(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151{
152 __u8 cpu = hard_smp_processor_id();
153
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100154 return (voyager_extended_vic_processors & (1 << cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155}
156
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100157static inline int is_cpu_vic_boot(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158{
159 __u8 cpu = hard_smp_processor_id();
160
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100161 return (voyager_extended_vic_processors
162 & voyager_allowed_boot_processors & (1 << cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163}
164
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100165static inline void ack_CPI(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100167 switch (cpi) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 case VIC_CPU_BOOT_CPI:
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100169 if (is_cpu_quad() && !is_cpu_vic_boot())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 ack_QIC_CPI(cpi);
171 else
172 ack_VIC_CPI(cpi);
173 break;
174 case VIC_SYS_INT:
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100175 case VIC_CMN_INT:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 /* These are slightly strange. Even on the Quad card,
177 * They are vectored as VIC CPIs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100178 if (is_cpu_quad())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 ack_special_QIC_CPI(cpi);
180 else
181 ack_VIC_CPI(cpi);
182 break;
183 default:
184 printk("VOYAGER ERROR: CPI%d is in common CPI code\n", cpi);
185 break;
186 }
187}
188
189/* local variables */
190
191/* The VIC IRQ descriptors -- these look almost identical to the
192 * 8259 IRQs except that masks and things must be kept per processor
193 */
James Bottomleyc7717462006-10-12 22:21:16 -0500194static struct irq_chip vic_chip = {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100195 .name = "VIC",
196 .startup = startup_vic_irq,
197 .mask = mask_vic_irq,
198 .unmask = unmask_vic_irq,
199 .set_affinity = set_vic_irq_affinity,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200};
201
202/* used to count up as CPUs are brought on line (starts at 0) */
203static int cpucount = 0;
204
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205/* The per cpu profile stuff - used in smp_local_timer_interrupt */
206static DEFINE_PER_CPU(int, prof_multiplier) = 1;
207static DEFINE_PER_CPU(int, prof_old_multiplier) = 1;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100208static DEFINE_PER_CPU(int, prof_counter) = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
210/* the map used to check if a CPU has booted */
211static __u32 cpu_booted_map;
212
213/* the synchronize flag used to hold all secondary CPUs spinning in
214 * a tight loop until the boot sequence is ready for them */
215static cpumask_t smp_commenced_mask = CPU_MASK_NONE;
216
217/* This is for the new dynamic CPU boot code */
218cpumask_t cpu_callin_map = CPU_MASK_NONE;
219cpumask_t cpu_callout_map = CPU_MASK_NONE;
Andrew Morton7a8ef1c2006-02-10 01:51:08 -0800220cpumask_t cpu_possible_map = CPU_MASK_NONE;
Zwane Mwaikambo4ad8d382005-09-03 15:56:51 -0700221EXPORT_SYMBOL(cpu_possible_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
223/* The per processor IRQ masks (these are usually kept in sync) */
224static __u16 vic_irq_mask[NR_CPUS] __cacheline_aligned;
225
226/* the list of IRQs to be enabled by the VIC_ENABLE_IRQ_CPI */
227static __u16 vic_irq_enable_mask[NR_CPUS] __cacheline_aligned = { 0 };
228
229/* Lock for enable/disable of VIC interrupts */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100230static __cacheline_aligned DEFINE_SPINLOCK(vic_irq_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100232/* The boot processor is correctly set up in PC mode when it
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 * comes up, but the secondaries need their master/slave 8259
234 * pairs initializing correctly */
235
236/* Interrupt counters (per cpu) and total - used to try to
237 * even up the interrupt handling routines */
238static long vic_intr_total = 0;
239static long vic_intr_count[NR_CPUS] __cacheline_aligned = { 0 };
240static unsigned long vic_tick[NR_CPUS] __cacheline_aligned = { 0 };
241
242/* Since we can only use CPI0, we fake all the other CPIs */
243static unsigned long vic_cpi_mailbox[NR_CPUS] __cacheline_aligned;
244
245/* debugging routine to read the isr of the cpu's pic */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100246static inline __u16 vic_read_isr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247{
248 __u16 isr;
249
250 outb(0x0b, 0xa0);
251 isr = inb(0xa0) << 8;
252 outb(0x0b, 0x20);
253 isr |= inb(0x20);
254
255 return isr;
256}
257
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100258static __init void qic_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100260 if (!is_cpu_quad()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 /* not a quad, no setup */
262 return;
263 }
264 outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
265 outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100266
267 if (is_cpu_extended()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 /* the QIC duplicate of the VIC base register */
269 outb(VIC_DEFAULT_CPI_BASE, QIC_VIC_CPI_BASE_REGISTER);
270 outb(QIC_DEFAULT_CPI_BASE, QIC_CPI_BASE_REGISTER);
271
272 /* FIXME: should set up the QIC timer and memory parity
273 * error vectors here */
274 }
275}
276
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100277static __init void vic_setup_pic(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278{
279 outb(1, VIC_REDIRECT_REGISTER_1);
280 /* clear the claim registers for dynamic routing */
281 outb(0, VIC_CLAIM_REGISTER_0);
282 outb(0, VIC_CLAIM_REGISTER_1);
283
284 outb(0, VIC_PRIORITY_REGISTER);
285 /* Set the Primary and Secondary Microchannel vector
286 * bases to be the same as the ordinary interrupts
287 *
288 * FIXME: This would be more efficient using separate
289 * vectors. */
290 outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
291 outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
292 /* Now initiallise the master PIC belonging to this CPU by
293 * sending the four ICWs */
294
295 /* ICW1: level triggered, ICW4 needed */
296 outb(0x19, 0x20);
297
298 /* ICW2: vector base */
299 outb(FIRST_EXTERNAL_VECTOR, 0x21);
300
301 /* ICW3: slave at line 2 */
302 outb(0x04, 0x21);
303
304 /* ICW4: 8086 mode */
305 outb(0x01, 0x21);
306
307 /* now the same for the slave PIC */
308
309 /* ICW1: level trigger, ICW4 needed */
310 outb(0x19, 0xA0);
311
312 /* ICW2: slave vector base */
313 outb(FIRST_EXTERNAL_VECTOR + 8, 0xA1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 /* ICW3: slave ID */
316 outb(0x02, 0xA1);
317
318 /* ICW4: 8086 mode */
319 outb(0x01, 0xA1);
320}
321
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100322static void do_quad_bootstrap(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100324 if (is_cpu_quad() && is_cpu_vic_boot()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 int i;
326 unsigned long flags;
327 __u8 cpuid = hard_smp_processor_id();
328
329 local_irq_save(flags);
330
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100331 for (i = 0; i < 4; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 /* FIXME: this would be >>3 &0x7 on the 32 way */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100333 if (((cpuid >> 2) & 0x03) == i)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 /* don't lower our own mask! */
335 continue;
336
337 /* masquerade as local Quad CPU */
338 outb(QIC_CPUID_ENABLE | i, QIC_PROCESSOR_ID);
339 /* enable the startup CPI */
340 outb(QIC_BOOT_CPI_MASK, QIC_MASK_REGISTER1);
341 /* restore cpu id */
342 outb(0, QIC_PROCESSOR_ID);
343 }
344 local_irq_restore(flags);
345 }
346}
347
James Bottomleyee477522008-10-30 16:28:35 -0500348void prefill_possible_map(void)
349{
350 /* This is empty on voyager because we need a much
351 * earlier detection which is done in find_smp_config */
352}
353
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354/* Set up all the basic stuff: read the SMP config and make all the
355 * SMP information reflect only the boot cpu. All others will be
356 * brought on-line later. */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100357void __init find_smp_config(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358{
359 int i;
360
361 boot_cpu_id = hard_smp_processor_id();
362
363 printk("VOYAGER SMP: Boot cpu is %d\n", boot_cpu_id);
364
365 /* initialize the CPU structures (moved from smp_boot_cpus) */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100366 for (i = 0; i < NR_CPUS; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 cpu_irq_affinity[i] = ~0;
368 }
369 cpu_online_map = cpumask_of_cpu(boot_cpu_id);
370
371 /* The boot CPU must be extended */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100372 voyager_extended_vic_processors = 1 << boot_cpu_id;
Simon Arlott27b46d72007-10-20 01:13:56 +0200373 /* initially, all of the first 8 CPUs can boot */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 voyager_allowed_boot_processors = 0xff;
375 /* set up everything for just this CPU, we can alter
376 * this as we start the other CPUs later */
377 /* now get the CPU disposition from the extended CMOS */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100378 cpus_addr(phys_cpu_present_map)[0] =
379 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK);
380 cpus_addr(phys_cpu_present_map)[0] |=
381 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 1) << 8;
382 cpus_addr(phys_cpu_present_map)[0] |=
383 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
384 2) << 16;
385 cpus_addr(phys_cpu_present_map)[0] |=
386 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
387 3) << 24;
James Bottomleyf68a1062006-02-24 13:04:11 -0800388 cpu_possible_map = phys_cpu_present_map;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100389 printk("VOYAGER SMP: phys_cpu_present_map = 0x%lx\n",
390 cpus_addr(phys_cpu_present_map)[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 /* Here we set up the VIC to enable SMP */
392 /* enable the CPIs by writing the base vector to their register */
393 outb(VIC_DEFAULT_CPI_BASE, VIC_CPI_BASE_REGISTER);
394 outb(1, VIC_REDIRECT_REGISTER_1);
395 /* set the claim registers for static routing --- Boot CPU gets
396 * all interrupts untill all other CPUs started */
397 outb(0xff, VIC_CLAIM_REGISTER_0);
398 outb(0xff, VIC_CLAIM_REGISTER_1);
399 /* Set the Primary and Secondary Microchannel vector
400 * bases to be the same as the ordinary interrupts
401 *
402 * FIXME: This would be more efficient using separate
403 * vectors. */
404 outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
405 outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
406
407 /* Finally tell the firmware that we're driving */
408 outb(inb(VOYAGER_SUS_IN_CONTROL_PORT) | VOYAGER_IN_CONTROL_FLAG,
409 VOYAGER_SUS_IN_CONTROL_PORT);
410
411 current_thread_info()->cpu = boot_cpu_id;
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700412 x86_write_percpu(cpu_number, boot_cpu_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
415/*
416 * The bootstrap kernel entry code has set these up. Save them
417 * for a given CPU, id is physical */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100418void __init smp_store_cpu_info(int id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419{
Mike Travis92cb7612007-10-19 20:35:04 +0200420 struct cpuinfo_x86 *c = &cpu_data(id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422 *c = boot_cpu_data;
423
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700424 identify_secondary_cpu(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425}
426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427/* Routine initially called when a non-boot CPU is brought online */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100428static void __init start_secondary(void *unused)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429{
430 __u8 cpuid = hard_smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700432 cpu_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
434 /* OK, we're in the routine */
435 ack_CPI(VIC_CPU_BOOT_CPI);
436
437 /* setup the 8259 master slave pair belonging to this CPU ---
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100438 * we won't actually receive any until the boot CPU
439 * relinquishes it's static routing mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 vic_setup_pic();
441
442 qic_setup();
443
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100444 if (is_cpu_quad() && !is_cpu_vic_boot()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 /* clear the boot CPI */
446 __u8 dummy;
447
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100448 dummy =
449 voyager_quad_cpi_addr[cpuid]->qic_cpi[VIC_CPU_BOOT_CPI].cpi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 printk("read dummy %d\n", dummy);
451 }
452
453 /* lower the mask to receive CPIs */
454 vic_enable_cpi();
455
456 VDEBUG(("VOYAGER SMP: CPU%d, stack at about %p\n", cpuid, &cpuid));
457
Manfred Spraule545a612008-09-07 16:57:22 +0200458 notify_cpu_starting(cpuid);
459
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 /* enable interrupts */
461 local_irq_enable();
462
463 /* get our bogomips */
464 calibrate_delay();
465
466 /* save our processor parameters */
467 smp_store_cpu_info(cpuid);
468
469 /* if we're a quad, we may need to bootstrap other CPUs */
470 do_quad_bootstrap();
471
472 /* FIXME: this is rather a poor hack to prevent the CPU
473 * activating softirqs while it's supposed to be waiting for
474 * permission to proceed. Without this, the new per CPU stuff
475 * in the softirqs will fail */
476 local_irq_disable();
477 cpu_set(cpuid, cpu_callin_map);
478
479 /* signal that we're done */
480 cpu_booted_map = 1;
481
482 while (!cpu_isset(cpuid, smp_commenced_mask))
483 rep_nop();
484 local_irq_enable();
485
486 local_flush_tlb();
487
488 cpu_set(cpuid, cpu_online_map);
489 wmb();
490 cpu_idle();
491}
492
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493/* Routine to kick start the given CPU and wait for it to report ready
494 * (or timeout in startup). When this routine returns, the requested
495 * CPU is either fully running and configured or known to be dead.
496 *
497 * We call this routine sequentially 1 CPU at a time, so no need for
498 * locking */
499
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100500static void __init do_boot_cpu(__u8 cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501{
502 struct task_struct *idle;
503 int timeout;
504 unsigned long flags;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100505 int quad_boot = (1 << cpu) & voyager_quad_processors
506 & ~(voyager_extended_vic_processors
507 & voyager_allowed_boot_processors);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 /* This is the format of the CPI IDT gate (in real mode) which
510 * we're hijacking to boot the CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100511 union IDTFormat {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 struct seg {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100513 __u16 Offset;
514 __u16 Segment;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 } idt;
516 __u32 val;
517 } hijack_source;
518
519 __u32 *hijack_vector;
520 __u32 start_phys_address = setup_trampoline();
521
522 /* There's a clever trick to this: The linux trampoline is
523 * compiled to begin at absolute location zero, so make the
524 * address zero but have the data segment selector compensate
525 * for the actual address */
526 hijack_source.idt.Offset = start_phys_address & 0x000F;
527 hijack_source.idt.Segment = (start_phys_address >> 4) & 0xFFFF;
528
529 cpucount++;
James Bottomleyd6444512007-05-01 10:13:46 -0500530 alternatives_smp_switch(1);
531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 idle = fork_idle(cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100533 if (IS_ERR(idle))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 panic("failed fork for CPU%d", cpu);
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100535 idle->thread.ip = (unsigned long)start_secondary;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 /* init_tasks (in sched.c) is indexed logically */
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100537 stack_start.sp = (void *)idle->thread.sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700539 init_gdt(cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100540 per_cpu(current_task, cpu) = idle;
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700541 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 irq_ctx_init(cpu);
543
544 /* Note: Don't modify initial ss override */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100545 VDEBUG(("VOYAGER SMP: Booting CPU%d at 0x%lx[%x:%x], stack %p\n", cpu,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 (unsigned long)hijack_source.val, hijack_source.idt.Segment,
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100547 hijack_source.idt.Offset, stack_start.sp));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
Eric W. Biederman9d0e59a2007-04-30 09:57:40 -0600549 /* init lowmem identity mapping */
Jeremy Fitzhardinge68db0652008-03-17 16:37:13 -0700550 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
551 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
Eric W. Biederman9d0e59a2007-04-30 09:57:40 -0600552 flush_tlb_all();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100554 if (quad_boot) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 printk("CPU %d: non extended Quad boot\n", cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100556 hijack_vector =
557 (__u32 *)
558 phys_to_virt((VIC_CPU_BOOT_CPI + QIC_DEFAULT_CPI_BASE) * 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 *hijack_vector = hijack_source.val;
560 } else {
561 printk("CPU%d: extended VIC boot\n", cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100562 hijack_vector =
563 (__u32 *)
564 phys_to_virt((VIC_CPU_BOOT_CPI + VIC_DEFAULT_CPI_BASE) * 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 *hijack_vector = hijack_source.val;
566 /* VIC errata, may also receive interrupt at this address */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100567 hijack_vector =
568 (__u32 *)
569 phys_to_virt((VIC_CPU_BOOT_ERRATA_CPI +
570 VIC_DEFAULT_CPI_BASE) * 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 *hijack_vector = hijack_source.val;
572 }
573 /* All non-boot CPUs start with interrupts fully masked. Need
574 * to lower the mask of the CPI we're about to send. We do
575 * this in the VIC by masquerading as the processor we're
576 * about to boot and lowering its interrupt mask */
577 local_irq_save(flags);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100578 if (quad_boot) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 send_one_QIC_CPI(cpu, VIC_CPU_BOOT_CPI);
580 } else {
581 outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
582 /* here we're altering registers belonging to `cpu' */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100583
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 outb(VIC_BOOT_INTERRUPT_MASK, 0x21);
585 /* now go back to our original identity */
586 outb(boot_cpu_id, VIC_PROCESSOR_ID);
587
588 /* and boot the CPU */
589
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100590 send_CPI((1 << cpu), VIC_CPU_BOOT_CPI);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 }
592 cpu_booted_map = 0;
593 local_irq_restore(flags);
594
595 /* now wait for it to become ready (or timeout) */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100596 for (timeout = 0; timeout < 50000; timeout++) {
597 if (cpu_booted_map)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 break;
599 udelay(100);
600 }
601 /* reset the page table */
Eric W. Biederman9d0e59a2007-04-30 09:57:40 -0600602 zap_low_mappings();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100603
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604 if (cpu_booted_map) {
605 VDEBUG(("CPU%d: Booted successfully, back in CPU %d\n",
606 cpu, smp_processor_id()));
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100607
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 printk("CPU%d: ", cpu);
Mike Travis92cb7612007-10-19 20:35:04 +0200609 print_cpu_info(&cpu_data(cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 wmb();
611 cpu_set(cpu, cpu_callout_map);
James Bottomley3c101cf2006-06-26 21:33:09 -0500612 cpu_set(cpu, cpu_present_map);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100613 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 printk("CPU%d FAILED TO BOOT: ", cpu);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100615 if (*
616 ((volatile unsigned char *)phys_to_virt(start_phys_address))
617 == 0xA5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 printk("Stuck.\n");
619 else
620 printk("Not responding.\n");
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 cpucount--;
623 }
624}
625
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100626void __init smp_boot_cpus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627{
628 int i;
629
630 /* CAT BUS initialisation must be done after the memory */
631 /* FIXME: The L4 has a catbus too, it just needs to be
632 * accessed in a totally different way */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100633 if (voyager_level == 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 voyager_cat_init();
635
636 /* now that the cat has probed the Voyager System Bus, sanity
637 * check the cpu map */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100638 if (((voyager_quad_processors | voyager_extended_vic_processors)
639 & cpus_addr(phys_cpu_present_map)[0]) !=
640 cpus_addr(phys_cpu_present_map)[0]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 /* should panic */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100642 printk("\n\n***WARNING*** "
643 "Sanity check of CPU present map FAILED\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100645 } else if (voyager_level == 4)
646 voyager_extended_vic_processors =
647 cpus_addr(phys_cpu_present_map)[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
649 /* this sets up the idle task to run on the current cpu */
650 voyager_extended_cpus = 1;
651 /* Remove the global_irq_holder setting, it triggers a BUG() on
652 * schedule at the moment */
653 //global_irq_holder = boot_cpu_id;
654
655 /* FIXME: Need to do something about this but currently only works
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100656 * on CPUs with a tsc which none of mine have.
657 smp_tune_scheduling();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 */
659 smp_store_cpu_info(boot_cpu_id);
James Bottomley08c33302008-10-30 16:08:38 -0500660 /* setup the jump vector */
661 initial_code = (unsigned long)initialize_secondary;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 printk("CPU%d: ", boot_cpu_id);
Mike Travis92cb7612007-10-19 20:35:04 +0200663 print_cpu_info(&cpu_data(boot_cpu_id));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100665 if (is_cpu_quad()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 /* booting on a Quad CPU */
667 printk("VOYAGER SMP: Boot CPU is Quad\n");
668 qic_setup();
669 do_quad_bootstrap();
670 }
671
672 /* enable our own CPIs */
673 vic_enable_cpi();
674
675 cpu_set(boot_cpu_id, cpu_online_map);
676 cpu_set(boot_cpu_id, cpu_callout_map);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100677
678 /* loop over all the extended VIC CPUs and boot them. The
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 * Quad CPUs must be bootstrapped by their extended VIC cpu */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100680 for (i = 0; i < NR_CPUS; i++) {
681 if (i == boot_cpu_id || !cpu_isset(i, phys_cpu_present_map))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 continue;
683 do_boot_cpu(i);
684 /* This udelay seems to be needed for the Quad boots
685 * don't remove unless you know what you're doing */
686 udelay(1000);
687 }
688 /* we could compute the total bogomips here, but why bother?,
689 * Code added from smpboot.c */
690 {
691 unsigned long bogosum = 0;
Akinobu Mita7c04e642008-04-19 23:55:17 +0900692
693 for_each_online_cpu(i)
694 bogosum += cpu_data(i).loops_per_jiffy;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100695 printk(KERN_INFO "Total of %d processors activated "
696 "(%lu.%02lu BogoMIPS).\n",
697 cpucount + 1, bogosum / (500000 / HZ),
698 (bogosum / (5000 / HZ)) % 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 }
700 voyager_extended_cpus = hweight32(voyager_extended_vic_processors);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100701 printk("VOYAGER: Extended (interrupt handling CPUs): "
702 "%d, non-extended: %d\n", voyager_extended_cpus,
703 num_booting_cpus() - voyager_extended_cpus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 /* that's it, switch to symmetric mode */
705 outb(0, VIC_PRIORITY_REGISTER);
706 outb(0, VIC_CLAIM_REGISTER_0);
707 outb(0, VIC_CLAIM_REGISTER_1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 VDEBUG(("VOYAGER SMP: Booted with %d CPUs\n", num_booting_cpus()));
710}
711
712/* Reload the secondary CPUs task structure (this function does not
713 * return ) */
James Bottomley08c33302008-10-30 16:08:38 -0500714static void __init initialize_secondary(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715{
716#if 0
717 // AC kernels only
718 set_current(hard_get_current());
719#endif
720
721 /*
722 * We don't actually need to load the full TSS,
723 * basically just the stack pointer and the eip.
724 */
725
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100726 asm volatile ("movl %0,%%esp\n\t"
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100727 "jmp *%1"::"r" (current->thread.sp),
728 "r"(current->thread.ip));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729}
730
731/* handle a Voyager SYS_INT -- If we don't, the base board will
732 * panic the system.
733 *
734 * System interrupts occur because some problem was detected on the
735 * various busses. To find out what you have to probe all the
736 * hardware via the CAT bus. FIXME: At the moment we do nothing. */
Harvey Harrison75604d72008-01-30 13:31:17 +0100737void smp_vic_sys_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738{
739 ack_CPI(VIC_SYS_INT);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100740 printk("Voyager SYSTEM INTERRUPT\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741}
742
743/* Handle a voyager CMN_INT; These interrupts occur either because of
744 * a system status change or because a single bit memory error
745 * occurred. FIXME: At the moment, ignore all this. */
Harvey Harrison75604d72008-01-30 13:31:17 +0100746void smp_vic_cmn_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747{
748 static __u8 in_cmn_int = 0;
749 static DEFINE_SPINLOCK(cmn_int_lock);
750
751 /* common ints are broadcast, so make sure we only do this once */
752 _raw_spin_lock(&cmn_int_lock);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100753 if (in_cmn_int)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 goto unlock_end;
755
756 in_cmn_int++;
757 _raw_spin_unlock(&cmn_int_lock);
758
759 VDEBUG(("Voyager COMMON INTERRUPT\n"));
760
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100761 if (voyager_level == 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 voyager_cat_do_common_interrupt();
763
764 _raw_spin_lock(&cmn_int_lock);
765 in_cmn_int = 0;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100766 unlock_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 _raw_spin_unlock(&cmn_int_lock);
768 ack_CPI(VIC_CMN_INT);
769}
770
771/*
772 * Reschedule call back. Nothing to do, all the work is done
773 * automatically when we return from the interrupt. */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100774static void smp_reschedule_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775{
776 /* do nothing */
777}
778
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100779static struct mm_struct *flush_mm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780static unsigned long flush_va;
781static DEFINE_SPINLOCK(tlbstate_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782
783/*
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100784 * We cannot call mmdrop() because we are in interrupt context,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 * instead update mm->cpu_vm_mask.
786 *
787 * We need to reload %cr3 since the page tables may be going
788 * away from under us..
789 */
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +0100790static inline void voyager_leave_mm(unsigned long cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791{
792 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
793 BUG();
794 cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
795 load_cr3(swapper_pg_dir);
796}
797
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798/*
799 * Invalidate call-back
800 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100801static void smp_invalidate_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802{
803 __u8 cpu = smp_processor_id();
804
805 if (!test_bit(cpu, &smp_invalidate_needed))
806 return;
807 /* This will flood messages. Don't uncomment unless you see
808 * Problems with cross cpu invalidation
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100809 VDEBUG(("VOYAGER SMP: CPU%d received INVALIDATE_CPI\n",
810 smp_processor_id()));
811 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812
813 if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
814 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
Thomas Gleixner0b9c99b2008-01-30 13:30:35 +0100815 if (flush_va == TLB_FLUSH_ALL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 local_flush_tlb();
817 else
818 __flush_tlb_one(flush_va);
819 } else
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +0100820 voyager_leave_mm(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 }
822 smp_mb__before_clear_bit();
823 clear_bit(cpu, &smp_invalidate_needed);
824 smp_mb__after_clear_bit();
825}
826
827/* All the new flush operations for 2.4 */
828
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829/* This routine is called with a physical cpu mask */
830static void
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100831voyager_flush_tlb_others(unsigned long cpumask, struct mm_struct *mm,
832 unsigned long va)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833{
834 int stuck = 50000;
835
836 if (!cpumask)
837 BUG();
838 if ((cpumask & cpus_addr(cpu_online_map)[0]) != cpumask)
839 BUG();
840 if (cpumask & (1 << smp_processor_id()))
841 BUG();
842 if (!mm)
843 BUG();
844
845 spin_lock(&tlbstate_lock);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 flush_mm = mm;
848 flush_va = va;
849 atomic_set_mask(cpumask, &smp_invalidate_needed);
850 /*
851 * We have to send the CPI only to
852 * CPUs affected.
853 */
854 send_CPI(cpumask, VIC_INVALIDATE_CPI);
855
856 while (smp_invalidate_needed) {
857 mb();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100858 if (--stuck == 0) {
859 printk("***WARNING*** Stuck doing invalidate CPI "
860 "(CPU%d)\n", smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 break;
862 }
863 }
864
865 /* Uncomment only to debug invalidation problems
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100866 VDEBUG(("VOYAGER SMP: Completed invalidate CPI (CPU%d)\n", cpu));
867 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
869 flush_mm = NULL;
870 flush_va = 0;
871 spin_unlock(&tlbstate_lock);
872}
873
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100874void flush_tlb_current_task(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875{
876 struct mm_struct *mm = current->mm;
877 unsigned long cpu_mask;
878
879 preempt_disable();
880
881 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
882 local_flush_tlb();
883 if (cpu_mask)
Thomas Gleixner0b9c99b2008-01-30 13:30:35 +0100884 voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885
886 preempt_enable();
887}
888
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100889void flush_tlb_mm(struct mm_struct *mm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890{
891 unsigned long cpu_mask;
892
893 preempt_disable();
894
895 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
896
897 if (current->active_mm == mm) {
898 if (current->mm)
899 local_flush_tlb();
900 else
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +0100901 voyager_leave_mm(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 }
903 if (cpu_mask)
Thomas Gleixner0b9c99b2008-01-30 13:30:35 +0100904 voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905
906 preempt_enable();
907}
908
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100909void flush_tlb_page(struct vm_area_struct *vma, unsigned long va)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910{
911 struct mm_struct *mm = vma->vm_mm;
912 unsigned long cpu_mask;
913
914 preempt_disable();
915
916 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
917 if (current->active_mm == mm) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100918 if (current->mm)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 __flush_tlb_one(va);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100920 else
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +0100921 voyager_leave_mm(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 }
923
924 if (cpu_mask)
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -0700925 voyager_flush_tlb_others(cpu_mask, mm, va);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926
927 preempt_enable();
928}
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100929
James Bottomley153f8052005-07-13 09:38:05 -0400930EXPORT_SYMBOL(flush_tlb_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
932/* enable the requested IRQs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100933static void smp_enable_irq_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934{
935 __u8 irq;
936 __u8 cpu = get_cpu();
937
938 VDEBUG(("VOYAGER SMP: CPU%d enabling irq mask 0x%x\n", cpu,
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100939 vic_irq_enable_mask[cpu]));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940
941 spin_lock(&vic_irq_lock);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100942 for (irq = 0; irq < 16; irq++) {
943 if (vic_irq_enable_mask[cpu] & (1 << irq))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 enable_local_vic_irq(irq);
945 }
946 vic_irq_enable_mask[cpu] = 0;
947 spin_unlock(&vic_irq_lock);
948
949 put_cpu_no_resched();
950}
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100951
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952/*
953 * CPU halt call-back
954 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100955static void smp_stop_cpu_function(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956{
957 VDEBUG(("VOYAGER SMP: CPU%d is STOPPING\n", smp_processor_id()));
958 cpu_clear(smp_processor_id(), cpu_online_map);
959 local_irq_disable();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100960 for (;;)
Zachary Amsdenf2ab4462005-09-03 15:56:42 -0700961 halt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962}
963
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964/* execute a thread on a new CPU. The function to be called must be
965 * previously set up. This is used to schedule a function for
Simon Arlott27b46d72007-10-20 01:13:56 +0200966 * execution on all CPUs - set up the function then broadcast a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 * function_interrupt CPI to come here on each CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100968static void smp_call_function_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 irq_enter();
Jens Axboe3b16cf82008-06-26 11:21:54 +0200971 generic_smp_call_function_interrupt();
Joe Korty38e760a2007-10-17 18:04:40 +0200972 __get_cpu_var(irq_stat).irq_call_count++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 irq_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974}
975
Jens Axboe3b16cf82008-06-26 11:21:54 +0200976static void smp_call_function_single_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977{
Jens Axboe3b16cf82008-06-26 11:21:54 +0200978 irq_enter();
979 generic_smp_call_function_single_interrupt();
980 __get_cpu_var(irq_stat).irq_call_count++;
981 irq_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982}
James Bottomley0293ca82007-04-30 11:24:05 -0500983
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984/* Sorry about the name. In an APIC based system, the APICs
985 * themselves are programmed to send a timer interrupt. This is used
986 * by linux to reschedule the processor. Voyager doesn't have this,
987 * so we use the system clock to interrupt one processor, which in
988 * turn, broadcasts a timer CPI to all the others --- we receive that
989 * CPI here. We don't use this actually for counting so losing
Ingo Molnara4ec1ef2008-01-30 13:30:10 +0100990 * ticks doesn't matter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 *
Simon Arlott27b46d72007-10-20 01:13:56 +0200992 * FIXME: For those CPUs which actually have a local APIC, we could
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 * try to use it to trigger this interrupt instead of having to
994 * broadcast the timer tick. Unfortunately, all my pentium DYADs have
995 * no local APIC, so I can't do this
996 *
997 * This function is currently a placeholder and is unused in the code */
Harvey Harrison75604d72008-01-30 13:31:17 +0100998void smp_apic_timer_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999{
David Howells7d12e782006-10-05 14:55:46 +01001000 struct pt_regs *old_regs = set_irq_regs(regs);
1001 wrapper_smp_local_timer_interrupt();
1002 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003}
1004
1005/* All of the QUAD interrupt GATES */
Harvey Harrison75604d72008-01-30 13:31:17 +01001006void smp_qic_timer_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007{
David Howells7d12e782006-10-05 14:55:46 +01001008 struct pt_regs *old_regs = set_irq_regs(regs);
James Bottomley81c06b12006-10-12 22:25:03 -05001009 ack_QIC_CPI(QIC_TIMER_CPI);
1010 wrapper_smp_local_timer_interrupt();
David Howells7d12e782006-10-05 14:55:46 +01001011 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012}
1013
Harvey Harrison75604d72008-01-30 13:31:17 +01001014void smp_qic_invalidate_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015{
1016 ack_QIC_CPI(QIC_INVALIDATE_CPI);
1017 smp_invalidate_interrupt();
1018}
1019
Harvey Harrison75604d72008-01-30 13:31:17 +01001020void smp_qic_reschedule_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021{
1022 ack_QIC_CPI(QIC_RESCHEDULE_CPI);
1023 smp_reschedule_interrupt();
1024}
1025
Harvey Harrison75604d72008-01-30 13:31:17 +01001026void smp_qic_enable_irq_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027{
1028 ack_QIC_CPI(QIC_ENABLE_IRQ_CPI);
1029 smp_enable_irq_interrupt();
1030}
1031
Harvey Harrison75604d72008-01-30 13:31:17 +01001032void smp_qic_call_function_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033{
1034 ack_QIC_CPI(QIC_CALL_FUNCTION_CPI);
1035 smp_call_function_interrupt();
1036}
1037
Jens Axboe3b16cf82008-06-26 11:21:54 +02001038void smp_qic_call_function_single_interrupt(struct pt_regs *regs)
1039{
1040 ack_QIC_CPI(QIC_CALL_FUNCTION_SINGLE_CPI);
1041 smp_call_function_single_interrupt();
1042}
1043
Harvey Harrison75604d72008-01-30 13:31:17 +01001044void smp_vic_cpi_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045{
David Howells7d12e782006-10-05 14:55:46 +01001046 struct pt_regs *old_regs = set_irq_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 __u8 cpu = smp_processor_id();
1048
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001049 if (is_cpu_quad())
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 ack_QIC_CPI(VIC_CPI_LEVEL0);
1051 else
1052 ack_VIC_CPI(VIC_CPI_LEVEL0);
1053
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001054 if (test_and_clear_bit(VIC_TIMER_CPI, &vic_cpi_mailbox[cpu]))
David Howells7d12e782006-10-05 14:55:46 +01001055 wrapper_smp_local_timer_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001056 if (test_and_clear_bit(VIC_INVALIDATE_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 smp_invalidate_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001058 if (test_and_clear_bit(VIC_RESCHEDULE_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 smp_reschedule_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001060 if (test_and_clear_bit(VIC_ENABLE_IRQ_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 smp_enable_irq_interrupt();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001062 if (test_and_clear_bit(VIC_CALL_FUNCTION_CPI, &vic_cpi_mailbox[cpu]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 smp_call_function_interrupt();
Jens Axboe3b16cf82008-06-26 11:21:54 +02001064 if (test_and_clear_bit(VIC_CALL_FUNCTION_SINGLE_CPI, &vic_cpi_mailbox[cpu]))
1065 smp_call_function_single_interrupt();
David Howells7d12e782006-10-05 14:55:46 +01001066 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067}
1068
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001069static void do_flush_tlb_all(void *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070{
1071 unsigned long cpu = smp_processor_id();
1072
1073 __flush_tlb_all();
1074 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
Jeremy Fitzhardinge925596a2008-01-30 13:32:55 +01001075 voyager_leave_mm(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076}
1077
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078/* flush the TLB of every active CPU in the system */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001079void flush_tlb_all(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080{
Jens Axboe15c8b6c2008-05-09 09:39:44 +02001081 on_each_cpu(do_flush_tlb_all, 0, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082}
1083
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084/* send a reschedule CPI to one CPU by physical CPU number*/
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001085static void voyager_smp_send_reschedule(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086{
1087 send_one_CPI(cpu, VIC_RESCHEDULE_CPI);
1088}
1089
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001090int hard_smp_processor_id(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091{
1092 __u8 i;
1093 __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001094 if ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 return cpumask & 0x1F;
1096
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001097 for (i = 0; i < 8; i++) {
1098 if (cpumask & (1 << i))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 return i;
1100 }
1101 printk("** WARNING ** Illegal cpuid returned by VIC: %d", cpumask);
1102 return 0;
1103}
1104
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001105int safe_smp_processor_id(void)
Fernando Vazquez2654c082006-09-30 23:29:08 -07001106{
1107 return hard_smp_processor_id();
1108}
1109
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110/* broadcast a halt to all other CPUs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001111static void voyager_smp_send_stop(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112{
Jens Axboe8691e5a2008-06-06 11:18:06 +02001113 smp_call_function(smp_stop_cpu_function, NULL, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114}
1115
1116/* this function is triggered in time.c when a clock tick fires
1117 * we need to re-broadcast the tick to all CPUs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001118void smp_vic_timer_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119{
1120 send_CPI_allbutself(VIC_TIMER_CPI);
David Howells7d12e782006-10-05 14:55:46 +01001121 smp_local_timer_interrupt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122}
1123
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124/* local (per CPU) timer interrupt. It does both profiling and
1125 * process statistics/rescheduling.
1126 *
1127 * We do profiling in every local tick, statistics/rescheduling
1128 * happen only every 'profiling multiplier' ticks. The default
1129 * multiplier is 1 and it can be changed by writing the new multiplier
1130 * value into /proc/profile.
1131 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001132void smp_local_timer_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133{
1134 int cpu = smp_processor_id();
1135 long weight;
1136
David Howells7d12e782006-10-05 14:55:46 +01001137 profile_tick(CPU_PROFILING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 if (--per_cpu(prof_counter, cpu) <= 0) {
1139 /*
1140 * The multiplier may have changed since the last time we got
1141 * to this point as a result of the user writing to
1142 * /proc/profile. In this case we need to adjust the APIC
1143 * timer accordingly.
1144 *
1145 * Interrupts are already masked off at this point.
1146 */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001147 per_cpu(prof_counter, cpu) = per_cpu(prof_multiplier, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 if (per_cpu(prof_counter, cpu) !=
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001149 per_cpu(prof_old_multiplier, cpu)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 /* FIXME: need to update the vic timer tick here */
1151 per_cpu(prof_old_multiplier, cpu) =
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001152 per_cpu(prof_counter, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 }
1154
James Bottomley81c06b12006-10-12 22:25:03 -05001155 update_process_times(user_mode_vm(get_irq_regs()));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 }
1157
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001158 if (((1 << cpu) & voyager_extended_vic_processors) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 /* only extended VIC processors participate in
1160 * interrupt distribution */
1161 return;
1162
1163 /*
1164 * We take the 'long' return path, and there every subsystem
Simon Arlott27b46d72007-10-20 01:13:56 +02001165 * grabs the appropriate locks (kernel lock/ irq lock).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 *
1167 * we might want to decouple profiling from the 'long path',
1168 * and do the profiling totally in assembly.
1169 *
1170 * Currently this isn't too much of an issue (performance wise),
1171 * we can take more than 100K local irqs per second on a 100 MHz P5.
1172 */
1173
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001174 if ((++vic_tick[cpu] & 0x7) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 return;
1176 /* get here every 16 ticks (about every 1/6 of a second) */
1177
1178 /* Change our priority to give someone else a chance at getting
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001179 * the IRQ. The algorithm goes like this:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 *
1181 * In the VIC, the dynamically routed interrupt is always
1182 * handled by the lowest priority eligible (i.e. receiving
1183 * interrupts) CPU. If >1 eligible CPUs are equal lowest, the
1184 * lowest processor number gets it.
1185 *
1186 * The priority of a CPU is controlled by a special per-CPU
1187 * VIC priority register which is 3 bits wide 0 being lowest
1188 * and 7 highest priority..
1189 *
1190 * Therefore we subtract the average number of interrupts from
1191 * the number we've fielded. If this number is negative, we
1192 * lower the activity count and if it is positive, we raise
1193 * it.
1194 *
1195 * I'm afraid this still leads to odd looking interrupt counts:
1196 * the totals are all roughly equal, but the individual ones
1197 * look rather skewed.
1198 *
1199 * FIXME: This algorithm is total crap when mixed with SMP
1200 * affinity code since we now try to even up the interrupt
1201 * counts when an affinity binding is keeping them on a
1202 * particular CPU*/
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001203 weight = (vic_intr_count[cpu] * voyager_extended_cpus
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 - vic_intr_total) >> 4;
1205 weight += 4;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001206 if (weight > 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 weight = 7;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001208 if (weight < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 weight = 0;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001210
1211 outb((__u8) weight, VIC_PRIORITY_REGISTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
1213#ifdef VOYAGER_DEBUG
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001214 if ((vic_tick[cpu] & 0xFFF) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 /* print this message roughly every 25 secs */
1216 printk("VOYAGER SMP: vic_tick[%d] = %lu, weight = %ld\n",
1217 cpu, vic_tick[cpu], weight);
1218 }
1219#endif
1220}
1221
1222/* setup the profiling timer */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001223int setup_profiling_timer(unsigned int multiplier)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224{
1225 int i;
1226
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001227 if ((!multiplier))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 return -EINVAL;
1229
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001230 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 * Set the new multiplier for each CPU. CPUs don't start using the
1232 * new values until the next timer interrupt in which they do process
1233 * accounting.
1234 */
1235 for (i = 0; i < NR_CPUS; ++i)
1236 per_cpu(prof_multiplier, i) = multiplier;
1237
1238 return 0;
1239}
1240
James Bottomleyc7717462006-10-12 22:21:16 -05001241/* This is a bit of a mess, but forced on us by the genirq changes
1242 * there's no genirq handler that really does what voyager wants
1243 * so hack it up with the simple IRQ handler */
Harvey Harrison75604d72008-01-30 13:31:17 +01001244static void handle_vic_irq(unsigned int irq, struct irq_desc *desc)
James Bottomleyc7717462006-10-12 22:21:16 -05001245{
1246 before_handle_vic_irq(irq);
1247 handle_simple_irq(irq, desc);
1248 after_handle_vic_irq(irq);
1249}
1250
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251/* The CPIs are handled in the per cpu 8259s, so they must be
1252 * enabled to be received: FIX: enabling the CPIs in the early
1253 * boot sequence interferes with bug checking; enable them later
1254 * on in smp_init */
1255#define VIC_SET_GATE(cpi, vector) \
1256 set_intr_gate((cpi) + VIC_DEFAULT_CPI_BASE, (vector))
1257#define QIC_SET_GATE(cpi, vector) \
1258 set_intr_gate((cpi) + QIC_DEFAULT_CPI_BASE, (vector))
1259
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001260void __init smp_intr_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261{
1262 int i;
1263
1264 /* initialize the per cpu irq mask to all disabled */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001265 for (i = 0; i < NR_CPUS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 vic_irq_mask[i] = 0xFFFF;
1267
1268 VIC_SET_GATE(VIC_CPI_LEVEL0, vic_cpi_interrupt);
1269
1270 VIC_SET_GATE(VIC_SYS_INT, vic_sys_interrupt);
1271 VIC_SET_GATE(VIC_CMN_INT, vic_cmn_interrupt);
1272
1273 QIC_SET_GATE(QIC_TIMER_CPI, qic_timer_interrupt);
1274 QIC_SET_GATE(QIC_INVALIDATE_CPI, qic_invalidate_interrupt);
1275 QIC_SET_GATE(QIC_RESCHEDULE_CPI, qic_reschedule_interrupt);
1276 QIC_SET_GATE(QIC_ENABLE_IRQ_CPI, qic_enable_irq_interrupt);
1277 QIC_SET_GATE(QIC_CALL_FUNCTION_CPI, qic_call_function_interrupt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001279 /* now put the VIC descriptor into the first 48 IRQs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 *
1281 * This is for later: first 16 correspond to PC IRQs; next 16
1282 * are Primary MC IRQs and final 16 are Secondary MC IRQs */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001283 for (i = 0; i < 48; i++)
James Bottomleyc7717462006-10-12 22:21:16 -05001284 set_irq_chip_and_handler(i, &vic_chip, handle_vic_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285}
1286
1287/* send a CPI at level cpi to a set of cpus in cpuset (set 1 bit per
1288 * processor to receive CPI */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001289static void send_CPI(__u32 cpuset, __u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290{
1291 int cpu;
1292 __u32 quad_cpuset = (cpuset & voyager_quad_processors);
1293
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001294 if (cpi < VIC_START_FAKE_CPI) {
1295 /* fake CPI are only used for booting, so send to the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 * extended quads as well---Quads must be VIC booted */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001297 outb((__u8) (cpuset), VIC_CPI_Registers[cpi]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 return;
1299 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001300 if (quad_cpuset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 send_QIC_CPI(quad_cpuset, cpi);
1302 cpuset &= ~quad_cpuset;
1303 cpuset &= 0xff; /* only first 8 CPUs vaild for VIC CPI */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001304 if (cpuset == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 return;
1306 for_each_online_cpu(cpu) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001307 if (cpuset & (1 << cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 set_bit(cpi, &vic_cpi_mailbox[cpu]);
1309 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001310 if (cpuset)
1311 outb((__u8) cpuset, VIC_CPI_Registers[VIC_CPI_LEVEL0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312}
1313
1314/* Acknowledge receipt of CPI in the QIC, clear in QIC hardware and
1315 * set the cache line to shared by reading it.
1316 *
1317 * DON'T make this inline otherwise the cache line read will be
1318 * optimised away
1319 * */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001320static int ack_QIC_CPI(__u8 cpi)
1321{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 __u8 cpu = hard_smp_processor_id();
1323
1324 cpi &= 7;
1325
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001326 outb(1 << cpi, QIC_INTERRUPT_CLEAR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 return voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi;
1328}
1329
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001330static void ack_special_QIC_CPI(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001332 switch (cpi) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 case VIC_CMN_INT:
1334 outb(QIC_CMN_INT, QIC_INTERRUPT_CLEAR0);
1335 break;
1336 case VIC_SYS_INT:
1337 outb(QIC_SYS_INT, QIC_INTERRUPT_CLEAR0);
1338 break;
1339 }
1340 /* also clear at the VIC, just in case (nop for non-extended proc) */
1341 ack_VIC_CPI(cpi);
1342}
1343
1344/* Acknowledge receipt of CPI in the VIC (essentially an EOI) */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001345static void ack_VIC_CPI(__u8 cpi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346{
1347#ifdef VOYAGER_DEBUG
1348 unsigned long flags;
1349 __u16 isr;
1350 __u8 cpu = smp_processor_id();
1351
1352 local_irq_save(flags);
1353 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001354 if ((isr & (1 << (cpi & 7))) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 printk("VOYAGER SMP: CPU%d lost CPI%d\n", cpu, cpi);
1356 }
1357#endif
1358 /* send specific EOI; the two system interrupts have
1359 * bit 4 set for a separate vector but behave as the
1360 * corresponding 3 bit intr */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001361 outb_p(0x60 | (cpi & 7), 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362
1363#ifdef VOYAGER_DEBUG
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001364 if ((vic_read_isr() & (1 << (cpi & 7))) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 printk("VOYAGER SMP: CPU%d still asserting CPI%d\n", cpu, cpi);
1366 }
1367 local_irq_restore(flags);
1368#endif
1369}
1370
1371/* cribbed with thanks from irq.c */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001372#define __byte(x,y) (((unsigned char *)&(y))[x])
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373#define cached_21(cpu) (__byte(0,vic_irq_mask[cpu]))
1374#define cached_A1(cpu) (__byte(1,vic_irq_mask[cpu]))
1375
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001376static unsigned int startup_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377{
James Bottomleyc7717462006-10-12 22:21:16 -05001378 unmask_vic_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379
1380 return 0;
1381}
1382
1383/* The enable and disable routines. This is where we run into
1384 * conflicting architectural philosophy. Fundamentally, the voyager
1385 * architecture does not expect to have to disable interrupts globally
1386 * (the IRQ controllers belong to each CPU). The processor masquerade
1387 * which is used to start the system shouldn't be used in a running OS
1388 * since it will cause great confusion if two separate CPUs drive to
1389 * the same IRQ controller (I know, I've tried it).
1390 *
1391 * The solution is a variant on the NCR lazy SPL design:
1392 *
1393 * 1) To disable an interrupt, do nothing (other than set the
1394 * IRQ_DISABLED flag). This dares the interrupt actually to arrive.
1395 *
1396 * 2) If the interrupt dares to come in, raise the local mask against
1397 * it (this will result in all the CPU masks being raised
1398 * eventually).
1399 *
1400 * 3) To enable the interrupt, lower the mask on the local CPU and
1401 * broadcast an Interrupt enable CPI which causes all other CPUs to
1402 * adjust their masks accordingly. */
1403
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001404static void unmask_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405{
1406 /* linux doesn't to processor-irq affinity, so enable on
1407 * all CPUs we know about */
1408 int cpu = smp_processor_id(), real_cpu;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001409 __u16 mask = (1 << irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 __u32 processorList = 0;
1411 unsigned long flags;
1412
James Bottomleyc7717462006-10-12 22:21:16 -05001413 VDEBUG(("VOYAGER: unmask_vic_irq(%d) CPU%d affinity 0x%lx\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 irq, cpu, cpu_irq_affinity[cpu]));
1415 spin_lock_irqsave(&vic_irq_lock, flags);
1416 for_each_online_cpu(real_cpu) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001417 if (!(voyager_extended_vic_processors & (1 << real_cpu)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 continue;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001419 if (!(cpu_irq_affinity[real_cpu] & mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420 /* irq has no affinity for this CPU, ignore */
1421 continue;
1422 }
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001423 if (real_cpu == cpu) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 enable_local_vic_irq(irq);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001425 } else if (vic_irq_mask[real_cpu] & mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426 vic_irq_enable_mask[real_cpu] |= mask;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001427 processorList |= (1 << real_cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428 }
1429 }
1430 spin_unlock_irqrestore(&vic_irq_lock, flags);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001431 if (processorList)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 send_CPI(processorList, VIC_ENABLE_IRQ_CPI);
1433}
1434
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001435static void mask_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436{
1437 /* lazy disable, do nothing */
1438}
1439
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001440static void enable_local_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441{
1442 __u8 cpu = smp_processor_id();
1443 __u16 mask = ~(1 << irq);
1444 __u16 old_mask = vic_irq_mask[cpu];
1445
1446 vic_irq_mask[cpu] &= mask;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001447 if (vic_irq_mask[cpu] == old_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 return;
1449
1450 VDEBUG(("VOYAGER DEBUG: Enabling irq %d in hardware on CPU %d\n",
1451 irq, cpu));
1452
1453 if (irq & 8) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001454 outb_p(cached_A1(cpu), 0xA1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 (void)inb_p(0xA1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001456 } else {
1457 outb_p(cached_21(cpu), 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458 (void)inb_p(0x21);
1459 }
1460}
1461
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001462static void disable_local_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463{
1464 __u8 cpu = smp_processor_id();
1465 __u16 mask = (1 << irq);
1466 __u16 old_mask = vic_irq_mask[cpu];
1467
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001468 if (irq == 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 return;
1470
1471 vic_irq_mask[cpu] |= mask;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001472 if (old_mask == vic_irq_mask[cpu])
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 return;
1474
1475 VDEBUG(("VOYAGER DEBUG: Disabling irq %d in hardware on CPU %d\n",
1476 irq, cpu));
1477
1478 if (irq & 8) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001479 outb_p(cached_A1(cpu), 0xA1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480 (void)inb_p(0xA1);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001481 } else {
1482 outb_p(cached_21(cpu), 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 (void)inb_p(0x21);
1484 }
1485}
1486
1487/* The VIC is level triggered, so the ack can only be issued after the
1488 * interrupt completes. However, we do Voyager lazy interrupt
1489 * handling here: It is an extremely expensive operation to mask an
1490 * interrupt in the vic, so we merely set a flag (IRQ_DISABLED). If
1491 * this interrupt actually comes in, then we mask and ack here to push
1492 * the interrupt off to another CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001493static void before_handle_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494{
Yinghai Lu08678b02008-08-19 20:50:05 -07001495 irq_desc_t *desc = irq_to_desc(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 __u8 cpu = smp_processor_id();
1497
1498 _raw_spin_lock(&vic_irq_lock);
1499 vic_intr_total++;
1500 vic_intr_count[cpu]++;
1501
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001502 if (!(cpu_irq_affinity[cpu] & (1 << irq))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 /* The irq is not in our affinity mask, push it off
1504 * onto another CPU */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001505 VDEBUG(("VOYAGER DEBUG: affinity triggered disable of irq %d "
1506 "on cpu %d\n", irq, cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 disable_local_vic_irq(irq);
1508 /* set IRQ_INPROGRESS to prevent the handler in irq.c from
1509 * actually calling the interrupt routine */
1510 desc->status |= IRQ_REPLAY | IRQ_INPROGRESS;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001511 } else if (desc->status & IRQ_DISABLED) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 /* Damn, the interrupt actually arrived, do the lazy
1513 * disable thing. The interrupt routine in irq.c will
1514 * not handle a IRQ_DISABLED interrupt, so nothing more
1515 * need be done here */
1516 VDEBUG(("VOYAGER DEBUG: lazy disable of irq %d on CPU %d\n",
1517 irq, cpu));
1518 disable_local_vic_irq(irq);
1519 desc->status |= IRQ_REPLAY;
1520 } else {
1521 desc->status &= ~IRQ_REPLAY;
1522 }
1523
1524 _raw_spin_unlock(&vic_irq_lock);
1525}
1526
1527/* Finish the VIC interrupt: basically mask */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001528static void after_handle_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529{
Yinghai Lu08678b02008-08-19 20:50:05 -07001530 irq_desc_t *desc = irq_to_desc(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
1532 _raw_spin_lock(&vic_irq_lock);
1533 {
1534 unsigned int status = desc->status & ~IRQ_INPROGRESS;
1535#ifdef VOYAGER_DEBUG
1536 __u16 isr;
1537#endif
1538
1539 desc->status = status;
1540 if ((status & IRQ_DISABLED))
1541 disable_local_vic_irq(irq);
1542#ifdef VOYAGER_DEBUG
1543 /* DEBUG: before we ack, check what's in progress */
1544 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001545 if ((isr & (1 << irq) && !(status & IRQ_REPLAY)) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 int i;
1547 __u8 cpu = smp_processor_id();
1548 __u8 real_cpu;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001549 int mask; /* Um... initialize me??? --RR */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
1551 printk("VOYAGER SMP: CPU%d lost interrupt %d\n",
1552 cpu, irq);
KAMEZAWA Hiroyukic8912592006-03-28 01:56:39 -08001553 for_each_possible_cpu(real_cpu, mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
1555 outb(VIC_CPU_MASQUERADE_ENABLE | real_cpu,
1556 VIC_PROCESSOR_ID);
1557 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001558 if (isr & (1 << irq)) {
1559 printk
1560 ("VOYAGER SMP: CPU%d ack irq %d\n",
1561 real_cpu, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 ack_vic_irq(irq);
1563 }
1564 outb(cpu, VIC_PROCESSOR_ID);
1565 }
1566 }
1567#endif /* VOYAGER_DEBUG */
1568 /* as soon as we ack, the interrupt is eligible for
1569 * receipt by another CPU so everything must be in
1570 * order here */
1571 ack_vic_irq(irq);
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001572 if (status & IRQ_REPLAY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 /* replay is set if we disable the interrupt
1574 * in the before_handle_vic_irq() routine, so
1575 * clear the in progress bit here to allow the
1576 * next CPU to handle this correctly */
1577 desc->status &= ~(IRQ_REPLAY | IRQ_INPROGRESS);
1578 }
1579#ifdef VOYAGER_DEBUG
1580 isr = vic_read_isr();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001581 if ((isr & (1 << irq)) != 0)
1582 printk("VOYAGER SMP: after_handle_vic_irq() after "
1583 "ack irq=%d, isr=0x%x\n", irq, isr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584#endif /* VOYAGER_DEBUG */
1585 }
1586 _raw_spin_unlock(&vic_irq_lock);
1587
1588 /* All code after this point is out of the main path - the IRQ
1589 * may be intercepted by another CPU if reasserted */
1590}
1591
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592/* Linux processor - interrupt affinity manipulations.
1593 *
1594 * For each processor, we maintain a 32 bit irq affinity mask.
1595 * Initially it is set to all 1's so every processor accepts every
1596 * interrupt. In this call, we change the processor's affinity mask:
1597 *
1598 * Change from enable to disable:
1599 *
1600 * If the interrupt ever comes in to the processor, we will disable it
1601 * and ack it to push it off to another CPU, so just accept the mask here.
1602 *
1603 * Change from disable to enable:
1604 *
1605 * change the mask and then do an interrupt enable CPI to re-enable on
1606 * the selected processors */
1607
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001608void set_vic_irq_affinity(unsigned int irq, cpumask_t mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609{
1610 /* Only extended processors handle interrupts */
1611 unsigned long real_mask;
1612 unsigned long irq_mask = 1 << irq;
1613 int cpu;
1614
1615 real_mask = cpus_addr(mask)[0] & voyager_extended_vic_processors;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001616
1617 if (cpus_addr(mask)[0] == 0)
Simon Arlott27b46d72007-10-20 01:13:56 +02001618 /* can't have no CPUs to accept the interrupt -- extremely
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 * bad things will happen */
1620 return;
1621
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001622 if (irq == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623 /* can't change the affinity of the timer IRQ. This
1624 * is due to the constraint in the voyager
1625 * architecture that the CPI also comes in on and IRQ
1626 * line and we have chosen IRQ0 for this. If you
1627 * raise the mask on this interrupt, the processor
1628 * will no-longer be able to accept VIC CPIs */
1629 return;
1630
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001631 if (irq >= 32)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 /* You can only have 32 interrupts in a voyager system
1633 * (and 32 only if you have a secondary microchannel
1634 * bus) */
1635 return;
1636
1637 for_each_online_cpu(cpu) {
1638 unsigned long cpu_mask = 1 << cpu;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001639
1640 if (cpu_mask & real_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 /* enable the interrupt for this cpu */
1642 cpu_irq_affinity[cpu] |= irq_mask;
1643 } else {
1644 /* disable the interrupt for this cpu */
1645 cpu_irq_affinity[cpu] &= ~irq_mask;
1646 }
1647 }
1648 /* this is magic, we now have the correct affinity maps, so
1649 * enable the interrupt. This will send an enable CPI to
Simon Arlott27b46d72007-10-20 01:13:56 +02001650 * those CPUs who need to enable it in their local masks,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 * causing them to correct for the new affinity . If the
1652 * interrupt is currently globally disabled, it will simply be
1653 * disabled again as it comes in (voyager lazy disable). If
1654 * the affinity map is tightened to disable the interrupt on a
1655 * cpu, it will be pushed off when it comes in */
James Bottomleyc7717462006-10-12 22:21:16 -05001656 unmask_vic_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657}
1658
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001659static void ack_vic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660{
1661 if (irq & 8) {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001662 outb(0x62, 0x20); /* Specific EOI to cascade */
1663 outb(0x60 | (irq & 7), 0xA0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664 } else {
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001665 outb(0x60 | (irq & 7), 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 }
1667}
1668
1669/* enable the CPIs. In the VIC, the CPIs are delivered by the 8259
1670 * but are not vectored by it. This means that the 8259 mask must be
1671 * lowered to receive them */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001672static __init void vic_enable_cpi(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673{
1674 __u8 cpu = smp_processor_id();
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001675
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 /* just take a copy of the current mask (nop for boot cpu) */
1677 vic_irq_mask[cpu] = vic_irq_mask[boot_cpu_id];
1678
1679 enable_local_vic_irq(VIC_CPI_LEVEL0);
1680 enable_local_vic_irq(VIC_CPI_LEVEL1);
1681 /* for sys int and cmn int */
1682 enable_local_vic_irq(7);
1683
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001684 if (is_cpu_quad()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
1686 outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
1687 VDEBUG(("VOYAGER SMP: QIC ENABLE CPI: CPU%d: MASK 0x%x\n",
1688 cpu, QIC_CPI_ENABLE));
1689 }
1690
1691 VDEBUG(("VOYAGER SMP: ENABLE CPI: CPU%d: MASK 0x%x\n",
1692 cpu, vic_irq_mask[cpu]));
1693}
1694
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001695void voyager_smp_dump()
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696{
1697 int old_cpu = smp_processor_id(), cpu;
1698
1699 /* dump the interrupt masks of each processor */
1700 for_each_online_cpu(cpu) {
1701 __u16 imr, isr, irr;
1702 unsigned long flags;
1703
1704 local_irq_save(flags);
1705 outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
1706 imr = (inb(0xa1) << 8) | inb(0x21);
1707 outb(0x0a, 0xa0);
1708 irr = inb(0xa0) << 8;
1709 outb(0x0a, 0x20);
1710 irr |= inb(0x20);
1711 outb(0x0b, 0xa0);
1712 isr = inb(0xa0) << 8;
1713 outb(0x0b, 0x20);
1714 isr |= inb(0x20);
1715 outb(old_cpu, VIC_PROCESSOR_ID);
1716 local_irq_restore(flags);
1717 printk("\tCPU%d: mask=0x%x, IMR=0x%x, IRR=0x%x, ISR=0x%x\n",
1718 cpu, vic_irq_mask[cpu], imr, irr, isr);
1719#if 0
1720 /* These lines are put in to try to unstick an un ack'd irq */
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001721 if (isr != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722 int irq;
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001723 for (irq = 0; irq < 16; irq++) {
1724 if (isr & (1 << irq)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 printk("\tCPU%d: ack irq %d\n",
1726 cpu, irq);
1727 local_irq_save(flags);
1728 outb(VIC_CPU_MASQUERADE_ENABLE | cpu,
1729 VIC_PROCESSOR_ID);
1730 ack_vic_irq(irq);
1731 outb(old_cpu, VIC_PROCESSOR_ID);
1732 local_irq_restore(flags);
1733 }
1734 }
1735 }
1736#endif
1737 }
1738}
1739
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001740void smp_voyager_power_off(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741{
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001742 if (smp_processor_id() == boot_cpu_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 voyager_power_off();
1744 else
1745 smp_stop_cpu_function(NULL);
1746}
1747
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001748static void __init voyager_smp_prepare_cpus(unsigned int max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749{
1750 /* FIXME: ignore max_cpus for now */
1751 smp_boot_cpus();
1752}
1753
Randy Dunlap8f818212007-11-11 21:06:45 -08001754static void __cpuinit voyager_smp_prepare_boot_cpu(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755{
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001756 init_gdt(smp_processor_id());
1757 switch_to_new_gdt();
1758
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 cpu_set(smp_processor_id(), cpu_online_map);
1760 cpu_set(smp_processor_id(), cpu_callout_map);
Zwane Mwaikambo4ad8d382005-09-03 15:56:51 -07001761 cpu_set(smp_processor_id(), cpu_possible_map);
James Bottomley3c101cf2006-06-26 21:33:09 -05001762 cpu_set(smp_processor_id(), cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763}
1764
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001765static int __cpuinit voyager_cpu_up(unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766{
1767 /* This only works at boot for x86. See "rewrite" above. */
1768 if (cpu_isset(cpu, smp_commenced_mask))
1769 return -ENOSYS;
1770
1771 /* In case one didn't come up */
1772 if (!cpu_isset(cpu, cpu_callin_map))
1773 return -EIO;
1774 /* Unleash the CPU! */
1775 cpu_set(cpu, smp_commenced_mask);
Akinobu Mita7c04e642008-04-19 23:55:17 +09001776 while (!cpu_online(cpu))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777 mb();
1778 return 0;
1779}
1780
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001781static void __init voyager_smp_cpus_done(unsigned int max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782{
1783 zap_low_mappings();
1784}
Andrew Morton033ab7f2006-06-30 01:55:50 -07001785
Ingo Molnara4ec1ef2008-01-30 13:30:10 +01001786void __init smp_setup_processor_id(void)
Andrew Morton033ab7f2006-06-30 01:55:50 -07001787{
1788 current_thread_info()->cpu = hard_smp_processor_id();
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001789 x86_write_percpu(cpu_number, hard_smp_processor_id());
Andrew Morton033ab7f2006-06-30 01:55:50 -07001790}
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001791
1792struct smp_ops smp_ops = {
1793 .smp_prepare_boot_cpu = voyager_smp_prepare_boot_cpu,
1794 .smp_prepare_cpus = voyager_smp_prepare_cpus,
1795 .cpu_up = voyager_cpu_up,
1796 .smp_cpus_done = voyager_smp_cpus_done,
1797
1798 .smp_send_stop = voyager_smp_send_stop,
1799 .smp_send_reschedule = voyager_smp_send_reschedule,
Jens Axboe3b16cf82008-06-26 11:21:54 +02001800
1801 .send_call_func_ipi = native_send_call_func_ipi,
1802 .send_call_func_single_ipi = native_send_call_func_single_ipi,
Jeremy Fitzhardinge6a3ee3d2007-05-15 01:41:59 -07001803};