blob: 1df3c23258b24ac52a29d652acbb0d147e205108 [file] [log] [blame]
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001/* linux/arch/arm/mach-msm/timer.c
2 *
3 * Copyright (C) 2007 Google, Inc.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004 * Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
17#include <linux/init.h>
18#include <linux/time.h>
19#include <linux/interrupt.h>
20#include <linux/irq.h>
21#include <linux/clk.h>
22#include <linux/clockchips.h>
23#include <linux/delay.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070025#include <linux/percpu.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080026
27#include <asm/mach/time.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070028#include <asm/hardware/gic.h>
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -070029#include <asm/sched_clock.h>
Taniya Das36057be2011-10-28 13:02:17 +053030#include <asm/smp_plat.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/msm_iomap.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070032#include <mach/irqs.h>
33#include <mach/socinfo.h>
34
35#if defined(CONFIG_MSM_SMD)
36#include "smd_private.h"
37#endif
38#include "timer.h"
39
40enum {
41 MSM_TIMER_DEBUG_SYNC = 1U << 0,
42};
43static int msm_timer_debug_mask;
44module_param_named(debug_mask, msm_timer_debug_mask, int, S_IRUGO | S_IWUSR | S_IWGRP);
45
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#ifdef CONFIG_MSM7X00A_USE_GP_TIMER
47 #define DG_TIMER_RATING 100
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070048#else
49 #define DG_TIMER_RATING 300
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050#endif
51
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052#define MSM_DGT_SHIFT (5)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080053
54#define TIMER_MATCH_VAL 0x0000
55#define TIMER_COUNT_VAL 0x0004
56#define TIMER_ENABLE 0x0008
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080057#define TIMER_CLEAR 0x000C
Jeff Ohlstein672039f2010-10-05 15:23:57 -070058#define DGT_CLK_CTL 0x0034
59enum {
60 DGT_CLK_CTL_DIV_1 = 0,
61 DGT_CLK_CTL_DIV_2 = 1,
62 DGT_CLK_CTL_DIV_3 = 2,
63 DGT_CLK_CTL_DIV_4 = 3,
64};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070065#define TIMER_ENABLE_EN 1
66#define TIMER_ENABLE_CLR_ON_MATCH_EN 2
67
68#define LOCAL_TIMER 0
69#define GLOBAL_TIMER 1
70
71/*
Jeff Ohlsteine1a7e402011-09-07 12:52:36 -070072 * global_timer_offset is added to the regbase of a timer to force the memory
73 * access to come from the CPU0 region.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070074 */
Jeff Ohlsteine1a7e402011-09-07 12:52:36 -070075static int global_timer_offset;
Jeff Ohlstein7a018322011-09-28 12:44:06 -070076static int msm_global_timer;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070077
78#define NR_TIMERS ARRAY_SIZE(msm_clocks)
79
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -070080unsigned int gpt_hz = 32768;
81unsigned int sclk_hz = 32768;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080082
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070083static struct msm_clock *clockevent_to_clock(struct clock_event_device *evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084static irqreturn_t msm_timer_interrupt(int irq, void *dev_id);
85static cycle_t msm_gpt_read(struct clocksource *cs);
86static cycle_t msm_dgt_read(struct clocksource *cs);
87static void msm_timer_set_mode(enum clock_event_mode mode,
88 struct clock_event_device *evt);
89static int msm_timer_set_next_event(unsigned long cycles,
90 struct clock_event_device *evt);
91
92enum {
93 MSM_CLOCK_FLAGS_UNSTABLE_COUNT = 1U << 0,
94 MSM_CLOCK_FLAGS_ODD_MATCH_WRITE = 1U << 1,
95 MSM_CLOCK_FLAGS_DELAYED_WRITE_POST = 1U << 2,
96};
97
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080098struct msm_clock {
99 struct clock_event_device clockevent;
100 struct clocksource clocksource;
101 struct irqaction irq;
Brian Swetlandbcc0f6a2008-09-10 14:00:53 -0700102 void __iomem *regbase;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800103 uint32_t freq;
104 uint32_t shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105 uint32_t flags;
106 uint32_t write_delay;
107 uint32_t rollover_offset;
108 uint32_t index;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800109};
110
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800111enum {
112 MSM_CLOCK_GPT,
113 MSM_CLOCK_DGT,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800114};
115
116
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700117struct msm_clock_percpu_data {
118 uint32_t last_set;
119 uint32_t sleep_offset;
120 uint32_t alarm_vtime;
121 uint32_t alarm;
122 uint32_t non_sleep_offset;
123 uint32_t in_sync;
124 cycle_t stopped_tick;
125 int stopped;
126 uint32_t last_sync_gpt;
127 u64 last_sync_jiffies;
128};
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800129
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700130struct msm_timer_sync_data_t {
131 struct msm_clock *clock;
132 uint32_t timeout;
133 int exit_sleep;
134};
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800135
136static struct msm_clock msm_clocks[] = {
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800137 [MSM_CLOCK_GPT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800138 .clockevent = {
139 .name = "gp_timer",
140 .features = CLOCK_EVT_FEAT_ONESHOT,
141 .shift = 32,
142 .rating = 200,
143 .set_next_event = msm_timer_set_next_event,
144 .set_mode = msm_timer_set_mode,
145 },
146 .clocksource = {
147 .name = "gp_timer",
148 .rating = 200,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700149 .read = msm_gpt_read,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800150 .mask = CLOCKSOURCE_MASK(32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700151 .shift = 17,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800152 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
153 },
154 .irq = {
155 .name = "gp_timer",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700156 .flags = IRQF_DISABLED | IRQF_TIMER |
157 IRQF_TRIGGER_RISING,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800158 .handler = msm_timer_interrupt,
159 .dev_id = &msm_clocks[0].clockevent,
160 .irq = INT_GP_TIMER_EXP
161 },
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700162 .regbase = MSM_TMR_BASE + 0x4,
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700163 .freq = 32768,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700164 .index = MSM_CLOCK_GPT,
165 .flags =
Rohit Vaswani2a473b22011-08-16 15:35:34 -0700166#if defined(CONFIG_CPU_V6) || defined(CONFIG_ARCH_MSM7X27A)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700167 MSM_CLOCK_FLAGS_UNSTABLE_COUNT |
168 MSM_CLOCK_FLAGS_ODD_MATCH_WRITE |
169 MSM_CLOCK_FLAGS_DELAYED_WRITE_POST |
170#endif
171 0,
172 .write_delay = 9,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800173 },
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800174 [MSM_CLOCK_DGT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800175 .clockevent = {
176 .name = "dg_timer",
177 .features = CLOCK_EVT_FEAT_ONESHOT,
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700178 .shift = 32,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700179 .rating = DG_TIMER_RATING,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800180 .set_next_event = msm_timer_set_next_event,
181 .set_mode = msm_timer_set_mode,
182 },
183 .clocksource = {
184 .name = "dg_timer",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700185 .rating = DG_TIMER_RATING,
186 .read = msm_dgt_read,
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700187 .mask = CLOCKSOURCE_MASK(32),
188 .shift = 24,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800189 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
190 },
191 .irq = {
192 .name = "dg_timer",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700193 .flags = IRQF_DISABLED | IRQF_TIMER |
194 IRQF_TRIGGER_RISING,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800195 .handler = msm_timer_interrupt,
196 .dev_id = &msm_clocks[1].clockevent,
197 .irq = INT_DEBUG_TIMER_EXP
198 },
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700199 .regbase = MSM_TMR_BASE + 0x24,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700200 .index = MSM_CLOCK_DGT,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700201 .write_delay = 9,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800202 }
203};
204
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700205static DEFINE_PER_CPU(struct clock_event_device*, local_clock_event);
206
207static DEFINE_PER_CPU(struct msm_clock_percpu_data[NR_TIMERS],
208 msm_clocks_percpu);
209
210static DEFINE_PER_CPU(struct msm_clock *, msm_active_clock);
211
212static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
213{
214 struct clock_event_device *evt = dev_id;
215 if (smp_processor_id() != 0)
216 evt = __get_cpu_var(local_clock_event);
217 if (evt->event_handler == NULL)
218 return IRQ_HANDLED;
219 evt->event_handler(evt);
220 return IRQ_HANDLED;
221}
222
223static uint32_t msm_read_timer_count(struct msm_clock *clock, int global)
224{
225 uint32_t t1, t2;
226 int loop_count = 0;
227
228 if (global)
229 t1 = __raw_readl(clock->regbase + TIMER_COUNT_VAL +
Jeff Ohlsteine1a7e402011-09-07 12:52:36 -0700230 global_timer_offset);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700231 else
232 t1 = __raw_readl(clock->regbase + TIMER_COUNT_VAL);
233
234 if (!(clock->flags & MSM_CLOCK_FLAGS_UNSTABLE_COUNT))
235 return t1;
236 while (1) {
237 if (global)
238 t2 = __raw_readl(clock->regbase + TIMER_COUNT_VAL +
Jeff Ohlsteine1a7e402011-09-07 12:52:36 -0700239 global_timer_offset);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700240 else
241 t2 = __raw_readl(clock->regbase + TIMER_COUNT_VAL);
242 if (t1 == t2)
243 return t1;
244 if (loop_count++ > 10) {
245 printk(KERN_ERR "msm_read_timer_count timer %s did not"
246 "stabilize %u != %u\n", clock->clockevent.name,
247 t2, t1);
248 return t2;
249 }
250 t1 = t2;
251 }
252}
253
254static cycle_t msm_gpt_read(struct clocksource *cs)
255{
256 struct msm_clock *clock = &msm_clocks[MSM_CLOCK_GPT];
257 struct msm_clock_percpu_data *clock_state =
258 &per_cpu(msm_clocks_percpu, 0)[MSM_CLOCK_GPT];
259
260 if (clock_state->stopped)
261 return clock_state->stopped_tick;
262
263 return msm_read_timer_count(clock, GLOBAL_TIMER) +
264 clock_state->sleep_offset;
265}
266
267static cycle_t msm_dgt_read(struct clocksource *cs)
268{
269 struct msm_clock *clock = &msm_clocks[MSM_CLOCK_DGT];
270 struct msm_clock_percpu_data *clock_state =
271 &per_cpu(msm_clocks_percpu, 0)[MSM_CLOCK_DGT];
272
273 if (clock_state->stopped)
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700274 return clock_state->stopped_tick >> clock->shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700275
276 return (msm_read_timer_count(clock, GLOBAL_TIMER) +
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700277 clock_state->sleep_offset) >> clock->shift;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700278}
279
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700280static struct msm_clock *clockevent_to_clock(struct clock_event_device *evt)
281{
282 int i;
Taniya Das36057be2011-10-28 13:02:17 +0530283
284 if (!is_smp())
285 return container_of(evt, struct msm_clock, clockevent);
286
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700287 for (i = 0; i < NR_TIMERS; i++)
288 if (evt == &(msm_clocks[i].clockevent))
289 return &msm_clocks[i];
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700290 return &msm_clocks[msm_global_timer];
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700291}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700292
293static int msm_timer_set_next_event(unsigned long cycles,
294 struct clock_event_device *evt)
295{
296 int i;
297 struct msm_clock *clock;
298 struct msm_clock_percpu_data *clock_state;
299 uint32_t now;
300 uint32_t alarm;
301 int late;
302
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700303 clock = clockevent_to_clock(evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700304 clock_state = &__get_cpu_var(msm_clocks_percpu)[clock->index];
305 if (clock_state->stopped)
306 return 0;
307 now = msm_read_timer_count(clock, LOCAL_TIMER);
308 alarm = now + (cycles << clock->shift);
309 if (clock->flags & MSM_CLOCK_FLAGS_ODD_MATCH_WRITE)
310 while (now == clock_state->last_set)
311 now = msm_read_timer_count(clock, LOCAL_TIMER);
312
313 clock_state->alarm = alarm;
314 __raw_writel(alarm, clock->regbase + TIMER_MATCH_VAL);
315
316 if (clock->flags & MSM_CLOCK_FLAGS_DELAYED_WRITE_POST) {
317 /* read the counter four extra times to make sure write posts
318 before reading the time */
319 for (i = 0; i < 4; i++)
320 __raw_readl(clock->regbase + TIMER_COUNT_VAL);
321 }
322 now = msm_read_timer_count(clock, LOCAL_TIMER);
323 clock_state->last_set = now;
324 clock_state->alarm_vtime = alarm + clock_state->sleep_offset;
325 late = now - alarm;
326 if (late >= (int)(-clock->write_delay << clock->shift) &&
327 late < clock->freq*5)
328 return -ETIME;
329
330 return 0;
331}
332
333static void msm_timer_set_mode(enum clock_event_mode mode,
334 struct clock_event_device *evt)
335{
336 struct msm_clock *clock;
337 struct msm_clock_percpu_data *clock_state, *gpt_state;
338 unsigned long irq_flags;
Jin Hongeecb1e02011-10-21 14:36:32 -0700339 struct irq_chip *chip;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700340
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700341 clock = clockevent_to_clock(evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700342 clock_state = &__get_cpu_var(msm_clocks_percpu)[clock->index];
343 gpt_state = &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
344
345 local_irq_save(irq_flags);
346
347 switch (mode) {
348 case CLOCK_EVT_MODE_RESUME:
349 case CLOCK_EVT_MODE_PERIODIC:
350 break;
351 case CLOCK_EVT_MODE_ONESHOT:
352 clock_state->stopped = 0;
353 clock_state->sleep_offset =
354 -msm_read_timer_count(clock, LOCAL_TIMER) +
355 clock_state->stopped_tick;
356 get_cpu_var(msm_active_clock) = clock;
357 put_cpu_var(msm_active_clock);
358 __raw_writel(TIMER_ENABLE_EN, clock->regbase + TIMER_ENABLE);
Jin Hongeecb1e02011-10-21 14:36:32 -0700359 chip = irq_get_chip(clock->irq.irq);
360 if (chip && chip->irq_unmask)
361 chip->irq_unmask(irq_get_irq_data(clock->irq.irq));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700362 if (clock != &msm_clocks[MSM_CLOCK_GPT])
363 __raw_writel(TIMER_ENABLE_EN,
364 msm_clocks[MSM_CLOCK_GPT].regbase +
365 TIMER_ENABLE);
366 break;
367 case CLOCK_EVT_MODE_UNUSED:
368 case CLOCK_EVT_MODE_SHUTDOWN:
369 get_cpu_var(msm_active_clock) = NULL;
370 put_cpu_var(msm_active_clock);
371 clock_state->in_sync = 0;
372 clock_state->stopped = 1;
373 clock_state->stopped_tick =
374 msm_read_timer_count(clock, LOCAL_TIMER) +
375 clock_state->sleep_offset;
376 __raw_writel(0, clock->regbase + TIMER_MATCH_VAL);
Jin Hongeecb1e02011-10-21 14:36:32 -0700377 chip = irq_get_chip(clock->irq.irq);
378 if (chip && chip->irq_mask)
379 chip->irq_mask(irq_get_irq_data(clock->irq.irq));
Taniya Das36057be2011-10-28 13:02:17 +0530380
381 if (!is_smp() || clock != &msm_clocks[MSM_CLOCK_DGT]
382 || smp_processor_id())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700383 __raw_writel(0, clock->regbase + TIMER_ENABLE);
Taniya Das36057be2011-10-28 13:02:17 +0530384
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700385 if (clock != &msm_clocks[MSM_CLOCK_GPT]) {
386 gpt_state->in_sync = 0;
387 __raw_writel(0, msm_clocks[MSM_CLOCK_GPT].regbase +
388 TIMER_ENABLE);
389 }
390 break;
391 }
392 wmb();
393 local_irq_restore(irq_flags);
394}
395
Jeff Ohlstein973871d2011-09-28 11:46:26 -0700396/* Call this after SMP init */
397void __iomem *msm_timer_get_timer0_base(void)
398{
399 return MSM_TMR_BASE + global_timer_offset;
400}
401
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700402#define MPM_SCLK_COUNT_VAL 0x0024
403
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700404#ifdef CONFIG_PM
405/*
406 * Retrieve the cycle count from sclk and optionally synchronize local clock
407 * with the sclk value.
408 *
409 * time_start and time_expired are callbacks that must be specified. The
410 * protocol uses them to detect timeout. The update callback is optional.
411 * If not NULL, update will be called so that it can update local clock.
412 *
413 * The function does not use the argument data directly; it passes data to
414 * the callbacks.
415 *
416 * Return value:
417 * 0: the operation failed
418 * >0: the slow clock value after time-sync
419 */
420static void (*msm_timer_sync_timeout)(void);
421#if defined(CONFIG_MSM_DIRECT_SCLK_ACCESS)
422static uint32_t msm_timer_do_sync_to_sclk(
423 void (*time_start)(struct msm_timer_sync_data_t *data),
424 bool (*time_expired)(struct msm_timer_sync_data_t *data),
425 void (*update)(struct msm_timer_sync_data_t *, uint32_t, uint32_t),
426 struct msm_timer_sync_data_t *data)
427{
428 uint32_t t1, t2;
429 int loop_count = 10;
430 int loop_zero_count = 3;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700431 int tmp = USEC_PER_SEC;
432 do_div(tmp, sclk_hz);
433 tmp /= (loop_zero_count-1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700434
435 while (loop_zero_count--) {
436 t1 = __raw_readl(MSM_RPM_MPM_BASE + MPM_SCLK_COUNT_VAL);
437 do {
438 udelay(1);
439 t2 = t1;
440 t1 = __raw_readl(MSM_RPM_MPM_BASE + MPM_SCLK_COUNT_VAL);
441 } while ((t2 != t1) && --loop_count);
442
443 if (!loop_count) {
444 printk(KERN_EMERG "SCLK did not stabilize\n");
445 return 0;
446 }
447
448 if (t1)
449 break;
450
451 udelay(tmp);
452 }
453
454 if (!loop_zero_count) {
455 printk(KERN_EMERG "SCLK reads zero\n");
456 return 0;
457 }
458
459 if (update != NULL)
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700460 update(data, t1, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700461 return t1;
462}
463#elif defined(CONFIG_MSM_N_WAY_SMSM)
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700464
465/* Time Master State Bits */
466#define MASTER_BITS_PER_CPU 1
467#define MASTER_TIME_PENDING \
468 (0x01UL << (MASTER_BITS_PER_CPU * SMSM_APPS_STATE))
469
470/* Time Slave State Bits */
471#define SLAVE_TIME_REQUEST 0x0400
472#define SLAVE_TIME_POLL 0x0800
473#define SLAVE_TIME_INIT 0x1000
474
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700475static uint32_t msm_timer_do_sync_to_sclk(
476 void (*time_start)(struct msm_timer_sync_data_t *data),
477 bool (*time_expired)(struct msm_timer_sync_data_t *data),
478 void (*update)(struct msm_timer_sync_data_t *, uint32_t, uint32_t),
479 struct msm_timer_sync_data_t *data)
480{
481 uint32_t *smem_clock;
482 uint32_t smem_clock_val;
483 uint32_t state;
484
485 smem_clock = smem_alloc(SMEM_SMEM_SLOW_CLOCK_VALUE, sizeof(uint32_t));
486 if (smem_clock == NULL) {
487 printk(KERN_ERR "no smem clock\n");
488 return 0;
489 }
490
491 state = smsm_get_state(SMSM_MODEM_STATE);
492 if ((state & SMSM_INIT) == 0) {
493 printk(KERN_ERR "smsm not initialized\n");
494 return 0;
495 }
496
497 time_start(data);
498 while ((state = smsm_get_state(SMSM_TIME_MASTER_DEM)) &
499 MASTER_TIME_PENDING) {
500 if (time_expired(data)) {
501 printk(KERN_EMERG "get_smem_clock: timeout 1 still "
502 "invalid state %x\n", state);
503 msm_timer_sync_timeout();
504 }
505 }
506
507 smsm_change_state(SMSM_APPS_DEM, SLAVE_TIME_POLL | SLAVE_TIME_INIT,
508 SLAVE_TIME_REQUEST);
509
510 time_start(data);
511 while (!((state = smsm_get_state(SMSM_TIME_MASTER_DEM)) &
512 MASTER_TIME_PENDING)) {
513 if (time_expired(data)) {
514 printk(KERN_EMERG "get_smem_clock: timeout 2 still "
515 "invalid state %x\n", state);
516 msm_timer_sync_timeout();
517 }
518 }
519
520 smsm_change_state(SMSM_APPS_DEM, SLAVE_TIME_REQUEST, SLAVE_TIME_POLL);
521
522 time_start(data);
523 do {
524 smem_clock_val = *smem_clock;
525 } while (smem_clock_val == 0 && !time_expired(data));
526
527 state = smsm_get_state(SMSM_TIME_MASTER_DEM);
528
529 if (smem_clock_val) {
530 if (update != NULL)
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700531 update(data, smem_clock_val, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700532
533 if (msm_timer_debug_mask & MSM_TIMER_DEBUG_SYNC)
534 printk(KERN_INFO
535 "get_smem_clock: state %x clock %u\n",
536 state, smem_clock_val);
537 } else {
538 printk(KERN_EMERG
539 "get_smem_clock: timeout state %x clock %u\n",
540 state, smem_clock_val);
541 msm_timer_sync_timeout();
542 }
543
544 smsm_change_state(SMSM_APPS_DEM, SLAVE_TIME_REQUEST | SLAVE_TIME_POLL,
545 SLAVE_TIME_INIT);
546 return smem_clock_val;
547}
548#else /* CONFIG_MSM_N_WAY_SMSM */
549static uint32_t msm_timer_do_sync_to_sclk(
550 void (*time_start)(struct msm_timer_sync_data_t *data),
551 bool (*time_expired)(struct msm_timer_sync_data_t *data),
552 void (*update)(struct msm_timer_sync_data_t *, uint32_t, uint32_t),
553 struct msm_timer_sync_data_t *data)
554{
555 uint32_t *smem_clock;
556 uint32_t smem_clock_val;
557 uint32_t last_state;
558 uint32_t state;
559
560 smem_clock = smem_alloc(SMEM_SMEM_SLOW_CLOCK_VALUE,
561 sizeof(uint32_t));
562
563 if (smem_clock == NULL) {
564 printk(KERN_ERR "no smem clock\n");
565 return 0;
566 }
567
568 last_state = state = smsm_get_state(SMSM_MODEM_STATE);
569 smem_clock_val = *smem_clock;
570 if (smem_clock_val) {
571 printk(KERN_INFO "get_smem_clock: invalid start state %x "
572 "clock %u\n", state, smem_clock_val);
573 smsm_change_state(SMSM_APPS_STATE,
574 SMSM_TIMEWAIT, SMSM_TIMEINIT);
575
576 time_start(data);
577 while (*smem_clock != 0 && !time_expired(data))
578 ;
579
580 smem_clock_val = *smem_clock;
581 if (smem_clock_val) {
582 printk(KERN_EMERG "get_smem_clock: timeout still "
583 "invalid state %x clock %u\n",
584 state, smem_clock_val);
585 msm_timer_sync_timeout();
586 }
587 }
588
589 time_start(data);
590 smsm_change_state(SMSM_APPS_STATE, SMSM_TIMEINIT, SMSM_TIMEWAIT);
591 do {
592 smem_clock_val = *smem_clock;
593 state = smsm_get_state(SMSM_MODEM_STATE);
594 if (state != last_state) {
595 last_state = state;
596 if (msm_timer_debug_mask & MSM_TIMER_DEBUG_SYNC)
597 printk(KERN_INFO
598 "get_smem_clock: state %x clock %u\n",
599 state, smem_clock_val);
600 }
601 } while (smem_clock_val == 0 && !time_expired(data));
602
603 if (smem_clock_val) {
604 if (update != NULL)
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700605 update(data, smem_clock_val, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700606 } else {
607 printk(KERN_EMERG
608 "get_smem_clock: timeout state %x clock %u\n",
609 state, smem_clock_val);
610 msm_timer_sync_timeout();
611 }
612
613 smsm_change_state(SMSM_APPS_STATE, SMSM_TIMEWAIT, SMSM_TIMEINIT);
614 return smem_clock_val;
615}
616#endif /* CONFIG_MSM_N_WAY_SMSM */
617
618/*
619 * Callback function that initializes the timeout value.
620 */
621static void msm_timer_sync_to_sclk_time_start(
622 struct msm_timer_sync_data_t *data)
623{
624 /* approx 2 seconds */
625 uint32_t delta = data->clock->freq << data->clock->shift << 1;
626 data->timeout = msm_read_timer_count(data->clock, LOCAL_TIMER) + delta;
627}
628
629/*
630 * Callback function that checks the timeout.
631 */
632static bool msm_timer_sync_to_sclk_time_expired(
633 struct msm_timer_sync_data_t *data)
634{
635 uint32_t delta = msm_read_timer_count(data->clock, LOCAL_TIMER) -
636 data->timeout;
637 return ((int32_t) delta) > 0;
638}
639
640/*
641 * Callback function that updates local clock from the specified source clock
642 * value and frequency.
643 */
644static void msm_timer_sync_update(struct msm_timer_sync_data_t *data,
645 uint32_t src_clk_val, uint32_t src_clk_freq)
646{
647 struct msm_clock *dst_clk = data->clock;
648 struct msm_clock_percpu_data *dst_clk_state =
649 &__get_cpu_var(msm_clocks_percpu)[dst_clk->index];
650 uint32_t dst_clk_val = msm_read_timer_count(dst_clk, LOCAL_TIMER);
651 uint32_t new_offset;
652
653 if ((dst_clk->freq << dst_clk->shift) == src_clk_freq) {
654 new_offset = src_clk_val - dst_clk_val;
655 } else {
656 uint64_t temp;
657
658 /* separate multiplication and division steps to reduce
659 rounding error */
660 temp = src_clk_val;
661 temp *= dst_clk->freq << dst_clk->shift;
662 do_div(temp, src_clk_freq);
663
664 new_offset = (uint32_t)(temp) - dst_clk_val;
665 }
666
667 if (dst_clk_state->sleep_offset + dst_clk_state->non_sleep_offset !=
668 new_offset) {
669 if (data->exit_sleep)
670 dst_clk_state->sleep_offset =
671 new_offset - dst_clk_state->non_sleep_offset;
672 else
673 dst_clk_state->non_sleep_offset =
674 new_offset - dst_clk_state->sleep_offset;
675
676 if (msm_timer_debug_mask & MSM_TIMER_DEBUG_SYNC)
677 printk(KERN_INFO "sync clock %s: "
678 "src %u, new offset %u + %u\n",
679 dst_clk->clocksource.name, src_clk_val,
680 dst_clk_state->sleep_offset,
681 dst_clk_state->non_sleep_offset);
682 }
683}
684
685/*
686 * Synchronize GPT clock with sclk.
687 */
688static void msm_timer_sync_gpt_to_sclk(int exit_sleep)
689{
690 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
691 struct msm_clock_percpu_data *gpt_clk_state =
692 &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
693 struct msm_timer_sync_data_t data;
694 uint32_t ret;
695
696 if (gpt_clk_state->in_sync)
697 return;
698
699 data.clock = gpt_clk;
700 data.timeout = 0;
701 data.exit_sleep = exit_sleep;
702
703 ret = msm_timer_do_sync_to_sclk(
704 msm_timer_sync_to_sclk_time_start,
705 msm_timer_sync_to_sclk_time_expired,
706 msm_timer_sync_update,
707 &data);
708
709 if (ret)
710 gpt_clk_state->in_sync = 1;
711}
712
713/*
714 * Synchronize clock with GPT clock.
715 */
716static void msm_timer_sync_to_gpt(struct msm_clock *clock, int exit_sleep)
717{
718 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
719 struct msm_clock_percpu_data *gpt_clk_state =
720 &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
721 struct msm_clock_percpu_data *clock_state =
722 &__get_cpu_var(msm_clocks_percpu)[clock->index];
723 struct msm_timer_sync_data_t data;
724 uint32_t gpt_clk_val;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700725 u64 gpt_period = (1ULL << 32) * HZ;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700726 u64 now = get_jiffies_64();
727
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700728 do_div(gpt_period, gpt_hz);
729
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700730 BUG_ON(clock == gpt_clk);
731
732 if (clock_state->in_sync &&
733 (now - clock_state->last_sync_jiffies < (gpt_period >> 1)))
734 return;
735
736 gpt_clk_val = msm_read_timer_count(gpt_clk, LOCAL_TIMER)
737 + gpt_clk_state->sleep_offset + gpt_clk_state->non_sleep_offset;
738
739 if (exit_sleep && gpt_clk_val < clock_state->last_sync_gpt)
740 clock_state->non_sleep_offset -= clock->rollover_offset;
741
742 data.clock = clock;
743 data.timeout = 0;
744 data.exit_sleep = exit_sleep;
745
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700746 msm_timer_sync_update(&data, gpt_clk_val, gpt_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700747
748 clock_state->in_sync = 1;
749 clock_state->last_sync_gpt = gpt_clk_val;
750 clock_state->last_sync_jiffies = now;
751}
752
753static void msm_timer_reactivate_alarm(struct msm_clock *clock)
754{
755 struct msm_clock_percpu_data *clock_state =
756 &__get_cpu_var(msm_clocks_percpu)[clock->index];
757 long alarm_delta = clock_state->alarm_vtime -
758 clock_state->sleep_offset -
759 msm_read_timer_count(clock, LOCAL_TIMER);
760 alarm_delta >>= clock->shift;
761 if (alarm_delta < (long)clock->write_delay + 4)
762 alarm_delta = clock->write_delay + 4;
763 while (msm_timer_set_next_event(alarm_delta, &clock->clockevent))
764 ;
765}
766
767int64_t msm_timer_enter_idle(void)
768{
769 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
770 struct msm_clock *clock = __get_cpu_var(msm_active_clock);
771 struct msm_clock_percpu_data *clock_state =
772 &__get_cpu_var(msm_clocks_percpu)[clock->index];
773 uint32_t alarm;
774 uint32_t count;
775 int32_t delta;
776
777 BUG_ON(clock != &msm_clocks[MSM_CLOCK_GPT] &&
778 clock != &msm_clocks[MSM_CLOCK_DGT]);
779
780 msm_timer_sync_gpt_to_sclk(0);
781 if (clock != gpt_clk)
782 msm_timer_sync_to_gpt(clock, 0);
783
784 count = msm_read_timer_count(clock, LOCAL_TIMER);
785 if (clock_state->stopped++ == 0)
786 clock_state->stopped_tick = count + clock_state->sleep_offset;
787 alarm = clock_state->alarm;
788 delta = alarm - count;
789 if (delta <= -(int32_t)((clock->freq << clock->shift) >> 10)) {
790 /* timer should have triggered 1ms ago */
791 printk(KERN_ERR "msm_timer_enter_idle: timer late %d, "
792 "reprogram it\n", delta);
793 msm_timer_reactivate_alarm(clock);
794 }
795 if (delta <= 0)
796 return 0;
797 return clocksource_cyc2ns((alarm - count) >> clock->shift,
798 clock->clocksource.mult,
799 clock->clocksource.shift);
800}
801
802void msm_timer_exit_idle(int low_power)
803{
804 struct msm_clock *gpt_clk = &msm_clocks[MSM_CLOCK_GPT];
805 struct msm_clock *clock = __get_cpu_var(msm_active_clock);
806 struct msm_clock_percpu_data *gpt_clk_state =
807 &__get_cpu_var(msm_clocks_percpu)[MSM_CLOCK_GPT];
808 struct msm_clock_percpu_data *clock_state =
809 &__get_cpu_var(msm_clocks_percpu)[clock->index];
810 uint32_t enabled;
811
812 BUG_ON(clock != &msm_clocks[MSM_CLOCK_GPT] &&
813 clock != &msm_clocks[MSM_CLOCK_DGT]);
814
815 if (!low_power)
816 goto exit_idle_exit;
817
818 enabled = __raw_readl(gpt_clk->regbase + TIMER_ENABLE) &
819 TIMER_ENABLE_EN;
820 if (!enabled)
821 __raw_writel(TIMER_ENABLE_EN, gpt_clk->regbase + TIMER_ENABLE);
822
823#if defined(CONFIG_ARCH_MSM_SCORPION) || defined(CONFIG_ARCH_MSM_KRAIT)
824 gpt_clk_state->in_sync = 0;
825#else
826 gpt_clk_state->in_sync = gpt_clk_state->in_sync && enabled;
827#endif
828 /* Make sure timer is actually enabled before we sync it */
829 wmb();
830 msm_timer_sync_gpt_to_sclk(1);
831
832 if (clock == gpt_clk)
833 goto exit_idle_alarm;
834
835 enabled = __raw_readl(clock->regbase + TIMER_ENABLE) & TIMER_ENABLE_EN;
836 if (!enabled)
837 __raw_writel(TIMER_ENABLE_EN, clock->regbase + TIMER_ENABLE);
838
839#if defined(CONFIG_ARCH_MSM_SCORPION) || defined(CONFIG_ARCH_MSM_KRAIT)
840 clock_state->in_sync = 0;
841#else
842 clock_state->in_sync = clock_state->in_sync && enabled;
843#endif
844 /* Make sure timer is actually enabled before we sync it */
845 wmb();
846 msm_timer_sync_to_gpt(clock, 1);
847
848exit_idle_alarm:
849 msm_timer_reactivate_alarm(clock);
850
851exit_idle_exit:
852 clock_state->stopped--;
853}
854
855/*
856 * Callback function that initializes the timeout value.
857 */
858static void msm_timer_get_sclk_time_start(
859 struct msm_timer_sync_data_t *data)
860{
861 data->timeout = 200000;
862}
863
864/*
865 * Callback function that checks the timeout.
866 */
867static bool msm_timer_get_sclk_time_expired(
868 struct msm_timer_sync_data_t *data)
869{
870 udelay(10);
871 return --data->timeout <= 0;
872}
873
874/*
875 * Retrieve the cycle count from the sclk and convert it into
876 * nanoseconds.
877 *
878 * On exit, if period is not NULL, it contains the period of the
879 * sclk in nanoseconds, i.e. how long the cycle count wraps around.
880 *
881 * Return value:
882 * 0: the operation failed; period is not set either
883 * >0: time in nanoseconds
884 */
885int64_t msm_timer_get_sclk_time(int64_t *period)
886{
887 struct msm_timer_sync_data_t data;
888 uint32_t clock_value;
889 int64_t tmp;
890
891 memset(&data, 0, sizeof(data));
892 clock_value = msm_timer_do_sync_to_sclk(
893 msm_timer_get_sclk_time_start,
894 msm_timer_get_sclk_time_expired,
895 NULL,
896 &data);
897
898 if (!clock_value)
899 return 0;
900
901 if (period) {
902 tmp = 1LL << 32;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700903 tmp *= NSEC_PER_SEC;
904 do_div(tmp, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700905 *period = tmp;
906 }
907
908 tmp = (int64_t)clock_value;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700909 tmp *= NSEC_PER_SEC;
910 do_div(tmp, sclk_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700911 return tmp;
912}
913
914int __init msm_timer_init_time_sync(void (*timeout)(void))
915{
916#if defined(CONFIG_MSM_N_WAY_SMSM) && !defined(CONFIG_MSM_DIRECT_SCLK_ACCESS)
917 int ret = smsm_change_intr_mask(SMSM_TIME_MASTER_DEM, 0xFFFFFFFF, 0);
918
919 if (ret) {
920 printk(KERN_ERR "%s: failed to clear interrupt mask, %d\n",
921 __func__, ret);
922 return ret;
923 }
924
925 smsm_change_state(SMSM_APPS_DEM,
926 SLAVE_TIME_REQUEST | SLAVE_TIME_POLL, SLAVE_TIME_INIT);
927#endif
928
929 BUG_ON(timeout == NULL);
930 msm_timer_sync_timeout = timeout;
931
932 return 0;
933}
934
935#endif
936
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700937static DEFINE_CLOCK_DATA(cd);
938
939unsigned long long notrace sched_clock(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700940{
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700941 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700942 struct clocksource *cs = &clock->clocksource;
943 u32 cyc = cs->read(cs);
944 return cyc_to_sched_clock(&cd, cyc, ((u32)~0 >> clock->shift));
945}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700946
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700947static void notrace msm_update_sched_clock(void)
948{
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700949 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700950 struct clocksource *cs = &clock->clocksource;
951 u32 cyc = cs->read(cs);
952 update_sched_clock(&cd, cyc, ((u32)~0) >> clock->shift);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700953}
954
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700955int read_current_timer(unsigned long *timer_val)
956{
957 struct msm_clock *dgt = &msm_clocks[MSM_CLOCK_DGT];
958 *timer_val = msm_read_timer_count(dgt, GLOBAL_TIMER);
959 return 0;
960}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700961
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700962static void __init msm_sched_clock_init(void)
963{
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700964 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -0700965
966 init_sched_clock(&cd, msm_update_sched_clock, 32 - clock->shift,
967 clock->freq);
968}
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800969static void __init msm_timer_init(void)
970{
971 int i;
972 int res;
Jin Hongeecb1e02011-10-21 14:36:32 -0700973 struct irq_chip *chip;
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700974 struct msm_clock *dgt = &msm_clocks[MSM_CLOCK_DGT];
975 struct msm_clock *gpt = &msm_clocks[MSM_CLOCK_GPT];
David Brown8c27e6f2011-01-07 10:20:49 -0800976
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700977 if (cpu_is_msm7x01() || cpu_is_msm7x25() || cpu_is_msm7x27() ||
978 cpu_is_msm7x25a() || cpu_is_msm7x27a() || cpu_is_msm7x25aa() ||
979 cpu_is_msm7x27aa()) {
980 dgt->shift = MSM_DGT_SHIFT;
981 dgt->freq = 19200000 >> MSM_DGT_SHIFT;
982 dgt->clockevent.shift = 32 + MSM_DGT_SHIFT;
983 dgt->clocksource.mask = CLOCKSOURCE_MASK(32 - MSM_DGT_SHIFT);
984 dgt->clocksource.shift = 24 - MSM_DGT_SHIFT;
985 gpt->regbase = MSM_TMR_BASE;
986 dgt->regbase = MSM_TMR_BASE + 0x10;
987 } else if (cpu_is_qsd8x50()) {
988 dgt->freq = 4800000;
989 gpt->regbase = MSM_TMR_BASE;
990 dgt->regbase = MSM_TMR_BASE + 0x10;
991 } else if (cpu_is_fsm9xxx())
992 dgt->freq = 4800000;
993 else if (cpu_is_msm7x30() || cpu_is_msm8x55())
994 dgt->freq = 6144000;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700995 else if (cpu_is_msm8x60()) {
Jeff Ohlstein7a018322011-09-28 12:44:06 -0700996 dgt->freq = 6750000;
997 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
Stepan Moskovchenkoa8222192011-10-24 18:32:30 -0700998 } else if (cpu_is_msm8960() || cpu_is_apq8064() || cpu_is_msm8930()
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -0700999 || cpu_is_msm9615()) {
1000 dgt->freq = 6750000;
1001 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
1002 gpt->freq = 32765;
1003 gpt_hz = 32765;
1004 sclk_hz = 32765;
Jeff Ohlstein7a018322011-09-28 12:44:06 -07001005 } else {
1006 WARN_ON("Timer running on unknown hardware. Configure this! "
1007 "Assuming default configuration.\n");
1008 dgt->freq = 6750000;
1009 }
1010
1011 if (msm_clocks[MSM_CLOCK_GPT].clocksource.rating > DG_TIMER_RATING)
1012 msm_global_timer = MSM_CLOCK_GPT;
1013 else
1014 msm_global_timer = MSM_CLOCK_DGT;
Jeff Ohlstein672039f2010-10-05 15:23:57 -07001015
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001016 for (i = 0; i < ARRAY_SIZE(msm_clocks); i++) {
1017 struct msm_clock *clock = &msm_clocks[i];
1018 struct clock_event_device *ce = &clock->clockevent;
1019 struct clocksource *cs = &clock->clocksource;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001020 __raw_writel(0, clock->regbase + TIMER_ENABLE);
1021 __raw_writel(1, clock->regbase + TIMER_CLEAR);
1022 __raw_writel(0, clock->regbase + TIMER_COUNT_VAL);
1023 __raw_writel(~0, clock->regbase + TIMER_MATCH_VAL);
David Brown8c27e6f2011-01-07 10:20:49 -08001024
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -07001025 if ((clock->freq << clock->shift) == gpt_hz) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001026 clock->rollover_offset = 0;
1027 } else {
1028 uint64_t temp;
David Brown8c27e6f2011-01-07 10:20:49 -08001029
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001030 temp = clock->freq << clock->shift;
1031 temp <<= 32;
Jeff Ohlsteinc83811b2011-10-21 14:24:04 -07001032 do_div(temp, gpt_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001033
1034 clock->rollover_offset = (uint32_t) temp;
1035 }
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001036
1037 ce->mult = div_sc(clock->freq, NSEC_PER_SEC, ce->shift);
1038 /* allow at least 10 seconds to notice that the timer wrapped */
1039 ce->max_delta_ns =
1040 clockevent_delta2ns(0xf0000000 >> clock->shift, ce);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001041 /* ticks gets rounded down by one */
1042 ce->min_delta_ns =
1043 clockevent_delta2ns(clock->write_delay + 4, ce);
Rusty Russell320ab2b2008-12-13 21:20:26 +10301044 ce->cpumask = cpumask_of(0);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001045
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001046 cs->mult = clocksource_hz2mult(clock->freq, cs->shift);
1047 res = clocksource_register(cs);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001048 if (res)
1049 printk(KERN_ERR "msm_timer_init: clocksource_register "
1050 "failed for %s\n", cs->name);
1051
1052 res = setup_irq(clock->irq.irq, &clock->irq);
1053 if (res)
1054 printk(KERN_ERR "msm_timer_init: setup_irq "
1055 "failed for %s\n", cs->name);
1056
Jin Hongeecb1e02011-10-21 14:36:32 -07001057 chip = irq_get_chip(clock->irq.irq);
1058 if (chip && chip->irq_mask)
1059 chip->irq_mask(irq_get_irq_data(clock->irq.irq));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001060
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001061 clockevents_register_device(ce);
1062 }
Jeff Ohlstein4e93ae12011-09-26 18:22:26 -07001063 msm_sched_clock_init();
Taniya Das36057be2011-10-28 13:02:17 +05301064
1065 if (is_smp()) {
1066 __raw_writel(1,
1067 msm_clocks[MSM_CLOCK_DGT].regbase + TIMER_ENABLE);
1068 set_delay_fn(read_current_timer_delay_loop);
1069 }
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001070}
1071
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001072#ifdef CONFIG_SMP
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001073
Santosh Shilimkaraf90f102011-02-23 18:53:15 +01001074int __cpuinit local_timer_setup(struct clock_event_device *evt)
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001075{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001076 unsigned long flags;
Jeff Ohlsteind17ee762011-09-26 19:44:22 -07001077 static DEFINE_PER_CPU(bool, first_boot) = true;
Jeff Ohlstein7a018322011-09-28 12:44:06 -07001078 struct msm_clock *clock = &msm_clocks[msm_global_timer];
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001079
1080 /* Use existing clock_event for cpu 0 */
1081 if (!smp_processor_id())
David Brown893b66c2011-03-30 11:26:57 -07001082 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001083
Jeff Ohlsteine1a7e402011-09-07 12:52:36 -07001084 global_timer_offset = MSM_TMR0_BASE - MSM_TMR_BASE;
Taniya Das36057be2011-10-28 13:02:17 +05301085 if (cpu_is_msm8x60() || cpu_is_msm8960() || cpu_is_apq8064()
1086 || cpu_is_msm8930())
1087 __raw_writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001088
Jeff Ohlsteind17ee762011-09-26 19:44:22 -07001089 if (__get_cpu_var(first_boot)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001090 __raw_writel(0, clock->regbase + TIMER_ENABLE);
1091 __raw_writel(0, clock->regbase + TIMER_CLEAR);
1092 __raw_writel(~0, clock->regbase + TIMER_MATCH_VAL);
Jeff Ohlsteind17ee762011-09-26 19:44:22 -07001093 __get_cpu_var(first_boot) = false;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001094 }
1095 evt->irq = clock->irq.irq;
1096 evt->name = "local_timer";
1097 evt->features = CLOCK_EVT_FEAT_ONESHOT;
1098 evt->rating = clock->clockevent.rating;
1099 evt->set_mode = msm_timer_set_mode;
1100 evt->set_next_event = msm_timer_set_next_event;
1101 evt->shift = clock->clockevent.shift;
1102 evt->mult = div_sc(clock->freq, NSEC_PER_SEC, evt->shift);
1103 evt->max_delta_ns =
1104 clockevent_delta2ns(0xf0000000 >> clock->shift, evt);
1105 evt->min_delta_ns = clockevent_delta2ns(4, evt);
1106
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001107 __get_cpu_var(local_clock_event) = evt;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001108
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001109 local_irq_save(flags);
1110 gic_clear_spi_pending(clock->irq.irq);
1111 local_irq_restore(flags);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001112 gic_enable_ppi(clock->irq.irq);
1113
1114 clockevents_register_device(evt);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001115
Santosh Shilimkaraf90f102011-02-23 18:53:15 +01001116 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001117}
1118
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001119int local_timer_ack(void)
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001120{
1121 return 1;
1122}
Jeff Ohlstein94790ec2010-12-02 12:05:12 -08001123#endif
1124
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001125struct sys_timer msm_timer = {
1126 .init = msm_timer_init
1127};