blob: 47c2d12e5cf5116489e958f1ad763711c192a3e4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010018#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010019#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010020#include <linux/clockchips.h>
21#include <linux/interrupt.h>
22#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010023#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010024#include <linux/ioport.h>
25#include <linux/module.h>
26#include <linux/sysdev.h>
27#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053028#include <linux/timex.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010029#include <linux/dmar.h>
30#include <linux/init.h>
31#include <linux/cpu.h>
32#include <linux/dmi.h>
33#include <linux/nmi.h>
34#include <linux/smp.h>
35#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Yinghai Lu773763d2008-08-24 02:01:52 -070037#include <asm/arch_hooks.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/pgalloc.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010039#include <asm/atomic.h>
40#include <asm/mpspec.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070041#include <asm/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010042#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010043#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020044#include <asm/apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010045#include <asm/desc.h>
46#include <asm/hpet.h>
47#include <asm/idle.h>
48#include <asm/mtrr.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053049#include <asm/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Brian Gerstec70de82009-01-27 12:56:47 +090051unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010052
Brian Gerstec70de82009-01-27 12:56:47 +090053unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010054
Brian Gerstec70de82009-01-27 12:56:47 +090055/* Processor that is doing the boot up */
56unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030057
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070058/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010059 * The highest APIC ID seen during enumeration.
60 *
61 * This determines the messaging protocol we can use: if all APIC IDs
62 * are in the 0 ... 7 range, then we can use logical addressing which
63 * has some performance advantages (better broadcasting).
64 *
65 * If there's an APIC ID above 8, we use physical addressing.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070066 */
Brian Gerstec70de82009-01-27 12:56:47 +090067unsigned int max_physical_apicid;
68
Ingo Molnarfdbecd92009-01-31 03:57:12 +010069/*
70 * Bitmask of physically existing CPUs:
71 */
Brian Gerstec70de82009-01-27 12:56:47 +090072physid_mask_t phys_cpu_present_map;
73
74/*
75 * Map cpu index to physical APIC ID
76 */
77DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070081
Yinghai Lub3c51172008-08-24 02:01:46 -070082#ifdef CONFIG_X86_32
83/*
84 * Knob to control our willingness to enable the local APIC.
85 *
86 * +1=force-enable
87 */
88static int force_enable_local_apic;
89/*
90 * APIC command line parameters
91 */
92static int __init parse_lapic(char *arg)
93{
94 force_enable_local_apic = 1;
95 return 0;
96}
97early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -070098/* Local APIC was disabled by the BIOS and enabled by the kernel */
99static int enabled_via_apicbase;
100
Yinghai Lub3c51172008-08-24 02:01:46 -0700101#endif
102
103#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200104static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700105static __init int setup_apicpmtimer(char *s)
106{
107 apic_calibrate_pmtmr = 1;
108 notsc_setup(NULL);
109 return 0;
110}
111__setup("apicpmtimer", setup_apicpmtimer);
112#endif
113
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800114#ifdef CONFIG_X86_X2APIC
Suresh Siddha89027d32008-07-10 11:16:56 -0700115int x2apic;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700116/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530117static int x2apic_preenabled;
118static int disable_x2apic;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700119static __init int setup_nox2apic(char *str)
120{
121 disable_x2apic = 1;
122 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
123 return 0;
124}
125early_param("nox2apic", setup_nox2apic);
126#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
Yinghai Lub3c51172008-08-24 02:01:46 -0700128unsigned long mp_lapic_addr;
129int disable_apic;
130/* Disable local APIC timer from the kernel commandline or via dmi quirk */
131static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100132/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700133int local_apic_timer_c2_ok;
134EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
135
Yinghai Luefa25592008-08-19 20:50:36 -0700136int first_system_vector = 0xfe;
137
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100138/*
139 * Debug level, exported for io_apic.c
140 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100141unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100142
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700143int pic_mode;
144
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400145/* Have we found an MP table */
146int smp_found_config;
147
Aaron Durbin39928722006-12-07 02:14:01 +0100148static struct resource lapic_resource = {
149 .name = "Local APIC",
150 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
151};
152
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200153static unsigned int calibration_result;
154
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200155static int lapic_next_event(unsigned long delta,
156 struct clock_event_device *evt);
157static void lapic_timer_setup(enum clock_event_mode mode,
158 struct clock_event_device *evt);
Mike Travis96289372008-12-31 18:08:46 -0800159static void lapic_timer_broadcast(const struct cpumask *mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100160static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200161
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400162/*
163 * The local apic timer can be used for any function which is CPU local.
164 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200165static struct clock_event_device lapic_clockevent = {
166 .name = "lapic",
167 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
168 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
169 .shift = 32,
170 .set_mode = lapic_timer_setup,
171 .set_next_event = lapic_next_event,
172 .broadcast = lapic_timer_broadcast,
173 .rating = 100,
174 .irq = -1,
175};
176static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
177
Andi Kleend3432892008-01-30 13:33:17 +0100178static unsigned long apic_phys;
179
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100180/*
181 * Get the LAPIC version
182 */
183static inline int lapic_get_version(void)
184{
185 return GET_APIC_VERSION(apic_read(APIC_LVR));
186}
187
188/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400189 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100190 */
191static inline int lapic_is_integrated(void)
192{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400193#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100194 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400195#else
196 return APIC_INTEGRATED(lapic_get_version());
197#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100198}
199
200/*
201 * Check, whether this is a modern or a first generation APIC
202 */
203static int modern_apic(void)
204{
205 /* AMD systems use old APIC versions, so check the CPU */
206 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
207 boot_cpu_data.x86 >= 0xf)
208 return 1;
209 return lapic_get_version() >= 0x14;
210}
211
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800212void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100213{
214 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
215 cpu_relax();
216}
217
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800218u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100219{
220 u32 send_status;
221 int timeout;
222
223 timeout = 0;
224 do {
225 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
226 if (!send_status)
227 break;
228 udelay(100);
229 } while (timeout++ < 1000);
230
231 return send_status;
232}
233
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800234void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700235{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200236 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700237 apic_write(APIC_ICR, low);
238}
239
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800240u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700241{
242 u32 icr1, icr2;
243
244 icr2 = apic_read(APIC_ICR2);
245 icr1 = apic_read(APIC_ICR);
246
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400247 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700248}
249
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100250/**
251 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
252 */
Jan Beuliche9427102008-01-30 13:31:24 +0100253void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100254{
255 unsigned int v;
256
257 /* unmask and set to NMI */
258 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200259
260 /* Level triggered for 82489DX (32bit mode) */
261 if (!lapic_is_integrated())
262 v |= APIC_LVT_LEVEL_TRIGGER;
263
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100264 apic_write(APIC_LVT0, v);
265}
266
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700267#ifdef CONFIG_X86_32
268/**
269 * get_physical_broadcast - Get number of physical broadcast IDs
270 */
271int get_physical_broadcast(void)
272{
273 return modern_apic() ? 0xff : 0xf;
274}
275#endif
276
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100277/**
278 * lapic_get_maxlvt - get the maximum number of local vector table entries
279 */
280int lapic_get_maxlvt(void)
281{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200282 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100283
284 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200285 /*
286 * - we always have APIC integrated on 64bit mode
287 * - 82489DXs do not report # of LVT entries
288 */
289 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100290}
291
292/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400293 * Local APIC timer
294 */
295
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400296/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400297#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200298
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100299/*
300 * This function sets up the local APIC timer, with a timeout of
301 * 'clocks' APIC bus clock. During calibration we actually call
302 * this function twice on the boot CPU, once with a bogus timeout
303 * value, second time for real. The other (noncalibrating) CPUs
304 * call this function only once, with the real, calibrated value.
305 *
306 * We do reads before writes even if unnecessary, to get around the
307 * P5 APIC double write bug.
308 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100309static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
310{
311 unsigned int lvtt_value, tmp_value;
312
313 lvtt_value = LOCAL_TIMER_VECTOR;
314 if (!oneshot)
315 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200316 if (!lapic_is_integrated())
317 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
318
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100319 if (!irqen)
320 lvtt_value |= APIC_LVT_MASKED;
321
322 apic_write(APIC_LVTT, lvtt_value);
323
324 /*
325 * Divide PICLK by 16
326 */
327 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400328 apic_write(APIC_TDCR,
329 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
330 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100331
332 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200333 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100334}
335
336/*
Robert Richter7b83dae2008-01-30 13:30:40 +0100337 * Setup extended LVT, AMD specific (K8, family 10h)
338 *
339 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
340 * MCE interrupts are supported. Thus MCE offset must be set to 0.
Robert Richter286f5712008-07-22 21:08:46 +0200341 *
342 * If mask=1, the LVT entry does not generate interrupts while mask=0
343 * enables the vector. See also the BKDGs.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100344 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100345
346#define APIC_EILVT_LVTOFF_MCE 0
347#define APIC_EILVT_LVTOFF_IBS 1
348
349static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100350{
Robert Richter7b83dae2008-01-30 13:30:40 +0100351 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100352 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
353
354 apic_write(reg, v);
355}
356
Robert Richter7b83dae2008-01-30 13:30:40 +0100357u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
358{
359 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
360 return APIC_EILVT_LVTOFF_MCE;
361}
362
363u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
364{
365 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
366 return APIC_EILVT_LVTOFF_IBS;
367}
Robert Richter6aa360e2008-07-23 15:28:14 +0200368EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
Robert Richter7b83dae2008-01-30 13:30:40 +0100369
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100370/*
371 * Program the next event, relative to now
372 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200373static int lapic_next_event(unsigned long delta,
374 struct clock_event_device *evt)
375{
376 apic_write(APIC_TMICT, delta);
377 return 0;
378}
379
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100380/*
381 * Setup the lapic timer in periodic or oneshot mode
382 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200383static void lapic_timer_setup(enum clock_event_mode mode,
384 struct clock_event_device *evt)
385{
386 unsigned long flags;
387 unsigned int v;
388
389 /* Lapic used as dummy for broadcast ? */
390 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
391 return;
392
393 local_irq_save(flags);
394
395 switch (mode) {
396 case CLOCK_EVT_MODE_PERIODIC:
397 case CLOCK_EVT_MODE_ONESHOT:
398 __setup_APIC_LVTT(calibration_result,
399 mode != CLOCK_EVT_MODE_PERIODIC, 1);
400 break;
401 case CLOCK_EVT_MODE_UNUSED:
402 case CLOCK_EVT_MODE_SHUTDOWN:
403 v = apic_read(APIC_LVTT);
404 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
405 apic_write(APIC_LVTT, v);
Thomas Gleixnera98f8fd2008-11-06 01:13:39 +0100406 apic_write(APIC_TMICT, 0xffffffff);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200407 break;
408 case CLOCK_EVT_MODE_RESUME:
409 /* Nothing to do here */
410 break;
411 }
412
413 local_irq_restore(flags);
414}
415
416/*
417 * Local APIC timer broadcast function
418 */
Mike Travis96289372008-12-31 18:08:46 -0800419static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200420{
421#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100422 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200423#endif
424}
425
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100426/*
427 * Setup the local APIC timer for this CPU. Copy the initilized values
428 * of the boot CPU and register the clock event in the framework.
429 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700430static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200431{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100432 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
433
434 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030435 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100436
437 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200438}
439
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700440/*
441 * In this functions we calibrate APIC bus clocks to the external timer.
442 *
443 * We want to do the calibration only once since we want to have local timer
444 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
445 * frequency.
446 *
447 * This was previously done by reading the PIT/HPET and waiting for a wrap
448 * around to find out, that a tick has elapsed. I have a box, where the PIT
449 * readout is broken, so it never gets out of the wait loop again. This was
450 * also reported by others.
451 *
452 * Monitoring the jiffies value is inaccurate and the clockevents
453 * infrastructure allows us to do a simple substitution of the interrupt
454 * handler.
455 *
456 * The calibration routine also uses the pm_timer when possible, as the PIT
457 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
458 * back to normal later in the boot process).
459 */
460
461#define LAPIC_CAL_LOOPS (HZ/10)
462
463static __initdata int lapic_cal_loops = -1;
464static __initdata long lapic_cal_t1, lapic_cal_t2;
465static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
466static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
467static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
468
469/*
470 * Temporary interrupt handler.
471 */
472static void __init lapic_cal_handler(struct clock_event_device *dev)
473{
474 unsigned long long tsc = 0;
475 long tapic = apic_read(APIC_TMCCT);
476 unsigned long pm = acpi_pm_read_early();
477
478 if (cpu_has_tsc)
479 rdtscll(tsc);
480
481 switch (lapic_cal_loops++) {
482 case 0:
483 lapic_cal_t1 = tapic;
484 lapic_cal_tsc1 = tsc;
485 lapic_cal_pm1 = pm;
486 lapic_cal_j1 = jiffies;
487 break;
488
489 case LAPIC_CAL_LOOPS:
490 lapic_cal_t2 = tapic;
491 lapic_cal_tsc2 = tsc;
492 if (pm < lapic_cal_pm1)
493 pm += ACPI_PM_OVRRUN;
494 lapic_cal_pm2 = pm;
495 lapic_cal_j2 = jiffies;
496 break;
497 }
498}
499
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900500static int __init
501calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400502{
503 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
504 const long pm_thresh = pm_100ms / 100;
505 unsigned long mult;
506 u64 res;
507
508#ifndef CONFIG_X86_PM_TIMER
509 return -1;
510#endif
511
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900512 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400513
514 /* Check, if the PM timer is available */
515 if (!deltapm)
516 return -1;
517
518 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
519
520 if (deltapm > (pm_100ms - pm_thresh) &&
521 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900522 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900523 return 0;
524 }
525
526 res = (((u64)deltapm) * mult) >> 22;
527 do_div(res, 1000000);
528 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900529 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900530
531 /* Correct the lapic counter value */
532 res = (((u64)(*delta)) * pm_100ms);
533 do_div(res, deltapm);
534 pr_info("APIC delta adjusted to PM-Timer: "
535 "%lu (%ld)\n", (unsigned long)res, *delta);
536 *delta = (long)res;
537
538 /* Correct the tsc counter value */
539 if (cpu_has_tsc) {
540 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400541 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900542 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
543 "PM-Timer: %lu (%ld) \n",
544 (unsigned long)res, *deltatsc);
545 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400546 }
547
548 return 0;
549}
550
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700551static int __init calibrate_APIC_clock(void)
552{
553 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700554 void (*real_handler)(struct clock_event_device *dev);
555 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900556 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700557 int pm_referenced = 0;
558
559 local_irq_disable();
560
561 /* Replace the global interrupt handler */
562 real_handler = global_clock_event->event_handler;
563 global_clock_event->event_handler = lapic_cal_handler;
564
565 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400566 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700567 * can underflow in the 100ms detection time frame
568 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400569 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700570
571 /* Let the interrupts run */
572 local_irq_enable();
573
574 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
575 cpu_relax();
576
577 local_irq_disable();
578
579 /* Restore the real event handler */
580 global_clock_event->event_handler = real_handler;
581
582 /* Build delta t1-t2 as apic timer counts down */
583 delta = lapic_cal_t1 - lapic_cal_t2;
584 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
585
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900586 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
587
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400588 /* we trust the PM based calibration if possible */
589 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900590 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700591
592 /* Calculate the scaled math multiplication factor */
593 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
594 lapic_clockevent.shift);
595 lapic_clockevent.max_delta_ns =
596 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
597 lapic_clockevent.min_delta_ns =
598 clockevent_delta2ns(0xF, &lapic_clockevent);
599
600 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
601
602 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
603 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
604 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
605 calibration_result);
606
607 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700608 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
609 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900610 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
611 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700612 }
613
614 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
615 "%u.%04u MHz.\n",
616 calibration_result / (1000000 / HZ),
617 calibration_result % (1000000 / HZ));
618
619 /*
620 * Do a sanity check on the APIC calibration result
621 */
622 if (calibration_result < (1000000 / HZ)) {
623 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100624 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700625 return -1;
626 }
627
628 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
629
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400630 /*
631 * PM timer calibration failed or not turned on
632 * so lets try APIC timer based calibration
633 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700634 if (!pm_referenced) {
635 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
636
637 /*
638 * Setup the apic timer manually
639 */
640 levt->event_handler = lapic_cal_handler;
641 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
642 lapic_cal_loops = -1;
643
644 /* Let the interrupts run */
645 local_irq_enable();
646
647 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
648 cpu_relax();
649
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700650 /* Stop the lapic timer */
651 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
652
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700653 /* Jiffies delta */
654 deltaj = lapic_cal_j2 - lapic_cal_j1;
655 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
656
657 /* Check, if the jiffies result is consistent */
658 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
659 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
660 else
661 levt->features |= CLOCK_EVT_FEAT_DUMMY;
662 } else
663 local_irq_enable();
664
665 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530666 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700667 return -1;
668 }
669
670 return 0;
671}
672
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100673/*
674 * Setup the boot APIC
675 *
676 * Calibrate and verify the result.
677 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100678void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100680 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400681 * The local apic timer can be disabled via the kernel
682 * commandline or from the CPU detection code. Register the lapic
683 * timer as a dummy clock event source on SMP systems, so the
684 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100685 */
686 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100687 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100688 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100689 if (num_possible_cpus() > 1) {
690 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100691 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100692 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100693 return;
694 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200695
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400696 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
697 "calibrating APIC timer ...\n");
698
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400699 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100700 /* No broadcast on UP ! */
701 if (num_possible_cpus() > 1)
702 setup_APIC_timer();
703 return;
704 }
705
706 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100707 * If nmi_watchdog is set to IO_APIC, we need the
708 * PIT/HPET going. Otherwise register lapic as a dummy
709 * device.
710 */
711 if (nmi_watchdog != NMI_IO_APIC)
712 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
713 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100714 pr_warning("APIC timer registered as dummy,"
Cyrill Gorcunov116f5702008-06-24 22:52:04 +0200715 " due to nmi_watchdog=%d!\n", nmi_watchdog);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100716
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400717 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100718 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719}
720
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100721void __cpuinit setup_secondary_APIC_clock(void)
722{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100723 setup_APIC_timer();
724}
725
726/*
727 * The guts of the apic timer interrupt
728 */
729static void local_apic_timer_interrupt(void)
730{
731 int cpu = smp_processor_id();
732 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
733
734 /*
735 * Normally we should not be here till LAPIC has been initialized but
736 * in some cases like kdump, its possible that there is a pending LAPIC
737 * timer interrupt from previous kernel's context and is delivered in
738 * new kernel the moment interrupts are enabled.
739 *
740 * Interrupts are enabled early and LAPIC is setup much later, hence
741 * its possible that when we get here evt->event_handler is NULL.
742 * Check for event_handler being NULL and discard the interrupt as
743 * spurious.
744 */
745 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100746 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100747 /* Switch it off */
748 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
749 return;
750 }
751
752 /*
753 * the NMI deadlock-detector uses this.
754 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800755 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100756
757 evt->event_handler(evt);
758}
759
760/*
761 * Local APIC timer interrupt. This is the most natural way for doing
762 * local interrupts, but local timer interrupts can be emulated by
763 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
764 *
765 * [ if a single-CPU system runs an SMP kernel then we call the local
766 * interrupt as well. Thus we cannot inline the local irq ... ]
767 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100768void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100769{
770 struct pt_regs *old_regs = set_irq_regs(regs);
771
772 /*
773 * NOTE! We'd better ACK the irq immediately,
774 * because timer handling can be slow.
775 */
776 ack_APIC_irq();
777 /*
778 * update_process_times() expects us to have done irq_enter().
779 * Besides, if we don't timer interrupts ignore the global
780 * interrupt lock, which is the WrongThing (tm) to do.
781 */
782 exit_idle();
783 irq_enter();
784 local_apic_timer_interrupt();
785 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400786
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100787 set_irq_regs(old_regs);
788}
789
790int setup_profiling_timer(unsigned int multiplier)
791{
792 return -EINVAL;
793}
794
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100795/*
796 * Local APIC start and shutdown
797 */
798
799/**
800 * clear_local_APIC - shutdown the local APIC
801 *
802 * This is called, when a CPU is disabled and before rebooting, so the state of
803 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
804 * leftovers during boot.
805 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806void clear_local_APIC(void)
807{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400808 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100809 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810
Andi Kleend3432892008-01-30 13:33:17 +0100811 /* APIC hasn't been mapped yet */
812 if (!apic_phys)
813 return;
814
815 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200817 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 * if the vector is zero. Mask LVTERR first to prevent this.
819 */
820 if (maxlvt >= 3) {
821 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100822 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 }
824 /*
825 * Careful: we have to set masks only first to deassert
826 * any level-triggered sources.
827 */
828 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100829 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100831 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100833 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 if (maxlvt >= 4) {
835 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100836 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 }
838
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400839 /* lets not touch this if we didn't frob it */
840#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
841 if (maxlvt >= 5) {
842 v = apic_read(APIC_LVTTHMR);
843 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
844 }
845#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 /*
847 * Clean APIC state for other OSs:
848 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100849 apic_write(APIC_LVTT, APIC_LVT_MASKED);
850 apic_write(APIC_LVT0, APIC_LVT_MASKED);
851 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100853 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100855 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400856
857 /* Integrated APIC (!82489DX) ? */
858 if (lapic_is_integrated()) {
859 if (maxlvt > 3)
860 /* Clear ESR due to Pentium errata 3AP and 11AP */
861 apic_write(APIC_ESR, 0);
862 apic_read(APIC_ESR);
863 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864}
865
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100866/**
867 * disable_local_APIC - clear and disable the local APIC
868 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869void disable_local_APIC(void)
870{
871 unsigned int value;
872
Jan Beulich4a13ad02009-01-14 12:28:51 +0000873 /* APIC hasn't been mapped yet */
874 if (!apic_phys)
875 return;
876
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 clear_local_APIC();
878
879 /*
880 * Disable APIC (implies clearing of registers
881 * for 82489DX!).
882 */
883 value = apic_read(APIC_SPIV);
884 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100885 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400886
887#ifdef CONFIG_X86_32
888 /*
889 * When LAPIC was disabled by the BIOS and enabled by the kernel,
890 * restore the disabled state.
891 */
892 if (enabled_via_apicbase) {
893 unsigned int l, h;
894
895 rdmsr(MSR_IA32_APICBASE, l, h);
896 l &= ~MSR_IA32_APICBASE_ENABLE;
897 wrmsr(MSR_IA32_APICBASE, l, h);
898 }
899#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900}
901
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400902/*
903 * If Linux enabled the LAPIC against the BIOS default disable it down before
904 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
905 * not power-off. Additionally clear all LVT entries before disable_local_APIC
906 * for the case where Linux didn't enable the LAPIC.
907 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700908void lapic_shutdown(void)
909{
910 unsigned long flags;
911
912 if (!cpu_has_apic)
913 return;
914
915 local_irq_save(flags);
916
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400917#ifdef CONFIG_X86_32
918 if (!enabled_via_apicbase)
919 clear_local_APIC();
920 else
921#endif
922 disable_local_APIC();
923
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700924
925 local_irq_restore(flags);
926}
927
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928/*
929 * This is to verify that we're looking at a real local APIC.
930 * Check these against your board if the CPUs aren't getting
931 * started for no apparent reason.
932 */
933int __init verify_local_APIC(void)
934{
935 unsigned int reg0, reg1;
936
937 /*
938 * The version register is read-only in a real APIC.
939 */
940 reg0 = apic_read(APIC_LVR);
941 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
942 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
943 reg1 = apic_read(APIC_LVR);
944 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
945
946 /*
947 * The two version reads above should print the same
948 * numbers. If the second one is different, then we
949 * poke at a non-APIC.
950 */
951 if (reg1 != reg0)
952 return 0;
953
954 /*
955 * Check if the version looks reasonably.
956 */
957 reg1 = GET_APIC_VERSION(reg0);
958 if (reg1 == 0x00 || reg1 == 0xff)
959 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +0100960 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 if (reg1 < 0x02 || reg1 == 0xff)
962 return 0;
963
964 /*
965 * The ID register is read/write in a real APIC.
966 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -0700967 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +0100969 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -0700970 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
972 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +0100973 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 return 0;
975
976 /*
977 * The next two are just to see if we have sane values.
978 * They're only really relevant if we're in Virtual Wire
979 * compatibility mode, but most boxes are anymore.
980 */
981 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100982 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 reg1 = apic_read(APIC_LVT1);
984 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
985
986 return 1;
987}
988
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100989/**
990 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
991 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992void __init sync_Arb_IDs(void)
993{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +0200994 /*
995 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
996 * needed on AMD.
997 */
998 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 return;
1000
1001 /*
1002 * Wait for idle.
1003 */
1004 apic_wait_icr_idle();
1005
1006 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001007 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1008 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009}
1010
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011/*
1012 * An initial setup of the virtual wire mode.
1013 */
1014void __init init_bsp_APIC(void)
1015{
Andi Kleen11a8e772006-01-11 22:46:51 +01001016 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
1018 /*
1019 * Don't do the setup now if we have a SMP BIOS as the
1020 * through-I/O-APIC virtual wire mode might be active.
1021 */
1022 if (smp_found_config || !cpu_has_apic)
1023 return;
1024
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 /*
1026 * Do not trust the local APIC being empty at bootup.
1027 */
1028 clear_local_APIC();
1029
1030 /*
1031 * Enable APIC.
1032 */
1033 value = apic_read(APIC_SPIV);
1034 value &= ~APIC_VECTOR_MASK;
1035 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001036
1037#ifdef CONFIG_X86_32
1038 /* This bit is reserved on P4/Xeon and should be cleared */
1039 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1040 (boot_cpu_data.x86 == 15))
1041 value &= ~APIC_SPIV_FOCUS_DISABLED;
1042 else
1043#endif
1044 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001046 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
1048 /*
1049 * Set up the virtual wire mode.
1050 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001051 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001053 if (!lapic_is_integrated()) /* 82489DX */
1054 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001055 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056}
1057
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001058static void __cpuinit lapic_setup_esr(void)
1059{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001060 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001061
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001062 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001063 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001064 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001065 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001066
Ingo Molnar08125d32009-01-28 05:08:44 +01001067 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001068 /*
1069 * Something untraceable is creating bad interrupts on
1070 * secondary quads ... for the moment, just leave the
1071 * ESR disabled - we can't do anything useful with the
1072 * errors anyway - mbligh
1073 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001074 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001075 return;
1076 }
1077
1078 maxlvt = lapic_get_maxlvt();
1079 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1080 apic_write(APIC_ESR, 0);
1081 oldvalue = apic_read(APIC_ESR);
1082
1083 /* enables sending errors */
1084 value = ERROR_APIC_VECTOR;
1085 apic_write(APIC_LVTERR, value);
1086
1087 /*
1088 * spec says clear errors after enabling vector.
1089 */
1090 if (maxlvt > 3)
1091 apic_write(APIC_ESR, 0);
1092 value = apic_read(APIC_ESR);
1093 if (value != oldvalue)
1094 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1095 "vector: 0x%08x after: 0x%08x\n",
1096 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001097}
1098
1099
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001100/**
1101 * setup_local_APIC - setup the local APIC
1102 */
1103void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104{
Andi Kleen739f33b2008-01-30 13:30:40 +01001105 unsigned int value;
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001106 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
Jan Beulichf1182632009-01-14 12:27:35 +00001108 if (disable_apic) {
Ingo Molnar65a4e572009-01-31 03:36:17 +01001109 arch_disable_smp_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001110 return;
1111 }
1112
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001113#ifdef CONFIG_X86_32
1114 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001115 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001116 apic_write(APIC_ESR, 0);
1117 apic_write(APIC_ESR, 0);
1118 apic_write(APIC_ESR, 0);
1119 apic_write(APIC_ESR, 0);
1120 }
1121#endif
1122
Jack Steinerac23d4e2008-03-28 14:12:16 -05001123 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 /*
1126 * Double-check whether this APIC is really registered.
1127 * This is meaningless in clustered apic mode, so we skip it.
1128 */
Ingo Molnar7ed248d2009-01-28 03:43:47 +01001129 if (!apic->apic_id_registered())
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 BUG();
1131
1132 /*
1133 * Intel recommends to set DFR, LDR and TPR before enabling
1134 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1135 * document number 292116). So here it goes...
1136 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001137 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
1139 /*
1140 * Set Task Priority to 'accept all'. We never change this
1141 * later on.
1142 */
1143 value = apic_read(APIC_TASKPRI);
1144 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001145 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
1147 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001148 * After a crash, we no longer service the interrupts and a pending
1149 * interrupt from previous kernel might still have ISR bit set.
1150 *
1151 * Most probably by now CPU has serviced that pending interrupt and
1152 * it might not have done the ack_APIC_irq() because it thought,
1153 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1154 * does not clear the ISR bit and cpu thinks it has already serivced
1155 * the interrupt. Hence a vector might get locked. It was noticed
1156 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1157 */
1158 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1159 value = apic_read(APIC_ISR + i*0x10);
1160 for (j = 31; j >= 0; j--) {
1161 if (value & (1<<j))
1162 ack_APIC_irq();
1163 }
1164 }
1165
1166 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 * Now that we are all set up, enable the APIC
1168 */
1169 value = apic_read(APIC_SPIV);
1170 value &= ~APIC_VECTOR_MASK;
1171 /*
1172 * Enable APIC
1173 */
1174 value |= APIC_SPIV_APIC_ENABLED;
1175
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001176#ifdef CONFIG_X86_32
1177 /*
1178 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1179 * certain networking cards. If high frequency interrupts are
1180 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1181 * entry is masked/unmasked at a high rate as well then sooner or
1182 * later IOAPIC line gets 'stuck', no more interrupts are received
1183 * from the device. If focus CPU is disabled then the hang goes
1184 * away, oh well :-(
1185 *
1186 * [ This bug can be reproduced easily with a level-triggered
1187 * PCI Ne2000 networking cards and PII/PIII processors, dual
1188 * BX chipset. ]
1189 */
1190 /*
1191 * Actually disabling the focus CPU check just makes the hang less
1192 * frequent as it makes the interrupt distributon model be more
1193 * like LRU than MRU (the short-term load is more even across CPUs).
1194 * See also the comment in end_level_ioapic_irq(). --macro
1195 */
1196
1197 /*
1198 * - enable focus processor (bit==0)
1199 * - 64bit mode always use processor focus
1200 * so no need to set it
1201 */
1202 value &= ~APIC_SPIV_FOCUS_DISABLED;
1203#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001204
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 /*
1206 * Set spurious IRQ vector
1207 */
1208 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001209 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210
1211 /*
1212 * Set up LVT0, LVT1:
1213 *
1214 * set up through-local-APIC on the BP's LINT0. This is not
1215 * strictly necessary in pure symmetric-IO mode, but sometimes
1216 * we delegate interrupts to the 8259A.
1217 */
1218 /*
1219 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1220 */
1221 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001222 if (!smp_processor_id() && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 value = APIC_DM_EXTINT;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001224 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001225 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 } else {
1227 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001228 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001229 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001231 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232
1233 /*
1234 * only the BP should see the LINT1 NMI signal, obviously.
1235 */
1236 if (!smp_processor_id())
1237 value = APIC_DM_NMI;
1238 else
1239 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001240 if (!lapic_is_integrated()) /* 82489DX */
1241 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001242 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001243
Jack Steinerac23d4e2008-03-28 14:12:16 -05001244 preempt_enable();
Andi Kleen739f33b2008-01-30 13:30:40 +01001245}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
Andi Kleen739f33b2008-01-30 13:30:40 +01001247void __cpuinit end_local_APIC_setup(void)
1248{
1249 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001250
1251#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001252 {
1253 unsigned int value;
1254 /* Disable the local apic timer */
1255 value = apic_read(APIC_LVTT);
1256 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1257 apic_write(APIC_LVTT, value);
1258 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001259#endif
1260
Don Zickusf2802e72006-09-26 10:52:26 +02001261 setup_apic_nmi_watchdog(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 apic_pm_activate();
1263}
1264
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001265#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001266void check_x2apic(void)
1267{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001268 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001269 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001270 x2apic_preenabled = x2apic = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001271 }
1272}
1273
1274void enable_x2apic(void)
1275{
1276 int msr, msr2;
1277
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001278 if (!x2apic)
1279 return;
1280
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001281 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1282 if (!(msr & X2APIC_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001283 pr_info("Enabling x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001284 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1285 }
1286}
1287
Al Viro2236d252008-11-22 17:37:34 +00001288void __init enable_IR_x2apic(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001289{
1290#ifdef CONFIG_INTR_REMAP
1291 int ret;
1292 unsigned long flags;
1293
1294 if (!cpu_has_x2apic)
1295 return;
1296
1297 if (!x2apic_preenabled && disable_x2apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001298 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1299 "because of nox2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001300 return;
1301 }
1302
1303 if (x2apic_preenabled && disable_x2apic)
1304 panic("Bios already enabled x2apic, can't enforce nox2apic");
1305
1306 if (!x2apic_preenabled && skip_ioapic_setup) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001307 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1308 "because of skipping io-apic setup\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001309 return;
1310 }
1311
1312 ret = dmar_table_init();
1313 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001314 pr_info("dmar_table_init() failed with %d:\n", ret);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001315
1316 if (x2apic_preenabled)
1317 panic("x2apic enabled by bios. But IR enabling failed");
1318 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001319 pr_info("Not enabling x2apic,Intr-remapping\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001320 return;
1321 }
1322
1323 local_irq_save(flags);
1324 mask_8259A();
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001325
1326 ret = save_mask_IO_APIC_setup();
1327 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001328 pr_info("Saving IO-APIC state failed: %d\n", ret);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001329 goto end;
1330 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001331
1332 ret = enable_intr_remapping(1);
1333
1334 if (ret && x2apic_preenabled) {
1335 local_irq_restore(flags);
1336 panic("x2apic enabled by bios. But IR enabling failed");
1337 }
1338
1339 if (ret)
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001340 goto end_restore;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001341
1342 if (!x2apic) {
1343 x2apic = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001344 enable_x2apic();
1345 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001346
1347end_restore:
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001348 if (ret)
1349 /*
1350 * IR enabling failed
1351 */
1352 restore_IO_APIC_setup();
1353 else
1354 reinit_intr_remapped_IO_APIC(x2apic_preenabled);
1355
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001356end:
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001357 unmask_8259A();
1358 local_irq_restore(flags);
1359
1360 if (!ret) {
1361 if (!x2apic_preenabled)
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001362 pr_info("Enabled x2apic and interrupt-remapping\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001363 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001364 pr_info("Enabled Interrupt-remapping\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001365 } else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001366 pr_err("Failed to enable Interrupt-remapping and x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001367#else
1368 if (!cpu_has_x2apic)
1369 return;
1370
1371 if (x2apic_preenabled)
1372 panic("x2apic enabled prior OS handover,"
1373 " enable CONFIG_INTR_REMAP");
1374
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001375 pr_info("Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1376 " and x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001377#endif
1378
1379 return;
1380}
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001381#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001382
Yinghai Lube7a6562008-08-24 02:01:51 -07001383#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001384/*
1385 * Detect and enable local APICs on non-SMP boards.
1386 * Original code written by Keir Fraser.
1387 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1388 * not correctly set up (usually the APIC timer won't work etc.)
1389 */
1390static int __init detect_init_APIC(void)
1391{
1392 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001393 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001394 return -1;
1395 }
1396
1397 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001398 boot_cpu_physical_apicid = 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001399 return 0;
1400}
Yinghai Lube7a6562008-08-24 02:01:51 -07001401#else
1402/*
1403 * Detect and initialize APIC
1404 */
1405static int __init detect_init_APIC(void)
1406{
1407 u32 h, l, features;
1408
1409 /* Disabled by kernel option? */
1410 if (disable_apic)
1411 return -1;
1412
1413 switch (boot_cpu_data.x86_vendor) {
1414 case X86_VENDOR_AMD:
1415 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001416 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001417 break;
1418 goto no_apic;
1419 case X86_VENDOR_INTEL:
1420 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1421 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1422 break;
1423 goto no_apic;
1424 default:
1425 goto no_apic;
1426 }
1427
1428 if (!cpu_has_apic) {
1429 /*
1430 * Over-ride BIOS and try to enable the local APIC only if
1431 * "lapic" specified.
1432 */
1433 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001434 pr_info("Local APIC disabled by BIOS -- "
1435 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001436 return -1;
1437 }
1438 /*
1439 * Some BIOSes disable the local APIC in the APIC_BASE
1440 * MSR. This can only be done in software for Intel P6 or later
1441 * and AMD K7 (Model > 1) or later.
1442 */
1443 rdmsr(MSR_IA32_APICBASE, l, h);
1444 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001445 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001446 l &= ~MSR_IA32_APICBASE_BASE;
1447 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1448 wrmsr(MSR_IA32_APICBASE, l, h);
1449 enabled_via_apicbase = 1;
1450 }
1451 }
1452 /*
1453 * The APIC feature bit should now be enabled
1454 * in `cpuid'
1455 */
1456 features = cpuid_edx(1);
1457 if (!(features & (1 << X86_FEATURE_APIC))) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001458 pr_warning("Could not enable APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001459 return -1;
1460 }
1461 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1462 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1463
1464 /* The BIOS may have set up the APIC at some other address */
1465 rdmsr(MSR_IA32_APICBASE, l, h);
1466 if (l & MSR_IA32_APICBASE_ENABLE)
1467 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1468
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001469 pr_info("Found and enabled local APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001470
1471 apic_pm_activate();
1472
1473 return 0;
1474
1475no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001476 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001477 return -1;
1478}
1479#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001480
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001481#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001482void __init early_init_lapic_mapping(void)
1483{
Thomas Gleixner431ee792008-05-12 15:43:35 +02001484 unsigned long phys_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001485
1486 /*
1487 * If no local APIC can be found then go out
1488 * : it means there is no mpatable and MADT
1489 */
1490 if (!smp_found_config)
1491 return;
1492
Thomas Gleixner431ee792008-05-12 15:43:35 +02001493 phys_addr = mp_lapic_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001494
Thomas Gleixner431ee792008-05-12 15:43:35 +02001495 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001496 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
Thomas Gleixner431ee792008-05-12 15:43:35 +02001497 APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001498
1499 /*
1500 * Fetch the APIC ID of the BSP in case we have a
1501 * default configuration (or the MP table is broken).
1502 */
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001503 boot_cpu_physical_apicid = read_apic_id();
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001504}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001505#endif
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001506
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001507/**
1508 * init_apic_mappings - initialize APIC mappings
1509 */
1510void __init init_apic_mappings(void)
1511{
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001512#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001513 if (x2apic) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001514 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001515 return;
1516 }
Yinghai Lu49899ea2008-08-24 02:01:47 -07001517#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001518
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001519 /*
1520 * If no local APIC can be found then set up a fake all
1521 * zeroes page to simulate the local APIC and another
1522 * one for the IO-APIC.
1523 */
1524 if (!smp_found_config && detect_init_APIC()) {
1525 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1526 apic_phys = __pa(apic_phys);
1527 } else
1528 apic_phys = mp_lapic_addr;
1529
1530 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
Yinghai Lu79c09692008-09-07 17:58:57 -07001531 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001532 APIC_BASE, apic_phys);
1533
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001534 /*
1535 * Fetch the APIC ID of the BSP in case we have a
1536 * default configuration (or the MP table is broken).
1537 */
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001538 if (boot_cpu_physical_apicid == -1U)
1539 boot_cpu_physical_apicid = read_apic_id();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001540}
1541
1542/*
1543 * This initializes the IO-APIC and APIC hardware if this is
1544 * a UP kernel.
1545 */
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001546int apic_version[MAX_APICS];
1547
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001548int __init APIC_init_uniprocessor(void)
1549{
1550 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001551 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001552 return -1;
1553 }
Jan Beulichf1182632009-01-14 12:27:35 +00001554#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001555 if (!cpu_has_apic) {
1556 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001557 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001558 return -1;
1559 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001560#else
1561 if (!smp_found_config && !cpu_has_apic)
1562 return -1;
1563
1564 /*
1565 * Complain if the BIOS pretends there is one.
1566 */
1567 if (!cpu_has_apic &&
1568 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001569 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1570 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001571 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1572 return -1;
1573 }
1574#endif
1575
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001576 enable_IR_x2apic();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001577#ifdef CONFIG_X86_64
Ingo Molnar72ce0162009-01-28 06:50:47 +01001578 default_setup_apic_routing();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001579#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001580
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001581 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001582 connect_bsp_APIC();
1583
Yinghai Lufa2bd352008-08-24 02:01:50 -07001584#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001585 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001586#else
1587 /*
1588 * Hack: In case of kdump, after a crash, kernel might be booting
1589 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1590 * might be zero if read from MP tables. Get it from LAPIC.
1591 */
1592# ifdef CONFIG_CRASH_DUMP
1593 boot_cpu_physical_apicid = read_apic_id();
1594# endif
1595#endif
1596 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001597 setup_local_APIC();
1598
Yinghai Lu88d0f552009-02-14 23:57:28 -08001599#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001600 /*
1601 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001602 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001603 */
1604 if (!skip_ioapic_setup && nr_ioapics)
1605 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001606#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001607
1608 end_local_APIC_setup();
1609
Yinghai Lufa2bd352008-08-24 02:01:50 -07001610#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001611 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1612 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001613 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001614 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001615 localise_nmi_watchdog();
1616 }
1617#else
1618 localise_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001619#endif
1620
Yinghai Lufa2bd352008-08-24 02:01:50 -07001621 setup_boot_clock();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001622#ifdef CONFIG_X86_64
1623 check_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001624#endif
1625
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001626 return 0;
1627}
1628
1629/*
1630 * Local APIC interrupts
1631 */
1632
1633/*
1634 * This interrupt should _never_ happen with our APIC/SMP architecture
1635 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001636void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001637{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001638 u32 v;
1639
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001640 exit_idle();
1641 irq_enter();
1642 /*
1643 * Check if this really is a spurious interrupt and ACK it
1644 * if it is a vectored one. Just in case...
1645 * Spurious interrupts should not be ACKed.
1646 */
1647 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1648 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1649 ack_APIC_irq();
1650
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001651 inc_irq_stat(irq_spurious_count);
1652
Yinghai Ludc1528d2008-08-24 02:01:53 -07001653 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001654 pr_info("spurious APIC interrupt on CPU#%d, "
1655 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001656 irq_exit();
1657}
1658
1659/*
1660 * This interrupt should never happen with our APIC/SMP architecture
1661 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001662void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001663{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001664 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001665
1666 exit_idle();
1667 irq_enter();
1668 /* First tickle the hardware, only then report what went on. -- REW */
1669 v = apic_read(APIC_ESR);
1670 apic_write(APIC_ESR, 0);
1671 v1 = apic_read(APIC_ESR);
1672 ack_APIC_irq();
1673 atomic_inc(&irq_err_count);
1674
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001675 /*
1676 * Here is what the APIC error bits mean:
1677 * 0: Send CS error
1678 * 1: Receive CS error
1679 * 2: Send accept error
1680 * 3: Receive accept error
1681 * 4: Reserved
1682 * 5: Send illegal vector
1683 * 6: Received illegal vector
1684 * 7: Illegal register address
1685 */
1686 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001687 smp_processor_id(), v , v1);
1688 irq_exit();
1689}
1690
Glauber Costab5841762008-05-28 13:38:28 -03001691/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001692 * connect_bsp_APIC - attach the APIC to the interrupt system
1693 */
Glauber Costab5841762008-05-28 13:38:28 -03001694void __init connect_bsp_APIC(void)
1695{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001696#ifdef CONFIG_X86_32
1697 if (pic_mode) {
1698 /*
1699 * Do not trust the local APIC being empty at bootup.
1700 */
1701 clear_local_APIC();
1702 /*
1703 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1704 * local APIC to INT and NMI lines.
1705 */
1706 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1707 "enabling APIC mode.\n");
1708 outb(0x70, 0x22);
1709 outb(0x01, 0x23);
1710 }
1711#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001712 if (apic->enable_apic_mode)
1713 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001714}
1715
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001716/**
1717 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1718 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1719 *
1720 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1721 * APIC is disabled.
1722 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001723void disconnect_bsp_APIC(int virt_wire_setup)
1724{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001725 unsigned int value;
1726
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001727#ifdef CONFIG_X86_32
1728 if (pic_mode) {
1729 /*
1730 * Put the board back into PIC mode (has an effect only on
1731 * certain older boards). Note that APIC interrupts, including
1732 * IPIs, won't work beyond this point! The only exception are
1733 * INIT IPIs.
1734 */
1735 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1736 "entering PIC mode.\n");
1737 outb(0x70, 0x22);
1738 outb(0x00, 0x23);
1739 return;
1740 }
1741#endif
1742
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001743 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001744
1745 /* For the spurious interrupt use vector F, and enable it */
1746 value = apic_read(APIC_SPIV);
1747 value &= ~APIC_VECTOR_MASK;
1748 value |= APIC_SPIV_APIC_ENABLED;
1749 value |= 0xf;
1750 apic_write(APIC_SPIV, value);
1751
1752 if (!virt_wire_setup) {
1753 /*
1754 * For LVT0 make it edge triggered, active high,
1755 * external and enabled
1756 */
1757 value = apic_read(APIC_LVT0);
1758 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1759 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1760 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1761 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1762 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1763 apic_write(APIC_LVT0, value);
1764 } else {
1765 /* Disable LVT0 */
1766 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1767 }
1768
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001769 /*
1770 * For LVT1 make it edge triggered, active high,
1771 * nmi and enabled
1772 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001773 value = apic_read(APIC_LVT1);
1774 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1775 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1776 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1777 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1778 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1779 apic_write(APIC_LVT1, value);
1780}
1781
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001782void __cpuinit generic_processor_info(int apicid, int version)
1783{
1784 int cpu;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001785
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001786 /*
1787 * Validate version
1788 */
1789 if (version == 0x0) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001790 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
Mike Travis3b11ce72008-12-17 15:21:39 -08001791 "fixing up to 0x10. (tell your hw vendor)\n",
1792 version);
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001793 version = 0x10;
1794 }
1795 apic_version[apicid] = version;
1796
Mike Travis3b11ce72008-12-17 15:21:39 -08001797 if (num_processors >= nr_cpu_ids) {
1798 int max = nr_cpu_ids;
1799 int thiscpu = max + disabled_cpus;
1800
1801 pr_warning(
1802 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1803 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1804
1805 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001806 return;
1807 }
1808
1809 num_processors++;
Mike Travis3b11ce72008-12-17 15:21:39 -08001810 cpu = cpumask_next_zero(-1, cpu_present_mask);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001811
Mike Travisb2b815d2009-01-16 15:22:16 -08001812 if (version != apic_version[boot_cpu_physical_apicid])
1813 WARN_ONCE(1,
1814 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1815 apic_version[boot_cpu_physical_apicid], cpu, version);
1816
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001817 physid_set(apicid, phys_cpu_present_map);
1818 if (apicid == boot_cpu_physical_apicid) {
1819 /*
1820 * x86_bios_cpu_apicid is required to have processors listed
1821 * in same order as logical cpu numbers. Hence the first
1822 * entry is BSP, and so on.
1823 */
1824 cpu = 0;
1825 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001826 if (apicid > max_physical_apicid)
1827 max_physical_apicid = apicid;
1828
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001829#ifdef CONFIG_X86_32
1830 /*
1831 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1832 * but we need to work other dependencies like SMP_SUSPEND etc
1833 * before this can be done without some confusion.
1834 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1835 * - Ashok Raj <ashok.raj@intel.com>
1836 */
1837 if (max_physical_apicid >= 8) {
1838 switch (boot_cpu_data.x86_vendor) {
1839 case X86_VENDOR_INTEL:
1840 if (!APIC_XAPIC(version)) {
1841 def_to_bigsmp = 0;
1842 break;
1843 }
1844 /* If P4 and above fall through */
1845 case X86_VENDOR_AMD:
1846 def_to_bigsmp = 1;
1847 }
1848 }
1849#endif
1850
Ingo Molnar3e5095d2009-01-27 17:07:08 +01001851#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09001852 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1853 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001854#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001855
Mike Travis1de88cd2008-12-16 17:34:02 -08001856 set_cpu_possible(cpu, true);
1857 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001858}
1859
Suresh Siddha0c81c742008-07-10 11:16:48 -07001860int hard_smp_processor_id(void)
1861{
1862 return read_apic_id();
1863}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01001864
1865void default_init_apic_ldr(void)
1866{
1867 unsigned long val;
1868
1869 apic_write(APIC_DFR, APIC_DFR_VALUE);
1870 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1871 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1872 apic_write(APIC_LDR, val);
1873}
1874
1875#ifdef CONFIG_X86_32
1876int default_apicid_to_node(int logical_apicid)
1877{
1878#ifdef CONFIG_SMP
1879 return apicid_2_node[hard_smp_processor_id()];
1880#else
1881 return 0;
1882#endif
1883}
Yinghai Lu34919982008-08-24 02:01:48 -07001884#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07001885
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001886/*
1887 * Power management
1888 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889#ifdef CONFIG_PM
1890
1891static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001892 /*
1893 * 'active' is true if the local APIC was enabled by us and
1894 * not the BIOS; this signifies that we are also responsible
1895 * for disabling it before entering apm/acpi suspend
1896 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 int active;
1898 /* r/w apic fields */
1899 unsigned int apic_id;
1900 unsigned int apic_taskpri;
1901 unsigned int apic_ldr;
1902 unsigned int apic_dfr;
1903 unsigned int apic_spiv;
1904 unsigned int apic_lvtt;
1905 unsigned int apic_lvtpc;
1906 unsigned int apic_lvt0;
1907 unsigned int apic_lvt1;
1908 unsigned int apic_lvterr;
1909 unsigned int apic_tmict;
1910 unsigned int apic_tdcr;
1911 unsigned int apic_thmr;
1912} apic_pm_state;
1913
Pavel Machek0b9c33a2005-04-16 15:25:31 -07001914static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915{
1916 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001917 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918
1919 if (!apic_pm_state.active)
1920 return 0;
1921
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001922 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001923
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001924 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1926 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1927 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1928 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1929 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01001930 if (maxlvt >= 4)
1931 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1933 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1934 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1935 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1936 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04001937#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01001938 if (maxlvt >= 5)
1939 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1940#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04001941
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02001942 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 disable_local_APIC();
1944 local_irq_restore(flags);
1945 return 0;
1946}
1947
1948static int lapic_resume(struct sys_device *dev)
1949{
1950 unsigned int l, h;
1951 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001952 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953
1954 if (!apic_pm_state.active)
1955 return 0;
1956
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001957 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001958
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 local_irq_save(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001960
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001961#ifdef CONFIG_X86_X2APIC
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001962 if (x2apic)
1963 enable_x2apic();
1964 else
1965#endif
Yinghai Lud5e629a2008-08-17 21:12:27 -07001966 {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001967 /*
1968 * Make sure the APICBASE points to the right address
1969 *
1970 * FIXME! This will be wrong if we ever support suspend on
1971 * SMP! We'll need to do this as part of the CPU restore!
1972 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001973 rdmsr(MSR_IA32_APICBASE, l, h);
1974 l &= ~MSR_IA32_APICBASE_BASE;
1975 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1976 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07001977 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001978
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1980 apic_write(APIC_ID, apic_pm_state.apic_id);
1981 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1982 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1983 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1984 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1985 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1986 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001987#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01001988 if (maxlvt >= 5)
1989 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1990#endif
1991 if (maxlvt >= 4)
1992 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
1994 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
1995 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
1996 apic_write(APIC_ESR, 0);
1997 apic_read(APIC_ESR);
1998 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
1999 apic_write(APIC_ESR, 0);
2000 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002001
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002003
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004 return 0;
2005}
2006
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002007/*
2008 * This device has no shutdown method - fully functioning local APICs
2009 * are needed on every CPU up until machine_halt/restart/poweroff.
2010 */
2011
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002013 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014 .resume = lapic_resume,
2015 .suspend = lapic_suspend,
2016};
2017
2018static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002019 .id = 0,
2020 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021};
2022
Ashok Raje6982c62005-06-25 14:54:58 -07002023static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024{
2025 apic_pm_state.active = 1;
2026}
2027
2028static int __init init_lapic_sysfs(void)
2029{
2030 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002031
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032 if (!cpu_has_apic)
2033 return 0;
2034 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002035
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036 error = sysdev_class_register(&lapic_sysclass);
2037 if (!error)
2038 error = sysdev_register(&device_lapic);
2039 return error;
2040}
2041device_initcall(init_lapic_sysfs);
2042
2043#else /* CONFIG_PM */
2044
2045static void apic_pm_activate(void) { }
2046
2047#endif /* CONFIG_PM */
2048
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002049#ifdef CONFIG_X86_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050/*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002051 * apic_is_clustered_box() -- Check if we can expect good TSC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052 *
2053 * Thus far, the major user of this is IBM's Summit2 series:
2054 *
Linus Torvalds637029c2006-02-27 20:41:56 -08002055 * Clustered boxes may have unsynced TSC problems if they are
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 * multi-chassis. Use available data to take a good guess.
2057 * If in doubt, go HPET.
2058 */
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002059__cpuinit int apic_is_clustered_box(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060{
2061 int i, clusters, zeros;
2062 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002063 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2065
Yinghai Lu322850a2008-02-23 21:48:42 -08002066 /*
2067 * there is not this kind of box with AMD CPU yet.
2068 * Some AMD box with quadcore cpu and 8 sockets apicid
2069 * will be [4, 0x23] or [8, 0x27] could be thought to
Yinghai Luf8fffa42008-02-24 21:36:28 -08002070 * vsmp box still need checking...
Yinghai Lu322850a2008-02-23 21:48:42 -08002071 */
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002072 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
Yinghai Lu322850a2008-02-23 21:48:42 -08002073 return 0;
2074
Mike Travis23ca4bb2008-05-12 21:21:12 +02002075 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002076 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077
Mike Travis168ef542008-12-16 17:34:01 -08002078 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002079 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002080 if (bios_cpu_apicid) {
2081 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302082 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002083 if (cpu_present(i))
2084 id = per_cpu(x86_bios_cpu_apicid, i);
2085 else
2086 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302087 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002088 break;
2089
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090 if (id != BAD_APICID)
2091 __set_bit(APIC_CLUSTERID(id), clustermap);
2092 }
2093
2094 /* Problem: Partially populated chassis may not have CPUs in some of
2095 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002096 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2097 * Since clusters are allocated sequentially, count zeros only if
2098 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 */
2100 clusters = 0;
2101 zeros = 0;
2102 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2103 if (test_bit(i, clustermap)) {
2104 clusters += 1 + zeros;
2105 zeros = 0;
2106 } else
2107 ++zeros;
2108 }
2109
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002110 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2111 * not guaranteed to be synced between boards
2112 */
2113 if (is_vsmp_box() && clusters > 1)
2114 return 1;
2115
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 /*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002117 * If clusters > 2, then should be multi-chassis.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118 * May have to revisit this when multi-core + hyperthreaded CPUs come
2119 * out, but AFAIK this will work even for them.
2120 */
2121 return (clusters > 2);
2122}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002123#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124
2125/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002126 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002128static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002129{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002131 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002132 return 0;
2133}
2134early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002136/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002137static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002138{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002139 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002140}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002141early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002143static int __init parse_lapic_timer_c2_ok(char *arg)
2144{
2145 local_apic_timer_c2_ok = 1;
2146 return 0;
2147}
2148early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2149
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002150static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002151{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002153 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002154}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002155early_param("noapictimer", parse_disable_apic_timer);
2156
2157static int __init parse_nolapic_timer(char *arg)
2158{
2159 disable_apic_timer = 1;
2160 return 0;
2161}
2162early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002163
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002164static int __init apic_set_verbosity(char *arg)
2165{
2166 if (!arg) {
2167#ifdef CONFIG_X86_64
2168 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002169 return 0;
2170#endif
2171 return -EINVAL;
2172 }
2173
2174 if (strcmp("debug", arg) == 0)
2175 apic_verbosity = APIC_DEBUG;
2176 else if (strcmp("verbose", arg) == 0)
2177 apic_verbosity = APIC_VERBOSE;
2178 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002179 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002180 " use apic=verbose or apic=debug\n", arg);
2181 return -EINVAL;
2182 }
2183
2184 return 0;
2185}
2186early_param("apic", apic_set_verbosity);
2187
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002188static int __init lapic_insert_resource(void)
2189{
2190 if (!apic_phys)
2191 return -1;
2192
2193 /* Put local APIC into the resource map. */
2194 lapic_resource.start = apic_phys;
2195 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2196 insert_resource(&iomem_resource, &lapic_resource);
2197
2198 return 0;
2199}
2200
2201/*
2202 * need call insert after e820_reserve_resources()
2203 * that is using request_resource
2204 */
2205late_initcall(lapic_insert_resource);