blob: 49b6cf76db744e72ccef5a84035c99f53e0983e8 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/io.h>
15#include <linux/errno.h>
16#include <linux/delay.h>
17#include <asm/processor.h>
18#include <mach/msm_iomap.h>
19#include "clock-dss-8960.h"
20
21/* HDMI PLL macros */
22#define HDMI_PHY_PLL_REFCLK_CFG (MSM_HDMI_BASE + 0x00000500)
23#define HDMI_PHY_PLL_CHRG_PUMP_CFG (MSM_HDMI_BASE + 0x00000504)
24#define HDMI_PHY_PLL_LOOP_FLT_CFG0 (MSM_HDMI_BASE + 0x00000508)
25#define HDMI_PHY_PLL_LOOP_FLT_CFG1 (MSM_HDMI_BASE + 0x0000050c)
26#define HDMI_PHY_PLL_IDAC_ADJ_CFG (MSM_HDMI_BASE + 0x00000510)
27#define HDMI_PHY_PLL_I_VI_KVCO_CFG (MSM_HDMI_BASE + 0x00000514)
28#define HDMI_PHY_PLL_PWRDN_B (MSM_HDMI_BASE + 0x00000518)
29#define HDMI_PHY_PLL_SDM_CFG0 (MSM_HDMI_BASE + 0x0000051c)
30#define HDMI_PHY_PLL_SDM_CFG1 (MSM_HDMI_BASE + 0x00000520)
31#define HDMI_PHY_PLL_SDM_CFG2 (MSM_HDMI_BASE + 0x00000524)
32#define HDMI_PHY_PLL_SDM_CFG3 (MSM_HDMI_BASE + 0x00000528)
33#define HDMI_PHY_PLL_SDM_CFG4 (MSM_HDMI_BASE + 0x0000052c)
34#define HDMI_PHY_PLL_SSC_CFG0 (MSM_HDMI_BASE + 0x00000530)
35#define HDMI_PHY_PLL_SSC_CFG1 (MSM_HDMI_BASE + 0x00000534)
36#define HDMI_PHY_PLL_SSC_CFG2 (MSM_HDMI_BASE + 0x00000538)
37#define HDMI_PHY_PLL_SSC_CFG3 (MSM_HDMI_BASE + 0x0000053c)
38#define HDMI_PHY_PLL_LOCKDET_CFG0 (MSM_HDMI_BASE + 0x00000540)
39#define HDMI_PHY_PLL_LOCKDET_CFG1 (MSM_HDMI_BASE + 0x00000544)
40#define HDMI_PHY_PLL_LOCKDET_CFG2 (MSM_HDMI_BASE + 0x00000548)
41#define HDMI_PHY_PLL_VCOCAL_CFG0 (MSM_HDMI_BASE + 0x0000054c)
42#define HDMI_PHY_PLL_VCOCAL_CFG1 (MSM_HDMI_BASE + 0x00000550)
43#define HDMI_PHY_PLL_VCOCAL_CFG2 (MSM_HDMI_BASE + 0x00000554)
44#define HDMI_PHY_PLL_VCOCAL_CFG3 (MSM_HDMI_BASE + 0x00000558)
45#define HDMI_PHY_PLL_VCOCAL_CFG4 (MSM_HDMI_BASE + 0x0000055c)
46#define HDMI_PHY_PLL_VCOCAL_CFG5 (MSM_HDMI_BASE + 0x00000560)
47#define HDMI_PHY_PLL_VCOCAL_CFG6 (MSM_HDMI_BASE + 0x00000564)
48#define HDMI_PHY_PLL_VCOCAL_CFG7 (MSM_HDMI_BASE + 0x00000568)
49#define HDMI_PHY_PLL_DEBUG_SEL (MSM_HDMI_BASE + 0x0000056c)
50#define HDMI_PHY_PLL_MISC0 (MSM_HDMI_BASE + 0x00000570)
51#define HDMI_PHY_PLL_MISC1 (MSM_HDMI_BASE + 0x00000574)
52#define HDMI_PHY_PLL_MISC2 (MSM_HDMI_BASE + 0x00000578)
53#define HDMI_PHY_PLL_MISC3 (MSM_HDMI_BASE + 0x0000057c)
54#define HDMI_PHY_PLL_MISC4 (MSM_HDMI_BASE + 0x00000580)
55#define HDMI_PHY_PLL_MISC5 (MSM_HDMI_BASE + 0x00000584)
56#define HDMI_PHY_PLL_MISC6 (MSM_HDMI_BASE + 0x00000588)
57#define HDMI_PHY_PLL_DEBUG_BUS0 (MSM_HDMI_BASE + 0x0000058c)
58#define HDMI_PHY_PLL_DEBUG_BUS1 (MSM_HDMI_BASE + 0x00000590)
59#define HDMI_PHY_PLL_DEBUG_BUS2 (MSM_HDMI_BASE + 0x00000594)
60#define HDMI_PHY_PLL_STATUS0 (MSM_HDMI_BASE + 0x00000598)
61#define HDMI_PHY_PLL_STATUS1 (MSM_HDMI_BASE + 0x0000059c)
62#define HDMI_PHY_CTRL (MSM_HDMI_BASE + 0x000002D4)
63#define HDMI_PHY_REG_0 (MSM_HDMI_BASE + 0x00000400)
64#define HDMI_PHY_REG_1 (MSM_HDMI_BASE + 0x00000404)
65#define HDMI_PHY_REG_2 (MSM_HDMI_BASE + 0x00000408)
66#define HDMI_PHY_REG_3 (MSM_HDMI_BASE + 0x0000040c)
67#define HDMI_PHY_REG_4 (MSM_HDMI_BASE + 0x00000410)
68#define HDMI_PHY_REG_5 (MSM_HDMI_BASE + 0x00000414)
69#define HDMI_PHY_REG_6 (MSM_HDMI_BASE + 0x00000418)
70#define HDMI_PHY_REG_7 (MSM_HDMI_BASE + 0x0000041c)
71#define HDMI_PHY_REG_8 (MSM_HDMI_BASE + 0x00000420)
72#define HDMI_PHY_REG_9 (MSM_HDMI_BASE + 0x00000424)
73#define HDMI_PHY_REG_10 (MSM_HDMI_BASE + 0x00000428)
74#define HDMI_PHY_REG_11 (MSM_HDMI_BASE + 0x0000042c)
75#define HDMI_PHY_REG_12 (MSM_HDMI_BASE + 0x00000430)
76#define HDMI_PHY_REG_BIST_CFG (MSM_HDMI_BASE + 0x00000434)
77#define HDMI_PHY_DEBUG_BUS_SEL (MSM_HDMI_BASE + 0x00000438)
78#define HDMI_PHY_REG_MISC0 (MSM_HDMI_BASE + 0x0000043c)
79#define HDMI_PHY_REG_13 (MSM_HDMI_BASE + 0x00000440)
80#define HDMI_PHY_REG_14 (MSM_HDMI_BASE + 0x00000444)
81#define HDMI_PHY_REG_15 (MSM_HDMI_BASE + 0x00000448)
82
83#define AHB_EN_REG (MSM_MMSS_CLK_CTL_BASE + 0x0008)
84
85/* HDMI PHY/PLL bit field macros */
86#define SW_RESET BIT(2)
87#define SW_RESET_PLL BIT(0)
88#define PWRDN_B BIT(7)
89
90#define PLL_PWRDN_B BIT(3)
91#define PD_PLL BIT(1)
92
93static unsigned current_rate;
94static unsigned hdmi_pll_on;
95
96int hdmi_pll_enable(void)
97{
98 unsigned int val;
99 u32 ahb_en_reg, ahb_enabled;
Ajay Singh Parmar7d11c272012-06-07 12:25:31 +0530100 unsigned int timeout_count;
Ajay Singh Parmaref2d34e2012-06-22 16:38:14 +0530101 int pll_lock_retry = 10;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700102
103 ahb_en_reg = readl_relaxed(AHB_EN_REG);
104 ahb_enabled = ahb_en_reg & BIT(4);
105 if (!ahb_enabled) {
106 writel_relaxed(ahb_en_reg | BIT(4), AHB_EN_REG);
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800107 /* Make sure iface clock is enabled before register access */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108 mb();
109 }
110
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800111 /* Assert PLL S/W reset */
112 writel_relaxed(0x8D, HDMI_PHY_PLL_LOCKDET_CFG2);
113 writel_relaxed(0x10, HDMI_PHY_PLL_LOCKDET_CFG0);
114 writel_relaxed(0x1A, HDMI_PHY_PLL_LOCKDET_CFG1);
Ajay Singh Parmar7d11c272012-06-07 12:25:31 +0530115 /* Wait for a short time before de-asserting
116 * to allow the hardware to complete its job.
117 * This much of delay should be fine for hardware
118 * to assert and de-assert.
119 */
120 udelay(10);
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800121 /* De-assert PLL S/W reset */
122 writel_relaxed(0x0D, HDMI_PHY_PLL_LOCKDET_CFG2);
123
124 val = readl_relaxed(HDMI_PHY_REG_12);
125 val |= BIT(5);
126 /* Assert PHY S/W reset */
127 writel_relaxed(val, HDMI_PHY_REG_12);
128 val &= ~BIT(5);
Ajay Singh Parmar7d11c272012-06-07 12:25:31 +0530129 /* Wait for a short time before de-asserting
130 to allow the hardware to complete its job.
131 This much of delay should be fine for hardware
132 to assert and de-assert. */
133 udelay(10);
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800134 /* De-assert PHY S/W reset */
135 writel_relaxed(val, HDMI_PHY_REG_12);
136 writel_relaxed(0x3f, HDMI_PHY_REG_2);
137
138 val = readl_relaxed(HDMI_PHY_REG_12);
139 val |= PWRDN_B;
140 writel_relaxed(val, HDMI_PHY_REG_12);
141 /* Wait 10 us for enabling global power for PHY */
142 mb();
143 udelay(10);
144
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700145 val = readl_relaxed(HDMI_PHY_PLL_PWRDN_B);
146 val |= PLL_PWRDN_B;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700147 val &= ~PD_PLL;
148 writel_relaxed(val, HDMI_PHY_PLL_PWRDN_B);
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800149 writel_relaxed(0x80, HDMI_PHY_REG_2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700150
Ajay Singh Parmar7d11c272012-06-07 12:25:31 +0530151 timeout_count = 1000;
152 while (!(readl_relaxed(HDMI_PHY_PLL_STATUS0) & BIT(0)) &&
Ajay Singh Parmaref2d34e2012-06-22 16:38:14 +0530153 timeout_count && pll_lock_retry) {
Ajay Singh Parmar7d11c272012-06-07 12:25:31 +0530154 if (--timeout_count == 0) {
155 /*
156 * PLL has still not locked.
157 * Do a software reset and try again
158 * Assert PLL S/W reset first
159 */
160 writel_relaxed(0x8D, HDMI_PHY_PLL_LOCKDET_CFG2);
161
162 /* Wait for a short time before de-asserting
163 * to allow the hardware to complete its job.
164 * This much of delay should be fine for hardware
165 * to assert and de-assert.
166 */
167 udelay(10);
168 writel_relaxed(0x0D, HDMI_PHY_PLL_LOCKDET_CFG2);
169 timeout_count = 1000;
Ajay Singh Parmaref2d34e2012-06-22 16:38:14 +0530170 pll_lock_retry--;
Ajay Singh Parmar7d11c272012-06-07 12:25:31 +0530171 }
172 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700173
174 if (!ahb_enabled)
175 writel_relaxed(ahb_en_reg & ~BIT(4), AHB_EN_REG);
Ajay Singh Parmaref2d34e2012-06-22 16:38:14 +0530176
177 if (!pll_lock_retry) {
178 pr_err("%s: HDMI PLL not locked\n", __func__);
179 return -EAGAIN;
180 }
181
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700182 hdmi_pll_on = 1;
183 return 0;
184}
185
186void hdmi_pll_disable(void)
187{
188 unsigned int val;
189 u32 ahb_en_reg, ahb_enabled;
190
191 ahb_en_reg = readl_relaxed(AHB_EN_REG);
192 ahb_enabled = ahb_en_reg & BIT(4);
193 if (!ahb_enabled) {
194 writel_relaxed(ahb_en_reg | BIT(4), AHB_EN_REG);
195 mb();
196 }
197
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800198 val = readl_relaxed(HDMI_PHY_REG_12);
199 val &= (~PWRDN_B);
200 writel_relaxed(val, HDMI_PHY_REG_12);
201
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700202 val = readl_relaxed(HDMI_PHY_PLL_PWRDN_B);
203 val |= PD_PLL;
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800204 val &= (~PLL_PWRDN_B);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700205 writel_relaxed(val, HDMI_PHY_PLL_PWRDN_B);
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800206 /* Make sure HDMI PHY/PLL are powered down */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700207 mb();
208
209 if (!ahb_enabled)
210 writel_relaxed(ahb_en_reg & ~BIT(4), AHB_EN_REG);
211 hdmi_pll_on = 0;
212}
213
214unsigned hdmi_pll_get_rate(void)
215{
216 return current_rate;
217}
218
219int hdmi_pll_set_rate(unsigned rate)
220{
221 unsigned int set_power_dwn = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700222 u32 ahb_en_reg = readl_relaxed(AHB_EN_REG);
223 u32 ahb_enabled = ahb_en_reg & BIT(4);
224
225 if (!ahb_enabled) {
226 writel_relaxed(ahb_en_reg | BIT(4), AHB_EN_REG);
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800227 /* Make sure iface clock is enabled before register access */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700228 mb();
229 }
230
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700231 if (hdmi_pll_on) {
232 hdmi_pll_disable();
233 set_power_dwn = 1;
234 }
235
236 switch (rate) {
237 case 27030000:
238 /* 480p60/480i60 case */
239 writel_relaxed(0x32, HDMI_PHY_PLL_REFCLK_CFG);
240 writel_relaxed(0x2, HDMI_PHY_PLL_CHRG_PUMP_CFG);
241 writel_relaxed(0x08, HDMI_PHY_PLL_LOOP_FLT_CFG0);
242 writel_relaxed(0x77, HDMI_PHY_PLL_LOOP_FLT_CFG1);
243 writel_relaxed(0x2C, HDMI_PHY_PLL_IDAC_ADJ_CFG);
244 writel_relaxed(0x6, HDMI_PHY_PLL_I_VI_KVCO_CFG);
245 writel_relaxed(0x7b, HDMI_PHY_PLL_SDM_CFG0);
246 writel_relaxed(0x01, HDMI_PHY_PLL_SDM_CFG1);
247 writel_relaxed(0x4C, HDMI_PHY_PLL_SDM_CFG2);
248 writel_relaxed(0xC0, HDMI_PHY_PLL_SDM_CFG3);
249 writel_relaxed(0x00, HDMI_PHY_PLL_SDM_CFG4);
250 writel_relaxed(0x9A, HDMI_PHY_PLL_SSC_CFG0);
251 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG1);
252 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG2);
253 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG3);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700254 writel_relaxed(0x2A, HDMI_PHY_PLL_VCOCAL_CFG0);
255 writel_relaxed(0x03, HDMI_PHY_PLL_VCOCAL_CFG1);
256 writel_relaxed(0x2B, HDMI_PHY_PLL_VCOCAL_CFG2);
257 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG3);
258 writel_relaxed(0x86, HDMI_PHY_PLL_VCOCAL_CFG4);
259 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG5);
260 writel_relaxed(0x33, HDMI_PHY_PLL_VCOCAL_CFG6);
261 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG7);
262 break;
263
264 case 25200000:
265 /* 640x480p60 */
266 writel_relaxed(0x32, HDMI_PHY_PLL_REFCLK_CFG);
267 writel_relaxed(0x2, HDMI_PHY_PLL_CHRG_PUMP_CFG);
268 writel_relaxed(0x01, HDMI_PHY_PLL_LOOP_FLT_CFG0);
269 writel_relaxed(0x33, HDMI_PHY_PLL_LOOP_FLT_CFG1);
270 writel_relaxed(0x2C, HDMI_PHY_PLL_IDAC_ADJ_CFG);
271 writel_relaxed(0x6, HDMI_PHY_PLL_I_VI_KVCO_CFG);
272 writel_relaxed(0x77, HDMI_PHY_PLL_SDM_CFG0);
273 writel_relaxed(0x4C, HDMI_PHY_PLL_SDM_CFG1);
274 writel_relaxed(0x00, HDMI_PHY_PLL_SDM_CFG2);
275 writel_relaxed(0xC0, HDMI_PHY_PLL_SDM_CFG3);
276 writel_relaxed(0x00, HDMI_PHY_PLL_SDM_CFG4);
277 writel_relaxed(0x9A, HDMI_PHY_PLL_SSC_CFG0);
278 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG1);
279 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG2);
280 writel_relaxed(0x20, HDMI_PHY_PLL_SSC_CFG3);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700281 writel_relaxed(0xF4, HDMI_PHY_PLL_VCOCAL_CFG0);
282 writel_relaxed(0x02, HDMI_PHY_PLL_VCOCAL_CFG1);
283 writel_relaxed(0x2B, HDMI_PHY_PLL_VCOCAL_CFG2);
284 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG3);
285 writel_relaxed(0x86, HDMI_PHY_PLL_VCOCAL_CFG4);
286 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG5);
287 writel_relaxed(0x33, HDMI_PHY_PLL_VCOCAL_CFG6);
288 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG7);
289 break;
290
291 case 27000000:
292 /* 576p50/576i50 case */
293 writel_relaxed(0x32, HDMI_PHY_PLL_REFCLK_CFG);
294 writel_relaxed(0x2, HDMI_PHY_PLL_CHRG_PUMP_CFG);
295 writel_relaxed(0x01, HDMI_PHY_PLL_LOOP_FLT_CFG0);
296 writel_relaxed(0x33, HDMI_PHY_PLL_LOOP_FLT_CFG1);
297 writel_relaxed(0x2C, HDMI_PHY_PLL_IDAC_ADJ_CFG);
298 writel_relaxed(0x6, HDMI_PHY_PLL_I_VI_KVCO_CFG);
299 writel_relaxed(0x7B, HDMI_PHY_PLL_SDM_CFG0);
300 writel_relaxed(0x01, HDMI_PHY_PLL_SDM_CFG1);
301 writel_relaxed(0x4C, HDMI_PHY_PLL_SDM_CFG2);
302 writel_relaxed(0xC0, HDMI_PHY_PLL_SDM_CFG3);
303 writel_relaxed(0x00, HDMI_PHY_PLL_SDM_CFG4);
304 writel_relaxed(0x9A, HDMI_PHY_PLL_SSC_CFG0);
305 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG1);
306 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG2);
307 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG3);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700308 writel_relaxed(0x2a, HDMI_PHY_PLL_VCOCAL_CFG0);
309 writel_relaxed(0x03, HDMI_PHY_PLL_VCOCAL_CFG1);
310 writel_relaxed(0x2B, HDMI_PHY_PLL_VCOCAL_CFG2);
311 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG3);
312 writel_relaxed(0x86, HDMI_PHY_PLL_VCOCAL_CFG4);
313 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG5);
314 writel_relaxed(0x33, HDMI_PHY_PLL_VCOCAL_CFG6);
315 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG7);
316 break;
317
318 case 74250000:
319 /* 720p60/720p50/1080i60/1080i50
320 * 1080p24/1080p30/1080p25 case
321 */
322 writel_relaxed(0x12, HDMI_PHY_PLL_REFCLK_CFG);
323 writel_relaxed(0x01, HDMI_PHY_PLL_LOOP_FLT_CFG0);
324 writel_relaxed(0x33, HDMI_PHY_PLL_LOOP_FLT_CFG1);
325 writel_relaxed(0x76, HDMI_PHY_PLL_SDM_CFG0);
326 writel_relaxed(0xE6, HDMI_PHY_PLL_VCOCAL_CFG0);
327 writel_relaxed(0x02, HDMI_PHY_PLL_VCOCAL_CFG1);
328 break;
329
330 case 148500000:
331 /* 1080p60/1080p50 case */
332 writel_relaxed(0x2, HDMI_PHY_PLL_REFCLK_CFG);
333 writel_relaxed(0x2, HDMI_PHY_PLL_CHRG_PUMP_CFG);
334 writel_relaxed(0x01, HDMI_PHY_PLL_LOOP_FLT_CFG0);
335 writel_relaxed(0x33, HDMI_PHY_PLL_LOOP_FLT_CFG1);
336 writel_relaxed(0x2C, HDMI_PHY_PLL_IDAC_ADJ_CFG);
337 writel_relaxed(0x6, HDMI_PHY_PLL_I_VI_KVCO_CFG);
338 writel_relaxed(0x76, HDMI_PHY_PLL_SDM_CFG0);
339 writel_relaxed(0x01, HDMI_PHY_PLL_SDM_CFG1);
340 writel_relaxed(0x4C, HDMI_PHY_PLL_SDM_CFG2);
341 writel_relaxed(0xC0, HDMI_PHY_PLL_SDM_CFG3);
342 writel_relaxed(0x00, HDMI_PHY_PLL_SDM_CFG4);
343 writel_relaxed(0x9A, HDMI_PHY_PLL_SSC_CFG0);
344 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG1);
345 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG2);
346 writel_relaxed(0x00, HDMI_PHY_PLL_SSC_CFG3);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700347 writel_relaxed(0xe6, HDMI_PHY_PLL_VCOCAL_CFG0);
348 writel_relaxed(0x02, HDMI_PHY_PLL_VCOCAL_CFG1);
349 writel_relaxed(0x2B, HDMI_PHY_PLL_VCOCAL_CFG2);
350 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG3);
351 writel_relaxed(0x86, HDMI_PHY_PLL_VCOCAL_CFG4);
352 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG5);
353 writel_relaxed(0x33, HDMI_PHY_PLL_VCOCAL_CFG6);
354 writel_relaxed(0x00, HDMI_PHY_PLL_VCOCAL_CFG7);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700355 break;
356 }
357
Ravishangar Kalyanam700e3072012-01-19 15:57:54 -0800358 /* Make sure writes complete before disabling iface clock */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700359 mb();
360
361 if (set_power_dwn)
362 hdmi_pll_enable();
363
364 current_rate = rate;
365 if (!ahb_enabled)
366 writel_relaxed(ahb_en_reg & ~BIT(4), AHB_EN_REG);
367
368 return 0;
369}