blob: f4ca7d4f7e3c6049ee312d2194e355d8339b9d99 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/kernel.h>
14#include <linux/platform_device.h>
15#include <linux/io.h>
16#include <linux/irq.h>
Kenneth Heitke748593a2011-07-15 15:45:11 -060017#include <linux/i2c.h>
David Keitel2f613d92012-02-15 11:29:16 -080018#include <linux/i2c/smb349.h>
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -080019#include <linux/i2c/sx150x.h>
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -060020#include <linux/slimbus/slimbus.h>
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +053021#include <linux/mfd/wcd9xxx/core.h>
22#include <linux/mfd/wcd9xxx/pdata.h>
Amy Maloche70090f992012-02-16 16:35:26 -080023#include <linux/mfd/pm8xxx/misc.h>
Kenneth Heitke36920d32011-07-20 16:44:30 -060024#include <linux/msm_ssbi.h>
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -070025#include <linux/spi/spi.h>
Ramesh Masavarapu28311912011-10-27 11:04:12 -070026#include <linux/dma-mapping.h>
27#include <linux/platform_data/qcom_crypto_device.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080028#include <linux/ion.h>
Jack Cheung46bfffa2012-01-19 15:26:24 -080029#include <linux/memory.h>
Jing Lin21ed4de2012-02-05 15:53:28 -080030#include <linux/i2c/atmel_mxt_ts.h>
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -080031#include <linux/cyttsp.h>
Amy Maloche70090f992012-02-16 16:35:26 -080032#include <linux/i2c/isa1200.h>
Mohan Pallaka474b94b2012-01-25 12:59:58 +053033#include <linux/gpio_keys.h>
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -080034#include <linux/epm_adc.h>
Jay Chokshie7d8d4f2012-04-04 14:47:57 -070035#include <linux/i2c/sx150x.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#include <asm/mach-types.h>
37#include <asm/mach/arch.h>
38#include <asm/hardware/gic.h>
Sahitya Tummala3586ed92011-08-03 09:13:23 +053039#include <asm/mach/mmc.h>
Ankit Verma6b7e2ba2012-01-26 15:48:54 -080040#include <linux/platform_data/qcom_wcnss_device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041
42#include <mach/board.h>
43#include <mach/msm_iomap.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080044#include <mach/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070045#include <linux/usb/msm_hsusb.h>
46#include <linux/usb/android.h>
47#include <mach/socinfo.h>
Harini Jayaramanc4c58692011-07-19 14:50:10 -060048#include <mach/msm_spi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049#include "timer.h"
50#include "devices.h"
Joel King4ebccc62011-07-22 09:43:22 -070051#include <mach/gpio.h>
52#include <mach/gpiomux.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060053#include <mach/rpm.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080054#ifdef CONFIG_ANDROID_PMEM
Kevin Chan13be4e22011-10-20 11:30:32 -070055#include <linux/android_pmem.h>
Olav Haugan7c6aa742012-01-16 16:47:37 -080056#endif
Kevin Chan13be4e22011-10-20 11:30:32 -070057#include <mach/msm_memtypes.h>
58#include <linux/bootmem.h>
59#include <asm/setup.h>
Ramesh Masavarapu28311912011-10-27 11:04:12 -070060#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080061#include <mach/msm_dsps.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070062#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060063#include <mach/cpuidle.h>
Joel Kingdacbc822012-01-25 13:30:57 -080064#include <mach/mdm2.h>
Siddartha Mohanadosscaeaa922012-02-07 16:41:38 -080065#include <linux/msm_tsens.h>
Stephen Boyd4d0d2582012-02-10 14:49:40 -080066#include <mach/msm_xo.h>
Laura Abbott350c8362012-02-28 14:46:52 -080067#include <mach/msm_rtb.h>
Joel King4ebccc62011-07-22 09:43:22 -070068
Jeff Ohlstein7e668552011-10-06 16:17:25 -070069#include "msm_watchdog.h"
Stepan Moskovchenko5a83dba2011-12-05 17:30:17 -080070#include "board-8064.h"
Vikram Mulukutlabc2e9572011-11-04 03:41:38 -070071#include "acpuclock.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060072#include "spm.h"
73#include "mpm.h"
74#include "rpm_resources.h"
Matt Wagantall7cca4642012-02-01 16:43:24 -080075#include "pm.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060076#include "pm-boot.h"
Rajesh Sastrulaaee8af32012-01-20 11:46:31 -080077#include "devices-msm8x60.h"
Jay Chokshiea67c622011-07-29 17:12:26 -070078
Olav Haugan7c6aa742012-01-16 16:47:37 -080079#define MSM_PMEM_ADSP_SIZE 0x7800000
Bharath Ramachandramurthy2fd017a2012-03-13 10:21:09 -070080#define MSM_PMEM_AUDIO_SIZE 0x4CF000
Olav Haugan7c6aa742012-01-16 16:47:37 -080081#ifdef CONFIG_FB_MSM_HDMI_AS_PRIMARY
82#define MSM_PMEM_SIZE 0x4000000 /* 64 Mbytes */
83#else
Chetan Kalyan72aac4f2012-02-23 14:56:54 -080084#define MSM_PMEM_SIZE 0x4000000 /* 64 Mbytes */
Olav Haugan7c6aa742012-01-16 16:47:37 -080085#endif
Kevin Chan13be4e22011-10-20 11:30:32 -070086
Olav Haugan7c6aa742012-01-16 16:47:37 -080087#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Bharath Ramachandramurthy2fd017a2012-03-13 10:21:09 -070088#define MSM_PMEM_KERNEL_EBI1_SIZE 0x65000
Olav Haugan7c6aa742012-01-16 16:47:37 -080089#define MSM_ION_SF_SIZE MSM_PMEM_SIZE
Olav Haugand3d29682012-01-19 10:57:07 -080090#define MSM_ION_MM_FW_SIZE 0x200000 /* (2MB) */
Olav Haugan7c6aa742012-01-16 16:47:37 -080091#define MSM_ION_MM_SIZE MSM_PMEM_ADSP_SIZE
Olav Haugan3a9bd232012-02-15 14:23:27 -080092#define MSM_ION_QSECOM_SIZE 0x300000 /* (3MB) */
Olav Haugan7c6aa742012-01-16 16:47:37 -080093#define MSM_ION_MFC_SIZE SZ_8K
Olav Haugan2c43fac2012-01-19 11:06:37 -080094#define MSM_ION_AUDIO_SIZE MSM_PMEM_AUDIO_SIZE
95#define MSM_ION_HEAP_NUM 8
Olav Haugan7c6aa742012-01-16 16:47:37 -080096#else
97#define MSM_PMEM_KERNEL_EBI1_SIZE 0x110C000
98#define MSM_ION_HEAP_NUM 1
99#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700100
Olav Haugan7c6aa742012-01-16 16:47:37 -0800101#ifdef CONFIG_KERNEL_PMEM_EBI_REGION
102static unsigned pmem_kernel_ebi1_size = MSM_PMEM_KERNEL_EBI1_SIZE;
103static int __init pmem_kernel_ebi1_size_setup(char *p)
Kevin Chan13be4e22011-10-20 11:30:32 -0700104{
Olav Haugan7c6aa742012-01-16 16:47:37 -0800105 pmem_kernel_ebi1_size = memparse(p, NULL);
106 return 0;
Kevin Chan13be4e22011-10-20 11:30:32 -0700107}
Olav Haugan7c6aa742012-01-16 16:47:37 -0800108early_param("pmem_kernel_ebi1_size", pmem_kernel_ebi1_size_setup);
109#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700110
Olav Haugan7c6aa742012-01-16 16:47:37 -0800111#ifdef CONFIG_ANDROID_PMEM
Kevin Chan13be4e22011-10-20 11:30:32 -0700112static unsigned pmem_size = MSM_PMEM_SIZE;
113static int __init pmem_size_setup(char *p)
114{
115 pmem_size = memparse(p, NULL);
116 return 0;
117}
118early_param("pmem_size", pmem_size_setup);
119
120static unsigned pmem_adsp_size = MSM_PMEM_ADSP_SIZE;
121
122static int __init pmem_adsp_size_setup(char *p)
123{
124 pmem_adsp_size = memparse(p, NULL);
125 return 0;
126}
127early_param("pmem_adsp_size", pmem_adsp_size_setup);
128
129static unsigned pmem_audio_size = MSM_PMEM_AUDIO_SIZE;
130
131static int __init pmem_audio_size_setup(char *p)
132{
133 pmem_audio_size = memparse(p, NULL);
134 return 0;
135}
136early_param("pmem_audio_size", pmem_audio_size_setup);
Olav Haugan7c6aa742012-01-16 16:47:37 -0800137#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700138
Olav Haugan7c6aa742012-01-16 16:47:37 -0800139#ifdef CONFIG_ANDROID_PMEM
140#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700141static struct android_pmem_platform_data android_pmem_pdata = {
142 .name = "pmem",
143 .allocator_type = PMEM_ALLOCATORTYPE_ALLORNOTHING,
144 .cached = 1,
145 .memory_type = MEMTYPE_EBI1,
146};
147
148static struct platform_device android_pmem_device = {
149 .name = "android_pmem",
150 .id = 0,
151 .dev = {.platform_data = &android_pmem_pdata},
152};
153
154static struct android_pmem_platform_data android_pmem_adsp_pdata = {
155 .name = "pmem_adsp",
156 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
157 .cached = 0,
158 .memory_type = MEMTYPE_EBI1,
159};
Kevin Chan13be4e22011-10-20 11:30:32 -0700160static struct platform_device android_pmem_adsp_device = {
161 .name = "android_pmem",
162 .id = 2,
163 .dev = { .platform_data = &android_pmem_adsp_pdata },
164};
165
166static struct android_pmem_platform_data android_pmem_audio_pdata = {
167 .name = "pmem_audio",
168 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
169 .cached = 0,
170 .memory_type = MEMTYPE_EBI1,
171};
172
173static struct platform_device android_pmem_audio_device = {
174 .name = "android_pmem",
175 .id = 4,
176 .dev = { .platform_data = &android_pmem_audio_pdata },
177};
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700178#endif /* CONFIG_MSM_MULTIMEDIA_USE_ION */
179#endif /* CONFIG_ANDROID_PMEM */
Olav Haugan7c6aa742012-01-16 16:47:37 -0800180
181static struct memtype_reserve apq8064_reserve_table[] __initdata = {
182 [MEMTYPE_SMI] = {
183 },
184 [MEMTYPE_EBI0] = {
185 .flags = MEMTYPE_FLAGS_1M_ALIGN,
186 },
187 [MEMTYPE_EBI1] = {
188 .flags = MEMTYPE_FLAGS_1M_ALIGN,
189 },
190};
Kevin Chan13be4e22011-10-20 11:30:32 -0700191
Laura Abbott350c8362012-02-28 14:46:52 -0800192#if defined(CONFIG_MSM_RTB)
193static struct msm_rtb_platform_data msm_rtb_pdata = {
194 .size = SZ_1M,
195};
196
197static int __init msm_rtb_set_buffer_size(char *p)
198{
199 int s;
200
201 s = memparse(p, NULL);
202 msm_rtb_pdata.size = ALIGN(s, SZ_4K);
203 return 0;
204}
205early_param("msm_rtb_size", msm_rtb_set_buffer_size);
206
207
208static struct platform_device msm_rtb_device = {
209 .name = "msm_rtb",
210 .id = -1,
211 .dev = {
212 .platform_data = &msm_rtb_pdata,
213 },
214};
215#endif
216
217static void __init reserve_rtb_memory(void)
218{
219#if defined(CONFIG_MSM_RTB)
220 apq8064_reserve_table[MEMTYPE_EBI1].size += msm_rtb_pdata.size;
221#endif
222}
223
224
Kevin Chan13be4e22011-10-20 11:30:32 -0700225static void __init size_pmem_devices(void)
226{
Olav Haugan7c6aa742012-01-16 16:47:37 -0800227#ifdef CONFIG_ANDROID_PMEM
228#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700229 android_pmem_adsp_pdata.size = pmem_adsp_size;
230 android_pmem_pdata.size = pmem_size;
231 android_pmem_audio_pdata.size = MSM_PMEM_AUDIO_SIZE;
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700232#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
233#endif /*CONFIG_ANDROID_PMEM*/
Kevin Chan13be4e22011-10-20 11:30:32 -0700234}
235
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700236#ifdef CONFIG_ANDROID_PMEM
237#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700238static void __init reserve_memory_for(struct android_pmem_platform_data *p)
239{
240 apq8064_reserve_table[p->memory_type].size += p->size;
241}
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700242#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
243#endif /*CONFIG_ANDROID_PMEM*/
Kevin Chan13be4e22011-10-20 11:30:32 -0700244
Kevin Chan13be4e22011-10-20 11:30:32 -0700245static void __init reserve_pmem_memory(void)
246{
Olav Haugan7c6aa742012-01-16 16:47:37 -0800247#ifdef CONFIG_ANDROID_PMEM
248#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -0700249 reserve_memory_for(&android_pmem_adsp_pdata);
250 reserve_memory_for(&android_pmem_pdata);
251 reserve_memory_for(&android_pmem_audio_pdata);
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700252#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
Kevin Chan13be4e22011-10-20 11:30:32 -0700253 apq8064_reserve_table[MEMTYPE_EBI1].size += pmem_kernel_ebi1_size;
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -0700254#endif /*CONFIG_ANDROID_PMEM*/
Olav Haugan7c6aa742012-01-16 16:47:37 -0800255}
256
257static int apq8064_paddr_to_memtype(unsigned int paddr)
258{
259 return MEMTYPE_EBI1;
260}
261
262#ifdef CONFIG_ION_MSM
263#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
264static struct ion_cp_heap_pdata cp_mm_ion_pdata = {
265 .permission_type = IPT_TYPE_MM_CARVEOUT,
Olav Haugand3d29682012-01-19 10:57:07 -0800266 .align = PAGE_SIZE,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800267};
268
269static struct ion_cp_heap_pdata cp_mfc_ion_pdata = {
270 .permission_type = IPT_TYPE_MFC_SHAREDMEM,
Olav Haugand3d29682012-01-19 10:57:07 -0800271 .align = PAGE_SIZE,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800272};
273
274static struct ion_co_heap_pdata co_ion_pdata = {
Olav Haugand3d29682012-01-19 10:57:07 -0800275 .adjacent_mem_id = INVALID_HEAP_ID,
276 .align = PAGE_SIZE,
277};
278
279static struct ion_co_heap_pdata fw_co_ion_pdata = {
280 .adjacent_mem_id = ION_CP_MM_HEAP_ID,
281 .align = SZ_128K,
Olav Haugan7c6aa742012-01-16 16:47:37 -0800282};
283#endif
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800284
285/**
286 * These heaps are listed in the order they will be allocated. Due to
287 * video hardware restrictions and content protection the FW heap has to
288 * be allocated adjacent (below) the MM heap and the MFC heap has to be
289 * allocated after the MM heap to ensure MFC heap is not more than 256MB
290 * away from the base address of the FW heap.
291 * However, the order of FW heap and MM heap doesn't matter since these
292 * two heaps are taken care of by separate code to ensure they are adjacent
293 * to each other.
294 * Don't swap the order unless you know what you are doing!
295 */
Olav Haugan7c6aa742012-01-16 16:47:37 -0800296static struct ion_platform_data ion_pdata = {
297 .nr = MSM_ION_HEAP_NUM,
298 .heaps = {
299 {
300 .id = ION_SYSTEM_HEAP_ID,
301 .type = ION_HEAP_TYPE_SYSTEM,
302 .name = ION_VMALLOC_HEAP_NAME,
303 },
304#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
305 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800306 .id = ION_CP_MM_HEAP_ID,
307 .type = ION_HEAP_TYPE_CP,
308 .name = ION_MM_HEAP_NAME,
309 .size = MSM_ION_MM_SIZE,
310 .memory_type = ION_EBI_TYPE,
311 .extra_data = (void *) &cp_mm_ion_pdata,
312 },
313 {
Olav Haugand3d29682012-01-19 10:57:07 -0800314 .id = ION_MM_FIRMWARE_HEAP_ID,
315 .type = ION_HEAP_TYPE_CARVEOUT,
316 .name = ION_MM_FIRMWARE_HEAP_NAME,
317 .size = MSM_ION_MM_FW_SIZE,
318 .memory_type = ION_EBI_TYPE,
319 .extra_data = (void *) &fw_co_ion_pdata,
320 },
321 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800322 .id = ION_CP_MFC_HEAP_ID,
323 .type = ION_HEAP_TYPE_CP,
324 .name = ION_MFC_HEAP_NAME,
325 .size = MSM_ION_MFC_SIZE,
326 .memory_type = ION_EBI_TYPE,
327 .extra_data = (void *) &cp_mfc_ion_pdata,
328 },
329 {
Olav Haugan9cdfc2f2012-02-15 09:52:57 -0800330 .id = ION_SF_HEAP_ID,
331 .type = ION_HEAP_TYPE_CARVEOUT,
332 .name = ION_SF_HEAP_NAME,
333 .size = MSM_ION_SF_SIZE,
334 .memory_type = ION_EBI_TYPE,
335 .extra_data = (void *) &co_ion_pdata,
336 },
337 {
Olav Haugan7c6aa742012-01-16 16:47:37 -0800338 .id = ION_IOMMU_HEAP_ID,
339 .type = ION_HEAP_TYPE_IOMMU,
340 .name = ION_IOMMU_HEAP_NAME,
341 },
Olav Hauganf45e2142012-01-19 11:01:01 -0800342 {
343 .id = ION_QSECOM_HEAP_ID,
344 .type = ION_HEAP_TYPE_CARVEOUT,
345 .name = ION_QSECOM_HEAP_NAME,
346 .size = MSM_ION_QSECOM_SIZE,
347 .memory_type = ION_EBI_TYPE,
348 .extra_data = (void *) &co_ion_pdata,
349 },
Olav Haugan2c43fac2012-01-19 11:06:37 -0800350 {
351 .id = ION_AUDIO_HEAP_ID,
352 .type = ION_HEAP_TYPE_CARVEOUT,
353 .name = ION_AUDIO_HEAP_NAME,
354 .size = MSM_ION_AUDIO_SIZE,
355 .memory_type = ION_EBI_TYPE,
356 .extra_data = (void *) &co_ion_pdata,
357 },
Olav Haugan7c6aa742012-01-16 16:47:37 -0800358#endif
359 }
360};
361
362static struct platform_device ion_dev = {
363 .name = "ion-msm",
364 .id = 1,
365 .dev = { .platform_data = &ion_pdata },
366};
367#endif
368
369static void reserve_ion_memory(void)
370{
371#if defined(CONFIG_ION_MSM) && defined(CONFIG_MSM_MULTIMEDIA_USE_ION)
372 apq8064_reserve_table[MEMTYPE_EBI1].size += MSM_ION_MM_SIZE;
Olav Haugand3d29682012-01-19 10:57:07 -0800373 apq8064_reserve_table[MEMTYPE_EBI1].size += MSM_ION_MM_FW_SIZE;
Olav Haugan7c6aa742012-01-16 16:47:37 -0800374 apq8064_reserve_table[MEMTYPE_EBI1].size += MSM_ION_SF_SIZE;
375 apq8064_reserve_table[MEMTYPE_EBI1].size += MSM_ION_MFC_SIZE;
Olav Hauganf45e2142012-01-19 11:01:01 -0800376 apq8064_reserve_table[MEMTYPE_EBI1].size += MSM_ION_QSECOM_SIZE;
Olav Haugan2c43fac2012-01-19 11:06:37 -0800377 apq8064_reserve_table[MEMTYPE_EBI1].size += MSM_ION_AUDIO_SIZE;
Olav Haugan7c6aa742012-01-16 16:47:37 -0800378#endif
Kevin Chan13be4e22011-10-20 11:30:32 -0700379}
380
Huaibin Yang4a084e32011-12-15 15:25:52 -0800381static void __init reserve_mdp_memory(void)
382{
383 apq8064_mdp_writeback(apq8064_reserve_table);
384}
385
Kevin Chan13be4e22011-10-20 11:30:32 -0700386static void __init apq8064_calculate_reserve_sizes(void)
387{
388 size_pmem_devices();
389 reserve_pmem_memory();
Olav Haugan7c6aa742012-01-16 16:47:37 -0800390 reserve_ion_memory();
Huaibin Yang4a084e32011-12-15 15:25:52 -0800391 reserve_mdp_memory();
Laura Abbott350c8362012-02-28 14:46:52 -0800392 reserve_rtb_memory();
Kevin Chan13be4e22011-10-20 11:30:32 -0700393}
394
395static struct reserve_info apq8064_reserve_info __initdata = {
396 .memtype_reserve_table = apq8064_reserve_table,
397 .calculate_reserve_sizes = apq8064_calculate_reserve_sizes,
398 .paddr_to_memtype = apq8064_paddr_to_memtype,
399};
400
401static int apq8064_memory_bank_size(void)
402{
403 return 1<<29;
404}
405
406static void __init locate_unstable_memory(void)
407{
408 struct membank *mb = &meminfo.bank[meminfo.nr_banks - 1];
409 unsigned long bank_size;
410 unsigned long low, high;
411
412 bank_size = apq8064_memory_bank_size();
413 low = meminfo.bank[0].start;
414 high = mb->start + mb->size;
Olav Haugand76e3a82012-01-16 16:55:07 -0800415
416 /* Check if 32 bit overflow occured */
417 if (high < mb->start)
418 high = ~0UL;
419
Kevin Chan13be4e22011-10-20 11:30:32 -0700420 low &= ~(bank_size - 1);
421
422 if (high - low <= bank_size)
423 return;
Jack Cheung46bfffa2012-01-19 15:26:24 -0800424 apq8064_reserve_info.low_unstable_address = mb->start -
425 MIN_MEMORY_BLOCK_SIZE + mb->size;
426 apq8064_reserve_info.max_unstable_size = MIN_MEMORY_BLOCK_SIZE;
427
Kevin Chan13be4e22011-10-20 11:30:32 -0700428 apq8064_reserve_info.bank_size = bank_size;
429 pr_info("low unstable address %lx max size %lx bank size %lx\n",
430 apq8064_reserve_info.low_unstable_address,
431 apq8064_reserve_info.max_unstable_size,
432 apq8064_reserve_info.bank_size);
433}
434
Aravind Venkateswaran8ac7f412012-03-16 17:57:30 -0700435static char prim_panel_name[PANEL_NAME_MAX_LEN];
436static char ext_panel_name[PANEL_NAME_MAX_LEN];
437static int __init prim_display_setup(char *param)
438{
439 if (strnlen(param, PANEL_NAME_MAX_LEN))
440 strlcpy(prim_panel_name, param, PANEL_NAME_MAX_LEN);
441 return 0;
442}
443early_param("prim_display", prim_display_setup);
444
445static int __init ext_display_setup(char *param)
446{
447 if (strnlen(param, PANEL_NAME_MAX_LEN))
448 strlcpy(ext_panel_name, param, PANEL_NAME_MAX_LEN);
449 return 0;
450}
451early_param("ext_display", ext_display_setup);
452
Kevin Chan13be4e22011-10-20 11:30:32 -0700453static void __init apq8064_reserve(void)
454{
Aravind Venkateswaran8ac7f412012-03-16 17:57:30 -0700455 apq8064_set_display_params(prim_panel_name, ext_panel_name);
Kevin Chan13be4e22011-10-20 11:30:32 -0700456 msm_reserve();
457}
458
Laura Abbott6988cef2012-03-15 14:27:13 -0700459static void __init place_movable_zone(void)
460{
461 movable_reserved_start = apq8064_reserve_info.low_unstable_address;
462 movable_reserved_size = apq8064_reserve_info.max_unstable_size;
463 pr_info("movable zone start %lx size %lx\n",
464 movable_reserved_start, movable_reserved_size);
465}
466
467static void __init apq8064_early_reserve(void)
468{
469 reserve_info = &apq8064_reserve_info;
470 locate_unstable_memory();
471 place_movable_zone();
472
473}
Hemant Kumara945b472012-01-25 15:08:06 -0800474#ifdef CONFIG_USB_EHCI_MSM_HSIC
Hemant Kumare6275972012-02-29 20:06:21 -0800475/* Bandwidth requests (zero) if no vote placed */
476static struct msm_bus_vectors hsic_init_vectors[] = {
477 {
478 .src = MSM_BUS_MASTER_SPS,
479 .dst = MSM_BUS_SLAVE_EBI_CH0,
480 .ab = 0,
481 .ib = 0,
482 },
483 {
484 .src = MSM_BUS_MASTER_SPS,
485 .dst = MSM_BUS_SLAVE_SPS,
486 .ab = 0,
487 .ib = 0,
488 },
489};
490
491/* Bus bandwidth requests in Bytes/sec */
492static struct msm_bus_vectors hsic_max_vectors[] = {
493 {
494 .src = MSM_BUS_MASTER_SPS,
495 .dst = MSM_BUS_SLAVE_EBI_CH0,
496 .ab = 60000000, /* At least 480Mbps on bus. */
497 .ib = 960000000, /* MAX bursts rate */
498 },
499 {
500 .src = MSM_BUS_MASTER_SPS,
501 .dst = MSM_BUS_SLAVE_SPS,
502 .ab = 0,
503 .ib = 512000000, /*vote for 64Mhz dfab clk rate*/
504 },
505};
506
507static struct msm_bus_paths hsic_bus_scale_usecases[] = {
508 {
509 ARRAY_SIZE(hsic_init_vectors),
510 hsic_init_vectors,
511 },
512 {
513 ARRAY_SIZE(hsic_max_vectors),
514 hsic_max_vectors,
515 },
516};
517
518static struct msm_bus_scale_pdata hsic_bus_scale_pdata = {
519 hsic_bus_scale_usecases,
520 ARRAY_SIZE(hsic_bus_scale_usecases),
521 .name = "hsic",
522};
523
Hemant Kumara945b472012-01-25 15:08:06 -0800524static struct msm_hsic_host_platform_data msm_hsic_pdata = {
Hemant Kumare6275972012-02-29 20:06:21 -0800525 .strobe = 88,
526 .data = 89,
527 .bus_scale_table = &hsic_bus_scale_pdata,
Hemant Kumara945b472012-01-25 15:08:06 -0800528};
529#else
530static struct msm_hsic_host_platform_data msm_hsic_pdata;
531#endif
532
Hemant Kumarcb7d8a12012-01-25 12:25:55 -0800533#define PID_MAGIC_ID 0x71432909
534#define SERIAL_NUM_MAGIC_ID 0x61945374
535#define SERIAL_NUMBER_LENGTH 127
536#define DLOAD_USB_BASE_ADD 0x2A03F0C8
537
538struct magic_num_struct {
539 uint32_t pid;
540 uint32_t serial_num;
541};
542
543struct dload_struct {
544 uint32_t reserved1;
545 uint32_t reserved2;
546 uint32_t reserved3;
547 uint16_t reserved4;
548 uint16_t pid;
549 char serial_number[SERIAL_NUMBER_LENGTH];
550 uint16_t reserved5;
551 struct magic_num_struct magic_struct;
552};
553
554static int usb_diag_update_pid_and_serial_num(uint32_t pid, const char *snum)
555{
556 struct dload_struct __iomem *dload = 0;
557
558 dload = ioremap(DLOAD_USB_BASE_ADD, sizeof(*dload));
559 if (!dload) {
560 pr_err("%s: cannot remap I/O memory region: %08x\n",
561 __func__, DLOAD_USB_BASE_ADD);
562 return -ENXIO;
563 }
564
565 pr_debug("%s: dload:%p pid:%x serial_num:%s\n",
566 __func__, dload, pid, snum);
567 /* update pid */
568 dload->magic_struct.pid = PID_MAGIC_ID;
569 dload->pid = pid;
570
571 /* update serial number */
572 dload->magic_struct.serial_num = 0;
573 if (!snum) {
574 memset(dload->serial_number, 0, SERIAL_NUMBER_LENGTH);
575 goto out;
576 }
577
578 dload->magic_struct.serial_num = SERIAL_NUM_MAGIC_ID;
579 strlcpy(dload->serial_number, snum, SERIAL_NUMBER_LENGTH);
580out:
581 iounmap(dload);
582 return 0;
583}
584
585static struct android_usb_platform_data android_usb_pdata = {
586 .update_pid_and_serial_num = usb_diag_update_pid_and_serial_num,
587};
588
Hemant Kumar4933b072011-10-17 23:43:11 -0700589static struct platform_device android_usb_device = {
Hemant Kumarcb7d8a12012-01-25 12:25:55 -0800590 .name = "android_usb",
591 .id = -1,
592 .dev = {
593 .platform_data = &android_usb_pdata,
594 },
Hemant Kumar4933b072011-10-17 23:43:11 -0700595};
596
Hemant Kumar7620eed2012-02-26 09:08:43 -0800597/* Bandwidth requests (zero) if no vote placed */
598static struct msm_bus_vectors usb_init_vectors[] = {
599 {
600 .src = MSM_BUS_MASTER_SPS,
601 .dst = MSM_BUS_SLAVE_EBI_CH0,
602 .ab = 0,
603 .ib = 0,
604 },
605};
606
607/* Bus bandwidth requests in Bytes/sec */
608static struct msm_bus_vectors usb_max_vectors[] = {
609 {
610 .src = MSM_BUS_MASTER_SPS,
611 .dst = MSM_BUS_SLAVE_EBI_CH0,
612 .ab = 60000000, /* At least 480Mbps on bus. */
613 .ib = 960000000, /* MAX bursts rate */
614 },
615};
616
617static struct msm_bus_paths usb_bus_scale_usecases[] = {
618 {
619 ARRAY_SIZE(usb_init_vectors),
620 usb_init_vectors,
621 },
622 {
623 ARRAY_SIZE(usb_max_vectors),
624 usb_max_vectors,
625 },
626};
627
628static struct msm_bus_scale_pdata usb_bus_scale_pdata = {
629 usb_bus_scale_usecases,
630 ARRAY_SIZE(usb_bus_scale_usecases),
631 .name = "usb",
632};
633
Vamsi Krishna1f8704c2012-03-29 18:24:24 -0700634static int phy_init_seq[] = {
635 0x38, 0x81, /* update DC voltage level */
636 0x24, 0x82, /* set pre-emphasis and rise/fall time */
637 -1
638};
639
Hemant Kumar4933b072011-10-17 23:43:11 -0700640static struct msm_otg_platform_data msm_otg_pdata = {
Hemant Kumard86c4882012-01-24 19:39:37 -0800641 .mode = USB_OTG,
642 .otg_control = OTG_PMIC_CONTROL,
Hemant Kumar4933b072011-10-17 23:43:11 -0700643 .phy_type = SNPS_28NM_INTEGRATED_PHY,
Hemant Kumard86c4882012-01-24 19:39:37 -0800644 .pmic_id_irq = PM8921_USB_ID_IN_IRQ(PM8921_IRQ_BASE),
645 .power_budget = 750,
Hemant Kumar7620eed2012-02-26 09:08:43 -0800646 .bus_scale_table = &usb_bus_scale_pdata,
Vamsi Krishna1f8704c2012-03-29 18:24:24 -0700647 .phy_init_seq = phy_init_seq,
Hemant Kumar4933b072011-10-17 23:43:11 -0700648};
649
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800650static struct msm_usb_host_platform_data msm_ehci_host_pdata3 = {
Manu Gautam91223e02011-11-08 15:27:22 +0530651 .power_budget = 500,
652};
653
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800654#ifdef CONFIG_USB_EHCI_MSM_HOST4
655static struct msm_usb_host_platform_data msm_ehci_host_pdata4;
656#endif
657
Manu Gautam91223e02011-11-08 15:27:22 +0530658static void __init apq8064_ehci_host_init(void)
659{
660 if (machine_is_apq8064_liquid()) {
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800661 msm_ehci_host_pdata3.dock_connect_irq =
Hemant Kumar56925352012-02-13 16:59:52 -0800662 PM8921_MPP_IRQ(PM8921_IRQ_BASE, 9);
663
Manu Gautam91223e02011-11-08 15:27:22 +0530664 apq8064_device_ehci_host3.dev.platform_data =
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800665 &msm_ehci_host_pdata3;
Manu Gautam91223e02011-11-08 15:27:22 +0530666 platform_device_register(&apq8064_device_ehci_host3);
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800667
668#ifdef CONFIG_USB_EHCI_MSM_HOST4
669 apq8064_device_ehci_host4.dev.platform_data =
670 &msm_ehci_host_pdata4;
671 platform_device_register(&apq8064_device_ehci_host4);
672#endif
Manu Gautam91223e02011-11-08 15:27:22 +0530673 }
674}
675
David Keitel2f613d92012-02-15 11:29:16 -0800676static struct smb349_platform_data smb349_data __initdata = {
677 .en_n_gpio = PM8921_GPIO_PM_TO_SYS(37),
678 .chg_susp_gpio = PM8921_GPIO_PM_TO_SYS(30),
679 .chg_current_ma = 2200,
680};
681
682static struct i2c_board_info smb349_charger_i2c_info[] __initdata = {
683 {
684 I2C_BOARD_INFO(SMB349_NAME, 0x1B),
685 .platform_data = &smb349_data,
686 },
687};
688
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -0800689struct sx150x_platform_data apq8064_sx150x_data[] = {
690 [SX150X_EPM] = {
691 .gpio_base = GPIO_EPM_EXPANDER_BASE,
692 .oscio_is_gpo = false,
693 .io_pullup_ena = 0x0,
694 .io_pulldn_ena = 0x0,
695 .io_open_drain_ena = 0x0,
696 .io_polarity = 0,
697 .irq_summary = -1,
698 },
699};
700
701static struct epm_chan_properties ads_adc_channel_data[] = {
702 {10, 100}, {500, 50}, {1, 1}, {1, 1},
703 {20, 50}, {10, 100}, {1, 1}, {1, 1},
704 {10, 100}, {10, 100}, {100, 100}, {200, 100},
705 {100, 50}, {2000, 50}, {1000, 50}, {200, 50},
706 {200, 100}, {1, 1}, {20, 50}, {500, 50},
707 {50, 50}, {200, 100}, {500, 100}, {20, 50},
708 {200, 50}, {2000, 100}, {1000, 50}, {100, 50},
709 {200, 100}, {500, 50}, {1000, 100}, {200, 50},
710 {1000, 50}, {50, 50}, {100, 50}, {100, 50},
711 {1, 1}, {1, 1}, {20, 100}, {20, 50},
712 {500, 100}, {1000, 100}, {100, 50}, {1000, 50},
713 {100, 50}, {1000, 100}, {100, 50}, {100, 50},
714};
715
716static struct epm_adc_platform_data epm_adc_pdata = {
717 .channel = ads_adc_channel_data,
718 .bus_id = 0x0,
719 .epm_i2c_board_info = {
720 .type = "sx1509q",
721 .addr = 0x3e,
722 .platform_data = &apq8064_sx150x_data[SX150X_EPM],
723 },
724 .gpio_expander_base_addr = GPIO_EPM_EXPANDER_BASE,
725};
726
727static struct platform_device epm_adc_device = {
728 .name = "epm_adc",
729 .id = -1,
730 .dev = {
731 .platform_data = &epm_adc_pdata,
732 },
733};
734
735static void __init apq8064_epm_adc_init(void)
736{
737 epm_adc_pdata.num_channels = 32;
738 epm_adc_pdata.num_adc = 2;
739 epm_adc_pdata.chan_per_adc = 16;
740 epm_adc_pdata.chan_per_mux = 8;
741};
742
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800743/* Micbias setting is based on 8660 CDP/MTP/FLUID requirement
744 * 4 micbiases are used to power various analog and digital
745 * microphones operating at 1800 mV. Technically, all micbiases
746 * can source from single cfilter since all microphones operate
747 * at the same voltage level. The arrangement below is to make
748 * sure all cfilters are exercised. LDO_H regulator ouput level
749 * does not need to be as high as 2.85V. It is choosen for
750 * microphone sensitivity purpose.
751 */
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530752static struct wcd9xxx_pdata apq8064_tabla_platform_data = {
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800753 .slimbus_slave_device = {
754 .name = "tabla-slave",
755 .e_addr = {0, 0, 0x10, 0, 0x17, 2},
756 },
Swaminathan Sathappancef966d2011-12-15 17:27:04 -0800757 .irq = MSM_GPIO_TO_INT(42),
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800758 .irq_base = TABLA_INTERRUPT_BASE,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530759 .num_irqs = NR_WCD9XXX_IRQS,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800760 .reset_gpio = PM8921_GPIO_PM_TO_SYS(34),
761 .micbias = {
762 .ldoh_v = TABLA_LDOH_2P85_V,
763 .cfilt1_mv = 1800,
764 .cfilt2_mv = 1800,
765 .cfilt3_mv = 1800,
766 .bias1_cfilt_sel = TABLA_CFILT1_SEL,
767 .bias2_cfilt_sel = TABLA_CFILT2_SEL,
768 .bias3_cfilt_sel = TABLA_CFILT3_SEL,
769 .bias4_cfilt_sel = TABLA_CFILT3_SEL,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530770 },
771 .regulator = {
772 {
773 .name = "CDC_VDD_CP",
774 .min_uV = 1800000,
775 .max_uV = 1800000,
776 .optimum_uA = WCD9XXX_CDC_VDDA_CP_CUR_MAX,
777 },
778 {
779 .name = "CDC_VDDA_RX",
780 .min_uV = 1800000,
781 .max_uV = 1800000,
782 .optimum_uA = WCD9XXX_CDC_VDDA_RX_CUR_MAX,
783 },
784 {
785 .name = "CDC_VDDA_TX",
786 .min_uV = 1800000,
787 .max_uV = 1800000,
788 .optimum_uA = WCD9XXX_CDC_VDDA_TX_CUR_MAX,
789 },
790 {
791 .name = "VDDIO_CDC",
792 .min_uV = 1800000,
793 .max_uV = 1800000,
794 .optimum_uA = WCD9XXX_VDDIO_CDC_CUR_MAX,
795 },
796 {
797 .name = "VDDD_CDC_D",
798 .min_uV = 1225000,
799 .max_uV = 1225000,
800 .optimum_uA = WCD9XXX_VDDD_CDC_D_CUR_MAX,
801 },
802 {
803 .name = "CDC_VDDA_A_1P2V",
804 .min_uV = 1225000,
805 .max_uV = 1225000,
806 .optimum_uA = WCD9XXX_VDDD_CDC_A_CUR_MAX,
807 },
808 },
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -0800809};
810
811static struct slim_device apq8064_slim_tabla = {
812 .name = "tabla-slim",
813 .e_addr = {0, 1, 0x10, 0, 0x17, 2},
814 .dev = {
815 .platform_data = &apq8064_tabla_platform_data,
816 },
817};
818
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530819static struct wcd9xxx_pdata apq8064_tabla20_platform_data = {
Swaminathan Sathappancef966d2011-12-15 17:27:04 -0800820 .slimbus_slave_device = {
821 .name = "tabla-slave",
822 .e_addr = {0, 0, 0x60, 0, 0x17, 2},
823 },
824 .irq = MSM_GPIO_TO_INT(42),
825 .irq_base = TABLA_INTERRUPT_BASE,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530826 .num_irqs = NR_WCD9XXX_IRQS,
Swaminathan Sathappancef966d2011-12-15 17:27:04 -0800827 .reset_gpio = PM8921_GPIO_PM_TO_SYS(34),
828 .micbias = {
829 .ldoh_v = TABLA_LDOH_2P85_V,
830 .cfilt1_mv = 1800,
831 .cfilt2_mv = 1800,
832 .cfilt3_mv = 1800,
833 .bias1_cfilt_sel = TABLA_CFILT1_SEL,
834 .bias2_cfilt_sel = TABLA_CFILT2_SEL,
835 .bias3_cfilt_sel = TABLA_CFILT3_SEL,
836 .bias4_cfilt_sel = TABLA_CFILT3_SEL,
Asish Bhattacharyab1aeae22012-02-15 08:29:28 +0530837 },
838 .regulator = {
839 {
840 .name = "CDC_VDD_CP",
841 .min_uV = 1800000,
842 .max_uV = 1800000,
843 .optimum_uA = WCD9XXX_CDC_VDDA_CP_CUR_MAX,
844 },
845 {
846 .name = "CDC_VDDA_RX",
847 .min_uV = 1800000,
848 .max_uV = 1800000,
849 .optimum_uA = WCD9XXX_CDC_VDDA_RX_CUR_MAX,
850 },
851 {
852 .name = "CDC_VDDA_TX",
853 .min_uV = 1800000,
854 .max_uV = 1800000,
855 .optimum_uA = WCD9XXX_CDC_VDDA_TX_CUR_MAX,
856 },
857 {
858 .name = "VDDIO_CDC",
859 .min_uV = 1800000,
860 .max_uV = 1800000,
861 .optimum_uA = WCD9XXX_VDDIO_CDC_CUR_MAX,
862 },
863 {
864 .name = "VDDD_CDC_D",
865 .min_uV = 1225000,
866 .max_uV = 1225000,
867 .optimum_uA = WCD9XXX_VDDD_CDC_D_CUR_MAX,
868 },
869 {
870 .name = "CDC_VDDA_A_1P2V",
871 .min_uV = 1225000,
872 .max_uV = 1225000,
873 .optimum_uA = WCD9XXX_VDDD_CDC_A_CUR_MAX,
874 },
875 },
Swaminathan Sathappancef966d2011-12-15 17:27:04 -0800876};
877
878static struct slim_device apq8064_slim_tabla20 = {
879 .name = "tabla2x-slim",
880 .e_addr = {0, 1, 0x60, 0, 0x17, 2},
881 .dev = {
882 .platform_data = &apq8064_tabla20_platform_data,
883 },
884};
885
Amy Maloche70090f992012-02-16 16:35:26 -0800886#define HAP_SHIFT_LVL_OE_GPIO PM8921_MPP_PM_TO_SYS(8)
887#define ISA1200_HAP_EN_GPIO PM8921_GPIO_PM_TO_SYS(33)
888#define ISA1200_HAP_LEN_GPIO PM8921_GPIO_PM_TO_SYS(20)
889#define ISA1200_HAP_CLK PM8921_GPIO_PM_TO_SYS(44)
890
891static int isa1200_power(int on)
892{
893 gpio_set_value_cansleep(ISA1200_HAP_CLK, !!on);
894
895 return 0;
896}
897
898static int isa1200_dev_setup(bool enable)
899{
900 int rc = 0;
901
902 rc = pm8xxx_aux_clk_control(CLK_MP3_2, XO_DIV_1, enable);
903 if (rc) {
904 pr_err("%s: unable to write aux clock register(%d)\n",
905 __func__, rc);
906 return rc;
907 }
908
909 if (!enable)
910 goto free_gpio;
911
912 rc = gpio_request(ISA1200_HAP_CLK, "haptics_clk");
913 if (rc) {
914 pr_err("%s: unable to request gpio %d config(%d)\n",
915 __func__, ISA1200_HAP_CLK, rc);
916 return rc;
917 }
918
919 rc = gpio_direction_output(ISA1200_HAP_CLK, 0);
920 if (rc) {
921 pr_err("%s: unable to set direction\n", __func__);
922 goto free_gpio;
923 }
924
925 return 0;
926
927free_gpio:
928 gpio_free(ISA1200_HAP_CLK);
929 return rc;
930}
931
932static struct isa1200_regulator isa1200_reg_data[] = {
933 {
934 .name = "vddp",
935 .min_uV = ISA_I2C_VTG_MIN_UV,
936 .max_uV = ISA_I2C_VTG_MAX_UV,
937 .load_uA = ISA_I2C_CURR_UA,
938 },
939};
940
941static struct isa1200_platform_data isa1200_1_pdata = {
942 .name = "vibrator",
943 .dev_setup = isa1200_dev_setup,
944 .power_on = isa1200_power,
945 .hap_en_gpio = ISA1200_HAP_EN_GPIO,
946 .hap_len_gpio = ISA1200_HAP_LEN_GPIO,
947 .max_timeout = 15000,
948 .mode_ctrl = PWM_GEN_MODE,
949 .pwm_fd = {
950 .pwm_div = 256,
951 },
952 .is_erm = false,
953 .smart_en = true,
954 .ext_clk_en = true,
955 .chip_en = 1,
956 .regulator_info = isa1200_reg_data,
957 .num_regulators = ARRAY_SIZE(isa1200_reg_data),
958};
959
960static struct i2c_board_info isa1200_board_info[] __initdata = {
961 {
962 I2C_BOARD_INFO("isa1200_1", 0x90>>1),
963 .platform_data = &isa1200_1_pdata,
964 },
965};
Jing Lin21ed4de2012-02-05 15:53:28 -0800966/* configuration data for mxt1386e using V2.1 firmware */
967static const u8 mxt1386e_config_data_v2_1[] = {
968 /* T6 Object */
969 0, 0, 0, 0, 0, 0,
970 /* T38 Object */
Jing Linf1208fd2012-02-23 11:15:42 -0800971 14, 1, 0, 22, 2, 12, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -0800972 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
973 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
974 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
975 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
976 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
977 0, 0, 0, 0,
978 /* T7 Object */
Jing Linf1208fd2012-02-23 11:15:42 -0800979 100, 10, 50,
Jing Lin21ed4de2012-02-05 15:53:28 -0800980 /* T8 Object */
Jing Linf1208fd2012-02-23 11:15:42 -0800981 25, 0, 20, 20, 0, 0, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -0800982 /* T9 Object */
983 131, 0, 0, 26, 42, 0, 32, 80, 2, 5,
984 0, 5, 5, 0, 10, 30, 10, 10, 255, 2,
Jing Linf1208fd2012-02-23 11:15:42 -0800985 85, 5, 0, 5, 9, 5, 12, 35, 70, 40,
986 20, 5, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -0800987 /* T18 Object */
988 0, 0,
989 /* T24 Object */
990 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
991 0, 0, 0, 0, 0, 0, 0, 0, 0,
992 /* T25 Object */
993 3, 0, 60, 115, 156, 99,
994 /* T27 Object */
995 0, 0, 0, 0, 0, 0, 0,
996 /* T40 Object */
997 0, 0, 0, 0, 0,
998 /* T42 Object */
999 2, 0, 255, 0, 255, 0, 0, 0, 0, 0,
1000 /* T43 Object */
1001 0, 0, 0, 0, 0, 0, 0, 64, 0, 8,
1002 16,
1003 /* T46 Object */
Jing Linf1208fd2012-02-23 11:15:42 -08001004 68, 0, 16, 16, 0, 0, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001005 /* T47 Object */
1006 0, 0, 0, 0, 0, 0, 3, 64, 66, 0,
1007 /* T48 Object */
1008 31, 64, 64, 0, 0, 0, 0, 0, 0, 0,
Jing Linf1208fd2012-02-23 11:15:42 -08001009 32, 40, 0, 10, 10, 0, 0, 100, 10, 90,
1010 0, 0, 0, 0, 0, 0, 0, 10, 1, 10,
1011 52, 10, 12, 0, 33, 0, 1, 0, 0, 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001012 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1013 0, 0, 0, 0,
1014 /* T56 Object */
1015 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1016 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1017 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1018 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Jing Linf1208fd2012-02-23 11:15:42 -08001019 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
1020 0,
Jing Lin21ed4de2012-02-05 15:53:28 -08001021};
1022
1023#define MXT_TS_GPIO_IRQ 6
1024#define MXT_TS_PWR_EN_GPIO PM8921_GPIO_PM_TO_SYS(23)
1025#define MXT_TS_RESET_GPIO 33
1026
1027static struct mxt_config_info mxt_config_array[] = {
1028 {
1029 .config = mxt1386e_config_data_v2_1,
1030 .config_length = ARRAY_SIZE(mxt1386e_config_data_v2_1),
1031 .family_id = 0xA0,
1032 .variant_id = 0x7,
1033 .version = 0x21,
1034 .build = 0xAA,
Jing Linef4aa9b2012-03-26 12:01:41 -07001035 .bootldr_id = MXT_BOOTLOADER_ID_1386E,
1036 .fw_name = "atmel_8064_liquid_v2_2_AA.hex",
1037 },
1038 {
1039 /* The config data for V2.2.AA is the same as for V2.1.AA */
1040 .config = mxt1386e_config_data_v2_1,
1041 .config_length = ARRAY_SIZE(mxt1386e_config_data_v2_1),
1042 .family_id = 0xA0,
1043 .variant_id = 0x7,
1044 .version = 0x22,
1045 .build = 0xAA,
1046 .bootldr_id = MXT_BOOTLOADER_ID_1386E,
Jing Lin21ed4de2012-02-05 15:53:28 -08001047 },
1048};
1049
1050static struct mxt_platform_data mxt_platform_data = {
1051 .config_array = mxt_config_array,
1052 .config_array_size = ARRAY_SIZE(mxt_config_array),
Mohan Pallaka56a1a5d2012-02-23 12:05:13 -08001053 .panel_minx = 0,
1054 .panel_maxx = 1365,
1055 .panel_miny = 0,
1056 .panel_maxy = 767,
1057 .disp_minx = 0,
1058 .disp_maxx = 1365,
1059 .disp_miny = 0,
1060 .disp_maxy = 767,
Jing Lin21ed4de2012-02-05 15:53:28 -08001061 .irqflags = IRQF_TRIGGER_FALLING,
1062 .i2c_pull_up = true,
1063 .reset_gpio = MXT_TS_RESET_GPIO,
1064 .irq_gpio = MXT_TS_GPIO_IRQ,
1065};
1066
1067static struct i2c_board_info mxt_device_info[] __initdata = {
1068 {
1069 I2C_BOARD_INFO("atmel_mxt_ts", 0x5b),
1070 .platform_data = &mxt_platform_data,
1071 .irq = MSM_GPIO_TO_INT(MXT_TS_GPIO_IRQ),
1072 },
1073};
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08001074#define CYTTSP_TS_GPIO_IRQ 6
1075#define CYTTSP_TS_GPIO_RESOUT 7
1076#define CYTTSP_TS_GPIO_SLEEP 33
1077
1078static ssize_t tma340_vkeys_show(struct kobject *kobj,
1079 struct kobj_attribute *attr, char *buf)
1080{
1081 return snprintf(buf, 200,
1082 __stringify(EV_KEY) ":" __stringify(KEY_BACK) ":73:1120:97:97"
1083 ":" __stringify(EV_KEY) ":" __stringify(KEY_MENU) ":230:1120:97:97"
1084 ":" __stringify(EV_KEY) ":" __stringify(KEY_HOME) ":389:1120:97:97"
1085 ":" __stringify(EV_KEY) ":" __stringify(KEY_SEARCH) ":544:1120:97:97"
1086 "\n");
1087}
1088
1089static struct kobj_attribute tma340_vkeys_attr = {
1090 .attr = {
1091 .mode = S_IRUGO,
1092 },
1093 .show = &tma340_vkeys_show,
1094};
1095
1096static struct attribute *tma340_properties_attrs[] = {
1097 &tma340_vkeys_attr.attr,
1098 NULL
1099};
1100
1101static struct attribute_group tma340_properties_attr_group = {
1102 .attrs = tma340_properties_attrs,
1103};
1104
1105static int cyttsp_platform_init(struct i2c_client *client)
1106{
1107 int rc = 0;
1108 static struct kobject *tma340_properties_kobj;
1109
1110 tma340_vkeys_attr.attr.name = "virtualkeys.cyttsp-i2c";
1111 tma340_properties_kobj = kobject_create_and_add("board_properties",
1112 NULL);
1113 if (tma340_properties_kobj)
1114 rc = sysfs_create_group(tma340_properties_kobj,
1115 &tma340_properties_attr_group);
1116 if (!tma340_properties_kobj || rc)
1117 pr_err("%s: failed to create board_properties\n",
1118 __func__);
1119
1120 return 0;
1121}
1122
1123static struct cyttsp_regulator cyttsp_regulator_data[] = {
1124 {
1125 .name = "vdd",
1126 .min_uV = CY_TMA300_VTG_MIN_UV,
1127 .max_uV = CY_TMA300_VTG_MAX_UV,
1128 .hpm_load_uA = CY_TMA300_CURR_24HZ_UA,
1129 .lpm_load_uA = CY_TMA300_CURR_24HZ_UA,
1130 },
1131 {
1132 .name = "vcc_i2c",
1133 .min_uV = CY_I2C_VTG_MIN_UV,
1134 .max_uV = CY_I2C_VTG_MAX_UV,
1135 .hpm_load_uA = CY_I2C_CURR_UA,
1136 .lpm_load_uA = CY_I2C_CURR_UA,
1137 },
1138};
1139
1140static struct cyttsp_platform_data cyttsp_pdata = {
1141 .panel_maxx = 634,
1142 .panel_maxy = 1166,
1143 .disp_maxx = 599,
1144 .disp_maxy = 1023,
1145 .disp_minx = 0,
1146 .disp_miny = 0,
1147 .flags = 0x01,
1148 .gen = CY_GEN3,
1149 .use_st = CY_USE_ST,
1150 .use_mt = CY_USE_MT,
1151 .use_hndshk = CY_SEND_HNDSHK,
1152 .use_trk_id = CY_USE_TRACKING_ID,
1153 .use_sleep = CY_USE_DEEP_SLEEP_SEL,
1154 .use_gestures = CY_USE_GESTURES,
1155 .fw_fname = "cyttsp_8064_mtp.hex",
1156 /* change act_intrvl to customize the Active power state
1157 * scanning/processing refresh interval for Operating mode
1158 */
1159 .act_intrvl = CY_ACT_INTRVL_DFLT,
1160 /* change tch_tmout to customize the touch timeout for the
1161 * Active power state for Operating mode
1162 */
1163 .tch_tmout = CY_TCH_TMOUT_DFLT,
1164 /* change lp_intrvl to customize the Low Power power state
1165 * scanning/processing refresh interval for Operating mode
1166 */
1167 .lp_intrvl = CY_LP_INTRVL_DFLT,
1168 .sleep_gpio = CYTTSP_TS_GPIO_SLEEP,
1169 .resout_gpio = CYTTSP_TS_GPIO_RESOUT,
1170 .irq_gpio = CYTTSP_TS_GPIO_IRQ,
1171 .regulator_info = cyttsp_regulator_data,
1172 .num_regulators = ARRAY_SIZE(cyttsp_regulator_data),
1173 .init = cyttsp_platform_init,
1174 .correct_fw_ver = 17,
1175};
1176
1177static struct i2c_board_info cyttsp_info[] __initdata = {
1178 {
1179 I2C_BOARD_INFO(CY_I2C_NAME, 0x24),
1180 .platform_data = &cyttsp_pdata,
1181 .irq = MSM_GPIO_TO_INT(CYTTSP_TS_GPIO_IRQ),
1182 },
1183};
Jing Lin21ed4de2012-02-05 15:53:28 -08001184
Ankit Verma6b7e2ba2012-01-26 15:48:54 -08001185#define MSM_WCNSS_PHYS 0x03000000
1186#define MSM_WCNSS_SIZE 0x280000
1187
1188static struct resource resources_wcnss_wlan[] = {
1189 {
1190 .start = RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1191 .end = RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1192 .name = "wcnss_wlanrx_irq",
1193 .flags = IORESOURCE_IRQ,
1194 },
1195 {
1196 .start = RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1197 .end = RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1198 .name = "wcnss_wlantx_irq",
1199 .flags = IORESOURCE_IRQ,
1200 },
1201 {
1202 .start = MSM_WCNSS_PHYS,
1203 .end = MSM_WCNSS_PHYS + MSM_WCNSS_SIZE - 1,
1204 .name = "wcnss_mmio",
1205 .flags = IORESOURCE_MEM,
1206 },
1207 {
1208 .start = 64,
1209 .end = 68,
1210 .name = "wcnss_gpios_5wire",
1211 .flags = IORESOURCE_IO,
1212 },
1213};
1214
1215static struct qcom_wcnss_opts qcom_wcnss_pdata = {
1216 .has_48mhz_xo = 1,
1217};
1218
1219static struct platform_device msm_device_wcnss_wlan = {
1220 .name = "wcnss_wlan",
1221 .id = 0,
1222 .num_resources = ARRAY_SIZE(resources_wcnss_wlan),
1223 .resource = resources_wcnss_wlan,
1224 .dev = {.platform_data = &qcom_wcnss_pdata},
1225};
1226
Ankit Vermab7c26e62012-02-28 15:04:15 -08001227static struct platform_device msm_device_iris_fm __devinitdata = {
1228 .name = "iris_fm",
1229 .id = -1,
1230};
1231
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001232#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
1233 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
1234 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
1235 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
1236
1237#define QCE_SIZE 0x10000
1238#define QCE_0_BASE 0x11000000
1239
1240#define QCE_HW_KEY_SUPPORT 0
1241#define QCE_SHA_HMAC_SUPPORT 1
1242#define QCE_SHARE_CE_RESOURCE 3
1243#define QCE_CE_SHARED 0
1244
1245static struct resource qcrypto_resources[] = {
1246 [0] = {
1247 .start = QCE_0_BASE,
1248 .end = QCE_0_BASE + QCE_SIZE - 1,
1249 .flags = IORESOURCE_MEM,
1250 },
1251 [1] = {
1252 .name = "crypto_channels",
1253 .start = DMOV8064_CE_IN_CHAN,
1254 .end = DMOV8064_CE_OUT_CHAN,
1255 .flags = IORESOURCE_DMA,
1256 },
1257 [2] = {
1258 .name = "crypto_crci_in",
1259 .start = DMOV8064_CE_IN_CRCI,
1260 .end = DMOV8064_CE_IN_CRCI,
1261 .flags = IORESOURCE_DMA,
1262 },
1263 [3] = {
1264 .name = "crypto_crci_out",
1265 .start = DMOV8064_CE_OUT_CRCI,
1266 .end = DMOV8064_CE_OUT_CRCI,
1267 .flags = IORESOURCE_DMA,
1268 },
1269};
1270
1271static struct resource qcedev_resources[] = {
1272 [0] = {
1273 .start = QCE_0_BASE,
1274 .end = QCE_0_BASE + QCE_SIZE - 1,
1275 .flags = IORESOURCE_MEM,
1276 },
1277 [1] = {
1278 .name = "crypto_channels",
1279 .start = DMOV8064_CE_IN_CHAN,
1280 .end = DMOV8064_CE_OUT_CHAN,
1281 .flags = IORESOURCE_DMA,
1282 },
1283 [2] = {
1284 .name = "crypto_crci_in",
1285 .start = DMOV8064_CE_IN_CRCI,
1286 .end = DMOV8064_CE_IN_CRCI,
1287 .flags = IORESOURCE_DMA,
1288 },
1289 [3] = {
1290 .name = "crypto_crci_out",
1291 .start = DMOV8064_CE_OUT_CRCI,
1292 .end = DMOV8064_CE_OUT_CRCI,
1293 .flags = IORESOURCE_DMA,
1294 },
1295};
1296
1297#endif
1298
1299#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
1300 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
1301
1302static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
1303 .ce_shared = QCE_CE_SHARED,
1304 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
1305 .hw_key_support = QCE_HW_KEY_SUPPORT,
1306 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -08001307 .bus_scale_table = NULL,
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001308};
1309
1310static struct platform_device qcrypto_device = {
1311 .name = "qcrypto",
1312 .id = 0,
1313 .num_resources = ARRAY_SIZE(qcrypto_resources),
1314 .resource = qcrypto_resources,
1315 .dev = {
1316 .coherent_dma_mask = DMA_BIT_MASK(32),
1317 .platform_data = &qcrypto_ce_hw_suppport,
1318 },
1319};
1320#endif
1321
1322#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
1323 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
1324
1325static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
1326 .ce_shared = QCE_CE_SHARED,
1327 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
1328 .hw_key_support = QCE_HW_KEY_SUPPORT,
1329 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -08001330 .bus_scale_table = NULL,
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001331};
1332
1333static struct platform_device qcedev_device = {
1334 .name = "qce",
1335 .id = 0,
1336 .num_resources = ARRAY_SIZE(qcedev_resources),
1337 .resource = qcedev_resources,
1338 .dev = {
1339 .coherent_dma_mask = DMA_BIT_MASK(32),
1340 .platform_data = &qcedev_ce_hw_suppport,
1341 },
1342};
1343#endif
1344
Joel Kingdacbc822012-01-25 13:30:57 -08001345static struct mdm_platform_data mdm_platform_data = {
1346 .mdm_version = "3.0",
1347 .ramdump_delay_ms = 2000,
Hemant Kumara945b472012-01-25 15:08:06 -08001348 .peripheral_platform_device = &apq8064_device_hsic_host,
Joel Kingdacbc822012-01-25 13:30:57 -08001349};
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001350
Siddartha Mohanadosscaeaa922012-02-07 16:41:38 -08001351static struct tsens_platform_data apq_tsens_pdata = {
1352 .tsens_factor = 1000,
1353 .hw_type = APQ_8064,
1354 .tsens_num_sensor = 11,
1355 .slope = {1176, 1176, 1154, 1176, 1111,
1356 1132, 1132, 1199, 1132, 1199, 1132},
1357};
1358
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001359#define MSM_SHARED_RAM_PHYS 0x80000000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001360static void __init apq8064_map_io(void)
1361{
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001362 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001363 msm_map_apq8064_io();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07001364 if (socinfo_init() < 0)
1365 pr_err("socinfo_init() failed!\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001366}
1367
1368static void __init apq8064_init_irq(void)
1369{
Praveen Chidambaram78499012011-11-01 17:15:17 -06001370 struct msm_mpm_device_data *data = NULL;
1371
1372#ifdef CONFIG_MSM_MPM
1373 data = &apq8064_mpm_dev_data;
1374#endif
1375
1376 msm_mpm_irq_extn_init(data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001377 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
1378 (void *)MSM_QGIC_CPU_BASE);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001379}
1380
Jay Chokshi7805b5a2011-11-07 15:55:30 -08001381static struct platform_device msm8064_device_saw_regulator_core0 = {
1382 .name = "saw-regulator",
1383 .id = 0,
1384 .dev = {
1385 .platform_data = &msm8064_saw_regulator_pdata_8921_s5,
1386 },
1387};
1388
1389static struct platform_device msm8064_device_saw_regulator_core1 = {
1390 .name = "saw-regulator",
1391 .id = 1,
1392 .dev = {
1393 .platform_data = &msm8064_saw_regulator_pdata_8921_s6,
1394 },
1395};
1396
1397static struct platform_device msm8064_device_saw_regulator_core2 = {
1398 .name = "saw-regulator",
1399 .id = 2,
1400 .dev = {
1401 .platform_data = &msm8064_saw_regulator_pdata_8821_s0,
1402 },
1403};
1404
1405static struct platform_device msm8064_device_saw_regulator_core3 = {
1406 .name = "saw-regulator",
1407 .id = 3,
1408 .dev = {
1409 .platform_data = &msm8064_saw_regulator_pdata_8821_s1,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001410
1411 },
1412};
1413
Oluwafemi Adeyemif5a31422012-03-08 16:58:45 -08001414static struct msm_rpmrs_level msm_rpmrs_levels[] = {
Praveen Chidambaram78499012011-11-01 17:15:17 -06001415 {
1416 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
1417 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1418 true,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001419 100, 650, 801, 200,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001420 },
1421
1422 {
1423 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
1424 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1425 true,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001426 2000, 200, 576000, 2000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001427 },
1428
1429 {
1430 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1431 MSM_RPMRS_LIMITS(ON, GDHS, MAX, ACTIVE),
1432 false,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001433 8500, 51, 1122000, 8500,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001434 },
1435
1436 {
1437 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1438 MSM_RPMRS_LIMITS(ON, HSFS_OPEN, MAX, ACTIVE),
1439 false,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001440 9000, 51, 1130300, 9000,
1441 },
1442 {
1443 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1444 MSM_RPMRS_LIMITS(ON, HSFS_OPEN, ACTIVE, RET_HIGH),
1445 false,
1446 10000, 51, 1130300, 10000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001447 },
1448
1449 {
1450 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1451 MSM_RPMRS_LIMITS(OFF, GDHS, MAX, ACTIVE),
1452 false,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001453 12000, 14, 2205900, 12000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001454 },
1455
1456 {
1457 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1458 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
1459 false,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001460 18000, 12, 2364250, 18000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001461 },
1462
1463 {
1464 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1465 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, ACTIVE, RET_HIGH),
1466 false,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001467 23500, 10, 2667000, 23500,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001468 },
1469
1470 {
1471 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1472 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
1473 false,
Praveen Chidambarame3380672012-02-08 10:32:27 -07001474 29700, 5, 2867000, 30000,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001475 },
1476};
1477
Oluwafemi Adeyemif5a31422012-03-08 16:58:45 -08001478uint32_t apq8064_rpm_get_swfi_latency(void)
1479{
1480 int i;
1481
1482 for (i = 0; i < ARRAY_SIZE(msm_rpmrs_levels); i++) {
1483 if (msm_rpmrs_levels[i].sleep_mode ==
1484 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)
1485 return msm_rpmrs_levels[i].latency_us;
1486 }
1487
1488 return 0;
1489}
1490
Praveen Chidambaram78499012011-11-01 17:15:17 -06001491static struct msm_pm_boot_platform_data msm_pm_boot_pdata __initdata = {
1492 .mode = MSM_PM_BOOT_CONFIG_TZ,
1493};
1494
1495static struct msm_rpmrs_platform_data msm_rpmrs_data __initdata = {
1496 .levels = &msm_rpmrs_levels[0],
1497 .num_levels = ARRAY_SIZE(msm_rpmrs_levels),
1498 .vdd_mem_levels = {
1499 [MSM_RPMRS_VDD_MEM_RET_LOW] = 750000,
1500 [MSM_RPMRS_VDD_MEM_RET_HIGH] = 750000,
1501 [MSM_RPMRS_VDD_MEM_ACTIVE] = 1050000,
1502 [MSM_RPMRS_VDD_MEM_MAX] = 1150000,
1503 },
1504 .vdd_dig_levels = {
1505 [MSM_RPMRS_VDD_DIG_RET_LOW] = 500000,
1506 [MSM_RPMRS_VDD_DIG_RET_HIGH] = 750000,
1507 [MSM_RPMRS_VDD_DIG_ACTIVE] = 950000,
1508 [MSM_RPMRS_VDD_DIG_MAX] = 1150000,
1509 },
1510 .vdd_mask = 0x7FFFFF,
1511 .rpmrs_target_id = {
1512 [MSM_RPMRS_ID_PXO_CLK] = MSM_RPM_ID_PXO_CLK,
1513 [MSM_RPMRS_ID_L2_CACHE_CTL] = MSM_RPM_ID_LAST,
1514 [MSM_RPMRS_ID_VDD_DIG_0] = MSM_RPM_ID_PM8921_S3_0,
1515 [MSM_RPMRS_ID_VDD_DIG_1] = MSM_RPM_ID_PM8921_S3_1,
1516 [MSM_RPMRS_ID_VDD_MEM_0] = MSM_RPM_ID_PM8921_L24_0,
1517 [MSM_RPMRS_ID_VDD_MEM_1] = MSM_RPM_ID_PM8921_L24_1,
1518 [MSM_RPMRS_ID_RPM_CTL] = MSM_RPM_ID_RPM_CTL,
1519 },
1520};
1521
1522static struct msm_cpuidle_state msm_cstates[] __initdata = {
1523 {0, 0, "C0", "WFI",
1524 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
1525
1526 {0, 1, "C1", "STANDALONE_POWER_COLLAPSE",
1527 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
1528
1529 {0, 2, "C2", "POWER_COLLAPSE",
1530 MSM_PM_SLEEP_MODE_POWER_COLLAPSE},
1531
1532 {1, 0, "C0", "WFI",
1533 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
1534
1535 {1, 1, "C1", "STANDALONE_POWER_COLLAPSE",
1536 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
1537
1538 {2, 0, "C0", "WFI",
1539 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
1540
1541 {2, 1, "C1", "STANDALONE_POWER_COLLAPSE",
1542 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
1543
1544 {3, 0, "C0", "WFI",
1545 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
1546
1547 {3, 1, "C1", "STANDALONE_POWER_COLLAPSE",
1548 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
1549};
1550
1551static struct msm_pm_platform_data msm_pm_data[] = {
1552 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
1553 .idle_supported = 1,
1554 .suspend_supported = 1,
1555 .idle_enabled = 0,
1556 .suspend_enabled = 0,
1557 },
1558
1559 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
1560 .idle_supported = 1,
1561 .suspend_supported = 1,
1562 .idle_enabled = 0,
1563 .suspend_enabled = 0,
1564 },
1565
1566 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
1567 .idle_supported = 1,
1568 .suspend_supported = 1,
1569 .idle_enabled = 1,
1570 .suspend_enabled = 1,
1571 },
1572
1573 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
1574 .idle_supported = 0,
1575 .suspend_supported = 1,
1576 .idle_enabled = 0,
1577 .suspend_enabled = 0,
1578 },
1579
1580 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
1581 .idle_supported = 1,
1582 .suspend_supported = 1,
1583 .idle_enabled = 0,
1584 .suspend_enabled = 0,
1585 },
1586
1587 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
1588 .idle_supported = 1,
1589 .suspend_supported = 0,
1590 .idle_enabled = 1,
1591 .suspend_enabled = 0,
1592 },
1593
1594 [MSM_PM_MODE(2, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
1595 .idle_supported = 0,
1596 .suspend_supported = 1,
1597 .idle_enabled = 0,
1598 .suspend_enabled = 0,
1599 },
1600
1601 [MSM_PM_MODE(2, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
1602 .idle_supported = 1,
1603 .suspend_supported = 1,
1604 .idle_enabled = 0,
1605 .suspend_enabled = 0,
1606 },
1607
1608 [MSM_PM_MODE(2, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
1609 .idle_supported = 1,
1610 .suspend_supported = 0,
1611 .idle_enabled = 1,
1612 .suspend_enabled = 0,
1613 },
1614
1615 [MSM_PM_MODE(3, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
1616 .idle_supported = 0,
1617 .suspend_supported = 1,
1618 .idle_enabled = 0,
1619 .suspend_enabled = 0,
1620 },
1621
1622 [MSM_PM_MODE(3, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
1623 .idle_supported = 1,
1624 .suspend_supported = 1,
1625 .idle_enabled = 0,
1626 .suspend_enabled = 0,
1627 },
1628
1629 [MSM_PM_MODE(3, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
1630 .idle_supported = 1,
1631 .suspend_supported = 0,
1632 .idle_enabled = 1,
1633 .suspend_enabled = 0,
1634 },
1635};
1636
1637static uint8_t spm_wfi_cmd_sequence[] __initdata = {
1638 0x03, 0x0f,
1639};
1640
1641static uint8_t spm_power_collapse_without_rpm[] __initdata = {
1642 0x00, 0x24, 0x54, 0x10,
1643 0x09, 0x03, 0x01,
1644 0x10, 0x54, 0x30, 0x0C,
1645 0x24, 0x30, 0x0f,
1646};
1647
1648static uint8_t spm_power_collapse_with_rpm[] __initdata = {
1649 0x00, 0x24, 0x54, 0x10,
1650 0x09, 0x07, 0x01, 0x0B,
1651 0x10, 0x54, 0x30, 0x0C,
1652 0x24, 0x30, 0x0f,
1653};
1654
1655static struct msm_spm_seq_entry msm_spm_seq_list[] __initdata = {
1656 [0] = {
1657 .mode = MSM_SPM_MODE_CLOCK_GATING,
1658 .notify_rpm = false,
1659 .cmd = spm_wfi_cmd_sequence,
1660 },
1661 [1] = {
1662 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1663 .notify_rpm = false,
1664 .cmd = spm_power_collapse_without_rpm,
1665 },
1666 [2] = {
1667 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1668 .notify_rpm = true,
1669 .cmd = spm_power_collapse_with_rpm,
1670 },
1671};
1672
1673static uint8_t l2_spm_wfi_cmd_sequence[] __initdata = {
1674 0x00, 0x20, 0x03, 0x20,
1675 0x00, 0x0f,
1676};
1677
1678static uint8_t l2_spm_gdhs_cmd_sequence[] __initdata = {
1679 0x00, 0x20, 0x34, 0x64,
1680 0x48, 0x07, 0x48, 0x20,
1681 0x50, 0x64, 0x04, 0x34,
1682 0x50, 0x0f,
1683};
1684static uint8_t l2_spm_power_off_cmd_sequence[] __initdata = {
1685 0x00, 0x10, 0x34, 0x64,
1686 0x48, 0x07, 0x48, 0x10,
1687 0x50, 0x64, 0x04, 0x34,
1688 0x50, 0x0F,
1689};
1690
1691static struct msm_spm_seq_entry msm_spm_l2_seq_list[] __initdata = {
1692 [0] = {
1693 .mode = MSM_SPM_L2_MODE_RETENTION,
1694 .notify_rpm = false,
1695 .cmd = l2_spm_wfi_cmd_sequence,
1696 },
1697 [1] = {
1698 .mode = MSM_SPM_L2_MODE_GDHS,
1699 .notify_rpm = true,
1700 .cmd = l2_spm_gdhs_cmd_sequence,
1701 },
1702 [2] = {
1703 .mode = MSM_SPM_L2_MODE_POWER_COLLAPSE,
1704 .notify_rpm = true,
1705 .cmd = l2_spm_power_off_cmd_sequence,
1706 },
1707};
1708
1709
1710static struct msm_spm_platform_data msm_spm_l2_data[] __initdata = {
1711 [0] = {
1712 .reg_base_addr = MSM_SAW_L2_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001713 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x00,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07001714 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001715 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x00A000AE,
1716 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x00A00020,
1717 .modes = msm_spm_l2_seq_list,
1718 .num_modes = ARRAY_SIZE(msm_spm_l2_seq_list),
1719 },
1720};
1721
1722static struct msm_spm_platform_data msm_spm_data[] __initdata = {
1723 [0] = {
1724 .reg_base_addr = MSM_SAW0_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001725 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001726#if defined(CONFIG_MSM_AVS_HW)
1727 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
1728 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
1729#endif
1730 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07001731 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001732 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
1733 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
1734 .vctl_timeout_us = 50,
1735 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1736 .modes = msm_spm_seq_list,
1737 },
1738 [1] = {
1739 .reg_base_addr = MSM_SAW1_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001740 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001741#if defined(CONFIG_MSM_AVS_HW)
1742 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
1743 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
1744#endif
1745 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07001746 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001747 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
1748 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
1749 .vctl_timeout_us = 50,
1750 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1751 .modes = msm_spm_seq_list,
1752 },
1753 [2] = {
1754 .reg_base_addr = MSM_SAW2_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001755 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001756#if defined(CONFIG_MSM_AVS_HW)
1757 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
1758 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
1759#endif
1760 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07001761 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001762 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
1763 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
1764 .vctl_timeout_us = 50,
1765 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1766 .modes = msm_spm_seq_list,
1767 },
1768 [3] = {
1769 .reg_base_addr = MSM_SAW3_BASE,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001770 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1F,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001771#if defined(CONFIG_MSM_AVS_HW)
1772 .reg_init_values[MSM_SPM_REG_SAW2_AVS_CTL] = 0x00,
1773 .reg_init_values[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x00,
1774#endif
1775 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Praveen Chidambarame4b9eb12012-02-28 19:39:58 -07001776 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x02020204,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001777 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x0060009C,
1778 .reg_init_values[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x0000001C,
1779 .vctl_timeout_us = 50,
1780 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1781 .modes = msm_spm_seq_list,
Jay Chokshi7805b5a2011-11-07 15:55:30 -08001782 },
1783};
1784
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001785static void __init apq8064_init_buses(void)
1786{
1787 msm_bus_rpm_set_mt_mask();
1788 msm_bus_8064_apps_fabric_pdata.rpm_enabled = 1;
1789 msm_bus_8064_sys_fabric_pdata.rpm_enabled = 1;
1790 msm_bus_8064_mm_fabric_pdata.rpm_enabled = 1;
1791 msm_bus_8064_apps_fabric.dev.platform_data =
1792 &msm_bus_8064_apps_fabric_pdata;
1793 msm_bus_8064_sys_fabric.dev.platform_data =
1794 &msm_bus_8064_sys_fabric_pdata;
1795 msm_bus_8064_mm_fabric.dev.platform_data =
1796 &msm_bus_8064_mm_fabric_pdata;
1797 msm_bus_8064_sys_fpb.dev.platform_data = &msm_bus_8064_sys_fpb_pdata;
1798 msm_bus_8064_cpss_fpb.dev.platform_data = &msm_bus_8064_cpss_fpb_pdata;
1799}
1800
David Collinsf0d00732012-01-25 15:46:50 -08001801static struct platform_device apq8064_device_ext_5v_vreg __devinitdata = {
1802 .name = GPIO_REGULATOR_DEV_NAME,
1803 .id = PM8921_MPP_PM_TO_SYS(7),
1804 .dev = {
1805 .platform_data
1806 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_5V],
1807 },
1808};
1809
Jay Chokshi1de4f9d2012-02-07 16:11:31 -08001810static struct platform_device apq8064_device_ext_mpp8_vreg __devinitdata = {
1811 .name = GPIO_REGULATOR_DEV_NAME,
1812 .id = PM8921_MPP_PM_TO_SYS(8),
1813 .dev = {
1814 .platform_data
1815 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_MPP8],
1816 },
1817};
1818
David Collinsf0d00732012-01-25 15:46:50 -08001819static struct platform_device apq8064_device_ext_3p3v_vreg __devinitdata = {
1820 .name = GPIO_REGULATOR_DEV_NAME,
1821 .id = APQ8064_EXT_3P3V_REG_EN_GPIO,
1822 .dev = {
1823 .platform_data =
1824 &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_3P3V],
1825 },
1826};
1827
David Collins390fc332012-02-07 14:38:16 -08001828static struct platform_device apq8064_device_ext_ts_sw_vreg __devinitdata = {
1829 .name = GPIO_REGULATOR_DEV_NAME,
1830 .id = PM8921_GPIO_PM_TO_SYS(23),
1831 .dev = {
1832 .platform_data
1833 = &apq8064_gpio_regulator_pdata[GPIO_VREG_ID_EXT_TS_SW],
1834 },
1835};
1836
David Collins2782b5c2012-02-06 10:02:42 -08001837static struct platform_device apq8064_device_rpm_regulator __devinitdata = {
1838 .name = "rpm-regulator",
1839 .id = -1,
1840 .dev = {
1841 .platform_data = &apq8064_rpm_regulator_pdata,
1842 },
1843};
1844
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001845static struct platform_device *common_devices[] __initdata = {
Jin Hong01f2dbb2011-11-03 22:13:51 -07001846 &apq8064_device_dmov,
David Keitel3c40fc52012-02-09 17:53:52 -08001847 &apq8064_device_qup_i2c_gsbi1,
Jing Lin04601f92012-02-05 15:36:07 -08001848 &apq8064_device_qup_i2c_gsbi3,
Kenneth Heitke748593a2011-07-15 15:45:11 -06001849 &apq8064_device_qup_i2c_gsbi4,
Harini Jayaramanc4c58692011-07-19 14:50:10 -06001850 &apq8064_device_qup_spi_gsbi5,
David Collinsf0d00732012-01-25 15:46:50 -08001851 &apq8064_device_ext_5v_vreg,
Jay Chokshi1de4f9d2012-02-07 16:11:31 -08001852 &apq8064_device_ext_mpp8_vreg,
David Collinsf0d00732012-01-25 15:46:50 -08001853 &apq8064_device_ext_3p3v_vreg,
David Collins390fc332012-02-07 14:38:16 -08001854 &apq8064_device_ext_ts_sw_vreg,
Jay Chokshi9c25f072011-09-23 18:19:15 -07001855 &apq8064_device_ssbi_pmic1,
1856 &apq8064_device_ssbi_pmic2,
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001857 &msm_device_smd_apq8064,
Hemant Kumar4933b072011-10-17 23:43:11 -07001858 &apq8064_device_otg,
1859 &apq8064_device_gadget_peripheral,
Hemant Kumard86c4882012-01-24 19:39:37 -08001860 &apq8064_device_hsusb_host,
Hemant Kumar4933b072011-10-17 23:43:11 -07001861 &android_usb_device,
Ankit Verma6b7e2ba2012-01-26 15:48:54 -08001862 &msm_device_wcnss_wlan,
Ankit Vermab7c26e62012-02-28 15:04:15 -08001863 &msm_device_iris_fm,
Olav Haugan7c6aa742012-01-16 16:47:37 -08001864#ifdef CONFIG_ANDROID_PMEM
1865#ifndef CONFIG_MSM_MULTIMEDIA_USE_ION
Kevin Chan13be4e22011-10-20 11:30:32 -07001866 &android_pmem_device,
1867 &android_pmem_adsp_device,
1868 &android_pmem_audio_device,
Bharath Ramachandramurthy4a3fa912012-03-13 19:16:24 -07001869#endif /*CONFIG_MSM_MULTIMEDIA_USE_ION*/
1870#endif /*CONFIG_ANDROID_PMEM*/
Olav Haugan7c6aa742012-01-16 16:47:37 -08001871#ifdef CONFIG_ION_MSM
1872 &ion_dev,
1873#endif
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001874 &msm8064_device_watchdog,
Jay Chokshi7805b5a2011-11-07 15:55:30 -08001875 &msm8064_device_saw_regulator_core0,
1876 &msm8064_device_saw_regulator_core1,
1877 &msm8064_device_saw_regulator_core2,
1878 &msm8064_device_saw_regulator_core3,
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001879#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
1880 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
1881 &qcrypto_device,
1882#endif
1883
1884#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
1885 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
1886 &qcedev_device,
1887#endif
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001888
1889#ifdef CONFIG_HW_RANDOM_MSM
1890 &apq8064_device_rng,
1891#endif
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -08001892 &apq_pcm,
1893 &apq_pcm_routing,
1894 &apq_cpudai0,
1895 &apq_cpudai1,
1896 &apq_cpudai_hdmi_rx,
1897 &apq_cpudai_bt_rx,
1898 &apq_cpudai_bt_tx,
1899 &apq_cpudai_fm_rx,
1900 &apq_cpudai_fm_tx,
1901 &apq_cpu_fe,
1902 &apq_stub_codec,
1903 &apq_voice,
1904 &apq_voip,
1905 &apq_lpa_pcm,
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -07001906 &apq_compr_dsp,
1907 &apq_multi_ch_pcm,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -08001908 &apq_pcm_hostless,
1909 &apq_cpudai_afe_01_rx,
1910 &apq_cpudai_afe_01_tx,
1911 &apq_cpudai_afe_02_rx,
1912 &apq_cpudai_afe_02_tx,
1913 &apq_pcm_afe,
1914 &apq_cpudai_auxpcm_rx,
1915 &apq_cpudai_auxpcm_tx,
Neema Shetty8427c262012-02-16 11:23:43 -08001916 &apq_cpudai_stub,
Neema Shetty3c9d2862012-03-11 01:25:32 -08001917 &apq_cpudai_slimbus_1_rx,
1918 &apq_cpudai_slimbus_1_tx,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001919 &apq8064_rpm_device,
1920 &apq8064_rpm_log_device,
1921 &apq8064_rpm_stat_device,
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001922 &msm_bus_8064_apps_fabric,
1923 &msm_bus_8064_sys_fabric,
1924 &msm_bus_8064_mm_fabric,
1925 &msm_bus_8064_sys_fpb,
1926 &msm_bus_8064_cpss_fpb,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001927 &apq8064_msm_device_vidc,
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001928 &msm_pil_dsps,
Matt Wagantalled832652012-02-02 19:23:17 -08001929 &msm_8960_riva,
Matt Wagantallb94b9a52012-02-02 21:59:54 -08001930 &msm_8960_q6_lpass,
Stephen Boyd7b973de2012-03-09 12:26:16 -08001931 &msm_pil_vidc,
Matt Wagantall292aace2012-01-26 19:12:34 -08001932 &msm_gss,
Laura Abbott350c8362012-02-28 14:46:52 -08001933#ifdef CONFIG_MSM_RTB
1934 &msm_rtb_device,
1935#endif
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07001936 &apq8064_cpu_idle_device,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07001937 &apq8064_msm_gov_device,
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08001938 &apq8064_device_cache_erp,
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08001939 &epm_adc_device,
Pratik Patel212ab362012-03-16 12:30:07 -07001940 &apq8064_qdss_device,
1941 &msm_etb_device,
1942 &msm_tpiu_device,
1943 &msm_funnel_device,
1944 &apq8064_etm_device,
Harini Jayaramanc4c58692011-07-19 14:50:10 -06001945};
1946
Joel King4e7ad222011-08-17 15:47:38 -07001947static struct platform_device *sim_devices[] __initdata = {
Stepan Moskovchenko2701a442011-08-19 13:47:22 -07001948 &apq8064_device_uart_gsbi3,
Yan He06913ce2011-08-26 16:33:46 -07001949 &msm_device_sps_apq8064,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -07001950};
1951
1952static struct platform_device *rumi3_devices[] __initdata = {
1953 &apq8064_device_uart_gsbi1,
Yan He435ed612011-11-23 17:34:59 -08001954 &msm_device_sps_apq8064,
Huaibin Yang4a084e32011-12-15 15:25:52 -08001955#ifdef CONFIG_MSM_ROTATOR
1956 &msm_rotator_device,
1957#endif
Joel King4e7ad222011-08-17 15:47:38 -07001958};
1959
Joel King82b7e3f2012-01-05 10:03:27 -08001960static struct platform_device *cdp_devices[] __initdata = {
1961 &apq8064_device_uart_gsbi1,
Jin Hong4bbbfba2012-02-02 21:48:07 -08001962 &apq8064_device_uart_gsbi7,
Joel King82b7e3f2012-01-05 10:03:27 -08001963 &msm_device_sps_apq8064,
Aravind Venkateswaran4ca27532012-02-16 14:27:05 -08001964#ifdef CONFIG_MSM_ROTATOR
1965 &msm_rotator_device,
1966#endif
Joel King82b7e3f2012-01-05 10:03:27 -08001967};
1968
Jay Chokshi1b7eaa92012-04-04 14:53:14 -07001969static struct platform_device
1970mpq8064_device_ext_5v_frc_vreg __devinitdata = {
1971 .name = GPIO_REGULATOR_DEV_NAME,
1972 .id = SX150X_GPIO(4, 10),
1973 .dev = {
1974 .platform_data =
1975 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_FRC_5V],
1976 },
1977};
1978
1979static struct platform_device
1980mpq8064_device_ext_1p2_buck_vreg __devinitdata = {
1981 .name = GPIO_REGULATOR_DEV_NAME,
1982 .id = SX150X_GPIO(4, 2),
1983 .dev = {
1984 .platform_data =
1985 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_1P2V],
1986 },
1987};
1988
1989static struct platform_device
1990mpq8064_device_ext_1p8_buck_vreg __devinitdata = {
1991 .name = GPIO_REGULATOR_DEV_NAME,
1992 .id = SX150X_GPIO(4, 4),
1993 .dev = {
1994 .platform_data =
1995 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_1P8V],
1996 },
1997};
1998
1999static struct platform_device
2000mpq8064_device_ext_2p2_buck_vreg __devinitdata = {
2001 .name = GPIO_REGULATOR_DEV_NAME,
2002 .id = SX150X_GPIO(4, 14),
2003 .dev = {
2004 .platform_data =
2005 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_2P2V],
2006 },
2007};
2008
2009static struct platform_device
2010mpq8064_device_ext_5v_buck_vreg __devinitdata = {
2011 .name = GPIO_REGULATOR_DEV_NAME,
2012 .id = SX150X_GPIO(4, 3),
2013 .dev = {
2014 .platform_data =
2015 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_5V],
2016 },
2017};
2018
2019static struct platform_device
2020mpq8064_device_ext_3p3v_ldo_vreg __devinitdata = {
2021 .name = GPIO_REGULATOR_DEV_NAME,
2022 .id = SX150X_GPIO(4, 15),
2023 .dev = {
2024 .platform_data =
2025 &mpq8064_gpio_regulator_pdata[GPIO_VREG_ID_AVC_3P3V],
2026 },
2027};
2028
2029static struct platform_device *mpq_devices[] __initdata = {
2030 &msm_device_sps_apq8064,
2031 &mpq8064_device_qup_i2c_gsbi5,
2032#ifdef CONFIG_MSM_ROTATOR
2033 &msm_rotator_device,
2034#endif
2035 &mpq8064_device_ext_5v_frc_vreg,
2036 &mpq8064_device_ext_1p2_buck_vreg,
2037 &mpq8064_device_ext_1p8_buck_vreg,
2038 &mpq8064_device_ext_2p2_buck_vreg,
2039 &mpq8064_device_ext_5v_buck_vreg,
2040 &mpq8064_device_ext_3p3v_ldo_vreg,
2041};
2042
Harini Jayaramanc4c58692011-07-19 14:50:10 -06002043static struct msm_spi_platform_data apq8064_qup_spi_gsbi5_pdata = {
Stepan Moskovchenkoc71c9792012-01-31 18:12:44 -08002044 .max_clock_speed = 1100000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002045};
2046
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002047#define KS8851_IRQ_GPIO 43
2048
2049static struct spi_board_info spi_board_info[] __initdata = {
2050 {
2051 .modalias = "ks8851",
2052 .irq = MSM_GPIO_TO_INT(KS8851_IRQ_GPIO),
2053 .max_speed_hz = 19200000,
2054 .bus_num = 0,
2055 .chip_select = 2,
2056 .mode = SPI_MODE_0,
2057 },
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002058 {
2059 .modalias = "epm_adc",
2060 .max_speed_hz = 1100000,
2061 .bus_num = 0,
2062 .chip_select = 3,
2063 .mode = SPI_MODE_0,
2064 },
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002065};
2066
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06002067static struct slim_boardinfo apq8064_slim_devices[] = {
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08002068 {
Swaminathan Sathappancef966d2011-12-15 17:27:04 -08002069 .bus_num = 1,
2070 .slim_slave = &apq8064_slim_tabla,
2071 },
2072 {
2073 .bus_num = 1,
2074 .slim_slave = &apq8064_slim_tabla20,
Swaminathan Sathappan2f51a752011-12-05 12:51:19 -08002075 },
2076 /* add more slimbus slaves as needed */
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06002077};
2078
David Keitel3c40fc52012-02-09 17:53:52 -08002079static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi1_pdata = {
2080 .clk_freq = 100000,
2081 .src_clk_rate = 24000000,
2082};
2083
Jing Lin04601f92012-02-05 15:36:07 -08002084static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi3_pdata = {
2085 .clk_freq = 100000,
2086 .src_clk_rate = 24000000,
2087};
2088
Kenneth Heitke748593a2011-07-15 15:45:11 -06002089static struct msm_i2c_platform_data apq8064_i2c_qup_gsbi4_pdata = {
2090 .clk_freq = 100000,
2091 .src_clk_rate = 24000000,
Kenneth Heitke748593a2011-07-15 15:45:11 -06002092};
2093
Joel King8f839b92012-04-01 14:37:46 -07002094static struct msm_i2c_platform_data mpq8064_i2c_qup_gsbi5_pdata = {
2095 .clk_freq = 100000,
2096 .src_clk_rate = 24000000,
2097};
2098
David Keitel3c40fc52012-02-09 17:53:52 -08002099#define GSBI_DUAL_MODE_CODE 0x60
2100#define MSM_GSBI1_PHYS 0x12440000
Kenneth Heitke748593a2011-07-15 15:45:11 -06002101static void __init apq8064_i2c_init(void)
2102{
David Keitel3c40fc52012-02-09 17:53:52 -08002103 void __iomem *gsbi_mem;
2104
2105 apq8064_device_qup_i2c_gsbi1.dev.platform_data =
2106 &apq8064_i2c_qup_gsbi1_pdata;
2107 gsbi_mem = ioremap_nocache(MSM_GSBI1_PHYS, 4);
2108 writel_relaxed(GSBI_DUAL_MODE_CODE, gsbi_mem);
2109 /* Ensure protocol code is written before proceeding */
2110 wmb();
2111 iounmap(gsbi_mem);
2112 apq8064_i2c_qup_gsbi1_pdata.use_gsbi_shared_mode = 1;
Jing Lin04601f92012-02-05 15:36:07 -08002113 apq8064_device_qup_i2c_gsbi3.dev.platform_data =
2114 &apq8064_i2c_qup_gsbi3_pdata;
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002115 apq8064_device_qup_i2c_gsbi1.dev.platform_data =
2116 &apq8064_i2c_qup_gsbi1_pdata;
Kenneth Heitke748593a2011-07-15 15:45:11 -06002117 apq8064_device_qup_i2c_gsbi4.dev.platform_data =
2118 &apq8064_i2c_qup_gsbi4_pdata;
Joel King8f839b92012-04-01 14:37:46 -07002119 mpq8064_device_qup_i2c_gsbi5.dev.platform_data =
2120 &mpq8064_i2c_qup_gsbi5_pdata;
Kenneth Heitke748593a2011-07-15 15:45:11 -06002121}
2122
Stepan Moskovchenkoc71c9792012-01-31 18:12:44 -08002123#if defined(CONFIG_KS8851) || defined(CONFIG_KS8851_MODULE)
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002124static int ethernet_init(void)
2125{
2126 int ret;
2127 ret = gpio_request(KS8851_IRQ_GPIO, "ks8851_irq");
2128 if (ret) {
2129 pr_err("ks8851 gpio_request failed: %d\n", ret);
2130 goto fail;
2131 }
2132
2133 return 0;
2134fail:
2135 return ret;
2136}
2137#else
2138static int ethernet_init(void)
2139{
2140 return 0;
2141}
2142#endif
2143
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302144#define GPIO_KEY_HOME PM8921_GPIO_PM_TO_SYS(27)
2145#define GPIO_KEY_VOLUME_UP PM8921_GPIO_PM_TO_SYS(35)
2146#define GPIO_KEY_VOLUME_DOWN PM8921_GPIO_PM_TO_SYS(38)
2147#define GPIO_KEY_CAM_FOCUS PM8921_GPIO_PM_TO_SYS(3)
2148#define GPIO_KEY_CAM_SNAP PM8921_GPIO_PM_TO_SYS(4)
Jing Lin3f8f8422012-03-05 09:32:11 -08002149#define GPIO_KEY_ROTATION PM8921_GPIO_PM_TO_SYS(42)
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302150
2151static struct gpio_keys_button cdp_keys[] = {
2152 {
2153 .code = KEY_HOME,
2154 .gpio = GPIO_KEY_HOME,
2155 .desc = "home_key",
2156 .active_low = 1,
2157 .type = EV_KEY,
2158 .wakeup = 1,
2159 .debounce_interval = 15,
2160 },
2161 {
2162 .code = KEY_VOLUMEUP,
2163 .gpio = GPIO_KEY_VOLUME_UP,
2164 .desc = "volume_up_key",
2165 .active_low = 1,
2166 .type = EV_KEY,
2167 .wakeup = 1,
2168 .debounce_interval = 15,
2169 },
2170 {
2171 .code = KEY_VOLUMEDOWN,
2172 .gpio = GPIO_KEY_VOLUME_DOWN,
2173 .desc = "volume_down_key",
2174 .active_low = 1,
2175 .type = EV_KEY,
2176 .wakeup = 1,
2177 .debounce_interval = 15,
2178 },
2179 {
2180 .code = SW_ROTATE_LOCK,
2181 .gpio = GPIO_KEY_ROTATION,
2182 .desc = "rotate_key",
2183 .active_low = 1,
2184 .type = EV_SW,
2185 .debounce_interval = 15,
2186 },
2187};
2188
2189static struct gpio_keys_platform_data cdp_keys_data = {
2190 .buttons = cdp_keys,
2191 .nbuttons = ARRAY_SIZE(cdp_keys),
2192};
2193
2194static struct platform_device cdp_kp_pdev = {
2195 .name = "gpio-keys",
2196 .id = -1,
2197 .dev = {
2198 .platform_data = &cdp_keys_data,
2199 },
2200};
2201
2202static struct gpio_keys_button mtp_keys[] = {
2203 {
2204 .code = KEY_CAMERA_FOCUS,
2205 .gpio = GPIO_KEY_CAM_FOCUS,
2206 .desc = "cam_focus_key",
2207 .active_low = 1,
2208 .type = EV_KEY,
2209 .wakeup = 1,
2210 .debounce_interval = 15,
2211 },
2212 {
2213 .code = KEY_VOLUMEUP,
2214 .gpio = GPIO_KEY_VOLUME_UP,
2215 .desc = "volume_up_key",
2216 .active_low = 1,
2217 .type = EV_KEY,
2218 .wakeup = 1,
2219 .debounce_interval = 15,
2220 },
2221 {
2222 .code = KEY_VOLUMEDOWN,
2223 .gpio = GPIO_KEY_VOLUME_DOWN,
2224 .desc = "volume_down_key",
2225 .active_low = 1,
2226 .type = EV_KEY,
2227 .wakeup = 1,
2228 .debounce_interval = 15,
2229 },
2230 {
2231 .code = KEY_CAMERA_SNAPSHOT,
2232 .gpio = GPIO_KEY_CAM_SNAP,
2233 .desc = "cam_snap_key",
2234 .active_low = 1,
2235 .type = EV_KEY,
2236 .debounce_interval = 15,
2237 },
2238};
2239
2240static struct gpio_keys_platform_data mtp_keys_data = {
2241 .buttons = mtp_keys,
2242 .nbuttons = ARRAY_SIZE(mtp_keys),
2243};
2244
2245static struct platform_device mtp_kp_pdev = {
2246 .name = "gpio-keys",
2247 .id = -1,
2248 .dev = {
2249 .platform_data = &mtp_keys_data,
2250 },
2251};
2252
Jin Hongd3024e62012-02-09 16:13:32 -08002253/* Sensors DSPS platform data */
2254#define DSPS_PIL_GENERIC_NAME "dsps"
2255static void __init apq8064_init_dsps(void)
2256{
2257 struct msm_dsps_platform_data *pdata =
2258 msm_dsps_device_8064.dev.platform_data;
2259 pdata->pil_name = DSPS_PIL_GENERIC_NAME;
2260 pdata->gpios = NULL;
2261 pdata->gpios_num = 0;
2262
2263 platform_device_register(&msm_dsps_device_8064);
2264}
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302265
Tianyi Gou41515e22011-09-01 19:37:43 -07002266static void __init apq8064_clock_init(void)
2267{
Tianyi Gouacb588d2012-01-27 18:24:05 -08002268 if (machine_is_apq8064_rumi3())
Tianyi Gou41515e22011-09-01 19:37:43 -07002269 msm_clock_init(&apq8064_dummy_clock_init_data);
Tianyi Gouacb588d2012-01-27 18:24:05 -08002270 else
2271 msm_clock_init(&apq8064_clock_init_data);
Tianyi Gou41515e22011-09-01 19:37:43 -07002272}
2273
Jing Lin417fa452012-02-05 14:31:06 -08002274#define I2C_SURF 1
2275#define I2C_FFA (1 << 1)
2276#define I2C_RUMI (1 << 2)
2277#define I2C_SIM (1 << 3)
2278#define I2C_LIQUID (1 << 4)
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002279#define I2C_MPQ_CDP BIT(5)
2280#define I2C_MPQ_HRD BIT(6)
2281#define I2C_MPQ_DTV BIT(7)
Jing Lin417fa452012-02-05 14:31:06 -08002282
2283struct i2c_registry {
2284 u8 machs;
2285 int bus;
2286 struct i2c_board_info *info;
2287 int len;
2288};
2289
2290static struct i2c_registry apq8064_i2c_devices[] __initdata = {
Jing Lin21ed4de2012-02-05 15:53:28 -08002291 {
David Keitel2f613d92012-02-15 11:29:16 -08002292 I2C_LIQUID,
2293 APQ_8064_GSBI1_QUP_I2C_BUS_ID,
2294 smb349_charger_i2c_info,
2295 ARRAY_SIZE(smb349_charger_i2c_info)
2296 },
2297 {
Jing Lin21ed4de2012-02-05 15:53:28 -08002298 I2C_SURF | I2C_LIQUID,
2299 APQ_8064_GSBI3_QUP_I2C_BUS_ID,
2300 mxt_device_info,
2301 ARRAY_SIZE(mxt_device_info),
2302 },
Anirudh Ghayal2917a5a2012-02-05 19:51:07 -08002303 {
2304 I2C_FFA,
2305 APQ_8064_GSBI3_QUP_I2C_BUS_ID,
2306 cyttsp_info,
2307 ARRAY_SIZE(cyttsp_info),
2308 },
Amy Maloche70090f992012-02-16 16:35:26 -08002309 {
2310 I2C_FFA | I2C_LIQUID,
2311 APQ_8064_GSBI1_QUP_I2C_BUS_ID,
2312 isa1200_board_info,
2313 ARRAY_SIZE(isa1200_board_info),
2314 },
Jing Lin417fa452012-02-05 14:31:06 -08002315};
2316
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002317struct sx150x_platform_data mpq8064_sx150x_pdata[] = {
2318 [SX150X_EXP1] = {
2319 .gpio_base = SX150X_EXP1_GPIO_BASE,
2320 .oscio_is_gpo = false,
2321 .io_pullup_ena = 0x0,
2322 .io_pulldn_ena = 0x0,
2323 .io_open_drain_ena = 0x0,
2324 .io_polarity = 0,
2325 .irq_summary = -1,
2326 },
2327 [SX150X_EXP2] = {
2328 .gpio_base = SX150X_EXP2_GPIO_BASE,
2329 .oscio_is_gpo = false,
2330 .io_pullup_ena = 0x0,
2331 .io_pulldn_ena = 0x0,
2332 .io_open_drain_ena = 0x0,
2333 .io_polarity = 0,
2334 .irq_summary = -1,
2335 },
2336 [SX150X_EXP3] = {
2337 .gpio_base = SX150X_EXP3_GPIO_BASE,
2338 .oscio_is_gpo = false,
2339 .io_pullup_ena = 0x0,
2340 .io_pulldn_ena = 0x0,
2341 .io_open_drain_ena = 0x0,
2342 .io_polarity = 0,
2343 .irq_summary = -1,
2344 },
2345 [SX150X_EXP4] = {
2346 .gpio_base = SX150X_EXP4_GPIO_BASE,
2347 .oscio_is_gpo = false,
2348 .io_pullup_ena = 0x0,
2349 .io_pulldn_ena = 0x0,
2350 .io_open_drain_ena = 0x0,
2351 .io_polarity = 0,
2352 .irq_summary = -1,
2353 },
2354};
2355
2356static struct i2c_board_info sx150x_gpio_exp_info[] = {
2357 {
2358 I2C_BOARD_INFO("sx1509q", 0x70),
2359 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP1],
2360 },
2361 {
2362 I2C_BOARD_INFO("sx1508q", 0x23),
2363 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP2],
2364 },
2365 {
2366 I2C_BOARD_INFO("sx1508q", 0x22),
2367 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP3],
2368 },
2369 {
2370 I2C_BOARD_INFO("sx1509q", 0x3E),
2371 .platform_data = &mpq8064_sx150x_pdata[SX150X_EXP4],
2372 },
2373};
2374
2375#define MPQ8064_I2C_GSBI5_BUS_ID 5
2376
2377static struct i2c_registry mpq8064_i2c_devices[] __initdata = {
2378 {
2379 I2C_MPQ_CDP,
2380 MPQ8064_I2C_GSBI5_BUS_ID,
2381 sx150x_gpio_exp_info,
2382 ARRAY_SIZE(sx150x_gpio_exp_info),
2383 },
2384};
2385
Jing Lin417fa452012-02-05 14:31:06 -08002386static void __init register_i2c_devices(void)
2387{
2388 u8 mach_mask = 0;
2389 int i;
2390
Kevin Chand07220e2012-02-13 15:52:22 -08002391#ifdef CONFIG_MSM_CAMERA
2392 struct i2c_registry apq8064_camera_i2c_devices = {
2393 I2C_SURF | I2C_FFA | I2C_LIQUID | I2C_RUMI,
2394 APQ_8064_GSBI4_QUP_I2C_BUS_ID,
2395 apq8064_camera_board_info.board_info,
2396 apq8064_camera_board_info.num_i2c_board_info,
2397 };
2398#endif
Jing Lin417fa452012-02-05 14:31:06 -08002399 /* Build the matching 'supported_machs' bitmask */
2400 if (machine_is_apq8064_cdp())
2401 mach_mask = I2C_SURF;
2402 else if (machine_is_apq8064_mtp())
2403 mach_mask = I2C_FFA;
2404 else if (machine_is_apq8064_liquid())
2405 mach_mask = I2C_LIQUID;
2406 else if (machine_is_apq8064_rumi3())
2407 mach_mask = I2C_RUMI;
2408 else if (machine_is_apq8064_sim())
2409 mach_mask = I2C_SIM;
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002410 else if (PLATFORM_IS_MPQ8064())
2411 mach_mask = I2C_MPQ_CDP;
Jing Lin417fa452012-02-05 14:31:06 -08002412 else
2413 pr_err("unmatched machine ID in register_i2c_devices\n");
2414
2415 /* Run the array and install devices as appropriate */
2416 for (i = 0; i < ARRAY_SIZE(apq8064_i2c_devices); ++i) {
2417 if (apq8064_i2c_devices[i].machs & mach_mask)
2418 i2c_register_board_info(apq8064_i2c_devices[i].bus,
2419 apq8064_i2c_devices[i].info,
2420 apq8064_i2c_devices[i].len);
2421 }
Kevin Chand07220e2012-02-13 15:52:22 -08002422#ifdef CONFIG_MSM_CAMERA
2423 if (apq8064_camera_i2c_devices.machs & mach_mask)
2424 i2c_register_board_info(apq8064_camera_i2c_devices.bus,
2425 apq8064_camera_i2c_devices.info,
2426 apq8064_camera_i2c_devices.len);
2427#endif
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002428
2429 for (i = 0; i < ARRAY_SIZE(mpq8064_i2c_devices); ++i) {
2430 if (mpq8064_i2c_devices[i].machs & mach_mask)
2431 i2c_register_board_info(
2432 mpq8064_i2c_devices[i].bus,
2433 mpq8064_i2c_devices[i].info,
2434 mpq8064_i2c_devices[i].len);
2435 }
Jing Lin417fa452012-02-05 14:31:06 -08002436}
2437
Jay Chokshi994ff122012-03-27 15:43:48 -07002438static void enable_ddr3_regulator(void)
2439{
2440 static struct regulator *ext_ddr3;
2441
2442 /* Use MPP7 output state as a flag for PCDDR3 presence. */
2443 if (gpio_get_value_cansleep(PM8921_MPP_PM_TO_SYS(7)) > 0) {
2444 ext_ddr3 = regulator_get(NULL, "ext_ddr3");
2445 if (IS_ERR(ext_ddr3) || ext_ddr3 == NULL)
2446 pr_err("Could not get MPP7 regulator\n");
2447 else
2448 regulator_enable(ext_ddr3);
2449 }
2450}
2451
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002452static void enable_avc_i2c_bus(void)
2453{
2454 int avc_i2c_en_mpp = PM8921_MPP_PM_TO_SYS(8);
2455 int rc;
2456
2457 rc = gpio_request(avc_i2c_en_mpp, "avc_i2c_en");
2458 if (rc)
2459 pr_err("request for avc_i2c_en mpp failed,"
2460 "rc=%d\n", rc);
2461 else
2462 gpio_set_value_cansleep(avc_i2c_en_mpp, 1);
2463}
2464
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002465static void __init apq8064_common_init(void)
2466{
Joel King8f839b92012-04-01 14:37:46 -07002467 msm_tsens_early_init(&apq_tsens_pdata);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002468 if (socinfo_init() < 0)
2469 pr_err("socinfo_init() failed!\n");
Praveen Chidambaram78499012011-11-01 17:15:17 -06002470 BUG_ON(msm_rpm_init(&apq8064_rpm_data));
2471 BUG_ON(msm_rpmrs_levels_init(&msm_rpmrs_data));
David Collins2782b5c2012-02-06 10:02:42 -08002472 regulator_suppress_info_printing();
2473 platform_device_register(&apq8064_device_rpm_regulator);
Stephen Boyd4d0d2582012-02-10 14:49:40 -08002474 if (msm_xo_init())
2475 pr_err("Failed to initialize XO votes\n");
Tianyi Gou41515e22011-09-01 19:37:43 -07002476 apq8064_clock_init();
Stepan Moskovchenko2327a952011-12-14 16:31:28 -08002477 apq8064_init_gpiomux();
Kenneth Heitke748593a2011-07-15 15:45:11 -06002478 apq8064_i2c_init();
Jing Lin417fa452012-02-05 14:31:06 -08002479 register_i2c_devices();
Kenneth Heitke36920d32011-07-20 16:44:30 -06002480
Harini Jayaramanc4c58692011-07-19 14:50:10 -06002481 apq8064_device_qup_spi_gsbi5.dev.platform_data =
2482 &apq8064_qup_spi_gsbi5_pdata;
Stepan Moskovchenkoc1074f02011-12-14 17:51:57 -08002483 apq8064_init_pmic();
Hemant Kumar94e7da22012-02-03 16:52:29 -08002484 if (machine_is_apq8064_liquid())
2485 msm_otg_pdata.mhl_enable = true;
Vamsi Krishnad9863eb2012-03-26 17:34:48 -07002486
2487 msm_otg_pdata.swfi_latency =
2488 msm_rpmrs_levels[0].latency_us + 1;
2489
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -07002490 apq8064_device_otg.dev.platform_data = &msm_otg_pdata;
Manu Gautam91223e02011-11-08 15:27:22 +05302491 apq8064_ehci_host_init();
Gagan Mac8a7a5d32011-11-11 16:43:06 -07002492 apq8064_init_buses();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002493 platform_add_devices(common_devices, ARRAY_SIZE(common_devices));
Jay Chokshi994ff122012-03-27 15:43:48 -07002494 enable_ddr3_regulator();
Hemant Kumarf1ca9192012-02-07 18:59:33 -08002495 if (machine_is_apq8064_mtp()) {
2496 apq8064_device_hsic_host.dev.platform_data = &msm_hsic_pdata;
2497 device_initialize(&apq8064_device_hsic_host.dev);
2498 }
Jay Chokshie8741282012-01-25 15:22:55 -08002499 apq8064_pm8xxx_gpio_mpp_init();
Sahitya Tummala3586ed92011-08-03 09:13:23 +05302500 apq8064_init_mmc();
Swaminathan Sathappan144b4882012-02-06 17:01:20 -08002501
2502 if (machine_is_apq8064_mtp()) {
2503 mdm_8064_device.dev.platform_data = &mdm_platform_data;
2504 platform_device_register(&mdm_8064_device);
2505 }
2506 platform_device_register(&apq8064_slim_ctrl);
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06002507 slim_register_board_info(apq8064_slim_devices,
2508 ARRAY_SIZE(apq8064_slim_devices));
Jin Hongd3024e62012-02-09 16:13:32 -08002509 apq8064_init_dsps();
Praveen Chidambaram78499012011-11-01 17:15:17 -06002510 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
Mahesh Sivasubramaniancbce1ec2012-01-24 10:32:44 -07002511 acpuclk_init(&acpuclk_8064_soc_data);
Praveen Chidambaram78499012011-11-01 17:15:17 -06002512 msm_spm_l2_init(msm_spm_l2_data);
2513 msm_pm_set_platform_data(msm_pm_data, ARRAY_SIZE(msm_pm_data));
2514 msm_pm_set_rpm_wakeup_irq(RPM_APCC_CPU0_WAKE_UP_IRQ);
2515 msm_cpuidle_set_states(msm_cstates, ARRAY_SIZE(msm_cstates),
2516 msm_pm_data);
2517 BUG_ON(msm_pm_boot_init(&msm_pm_boot_pdata));
Siddartha Mohanadossb9df4942012-02-08 09:58:21 -08002518 apq8064_epm_adc_init();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002519}
2520
Huaibin Yang4a084e32011-12-15 15:25:52 -08002521static void __init apq8064_allocate_memory_regions(void)
2522{
2523 apq8064_allocate_fb_region();
2524}
2525
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002526static void __init apq8064_sim_init(void)
2527{
Jeff Ohlstein7e668552011-10-06 16:17:25 -07002528 struct msm_watchdog_pdata *wdog_pdata = (struct msm_watchdog_pdata *)
2529 &msm8064_device_watchdog.dev.platform_data;
2530
2531 wdog_pdata->bark_time = 15000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002532 apq8064_common_init();
Joel King4e7ad222011-08-17 15:47:38 -07002533 platform_add_devices(sim_devices, ARRAY_SIZE(sim_devices));
2534}
2535
2536static void __init apq8064_rumi3_init(void)
2537{
2538 apq8064_common_init();
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002539 ethernet_init();
Stepan Moskovchenko2701a442011-08-19 13:47:22 -07002540 platform_add_devices(rumi3_devices, ARRAY_SIZE(rumi3_devices));
Stepan Moskovchenkoeed82a52011-09-02 13:19:23 -07002541 spi_register_board_info(spi_board_info, ARRAY_SIZE(spi_board_info));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002542}
2543
Joel King82b7e3f2012-01-05 10:03:27 -08002544static void __init apq8064_cdp_init(void)
2545{
2546 apq8064_common_init();
Joel King8f839b92012-04-01 14:37:46 -07002547 if (machine_is_mpq8064_cdp() || machine_is_mpq8064_hrd() ||
2548 machine_is_mpq8064_dtv()) {
Jay Chokshie7d8d4f2012-04-04 14:47:57 -07002549 enable_avc_i2c_bus();
Joel King8f839b92012-04-01 14:37:46 -07002550 platform_add_devices(mpq_devices, ARRAY_SIZE(mpq_devices));
2551 } else {
2552 ethernet_init();
2553 platform_add_devices(cdp_devices, ARRAY_SIZE(cdp_devices));
2554 spi_register_board_info(spi_board_info,
2555 ARRAY_SIZE(spi_board_info));
2556 }
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002557 apq8064_init_fb();
Jordan Crouseb3115fe2012-02-01 22:11:12 -07002558 apq8064_init_gpu();
Matt Wagantall1875d322012-02-22 16:11:33 -08002559 platform_add_devices(apq8064_fs_devices, apq8064_num_fs_devices);
Kevin Chand07220e2012-02-13 15:52:22 -08002560 apq8064_init_cam();
Mohan Pallaka474b94b2012-01-25 12:59:58 +05302561
2562 if (machine_is_apq8064_cdp() || machine_is_apq8064_liquid())
2563 platform_device_register(&cdp_kp_pdev);
2564
2565 if (machine_is_apq8064_mtp())
2566 platform_device_register(&mtp_kp_pdev);
Joel King82b7e3f2012-01-05 10:03:27 -08002567}
2568
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002569MACHINE_START(APQ8064_SIM, "QCT APQ8064 SIMULATOR")
2570 .map_io = apq8064_map_io,
Kevin Chan13be4e22011-10-20 11:30:32 -07002571 .reserve = apq8064_reserve,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002572 .init_irq = apq8064_init_irq,
Marc Zyngier89bdafd12011-12-22 11:39:20 +05302573 .handle_irq = gic_handle_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002574 .timer = &msm_timer,
2575 .init_machine = apq8064_sim_init,
2576MACHINE_END
2577
Joel King4e7ad222011-08-17 15:47:38 -07002578MACHINE_START(APQ8064_RUMI3, "QCT APQ8064 RUMI3")
2579 .map_io = apq8064_map_io,
Kevin Chan13be4e22011-10-20 11:30:32 -07002580 .reserve = apq8064_reserve,
Joel King4e7ad222011-08-17 15:47:38 -07002581 .init_irq = apq8064_init_irq,
Marc Zyngier89bdafd12011-12-22 11:39:20 +05302582 .handle_irq = gic_handle_irq,
Joel King4e7ad222011-08-17 15:47:38 -07002583 .timer = &msm_timer,
2584 .init_machine = apq8064_rumi3_init,
Huaibin Yang4a084e32011-12-15 15:25:52 -08002585 .init_early = apq8064_allocate_memory_regions,
Joel King4e7ad222011-08-17 15:47:38 -07002586MACHINE_END
2587
Joel King82b7e3f2012-01-05 10:03:27 -08002588MACHINE_START(APQ8064_CDP, "QCT APQ8064 CDP")
2589 .map_io = apq8064_map_io,
2590 .reserve = apq8064_reserve,
2591 .init_irq = apq8064_init_irq,
2592 .handle_irq = gic_handle_irq,
2593 .timer = &msm_timer,
2594 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002595 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07002596 .init_very_early = apq8064_early_reserve,
Joel King82b7e3f2012-01-05 10:03:27 -08002597MACHINE_END
2598
2599MACHINE_START(APQ8064_MTP, "QCT APQ8064 MTP")
2600 .map_io = apq8064_map_io,
2601 .reserve = apq8064_reserve,
2602 .init_irq = apq8064_init_irq,
2603 .handle_irq = gic_handle_irq,
2604 .timer = &msm_timer,
2605 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002606 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07002607 .init_very_early = apq8064_early_reserve,
Joel King82b7e3f2012-01-05 10:03:27 -08002608MACHINE_END
2609
2610MACHINE_START(APQ8064_LIQUID, "QCT APQ8064 LIQUID")
2611 .map_io = apq8064_map_io,
2612 .reserve = apq8064_reserve,
2613 .init_irq = apq8064_init_irq,
2614 .handle_irq = gic_handle_irq,
2615 .timer = &msm_timer,
2616 .init_machine = apq8064_cdp_init,
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002617 .init_early = apq8064_allocate_memory_regions,
Laura Abbott6988cef2012-03-15 14:27:13 -07002618 .init_very_early = apq8064_early_reserve,
Joel King82b7e3f2012-01-05 10:03:27 -08002619MACHINE_END
2620
Joel King064bbf82012-04-01 13:23:39 -07002621MACHINE_START(MPQ8064_CDP, "QCT MPQ8064 CDP")
2622 .map_io = apq8064_map_io,
2623 .reserve = apq8064_reserve,
2624 .init_irq = apq8064_init_irq,
2625 .handle_irq = gic_handle_irq,
2626 .timer = &msm_timer,
2627 .init_machine = apq8064_cdp_init,
2628 .init_early = apq8064_allocate_memory_regions,
2629 .init_very_early = apq8064_early_reserve,
2630MACHINE_END
2631
Joel King11ca8202012-02-13 16:19:03 -08002632MACHINE_START(MPQ8064_HRD, "QCT MPQ8064 HRD")
2633 .map_io = apq8064_map_io,
2634 .reserve = apq8064_reserve,
2635 .init_irq = apq8064_init_irq,
2636 .handle_irq = gic_handle_irq,
2637 .timer = &msm_timer,
2638 .init_machine = apq8064_cdp_init,
Laura Abbott6988cef2012-03-15 14:27:13 -07002639 .init_very_early = apq8064_early_reserve,
Joel King11ca8202012-02-13 16:19:03 -08002640MACHINE_END
2641
2642MACHINE_START(MPQ8064_DTV, "QCT MPQ8064 DTV")
2643 .map_io = apq8064_map_io,
2644 .reserve = apq8064_reserve,
2645 .init_irq = apq8064_init_irq,
2646 .handle_irq = gic_handle_irq,
2647 .timer = &msm_timer,
2648 .init_machine = apq8064_cdp_init,
Laura Abbott6988cef2012-03-15 14:27:13 -07002649 .init_very_early = apq8064_early_reserve,
Joel King11ca8202012-02-13 16:19:03 -08002650MACHINE_END
2651