blob: 9af21d36b677a63d9dc8d12ba3a75f7e888dafd0 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/err.h>
17#include <linux/ctype.h>
18#include <linux/bitops.h>
19#include <linux/io.h>
20#include <linux/spinlock.h>
21#include <linux/delay.h>
22#include <linux/clk.h>
23#include <linux/clkdev.h>
24
25#include <mach/msm_iomap.h>
26#include <mach/clk.h>
27#include <mach/msm_xo.h>
28#include <mach/scm-io.h>
29#include <mach/rpm.h>
30#include <mach/rpm-regulator.h>
31
32#include "clock-local.h"
33#include "clock-rpm.h"
34#include "clock-voter.h"
35
36#ifdef CONFIG_MSM_SECURE_IO
37#undef readl_relaxed
38#undef writel_relaxed
39#define readl_relaxed secure_readl
40#define writel_relaxed secure_writel
41#endif
42
43#define REG(off) (MSM_CLK_CTL_BASE + (off))
44#define REG_MM(off) (MSM_MMSS_CLK_CTL_BASE + (off))
45#define REG_LPA(off) (MSM_LPASS_CLK_CTL_BASE + (off))
46
47/* Peripheral clock registers. */
48#define CE2_HCLK_CTL_REG REG(0x2740)
49#define CLK_HALT_CFPB_STATEA_REG REG(0x2FCC)
50#define CLK_HALT_CFPB_STATEB_REG REG(0x2FD0)
51#define CLK_HALT_CFPB_STATEC_REG REG(0x2FD4)
52#define CLK_HALT_DFAB_STATE_REG REG(0x2FC8)
53#define CLK_HALT_MSS_SMPSS_MISC_STATE_REG REG(0x2FDC)
54#define CLK_HALT_SFPB_MISC_STATE_REG REG(0x2FD8)
55#define CLK_TEST_REG REG(0x2FA0)
Matt Wagantall66cd0932011-09-12 19:04:34 -070056#define EBI2_2X_CLK_CTL_REG REG(0x2660)
57#define EBI2_CLK_CTL_REG REG(0x2664)
Matt Wagantall7625a4c2011-11-01 16:17:53 -070058#define GPn_MD_REG(n) REG(0x2D00+(0x20*(n)))
59#define GPn_NS_REG(n) REG(0x2D24+(0x20*(n)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060#define GSBIn_HCLK_CTL_REG(n) REG(0x29C0+(0x20*((n)-1)))
61#define GSBIn_QUP_APPS_MD_REG(n) REG(0x29C8+(0x20*((n)-1)))
62#define GSBIn_QUP_APPS_NS_REG(n) REG(0x29CC+(0x20*((n)-1)))
63#define GSBIn_RESET_REG(n) REG(0x29DC+(0x20*((n)-1)))
64#define GSBIn_UART_APPS_MD_REG(n) REG(0x29D0+(0x20*((n)-1)))
65#define GSBIn_UART_APPS_NS_REG(n) REG(0x29D4+(0x20*((n)-1)))
66#define PDM_CLK_NS_REG REG(0x2CC0)
67#define BB_PLL_ENA_SC0_REG REG(0x34C0)
68#define BB_PLL0_STATUS_REG REG(0x30D8)
69#define BB_PLL6_STATUS_REG REG(0x3118)
70#define BB_PLL8_L_VAL_REG REG(0x3144)
71#define BB_PLL8_M_VAL_REG REG(0x3148)
72#define BB_PLL8_MODE_REG REG(0x3140)
73#define BB_PLL8_N_VAL_REG REG(0x314C)
74#define BB_PLL8_STATUS_REG REG(0x3158)
75#define PLLTEST_PAD_CFG_REG REG(0x2FA4)
76#define PMEM_ACLK_CTL_REG REG(0x25A0)
77#define PPSS_HCLK_CTL_REG REG(0x2580)
78#define RINGOSC_NS_REG REG(0x2DC0)
79#define RINGOSC_STATUS_REG REG(0x2DCC)
80#define RINGOSC_TCXO_CTL_REG REG(0x2DC4)
81#define SC0_U_CLK_BRANCH_ENA_VOTE_REG REG(0x3080)
82#define SC1_U_CLK_BRANCH_ENA_VOTE_REG REG(0x30A0)
83#define SC0_U_CLK_SLEEP_ENA_VOTE_REG REG(0x3084)
84#define SC1_U_CLK_SLEEP_ENA_VOTE_REG REG(0x30A4)
85#define SDCn_APPS_CLK_MD_REG(n) REG(0x2828+(0x20*((n)-1)))
86#define SDCn_APPS_CLK_NS_REG(n) REG(0x282C+(0x20*((n)-1)))
87#define SDCn_HCLK_CTL_REG(n) REG(0x2820+(0x20*((n)-1)))
88#define SDCn_RESET_REG(n) REG(0x2830+(0x20*((n)-1)))
89#define TSIF_HCLK_CTL_REG REG(0x2700)
90#define TSIF_REF_CLK_MD_REG REG(0x270C)
91#define TSIF_REF_CLK_NS_REG REG(0x2710)
92#define TSSC_CLK_CTL_REG REG(0x2CA0)
93#define USB_FSn_HCLK_CTL_REG(n) REG(0x2960+(0x20*((n)-1)))
94#define USB_FSn_RESET_REG(n) REG(0x2974+(0x20*((n)-1)))
95#define USB_FSn_SYSTEM_CLK_CTL_REG(n) REG(0x296C+(0x20*((n)-1)))
96#define USB_FSn_XCVR_FS_CLK_MD_REG(n) REG(0x2964+(0x20*((n)-1)))
97#define USB_FSn_XCVR_FS_CLK_NS_REG(n) REG(0x2968+(0x20*((n)-1)))
98#define USB_HS1_HCLK_CTL_REG REG(0x2900)
99#define USB_HS1_RESET_REG REG(0x2910)
100#define USB_HS1_XCVR_FS_CLK_MD_REG REG(0x2908)
101#define USB_HS1_XCVR_FS_CLK_NS_REG REG(0x290C)
102#define USB_PHY0_RESET_REG REG(0x2E20)
103
104/* Multimedia clock registers. */
105#define AHB_EN_REG REG_MM(0x0008)
106#define AHB_EN2_REG REG_MM(0x0038)
107#define AHB_NS_REG REG_MM(0x0004)
108#define AXI_NS_REG REG_MM(0x0014)
109#define CAMCLK_CC_REG REG_MM(0x0140)
110#define CAMCLK_MD_REG REG_MM(0x0144)
111#define CAMCLK_NS_REG REG_MM(0x0148)
112#define CSI_CC_REG REG_MM(0x0040)
113#define CSI_NS_REG REG_MM(0x0048)
114#define DBG_BUS_VEC_A_REG REG_MM(0x01C8)
115#define DBG_BUS_VEC_B_REG REG_MM(0x01CC)
116#define DBG_BUS_VEC_C_REG REG_MM(0x01D0)
117#define DBG_BUS_VEC_D_REG REG_MM(0x01D4)
118#define DBG_BUS_VEC_E_REG REG_MM(0x01D8)
119#define DBG_BUS_VEC_F_REG REG_MM(0x01DC)
120#define DBG_BUS_VEC_H_REG REG_MM(0x01E4)
Matt Wagantallf8032602011-06-15 23:01:56 -0700121#define DBG_BUS_VEC_I_REG REG_MM(0x01E8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700122#define DBG_CFG_REG_HS_REG REG_MM(0x01B4)
123#define DBG_CFG_REG_LS_REG REG_MM(0x01B8)
124#define GFX2D0_CC_REG REG_MM(0x0060)
125#define GFX2D0_MD0_REG REG_MM(0x0064)
126#define GFX2D0_MD1_REG REG_MM(0x0068)
127#define GFX2D0_NS_REG REG_MM(0x0070)
128#define GFX2D1_CC_REG REG_MM(0x0074)
129#define GFX2D1_MD0_REG REG_MM(0x0078)
130#define GFX2D1_MD1_REG REG_MM(0x006C)
131#define GFX2D1_NS_REG REG_MM(0x007C)
132#define GFX3D_CC_REG REG_MM(0x0080)
133#define GFX3D_MD0_REG REG_MM(0x0084)
134#define GFX3D_MD1_REG REG_MM(0x0088)
135#define GFX3D_NS_REG REG_MM(0x008C)
136#define IJPEG_CC_REG REG_MM(0x0098)
137#define IJPEG_MD_REG REG_MM(0x009C)
138#define IJPEG_NS_REG REG_MM(0x00A0)
139#define JPEGD_CC_REG REG_MM(0x00A4)
140#define JPEGD_NS_REG REG_MM(0x00AC)
141#define MAXI_EN_REG REG_MM(0x0018)
Matt Wagantallf63a8892011-06-15 16:44:46 -0700142#define MAXI_EN2_REG REG_MM(0x0020)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700143#define MAXI_EN3_REG REG_MM(0x002C)
144#define MDP_CC_REG REG_MM(0x00C0)
145#define MDP_MD0_REG REG_MM(0x00C4)
146#define MDP_MD1_REG REG_MM(0x00C8)
147#define MDP_NS_REG REG_MM(0x00D0)
148#define MISC_CC_REG REG_MM(0x0058)
149#define MISC_CC2_REG REG_MM(0x005C)
150#define PIXEL_CC_REG REG_MM(0x00D4)
151#define PIXEL_CC2_REG REG_MM(0x0120)
152#define PIXEL_MD_REG REG_MM(0x00D8)
153#define PIXEL_NS_REG REG_MM(0x00DC)
154#define MM_PLL0_MODE_REG REG_MM(0x0300)
155#define MM_PLL1_MODE_REG REG_MM(0x031C)
156#define MM_PLL2_CONFIG_REG REG_MM(0x0348)
157#define MM_PLL2_L_VAL_REG REG_MM(0x033C)
158#define MM_PLL2_M_VAL_REG REG_MM(0x0340)
159#define MM_PLL2_MODE_REG REG_MM(0x0338)
160#define MM_PLL2_N_VAL_REG REG_MM(0x0344)
161#define ROT_CC_REG REG_MM(0x00E0)
162#define ROT_NS_REG REG_MM(0x00E8)
163#define SAXI_EN_REG REG_MM(0x0030)
164#define SW_RESET_AHB_REG REG_MM(0x020C)
165#define SW_RESET_ALL_REG REG_MM(0x0204)
166#define SW_RESET_AXI_REG REG_MM(0x0208)
167#define SW_RESET_CORE_REG REG_MM(0x0210)
168#define TV_CC_REG REG_MM(0x00EC)
169#define TV_CC2_REG REG_MM(0x0124)
170#define TV_MD_REG REG_MM(0x00F0)
171#define TV_NS_REG REG_MM(0x00F4)
172#define VCODEC_CC_REG REG_MM(0x00F8)
173#define VCODEC_MD0_REG REG_MM(0x00FC)
174#define VCODEC_MD1_REG REG_MM(0x0128)
175#define VCODEC_NS_REG REG_MM(0x0100)
176#define VFE_CC_REG REG_MM(0x0104)
177#define VFE_MD_REG REG_MM(0x0108)
178#define VFE_NS_REG REG_MM(0x010C)
179#define VPE_CC_REG REG_MM(0x0110)
180#define VPE_NS_REG REG_MM(0x0118)
181
182/* Low-power Audio clock registers. */
183#define LCC_CLK_LS_DEBUG_CFG_REG REG_LPA(0x00A8)
184#define LCC_CODEC_I2S_MIC_MD_REG REG_LPA(0x0064)
185#define LCC_CODEC_I2S_MIC_NS_REG REG_LPA(0x0060)
186#define LCC_CODEC_I2S_MIC_STATUS_REG REG_LPA(0x0068)
187#define LCC_CODEC_I2S_SPKR_MD_REG REG_LPA(0x0070)
188#define LCC_CODEC_I2S_SPKR_NS_REG REG_LPA(0x006C)
189#define LCC_CODEC_I2S_SPKR_STATUS_REG REG_LPA(0x0074)
190#define LCC_MI2S_MD_REG REG_LPA(0x004C)
191#define LCC_MI2S_NS_REG REG_LPA(0x0048)
192#define LCC_MI2S_STATUS_REG REG_LPA(0x0050)
193#define LCC_PCM_MD_REG REG_LPA(0x0058)
194#define LCC_PCM_NS_REG REG_LPA(0x0054)
195#define LCC_PCM_STATUS_REG REG_LPA(0x005C)
196#define LCC_PLL0_CONFIG_REG REG_LPA(0x0014)
197#define LCC_PLL0_L_VAL_REG REG_LPA(0x0004)
198#define LCC_PLL0_M_VAL_REG REG_LPA(0x0008)
199#define LCC_PLL0_MODE_REG REG_LPA(0x0000)
200#define LCC_PLL0_N_VAL_REG REG_LPA(0x000C)
201#define LCC_PRI_PLL_CLK_CTL_REG REG_LPA(0x00C4)
202#define LCC_SPARE_I2S_MIC_MD_REG REG_LPA(0x007C)
203#define LCC_SPARE_I2S_MIC_NS_REG REG_LPA(0x0078)
204#define LCC_SPARE_I2S_MIC_STATUS_REG REG_LPA(0x0080)
205#define LCC_SPARE_I2S_SPKR_MD_REG REG_LPA(0x0088)
206#define LCC_SPARE_I2S_SPKR_NS_REG REG_LPA(0x0084)
207#define LCC_SPARE_I2S_SPKR_STATUS_REG REG_LPA(0x008C)
208
209/* MUX source input identifiers. */
210#define pxo_to_bb_mux 0
211#define mxo_to_bb_mux 1
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700212#define cxo_to_bb_mux 5
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700213#define pll0_to_bb_mux 2
214#define pll8_to_bb_mux 3
215#define pll6_to_bb_mux 4
216#define gnd_to_bb_mux 6
217#define pxo_to_mm_mux 0
218#define pll1_to_mm_mux 1 /* or MMSS_PLL0 */
219#define pll2_to_mm_mux 1 /* or MMSS_PLL1 */
220#define pll3_to_mm_mux 3 /* or MMSS_PLL2 */
221#define pll8_to_mm_mux 2 /* or MMSS_GPERF */
222#define pll0_to_mm_mux 3 /* or MMSS_GPLL0 */
223#define mxo_to_mm_mux 4
224#define gnd_to_mm_mux 6
225#define cxo_to_xo_mux 0
226#define pxo_to_xo_mux 1
227#define mxo_to_xo_mux 2
228#define gnd_to_xo_mux 3
229#define pxo_to_lpa_mux 0
230#define cxo_to_lpa_mux 1
231#define pll4_to_lpa_mux 2 /* or LPA_PLL0 */
232#define gnd_to_lpa_mux 6
233
234/* Test Vector Macros */
235#define TEST_TYPE_PER_LS 1
236#define TEST_TYPE_PER_HS 2
237#define TEST_TYPE_MM_LS 3
238#define TEST_TYPE_MM_HS 4
239#define TEST_TYPE_LPA 5
240#define TEST_TYPE_SC 6
241#define TEST_TYPE_MM_HS2X 7
242#define TEST_TYPE_SHIFT 24
243#define TEST_CLK_SEL_MASK BM(23, 0)
244#define TEST_VECTOR(s, t) (((t) << TEST_TYPE_SHIFT) | BVAL(23, 0, (s)))
245#define TEST_PER_LS(s) TEST_VECTOR((s), TEST_TYPE_PER_LS)
246#define TEST_PER_HS(s) TEST_VECTOR((s), TEST_TYPE_PER_HS)
247#define TEST_MM_LS(s) TEST_VECTOR((s), TEST_TYPE_MM_LS)
248#define TEST_MM_HS(s) TEST_VECTOR((s), TEST_TYPE_MM_HS)
249#define TEST_LPA(s) TEST_VECTOR((s), TEST_TYPE_LPA)
250#define TEST_SC(s) TEST_VECTOR((s), TEST_TYPE_SC)
251#define TEST_MM_HS2X(s) TEST_VECTOR((s), TEST_TYPE_MM_HS2X)
252
253struct pll_rate {
254 const uint32_t l_val;
255 const uint32_t m_val;
256 const uint32_t n_val;
257 const uint32_t vco;
258 const uint32_t post_div;
259 const uint32_t i_bits;
260};
261#define PLL_RATE(l, m, n, v, d, i) { l, m, n, v, (d>>1), i }
262/*
263 * Clock frequency definitions and macros
264 */
265#define MN_MODE_DUAL_EDGE 0x2
266
267/* MD Registers */
268#define MD4(m_lsb, m, n_lsb, n) \
269 (BVAL((m_lsb+3), m_lsb, m) | BVAL((n_lsb+3), n_lsb, ~(n)))
270#define MD8(m_lsb, m, n_lsb, n) \
271 (BVAL((m_lsb+7), m_lsb, m) | BVAL((n_lsb+7), n_lsb, ~(n)))
272#define MD16(m, n) (BVAL(31, 16, m) | BVAL(15, 0, ~(n)))
273
274/* NS Registers */
275#define NS(n_msb, n_lsb, n, m, mde_lsb, d_msb, d_lsb, d, s_msb, s_lsb, s) \
276 (BVAL(n_msb, n_lsb, ~(n-m)) \
277 | (BVAL((mde_lsb+1), mde_lsb, MN_MODE_DUAL_EDGE) * !!(n)) \
278 | BVAL(d_msb, d_lsb, (d-1)) | BVAL(s_msb, s_lsb, s))
279
280#define NS_MM(n_msb, n_lsb, n, m, d_msb, d_lsb, d, s_msb, s_lsb, s) \
281 (BVAL(n_msb, n_lsb, ~(n-m)) | BVAL(d_msb, d_lsb, (d-1)) \
282 | BVAL(s_msb, s_lsb, s))
283
284#define NS_DIVSRC(d_msb , d_lsb, d, s_msb, s_lsb, s) \
285 (BVAL(d_msb, d_lsb, (d-1)) | BVAL(s_msb, s_lsb, s))
286
287#define NS_DIV(d_msb , d_lsb, d) \
288 BVAL(d_msb, d_lsb, (d-1))
289
290#define NS_SRC_SEL(s_msb, s_lsb, s) \
291 BVAL(s_msb, s_lsb, s)
292
293#define NS_MND_BANKED4(n0_lsb, n1_lsb, n, m, s0_lsb, s1_lsb, s) \
294 (BVAL((n0_lsb+3), n0_lsb, ~(n-m)) \
295 | BVAL((n1_lsb+3), n1_lsb, ~(n-m)) \
296 | BVAL((s0_lsb+2), s0_lsb, s) \
297 | BVAL((s1_lsb+2), s1_lsb, s))
298
299#define NS_MND_BANKED8(n0_lsb, n1_lsb, n, m, s0_lsb, s1_lsb, s) \
300 (BVAL((n0_lsb+7), n0_lsb, ~(n-m)) \
301 | BVAL((n1_lsb+7), n1_lsb, ~(n-m)) \
302 | BVAL((s0_lsb+2), s0_lsb, s) \
303 | BVAL((s1_lsb+2), s1_lsb, s))
304
305#define NS_DIVSRC_BANKED(d0_msb, d0_lsb, d1_msb, d1_lsb, d, \
306 s0_msb, s0_lsb, s1_msb, s1_lsb, s) \
307 (BVAL(d0_msb, d0_lsb, (d-1)) | BVAL(d1_msb, d1_lsb, (d-1)) \
308 | BVAL(s0_msb, s0_lsb, s) \
309 | BVAL(s1_msb, s1_lsb, s))
310
311/* CC Registers */
312#define CC(mde_lsb, n) (BVAL((mde_lsb+1), mde_lsb, MN_MODE_DUAL_EDGE) * !!(n))
313#define CC_BANKED(mde0_lsb, mde1_lsb, n) \
314 ((BVAL((mde0_lsb+1), mde0_lsb, MN_MODE_DUAL_EDGE) \
315 | BVAL((mde1_lsb+1), mde1_lsb, MN_MODE_DUAL_EDGE)) \
316 * !!(n))
317
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700318enum vdd_dig_levels {
319 VDD_DIG_NONE,
320 VDD_DIG_LOW,
321 VDD_DIG_NOMINAL,
322 VDD_DIG_HIGH
323};
324
325static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
326{
327 static const int vdd_uv[] = {
328 [VDD_DIG_NONE] = 500000,
329 [VDD_DIG_LOW] = 1000000,
330 [VDD_DIG_NOMINAL] = 1100000,
331 [VDD_DIG_HIGH] = 1200000
332 };
333
334 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8058_S1, RPM_VREG_VOTER3,
335 vdd_uv[level], 1200000, 1);
336}
337
338static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
339
340#define VDD_DIG_FMAX_MAP1(l1, f1) \
341 .vdd_class = &vdd_dig, \
342 .fmax[VDD_DIG_##l1] = (f1)
343#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
344 .vdd_class = &vdd_dig, \
345 .fmax[VDD_DIG_##l1] = (f1), \
346 .fmax[VDD_DIG_##l2] = (f2)
347#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
348 .vdd_class = &vdd_dig, \
349 .fmax[VDD_DIG_##l1] = (f1), \
350 .fmax[VDD_DIG_##l2] = (f2), \
351 .fmax[VDD_DIG_##l3] = (f3)
352
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700353static struct msm_xo_voter *xo_pxo, *xo_cxo;
354
355static bool xo_clk_is_local(struct clk *clk)
356{
357 return false;
358}
359
360static int pxo_clk_enable(struct clk *clk)
361{
362 return msm_xo_mode_vote(xo_pxo, MSM_XO_MODE_ON);
363}
364
365static void pxo_clk_disable(struct clk *clk)
366{
367 msm_xo_mode_vote(xo_pxo, MSM_XO_MODE_OFF);
368}
369
370static struct clk_ops clk_ops_pxo = {
371 .enable = pxo_clk_enable,
372 .disable = pxo_clk_disable,
373 .get_rate = fixed_clk_get_rate,
374 .is_local = xo_clk_is_local,
375};
376
377static struct fixed_clk pxo_clk = {
378 .rate = 27000000,
379 .c = {
380 .dbg_name = "pxo_clk",
381 .ops = &clk_ops_pxo,
382 CLK_INIT(pxo_clk.c),
383 },
384};
385
386static int cxo_clk_enable(struct clk *clk)
387{
388 return msm_xo_mode_vote(xo_cxo, MSM_XO_MODE_ON);
389}
390
391static void cxo_clk_disable(struct clk *clk)
392{
393 msm_xo_mode_vote(xo_cxo, MSM_XO_MODE_OFF);
394}
395
396static struct clk_ops clk_ops_cxo = {
397 .enable = cxo_clk_enable,
398 .disable = cxo_clk_disable,
399 .get_rate = fixed_clk_get_rate,
400 .is_local = xo_clk_is_local,
401};
402
403static struct fixed_clk cxo_clk = {
404 .rate = 19200000,
405 .c = {
406 .dbg_name = "cxo_clk",
407 .ops = &clk_ops_cxo,
408 CLK_INIT(cxo_clk.c),
409 },
410};
411
412static struct pll_vote_clk pll8_clk = {
413 .rate = 384000000,
414 .en_reg = BB_PLL_ENA_SC0_REG,
415 .en_mask = BIT(8),
416 .status_reg = BB_PLL8_STATUS_REG,
417 .parent = &pxo_clk.c,
418 .c = {
419 .dbg_name = "pll8_clk",
420 .ops = &clk_ops_pll_vote,
421 CLK_INIT(pll8_clk.c),
422 },
423};
424
425static struct pll_clk pll2_clk = {
426 .rate = 800000000,
427 .mode_reg = MM_PLL1_MODE_REG,
428 .parent = &pxo_clk.c,
429 .c = {
430 .dbg_name = "pll2_clk",
431 .ops = &clk_ops_pll,
432 CLK_INIT(pll2_clk.c),
433 },
434};
435
436static struct pll_clk pll3_clk = {
437 .rate = 0, /* TODO: Detect rate dynamically */
438 .mode_reg = MM_PLL2_MODE_REG,
439 .parent = &pxo_clk.c,
440 .c = {
441 .dbg_name = "pll3_clk",
442 .ops = &clk_ops_pll,
443 CLK_INIT(pll3_clk.c),
444 },
445};
446
447static int pll4_clk_enable(struct clk *clk)
448{
449 struct msm_rpm_iv_pair iv = { MSM_RPM_ID_PLL_4, 1 };
450 return msm_rpm_set_noirq(MSM_RPM_CTX_SET_0, &iv, 1);
451}
452
453static void pll4_clk_disable(struct clk *clk)
454{
455 struct msm_rpm_iv_pair iv = { MSM_RPM_ID_PLL_4, 0 };
456 msm_rpm_set_noirq(MSM_RPM_CTX_SET_0, &iv, 1);
457}
458
459static struct clk *pll4_clk_get_parent(struct clk *clk)
460{
461 return &pxo_clk.c;
462}
463
464static bool pll4_clk_is_local(struct clk *clk)
465{
466 return false;
467}
468
469static struct clk_ops clk_ops_pll4 = {
470 .enable = pll4_clk_enable,
471 .disable = pll4_clk_disable,
472 .get_rate = fixed_clk_get_rate,
473 .get_parent = pll4_clk_get_parent,
474 .is_local = pll4_clk_is_local,
475};
476
477static struct fixed_clk pll4_clk = {
478 .rate = 540672000,
479 .c = {
480 .dbg_name = "pll4_clk",
481 .ops = &clk_ops_pll4,
482 CLK_INIT(pll4_clk.c),
483 },
484};
485
486/*
487 * SoC-specific Set-Rate Functions
488 */
489
490/* Unlike other clocks, the TV rate is adjusted through PLL
491 * re-programming. It is also routed through an MND divider. */
492static void set_rate_tv(struct rcg_clk *clk, struct clk_freq_tbl *nf)
493{
494 struct pll_rate *rate = nf->extra_freq_data;
495 uint32_t pll_mode, pll_config, misc_cc2;
496
497 /* Disable PLL output. */
498 pll_mode = readl_relaxed(MM_PLL2_MODE_REG);
499 pll_mode &= ~BIT(0);
500 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
501
502 /* Assert active-low PLL reset. */
503 pll_mode &= ~BIT(2);
504 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
505
506 /* Program L, M and N values. */
507 writel_relaxed(rate->l_val, MM_PLL2_L_VAL_REG);
508 writel_relaxed(rate->m_val, MM_PLL2_M_VAL_REG);
509 writel_relaxed(rate->n_val, MM_PLL2_N_VAL_REG);
510
511 /* Configure MN counter, post-divide, VCO, and i-bits. */
512 pll_config = readl_relaxed(MM_PLL2_CONFIG_REG);
513 pll_config &= ~(BM(22, 20) | BM(18, 0));
514 pll_config |= rate->n_val ? BIT(22) : 0;
515 pll_config |= BVAL(21, 20, rate->post_div);
516 pll_config |= BVAL(17, 16, rate->vco);
517 pll_config |= rate->i_bits;
518 writel_relaxed(pll_config, MM_PLL2_CONFIG_REG);
519
520 /* Configure MND. */
521 set_rate_mnd(clk, nf);
522
523 /* Configure hdmi_ref_clk to be equal to the TV clock rate. */
524 misc_cc2 = readl_relaxed(MISC_CC2_REG);
525 misc_cc2 &= ~(BIT(28)|BM(21, 18));
526 misc_cc2 |= (BIT(28)|BVAL(21, 18, (nf->ns_val >> 14) & 0x3));
527 writel_relaxed(misc_cc2, MISC_CC2_REG);
528
529 /* De-assert active-low PLL reset. */
530 pll_mode |= BIT(2);
531 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
532
533 /* Enable PLL output. */
534 pll_mode |= BIT(0);
535 writel_relaxed(pll_mode, MM_PLL2_MODE_REG);
536}
537
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700538static struct clk_ops clk_ops_rcg_8x60 = {
Matt Wagantall0625ea02011-07-13 18:51:56 -0700539 .enable = rcg_clk_enable,
540 .disable = rcg_clk_disable,
Matt Wagantall41af0772011-09-17 12:21:39 -0700541 .auto_off = rcg_clk_disable,
Matt Wagantall14dc2af2011-08-12 13:16:06 -0700542 .handoff = rcg_clk_handoff,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700543 .set_rate = rcg_clk_set_rate,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700544 .get_rate = rcg_clk_get_rate,
545 .list_rate = rcg_clk_list_rate,
546 .is_enabled = rcg_clk_is_enabled,
547 .round_rate = rcg_clk_round_rate,
Stephen Boyd7bf28142011-12-07 00:30:52 -0800548 .reset = rcg_clk_reset,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700549 .is_local = local_clk_is_local,
Matt Wagantall0625ea02011-07-13 18:51:56 -0700550 .get_parent = rcg_clk_get_parent,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700551};
552
553static struct clk_ops clk_ops_branch = {
554 .enable = branch_clk_enable,
555 .disable = branch_clk_disable,
Matt Wagantall41af0772011-09-17 12:21:39 -0700556 .auto_off = branch_clk_disable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700557 .is_enabled = branch_clk_is_enabled,
558 .reset = branch_clk_reset,
559 .is_local = local_clk_is_local,
560 .get_parent = branch_clk_get_parent,
561 .set_parent = branch_clk_set_parent,
562};
563
564static struct clk_ops clk_ops_reset = {
565 .reset = branch_clk_reset,
566 .is_local = local_clk_is_local,
567};
568
569/*
570 * Clock Descriptions
571 */
572
573/* AXI Interfaces */
574static struct branch_clk gmem_axi_clk = {
575 .b = {
576 .ctl_reg = MAXI_EN_REG,
577 .en_mask = BIT(24),
578 .halt_reg = DBG_BUS_VEC_E_REG,
579 .halt_bit = 6,
580 },
581 .c = {
582 .dbg_name = "gmem_axi_clk",
583 .ops = &clk_ops_branch,
584 CLK_INIT(gmem_axi_clk.c),
585 },
586};
587
588static struct branch_clk ijpeg_axi_clk = {
589 .b = {
590 .ctl_reg = MAXI_EN_REG,
591 .en_mask = BIT(21),
592 .reset_reg = SW_RESET_AXI_REG,
593 .reset_mask = BIT(14),
594 .halt_reg = DBG_BUS_VEC_E_REG,
595 .halt_bit = 4,
596 },
597 .c = {
598 .dbg_name = "ijpeg_axi_clk",
599 .ops = &clk_ops_branch,
600 CLK_INIT(ijpeg_axi_clk.c),
601 },
602};
603
604static struct branch_clk imem_axi_clk = {
605 .b = {
606 .ctl_reg = MAXI_EN_REG,
607 .en_mask = BIT(22),
608 .reset_reg = SW_RESET_CORE_REG,
609 .reset_mask = BIT(10),
610 .halt_reg = DBG_BUS_VEC_E_REG,
611 .halt_bit = 7,
612 },
613 .c = {
614 .dbg_name = "imem_axi_clk",
615 .ops = &clk_ops_branch,
616 CLK_INIT(imem_axi_clk.c),
617 },
618};
619
620static struct branch_clk jpegd_axi_clk = {
621 .b = {
622 .ctl_reg = MAXI_EN_REG,
623 .en_mask = BIT(25),
624 .halt_reg = DBG_BUS_VEC_E_REG,
625 .halt_bit = 5,
626 },
627 .c = {
628 .dbg_name = "jpegd_axi_clk",
629 .ops = &clk_ops_branch,
630 CLK_INIT(jpegd_axi_clk.c),
631 },
632};
633
634static struct branch_clk mdp_axi_clk = {
635 .b = {
636 .ctl_reg = MAXI_EN_REG,
637 .en_mask = BIT(23),
638 .reset_reg = SW_RESET_AXI_REG,
639 .reset_mask = BIT(13),
640 .halt_reg = DBG_BUS_VEC_E_REG,
641 .halt_bit = 8,
642 },
643 .c = {
644 .dbg_name = "mdp_axi_clk",
645 .ops = &clk_ops_branch,
646 CLK_INIT(mdp_axi_clk.c),
647 },
648};
649
650static struct branch_clk vcodec_axi_clk = {
651 .b = {
652 .ctl_reg = MAXI_EN_REG,
653 .en_mask = BIT(19),
654 .reset_reg = SW_RESET_AXI_REG,
655 .reset_mask = BIT(4)|BIT(5),
656 .halt_reg = DBG_BUS_VEC_E_REG,
657 .halt_bit = 3,
658 },
659 .c = {
660 .dbg_name = "vcodec_axi_clk",
661 .ops = &clk_ops_branch,
662 CLK_INIT(vcodec_axi_clk.c),
663 },
664};
665
666static struct branch_clk vfe_axi_clk = {
667 .b = {
668 .ctl_reg = MAXI_EN_REG,
669 .en_mask = BIT(18),
670 .reset_reg = SW_RESET_AXI_REG,
671 .reset_mask = BIT(9),
672 .halt_reg = DBG_BUS_VEC_E_REG,
673 .halt_bit = 0,
674 },
675 .c = {
676 .dbg_name = "vfe_axi_clk",
677 .ops = &clk_ops_branch,
678 CLK_INIT(vfe_axi_clk.c),
679 },
680};
681
682static struct branch_clk rot_axi_clk = {
683 .b = {
Matt Wagantallf63a8892011-06-15 16:44:46 -0700684 .ctl_reg = MAXI_EN2_REG,
685 .en_mask = BIT(24),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700686 .reset_reg = SW_RESET_AXI_REG,
687 .reset_mask = BIT(6),
Matt Wagantallf63a8892011-06-15 16:44:46 -0700688 .halt_reg = DBG_BUS_VEC_E_REG,
689 .halt_bit = 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700690 },
691 .c = {
692 .dbg_name = "rot_axi_clk",
Matt Wagantallf63a8892011-06-15 16:44:46 -0700693 .ops = &clk_ops_branch,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700694 CLK_INIT(rot_axi_clk.c),
695 },
696};
697
698static struct branch_clk vpe_axi_clk = {
699 .b = {
Matt Wagantallf63a8892011-06-15 16:44:46 -0700700 .ctl_reg = MAXI_EN2_REG,
701 .en_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700702 .reset_reg = SW_RESET_AXI_REG,
703 .reset_mask = BIT(15),
Matt Wagantallf63a8892011-06-15 16:44:46 -0700704 .halt_reg = DBG_BUS_VEC_E_REG,
705 .halt_bit = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700706 },
707 .c = {
708 .dbg_name = "vpe_axi_clk",
Matt Wagantallf63a8892011-06-15 16:44:46 -0700709 .ops = &clk_ops_branch,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700710 CLK_INIT(vpe_axi_clk.c),
711 },
712};
713
Matt Wagantallf8032602011-06-15 23:01:56 -0700714static struct branch_clk smi_2x_axi_clk = {
715 .b = {
716 .ctl_reg = MAXI_EN2_REG,
717 .en_mask = BIT(30),
718 .halt_reg = DBG_BUS_VEC_I_REG,
719 .halt_bit = 0,
720 },
721 .c = {
722 .dbg_name = "smi_2x_axi_clk",
723 .ops = &clk_ops_branch,
724 .flags = CLKFLAG_SKIP_AUTO_OFF,
725 CLK_INIT(smi_2x_axi_clk.c),
726 },
727};
728
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700729/* AHB Interfaces */
730static struct branch_clk amp_p_clk = {
731 .b = {
732 .ctl_reg = AHB_EN_REG,
733 .en_mask = BIT(24),
734 .halt_reg = DBG_BUS_VEC_F_REG,
735 .halt_bit = 18,
736 },
737 .c = {
738 .dbg_name = "amp_p_clk",
739 .ops = &clk_ops_branch,
740 CLK_INIT(amp_p_clk.c),
741 },
742};
743
744static struct branch_clk csi0_p_clk = {
745 .b = {
746 .ctl_reg = AHB_EN_REG,
747 .en_mask = BIT(7),
748 .reset_reg = SW_RESET_AHB_REG,
749 .reset_mask = BIT(17),
750 .halt_reg = DBG_BUS_VEC_F_REG,
751 .halt_bit = 16,
752 },
753 .c = {
754 .dbg_name = "csi0_p_clk",
755 .ops = &clk_ops_branch,
756 CLK_INIT(csi0_p_clk.c),
757 },
758};
759
760static struct branch_clk csi1_p_clk = {
761 .b = {
762 .ctl_reg = AHB_EN_REG,
763 .en_mask = BIT(20),
764 .reset_reg = SW_RESET_AHB_REG,
765 .reset_mask = BIT(16),
766 .halt_reg = DBG_BUS_VEC_F_REG,
767 .halt_bit = 17,
768 },
769 .c = {
770 .dbg_name = "csi1_p_clk",
771 .ops = &clk_ops_branch,
772 CLK_INIT(csi1_p_clk.c),
773 },
774};
775
776static struct branch_clk dsi_m_p_clk = {
777 .b = {
778 .ctl_reg = AHB_EN_REG,
779 .en_mask = BIT(9),
780 .reset_reg = SW_RESET_AHB_REG,
781 .reset_mask = BIT(6),
782 .halt_reg = DBG_BUS_VEC_F_REG,
783 .halt_bit = 19,
784 },
785 .c = {
786 .dbg_name = "dsi_m_p_clk",
787 .ops = &clk_ops_branch,
788 CLK_INIT(dsi_m_p_clk.c),
789 },
790};
791
792static struct branch_clk dsi_s_p_clk = {
793 .b = {
794 .ctl_reg = AHB_EN_REG,
795 .en_mask = BIT(18),
796 .reset_reg = SW_RESET_AHB_REG,
797 .reset_mask = BIT(5),
798 .halt_reg = DBG_BUS_VEC_F_REG,
799 .halt_bit = 20,
800 },
801 .c = {
802 .dbg_name = "dsi_s_p_clk",
803 .ops = &clk_ops_branch,
804 CLK_INIT(dsi_s_p_clk.c),
805 },
806};
807
808static struct branch_clk gfx2d0_p_clk = {
809 .b = {
810 .ctl_reg = AHB_EN_REG,
811 .en_mask = BIT(19),
812 .reset_reg = SW_RESET_AHB_REG,
813 .reset_mask = BIT(12),
814 .halt_reg = DBG_BUS_VEC_F_REG,
815 .halt_bit = 2,
816 },
817 .c = {
818 .dbg_name = "gfx2d0_p_clk",
819 .ops = &clk_ops_branch,
820 CLK_INIT(gfx2d0_p_clk.c),
821 },
822};
823
824static struct branch_clk gfx2d1_p_clk = {
825 .b = {
826 .ctl_reg = AHB_EN_REG,
827 .en_mask = BIT(2),
828 .reset_reg = SW_RESET_AHB_REG,
829 .reset_mask = BIT(11),
830 .halt_reg = DBG_BUS_VEC_F_REG,
831 .halt_bit = 3,
832 },
833 .c = {
834 .dbg_name = "gfx2d1_p_clk",
835 .ops = &clk_ops_branch,
836 CLK_INIT(gfx2d1_p_clk.c),
837 },
838};
839
840static struct branch_clk gfx3d_p_clk = {
841 .b = {
842 .ctl_reg = AHB_EN_REG,
843 .en_mask = BIT(3),
844 .reset_reg = SW_RESET_AHB_REG,
845 .reset_mask = BIT(10),
846 .halt_reg = DBG_BUS_VEC_F_REG,
847 .halt_bit = 4,
848 },
849 .c = {
850 .dbg_name = "gfx3d_p_clk",
851 .ops = &clk_ops_branch,
852 CLK_INIT(gfx3d_p_clk.c),
853 },
854};
855
856static struct branch_clk hdmi_m_p_clk = {
857 .b = {
858 .ctl_reg = AHB_EN_REG,
859 .en_mask = BIT(14),
860 .reset_reg = SW_RESET_AHB_REG,
861 .reset_mask = BIT(9),
862 .halt_reg = DBG_BUS_VEC_F_REG,
863 .halt_bit = 5,
864 },
865 .c = {
866 .dbg_name = "hdmi_m_p_clk",
867 .ops = &clk_ops_branch,
868 CLK_INIT(hdmi_m_p_clk.c),
869 },
870};
871
872static struct branch_clk hdmi_s_p_clk = {
873 .b = {
874 .ctl_reg = AHB_EN_REG,
875 .en_mask = BIT(4),
876 .reset_reg = SW_RESET_AHB_REG,
877 .reset_mask = BIT(9),
878 .halt_reg = DBG_BUS_VEC_F_REG,
879 .halt_bit = 6,
880 },
881 .c = {
882 .dbg_name = "hdmi_s_p_clk",
883 .ops = &clk_ops_branch,
884 CLK_INIT(hdmi_s_p_clk.c),
885 },
886};
887
888static struct branch_clk ijpeg_p_clk = {
889 .b = {
890 .ctl_reg = AHB_EN_REG,
891 .en_mask = BIT(5),
892 .reset_reg = SW_RESET_AHB_REG,
893 .reset_mask = BIT(7),
894 .halt_reg = DBG_BUS_VEC_F_REG,
895 .halt_bit = 9,
896 },
897 .c = {
898 .dbg_name = "ijpeg_p_clk",
899 .ops = &clk_ops_branch,
900 CLK_INIT(ijpeg_p_clk.c),
901 },
902};
903
904static struct branch_clk imem_p_clk = {
905 .b = {
906 .ctl_reg = AHB_EN_REG,
907 .en_mask = BIT(6),
908 .reset_reg = SW_RESET_AHB_REG,
909 .reset_mask = BIT(8),
910 .halt_reg = DBG_BUS_VEC_F_REG,
911 .halt_bit = 10,
912 },
913 .c = {
914 .dbg_name = "imem_p_clk",
915 .ops = &clk_ops_branch,
916 CLK_INIT(imem_p_clk.c),
917 },
918};
919
920static struct branch_clk jpegd_p_clk = {
921 .b = {
922 .ctl_reg = AHB_EN_REG,
923 .en_mask = BIT(21),
924 .reset_reg = SW_RESET_AHB_REG,
925 .reset_mask = BIT(4),
926 .halt_reg = DBG_BUS_VEC_F_REG,
927 .halt_bit = 7,
928 },
929 .c = {
930 .dbg_name = "jpegd_p_clk",
931 .ops = &clk_ops_branch,
932 CLK_INIT(jpegd_p_clk.c),
933 },
934};
935
936static struct branch_clk mdp_p_clk = {
937 .b = {
938 .ctl_reg = AHB_EN_REG,
939 .en_mask = BIT(10),
940 .reset_reg = SW_RESET_AHB_REG,
941 .reset_mask = BIT(3),
942 .halt_reg = DBG_BUS_VEC_F_REG,
943 .halt_bit = 11,
944 },
945 .c = {
946 .dbg_name = "mdp_p_clk",
947 .ops = &clk_ops_branch,
948 CLK_INIT(mdp_p_clk.c),
949 },
950};
951
952static struct branch_clk rot_p_clk = {
953 .b = {
954 .ctl_reg = AHB_EN_REG,
955 .en_mask = BIT(12),
956 .reset_reg = SW_RESET_AHB_REG,
957 .reset_mask = BIT(2),
958 .halt_reg = DBG_BUS_VEC_F_REG,
959 .halt_bit = 13,
960 },
961 .c = {
962 .dbg_name = "rot_p_clk",
963 .ops = &clk_ops_branch,
964 CLK_INIT(rot_p_clk.c),
965 },
966};
967
968static struct branch_clk smmu_p_clk = {
969 .b = {
970 .ctl_reg = AHB_EN_REG,
971 .en_mask = BIT(15),
972 .halt_reg = DBG_BUS_VEC_F_REG,
973 .halt_bit = 22,
974 },
975 .c = {
976 .dbg_name = "smmu_p_clk",
977 .ops = &clk_ops_branch,
978 CLK_INIT(smmu_p_clk.c),
979 },
980};
981
982static struct branch_clk tv_enc_p_clk = {
983 .b = {
984 .ctl_reg = AHB_EN_REG,
985 .en_mask = BIT(25),
986 .reset_reg = SW_RESET_AHB_REG,
987 .reset_mask = BIT(15),
988 .halt_reg = DBG_BUS_VEC_F_REG,
989 .halt_bit = 23,
990 },
991 .c = {
992 .dbg_name = "tv_enc_p_clk",
993 .ops = &clk_ops_branch,
994 CLK_INIT(tv_enc_p_clk.c),
995 },
996};
997
998static struct branch_clk vcodec_p_clk = {
999 .b = {
1000 .ctl_reg = AHB_EN_REG,
1001 .en_mask = BIT(11),
1002 .reset_reg = SW_RESET_AHB_REG,
1003 .reset_mask = BIT(1),
1004 .halt_reg = DBG_BUS_VEC_F_REG,
1005 .halt_bit = 12,
1006 },
1007 .c = {
1008 .dbg_name = "vcodec_p_clk",
1009 .ops = &clk_ops_branch,
1010 CLK_INIT(vcodec_p_clk.c),
1011 },
1012};
1013
1014static struct branch_clk vfe_p_clk = {
1015 .b = {
1016 .ctl_reg = AHB_EN_REG,
1017 .en_mask = BIT(13),
1018 .reset_reg = SW_RESET_AHB_REG,
1019 .reset_mask = BIT(0),
1020 .halt_reg = DBG_BUS_VEC_F_REG,
1021 .halt_bit = 14,
1022 },
1023 .c = {
1024 .dbg_name = "vfe_p_clk",
1025 .ops = &clk_ops_branch,
1026 CLK_INIT(vfe_p_clk.c),
1027 },
1028};
1029
1030static struct branch_clk vpe_p_clk = {
1031 .b = {
1032 .ctl_reg = AHB_EN_REG,
1033 .en_mask = BIT(16),
1034 .reset_reg = SW_RESET_AHB_REG,
1035 .reset_mask = BIT(14),
1036 .halt_reg = DBG_BUS_VEC_F_REG,
1037 .halt_bit = 15,
1038 },
1039 .c = {
1040 .dbg_name = "vpe_p_clk",
1041 .ops = &clk_ops_branch,
1042 CLK_INIT(vpe_p_clk.c),
1043 },
1044};
1045
1046/*
1047 * Peripheral Clocks
1048 */
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001049#define CLK_GP(i, n, h_r, h_b) \
1050 struct rcg_clk i##_clk = { \
1051 .b = { \
1052 .ctl_reg = GPn_NS_REG(n), \
1053 .en_mask = BIT(9), \
1054 .halt_reg = h_r, \
1055 .halt_bit = h_b, \
1056 }, \
1057 .ns_reg = GPn_NS_REG(n), \
1058 .md_reg = GPn_MD_REG(n), \
1059 .root_en_mask = BIT(11), \
1060 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1061 .set_rate = set_rate_mnd, \
1062 .freq_tbl = clk_tbl_gp, \
1063 .current_freq = &rcg_dummy_freq, \
1064 .c = { \
1065 .dbg_name = #i "_clk", \
1066 .ops = &clk_ops_rcg_8x60, \
1067 VDD_DIG_FMAX_MAP1(LOW, 27000000), \
1068 CLK_INIT(i##_clk.c), \
1069 }, \
1070 }
1071#define F_GP(f, s, d, m, n) \
1072 { \
1073 .freq_hz = f, \
1074 .src_clk = &s##_clk.c, \
1075 .md_val = MD8(16, m, 0, n), \
1076 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1077 .mnd_en_mask = BIT(8) * !!(n), \
1078 }
1079static struct clk_freq_tbl clk_tbl_gp[] = {
1080 F_GP( 0, gnd, 1, 0, 0),
1081 F_GP( 9600000, cxo, 2, 0, 0),
1082 F_GP( 13500000, pxo, 2, 0, 0),
1083 F_GP( 19200000, cxo, 1, 0, 0),
1084 F_GP( 27000000, pxo, 1, 0, 0),
1085 F_END
1086};
1087
1088static CLK_GP(gp0, 0, CLK_HALT_SFPB_MISC_STATE_REG, 7);
1089static CLK_GP(gp1, 1, CLK_HALT_SFPB_MISC_STATE_REG, 6);
1090static CLK_GP(gp2, 2, CLK_HALT_SFPB_MISC_STATE_REG, 5);
1091
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001092#define CLK_GSBI_UART(i, n, h_r, h_b) \
1093 struct rcg_clk i##_clk = { \
1094 .b = { \
1095 .ctl_reg = GSBIn_UART_APPS_NS_REG(n), \
1096 .en_mask = BIT(9), \
1097 .reset_reg = GSBIn_RESET_REG(n), \
1098 .reset_mask = BIT(0), \
1099 .halt_reg = h_r, \
1100 .halt_bit = h_b, \
1101 }, \
1102 .ns_reg = GSBIn_UART_APPS_NS_REG(n), \
1103 .md_reg = GSBIn_UART_APPS_MD_REG(n), \
1104 .root_en_mask = BIT(11), \
1105 .ns_mask = (BM(31, 16) | BM(6, 0)), \
1106 .set_rate = set_rate_mnd, \
1107 .freq_tbl = clk_tbl_gsbi_uart, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001108 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001109 .c = { \
1110 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001111 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001112 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001113 CLK_INIT(i##_clk.c), \
1114 }, \
1115 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001116#define F_GSBI_UART(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001117 { \
1118 .freq_hz = f, \
1119 .src_clk = &s##_clk.c, \
1120 .md_val = MD16(m, n), \
1121 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1122 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001123 }
1124static struct clk_freq_tbl clk_tbl_gsbi_uart[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001125 F_GSBI_UART( 0, gnd, 1, 0, 0),
1126 F_GSBI_UART( 1843200, pll8, 1, 3, 625),
1127 F_GSBI_UART( 3686400, pll8, 1, 6, 625),
1128 F_GSBI_UART( 7372800, pll8, 1, 12, 625),
1129 F_GSBI_UART(14745600, pll8, 1, 24, 625),
1130 F_GSBI_UART(16000000, pll8, 4, 1, 6),
1131 F_GSBI_UART(24000000, pll8, 4, 1, 4),
1132 F_GSBI_UART(32000000, pll8, 4, 1, 3),
1133 F_GSBI_UART(40000000, pll8, 1, 5, 48),
1134 F_GSBI_UART(46400000, pll8, 1, 29, 240),
1135 F_GSBI_UART(48000000, pll8, 4, 1, 2),
1136 F_GSBI_UART(51200000, pll8, 1, 2, 15),
1137 F_GSBI_UART(56000000, pll8, 1, 7, 48),
1138 F_GSBI_UART(58982400, pll8, 1, 96, 625),
1139 F_GSBI_UART(64000000, pll8, 2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001140 F_END
1141};
1142
1143static CLK_GSBI_UART(gsbi1_uart, 1, CLK_HALT_CFPB_STATEA_REG, 10);
1144static CLK_GSBI_UART(gsbi2_uart, 2, CLK_HALT_CFPB_STATEA_REG, 6);
1145static CLK_GSBI_UART(gsbi3_uart, 3, CLK_HALT_CFPB_STATEA_REG, 2);
1146static CLK_GSBI_UART(gsbi4_uart, 4, CLK_HALT_CFPB_STATEB_REG, 26);
1147static CLK_GSBI_UART(gsbi5_uart, 5, CLK_HALT_CFPB_STATEB_REG, 22);
1148static CLK_GSBI_UART(gsbi6_uart, 6, CLK_HALT_CFPB_STATEB_REG, 18);
1149static CLK_GSBI_UART(gsbi7_uart, 7, CLK_HALT_CFPB_STATEB_REG, 14);
1150static CLK_GSBI_UART(gsbi8_uart, 8, CLK_HALT_CFPB_STATEB_REG, 10);
1151static CLK_GSBI_UART(gsbi9_uart, 9, CLK_HALT_CFPB_STATEB_REG, 6);
1152static CLK_GSBI_UART(gsbi10_uart, 10, CLK_HALT_CFPB_STATEB_REG, 2);
1153static CLK_GSBI_UART(gsbi11_uart, 11, CLK_HALT_CFPB_STATEC_REG, 17);
1154static CLK_GSBI_UART(gsbi12_uart, 12, CLK_HALT_CFPB_STATEC_REG, 13);
1155
1156#define CLK_GSBI_QUP(i, n, h_r, h_b) \
1157 struct rcg_clk i##_clk = { \
1158 .b = { \
1159 .ctl_reg = GSBIn_QUP_APPS_NS_REG(n), \
1160 .en_mask = BIT(9), \
1161 .reset_reg = GSBIn_RESET_REG(n), \
1162 .reset_mask = BIT(0), \
1163 .halt_reg = h_r, \
1164 .halt_bit = h_b, \
1165 }, \
1166 .ns_reg = GSBIn_QUP_APPS_NS_REG(n), \
1167 .md_reg = GSBIn_QUP_APPS_MD_REG(n), \
1168 .root_en_mask = BIT(11), \
1169 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1170 .set_rate = set_rate_mnd, \
1171 .freq_tbl = clk_tbl_gsbi_qup, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001172 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001173 .c = { \
1174 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001175 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001176 VDD_DIG_FMAX_MAP2(LOW, 24000000, NOMINAL, 52000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001177 CLK_INIT(i##_clk.c), \
1178 }, \
1179 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001180#define F_GSBI_QUP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001181 { \
1182 .freq_hz = f, \
1183 .src_clk = &s##_clk.c, \
1184 .md_val = MD8(16, m, 0, n), \
1185 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1186 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001187 }
1188static struct clk_freq_tbl clk_tbl_gsbi_qup[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001189 F_GSBI_QUP( 0, gnd, 1, 0, 0),
1190 F_GSBI_QUP( 1100000, pxo, 1, 2, 49),
1191 F_GSBI_QUP( 5400000, pxo, 1, 1, 5),
1192 F_GSBI_QUP(10800000, pxo, 1, 2, 5),
1193 F_GSBI_QUP(15060000, pll8, 1, 2, 51),
1194 F_GSBI_QUP(24000000, pll8, 4, 1, 4),
1195 F_GSBI_QUP(25600000, pll8, 1, 1, 15),
1196 F_GSBI_QUP(27000000, pxo, 1, 0, 0),
1197 F_GSBI_QUP(48000000, pll8, 4, 1, 2),
1198 F_GSBI_QUP(51200000, pll8, 1, 2, 15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001199 F_END
1200};
1201
1202static CLK_GSBI_QUP(gsbi1_qup, 1, CLK_HALT_CFPB_STATEA_REG, 9);
1203static CLK_GSBI_QUP(gsbi2_qup, 2, CLK_HALT_CFPB_STATEA_REG, 4);
1204static CLK_GSBI_QUP(gsbi3_qup, 3, CLK_HALT_CFPB_STATEA_REG, 0);
1205static CLK_GSBI_QUP(gsbi4_qup, 4, CLK_HALT_CFPB_STATEB_REG, 24);
1206static CLK_GSBI_QUP(gsbi5_qup, 5, CLK_HALT_CFPB_STATEB_REG, 20);
1207static CLK_GSBI_QUP(gsbi6_qup, 6, CLK_HALT_CFPB_STATEB_REG, 16);
1208static CLK_GSBI_QUP(gsbi7_qup, 7, CLK_HALT_CFPB_STATEB_REG, 12);
1209static CLK_GSBI_QUP(gsbi8_qup, 8, CLK_HALT_CFPB_STATEB_REG, 8);
1210static CLK_GSBI_QUP(gsbi9_qup, 9, CLK_HALT_CFPB_STATEB_REG, 4);
1211static CLK_GSBI_QUP(gsbi10_qup, 10, CLK_HALT_CFPB_STATEB_REG, 0);
1212static CLK_GSBI_QUP(gsbi11_qup, 11, CLK_HALT_CFPB_STATEC_REG, 15);
1213static CLK_GSBI_QUP(gsbi12_qup, 12, CLK_HALT_CFPB_STATEC_REG, 11);
1214
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001215#define F_PDM(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001216 { \
1217 .freq_hz = f, \
1218 .src_clk = &s##_clk.c, \
1219 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001220 }
1221static struct clk_freq_tbl clk_tbl_pdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001222 F_PDM( 0, gnd, 1),
1223 F_PDM(27000000, pxo, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001224 F_END
1225};
1226
1227static struct rcg_clk pdm_clk = {
1228 .b = {
1229 .ctl_reg = PDM_CLK_NS_REG,
1230 .en_mask = BIT(9),
1231 .reset_reg = PDM_CLK_NS_REG,
1232 .reset_mask = BIT(12),
1233 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1234 .halt_bit = 3,
1235 },
1236 .ns_reg = PDM_CLK_NS_REG,
1237 .root_en_mask = BIT(11),
1238 .ns_mask = BM(1, 0),
1239 .set_rate = set_rate_nop,
1240 .freq_tbl = clk_tbl_pdm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001241 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001242 .c = {
1243 .dbg_name = "pdm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001244 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001245 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001246 CLK_INIT(pdm_clk.c),
1247 },
1248};
1249
1250static struct branch_clk pmem_clk = {
1251 .b = {
1252 .ctl_reg = PMEM_ACLK_CTL_REG,
1253 .en_mask = BIT(4),
1254 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1255 .halt_bit = 20,
1256 },
1257 .c = {
1258 .dbg_name = "pmem_clk",
1259 .ops = &clk_ops_branch,
1260 CLK_INIT(pmem_clk.c),
1261 },
1262};
1263
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001264#define F_PRNG(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001265 { \
1266 .freq_hz = f, \
1267 .src_clk = &s##_clk.c, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001268 }
1269static struct clk_freq_tbl clk_tbl_prng[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001270 F_PRNG(64000000, pll8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001271 F_END
1272};
1273
1274static struct rcg_clk prng_clk = {
1275 .b = {
1276 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1277 .en_mask = BIT(10),
1278 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1279 .halt_check = HALT_VOTED,
1280 .halt_bit = 10,
1281 },
1282 .set_rate = set_rate_nop,
1283 .freq_tbl = clk_tbl_prng,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001284 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001285 .c = {
1286 .dbg_name = "prng_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001287 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001288 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 65000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001289 CLK_INIT(prng_clk.c),
1290 },
1291};
1292
1293#define CLK_SDC(i, n, h_r, h_b) \
1294 struct rcg_clk i##_clk = { \
1295 .b = { \
1296 .ctl_reg = SDCn_APPS_CLK_NS_REG(n), \
1297 .en_mask = BIT(9), \
1298 .reset_reg = SDCn_RESET_REG(n), \
1299 .reset_mask = BIT(0), \
1300 .halt_reg = h_r, \
1301 .halt_bit = h_b, \
1302 }, \
1303 .ns_reg = SDCn_APPS_CLK_NS_REG(n), \
1304 .md_reg = SDCn_APPS_CLK_MD_REG(n), \
1305 .root_en_mask = BIT(11), \
1306 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1307 .set_rate = set_rate_mnd, \
1308 .freq_tbl = clk_tbl_sdc, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001309 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001310 .c = { \
1311 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001312 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001313 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001314 CLK_INIT(i##_clk.c), \
1315 }, \
1316 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001317#define F_SDC(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001318 { \
1319 .freq_hz = f, \
1320 .src_clk = &s##_clk.c, \
1321 .md_val = MD8(16, m, 0, n), \
1322 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1323 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001324 }
1325static struct clk_freq_tbl clk_tbl_sdc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001326 F_SDC( 0, gnd, 1, 0, 0),
1327 F_SDC( 144000, pxo, 3, 2, 125),
1328 F_SDC( 400000, pll8, 4, 1, 240),
1329 F_SDC(16000000, pll8, 4, 1, 6),
1330 F_SDC(17070000, pll8, 1, 2, 45),
1331 F_SDC(20210000, pll8, 1, 1, 19),
1332 F_SDC(24000000, pll8, 4, 1, 4),
1333 F_SDC(48000000, pll8, 4, 1, 2),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001334 F_END
1335};
1336
1337static CLK_SDC(sdc1, 1, CLK_HALT_DFAB_STATE_REG, 6);
1338static CLK_SDC(sdc2, 2, CLK_HALT_DFAB_STATE_REG, 5);
1339static CLK_SDC(sdc3, 3, CLK_HALT_DFAB_STATE_REG, 4);
1340static CLK_SDC(sdc4, 4, CLK_HALT_DFAB_STATE_REG, 3);
1341static CLK_SDC(sdc5, 5, CLK_HALT_DFAB_STATE_REG, 2);
1342
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001343#define F_TSIF_REF(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001344 { \
1345 .freq_hz = f, \
1346 .src_clk = &s##_clk.c, \
1347 .md_val = MD16(m, n), \
1348 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1349 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001350 }
1351static struct clk_freq_tbl clk_tbl_tsif_ref[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001352 F_TSIF_REF( 0, gnd, 1, 0, 0),
1353 F_TSIF_REF(105000, pxo, 1, 1, 256),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001354 F_END
1355};
1356
1357static struct rcg_clk tsif_ref_clk = {
1358 .b = {
1359 .ctl_reg = TSIF_REF_CLK_NS_REG,
1360 .en_mask = BIT(9),
1361 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1362 .halt_bit = 5,
1363 },
1364 .ns_reg = TSIF_REF_CLK_NS_REG,
1365 .md_reg = TSIF_REF_CLK_MD_REG,
1366 .root_en_mask = BIT(11),
1367 .ns_mask = (BM(31, 16) | BM(6, 0)),
1368 .set_rate = set_rate_mnd,
1369 .freq_tbl = clk_tbl_tsif_ref,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001370 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001371 .c = {
1372 .dbg_name = "tsif_ref_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001373 .ops = &clk_ops_rcg_8x60,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001374 CLK_INIT(tsif_ref_clk.c),
1375 },
1376};
1377
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001378#define F_TSSC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001379 { \
1380 .freq_hz = f, \
1381 .src_clk = &s##_clk.c, \
1382 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001383 }
1384static struct clk_freq_tbl clk_tbl_tssc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001385 F_TSSC( 0, gnd),
1386 F_TSSC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001387 F_END
1388};
1389
1390static struct rcg_clk tssc_clk = {
1391 .b = {
1392 .ctl_reg = TSSC_CLK_CTL_REG,
1393 .en_mask = BIT(4),
1394 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1395 .halt_bit = 4,
1396 },
1397 .ns_reg = TSSC_CLK_CTL_REG,
1398 .ns_mask = BM(1, 0),
1399 .set_rate = set_rate_nop,
1400 .freq_tbl = clk_tbl_tssc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001401 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001402 .c = {
1403 .dbg_name = "tssc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001404 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001405 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001406 CLK_INIT(tssc_clk.c),
1407 },
1408};
1409
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001410#define F_USB(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001411 { \
1412 .freq_hz = f, \
1413 .src_clk = &s##_clk.c, \
1414 .md_val = MD8(16, m, 0, n), \
1415 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
1416 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001417 }
1418static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001419 F_USB( 0, gnd, 1, 0, 0),
1420 F_USB(60000000, pll8, 1, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001421 F_END
1422};
1423
1424static struct rcg_clk usb_hs1_xcvr_clk = {
1425 .b = {
1426 .ctl_reg = USB_HS1_XCVR_FS_CLK_NS_REG,
1427 .en_mask = BIT(9),
1428 .reset_reg = USB_HS1_RESET_REG,
1429 .reset_mask = BIT(0),
1430 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1431 .halt_bit = 0,
1432 },
1433 .ns_reg = USB_HS1_XCVR_FS_CLK_NS_REG,
1434 .md_reg = USB_HS1_XCVR_FS_CLK_MD_REG,
1435 .root_en_mask = BIT(11),
1436 .ns_mask = (BM(23, 16) | BM(6, 0)),
1437 .set_rate = set_rate_mnd,
1438 .freq_tbl = clk_tbl_usb,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001439 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001440 .c = {
1441 .dbg_name = "usb_hs1_xcvr_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001442 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001443 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001444 CLK_INIT(usb_hs1_xcvr_clk.c),
1445 },
1446};
1447
1448static struct branch_clk usb_phy0_clk = {
1449 .b = {
1450 .reset_reg = USB_PHY0_RESET_REG,
1451 .reset_mask = BIT(0),
1452 },
1453 .c = {
1454 .dbg_name = "usb_phy0_clk",
1455 .ops = &clk_ops_reset,
1456 CLK_INIT(usb_phy0_clk.c),
1457 },
1458};
1459
1460#define CLK_USB_FS(i, n) \
1461 struct rcg_clk i##_clk = { \
1462 .ns_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1463 .b = { \
1464 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1465 .halt_check = NOCHECK, \
1466 }, \
1467 .md_reg = USB_FSn_XCVR_FS_CLK_MD_REG(n), \
1468 .root_en_mask = BIT(11), \
1469 .ns_mask = (BM(23, 16) | BM(6, 0)), \
1470 .set_rate = set_rate_mnd, \
1471 .freq_tbl = clk_tbl_usb, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001472 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001473 .c = { \
1474 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001475 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001476 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001477 CLK_INIT(i##_clk.c), \
1478 }, \
1479 }
1480
1481static CLK_USB_FS(usb_fs1_src, 1);
1482static struct branch_clk usb_fs1_xcvr_clk = {
1483 .b = {
1484 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(1),
1485 .en_mask = BIT(9),
1486 .reset_reg = USB_FSn_RESET_REG(1),
1487 .reset_mask = BIT(1),
1488 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1489 .halt_bit = 15,
1490 },
1491 .parent = &usb_fs1_src_clk.c,
1492 .c = {
1493 .dbg_name = "usb_fs1_xcvr_clk",
1494 .ops = &clk_ops_branch,
1495 CLK_INIT(usb_fs1_xcvr_clk.c),
1496 },
1497};
1498
1499static struct branch_clk usb_fs1_sys_clk = {
1500 .b = {
1501 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(1),
1502 .en_mask = BIT(4),
1503 .reset_reg = USB_FSn_RESET_REG(1),
1504 .reset_mask = BIT(0),
1505 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1506 .halt_bit = 16,
1507 },
1508 .parent = &usb_fs1_src_clk.c,
1509 .c = {
1510 .dbg_name = "usb_fs1_sys_clk",
1511 .ops = &clk_ops_branch,
1512 CLK_INIT(usb_fs1_sys_clk.c),
1513 },
1514};
1515
1516static CLK_USB_FS(usb_fs2_src, 2);
1517static struct branch_clk usb_fs2_xcvr_clk = {
1518 .b = {
1519 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(2),
1520 .en_mask = BIT(9),
1521 .reset_reg = USB_FSn_RESET_REG(2),
1522 .reset_mask = BIT(1),
1523 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1524 .halt_bit = 12,
1525 },
1526 .parent = &usb_fs2_src_clk.c,
1527 .c = {
1528 .dbg_name = "usb_fs2_xcvr_clk",
1529 .ops = &clk_ops_branch,
1530 CLK_INIT(usb_fs2_xcvr_clk.c),
1531 },
1532};
1533
1534static struct branch_clk usb_fs2_sys_clk = {
1535 .b = {
1536 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(2),
1537 .en_mask = BIT(4),
1538 .reset_reg = USB_FSn_RESET_REG(2),
1539 .reset_mask = BIT(0),
1540 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1541 .halt_bit = 13,
1542 },
1543 .parent = &usb_fs2_src_clk.c,
1544 .c = {
1545 .dbg_name = "usb_fs2_sys_clk",
1546 .ops = &clk_ops_branch,
1547 CLK_INIT(usb_fs2_sys_clk.c),
1548 },
1549};
1550
1551/* Fast Peripheral Bus Clocks */
1552static struct branch_clk ce2_p_clk = {
1553 .b = {
1554 .ctl_reg = CE2_HCLK_CTL_REG,
1555 .en_mask = BIT(4),
1556 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1557 .halt_bit = 0,
1558 },
1559 .parent = &pxo_clk.c,
1560 .c = {
1561 .dbg_name = "ce2_p_clk",
1562 .ops = &clk_ops_branch,
1563 CLK_INIT(ce2_p_clk.c),
1564 },
1565};
1566
1567static struct branch_clk gsbi1_p_clk = {
1568 .b = {
1569 .ctl_reg = GSBIn_HCLK_CTL_REG(1),
1570 .en_mask = BIT(4),
1571 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1572 .halt_bit = 11,
1573 },
1574 .c = {
1575 .dbg_name = "gsbi1_p_clk",
1576 .ops = &clk_ops_branch,
1577 CLK_INIT(gsbi1_p_clk.c),
1578 },
1579};
1580
1581static struct branch_clk gsbi2_p_clk = {
1582 .b = {
1583 .ctl_reg = GSBIn_HCLK_CTL_REG(2),
1584 .en_mask = BIT(4),
1585 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1586 .halt_bit = 7,
1587 },
1588 .c = {
1589 .dbg_name = "gsbi2_p_clk",
1590 .ops = &clk_ops_branch,
1591 CLK_INIT(gsbi2_p_clk.c),
1592 },
1593};
1594
1595static struct branch_clk gsbi3_p_clk = {
1596 .b = {
1597 .ctl_reg = GSBIn_HCLK_CTL_REG(3),
1598 .en_mask = BIT(4),
1599 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1600 .halt_bit = 3,
1601 },
1602 .c = {
1603 .dbg_name = "gsbi3_p_clk",
1604 .ops = &clk_ops_branch,
1605 CLK_INIT(gsbi3_p_clk.c),
1606 },
1607};
1608
1609static struct branch_clk gsbi4_p_clk = {
1610 .b = {
1611 .ctl_reg = GSBIn_HCLK_CTL_REG(4),
1612 .en_mask = BIT(4),
1613 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1614 .halt_bit = 27,
1615 },
1616 .c = {
1617 .dbg_name = "gsbi4_p_clk",
1618 .ops = &clk_ops_branch,
1619 CLK_INIT(gsbi4_p_clk.c),
1620 },
1621};
1622
1623static struct branch_clk gsbi5_p_clk = {
1624 .b = {
1625 .ctl_reg = GSBIn_HCLK_CTL_REG(5),
1626 .en_mask = BIT(4),
1627 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1628 .halt_bit = 23,
1629 },
1630 .c = {
1631 .dbg_name = "gsbi5_p_clk",
1632 .ops = &clk_ops_branch,
1633 CLK_INIT(gsbi5_p_clk.c),
1634 },
1635};
1636
1637static struct branch_clk gsbi6_p_clk = {
1638 .b = {
1639 .ctl_reg = GSBIn_HCLK_CTL_REG(6),
1640 .en_mask = BIT(4),
1641 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1642 .halt_bit = 19,
1643 },
1644 .c = {
1645 .dbg_name = "gsbi6_p_clk",
1646 .ops = &clk_ops_branch,
1647 CLK_INIT(gsbi6_p_clk.c),
1648 },
1649};
1650
1651static struct branch_clk gsbi7_p_clk = {
1652 .b = {
1653 .ctl_reg = GSBIn_HCLK_CTL_REG(7),
1654 .en_mask = BIT(4),
1655 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1656 .halt_bit = 15,
1657 },
1658 .c = {
1659 .dbg_name = "gsbi7_p_clk",
1660 .ops = &clk_ops_branch,
1661 CLK_INIT(gsbi7_p_clk.c),
1662 },
1663};
1664
1665static struct branch_clk gsbi8_p_clk = {
1666 .b = {
1667 .ctl_reg = GSBIn_HCLK_CTL_REG(8),
1668 .en_mask = BIT(4),
1669 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1670 .halt_bit = 11,
1671 },
1672 .c = {
1673 .dbg_name = "gsbi8_p_clk",
1674 .ops = &clk_ops_branch,
1675 CLK_INIT(gsbi8_p_clk.c),
1676 },
1677};
1678
1679static struct branch_clk gsbi9_p_clk = {
1680 .b = {
1681 .ctl_reg = GSBIn_HCLK_CTL_REG(9),
1682 .en_mask = BIT(4),
1683 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1684 .halt_bit = 7,
1685 },
1686 .c = {
1687 .dbg_name = "gsbi9_p_clk",
1688 .ops = &clk_ops_branch,
1689 CLK_INIT(gsbi9_p_clk.c),
1690 },
1691};
1692
1693static struct branch_clk gsbi10_p_clk = {
1694 .b = {
1695 .ctl_reg = GSBIn_HCLK_CTL_REG(10),
1696 .en_mask = BIT(4),
1697 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
1698 .halt_bit = 3,
1699 },
1700 .c = {
1701 .dbg_name = "gsbi10_p_clk",
1702 .ops = &clk_ops_branch,
1703 CLK_INIT(gsbi10_p_clk.c),
1704 },
1705};
1706
1707static struct branch_clk gsbi11_p_clk = {
1708 .b = {
1709 .ctl_reg = GSBIn_HCLK_CTL_REG(11),
1710 .en_mask = BIT(4),
1711 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1712 .halt_bit = 18,
1713 },
1714 .c = {
1715 .dbg_name = "gsbi11_p_clk",
1716 .ops = &clk_ops_branch,
1717 CLK_INIT(gsbi11_p_clk.c),
1718 },
1719};
1720
1721static struct branch_clk gsbi12_p_clk = {
1722 .b = {
1723 .ctl_reg = GSBIn_HCLK_CTL_REG(12),
1724 .en_mask = BIT(4),
1725 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1726 .halt_bit = 14,
1727 },
1728 .c = {
1729 .dbg_name = "gsbi12_p_clk",
1730 .ops = &clk_ops_branch,
1731 CLK_INIT(gsbi12_p_clk.c),
1732 },
1733};
1734
1735static struct branch_clk ppss_p_clk = {
1736 .b = {
1737 .ctl_reg = PPSS_HCLK_CTL_REG,
1738 .en_mask = BIT(4),
1739 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1740 .halt_bit = 19,
1741 },
1742 .c = {
1743 .dbg_name = "ppss_p_clk",
1744 .ops = &clk_ops_branch,
1745 CLK_INIT(ppss_p_clk.c),
1746 },
1747};
1748
1749static struct branch_clk tsif_p_clk = {
1750 .b = {
1751 .ctl_reg = TSIF_HCLK_CTL_REG,
1752 .en_mask = BIT(4),
1753 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1754 .halt_bit = 7,
1755 },
1756 .c = {
1757 .dbg_name = "tsif_p_clk",
1758 .ops = &clk_ops_branch,
1759 CLK_INIT(tsif_p_clk.c),
1760 },
1761};
1762
1763static struct branch_clk usb_fs1_p_clk = {
1764 .b = {
1765 .ctl_reg = USB_FSn_HCLK_CTL_REG(1),
1766 .en_mask = BIT(4),
1767 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1768 .halt_bit = 17,
1769 },
1770 .c = {
1771 .dbg_name = "usb_fs1_p_clk",
1772 .ops = &clk_ops_branch,
1773 CLK_INIT(usb_fs1_p_clk.c),
1774 },
1775};
1776
1777static struct branch_clk usb_fs2_p_clk = {
1778 .b = {
1779 .ctl_reg = USB_FSn_HCLK_CTL_REG(2),
1780 .en_mask = BIT(4),
1781 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1782 .halt_bit = 14,
1783 },
1784 .c = {
1785 .dbg_name = "usb_fs2_p_clk",
1786 .ops = &clk_ops_branch,
1787 CLK_INIT(usb_fs2_p_clk.c),
1788 },
1789};
1790
1791static struct branch_clk usb_hs1_p_clk = {
1792 .b = {
1793 .ctl_reg = USB_HS1_HCLK_CTL_REG,
1794 .en_mask = BIT(4),
1795 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1796 .halt_bit = 1,
1797 },
1798 .c = {
1799 .dbg_name = "usb_hs1_p_clk",
1800 .ops = &clk_ops_branch,
1801 CLK_INIT(usb_hs1_p_clk.c),
1802 },
1803};
1804
1805static struct branch_clk sdc1_p_clk = {
1806 .b = {
1807 .ctl_reg = SDCn_HCLK_CTL_REG(1),
1808 .en_mask = BIT(4),
1809 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1810 .halt_bit = 11,
1811 },
1812 .c = {
1813 .dbg_name = "sdc1_p_clk",
1814 .ops = &clk_ops_branch,
1815 CLK_INIT(sdc1_p_clk.c),
1816 },
1817};
1818
1819static struct branch_clk sdc2_p_clk = {
1820 .b = {
1821 .ctl_reg = SDCn_HCLK_CTL_REG(2),
1822 .en_mask = BIT(4),
1823 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1824 .halt_bit = 10,
1825 },
1826 .c = {
1827 .dbg_name = "sdc2_p_clk",
1828 .ops = &clk_ops_branch,
1829 CLK_INIT(sdc2_p_clk.c),
1830 },
1831};
1832
1833static struct branch_clk sdc3_p_clk = {
1834 .b = {
1835 .ctl_reg = SDCn_HCLK_CTL_REG(3),
1836 .en_mask = BIT(4),
1837 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1838 .halt_bit = 9,
1839 },
1840 .c = {
1841 .dbg_name = "sdc3_p_clk",
1842 .ops = &clk_ops_branch,
1843 CLK_INIT(sdc3_p_clk.c),
1844 },
1845};
1846
1847static struct branch_clk sdc4_p_clk = {
1848 .b = {
1849 .ctl_reg = SDCn_HCLK_CTL_REG(4),
1850 .en_mask = BIT(4),
1851 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1852 .halt_bit = 8,
1853 },
1854 .c = {
1855 .dbg_name = "sdc4_p_clk",
1856 .ops = &clk_ops_branch,
1857 CLK_INIT(sdc4_p_clk.c),
1858 },
1859};
1860
1861static struct branch_clk sdc5_p_clk = {
1862 .b = {
1863 .ctl_reg = SDCn_HCLK_CTL_REG(5),
1864 .en_mask = BIT(4),
1865 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1866 .halt_bit = 7,
1867 },
1868 .c = {
1869 .dbg_name = "sdc5_p_clk",
1870 .ops = &clk_ops_branch,
1871 CLK_INIT(sdc5_p_clk.c),
1872 },
1873};
1874
Matt Wagantall66cd0932011-09-12 19:04:34 -07001875static struct branch_clk ebi2_2x_clk = {
1876 .b = {
1877 .ctl_reg = EBI2_2X_CLK_CTL_REG,
1878 .en_mask = BIT(4),
1879 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1880 .halt_bit = 18,
1881 },
1882 .c = {
1883 .dbg_name = "ebi2_2x_clk",
1884 .ops = &clk_ops_branch,
1885 CLK_INIT(ebi2_2x_clk.c),
1886 },
1887};
1888
1889static struct branch_clk ebi2_clk = {
1890 .b = {
1891 .ctl_reg = EBI2_CLK_CTL_REG,
1892 .en_mask = BIT(4),
1893 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1894 .halt_bit = 19,
1895 },
1896 .c = {
1897 .dbg_name = "ebi2_clk",
1898 .ops = &clk_ops_branch,
1899 CLK_INIT(ebi2_clk.c),
1900 .depends = &ebi2_2x_clk.c,
1901 },
1902};
1903
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001904/* HW-Voteable Clocks */
1905static struct branch_clk adm0_clk = {
1906 .b = {
1907 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1908 .en_mask = BIT(2),
1909 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1910 .halt_check = HALT_VOTED,
1911 .halt_bit = 14,
1912 },
1913 .parent = &pxo_clk.c,
1914 .c = {
1915 .dbg_name = "adm0_clk",
1916 .ops = &clk_ops_branch,
1917 CLK_INIT(adm0_clk.c),
1918 },
1919};
1920
1921static struct branch_clk adm0_p_clk = {
1922 .b = {
1923 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1924 .en_mask = BIT(3),
1925 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1926 .halt_check = HALT_VOTED,
1927 .halt_bit = 13,
1928 },
1929 .c = {
1930 .dbg_name = "adm0_p_clk",
1931 .ops = &clk_ops_branch,
1932 CLK_INIT(adm0_p_clk.c),
1933 },
1934};
1935
1936static struct branch_clk adm1_clk = {
1937 .b = {
1938 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1939 .en_mask = BIT(4),
1940 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1941 .halt_check = HALT_VOTED,
1942 .halt_bit = 12,
1943 },
1944 .parent = &pxo_clk.c,
1945 .c = {
1946 .dbg_name = "adm1_clk",
1947 .ops = &clk_ops_branch,
1948 CLK_INIT(adm1_clk.c),
1949 },
1950};
1951
1952static struct branch_clk adm1_p_clk = {
1953 .b = {
1954 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1955 .en_mask = BIT(5),
1956 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1957 .halt_check = HALT_VOTED,
1958 .halt_bit = 11,
1959 },
1960 .c = {
1961 .dbg_name = "adm1_p_clk",
1962 .ops = &clk_ops_branch,
1963 CLK_INIT(adm1_p_clk.c),
1964 },
1965};
1966
1967static struct branch_clk modem_ahb1_p_clk = {
1968 .b = {
1969 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1970 .en_mask = BIT(0),
1971 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1972 .halt_check = HALT_VOTED,
1973 .halt_bit = 8,
1974 },
1975 .c = {
1976 .dbg_name = "modem_ahb1_p_clk",
1977 .ops = &clk_ops_branch,
1978 CLK_INIT(modem_ahb1_p_clk.c),
1979 },
1980};
1981
1982static struct branch_clk modem_ahb2_p_clk = {
1983 .b = {
1984 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1985 .en_mask = BIT(1),
1986 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1987 .halt_check = HALT_VOTED,
1988 .halt_bit = 7,
1989 },
1990 .c = {
1991 .dbg_name = "modem_ahb2_p_clk",
1992 .ops = &clk_ops_branch,
1993 CLK_INIT(modem_ahb2_p_clk.c),
1994 },
1995};
1996
1997static struct branch_clk pmic_arb0_p_clk = {
1998 .b = {
1999 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2000 .en_mask = BIT(8),
2001 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2002 .halt_check = HALT_VOTED,
2003 .halt_bit = 22,
2004 },
2005 .c = {
2006 .dbg_name = "pmic_arb0_p_clk",
2007 .ops = &clk_ops_branch,
2008 CLK_INIT(pmic_arb0_p_clk.c),
2009 },
2010};
2011
2012static struct branch_clk pmic_arb1_p_clk = {
2013 .b = {
2014 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2015 .en_mask = BIT(9),
2016 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2017 .halt_check = HALT_VOTED,
2018 .halt_bit = 21,
2019 },
2020 .c = {
2021 .dbg_name = "pmic_arb1_p_clk",
2022 .ops = &clk_ops_branch,
2023 CLK_INIT(pmic_arb1_p_clk.c),
2024 },
2025};
2026
2027static struct branch_clk pmic_ssbi2_clk = {
2028 .b = {
2029 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2030 .en_mask = BIT(7),
2031 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2032 .halt_check = HALT_VOTED,
2033 .halt_bit = 23,
2034 },
2035 .c = {
2036 .dbg_name = "pmic_ssbi2_clk",
2037 .ops = &clk_ops_branch,
2038 CLK_INIT(pmic_ssbi2_clk.c),
2039 },
2040};
2041
2042static struct branch_clk rpm_msg_ram_p_clk = {
2043 .b = {
2044 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2045 .en_mask = BIT(6),
2046 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2047 .halt_check = HALT_VOTED,
2048 .halt_bit = 12,
2049 },
2050 .c = {
2051 .dbg_name = "rpm_msg_ram_p_clk",
2052 .ops = &clk_ops_branch,
2053 CLK_INIT(rpm_msg_ram_p_clk.c),
2054 },
2055};
2056
2057/*
2058 * Multimedia Clocks
2059 */
2060
2061static struct branch_clk amp_clk = {
2062 .b = {
2063 .reset_reg = SW_RESET_CORE_REG,
2064 .reset_mask = BIT(20),
2065 },
2066 .c = {
2067 .dbg_name = "amp_clk",
2068 .ops = &clk_ops_reset,
2069 CLK_INIT(amp_clk.c),
2070 },
2071};
2072
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002073#define F_CAM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002074 { \
2075 .freq_hz = f, \
2076 .src_clk = &s##_clk.c, \
2077 .md_val = MD8(8, m, 0, n), \
2078 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2079 .ctl_val = CC(6, n), \
2080 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002081 }
2082static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002083 F_CAM( 0, gnd, 1, 0, 0),
2084 F_CAM( 6000000, pll8, 4, 1, 16),
2085 F_CAM( 8000000, pll8, 4, 1, 12),
2086 F_CAM( 12000000, pll8, 4, 1, 8),
2087 F_CAM( 16000000, pll8, 4, 1, 6),
2088 F_CAM( 19200000, pll8, 4, 1, 5),
2089 F_CAM( 24000000, pll8, 4, 1, 4),
2090 F_CAM( 32000000, pll8, 4, 1, 3),
2091 F_CAM( 48000000, pll8, 4, 1, 2),
2092 F_CAM( 64000000, pll8, 3, 1, 2),
2093 F_CAM( 96000000, pll8, 4, 0, 0),
2094 F_CAM(128000000, pll8, 3, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002095 F_END
2096};
2097
2098static struct rcg_clk cam_clk = {
2099 .b = {
2100 .ctl_reg = CAMCLK_CC_REG,
2101 .en_mask = BIT(0),
2102 .halt_check = DELAY,
2103 },
2104 .ns_reg = CAMCLK_NS_REG,
2105 .md_reg = CAMCLK_MD_REG,
2106 .root_en_mask = BIT(2),
2107 .ns_mask = (BM(31, 24) | BM(15, 14) | BM(2, 0)),
2108 .ctl_mask = BM(7, 6),
2109 .set_rate = set_rate_mnd_8,
2110 .freq_tbl = clk_tbl_cam,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002111 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002112 .c = {
2113 .dbg_name = "cam_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002114 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002115 VDD_DIG_FMAX_MAP2(LOW, 64000000, NOMINAL, 128000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002116 CLK_INIT(cam_clk.c),
2117 },
2118};
2119
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002120#define F_CSI(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002121 { \
2122 .freq_hz = f, \
2123 .src_clk = &s##_clk.c, \
2124 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002125 }
2126static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002127 F_CSI( 0, gnd, 1),
2128 F_CSI(192000000, pll8, 2),
2129 F_CSI(384000000, pll8, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002130 F_END
2131};
2132
2133static struct rcg_clk csi_src_clk = {
2134 .ns_reg = CSI_NS_REG,
2135 .b = {
2136 .ctl_reg = CSI_CC_REG,
2137 .halt_check = NOCHECK,
2138 },
2139 .root_en_mask = BIT(2),
2140 .ns_mask = (BM(15, 12) | BM(2, 0)),
2141 .set_rate = set_rate_nop,
2142 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002143 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002144 .c = {
2145 .dbg_name = "csi_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002146 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002147 VDD_DIG_FMAX_MAP2(LOW, 192000000, NOMINAL, 384000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002148 CLK_INIT(csi_src_clk.c),
2149 },
2150};
2151
2152static struct branch_clk csi0_clk = {
2153 .b = {
2154 .ctl_reg = CSI_CC_REG,
2155 .en_mask = BIT(0),
2156 .reset_reg = SW_RESET_CORE_REG,
2157 .reset_mask = BIT(8),
2158 .halt_reg = DBG_BUS_VEC_B_REG,
2159 .halt_bit = 13,
2160 },
2161 .parent = &csi_src_clk.c,
2162 .c = {
2163 .dbg_name = "csi0_clk",
2164 .ops = &clk_ops_branch,
2165 CLK_INIT(csi0_clk.c),
2166 },
2167};
2168
2169static struct branch_clk csi1_clk = {
2170 .b = {
2171 .ctl_reg = CSI_CC_REG,
2172 .en_mask = BIT(7),
2173 .reset_reg = SW_RESET_CORE_REG,
2174 .reset_mask = BIT(18),
2175 .halt_reg = DBG_BUS_VEC_B_REG,
2176 .halt_bit = 14,
2177 },
2178 .parent = &csi_src_clk.c,
2179 .c = {
2180 .dbg_name = "csi1_clk",
2181 .ops = &clk_ops_branch,
2182 CLK_INIT(csi1_clk.c),
2183 },
2184};
2185
2186#define F_DSI(d) \
2187 { \
2188 .freq_hz = d, \
2189 .ns_val = BVAL(27, 24, (d-1)), \
2190 }
2191/* The DSI_BYTE clock is sourced from the DSI PHY PLL, which may change rate
2192 * without this clock driver knowing. So, overload the clk_set_rate() to set
2193 * the divider (1 to 16) of the clock with respect to the PLL rate. */
2194static struct clk_freq_tbl clk_tbl_dsi_byte[] = {
2195 F_DSI(1), F_DSI(2), F_DSI(3), F_DSI(4),
2196 F_DSI(5), F_DSI(6), F_DSI(7), F_DSI(8),
2197 F_DSI(9), F_DSI(10), F_DSI(11), F_DSI(12),
2198 F_DSI(13), F_DSI(14), F_DSI(15), F_DSI(16),
2199 F_END
2200};
2201
2202
2203static struct rcg_clk dsi_byte_clk = {
2204 .b = {
2205 .ctl_reg = MISC_CC_REG,
2206 .halt_check = DELAY,
2207 .reset_reg = SW_RESET_CORE_REG,
2208 .reset_mask = BIT(7),
2209 },
2210 .ns_reg = MISC_CC2_REG,
2211 .root_en_mask = BIT(2),
2212 .ns_mask = BM(27, 24),
2213 .set_rate = set_rate_nop,
2214 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002215 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002216 .c = {
2217 .dbg_name = "dsi_byte_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002218 .ops = &clk_ops_rcg_8x60,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002219 CLK_INIT(dsi_byte_clk.c),
2220 },
2221};
2222
2223static struct branch_clk dsi_esc_clk = {
2224 .b = {
2225 .ctl_reg = MISC_CC_REG,
2226 .en_mask = BIT(0),
2227 .halt_reg = DBG_BUS_VEC_B_REG,
2228 .halt_bit = 24,
2229 },
2230 .c = {
2231 .dbg_name = "dsi_esc_clk",
2232 .ops = &clk_ops_branch,
2233 CLK_INIT(dsi_esc_clk.c),
2234 },
2235};
2236
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002237#define F_GFX2D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002238 { \
2239 .freq_hz = f, \
2240 .src_clk = &s##_clk.c, \
2241 .md_val = MD4(4, m, 0, n), \
2242 .ns_val = NS_MND_BANKED4(20, 16, n, m, 3, 0, s##_to_mm_mux), \
2243 .ctl_val = CC_BANKED(9, 6, n), \
2244 .mnd_en_mask = (BIT(8) | BIT(5)) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002245 }
2246static struct clk_freq_tbl clk_tbl_gfx2d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002247 F_GFX2D( 0, gnd, 0, 0),
2248 F_GFX2D( 27000000, pxo, 0, 0),
2249 F_GFX2D( 48000000, pll8, 1, 8),
2250 F_GFX2D( 54857000, pll8, 1, 7),
2251 F_GFX2D( 64000000, pll8, 1, 6),
2252 F_GFX2D( 76800000, pll8, 1, 5),
2253 F_GFX2D( 96000000, pll8, 1, 4),
2254 F_GFX2D(128000000, pll8, 1, 3),
2255 F_GFX2D(145455000, pll2, 2, 11),
2256 F_GFX2D(160000000, pll2, 1, 5),
2257 F_GFX2D(177778000, pll2, 2, 9),
2258 F_GFX2D(200000000, pll2, 1, 4),
2259 F_GFX2D(228571000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002260 F_END
2261};
2262
2263static struct bank_masks bmnd_info_gfx2d0 = {
2264 .bank_sel_mask = BIT(11),
2265 .bank0_mask = {
2266 .md_reg = GFX2D0_MD0_REG,
2267 .ns_mask = BM(23, 20) | BM(5, 3),
2268 .rst_mask = BIT(25),
2269 .mnd_en_mask = BIT(8),
2270 .mode_mask = BM(10, 9),
2271 },
2272 .bank1_mask = {
2273 .md_reg = GFX2D0_MD1_REG,
2274 .ns_mask = BM(19, 16) | BM(2, 0),
2275 .rst_mask = BIT(24),
2276 .mnd_en_mask = BIT(5),
2277 .mode_mask = BM(7, 6),
2278 },
2279};
2280
2281static struct rcg_clk gfx2d0_clk = {
2282 .b = {
2283 .ctl_reg = GFX2D0_CC_REG,
2284 .en_mask = BIT(0),
2285 .reset_reg = SW_RESET_CORE_REG,
2286 .reset_mask = BIT(14),
2287 .halt_reg = DBG_BUS_VEC_A_REG,
2288 .halt_bit = 9,
2289 },
2290 .ns_reg = GFX2D0_NS_REG,
2291 .root_en_mask = BIT(2),
2292 .set_rate = set_rate_mnd_banked,
2293 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002294 .bank_info = &bmnd_info_gfx2d0,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002295 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002296 .c = {
2297 .dbg_name = "gfx2d0_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002298 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002299 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
2300 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002301 CLK_INIT(gfx2d0_clk.c),
2302 },
2303};
2304
2305static struct bank_masks bmnd_info_gfx2d1 = {
2306 .bank_sel_mask = BIT(11),
2307 .bank0_mask = {
2308 .md_reg = GFX2D1_MD0_REG,
2309 .ns_mask = BM(23, 20) | BM(5, 3),
2310 .rst_mask = BIT(25),
2311 .mnd_en_mask = BIT(8),
2312 .mode_mask = BM(10, 9),
2313 },
2314 .bank1_mask = {
2315 .md_reg = GFX2D1_MD1_REG,
2316 .ns_mask = BM(19, 16) | BM(2, 0),
2317 .rst_mask = BIT(24),
2318 .mnd_en_mask = BIT(5),
2319 .mode_mask = BM(7, 6),
2320 },
2321};
2322
2323static struct rcg_clk gfx2d1_clk = {
2324 .b = {
2325 .ctl_reg = GFX2D1_CC_REG,
2326 .en_mask = BIT(0),
2327 .reset_reg = SW_RESET_CORE_REG,
2328 .reset_mask = BIT(13),
2329 .halt_reg = DBG_BUS_VEC_A_REG,
2330 .halt_bit = 14,
2331 },
2332 .ns_reg = GFX2D1_NS_REG,
2333 .root_en_mask = BIT(2),
2334 .set_rate = set_rate_mnd_banked,
2335 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002336 .bank_info = &bmnd_info_gfx2d1,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002337 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002338 .c = {
2339 .dbg_name = "gfx2d1_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002340 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002341 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
2342 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002343 CLK_INIT(gfx2d1_clk.c),
2344 },
2345};
2346
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002347#define F_GFX3D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002348 { \
2349 .freq_hz = f, \
2350 .src_clk = &s##_clk.c, \
2351 .md_val = MD4(4, m, 0, n), \
2352 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
2353 .ctl_val = CC_BANKED(9, 6, n), \
2354 .mnd_en_mask = (BIT(8) | BIT(5)) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002355 }
2356static struct clk_freq_tbl clk_tbl_gfx3d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002357 F_GFX3D( 0, gnd, 0, 0),
2358 F_GFX3D( 27000000, pxo, 0, 0),
2359 F_GFX3D( 48000000, pll8, 1, 8),
2360 F_GFX3D( 54857000, pll8, 1, 7),
2361 F_GFX3D( 64000000, pll8, 1, 6),
2362 F_GFX3D( 76800000, pll8, 1, 5),
2363 F_GFX3D( 96000000, pll8, 1, 4),
2364 F_GFX3D(128000000, pll8, 1, 3),
2365 F_GFX3D(145455000, pll2, 2, 11),
2366 F_GFX3D(160000000, pll2, 1, 5),
2367 F_GFX3D(177778000, pll2, 2, 9),
2368 F_GFX3D(200000000, pll2, 1, 4),
2369 F_GFX3D(228571000, pll2, 2, 7),
2370 F_GFX3D(266667000, pll2, 1, 3),
2371 F_GFX3D(320000000, pll2, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002372 F_END
2373};
2374
2375static struct bank_masks bmnd_info_gfx3d = {
2376 .bank_sel_mask = BIT(11),
2377 .bank0_mask = {
2378 .md_reg = GFX3D_MD0_REG,
2379 .ns_mask = BM(21, 18) | BM(5, 3),
2380 .rst_mask = BIT(23),
2381 .mnd_en_mask = BIT(8),
2382 .mode_mask = BM(10, 9),
2383 },
2384 .bank1_mask = {
2385 .md_reg = GFX3D_MD1_REG,
2386 .ns_mask = BM(17, 14) | BM(2, 0),
2387 .rst_mask = BIT(22),
2388 .mnd_en_mask = BIT(5),
2389 .mode_mask = BM(7, 6),
2390 },
2391};
2392
2393static struct rcg_clk gfx3d_clk = {
2394 .b = {
2395 .ctl_reg = GFX3D_CC_REG,
2396 .en_mask = BIT(0),
2397 .reset_reg = SW_RESET_CORE_REG,
2398 .reset_mask = BIT(12),
2399 .halt_reg = DBG_BUS_VEC_A_REG,
2400 .halt_bit = 4,
2401 },
2402 .ns_reg = GFX3D_NS_REG,
2403 .root_en_mask = BIT(2),
2404 .set_rate = set_rate_mnd_banked,
2405 .freq_tbl = clk_tbl_gfx3d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002406 .bank_info = &bmnd_info_gfx3d,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002407 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002408 .c = {
2409 .dbg_name = "gfx3d_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002410 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002411 VDD_DIG_FMAX_MAP3(LOW, 96000000, NOMINAL, 200000000,
2412 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002413 CLK_INIT(gfx3d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002414 .depends = &gmem_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002415 },
2416};
2417
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002418#define F_IJPEG(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002419 { \
2420 .freq_hz = f, \
2421 .src_clk = &s##_clk.c, \
2422 .md_val = MD8(8, m, 0, n), \
2423 .ns_val = NS_MM(23, 16, n, m, 15, 12, d, 2, 0, s##_to_mm_mux), \
2424 .ctl_val = CC(6, n), \
2425 .mnd_en_mask = BIT(5) * !!n, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002426 }
2427static struct clk_freq_tbl clk_tbl_ijpeg[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002428 F_IJPEG( 0, gnd, 1, 0, 0),
2429 F_IJPEG( 27000000, pxo, 1, 0, 0),
2430 F_IJPEG( 36570000, pll8, 1, 2, 21),
2431 F_IJPEG( 54860000, pll8, 7, 0, 0),
2432 F_IJPEG( 96000000, pll8, 4, 0, 0),
2433 F_IJPEG(109710000, pll8, 1, 2, 7),
2434 F_IJPEG(128000000, pll8, 3, 0, 0),
2435 F_IJPEG(153600000, pll8, 1, 2, 5),
2436 F_IJPEG(200000000, pll2, 4, 0, 0),
2437 F_IJPEG(228571000, pll2, 1, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002438 F_END
2439};
2440
2441static struct rcg_clk ijpeg_clk = {
2442 .b = {
2443 .ctl_reg = IJPEG_CC_REG,
2444 .en_mask = BIT(0),
2445 .reset_reg = SW_RESET_CORE_REG,
2446 .reset_mask = BIT(9),
2447 .halt_reg = DBG_BUS_VEC_A_REG,
2448 .halt_bit = 24,
2449 },
2450 .ns_reg = IJPEG_NS_REG,
2451 .md_reg = IJPEG_MD_REG,
2452 .root_en_mask = BIT(2),
2453 .ns_mask = (BM(23, 16) | BM(15, 12) | BM(2, 0)),
2454 .ctl_mask = BM(7, 6),
2455 .set_rate = set_rate_mnd,
2456 .freq_tbl = clk_tbl_ijpeg,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002457 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002458 .c = {
2459 .dbg_name = "ijpeg_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002460 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002461 VDD_DIG_FMAX_MAP2(LOW, 110000000, NOMINAL, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002462 CLK_INIT(ijpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002463 .depends = &ijpeg_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002464 },
2465};
2466
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002467#define F_JPEGD(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002468 { \
2469 .freq_hz = f, \
2470 .src_clk = &s##_clk.c, \
2471 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002472 }
2473static struct clk_freq_tbl clk_tbl_jpegd[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002474 F_JPEGD( 0, gnd, 1),
2475 F_JPEGD( 64000000, pll8, 6),
2476 F_JPEGD( 76800000, pll8, 5),
2477 F_JPEGD( 96000000, pll8, 4),
2478 F_JPEGD(160000000, pll2, 5),
2479 F_JPEGD(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002480 F_END
2481};
2482
2483static struct rcg_clk jpegd_clk = {
2484 .b = {
2485 .ctl_reg = JPEGD_CC_REG,
2486 .en_mask = BIT(0),
2487 .reset_reg = SW_RESET_CORE_REG,
2488 .reset_mask = BIT(19),
2489 .halt_reg = DBG_BUS_VEC_A_REG,
2490 .halt_bit = 19,
2491 },
2492 .ns_reg = JPEGD_NS_REG,
2493 .root_en_mask = BIT(2),
2494 .ns_mask = (BM(15, 12) | BM(2, 0)),
2495 .set_rate = set_rate_nop,
2496 .freq_tbl = clk_tbl_jpegd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002497 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002498 .c = {
2499 .dbg_name = "jpegd_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002500 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002501 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002502 CLK_INIT(jpegd_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002503 .depends = &jpegd_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002504 },
2505};
2506
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002507#define F_MDP(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002508 { \
2509 .freq_hz = f, \
2510 .src_clk = &s##_clk.c, \
2511 .md_val = MD8(8, m, 0, n), \
2512 .ns_val = NS_MND_BANKED8(22, 14, n, m, 3, 0, s##_to_mm_mux), \
2513 .ctl_val = CC_BANKED(9, 6, n), \
2514 .mnd_en_mask = (BIT(8) | BIT(5)) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002515 }
2516static struct clk_freq_tbl clk_tbl_mdp[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002517 F_MDP( 0, gnd, 0, 0),
2518 F_MDP( 9600000, pll8, 1, 40),
2519 F_MDP( 13710000, pll8, 1, 28),
2520 F_MDP( 27000000, pxo, 0, 0),
2521 F_MDP( 29540000, pll8, 1, 13),
2522 F_MDP( 34910000, pll8, 1, 11),
2523 F_MDP( 38400000, pll8, 1, 10),
2524 F_MDP( 59080000, pll8, 2, 13),
2525 F_MDP( 76800000, pll8, 1, 5),
2526 F_MDP( 85330000, pll8, 2, 9),
2527 F_MDP( 96000000, pll8, 1, 4),
2528 F_MDP(128000000, pll8, 1, 3),
2529 F_MDP(160000000, pll2, 1, 5),
2530 F_MDP(177780000, pll2, 2, 9),
2531 F_MDP(200000000, pll2, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002532 F_END
2533};
2534
2535static struct bank_masks bmnd_info_mdp = {
2536 .bank_sel_mask = BIT(11),
2537 .bank0_mask = {
2538 .md_reg = MDP_MD0_REG,
2539 .ns_mask = BM(29, 22) | BM(5, 3),
2540 .rst_mask = BIT(31),
2541 .mnd_en_mask = BIT(8),
2542 .mode_mask = BM(10, 9),
2543 },
2544 .bank1_mask = {
2545 .md_reg = MDP_MD1_REG,
2546 .ns_mask = BM(21, 14) | BM(2, 0),
2547 .rst_mask = BIT(30),
2548 .mnd_en_mask = BIT(5),
2549 .mode_mask = BM(7, 6),
2550 },
2551};
2552
2553static struct rcg_clk mdp_clk = {
2554 .b = {
2555 .ctl_reg = MDP_CC_REG,
2556 .en_mask = BIT(0),
2557 .reset_reg = SW_RESET_CORE_REG,
2558 .reset_mask = BIT(21),
2559 .halt_reg = DBG_BUS_VEC_C_REG,
2560 .halt_bit = 10,
2561 },
2562 .ns_reg = MDP_NS_REG,
2563 .root_en_mask = BIT(2),
2564 .set_rate = set_rate_mnd_banked,
2565 .freq_tbl = clk_tbl_mdp,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002566 .bank_info = &bmnd_info_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002567 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002568 .c = {
2569 .dbg_name = "mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002570 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002571 VDD_DIG_FMAX_MAP3(LOW, 85330000, NOMINAL, 200000000,
2572 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002573 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002574 .depends = &mdp_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002575 },
2576};
2577
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002578#define F_MDP_VSYNC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002579 { \
2580 .freq_hz = f, \
2581 .src_clk = &s##_clk.c, \
2582 .ns_val = NS_SRC_SEL(13, 13, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002583 }
2584static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002585 F_MDP_VSYNC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002586 F_END
2587};
2588
2589static struct rcg_clk mdp_vsync_clk = {
2590 .b = {
2591 .ctl_reg = MISC_CC_REG,
2592 .en_mask = BIT(6),
2593 .reset_reg = SW_RESET_CORE_REG,
2594 .reset_mask = BIT(3),
2595 .halt_reg = DBG_BUS_VEC_B_REG,
2596 .halt_bit = 22,
2597 },
2598 .ns_reg = MISC_CC2_REG,
2599 .ns_mask = BIT(13),
2600 .set_rate = set_rate_nop,
2601 .freq_tbl = clk_tbl_mdp_vsync,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002602 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002603 .c = {
2604 .dbg_name = "mdp_vsync_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002605 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002606 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002607 CLK_INIT(mdp_vsync_clk.c),
2608 },
2609};
2610
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002611#define F_PIXEL_MDP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002612 { \
2613 .freq_hz = f, \
2614 .src_clk = &s##_clk.c, \
2615 .md_val = MD16(m, n), \
2616 .ns_val = NS_MM(31, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2617 .ctl_val = CC(6, n), \
2618 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002619 }
2620static struct clk_freq_tbl clk_tbl_pixel_mdp[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002621 F_PIXEL_MDP( 0, gnd, 1, 0, 0),
2622 F_PIXEL_MDP( 25600000, pll8, 3, 1, 5),
2623 F_PIXEL_MDP( 42667000, pll8, 1, 1, 9),
2624 F_PIXEL_MDP( 43192000, pll8, 1, 64, 569),
2625 F_PIXEL_MDP( 48000000, pll8, 4, 1, 2),
2626 F_PIXEL_MDP( 53990000, pll8, 2, 169, 601),
2627 F_PIXEL_MDP( 64000000, pll8, 2, 1, 3),
2628 F_PIXEL_MDP( 69300000, pll8, 1, 231, 1280),
2629 F_PIXEL_MDP( 76800000, pll8, 1, 1, 5),
2630 F_PIXEL_MDP( 85333000, pll8, 1, 2, 9),
2631 F_PIXEL_MDP(106500000, pll8, 1, 71, 256),
2632 F_PIXEL_MDP(109714000, pll8, 1, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002633 F_END
2634};
2635
2636static struct rcg_clk pixel_mdp_clk = {
2637 .ns_reg = PIXEL_NS_REG,
2638 .md_reg = PIXEL_MD_REG,
2639 .b = {
2640 .ctl_reg = PIXEL_CC_REG,
2641 .en_mask = BIT(0),
2642 .reset_reg = SW_RESET_CORE_REG,
2643 .reset_mask = BIT(5),
2644 .halt_reg = DBG_BUS_VEC_C_REG,
2645 .halt_bit = 23,
2646 },
2647 .root_en_mask = BIT(2),
2648 .ns_mask = (BM(31, 16) | BM(15, 14) | BM(2, 0)),
2649 .ctl_mask = BM(7, 6),
2650 .set_rate = set_rate_mnd,
2651 .freq_tbl = clk_tbl_pixel_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002652 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002653 .c = {
2654 .dbg_name = "pixel_mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002655 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002656 VDD_DIG_FMAX_MAP2(LOW, 85333000, NOMINAL, 170000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002657 CLK_INIT(pixel_mdp_clk.c),
2658 },
2659};
2660
2661static struct branch_clk pixel_lcdc_clk = {
2662 .b = {
2663 .ctl_reg = PIXEL_CC_REG,
2664 .en_mask = BIT(8),
2665 .halt_reg = DBG_BUS_VEC_C_REG,
2666 .halt_bit = 21,
2667 },
2668 .parent = &pixel_mdp_clk.c,
2669 .c = {
2670 .dbg_name = "pixel_lcdc_clk",
2671 .ops = &clk_ops_branch,
2672 CLK_INIT(pixel_lcdc_clk.c),
2673 },
2674};
2675
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002676#define F_ROT(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002677 { \
2678 .freq_hz = f, \
2679 .src_clk = &s##_clk.c, \
2680 .ns_val = NS_DIVSRC_BANKED(29, 26, 25, 22, d, \
2681 21, 19, 18, 16, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002682 }
2683static struct clk_freq_tbl clk_tbl_rot[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002684 F_ROT( 0, gnd, 1),
2685 F_ROT( 27000000, pxo, 1),
2686 F_ROT( 29540000, pll8, 13),
2687 F_ROT( 32000000, pll8, 12),
2688 F_ROT( 38400000, pll8, 10),
2689 F_ROT( 48000000, pll8, 8),
2690 F_ROT( 54860000, pll8, 7),
2691 F_ROT( 64000000, pll8, 6),
2692 F_ROT( 76800000, pll8, 5),
2693 F_ROT( 96000000, pll8, 4),
2694 F_ROT(100000000, pll2, 8),
2695 F_ROT(114290000, pll2, 7),
2696 F_ROT(133330000, pll2, 6),
2697 F_ROT(160000000, pll2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002698 F_END
2699};
2700
2701static struct bank_masks bdiv_info_rot = {
2702 .bank_sel_mask = BIT(30),
2703 .bank0_mask = {
2704 .ns_mask = BM(25, 22) | BM(18, 16),
2705 },
2706 .bank1_mask = {
2707 .ns_mask = BM(29, 26) | BM(21, 19),
2708 },
2709};
2710
2711static struct rcg_clk rot_clk = {
2712 .b = {
2713 .ctl_reg = ROT_CC_REG,
2714 .en_mask = BIT(0),
2715 .reset_reg = SW_RESET_CORE_REG,
2716 .reset_mask = BIT(2),
2717 .halt_reg = DBG_BUS_VEC_C_REG,
2718 .halt_bit = 15,
2719 },
2720 .ns_reg = ROT_NS_REG,
2721 .root_en_mask = BIT(2),
2722 .set_rate = set_rate_div_banked,
2723 .freq_tbl = clk_tbl_rot,
Stephen Boydc78d9a72011-07-20 00:46:24 -07002724 .bank_info = &bdiv_info_rot,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002725 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002726 .c = {
2727 .dbg_name = "rot_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002728 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002729 VDD_DIG_FMAX_MAP2(LOW, 80000000, NOMINAL, 160000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002730 CLK_INIT(rot_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002731 .depends = &rot_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002732 },
2733};
2734
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002735#define F_TV(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002736 { \
2737 .freq_hz = f, \
2738 .src_clk = &s##_clk.c, \
2739 .md_val = MD8(8, m, 0, n), \
2740 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2741 .ctl_val = CC(6, n), \
2742 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002743 .extra_freq_data = p_r, \
2744 }
2745/* Switching TV freqs requires PLL reconfiguration. */
2746static struct pll_rate mm_pll2_rate[] = {
2747 [0] = PLL_RATE( 7, 6301, 13500, 0, 4, 0x4248B), /* 50400500 Hz */
2748 [1] = PLL_RATE( 8, 0, 0, 0, 4, 0x4248B), /* 54000000 Hz */
2749 [2] = PLL_RATE(16, 2, 125, 0, 4, 0x5248F), /* 108108000 Hz */
2750 [3] = PLL_RATE(22, 0, 0, 2, 4, 0x6248B), /* 148500000 Hz */
2751 [4] = PLL_RATE(44, 0, 0, 2, 4, 0x6248F), /* 297000000 Hz */
2752};
2753static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002754 F_TV( 0, gnd, &mm_pll2_rate[0], 1, 0, 0),
2755 F_TV( 25200000, pll3, &mm_pll2_rate[0], 2, 0, 0),
2756 F_TV( 27000000, pll3, &mm_pll2_rate[1], 2, 0, 0),
2757 F_TV( 27030000, pll3, &mm_pll2_rate[2], 4, 0, 0),
2758 F_TV( 74250000, pll3, &mm_pll2_rate[3], 2, 0, 0),
2759 F_TV(148500000, pll3, &mm_pll2_rate[4], 2, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002760 F_END
2761};
2762
2763static struct rcg_clk tv_src_clk = {
2764 .ns_reg = TV_NS_REG,
2765 .b = {
2766 .ctl_reg = TV_CC_REG,
2767 .halt_check = NOCHECK,
2768 },
2769 .md_reg = TV_MD_REG,
2770 .root_en_mask = BIT(2),
2771 .ns_mask = (BM(23, 16) | BM(15, 14) | BM(2, 0)),
2772 .ctl_mask = BM(7, 6),
2773 .set_rate = set_rate_tv,
2774 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002775 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002776 .c = {
2777 .dbg_name = "tv_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002778 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002779 VDD_DIG_FMAX_MAP2(LOW, 27030000, NOMINAL, 149000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002780 CLK_INIT(tv_src_clk.c),
2781 },
2782};
2783
2784static struct branch_clk tv_enc_clk = {
2785 .b = {
2786 .ctl_reg = TV_CC_REG,
2787 .en_mask = BIT(8),
2788 .reset_reg = SW_RESET_CORE_REG,
2789 .reset_mask = BIT(0),
2790 .halt_reg = DBG_BUS_VEC_D_REG,
2791 .halt_bit = 8,
2792 },
2793 .parent = &tv_src_clk.c,
2794 .c = {
2795 .dbg_name = "tv_enc_clk",
2796 .ops = &clk_ops_branch,
2797 CLK_INIT(tv_enc_clk.c),
2798 },
2799};
2800
2801static struct branch_clk tv_dac_clk = {
2802 .b = {
2803 .ctl_reg = TV_CC_REG,
2804 .en_mask = BIT(10),
2805 .halt_reg = DBG_BUS_VEC_D_REG,
2806 .halt_bit = 9,
2807 },
2808 .parent = &tv_src_clk.c,
2809 .c = {
2810 .dbg_name = "tv_dac_clk",
2811 .ops = &clk_ops_branch,
2812 CLK_INIT(tv_dac_clk.c),
2813 },
2814};
2815
2816static struct branch_clk mdp_tv_clk = {
2817 .b = {
2818 .ctl_reg = TV_CC_REG,
2819 .en_mask = BIT(0),
2820 .reset_reg = SW_RESET_CORE_REG,
2821 .reset_mask = BIT(4),
2822 .halt_reg = DBG_BUS_VEC_D_REG,
2823 .halt_bit = 11,
2824 },
2825 .parent = &tv_src_clk.c,
2826 .c = {
2827 .dbg_name = "mdp_tv_clk",
2828 .ops = &clk_ops_branch,
2829 CLK_INIT(mdp_tv_clk.c),
2830 },
2831};
2832
2833static struct branch_clk hdmi_tv_clk = {
2834 .b = {
2835 .ctl_reg = TV_CC_REG,
2836 .en_mask = BIT(12),
2837 .reset_reg = SW_RESET_CORE_REG,
2838 .reset_mask = BIT(1),
2839 .halt_reg = DBG_BUS_VEC_D_REG,
2840 .halt_bit = 10,
2841 },
2842 .parent = &tv_src_clk.c,
2843 .c = {
2844 .dbg_name = "hdmi_tv_clk",
2845 .ops = &clk_ops_branch,
2846 CLK_INIT(hdmi_tv_clk.c),
2847 },
2848};
2849
2850static struct branch_clk hdmi_app_clk = {
2851 .b = {
2852 .ctl_reg = MISC_CC2_REG,
2853 .en_mask = BIT(11),
2854 .reset_reg = SW_RESET_CORE_REG,
2855 .reset_mask = BIT(11),
2856 .halt_reg = DBG_BUS_VEC_B_REG,
2857 .halt_bit = 25,
2858 },
2859 .c = {
2860 .dbg_name = "hdmi_app_clk",
2861 .ops = &clk_ops_branch,
2862 CLK_INIT(hdmi_app_clk.c),
2863 },
2864};
2865
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002866#define F_VCODEC(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002867 { \
2868 .freq_hz = f, \
2869 .src_clk = &s##_clk.c, \
2870 .md_val = MD8(8, m, 0, n), \
2871 .ns_val = NS_MM(18, 11, n, m, 0, 0, 1, 2, 0, s##_to_mm_mux), \
2872 .ctl_val = CC(6, n), \
2873 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002874 }
2875static struct clk_freq_tbl clk_tbl_vcodec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002876 F_VCODEC( 0, gnd, 0, 0),
2877 F_VCODEC( 27000000, pxo, 0, 0),
2878 F_VCODEC( 32000000, pll8, 1, 12),
2879 F_VCODEC( 48000000, pll8, 1, 8),
2880 F_VCODEC( 54860000, pll8, 1, 7),
2881 F_VCODEC( 96000000, pll8, 1, 4),
2882 F_VCODEC(133330000, pll2, 1, 6),
2883 F_VCODEC(200000000, pll2, 1, 4),
2884 F_VCODEC(228570000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002885 F_END
2886};
2887
2888static struct rcg_clk vcodec_clk = {
2889 .b = {
2890 .ctl_reg = VCODEC_CC_REG,
2891 .en_mask = BIT(0),
2892 .reset_reg = SW_RESET_CORE_REG,
2893 .reset_mask = BIT(6),
2894 .halt_reg = DBG_BUS_VEC_C_REG,
2895 .halt_bit = 29,
2896 },
2897 .ns_reg = VCODEC_NS_REG,
2898 .md_reg = VCODEC_MD0_REG,
2899 .root_en_mask = BIT(2),
2900 .ns_mask = (BM(18, 11) | BM(2, 0)),
2901 .ctl_mask = BM(7, 6),
2902 .set_rate = set_rate_mnd,
2903 .freq_tbl = clk_tbl_vcodec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002904 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002905 .c = {
2906 .dbg_name = "vcodec_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002907 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002908 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
2909 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002910 CLK_INIT(vcodec_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002911 .depends = &vcodec_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002912 },
2913};
2914
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002915#define F_VPE(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002916 { \
2917 .freq_hz = f, \
2918 .src_clk = &s##_clk.c, \
2919 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002920 }
2921static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002922 F_VPE( 0, gnd, 1),
2923 F_VPE( 27000000, pxo, 1),
2924 F_VPE( 34909000, pll8, 11),
2925 F_VPE( 38400000, pll8, 10),
2926 F_VPE( 64000000, pll8, 6),
2927 F_VPE( 76800000, pll8, 5),
2928 F_VPE( 96000000, pll8, 4),
2929 F_VPE(100000000, pll2, 8),
2930 F_VPE(160000000, pll2, 5),
2931 F_VPE(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002932 F_END
2933};
2934
2935static struct rcg_clk vpe_clk = {
2936 .b = {
2937 .ctl_reg = VPE_CC_REG,
2938 .en_mask = BIT(0),
2939 .reset_reg = SW_RESET_CORE_REG,
2940 .reset_mask = BIT(17),
2941 .halt_reg = DBG_BUS_VEC_A_REG,
2942 .halt_bit = 28,
2943 },
2944 .ns_reg = VPE_NS_REG,
2945 .root_en_mask = BIT(2),
2946 .ns_mask = (BM(15, 12) | BM(2, 0)),
2947 .set_rate = set_rate_nop,
2948 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002949 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002950 .c = {
2951 .dbg_name = "vpe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002952 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002953 VDD_DIG_FMAX_MAP3(LOW, 76800000, NOMINAL, 160000000,
2954 HIGH, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002955 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002956 .depends = &vpe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002957 },
2958};
2959
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002960#define F_VFE(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002961 { \
2962 .freq_hz = f, \
2963 .src_clk = &s##_clk.c, \
2964 .md_val = MD8(8, m, 0, n), \
2965 .ns_val = NS_MM(23, 16, n, m, 11, 10, d, 2, 0, s##_to_mm_mux), \
2966 .ctl_val = CC(6, n), \
2967 .mnd_en_mask = BIT(5) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002968 }
2969static struct clk_freq_tbl clk_tbl_vfe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002970 F_VFE( 0, gnd, 1, 0, 0),
2971 F_VFE( 13960000, pll8, 1, 2, 55),
2972 F_VFE( 27000000, pxo, 1, 0, 0),
2973 F_VFE( 36570000, pll8, 1, 2, 21),
2974 F_VFE( 38400000, pll8, 2, 1, 5),
2975 F_VFE( 45180000, pll8, 1, 2, 17),
2976 F_VFE( 48000000, pll8, 2, 1, 4),
2977 F_VFE( 54860000, pll8, 1, 1, 7),
2978 F_VFE( 64000000, pll8, 2, 1, 3),
2979 F_VFE( 76800000, pll8, 1, 1, 5),
2980 F_VFE( 96000000, pll8, 2, 1, 2),
2981 F_VFE(109710000, pll8, 1, 2, 7),
2982 F_VFE(128000000, pll8, 1, 1, 3),
2983 F_VFE(153600000, pll8, 1, 2, 5),
2984 F_VFE(200000000, pll2, 2, 1, 2),
2985 F_VFE(228570000, pll2, 1, 2, 7),
2986 F_VFE(266667000, pll2, 1, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002987 F_END
2988};
2989
2990static struct rcg_clk vfe_clk = {
2991 .b = {
2992 .ctl_reg = VFE_CC_REG,
2993 .reset_reg = SW_RESET_CORE_REG,
2994 .reset_mask = BIT(15),
2995 .halt_reg = DBG_BUS_VEC_B_REG,
2996 .halt_bit = 6,
2997 .en_mask = BIT(0),
2998 },
2999 .ns_reg = VFE_NS_REG,
3000 .md_reg = VFE_MD_REG,
3001 .root_en_mask = BIT(2),
3002 .ns_mask = (BM(23, 16) | BM(11, 10) | BM(2, 0)),
3003 .ctl_mask = BM(7, 6),
3004 .set_rate = set_rate_mnd,
3005 .freq_tbl = clk_tbl_vfe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003006 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003007 .c = {
3008 .dbg_name = "vfe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003009 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003010 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 228570000,
3011 HIGH, 266667000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003012 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003013 .depends = &vfe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003014 },
3015};
3016
3017static struct branch_clk csi0_vfe_clk = {
3018 .b = {
3019 .ctl_reg = VFE_CC_REG,
3020 .en_mask = BIT(12),
3021 .reset_reg = SW_RESET_CORE_REG,
3022 .reset_mask = BIT(24),
3023 .halt_reg = DBG_BUS_VEC_B_REG,
3024 .halt_bit = 7,
3025 },
3026 .parent = &vfe_clk.c,
3027 .c = {
3028 .dbg_name = "csi0_vfe_clk",
3029 .ops = &clk_ops_branch,
3030 CLK_INIT(csi0_vfe_clk.c),
3031 },
3032};
3033
3034static struct branch_clk csi1_vfe_clk = {
3035 .b = {
3036 .ctl_reg = VFE_CC_REG,
3037 .en_mask = BIT(10),
3038 .reset_reg = SW_RESET_CORE_REG,
3039 .reset_mask = BIT(23),
3040 .halt_reg = DBG_BUS_VEC_B_REG,
3041 .halt_bit = 8,
3042 },
3043 .parent = &vfe_clk.c,
3044 .c = {
3045 .dbg_name = "csi1_vfe_clk",
3046 .ops = &clk_ops_branch,
3047 CLK_INIT(csi1_vfe_clk.c),
3048 },
3049};
3050
3051/*
3052 * Low Power Audio Clocks
3053 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003054#define F_AIF_OSR(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003055 { \
3056 .freq_hz = f, \
3057 .src_clk = &s##_clk.c, \
3058 .md_val = MD8(8, m, 0, n), \
3059 .ns_val = NS(31, 24, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
3060 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003061 }
3062static struct clk_freq_tbl clk_tbl_aif_osr[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003063 F_AIF_OSR( 0, gnd, 1, 0, 0),
3064 F_AIF_OSR( 768000, pll4, 4, 1, 176),
3065 F_AIF_OSR( 1024000, pll4, 4, 1, 132),
3066 F_AIF_OSR( 1536000, pll4, 4, 1, 88),
3067 F_AIF_OSR( 2048000, pll4, 4, 1, 66),
3068 F_AIF_OSR( 3072000, pll4, 4, 1, 44),
3069 F_AIF_OSR( 4096000, pll4, 4, 1, 33),
3070 F_AIF_OSR( 6144000, pll4, 4, 1, 22),
3071 F_AIF_OSR( 8192000, pll4, 2, 1, 33),
3072 F_AIF_OSR(12288000, pll4, 4, 1, 11),
3073 F_AIF_OSR(24576000, pll4, 2, 1, 11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003074 F_END
3075};
3076
3077#define CLK_AIF_OSR(i, ns, md, h_r) \
3078 struct rcg_clk i##_clk = { \
3079 .b = { \
3080 .ctl_reg = ns, \
3081 .en_mask = BIT(17), \
3082 .reset_reg = ns, \
3083 .reset_mask = BIT(19), \
3084 .halt_reg = h_r, \
3085 .halt_check = ENABLE, \
3086 .halt_bit = 1, \
3087 }, \
3088 .ns_reg = ns, \
3089 .md_reg = md, \
3090 .root_en_mask = BIT(9), \
3091 .ns_mask = (BM(31, 24) | BM(6, 0)), \
3092 .set_rate = set_rate_mnd, \
3093 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003094 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003095 .c = { \
3096 .dbg_name = #i "_clk", \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003097 .ops = &clk_ops_rcg_8x60, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003098 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003099 CLK_INIT(i##_clk.c), \
3100 }, \
3101 }
3102
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003103#define CLK_AIF_BIT(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08003104 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003105 .b = { \
3106 .ctl_reg = ns, \
3107 .en_mask = BIT(15), \
3108 .halt_reg = h_r, \
3109 .halt_check = DELAY, \
3110 }, \
3111 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08003112 .ext_mask = BIT(14), \
3113 .div_offset = 10, \
3114 .max_div = 16, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003115 .c = { \
3116 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08003117 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003118 CLK_INIT(i##_clk.c), \
3119 }, \
3120 }
3121
3122static CLK_AIF_OSR(mi2s_osr, LCC_MI2S_NS_REG, LCC_MI2S_MD_REG,
3123 LCC_MI2S_STATUS_REG);
3124static CLK_AIF_BIT(mi2s_bit, LCC_MI2S_NS_REG, LCC_MI2S_STATUS_REG);
3125
3126static CLK_AIF_OSR(codec_i2s_mic_osr, LCC_CODEC_I2S_MIC_NS_REG,
3127 LCC_CODEC_I2S_MIC_MD_REG, LCC_CODEC_I2S_MIC_STATUS_REG);
3128static CLK_AIF_BIT(codec_i2s_mic_bit, LCC_CODEC_I2S_MIC_NS_REG,
3129 LCC_CODEC_I2S_MIC_STATUS_REG);
3130
3131static CLK_AIF_OSR(spare_i2s_mic_osr, LCC_SPARE_I2S_MIC_NS_REG,
3132 LCC_SPARE_I2S_MIC_MD_REG, LCC_SPARE_I2S_MIC_STATUS_REG);
3133static CLK_AIF_BIT(spare_i2s_mic_bit, LCC_SPARE_I2S_MIC_NS_REG,
3134 LCC_SPARE_I2S_MIC_STATUS_REG);
3135
3136static CLK_AIF_OSR(codec_i2s_spkr_osr, LCC_CODEC_I2S_SPKR_NS_REG,
3137 LCC_CODEC_I2S_SPKR_MD_REG, LCC_CODEC_I2S_SPKR_STATUS_REG);
3138static CLK_AIF_BIT(codec_i2s_spkr_bit, LCC_CODEC_I2S_SPKR_NS_REG,
3139 LCC_CODEC_I2S_SPKR_STATUS_REG);
3140
3141static CLK_AIF_OSR(spare_i2s_spkr_osr, LCC_SPARE_I2S_SPKR_NS_REG,
3142 LCC_SPARE_I2S_SPKR_MD_REG, LCC_SPARE_I2S_SPKR_STATUS_REG);
3143static CLK_AIF_BIT(spare_i2s_spkr_bit, LCC_SPARE_I2S_SPKR_NS_REG,
3144 LCC_SPARE_I2S_SPKR_STATUS_REG);
3145
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003146#define F_PCM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003147 { \
3148 .freq_hz = f, \
3149 .src_clk = &s##_clk.c, \
3150 .md_val = MD16(m, n), \
3151 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
3152 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003153 }
3154static struct clk_freq_tbl clk_tbl_pcm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003155 F_PCM( 0, gnd, 1, 0, 0),
3156 F_PCM( 512000, pll4, 4, 1, 264),
3157 F_PCM( 768000, pll4, 4, 1, 176),
3158 F_PCM( 1024000, pll4, 4, 1, 132),
3159 F_PCM( 1536000, pll4, 4, 1, 88),
3160 F_PCM( 2048000, pll4, 4, 1, 66),
3161 F_PCM( 3072000, pll4, 4, 1, 44),
3162 F_PCM( 4096000, pll4, 4, 1, 33),
3163 F_PCM( 6144000, pll4, 4, 1, 22),
3164 F_PCM( 8192000, pll4, 2, 1, 33),
3165 F_PCM(12288000, pll4, 4, 1, 11),
3166 F_PCM(24580000, pll4, 2, 1, 11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003167 F_END
3168};
3169
3170static struct rcg_clk pcm_clk = {
3171 .b = {
3172 .ctl_reg = LCC_PCM_NS_REG,
3173 .en_mask = BIT(11),
3174 .reset_reg = LCC_PCM_NS_REG,
3175 .reset_mask = BIT(13),
3176 .halt_reg = LCC_PCM_STATUS_REG,
3177 .halt_check = ENABLE,
3178 .halt_bit = 0,
3179 },
3180 .ns_reg = LCC_PCM_NS_REG,
3181 .md_reg = LCC_PCM_MD_REG,
3182 .root_en_mask = BIT(9),
3183 .ns_mask = (BM(31, 16) | BM(6, 0)),
3184 .set_rate = set_rate_mnd,
3185 .freq_tbl = clk_tbl_pcm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003186 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003187 .c = {
3188 .dbg_name = "pcm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003189 .ops = &clk_ops_rcg_8x60,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003190 VDD_DIG_FMAX_MAP1(LOW, 24580000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003191 CLK_INIT(pcm_clk.c),
3192 },
3193};
3194
Matt Wagantall735f01a2011-08-12 12:40:28 -07003195DEFINE_CLK_RPM(afab_clk, afab_a_clk, APPS_FABRIC, NULL);
3196DEFINE_CLK_RPM(cfpb_clk, cfpb_a_clk, CFPB, NULL);
3197DEFINE_CLK_RPM(dfab_clk, dfab_a_clk, DAYTONA_FABRIC, NULL);
3198DEFINE_CLK_RPM(ebi1_clk, ebi1_a_clk, EBI1, NULL);
3199DEFINE_CLK_RPM(mmfab_clk, mmfab_a_clk, MM_FABRIC, NULL);
3200DEFINE_CLK_RPM(mmfpb_clk, mmfpb_a_clk, MMFPB, NULL);
3201DEFINE_CLK_RPM(sfab_clk, sfab_a_clk, SYSTEM_FABRIC, NULL);
3202DEFINE_CLK_RPM(sfpb_clk, sfpb_a_clk, SFPB, NULL);
Matt Wagantallf8032602011-06-15 23:01:56 -07003203DEFINE_CLK_RPM(smi_clk, smi_a_clk, SMI, &smi_2x_axi_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003204
3205static DEFINE_CLK_VOTER(dfab_dsps_clk, &dfab_clk.c);
3206static DEFINE_CLK_VOTER(dfab_usb_hs_clk, &dfab_clk.c);
3207static DEFINE_CLK_VOTER(dfab_sdc1_clk, &dfab_clk.c);
3208static DEFINE_CLK_VOTER(dfab_sdc2_clk, &dfab_clk.c);
3209static DEFINE_CLK_VOTER(dfab_sdc3_clk, &dfab_clk.c);
3210static DEFINE_CLK_VOTER(dfab_sdc4_clk, &dfab_clk.c);
3211static DEFINE_CLK_VOTER(dfab_sdc5_clk, &dfab_clk.c);
Stephen Boydef5d1c42011-12-15 20:47:14 -08003212static DEFINE_CLK_VOTER(dfab_scm_clk, &dfab_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003213
3214static DEFINE_CLK_VOTER(ebi1_msmbus_clk, &ebi1_clk.c);
3215static DEFINE_CLK_VOTER(ebi1_adm0_clk, &ebi1_clk.c);
3216static DEFINE_CLK_VOTER(ebi1_adm1_clk, &ebi1_clk.c);
3217
3218static DEFINE_CLK_MEASURE(sc0_m_clk);
3219static DEFINE_CLK_MEASURE(sc1_m_clk);
3220static DEFINE_CLK_MEASURE(l2_m_clk);
3221
3222#ifdef CONFIG_DEBUG_FS
3223struct measure_sel {
3224 u32 test_vector;
3225 struct clk *clk;
3226};
3227
3228static struct measure_sel measure_mux[] = {
3229 { TEST_PER_LS(0x08), &modem_ahb1_p_clk.c },
3230 { TEST_PER_LS(0x09), &modem_ahb2_p_clk.c },
3231 { TEST_PER_LS(0x12), &sdc1_p_clk.c },
3232 { TEST_PER_LS(0x13), &sdc1_clk.c },
3233 { TEST_PER_LS(0x14), &sdc2_p_clk.c },
3234 { TEST_PER_LS(0x15), &sdc2_clk.c },
3235 { TEST_PER_LS(0x16), &sdc3_p_clk.c },
3236 { TEST_PER_LS(0x17), &sdc3_clk.c },
3237 { TEST_PER_LS(0x18), &sdc4_p_clk.c },
3238 { TEST_PER_LS(0x19), &sdc4_clk.c },
3239 { TEST_PER_LS(0x1A), &sdc5_p_clk.c },
3240 { TEST_PER_LS(0x1B), &sdc5_clk.c },
Matt Wagantall66cd0932011-09-12 19:04:34 -07003241 { TEST_PER_LS(0x1D), &ebi2_2x_clk.c },
3242 { TEST_PER_LS(0x1E), &ebi2_clk.c },
Matt Wagantall7625a4c2011-11-01 16:17:53 -07003243 { TEST_PER_LS(0x1F), &gp0_clk.c },
3244 { TEST_PER_LS(0x20), &gp1_clk.c },
3245 { TEST_PER_LS(0x21), &gp2_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003246 { TEST_PER_LS(0x25), &dfab_clk.c },
3247 { TEST_PER_LS(0x25), &dfab_a_clk.c },
3248 { TEST_PER_LS(0x26), &pmem_clk.c },
3249 { TEST_PER_LS(0x2B), &ppss_p_clk.c },
3250 { TEST_PER_LS(0x33), &cfpb_clk.c },
3251 { TEST_PER_LS(0x33), &cfpb_a_clk.c },
3252 { TEST_PER_LS(0x3D), &gsbi1_p_clk.c },
3253 { TEST_PER_LS(0x3E), &gsbi1_uart_clk.c },
3254 { TEST_PER_LS(0x3F), &gsbi1_qup_clk.c },
3255 { TEST_PER_LS(0x41), &gsbi2_p_clk.c },
3256 { TEST_PER_LS(0x42), &gsbi2_uart_clk.c },
3257 { TEST_PER_LS(0x44), &gsbi2_qup_clk.c },
3258 { TEST_PER_LS(0x45), &gsbi3_p_clk.c },
3259 { TEST_PER_LS(0x46), &gsbi3_uart_clk.c },
3260 { TEST_PER_LS(0x48), &gsbi3_qup_clk.c },
3261 { TEST_PER_LS(0x49), &gsbi4_p_clk.c },
3262 { TEST_PER_LS(0x4A), &gsbi4_uart_clk.c },
3263 { TEST_PER_LS(0x4C), &gsbi4_qup_clk.c },
3264 { TEST_PER_LS(0x4D), &gsbi5_p_clk.c },
3265 { TEST_PER_LS(0x4E), &gsbi5_uart_clk.c },
3266 { TEST_PER_LS(0x50), &gsbi5_qup_clk.c },
3267 { TEST_PER_LS(0x51), &gsbi6_p_clk.c },
3268 { TEST_PER_LS(0x52), &gsbi6_uart_clk.c },
3269 { TEST_PER_LS(0x54), &gsbi6_qup_clk.c },
3270 { TEST_PER_LS(0x55), &gsbi7_p_clk.c },
3271 { TEST_PER_LS(0x56), &gsbi7_uart_clk.c },
3272 { TEST_PER_LS(0x58), &gsbi7_qup_clk.c },
3273 { TEST_PER_LS(0x59), &gsbi8_p_clk.c },
3274 { TEST_PER_LS(0x5A), &gsbi8_uart_clk.c },
3275 { TEST_PER_LS(0x5C), &gsbi8_qup_clk.c },
3276 { TEST_PER_LS(0x5D), &gsbi9_p_clk.c },
3277 { TEST_PER_LS(0x5E), &gsbi9_uart_clk.c },
3278 { TEST_PER_LS(0x60), &gsbi9_qup_clk.c },
3279 { TEST_PER_LS(0x61), &gsbi10_p_clk.c },
3280 { TEST_PER_LS(0x62), &gsbi10_uart_clk.c },
3281 { TEST_PER_LS(0x64), &gsbi10_qup_clk.c },
3282 { TEST_PER_LS(0x65), &gsbi11_p_clk.c },
3283 { TEST_PER_LS(0x66), &gsbi11_uart_clk.c },
3284 { TEST_PER_LS(0x68), &gsbi11_qup_clk.c },
3285 { TEST_PER_LS(0x69), &gsbi12_p_clk.c },
3286 { TEST_PER_LS(0x6A), &gsbi12_uart_clk.c },
3287 { TEST_PER_LS(0x6C), &gsbi12_qup_clk.c },
3288 { TEST_PER_LS(0x78), &sfpb_clk.c },
3289 { TEST_PER_LS(0x78), &sfpb_a_clk.c },
3290 { TEST_PER_LS(0x7A), &pmic_ssbi2_clk.c },
3291 { TEST_PER_LS(0x7B), &pmic_arb0_p_clk.c },
3292 { TEST_PER_LS(0x7C), &pmic_arb1_p_clk.c },
3293 { TEST_PER_LS(0x7D), &prng_clk.c },
3294 { TEST_PER_LS(0x7F), &rpm_msg_ram_p_clk.c },
3295 { TEST_PER_LS(0x80), &adm0_p_clk.c },
3296 { TEST_PER_LS(0x81), &adm1_p_clk.c },
3297 { TEST_PER_LS(0x84), &usb_hs1_p_clk.c },
3298 { TEST_PER_LS(0x85), &usb_hs1_xcvr_clk.c },
3299 { TEST_PER_LS(0x89), &usb_fs1_p_clk.c },
3300 { TEST_PER_LS(0x8A), &usb_fs1_sys_clk.c },
3301 { TEST_PER_LS(0x8B), &usb_fs1_xcvr_clk.c },
3302 { TEST_PER_LS(0x8C), &usb_fs2_p_clk.c },
3303 { TEST_PER_LS(0x8D), &usb_fs2_sys_clk.c },
3304 { TEST_PER_LS(0x8E), &usb_fs2_xcvr_clk.c },
3305 { TEST_PER_LS(0x8F), &tsif_p_clk.c },
3306 { TEST_PER_LS(0x91), &tsif_ref_clk.c },
3307 { TEST_PER_LS(0x93), &ce2_p_clk.c },
3308 { TEST_PER_LS(0x94), &tssc_clk.c },
3309
3310 { TEST_PER_HS(0x07), &afab_clk.c },
3311 { TEST_PER_HS(0x07), &afab_a_clk.c },
3312 { TEST_PER_HS(0x18), &sfab_clk.c },
3313 { TEST_PER_HS(0x18), &sfab_a_clk.c },
3314 { TEST_PER_HS(0x2A), &adm0_clk.c },
3315 { TEST_PER_HS(0x2B), &adm1_clk.c },
3316 { TEST_PER_HS(0x34), &ebi1_clk.c },
3317 { TEST_PER_HS(0x34), &ebi1_a_clk.c },
3318
3319 { TEST_MM_LS(0x00), &dsi_byte_clk.c },
3320 { TEST_MM_LS(0x01), &pixel_lcdc_clk.c },
3321 { TEST_MM_LS(0x04), &pixel_mdp_clk.c },
3322 { TEST_MM_LS(0x06), &amp_p_clk.c },
3323 { TEST_MM_LS(0x07), &csi0_p_clk.c },
3324 { TEST_MM_LS(0x08), &csi1_p_clk.c },
3325 { TEST_MM_LS(0x09), &dsi_m_p_clk.c },
3326 { TEST_MM_LS(0x0A), &dsi_s_p_clk.c },
3327 { TEST_MM_LS(0x0C), &gfx2d0_p_clk.c },
3328 { TEST_MM_LS(0x0D), &gfx2d1_p_clk.c },
3329 { TEST_MM_LS(0x0E), &gfx3d_p_clk.c },
3330 { TEST_MM_LS(0x0F), &hdmi_m_p_clk.c },
3331 { TEST_MM_LS(0x10), &hdmi_s_p_clk.c },
3332 { TEST_MM_LS(0x11), &ijpeg_p_clk.c },
3333 { TEST_MM_LS(0x12), &imem_p_clk.c },
3334 { TEST_MM_LS(0x13), &jpegd_p_clk.c },
3335 { TEST_MM_LS(0x14), &mdp_p_clk.c },
3336 { TEST_MM_LS(0x16), &rot_p_clk.c },
3337 { TEST_MM_LS(0x18), &smmu_p_clk.c },
3338 { TEST_MM_LS(0x19), &tv_enc_p_clk.c },
3339 { TEST_MM_LS(0x1A), &vcodec_p_clk.c },
3340 { TEST_MM_LS(0x1B), &vfe_p_clk.c },
3341 { TEST_MM_LS(0x1C), &vpe_p_clk.c },
3342 { TEST_MM_LS(0x1D), &cam_clk.c },
3343 { TEST_MM_LS(0x1F), &hdmi_app_clk.c },
3344 { TEST_MM_LS(0x20), &mdp_vsync_clk.c },
3345 { TEST_MM_LS(0x21), &tv_dac_clk.c },
3346 { TEST_MM_LS(0x22), &tv_enc_clk.c },
3347 { TEST_MM_LS(0x23), &dsi_esc_clk.c },
3348 { TEST_MM_LS(0x25), &mmfpb_clk.c },
3349 { TEST_MM_LS(0x25), &mmfpb_a_clk.c },
3350
3351 { TEST_MM_HS(0x00), &csi0_clk.c },
3352 { TEST_MM_HS(0x01), &csi1_clk.c },
3353 { TEST_MM_HS(0x03), &csi0_vfe_clk.c },
3354 { TEST_MM_HS(0x04), &csi1_vfe_clk.c },
3355 { TEST_MM_HS(0x05), &ijpeg_clk.c },
3356 { TEST_MM_HS(0x06), &vfe_clk.c },
3357 { TEST_MM_HS(0x07), &gfx2d0_clk.c },
3358 { TEST_MM_HS(0x08), &gfx2d1_clk.c },
3359 { TEST_MM_HS(0x09), &gfx3d_clk.c },
3360 { TEST_MM_HS(0x0A), &jpegd_clk.c },
3361 { TEST_MM_HS(0x0B), &vcodec_clk.c },
3362 { TEST_MM_HS(0x0F), &mmfab_clk.c },
3363 { TEST_MM_HS(0x0F), &mmfab_a_clk.c },
3364 { TEST_MM_HS(0x11), &gmem_axi_clk.c },
3365 { TEST_MM_HS(0x12), &ijpeg_axi_clk.c },
3366 { TEST_MM_HS(0x13), &imem_axi_clk.c },
3367 { TEST_MM_HS(0x14), &jpegd_axi_clk.c },
3368 { TEST_MM_HS(0x15), &mdp_axi_clk.c },
Matt Wagantallf63a8892011-06-15 16:44:46 -07003369 { TEST_MM_HS(0x16), &rot_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003370 { TEST_MM_HS(0x17), &vcodec_axi_clk.c },
3371 { TEST_MM_HS(0x18), &vfe_axi_clk.c },
Matt Wagantallf63a8892011-06-15 16:44:46 -07003372 { TEST_MM_HS(0x19), &vpe_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003373 { TEST_MM_HS(0x1A), &mdp_clk.c },
3374 { TEST_MM_HS(0x1B), &rot_clk.c },
3375 { TEST_MM_HS(0x1C), &vpe_clk.c },
3376 { TEST_MM_HS(0x1E), &hdmi_tv_clk.c },
3377 { TEST_MM_HS(0x1F), &mdp_tv_clk.c },
Matt Wagantallf8032602011-06-15 23:01:56 -07003378 { TEST_MM_HS(0x24), &smi_2x_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003379
3380 { TEST_MM_HS2X(0x24), &smi_clk.c },
3381 { TEST_MM_HS2X(0x24), &smi_a_clk.c },
3382
3383 { TEST_LPA(0x0A), &mi2s_osr_clk.c },
3384 { TEST_LPA(0x0B), &mi2s_bit_clk.c },
3385 { TEST_LPA(0x0C), &codec_i2s_mic_osr_clk.c },
3386 { TEST_LPA(0x0D), &codec_i2s_mic_bit_clk.c },
3387 { TEST_LPA(0x0E), &codec_i2s_spkr_osr_clk.c },
3388 { TEST_LPA(0x0F), &codec_i2s_spkr_bit_clk.c },
3389 { TEST_LPA(0x10), &spare_i2s_mic_osr_clk.c },
3390 { TEST_LPA(0x11), &spare_i2s_mic_bit_clk.c },
3391 { TEST_LPA(0x12), &spare_i2s_spkr_osr_clk.c },
3392 { TEST_LPA(0x13), &spare_i2s_spkr_bit_clk.c },
3393 { TEST_LPA(0x14), &pcm_clk.c },
3394
3395 { TEST_SC(0x40), &sc0_m_clk },
3396 { TEST_SC(0x41), &sc1_m_clk },
3397 { TEST_SC(0x42), &l2_m_clk },
3398};
3399
3400static struct measure_sel *find_measure_sel(struct clk *clk)
3401{
3402 int i;
3403
3404 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
3405 if (measure_mux[i].clk == clk)
3406 return &measure_mux[i];
3407 return NULL;
3408}
3409
3410static int measure_clk_set_parent(struct clk *c, struct clk *parent)
3411{
3412 int ret = 0;
3413 u32 clk_sel;
3414 struct measure_sel *p;
3415 struct measure_clk *clk = to_measure_clk(c);
3416 unsigned long flags;
3417
3418 if (!parent)
3419 return -EINVAL;
3420
3421 p = find_measure_sel(parent);
3422 if (!p)
3423 return -EINVAL;
3424
3425 spin_lock_irqsave(&local_clock_reg_lock, flags);
3426
3427 /*
3428 * Program the test vector, measurement period (sample_ticks)
3429 * and scaling factors (multiplier, divider).
3430 */
3431 clk_sel = p->test_vector & TEST_CLK_SEL_MASK;
3432 clk->sample_ticks = 0x10000;
3433 clk->multiplier = 1;
3434 clk->divider = 1;
3435 switch (p->test_vector >> TEST_TYPE_SHIFT) {
3436 case TEST_TYPE_PER_LS:
3437 writel_relaxed(0x4030D00|BVAL(7, 0, clk_sel), CLK_TEST_REG);
3438 break;
3439 case TEST_TYPE_PER_HS:
3440 writel_relaxed(0x4020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
3441 break;
3442 case TEST_TYPE_MM_LS:
3443 writel_relaxed(0x4030D97, CLK_TEST_REG);
3444 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_LS_REG);
3445 break;
3446 case TEST_TYPE_MM_HS2X:
3447 clk->divider = 2;
3448 case TEST_TYPE_MM_HS:
3449 writel_relaxed(0x402B800, CLK_TEST_REG);
3450 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_HS_REG);
3451 break;
3452 case TEST_TYPE_LPA:
3453 writel_relaxed(0x4030D98, CLK_TEST_REG);
3454 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0),
3455 LCC_CLK_LS_DEBUG_CFG_REG);
3456 break;
3457 case TEST_TYPE_SC:
3458 writel_relaxed(0x5020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
3459 clk->sample_ticks = 0x4000;
3460 clk->multiplier = 2;
3461 break;
3462 default:
3463 ret = -EPERM;
3464 }
3465 /* Make sure test vector is set before starting measurements. */
3466 mb();
3467
3468 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3469
3470 return ret;
3471}
3472
3473/* Sample clock for 'ticks' reference clock ticks. */
3474static u32 run_measurement(unsigned ticks)
3475{
3476 /* Stop counters and set the XO4 counter start value. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003477 writel_relaxed(ticks, RINGOSC_TCXO_CTL_REG);
3478
3479 /* Wait for timer to become ready. */
3480 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) != 0)
3481 cpu_relax();
3482
3483 /* Run measurement and wait for completion. */
3484 writel_relaxed(BIT(20)|ticks, RINGOSC_TCXO_CTL_REG);
3485 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) == 0)
3486 cpu_relax();
3487
3488 /* Stop counters. */
3489 writel_relaxed(0x0, RINGOSC_TCXO_CTL_REG);
3490
3491 /* Return measured ticks. */
3492 return readl_relaxed(RINGOSC_STATUS_REG) & BM(24, 0);
3493}
3494
3495/* Perform a hardware rate measurement for a given clock.
3496 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07003497static unsigned long measure_clk_get_rate(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003498{
3499 unsigned long flags;
3500 u32 pdm_reg_backup, ringosc_reg_backup;
3501 u64 raw_count_short, raw_count_full;
3502 struct measure_clk *clk = to_measure_clk(c);
3503 unsigned ret;
3504
3505 spin_lock_irqsave(&local_clock_reg_lock, flags);
3506
3507 /* Enable CXO/4 and RINGOSC branch and root. */
3508 pdm_reg_backup = readl_relaxed(PDM_CLK_NS_REG);
3509 ringosc_reg_backup = readl_relaxed(RINGOSC_NS_REG);
3510 writel_relaxed(0x2898, PDM_CLK_NS_REG);
3511 writel_relaxed(0xA00, RINGOSC_NS_REG);
3512
3513 /*
3514 * The ring oscillator counter will not reset if the measured clock
3515 * is not running. To detect this, run a short measurement before
3516 * the full measurement. If the raw results of the two are the same
3517 * then the clock must be off.
3518 */
3519
3520 /* Run a short measurement. (~1 ms) */
3521 raw_count_short = run_measurement(0x1000);
3522 /* Run a full measurement. (~14 ms) */
3523 raw_count_full = run_measurement(clk->sample_ticks);
3524
3525 writel_relaxed(ringosc_reg_backup, RINGOSC_NS_REG);
3526 writel_relaxed(pdm_reg_backup, PDM_CLK_NS_REG);
3527
3528 /* Return 0 if the clock is off. */
3529 if (raw_count_full == raw_count_short)
3530 ret = 0;
3531 else {
3532 /* Compute rate in Hz. */
3533 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
3534 do_div(raw_count_full,
3535 (((clk->sample_ticks * 10) + 35) * clk->divider));
3536 ret = (raw_count_full * clk->multiplier);
3537 }
3538
3539 /* Route dbg_hs_clk to PLLTEST. 300mV single-ended amplitude. */
3540 writel_relaxed(0x3CF8, PLLTEST_PAD_CFG_REG);
3541 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3542
3543 return ret;
3544}
3545#else /* !CONFIG_DEBUG_FS */
3546static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
3547{
3548 return -EINVAL;
3549}
3550
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07003551static unsigned long measure_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003552{
3553 return 0;
3554}
3555#endif /* CONFIG_DEBUG_FS */
3556
3557static struct clk_ops measure_clk_ops = {
3558 .set_parent = measure_clk_set_parent,
3559 .get_rate = measure_clk_get_rate,
3560 .is_local = local_clk_is_local,
3561};
3562
3563static struct measure_clk measure_clk = {
3564 .c = {
3565 .dbg_name = "measure_clk",
3566 .ops = &measure_clk_ops,
3567 CLK_INIT(measure_clk.c),
3568 },
3569 .multiplier = 1,
3570 .divider = 1,
3571};
3572
3573static struct clk_lookup msm_clocks_8x60[] = {
3574 CLK_LOOKUP("cxo", cxo_clk.c, NULL),
Stephen Boyd3acc9e42011-09-28 16:46:40 -07003575 CLK_LOOKUP("pll4", pll4_clk.c, "pil_qdsp6v3"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003576 CLK_LOOKUP("measure", measure_clk.c, "debug"),
3577
Matt Wagantallb2710b82011-11-16 19:55:17 -08003578 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
3579 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
3580 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
3581 CLK_LOOKUP("bus_a_clk", sfab_a_clk.c, "msm_sys_fab"),
3582 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
3583 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
3584 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
3585 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
3586 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
3587 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
3588 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
3589 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
3590 CLK_LOOKUP("smi_clk", smi_clk.c, "msm_bus"),
3591 CLK_LOOKUP("smi_a_clk", smi_a_clk.c, "msm_bus"),
3592
3593 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003594 CLK_LOOKUP("dfab_clk", dfab_clk.c, NULL),
3595 CLK_LOOKUP("dfab_a_clk", dfab_a_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003596 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
3597 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003598
Matt Wagantall7625a4c2011-11-01 16:17:53 -07003599 CLK_LOOKUP("core_clk", gp0_clk.c, NULL),
3600 CLK_LOOKUP("core_clk", gp1_clk.c, NULL),
3601 CLK_LOOKUP("core_clk", gp2_clk.c, NULL),
Matt Wagantalle2522372011-08-17 14:52:21 -07003602 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, NULL),
3603 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, NULL),
3604 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, "msm_serial_hsl.2"),
3605 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, NULL),
3606 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, NULL),
3607 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
3608 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, NULL),
3609 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, NULL),
3610 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, "msm_serial_hsl.1"),
3611 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, NULL),
3612 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, NULL),
3613 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, "msm_serial_hsl.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003614 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003615 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07003616 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.0"),
3617 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.1"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003618 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, NULL),
3619 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07003620 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, "qup_i2c.4"),
3621 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, "qup_i2c.3"),
3622 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, "qup_i2c.2"),
3623 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "spi_qsd.1"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003624 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, NULL),
Wentao Xu4a053042011-10-03 14:06:34 -04003625 CLK_LOOKUP("gsbi_qup_clk", gsbi12_qup_clk.c, "msm_dsps"),
Matt Wagantallac294852011-08-17 15:44:58 -07003626 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.5"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003627 CLK_LOOKUP("core_clk", pdm_clk.c, NULL),
Wentao Xu4a053042011-10-03 14:06:34 -04003628 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_dsps"),
Matt Wagantallc1205292011-08-11 17:19:31 -07003629 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07003630 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
3631 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
3632 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
3633 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
3634 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07003635 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tsif.0"),
3636 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tsif.1"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003637 CLK_LOOKUP("core_clk", tssc_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003638 CLK_LOOKUP("usb_hs_clk", usb_hs1_xcvr_clk.c, NULL),
3639 CLK_LOOKUP("usb_phy_clk", usb_phy0_clk.c, NULL),
3640 CLK_LOOKUP("usb_fs_clk", usb_fs1_xcvr_clk.c, NULL),
3641 CLK_LOOKUP("usb_fs_sys_clk", usb_fs1_sys_clk.c, NULL),
3642 CLK_LOOKUP("usb_fs_src_clk", usb_fs1_src_clk.c, NULL),
3643 CLK_LOOKUP("usb_fs_clk", usb_fs2_xcvr_clk.c, NULL),
3644 CLK_LOOKUP("usb_fs_sys_clk", usb_fs2_sys_clk.c, NULL),
3645 CLK_LOOKUP("usb_fs_src_clk", usb_fs2_src_clk.c, NULL),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07003646 CLK_LOOKUP("core_clk", ce2_p_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07003647 CLK_LOOKUP("core_clk", ce2_p_clk.c, "qcrypto.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003648 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003649 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, NULL),
Matt Wagantalle2522372011-08-17 14:52:21 -07003650 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "msm_serial_hsl.2"),
Matt Wagantallac294852011-08-17 15:44:58 -07003651 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.0"),
3652 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.1"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003653 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, NULL),
Matt Wagantalle2522372011-08-17 14:52:21 -07003654 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003655 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, "qup_i2c.4"),
3656 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, "qup_i2c.3"),
Matt Wagantalle2522372011-08-17 14:52:21 -07003657 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "msm_serial_hsl.1"),
Matt Wagantallac294852011-08-17 15:44:58 -07003658 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "qup_i2c.2"),
3659 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "spi_qsd.1"),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07003660 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, NULL),
3661 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, NULL),
Matt Wagantalle2522372011-08-17 14:52:21 -07003662 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "msm_serial_hsl.0"),
Matt Wagantallac294852011-08-17 15:44:58 -07003663 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003664 CLK_LOOKUP("ppss_pclk", ppss_p_clk.c, NULL),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07003665 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tsif.0"),
3666 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tsif.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003667 CLK_LOOKUP("usb_fs_pclk", usb_fs1_p_clk.c, NULL),
3668 CLK_LOOKUP("usb_fs_pclk", usb_fs2_p_clk.c, NULL),
3669 CLK_LOOKUP("usb_hs_pclk", usb_hs1_p_clk.c, NULL),
Matt Wagantall37ce3842011-08-17 16:00:36 -07003670 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
3671 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
3672 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
3673 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
3674 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
Matt Wagantall66cd0932011-09-12 19:04:34 -07003675 CLK_LOOKUP("mem_clk", ebi2_2x_clk.c, NULL),
Terence Hampsonb36a38c2011-09-19 19:10:40 -04003676 CLK_LOOKUP("mem_clk", ebi2_clk.c, "msm_ebi2"),
Matt Wagantalle1a86062011-08-18 17:46:10 -07003677 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov.0"),
3678 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov.0"),
3679 CLK_LOOKUP("core_clk", adm1_clk.c, "msm_dmov.1"),
3680 CLK_LOOKUP("iface_clk", adm1_p_clk.c, "msm_dmov.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003681 CLK_LOOKUP("modem_ahb1_pclk", modem_ahb1_p_clk.c, NULL),
3682 CLK_LOOKUP("modem_ahb2_pclk", modem_ahb2_p_clk.c, NULL),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003683 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, NULL),
3684 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, NULL),
3685 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, NULL),
3686 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, NULL),
3687 CLK_LOOKUP("core_clk", amp_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003688 CLK_LOOKUP("cam_clk", cam_clk.c, NULL),
3689 CLK_LOOKUP("csi_clk", csi0_clk.c, NULL),
3690 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_camera_ov7692.0"),
3691 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_camera_ov9726.0"),
3692 CLK_LOOKUP("csi_src_clk", csi_src_clk.c, NULL),
3693 CLK_LOOKUP("dsi_byte_div_clk", dsi_byte_clk.c, NULL),
3694 CLK_LOOKUP("dsi_esc_clk", dsi_esc_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003695 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003696 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003697 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07003698 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003699 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003700 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003701 CLK_LOOKUP("ijpeg_clk", ijpeg_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003702 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003703 CLK_LOOKUP("core_clk", jpegd_clk.c, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003704 CLK_LOOKUP("mdp_clk", mdp_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003705 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003706 CLK_LOOKUP("mdp_vsync_clk", mdp_vsync_clk.c, NULL),
3707 CLK_LOOKUP("pixel_lcdc_clk", pixel_lcdc_clk.c, NULL),
3708 CLK_LOOKUP("pixel_mdp_clk", pixel_mdp_clk.c, NULL),
Matt Wagantallbb90da92011-10-25 15:07:52 -07003709 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003710 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003711 CLK_LOOKUP("tv_enc_clk", tv_enc_clk.c, NULL),
3712 CLK_LOOKUP("tv_dac_clk", tv_dac_clk.c, NULL),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07003713 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003714 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003715 CLK_LOOKUP("mdp_tv_clk", mdp_tv_clk.c, NULL),
3716 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, NULL),
3717 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, NULL),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07003718 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003719 CLK_LOOKUP("vpe_clk", vpe_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003720 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003721 CLK_LOOKUP("csi_vfe_clk", csi0_vfe_clk.c, NULL),
3722 CLK_LOOKUP("csi_vfe_clk", csi1_vfe_clk.c, "msm_camera_ov7692.0"),
3723 CLK_LOOKUP("csi_vfe_clk", csi1_vfe_clk.c, "msm_camera_ov9726.0"),
3724 CLK_LOOKUP("vfe_clk", vfe_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003725 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Matt Wagantall49722712011-08-17 18:50:53 -07003726 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
3727 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003728 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003729 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
3730 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
3731 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
3732 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003733 CLK_LOOKUP("amp_pclk", amp_p_clk.c, NULL),
3734 CLK_LOOKUP("csi_pclk", csi0_p_clk.c, NULL),
3735 CLK_LOOKUP("csi_pclk", csi1_p_clk.c, "msm_camera_ov7692.0"),
3736 CLK_LOOKUP("csi_pclk", csi1_p_clk.c, "msm_camera_ov9726.0"),
3737 CLK_LOOKUP("dsi_m_pclk", dsi_m_p_clk.c, NULL),
3738 CLK_LOOKUP("dsi_s_pclk", dsi_s_p_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003739 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003740 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003741 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07003742 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003743 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003744 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07003745 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
3746 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003747 CLK_LOOKUP("ijpeg_pclk", ijpeg_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003748 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallb86ad262011-10-24 19:50:29 -07003749 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, NULL),
Matt Wagantall9dc01632011-08-17 18:55:04 -07003750 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003751 CLK_LOOKUP("mdp_pclk", mdp_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003752 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Matt Wagantalle604d712011-10-21 15:38:18 -07003753 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07003754 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003755 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003756 CLK_LOOKUP("tv_enc_pclk", tv_enc_p_clk.c, NULL),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07003757 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07003758 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003759 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003760 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003761 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07003762 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003763 CLK_LOOKUP("mi2s_osr_clk", mi2s_osr_clk.c, NULL),
3764 CLK_LOOKUP("mi2s_bit_clk", mi2s_bit_clk.c, NULL),
3765 CLK_LOOKUP("i2s_mic_osr_clk", codec_i2s_mic_osr_clk.c, NULL),
3766 CLK_LOOKUP("i2s_mic_bit_clk", codec_i2s_mic_bit_clk.c, NULL),
3767 CLK_LOOKUP("i2s_mic_osr_clk", spare_i2s_mic_osr_clk.c, NULL),
3768 CLK_LOOKUP("i2s_mic_bit_clk", spare_i2s_mic_bit_clk.c, NULL),
3769 CLK_LOOKUP("i2s_spkr_osr_clk", codec_i2s_spkr_osr_clk.c, NULL),
3770 CLK_LOOKUP("i2s_spkr_bit_clk", codec_i2s_spkr_bit_clk.c, NULL),
3771 CLK_LOOKUP("i2s_spkr_osr_clk", spare_i2s_spkr_osr_clk.c, NULL),
3772 CLK_LOOKUP("i2s_spkr_bit_clk", spare_i2s_spkr_bit_clk.c, NULL),
3773 CLK_LOOKUP("pcm_clk", pcm_clk.c, NULL),
Matt Wagantalle604d712011-10-21 15:38:18 -07003774 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
3775 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
3776 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
3777 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
3778 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
3779 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "msm_iommu.7"),
3780 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "msm_iommu.8"),
3781 CLK_LOOKUP("core_clk", gfx3d_clk.c, "msm_iommu.9"),
3782 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "msm_iommu.10"),
3783 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "msm_iommu.11"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003784
3785 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
3786 CLK_LOOKUP("dfab_usb_hs_clk", dfab_usb_hs_clk.c, NULL),
Matt Wagantall37ce3842011-08-17 16:00:36 -07003787 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
3788 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
3789 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
3790 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
3791 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
Stephen Boydef5d1c42011-12-15 20:47:14 -08003792 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003793
Matt Wagantalle1a86062011-08-18 17:46:10 -07003794 CLK_LOOKUP("mem_clk", ebi1_adm0_clk.c, "msm_dmov.0"),
3795 CLK_LOOKUP("mem_clk", ebi1_adm1_clk.c, "msm_dmov.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003796
3797 CLK_LOOKUP("sc0_mclk", sc0_m_clk, NULL),
3798 CLK_LOOKUP("sc1_mclk", sc1_m_clk, NULL),
3799 CLK_LOOKUP("l2_mclk", l2_m_clk, NULL),
3800};
3801
3802/*
3803 * Miscellaneous clock register initializations
3804 */
3805
3806/* Read, modify, then write-back a register. */
3807static void __init rmwreg(uint32_t val, void *reg, uint32_t mask)
3808{
3809 uint32_t regval = readl_relaxed(reg);
3810 regval &= ~mask;
3811 regval |= val;
3812 writel_relaxed(regval, reg);
3813}
3814
3815static void __init reg_init(void)
3816{
3817 /* Setup MM_PLL2 (PLL3), but turn it off. Rate set by set_rate_tv(). */
3818 rmwreg(0, MM_PLL2_MODE_REG, BIT(0)); /* Disable output */
3819 /* Set ref, bypass, assert reset, disable output, disable test mode */
3820 writel_relaxed(0, MM_PLL2_MODE_REG); /* PXO */
3821 writel_relaxed(0x00800000, MM_PLL2_CONFIG_REG); /* Enable main out. */
3822
3823 /* The clock driver doesn't use SC1's voting register to control
3824 * HW-voteable clocks. Clear its bits so that disabling bits in the
3825 * SC0 register will cause the corresponding clocks to be disabled. */
3826 rmwreg(BIT(12)|BIT(11), SC0_U_CLK_BRANCH_ENA_VOTE_REG, BM(12, 11));
3827 writel_relaxed(BIT(12)|BIT(11), SC1_U_CLK_BRANCH_ENA_VOTE_REG);
3828 /* Let sc_aclk and sc_clk halt when both Scorpions are collapsed. */
3829 writel_relaxed(BIT(12)|BIT(11), SC0_U_CLK_SLEEP_ENA_VOTE_REG);
3830 writel_relaxed(BIT(12)|BIT(11), SC1_U_CLK_SLEEP_ENA_VOTE_REG);
3831
3832 /* Deassert MM SW_RESET_ALL signal. */
3833 writel_relaxed(0, SW_RESET_ALL_REG);
3834
3835 /* Initialize MM AHB registers: Enable the FPB clock and disable HW
3836 * gating for all clocks. Also set VFE_AHB's FORCE_CORE_ON bit to
3837 * prevent its memory from being collapsed when the clock is halted.
3838 * The sleep and wake-up delays are set to safe values. */
Matt Wagantall30011d22011-07-25 20:32:04 -07003839 rmwreg(0x00000003, AHB_EN_REG, 0x6C000003);
3840 writel_relaxed(0x000007F9, AHB_EN2_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003841
3842 /* Deassert all locally-owned MM AHB resets. */
3843 rmwreg(0, SW_RESET_AHB_REG, 0xFFF7DFFF);
3844
3845 /* Initialize MM AXI registers: Enable HW gating for all clocks that
3846 * support it. Also set FORCE_CORE_ON bits, and any sleep and wake-up
3847 * delays to safe values. */
Matt Wagantall30011d22011-07-25 20:32:04 -07003848 rmwreg(0x100207F9, MAXI_EN_REG, 0x1803FFFF);
3849 rmwreg(0x7027FCFF, MAXI_EN2_REG, 0x7A3FFFFF);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003850 writel_relaxed(0x3FE7FCFF, MAXI_EN3_REG);
3851 writel_relaxed(0x000001D8, SAXI_EN_REG);
3852
3853 /* Initialize MM CC registers: Set MM FORCE_CORE_ON bits so that core
3854 * memories retain state even when not clocked. Also, set sleep and
3855 * wake-up delays to safe values. */
Matt Wagantall30011d22011-07-25 20:32:04 -07003856 rmwreg(0x00000000, CSI_CC_REG, 0x00000018);
3857 rmwreg(0x00000400, MISC_CC_REG, 0x017C0400);
3858 rmwreg(0x000007FD, MISC_CC2_REG, 0x70C2E7FF);
3859 rmwreg(0x80FF0000, GFX2D0_CC_REG, 0xE0FF0010);
3860 rmwreg(0x80FF0000, GFX2D1_CC_REG, 0xE0FF0010);
3861 rmwreg(0x80FF0000, GFX3D_CC_REG, 0xE0FF0010);
3862 rmwreg(0x80FF0000, IJPEG_CC_REG, 0xE0FF0018);
3863 rmwreg(0x80FF0000, JPEGD_CC_REG, 0xE0FF0018);
3864 rmwreg(0x80FF0000, MDP_CC_REG, 0xE1FF0010);
3865 rmwreg(0x80FF0000, PIXEL_CC_REG, 0xE1FF0010);
3866 rmwreg(0x000004FF, PIXEL_CC2_REG, 0x000007FF);
3867 rmwreg(0x80FF0000, ROT_CC_REG, 0xE0FF0010);
3868 rmwreg(0x80FF0000, TV_CC_REG, 0xE1FFC010);
3869 rmwreg(0x000004FF, TV_CC2_REG, 0x000027FF);
3870 rmwreg(0xC0FF0000, VCODEC_CC_REG, 0xE0FF0010);
3871 rmwreg(0x80FF0000, VFE_CC_REG, 0xE0FFC010);
3872 rmwreg(0x80FF0000, VPE_CC_REG, 0xE0FF0010);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003873
3874 /* De-assert MM AXI resets to all hardware blocks. */
3875 writel_relaxed(0, SW_RESET_AXI_REG);
3876
3877 /* Deassert all MM core resets. */
3878 writel_relaxed(0, SW_RESET_CORE_REG);
3879
3880 /* Reset 3D core once more, with its clock enabled. This can
3881 * eventually be done as part of the GDFS footswitch driver. */
3882 clk_set_rate(&gfx3d_clk.c, 27000000);
3883 clk_enable(&gfx3d_clk.c);
3884 writel_relaxed(BIT(12), SW_RESET_CORE_REG);
3885 mb();
3886 udelay(5);
3887 writel_relaxed(0, SW_RESET_CORE_REG);
3888 /* Make sure reset is de-asserted before clock is disabled. */
3889 mb();
3890 clk_disable(&gfx3d_clk.c);
3891
3892 /* Enable TSSC and PDM PXO sources. */
3893 writel_relaxed(BIT(11), TSSC_CLK_CTL_REG);
3894 writel_relaxed(BIT(15), PDM_CLK_NS_REG);
3895 /* Set the dsi_byte_clk src to the DSI PHY PLL,
3896 * dsi_esc_clk to PXO/2, and the hdmi_app_clk src to PXO */
3897 rmwreg(0x400001, MISC_CC2_REG, 0x424003);
3898}
3899
3900/* Local clock driver initialization. */
Stephen Boydbb600ae2011-08-02 20:11:40 -07003901static void __init msm8660_clock_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003902{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003903 xo_pxo = msm_xo_get(MSM_XO_PXO, "clock-8x60");
3904 if (IS_ERR(xo_pxo)) {
3905 pr_err("%s: msm_xo_get(PXO) failed.\n", __func__);
3906 BUG();
3907 }
Matt Wagantalled90b002011-12-12 21:22:43 -08003908 xo_cxo = msm_xo_get(MSM_XO_CXO, "clock-8x60");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003909 if (IS_ERR(xo_cxo)) {
3910 pr_err("%s: msm_xo_get(CXO) failed.\n", __func__);
3911 BUG();
3912 }
3913
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003914 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003915 /* Initialize clock registers. */
3916 reg_init();
3917
3918 /* Initialize rates for clocks that only support one. */
3919 clk_set_rate(&pdm_clk.c, 27000000);
3920 clk_set_rate(&prng_clk.c, 64000000);
3921 clk_set_rate(&mdp_vsync_clk.c, 27000000);
3922 clk_set_rate(&tsif_ref_clk.c, 105000);
3923 clk_set_rate(&tssc_clk.c, 27000000);
3924 clk_set_rate(&usb_hs1_xcvr_clk.c, 60000000);
3925 clk_set_rate(&usb_fs1_src_clk.c, 60000000);
3926 clk_set_rate(&usb_fs2_src_clk.c, 60000000);
3927
3928 /* The halt status bits for PDM and TSSC may be incorrect at boot.
3929 * Toggle these clocks on and off to refresh them. */
Matt Wagantall0625ea02011-07-13 18:51:56 -07003930 rcg_clk_enable(&pdm_clk.c);
3931 rcg_clk_disable(&pdm_clk.c);
3932 rcg_clk_enable(&tssc_clk.c);
3933 rcg_clk_disable(&tssc_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003934}
3935
Stephen Boydbb600ae2011-08-02 20:11:40 -07003936static int __init msm8660_clock_late_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003937{
3938 int rc;
3939
3940 /* Vote for MMFPB to be at least 64MHz when an Apps CPU is active. */
3941 struct clk *mmfpb_a_clk = clk_get(NULL, "mmfpb_a_clk");
3942 if (WARN(IS_ERR(mmfpb_a_clk), "mmfpb_a_clk not found (%ld)\n",
3943 PTR_ERR(mmfpb_a_clk)))
3944 return PTR_ERR(mmfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08003945 rc = clk_set_rate(mmfpb_a_clk, 64000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003946 if (WARN(rc, "mmfpb_a_clk rate was not set (%d)\n", rc))
3947 return rc;
3948 rc = clk_enable(mmfpb_a_clk);
3949 if (WARN(rc, "mmfpb_a_clk not enabled (%d)\n", rc))
3950 return rc;
3951
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003952 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003953}
Stephen Boydbb600ae2011-08-02 20:11:40 -07003954
3955struct clock_init_data msm8x60_clock_init_data __initdata = {
3956 .table = msm_clocks_8x60,
3957 .size = ARRAY_SIZE(msm_clocks_8x60),
3958 .init = msm8660_clock_init,
3959 .late_init = msm8660_clock_late_init,
3960};