blob: db30b5bcef610d87022f25365a0c7a2e1a42249b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/x86-64/kernel/setup.c
3 *
4 * Copyright (C) 1995 Linus Torvalds
5 *
6 * Nov 2001 Dave Jones <davej@suse.de>
7 * Forked from i386 setup code.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 */
9
10/*
11 * This file handles the architecture-dependent parts of initialization
12 */
13
14#include <linux/errno.h>
15#include <linux/sched.h>
16#include <linux/kernel.h>
17#include <linux/mm.h>
18#include <linux/stddef.h>
19#include <linux/unistd.h>
20#include <linux/ptrace.h>
21#include <linux/slab.h>
22#include <linux/user.h>
23#include <linux/a.out.h>
Jon Smirl894673e2006-07-10 04:44:13 -070024#include <linux/screen_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/ioport.h>
26#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/init.h>
28#include <linux/initrd.h>
29#include <linux/highmem.h>
30#include <linux/bootmem.h>
31#include <linux/module.h>
32#include <asm/processor.h>
33#include <linux/console.h>
34#include <linux/seq_file.h>
Vivek Goyalaac04b32006-01-09 20:51:47 -080035#include <linux/crash_dump.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/root_dev.h>
37#include <linux/pci.h>
38#include <linux/acpi.h>
39#include <linux/kallsyms.h>
40#include <linux/edd.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070041#include <linux/mmzone.h>
Eric W. Biederman5f5609d2005-06-25 14:58:04 -070042#include <linux/kexec.h>
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -080043#include <linux/cpufreq.h>
Andi Kleene9928672006-01-11 22:43:33 +010044#include <linux/dmi.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010045#include <linux/dma-mapping.h>
Andi Kleen681558f2006-03-25 16:29:46 +010046#include <linux/ctype.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/mtrr.h>
49#include <asm/uaccess.h>
50#include <asm/system.h>
51#include <asm/io.h>
52#include <asm/smp.h>
53#include <asm/msr.h>
54#include <asm/desc.h>
55#include <video/edid.h>
56#include <asm/e820.h>
57#include <asm/dma.h>
58#include <asm/mpspec.h>
59#include <asm/mmu_context.h>
60#include <asm/bootsetup.h>
61#include <asm/proto.h>
62#include <asm/setup.h>
63#include <asm/mach_apic.h>
64#include <asm/numa.h>
Andi Kleen2bc04142005-11-05 17:25:53 +010065#include <asm/sections.h>
Andi Kleenf2d3efe2006-03-25 16:30:22 +010066#include <asm/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68/*
69 * Machine setup..
70 */
71
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070072struct cpuinfo_x86 boot_cpu_data __read_mostly;
Andi Kleen2ee60e172006-06-26 13:59:44 +020073EXPORT_SYMBOL(boot_cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75unsigned long mmu_cr4_features;
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/* Boot loader ID as an integer, for the benefit of proc_dointvec */
78int bootloader_type;
79
80unsigned long saved_video_mode;
81
Andi Kleenf039b752007-05-02 19:27:12 +020082int force_mwait __cpuinitdata;
83
Andi Kleenf2d3efe2006-03-25 16:30:22 +010084/*
85 * Early DMI memory
86 */
87int dmi_alloc_index;
88char dmi_alloc_data[DMI_MAX_DATA];
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090/*
91 * Setup options
92 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070093struct screen_info screen_info;
Andi Kleen2ee60e172006-06-26 13:59:44 +020094EXPORT_SYMBOL(screen_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095struct sys_desc_table_struct {
96 unsigned short length;
97 unsigned char table[0];
98};
99
100struct edid_info edid_info;
Antonino A. Daplasba707102006-06-26 00:26:37 -0700101EXPORT_SYMBOL_GPL(edid_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103extern int root_mountflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Alon Bar-Levadf48852007-02-12 00:54:25 -0800105char __initdata command_line[COMMAND_LINE_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107struct resource standard_io_resources[] = {
108 { .name = "dma1", .start = 0x00, .end = 0x1f,
109 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
110 { .name = "pic1", .start = 0x20, .end = 0x21,
111 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
112 { .name = "timer0", .start = 0x40, .end = 0x43,
113 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
114 { .name = "timer1", .start = 0x50, .end = 0x53,
115 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
116 { .name = "keyboard", .start = 0x60, .end = 0x6f,
117 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
118 { .name = "dma page reg", .start = 0x80, .end = 0x8f,
119 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
120 { .name = "pic2", .start = 0xa0, .end = 0xa1,
121 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
122 { .name = "dma2", .start = 0xc0, .end = 0xdf,
123 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
124 { .name = "fpu", .start = 0xf0, .end = 0xff,
125 .flags = IORESOURCE_BUSY | IORESOURCE_IO }
126};
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128#define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
129
130struct resource data_resource = {
131 .name = "Kernel data",
132 .start = 0,
133 .end = 0,
134 .flags = IORESOURCE_RAM,
135};
136struct resource code_resource = {
137 .name = "Kernel code",
138 .start = 0,
139 .end = 0,
140 .flags = IORESOURCE_RAM,
141};
142
Vivek Goyalaac04b32006-01-09 20:51:47 -0800143#ifdef CONFIG_PROC_VMCORE
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200144/* elfcorehdr= specifies the location of elf core header
145 * stored by the crashed kernel. This option will be passed
146 * by kexec loader to the capture kernel.
147 */
148static int __init setup_elfcorehdr(char *arg)
149{
150 char *end;
151 if (!arg)
152 return -EINVAL;
153 elfcorehdr_addr = memparse(arg, &end);
154 return end > arg ? 0 : -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155}
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200156early_param("elfcorehdr", setup_elfcorehdr);
157#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Matt Tolentino2b976902005-06-23 00:08:06 -0700159#ifndef CONFIG_NUMA
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700160static void __init
161contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162{
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700163 unsigned long bootmap_size, bootmap;
164
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700165 bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
166 bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
167 if (bootmap == -1L)
168 panic("Cannot find bootmem map of size %ld\n",bootmap_size);
169 bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
Mel Gorman5cb248a2006-09-27 01:49:52 -0700170 e820_register_active_regions(0, start_pfn, end_pfn);
171 free_bootmem_with_active_regions(0, end_pfn);
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700172 reserve_bootmem(bootmap, bootmap_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173}
174#endif
175
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176#if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
177struct edd edd;
178#ifdef CONFIG_EDD_MODULE
179EXPORT_SYMBOL(edd);
180#endif
181/**
182 * copy_edd() - Copy the BIOS EDD information
183 * from boot_params into a safe place.
184 *
185 */
186static inline void copy_edd(void)
187{
188 memcpy(edd.mbr_signature, EDD_MBR_SIGNATURE, sizeof(edd.mbr_signature));
189 memcpy(edd.edd_info, EDD_BUF, sizeof(edd.edd_info));
190 edd.mbr_signature_nr = EDD_MBR_SIG_NR;
191 edd.edd_info_nr = EDD_NR;
192}
193#else
194static inline void copy_edd(void)
195{
196}
197#endif
198
199#define EBDA_ADDR_POINTER 0x40E
Andi Kleenac71d122006-05-08 15:17:28 +0200200
201unsigned __initdata ebda_addr;
202unsigned __initdata ebda_size;
203
204static void discover_ebda(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205{
Andi Kleenac71d122006-05-08 15:17:28 +0200206 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 * there is a real-mode segmented pointer pointing to the
208 * 4K EBDA area at 0x40E
209 */
Vivek Goyalbdb96a62007-05-02 19:27:07 +0200210 ebda_addr = *(unsigned short *)__va(EBDA_ADDR_POINTER);
Andi Kleenac71d122006-05-08 15:17:28 +0200211 ebda_addr <<= 4;
212
Vivek Goyalbdb96a62007-05-02 19:27:07 +0200213 ebda_size = *(unsigned short *)__va(ebda_addr);
Andi Kleenac71d122006-05-08 15:17:28 +0200214
215 /* Round EBDA up to pages */
216 if (ebda_size == 0)
217 ebda_size = 1;
218 ebda_size <<= 10;
219 ebda_size = round_up(ebda_size + (ebda_addr & ~PAGE_MASK), PAGE_SIZE);
220 if (ebda_size > 64*1024)
221 ebda_size = 64*1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222}
223
224void __init setup_arch(char **cmdline_p)
225{
Alon Bar-Levadf48852007-02-12 00:54:25 -0800226 printk(KERN_INFO "Command line: %s\n", boot_command_line);
Andi Kleen43c85c92006-09-26 10:52:32 +0200227
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 ROOT_DEV = old_decode_dev(ORIG_ROOT_DEV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 screen_info = SCREEN_INFO;
230 edid_info = EDID_INFO;
231 saved_video_mode = SAVED_VIDEO_MODE;
232 bootloader_type = LOADER_TYPE;
233
234#ifdef CONFIG_BLK_DEV_RAM
235 rd_image_start = RAMDISK_FLAGS & RAMDISK_IMAGE_START_MASK;
236 rd_prompt = ((RAMDISK_FLAGS & RAMDISK_PROMPT_FLAG) != 0);
237 rd_doload = ((RAMDISK_FLAGS & RAMDISK_LOAD_FLAG) != 0);
238#endif
239 setup_memory_region();
240 copy_edd();
241
242 if (!MOUNT_ROOT_RDONLY)
243 root_mountflags &= ~MS_RDONLY;
244 init_mm.start_code = (unsigned long) &_text;
245 init_mm.end_code = (unsigned long) &_etext;
246 init_mm.end_data = (unsigned long) &_edata;
247 init_mm.brk = (unsigned long) &_end;
Vivek Goyal0dbf7022007-05-02 19:27:07 +0200248 init_mm.pgd = __va(__pa_symbol(&init_level4_pgt));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249
Vivek Goyal0dbf7022007-05-02 19:27:07 +0200250 code_resource.start = __pa_symbol(&_text);
251 code_resource.end = __pa_symbol(&_etext)-1;
252 data_resource.start = __pa_symbol(&_etext);
253 data_resource.end = __pa_symbol(&_edata)-1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 early_identify_cpu(&boot_cpu_data);
256
Alon Bar-Levadf48852007-02-12 00:54:25 -0800257 strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200258 *cmdline_p = command_line;
259
260 parse_early_param();
261
262 finish_e820_parsing();
Andi Kleen9ca33eb2006-09-26 10:52:32 +0200263
Mel Gorman5cb248a2006-09-27 01:49:52 -0700264 e820_register_active_regions(0, 0, -1UL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 /*
266 * partially used pages are not usable - thus
267 * we are rounding upwards:
268 */
269 end_pfn = e820_end_of_ram();
Jan Beulichcaff0712006-09-26 10:52:31 +0200270 num_physpages = end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
272 check_efer();
273
Andi Kleenac71d122006-05-08 15:17:28 +0200274 discover_ebda();
275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
277
Andi Kleenf2d3efe2006-03-25 16:30:22 +0100278 dmi_scan_machine();
279
Len Brown888ba6c2005-08-24 12:07:20 -0400280#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 /*
282 * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
283 * Call this early for SRAT node setup.
284 */
285 acpi_boot_table_init();
286#endif
287
Jan Beulichcaff0712006-09-26 10:52:31 +0200288 /* How many end-of-memory variables you have, grandma! */
289 max_low_pfn = end_pfn;
290 max_pfn = end_pfn;
291 high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
292
Mel Gorman5cb248a2006-09-27 01:49:52 -0700293 /* Remove active ranges so rediscovery with NUMA-awareness happens */
294 remove_all_active_ranges();
295
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296#ifdef CONFIG_ACPI_NUMA
297 /*
298 * Parse SRAT to discover nodes.
299 */
300 acpi_numa_init();
301#endif
302
Matt Tolentino2b976902005-06-23 00:08:06 -0700303#ifdef CONFIG_NUMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 numa_initmem_init(0, end_pfn);
305#else
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700306 contig_initmem_init(0, end_pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307#endif
308
309 /* Reserve direct mapping */
310 reserve_bootmem_generic(table_start << PAGE_SHIFT,
311 (table_end - table_start) << PAGE_SHIFT);
312
313 /* reserve kernel */
Andi Kleenceee8822006-08-30 19:37:12 +0200314 reserve_bootmem_generic(__pa_symbol(&_text),
315 __pa_symbol(&_end) - __pa_symbol(&_text));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317 /*
318 * reserve physical page 0 - it's a special BIOS page on many boxes,
319 * enabling clean reboots, SMP operation, laptop functions.
320 */
321 reserve_bootmem_generic(0, PAGE_SIZE);
322
323 /* reserve ebda region */
Andi Kleenac71d122006-05-08 15:17:28 +0200324 if (ebda_addr)
325 reserve_bootmem_generic(ebda_addr, ebda_size);
Amul Shah076422d2007-02-13 13:26:19 +0100326#ifdef CONFIG_NUMA
327 /* reserve nodemap region */
328 if (nodemap_addr)
329 reserve_bootmem_generic(nodemap_addr, nodemap_size);
330#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
332#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 /* Reserve SMP trampoline */
Vivek Goyal90b1c202007-05-02 19:27:07 +0200334 reserve_bootmem_generic(SMP_TRAMPOLINE_BASE, 2*PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335#endif
336
337#ifdef CONFIG_ACPI_SLEEP
338 /*
339 * Reserve low memory region for sleep support.
340 */
341 acpi_reserve_bootmem();
342#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 /*
344 * Find and reserve possible boot-time SMP configuration:
345 */
346 find_smp_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347#ifdef CONFIG_BLK_DEV_INITRD
348 if (LOADER_TYPE && INITRD_START) {
349 if (INITRD_START + INITRD_SIZE <= (end_pfn << PAGE_SHIFT)) {
350 reserve_bootmem_generic(INITRD_START, INITRD_SIZE);
Henry Nestler19e5d9c2006-12-06 20:37:45 -0800351 initrd_start = INITRD_START + PAGE_OFFSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 initrd_end = initrd_start+INITRD_SIZE;
353 }
354 else {
355 printk(KERN_ERR "initrd extends beyond end of memory "
356 "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
357 (unsigned long)(INITRD_START + INITRD_SIZE),
358 (unsigned long)(end_pfn << PAGE_SHIFT));
359 initrd_start = 0;
360 }
361 }
362#endif
Eric W. Biederman5f5609d2005-06-25 14:58:04 -0700363#ifdef CONFIG_KEXEC
364 if (crashk_res.start != crashk_res.end) {
Amul Shah00212fe2006-06-25 05:49:31 -0700365 reserve_bootmem_generic(crashk_res.start,
Eric W. Biederman5f5609d2005-06-25 14:58:04 -0700366 crashk_res.end - crashk_res.start + 1);
367 }
368#endif
Eric W. Biederman0d317fb2005-08-06 13:47:36 -0600369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 paging_init();
371
Andi Kleenf157cbb2006-09-26 10:52:41 +0200372#ifdef CONFIG_PCI
Andi Kleendfa46982006-09-26 10:52:30 +0200373 early_quirks();
Andi Kleenf157cbb2006-09-26 10:52:41 +0200374#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
Ashok Raj51f62e12006-03-25 16:29:28 +0100376 /*
377 * set this early, so we dont allocate cpu0
378 * if MADT list doesnt list BSP first
379 * mpparse.c/MP_processor_info() allocates logical cpu numbers.
380 */
381 cpu_set(0, cpu_present_map);
Len Brown888ba6c2005-08-24 12:07:20 -0400382#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 /*
384 * Read APIC and some other early information from ACPI tables.
385 */
386 acpi_boot_init();
387#endif
388
Ravikiran Thirumalai05b3cbd2006-01-11 22:45:36 +0100389 init_cpu_to_node();
390
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 /*
392 * get boot-time SMP configuration:
393 */
394 if (smp_found_config)
395 get_smp_config();
396 init_apic_mappings();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
398 /*
Andi Kleenfc986db2007-02-13 13:26:24 +0100399 * We trust e820 completely. No explicit ROM probing in memory.
400 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 e820_reserve_resources();
Rafael J. Wysockie8eff5a2006-09-25 23:32:46 -0700402 e820_mark_nosave_regions();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 {
405 unsigned i;
406 /* request I/O space for devices used on all i[345]86 PCs */
Andi Kleen9d0ef4f2006-09-30 01:47:55 +0200407 for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 request_resource(&ioport_resource, &standard_io_resources[i]);
409 }
410
Andi Kleena1e97782005-04-16 15:25:12 -0700411 e820_setup_gap();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413#ifdef CONFIG_VT
414#if defined(CONFIG_VGA_CONSOLE)
415 conswitchp = &vga_con;
416#elif defined(CONFIG_DUMMY_CONSOLE)
417 conswitchp = &dummy_con;
418#endif
419#endif
420}
421
Ashok Raje6982c62005-06-25 14:54:58 -0700422static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423{
424 unsigned int *v;
425
Andi Kleenebfcaa92005-04-16 15:25:18 -0700426 if (c->extended_cpuid_level < 0x80000004)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 return 0;
428
429 v = (unsigned int *) c->x86_model_id;
430 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
431 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
432 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
433 c->x86_model_id[48] = 0;
434 return 1;
435}
436
437
Ashok Raje6982c62005-06-25 14:54:58 -0700438static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439{
440 unsigned int n, dummy, eax, ebx, ecx, edx;
441
Andi Kleenebfcaa92005-04-16 15:25:18 -0700442 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
444 if (n >= 0x80000005) {
445 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
446 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
447 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
448 c->x86_cache_size=(ecx>>24)+(edx>>24);
449 /* On K8 L1 TLB is inclusive, so don't count it */
450 c->x86_tlbsize = 0;
451 }
452
453 if (n >= 0x80000006) {
454 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
455 ecx = cpuid_ecx(0x80000006);
456 c->x86_cache_size = ecx >> 16;
457 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
458
459 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
460 c->x86_cache_size, ecx & 0xFF);
461 }
462
463 if (n >= 0x80000007)
464 cpuid(0x80000007, &dummy, &dummy, &dummy, &c->x86_power);
465 if (n >= 0x80000008) {
466 cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
467 c->x86_virt_bits = (eax >> 8) & 0xff;
468 c->x86_phys_bits = eax & 0xff;
469 }
470}
471
Andi Kleen3f098c22005-09-12 18:49:24 +0200472#ifdef CONFIG_NUMA
473static int nearby_node(int apicid)
474{
475 int i;
476 for (i = apicid - 1; i >= 0; i--) {
477 int node = apicid_to_node[i];
478 if (node != NUMA_NO_NODE && node_online(node))
479 return node;
480 }
481 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
482 int node = apicid_to_node[i];
483 if (node != NUMA_NO_NODE && node_online(node))
484 return node;
485 }
486 return first_node(node_online_map); /* Shouldn't happen */
487}
488#endif
489
Andi Kleen63518642005-04-16 15:25:16 -0700490/*
491 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
492 * Assumes number of cores is a power of two.
493 */
494static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
495{
496#ifdef CONFIG_SMP
Andi Kleenb41e2932005-05-20 14:27:55 -0700497 unsigned bits;
Andi Kleen3f098c22005-09-12 18:49:24 +0200498#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200499 int cpu = smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200500 int node = 0;
Ravikiran G Thirumalai60c1bc82006-03-25 16:30:04 +0100501 unsigned apicid = hard_smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200502#endif
Andi Kleenfaee9a52006-06-26 13:56:10 +0200503 unsigned ecx = cpuid_ecx(0x80000008);
Andi Kleenb41e2932005-05-20 14:27:55 -0700504
Andi Kleenfaee9a52006-06-26 13:56:10 +0200505 c->x86_max_cores = (ecx & 0xff) + 1;
506
507 /* CPU telling us the core id bits shift? */
508 bits = (ecx >> 12) & 0xF;
509
510 /* Otherwise recompute */
511 if (bits == 0) {
512 while ((1 << bits) < c->x86_max_cores)
513 bits++;
514 }
Andi Kleenb41e2932005-05-20 14:27:55 -0700515
516 /* Low order bits define the core id (index of core in socket) */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200517 c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
Andi Kleenb41e2932005-05-20 14:27:55 -0700518 /* Convert the APIC ID into the socket ID */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200519 c->phys_proc_id = phys_pkg_id(bits);
Andi Kleen63518642005-04-16 15:25:16 -0700520
521#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200522 node = c->phys_proc_id;
Andi Kleen3f098c22005-09-12 18:49:24 +0200523 if (apicid_to_node[apicid] != NUMA_NO_NODE)
524 node = apicid_to_node[apicid];
525 if (!node_online(node)) {
526 /* Two possibilities here:
527 - The CPU is missing memory and no node was created.
528 In that case try picking one from a nearby CPU
529 - The APIC IDs differ from the HyperTransport node IDs
530 which the K8 northbridge parsing fills in.
531 Assume they are all increased by a constant offset,
532 but in the same order as the HT nodeids.
533 If that doesn't result in a usable node fall back to the
534 path for the previous case. */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200535 int ht_nodeid = apicid - (cpu_data[0].phys_proc_id << bits);
Andi Kleen3f098c22005-09-12 18:49:24 +0200536 if (ht_nodeid >= 0 &&
537 apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
538 node = apicid_to_node[ht_nodeid];
539 /* Pick a nearby node */
540 if (!node_online(node))
541 node = nearby_node(apicid);
542 }
Andi Kleen69d81fc2005-11-05 17:25:53 +0100543 numa_set_node(cpu, node);
Andi Kleena1586082005-05-16 21:53:21 -0700544
Rohit Sethe42f9432006-06-26 13:59:14 +0200545 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleen3f098c22005-09-12 18:49:24 +0200546#endif
Andi Kleen63518642005-04-16 15:25:16 -0700547#endif
548}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
Magnus Dammed775042006-09-26 10:52:36 +0200550static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551{
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100552 unsigned level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700554#ifdef CONFIG_SMP
555 unsigned long value;
556
Andi Kleen7d318d72005-09-29 22:05:55 +0200557 /*
558 * Disable TLB flush filter by setting HWCR.FFDIS on K8
559 * bit 6 of msr C001_0015
560 *
561 * Errata 63 for SH-B3 steppings
562 * Errata 122 for all steppings (F+ have it disabled by default)
563 */
564 if (c->x86 == 15) {
565 rdmsrl(MSR_K8_HWCR, value);
566 value |= 1 << 6;
567 wrmsrl(MSR_K8_HWCR, value);
568 }
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700569#endif
570
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
572 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
573 clear_bit(0*32+31, &c->x86_capability);
574
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100575 /* On C+ stepping K8 rep microcode works well for copy/memset */
576 level = cpuid_eax(1);
577 if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58))
578 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
579
Andi Kleen18bd0572006-04-20 02:36:45 +0200580 /* Enable workaround for FXSAVE leak */
581 if (c->x86 >= 6)
582 set_bit(X86_FEATURE_FXSAVE_LEAK, &c->x86_capability);
583
Rohit Sethe42f9432006-06-26 13:59:14 +0200584 level = get_model_name(c);
585 if (!level) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 switch (c->x86) {
587 case 15:
588 /* Should distinguish Models here, but this is only
589 a fallback anyways. */
590 strcpy(c->x86_model_id, "Hammer");
591 break;
592 }
593 }
594 display_cacheinfo(c);
595
Andi Kleen130951c2006-01-11 22:42:02 +0100596 /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
597 if (c->x86_power & (1<<8))
598 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
599
Andi Kleenfaee9a52006-06-26 13:56:10 +0200600 /* Multi core CPU? */
601 if (c->extended_cpuid_level >= 0x80000008)
Andi Kleen63518642005-04-16 15:25:16 -0700602 amd_detect_cmp(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
Andi Kleen240cd6a2006-06-26 13:56:13 +0200604 /* Fix cpuid4 emulation for more */
605 num_cache_leaves = 3;
Andi Kleen20493362006-09-26 10:52:41 +0200606
Andi Kleen61677962006-12-07 02:14:12 +0100607 /* RDTSC can be speculated around */
608 clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
Andi Kleenf039b752007-05-02 19:27:12 +0200609
610 /* Family 10 doesn't support C states in MWAIT so don't use it */
611 if (c->x86 == 0x10 && !force_mwait)
612 clear_bit(X86_FEATURE_MWAIT, &c->x86_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613}
614
Ashok Raje6982c62005-06-25 14:54:58 -0700615static void __cpuinit detect_ht(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616{
617#ifdef CONFIG_SMP
618 u32 eax, ebx, ecx, edx;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100619 int index_msb, core_bits;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100620
621 cpuid(1, &eax, &ebx, &ecx, &edx);
622
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100623
Rohit Sethe42f9432006-06-26 13:59:14 +0200624 if (!cpu_has(c, X86_FEATURE_HT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 return;
Rohit Sethe42f9432006-06-26 13:59:14 +0200626 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
627 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 smp_num_siblings = (ebx & 0xff0000) >> 16;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100630
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 if (smp_num_siblings == 1) {
632 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100633 } else if (smp_num_siblings > 1 ) {
634
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 if (smp_num_siblings > NR_CPUS) {
636 printk(KERN_WARNING "CPU: Unsupported number of the siblings %d", smp_num_siblings);
637 smp_num_siblings = 1;
638 return;
639 }
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100640
641 index_msb = get_count_order(smp_num_siblings);
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200642 c->phys_proc_id = phys_pkg_id(index_msb);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700643
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100644 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700645
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100646 index_msb = get_count_order(smp_num_siblings) ;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700647
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100648 core_bits = get_count_order(c->x86_max_cores);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700649
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200650 c->cpu_core_id = phys_pkg_id(index_msb) &
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100651 ((1 << core_bits) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 }
Rohit Sethe42f9432006-06-26 13:59:14 +0200653out:
654 if ((c->x86_max_cores * smp_num_siblings) > 1) {
655 printk(KERN_INFO "CPU: Physical Processor ID: %d\n", c->phys_proc_id);
656 printk(KERN_INFO "CPU: Processor Core ID: %d\n", c->cpu_core_id);
657 }
658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659#endif
660}
661
Andi Kleen3dd9d512005-04-16 15:25:15 -0700662/*
663 * find out the number of processor cores on the die
664 */
Ashok Raje6982c62005-06-25 14:54:58 -0700665static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
Andi Kleen3dd9d512005-04-16 15:25:15 -0700666{
Rohit Seth2bbc4192006-06-26 13:58:02 +0200667 unsigned int eax, t;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700668
669 if (c->cpuid_level < 4)
670 return 1;
671
Rohit Seth2bbc4192006-06-26 13:58:02 +0200672 cpuid_count(4, 0, &eax, &t, &t, &t);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700673
674 if (eax & 0x1f)
675 return ((eax >> 26) + 1);
676 else
677 return 1;
678}
679
Andi Kleendf0cc262005-09-12 18:49:24 +0200680static void srat_detect_node(void)
681{
682#ifdef CONFIG_NUMA
Ravikiran G Thirumalaiddea7be2005-10-03 10:36:28 -0700683 unsigned node;
Andi Kleendf0cc262005-09-12 18:49:24 +0200684 int cpu = smp_processor_id();
Rohit Sethe42f9432006-06-26 13:59:14 +0200685 int apicid = hard_smp_processor_id();
Andi Kleendf0cc262005-09-12 18:49:24 +0200686
687 /* Don't do the funky fallback heuristics the AMD version employs
688 for now. */
Rohit Sethe42f9432006-06-26 13:59:14 +0200689 node = apicid_to_node[apicid];
Andi Kleendf0cc262005-09-12 18:49:24 +0200690 if (node == NUMA_NO_NODE)
Daniel Yeisley0d015322006-05-30 22:47:57 +0200691 node = first_node(node_online_map);
Andi Kleen69d81fc2005-11-05 17:25:53 +0100692 numa_set_node(cpu, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200693
Andi Kleenc31fbb12006-09-26 10:52:33 +0200694 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200695#endif
696}
697
Ashok Raje6982c62005-06-25 14:54:58 -0700698static void __cpuinit init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699{
700 /* Cache sizes */
701 unsigned n;
702
703 init_intel_cacheinfo(c);
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200704 if (c->cpuid_level > 9 ) {
705 unsigned eax = cpuid_eax(10);
706 /* Check for version and the number of counters */
707 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
708 set_bit(X86_FEATURE_ARCH_PERFMON, &c->x86_capability);
709 }
710
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100711 if (cpu_has_ds) {
712 unsigned int l1, l2;
713 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
Stephane Eranianee58fad2006-12-07 02:14:11 +0100714 if (!(l1 & (1<<11)))
715 set_bit(X86_FEATURE_BTS, c->x86_capability);
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100716 if (!(l1 & (1<<12)))
717 set_bit(X86_FEATURE_PEBS, c->x86_capability);
718 }
719
Andi Kleenebfcaa92005-04-16 15:25:18 -0700720 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 if (n >= 0x80000008) {
722 unsigned eax = cpuid_eax(0x80000008);
723 c->x86_virt_bits = (eax >> 8) & 0xff;
724 c->x86_phys_bits = eax & 0xff;
Shaohua Liaf9c1422005-11-05 17:25:54 +0100725 /* CPUID workaround for Intel 0F34 CPU */
726 if (c->x86_vendor == X86_VENDOR_INTEL &&
727 c->x86 == 0xF && c->x86_model == 0x3 &&
728 c->x86_mask == 0x4)
729 c->x86_phys_bits = 36;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 }
731
732 if (c->x86 == 15)
733 c->x86_cache_alignment = c->x86_clflush_size * 2;
Andi Kleen39b3a792006-01-11 22:42:45 +0100734 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
735 (c->x86 == 0x6 && c->x86_model >= 0x0e))
Andi Kleenc29601e2005-04-16 15:25:05 -0700736 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
Andi Kleen27fbe5b2006-09-26 10:52:41 +0200737 if (c->x86 == 6)
738 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Arjan van de Venf3d73702006-12-07 02:14:12 +0100739 if (c->x86 == 15)
740 set_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
741 else
742 clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100743 c->x86_max_cores = intel_num_cpu_cores(c);
Andi Kleendf0cc262005-09-12 18:49:24 +0200744
745 srat_detect_node();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746}
747
Adrian Bunk672289e2005-09-10 00:27:21 -0700748static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749{
750 char *v = c->x86_vendor_id;
751
752 if (!strcmp(v, "AuthenticAMD"))
753 c->x86_vendor = X86_VENDOR_AMD;
754 else if (!strcmp(v, "GenuineIntel"))
755 c->x86_vendor = X86_VENDOR_INTEL;
756 else
757 c->x86_vendor = X86_VENDOR_UNKNOWN;
758}
759
760struct cpu_model_info {
761 int vendor;
762 int family;
763 char *model_names[16];
764};
765
766/* Do some early cpuid on the boot CPU to get some parameter that are
767 needed before check_bugs. Everything advanced is in identify_cpu
768 below. */
Ashok Raje6982c62005-06-25 14:54:58 -0700769void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770{
771 u32 tfms;
772
773 c->loops_per_jiffy = loops_per_jiffy;
774 c->x86_cache_size = -1;
775 c->x86_vendor = X86_VENDOR_UNKNOWN;
776 c->x86_model = c->x86_mask = 0; /* So far unknown... */
777 c->x86_vendor_id[0] = '\0'; /* Unset */
778 c->x86_model_id[0] = '\0'; /* Unset */
779 c->x86_clflush_size = 64;
780 c->x86_cache_alignment = c->x86_clflush_size;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100781 c->x86_max_cores = 1;
Andi Kleenebfcaa92005-04-16 15:25:18 -0700782 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 memset(&c->x86_capability, 0, sizeof c->x86_capability);
784
785 /* Get vendor name */
786 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
787 (unsigned int *)&c->x86_vendor_id[0],
788 (unsigned int *)&c->x86_vendor_id[8],
789 (unsigned int *)&c->x86_vendor_id[4]);
790
791 get_cpu_vendor(c);
792
793 /* Initialize the standard set of capabilities */
794 /* Note that the vendor-specific code below might override */
795
796 /* Intel-defined flags: level 0x00000001 */
797 if (c->cpuid_level >= 0x00000001) {
798 __u32 misc;
799 cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
800 &c->x86_capability[0]);
801 c->x86 = (tfms >> 8) & 0xf;
802 c->x86_model = (tfms >> 4) & 0xf;
803 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100804 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100806 if (c->x86 >= 0x6)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 c->x86_model += ((tfms >> 16) & 0xF) << 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 if (c->x86_capability[0] & (1<<19))
809 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 } else {
811 /* Have CPUID level 0 only - unheard of */
812 c->x86 = 4;
813 }
Andi Kleena1586082005-05-16 21:53:21 -0700814
815#ifdef CONFIG_SMP
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200816 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
Andi Kleena1586082005-05-16 21:53:21 -0700817#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818}
819
820/*
821 * This does the hard work of actually picking apart the CPU stuff...
822 */
Ashok Raje6982c62005-06-25 14:54:58 -0700823void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824{
825 int i;
826 u32 xlvl;
827
828 early_identify_cpu(c);
829
830 /* AMD-defined flags: level 0x80000001 */
831 xlvl = cpuid_eax(0x80000000);
Andi Kleenebfcaa92005-04-16 15:25:18 -0700832 c->extended_cpuid_level = xlvl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 if ((xlvl & 0xffff0000) == 0x80000000) {
834 if (xlvl >= 0x80000001) {
835 c->x86_capability[1] = cpuid_edx(0x80000001);
H. Peter Anvin5b7abc62005-05-01 08:58:49 -0700836 c->x86_capability[6] = cpuid_ecx(0x80000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 }
838 if (xlvl >= 0x80000004)
839 get_model_name(c); /* Default name */
840 }
841
842 /* Transmeta-defined flags: level 0x80860001 */
843 xlvl = cpuid_eax(0x80860000);
844 if ((xlvl & 0xffff0000) == 0x80860000) {
845 /* Don't set x86_cpuid_level here for now to not confuse. */
846 if (xlvl >= 0x80860001)
847 c->x86_capability[2] = cpuid_edx(0x80860001);
848 }
849
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800850 c->apicid = phys_pkg_id(0);
851
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 /*
853 * Vendor-specific initialization. In this section we
854 * canonicalize the feature flags, meaning if there are
855 * features a certain CPU supports which CPUID doesn't
856 * tell us, CPUID claiming incorrect flags, or other bugs,
857 * we handle them here.
858 *
859 * At the end of this section, c->x86_capability better
860 * indicate the features this CPU genuinely supports!
861 */
862 switch (c->x86_vendor) {
863 case X86_VENDOR_AMD:
864 init_amd(c);
865 break;
866
867 case X86_VENDOR_INTEL:
868 init_intel(c);
869 break;
870
871 case X86_VENDOR_UNKNOWN:
872 default:
873 display_cacheinfo(c);
874 break;
875 }
876
877 select_idle_routine(c);
878 detect_ht(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
880 /*
881 * On SMP, boot_cpu_data holds the common feature set between
882 * all CPUs; so make sure that we indicate which features are
883 * common between the CPUs. The first time this routine gets
884 * executed, c == &boot_cpu_data.
885 */
886 if (c != &boot_cpu_data) {
887 /* AND the already accumulated flags with these */
888 for (i = 0 ; i < NCAPINTS ; i++)
889 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
890 }
891
892#ifdef CONFIG_X86_MCE
893 mcheck_init(c);
894#endif
Shaohua Li3b520b22005-07-07 17:56:38 -0700895 if (c == &boot_cpu_data)
896 mtrr_bp_init();
897 else
898 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899#ifdef CONFIG_NUMA
Andi Kleen3019e8e2005-07-28 21:15:28 -0700900 numa_add_cpu(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901#endif
902}
903
904
Ashok Raje6982c62005-06-25 14:54:58 -0700905void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906{
907 if (c->x86_model_id[0])
908 printk("%s", c->x86_model_id);
909
910 if (c->x86_mask || c->cpuid_level >= 0)
911 printk(" stepping %02x\n", c->x86_mask);
912 else
913 printk("\n");
914}
915
916/*
917 * Get CPU information for use by the procfs.
918 */
919
920static int show_cpuinfo(struct seq_file *m, void *v)
921{
922 struct cpuinfo_x86 *c = v;
923
924 /*
925 * These flag bits must match the definitions in <asm/cpufeature.h>.
926 * NULL means this bit is undefined or reserved; either way it doesn't
927 * have meaning as far as Linux is concerned. Note that it's important
928 * to realize there is a difference between this table and CPUID -- if
929 * applications want to get the raw CPUID data, they should access
930 * /dev/cpu/<cpu_nr>/cpuid instead.
931 */
932 static char *x86_cap_flags[] = {
933 /* Intel-defined */
934 "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
935 "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
936 "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
937 "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", NULL,
938
939 /* AMD-defined */
Zwane Mwaikambo3c3b73b2005-05-01 08:58:51 -0700940 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
942 NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
Andi Kleenf790cd32007-02-13 13:26:25 +0100943 NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
944 "3dnowext", "3dnow",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945
946 /* Transmeta-defined */
947 "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
948 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
949 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
950 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
951
952 /* Other (Linux-defined) */
Andi Kleen622dcaf2005-05-16 21:53:26 -0700953 "cxmmx", NULL, "cyrix_arr", "centaur_mcr", NULL,
Andi Kleenc29601e2005-04-16 15:25:05 -0700954 "constant_tsc", NULL, NULL,
Gerd Hoffmannd167a512006-06-26 13:56:16 +0200955 "up", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
957 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
958
959 /* Intel-defined (#2) */
Andi Kleen9d95dd82006-03-25 16:31:22 +0100960 "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
Dave Jonesdcf10302006-09-26 10:52:42 +0200961 "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
Andi Kleenf790cd32007-02-13 13:26:25 +0100962 NULL, NULL, "dca", NULL, NULL, NULL, NULL, "popcnt",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
964
H. Peter Anvin5b7abc62005-05-01 08:58:49 -0700965 /* VIA/Cyrix/Centaur-defined */
966 NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
967 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
968 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
969 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 /* AMD-defined (#2) */
Andi Kleenf790cd32007-02-13 13:26:25 +0100972 "lahf_lm", "cmp_legacy", "svm", "extapic", "cr8_legacy",
973 "altmovcr8", "abm", "sse4a",
974 "misalignsse", "3dnowprefetch",
975 "osvw", "ibs", NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -0700977 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 };
979 static char *x86_power_flags[] = {
980 "ts", /* temperature sensor */
981 "fid", /* frequency id control */
982 "vid", /* voltage id control */
983 "ttp", /* thermal trip */
984 "tm",
Andi Kleen3f98bc42006-01-11 22:42:51 +0100985 "stc",
Andi Kleenf790cd32007-02-13 13:26:25 +0100986 "100mhzsteps",
987 "hwpstate",
Joerg Roedeld8243952007-05-02 19:27:09 +0200988 "", /* tsc invariant mapped to constant_tsc */
989 /* nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 };
991
992
993#ifdef CONFIG_SMP
994 if (!cpu_online(c-cpu_data))
995 return 0;
996#endif
997
998 seq_printf(m,"processor\t: %u\n"
999 "vendor_id\t: %s\n"
1000 "cpu family\t: %d\n"
1001 "model\t\t: %d\n"
1002 "model name\t: %s\n",
1003 (unsigned)(c-cpu_data),
1004 c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
1005 c->x86,
1006 (int)c->x86_model,
1007 c->x86_model_id[0] ? c->x86_model_id : "unknown");
1008
1009 if (c->x86_mask || c->cpuid_level >= 0)
1010 seq_printf(m, "stepping\t: %d\n", c->x86_mask);
1011 else
1012 seq_printf(m, "stepping\t: unknown\n");
1013
1014 if (cpu_has(c,X86_FEATURE_TSC)) {
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001015 unsigned int freq = cpufreq_quick_get((unsigned)(c-cpu_data));
1016 if (!freq)
1017 freq = cpu_khz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001019 freq / 1000, (freq % 1000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 }
1021
1022 /* Cache size */
1023 if (c->x86_cache_size >= 0)
1024 seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
1025
1026#ifdef CONFIG_SMP
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001027 if (smp_num_siblings * c->x86_max_cores > 1) {
Andi Kleendb468682005-04-16 15:24:51 -07001028 int cpu = c - cpu_data;
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001029 seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001030 seq_printf(m, "siblings\t: %d\n", cpus_weight(cpu_core_map[cpu]));
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001031 seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001032 seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
Andi Kleendb468682005-04-16 15:24:51 -07001033 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034#endif
1035
1036 seq_printf(m,
1037 "fpu\t\t: yes\n"
1038 "fpu_exception\t: yes\n"
1039 "cpuid level\t: %d\n"
1040 "wp\t\t: yes\n"
1041 "flags\t\t:",
1042 c->cpuid_level);
1043
1044 {
1045 int i;
1046 for ( i = 0 ; i < 32*NCAPINTS ; i++ )
Akinobu Mita3d1712c2006-03-24 03:15:11 -08001047 if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 seq_printf(m, " %s", x86_cap_flags[i]);
1049 }
1050
1051 seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
1052 c->loops_per_jiffy/(500000/HZ),
1053 (c->loops_per_jiffy/(5000/HZ)) % 100);
1054
1055 if (c->x86_tlbsize > 0)
1056 seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
1057 seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
1058 seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
1059
1060 seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
1061 c->x86_phys_bits, c->x86_virt_bits);
1062
1063 seq_printf(m, "power management:");
1064 {
1065 unsigned i;
1066 for (i = 0; i < 32; i++)
1067 if (c->x86_power & (1 << i)) {
Andi Kleen3f98bc42006-01-11 22:42:51 +01001068 if (i < ARRAY_SIZE(x86_power_flags) &&
1069 x86_power_flags[i])
1070 seq_printf(m, "%s%s",
1071 x86_power_flags[i][0]?" ":"",
1072 x86_power_flags[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 else
1074 seq_printf(m, " [%d]", i);
1075 }
1076 }
Andi Kleen3dd9d512005-04-16 15:25:15 -07001077
Siddha, Suresh Bd31ddaa2005-04-16 15:25:20 -07001078 seq_printf(m, "\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 return 0;
1081}
1082
1083static void *c_start(struct seq_file *m, loff_t *pos)
1084{
1085 return *pos < NR_CPUS ? cpu_data + *pos : NULL;
1086}
1087
1088static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1089{
1090 ++*pos;
1091 return c_start(m, pos);
1092}
1093
1094static void c_stop(struct seq_file *m, void *v)
1095{
1096}
1097
1098struct seq_operations cpuinfo_op = {
1099 .start =c_start,
1100 .next = c_next,
1101 .stop = c_stop,
1102 .show = show_cpuinfo,
1103};