| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 1 | /* | 
 | 2 |  * Geode GX video processor device. | 
 | 3 |  * | 
 | 4 |  *   Copyright (C) 2006 Arcom Control Systems Ltd. | 
 | 5 |  * | 
 | 6 |  *   Portions from AMD's original 2.4 driver: | 
 | 7 |  *     Copyright (C) 2004 Advanced Micro Devices, Inc. | 
 | 8 |  * | 
 | 9 |  *   This program is free software; you can redistribute it and/or modify it | 
 | 10 |  *   under the terms of the GNU General Public License as published by the | 
 | 11 |  *   Free Software Foundation; either version 2 of the License, or (at your | 
 | 12 |  *   option) any later version. | 
 | 13 |  */ | 
 | 14 | #include <linux/fb.h> | 
 | 15 | #include <linux/delay.h> | 
 | 16 | #include <asm/io.h> | 
 | 17 | #include <asm/delay.h> | 
 | 18 | #include <asm/msr.h> | 
| Andres Salomon | f3a57a6 | 2009-12-14 18:00:40 -0800 | [diff] [blame] | 19 | #include <linux/cs5535.h> | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 20 |  | 
| Andres Salomon | ab06aaf | 2008-04-28 02:14:58 -0700 | [diff] [blame] | 21 | #include "gxfb.h" | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 22 |  | 
 | 23 |  | 
 | 24 | /* | 
 | 25 |  * Tables of register settings for various DOTCLKs. | 
 | 26 |  */ | 
 | 27 | struct gx_pll_entry { | 
 | 28 | 	long pixclock; /* ps */ | 
 | 29 | 	u32 sys_rstpll_bits; | 
 | 30 | 	u32 dotpll_value; | 
 | 31 | }; | 
 | 32 |  | 
 | 33 | #define POSTDIV3 ((u32)MSR_GLCP_SYS_RSTPLL_DOTPOSTDIV3) | 
 | 34 | #define PREMULT2 ((u32)MSR_GLCP_SYS_RSTPLL_DOTPREMULT2) | 
 | 35 | #define PREDIV2  ((u32)MSR_GLCP_SYS_RSTPLL_DOTPOSTDIV3) | 
 | 36 |  | 
 | 37 | static const struct gx_pll_entry gx_pll_table_48MHz[] = { | 
 | 38 | 	{ 40123, POSTDIV3,	    0x00000BF2 },	/*  24.9230 */ | 
 | 39 | 	{ 39721, 0,		    0x00000037 },	/*  25.1750 */ | 
 | 40 | 	{ 35308, POSTDIV3|PREMULT2, 0x00000B1A },	/*  28.3220 */ | 
 | 41 | 	{ 31746, POSTDIV3,	    0x000002D2 },	/*  31.5000 */ | 
 | 42 | 	{ 27777, POSTDIV3|PREMULT2, 0x00000FE2 },	/*  36.0000 */ | 
 | 43 | 	{ 26666, POSTDIV3,	    0x0000057A },	/*  37.5000 */ | 
 | 44 | 	{ 25000, POSTDIV3,	    0x0000030A },	/*  40.0000 */ | 
 | 45 | 	{ 22271, 0,		    0x00000063 },	/*  44.9000 */ | 
 | 46 | 	{ 20202, 0,		    0x0000054B },	/*  49.5000 */ | 
 | 47 | 	{ 20000, 0,		    0x0000026E },	/*  50.0000 */ | 
 | 48 | 	{ 19860, PREMULT2,	    0x00000037 },	/*  50.3500 */ | 
 | 49 | 	{ 18518, POSTDIV3|PREMULT2, 0x00000B0D },	/*  54.0000 */ | 
 | 50 | 	{ 17777, 0,		    0x00000577 },	/*  56.2500 */ | 
 | 51 | 	{ 17733, 0,		    0x000007F7 },	/*  56.3916 */ | 
 | 52 | 	{ 17653, 0,		    0x0000057B },	/*  56.6444 */ | 
 | 53 | 	{ 16949, PREMULT2,	    0x00000707 },	/*  59.0000 */ | 
 | 54 | 	{ 15873, POSTDIV3|PREMULT2, 0x00000B39 },	/*  63.0000 */ | 
 | 55 | 	{ 15384, POSTDIV3|PREMULT2, 0x00000B45 },	/*  65.0000 */ | 
 | 56 | 	{ 14814, POSTDIV3|PREMULT2, 0x00000FC1 },	/*  67.5000 */ | 
 | 57 | 	{ 14124, POSTDIV3,	    0x00000561 },	/*  70.8000 */ | 
 | 58 | 	{ 13888, POSTDIV3,	    0x000007E1 },	/*  72.0000 */ | 
 | 59 | 	{ 13426, PREMULT2,	    0x00000F4A },	/*  74.4810 */ | 
 | 60 | 	{ 13333, 0,		    0x00000052 },	/*  75.0000 */ | 
 | 61 | 	{ 12698, 0,		    0x00000056 },	/*  78.7500 */ | 
 | 62 | 	{ 12500, POSTDIV3|PREMULT2, 0x00000709 },	/*  80.0000 */ | 
 | 63 | 	{ 11135, PREMULT2,	    0x00000262 },	/*  89.8000 */ | 
 | 64 | 	{ 10582, 0,		    0x000002D2 },	/*  94.5000 */ | 
 | 65 | 	{ 10101, PREMULT2,	    0x00000B4A },	/*  99.0000 */ | 
 | 66 | 	{ 10000, PREMULT2,	    0x00000036 },	/* 100.0000 */ | 
 | 67 | 	{  9259, 0,		    0x000007E2 },	/* 108.0000 */ | 
 | 68 | 	{  8888, 0,		    0x000007F6 },	/* 112.5000 */ | 
 | 69 | 	{  7692, POSTDIV3|PREMULT2, 0x00000FB0 },	/* 130.0000 */ | 
 | 70 | 	{  7407, POSTDIV3|PREMULT2, 0x00000B50 },	/* 135.0000 */ | 
 | 71 | 	{  6349, 0,		    0x00000055 },	/* 157.5000 */ | 
 | 72 | 	{  6172, 0,		    0x000009C1 },	/* 162.0000 */ | 
 | 73 | 	{  5787, PREMULT2,	    0x0000002D },	/* 172.798  */ | 
 | 74 | 	{  5698, 0,		    0x000002C1 },	/* 175.5000 */ | 
 | 75 | 	{  5291, 0,		    0x000002D1 },	/* 189.0000 */ | 
 | 76 | 	{  4938, 0,		    0x00000551 },	/* 202.5000 */ | 
 | 77 | 	{  4357, 0,		    0x0000057D },	/* 229.5000 */ | 
 | 78 | }; | 
 | 79 |  | 
 | 80 | static const struct gx_pll_entry gx_pll_table_14MHz[] = { | 
 | 81 | 	{ 39721, 0, 0x00000037 },	/*  25.1750 */ | 
 | 82 | 	{ 35308, 0, 0x00000B7B },	/*  28.3220 */ | 
 | 83 | 	{ 31746, 0, 0x000004D3 },	/*  31.5000 */ | 
 | 84 | 	{ 27777, 0, 0x00000BE3 },	/*  36.0000 */ | 
 | 85 | 	{ 26666, 0, 0x0000074F },	/*  37.5000 */ | 
 | 86 | 	{ 25000, 0, 0x0000050B },	/*  40.0000 */ | 
 | 87 | 	{ 22271, 0, 0x00000063 },	/*  44.9000 */ | 
 | 88 | 	{ 20202, 0, 0x0000054B },	/*  49.5000 */ | 
 | 89 | 	{ 20000, 0, 0x0000026E },	/*  50.0000 */ | 
 | 90 | 	{ 19860, 0, 0x000007C3 },	/*  50.3500 */ | 
 | 91 | 	{ 18518, 0, 0x000007E3 },	/*  54.0000 */ | 
 | 92 | 	{ 17777, 0, 0x00000577 },	/*  56.2500 */ | 
 | 93 | 	{ 17733, 0, 0x000002FB },	/*  56.3916 */ | 
 | 94 | 	{ 17653, 0, 0x0000057B },	/*  56.6444 */ | 
 | 95 | 	{ 16949, 0, 0x0000058B },	/*  59.0000 */ | 
 | 96 | 	{ 15873, 0, 0x0000095E },	/*  63.0000 */ | 
 | 97 | 	{ 15384, 0, 0x0000096A },	/*  65.0000 */ | 
 | 98 | 	{ 14814, 0, 0x00000BC2 },	/*  67.5000 */ | 
 | 99 | 	{ 14124, 0, 0x0000098A },	/*  70.8000 */ | 
 | 100 | 	{ 13888, 0, 0x00000BE2 },	/*  72.0000 */ | 
 | 101 | 	{ 13333, 0, 0x00000052 },	/*  75.0000 */ | 
 | 102 | 	{ 12698, 0, 0x00000056 },	/*  78.7500 */ | 
 | 103 | 	{ 12500, 0, 0x0000050A },	/*  80.0000 */ | 
 | 104 | 	{ 11135, 0, 0x0000078E },	/*  89.8000 */ | 
 | 105 | 	{ 10582, 0, 0x000002D2 },	/*  94.5000 */ | 
 | 106 | 	{ 10101, 0, 0x000011F6 },	/*  99.0000 */ | 
 | 107 | 	{ 10000, 0, 0x0000054E },	/* 100.0000 */ | 
 | 108 | 	{  9259, 0, 0x000007E2 },	/* 108.0000 */ | 
 | 109 | 	{  8888, 0, 0x000002FA },	/* 112.5000 */ | 
 | 110 | 	{  7692, 0, 0x00000BB1 },	/* 130.0000 */ | 
 | 111 | 	{  7407, 0, 0x00000975 },	/* 135.0000 */ | 
 | 112 | 	{  6349, 0, 0x00000055 },	/* 157.5000 */ | 
 | 113 | 	{  6172, 0, 0x000009C1 },	/* 162.0000 */ | 
 | 114 | 	{  5698, 0, 0x000002C1 },	/* 175.5000 */ | 
 | 115 | 	{  5291, 0, 0x00000539 },	/* 189.0000 */ | 
 | 116 | 	{  4938, 0, 0x00000551 },	/* 202.5000 */ | 
 | 117 | 	{  4357, 0, 0x0000057D },	/* 229.5000 */ | 
 | 118 | }; | 
 | 119 |  | 
| Andres Salomon | d1b4cc3 | 2008-04-28 02:15:01 -0700 | [diff] [blame] | 120 | void gx_set_dclk_frequency(struct fb_info *info) | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 121 | { | 
 | 122 | 	const struct gx_pll_entry *pll_table; | 
 | 123 | 	int pll_table_len; | 
 | 124 | 	int i, best_i; | 
 | 125 | 	long min, diff; | 
 | 126 | 	u64 dotpll, sys_rstpll; | 
 | 127 | 	int timeout = 1000; | 
 | 128 |  | 
 | 129 | 	/* Rev. 1 Geode GXs use a 14 MHz reference clock instead of 48 MHz. */ | 
| Mike Travis | 92cb761 | 2007-10-19 20:35:04 +0200 | [diff] [blame] | 130 | 	if (cpu_data(0).x86_mask == 1) { | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 131 | 		pll_table = gx_pll_table_14MHz; | 
 | 132 | 		pll_table_len = ARRAY_SIZE(gx_pll_table_14MHz); | 
 | 133 | 	} else { | 
 | 134 | 		pll_table = gx_pll_table_48MHz; | 
 | 135 | 		pll_table_len = ARRAY_SIZE(gx_pll_table_48MHz); | 
 | 136 | 	} | 
 | 137 |  | 
 | 138 | 	/* Search the table for the closest pixclock. */ | 
 | 139 | 	best_i = 0; | 
 | 140 | 	min = abs(pll_table[0].pixclock - info->var.pixclock); | 
 | 141 | 	for (i = 1; i < pll_table_len; i++) { | 
 | 142 | 		diff = abs(pll_table[i].pixclock - info->var.pixclock); | 
 | 143 | 		if (diff < min) { | 
 | 144 | 			min = diff; | 
 | 145 | 			best_i = i; | 
 | 146 | 		} | 
 | 147 | 	} | 
 | 148 |  | 
 | 149 | 	rdmsrl(MSR_GLCP_SYS_RSTPLL, sys_rstpll); | 
 | 150 | 	rdmsrl(MSR_GLCP_DOTPLL, dotpll); | 
 | 151 |  | 
 | 152 | 	/* Program new M, N and P. */ | 
 | 153 | 	dotpll &= 0x00000000ffffffffull; | 
 | 154 | 	dotpll |= (u64)pll_table[best_i].dotpll_value << 32; | 
 | 155 | 	dotpll |= MSR_GLCP_DOTPLL_DOTRESET; | 
 | 156 | 	dotpll &= ~MSR_GLCP_DOTPLL_BYPASS; | 
 | 157 |  | 
 | 158 | 	wrmsrl(MSR_GLCP_DOTPLL, dotpll); | 
 | 159 |  | 
 | 160 | 	/* Program dividers. */ | 
 | 161 | 	sys_rstpll &= ~( MSR_GLCP_SYS_RSTPLL_DOTPREDIV2 | 
 | 162 | 			 | MSR_GLCP_SYS_RSTPLL_DOTPREMULT2 | 
 | 163 | 			 | MSR_GLCP_SYS_RSTPLL_DOTPOSTDIV3 ); | 
 | 164 | 	sys_rstpll |= pll_table[best_i].sys_rstpll_bits; | 
 | 165 |  | 
 | 166 | 	wrmsrl(MSR_GLCP_SYS_RSTPLL, sys_rstpll); | 
 | 167 |  | 
 | 168 | 	/* Clear reset bit to start PLL. */ | 
 | 169 | 	dotpll &= ~(MSR_GLCP_DOTPLL_DOTRESET); | 
 | 170 | 	wrmsrl(MSR_GLCP_DOTPLL, dotpll); | 
 | 171 |  | 
 | 172 | 	/* Wait for LOCK bit. */ | 
 | 173 | 	do { | 
 | 174 | 		rdmsrl(MSR_GLCP_DOTPLL, dotpll); | 
 | 175 | 	} while (timeout-- && !(dotpll & MSR_GLCP_DOTPLL_LOCK)); | 
 | 176 | } | 
 | 177 |  | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 178 | static void | 
 | 179 | gx_configure_tft(struct fb_info *info) | 
 | 180 | { | 
| Andres Salomon | d1b4cc3 | 2008-04-28 02:15:01 -0700 | [diff] [blame] | 181 | 	struct gxfb_par *par = info->par; | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 182 | 	unsigned long val; | 
 | 183 | 	unsigned long fp; | 
 | 184 |  | 
 | 185 | 	/* Set up the DF pad select MSR */ | 
 | 186 |  | 
| Andres Salomon | 32bf87e | 2008-04-28 02:14:53 -0700 | [diff] [blame] | 187 | 	rdmsrl(MSR_GX_MSR_PADSEL, val); | 
| Andres Salomon | 9f1277b | 2008-04-28 02:15:00 -0700 | [diff] [blame] | 188 | 	val &= ~MSR_GX_MSR_PADSEL_MASK; | 
 | 189 | 	val |= MSR_GX_MSR_PADSEL_TFT; | 
| Andres Salomon | 32bf87e | 2008-04-28 02:14:53 -0700 | [diff] [blame] | 190 | 	wrmsrl(MSR_GX_MSR_PADSEL, val); | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 191 |  | 
 | 192 | 	/* Turn off the panel */ | 
 | 193 |  | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 194 | 	fp = read_fp(par, FP_PM); | 
 | 195 | 	fp &= ~FP_PM_P; | 
 | 196 | 	write_fp(par, FP_PM, fp); | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 197 |  | 
 | 198 | 	/* Set timing 1 */ | 
 | 199 |  | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 200 | 	fp = read_fp(par, FP_PT1); | 
 | 201 | 	fp &= FP_PT1_VSIZE_MASK; | 
 | 202 | 	fp |= info->var.yres << FP_PT1_VSIZE_SHIFT; | 
 | 203 | 	write_fp(par, FP_PT1, fp); | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 204 |  | 
 | 205 | 	/* Timing 2 */ | 
 | 206 | 	/* Set bits that are always on for TFT */ | 
 | 207 |  | 
 | 208 | 	fp = 0x0F100000; | 
 | 209 |  | 
| Jordan Crouse | f0a0c1f | 2008-04-28 02:14:55 -0700 | [diff] [blame] | 210 | 	/* Configure sync polarity */ | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 211 |  | 
 | 212 | 	if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT)) | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 213 | 		fp |= FP_PT2_VSP; | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 214 |  | 
 | 215 | 	if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT)) | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 216 | 		fp |= FP_PT2_HSP; | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 217 |  | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 218 | 	write_fp(par, FP_PT2, fp); | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 219 |  | 
 | 220 | 	/*  Set the dither control */ | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 221 | 	write_fp(par, FP_DFC, FP_DFC_NFI); | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 222 |  | 
| Jordan Crouse | 5821989 | 2006-12-08 02:40:56 -0800 | [diff] [blame] | 223 | 	/* Enable the FP data and power (in case the BIOS didn't) */ | 
 | 224 |  | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 225 | 	fp = read_vp(par, VP_DCFG); | 
 | 226 | 	fp |= VP_DCFG_FP_PWR_EN | VP_DCFG_FP_DATA_EN; | 
 | 227 | 	write_vp(par, VP_DCFG, fp); | 
| Jordan Crouse | 5821989 | 2006-12-08 02:40:56 -0800 | [diff] [blame] | 228 |  | 
 | 229 | 	/* Unblank the panel */ | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 230 |  | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 231 | 	fp = read_fp(par, FP_PM); | 
 | 232 | 	fp |= FP_PM_P; | 
 | 233 | 	write_fp(par, FP_PM, fp); | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 234 | } | 
 | 235 |  | 
| Andres Salomon | d1b4cc3 | 2008-04-28 02:15:01 -0700 | [diff] [blame] | 236 | void gx_configure_display(struct fb_info *info) | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 237 | { | 
| Andres Salomon | d1b4cc3 | 2008-04-28 02:15:01 -0700 | [diff] [blame] | 238 | 	struct gxfb_par *par = info->par; | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 239 | 	u32 dcfg, misc; | 
| Jordan Crouse | f378819 | 2006-12-08 02:40:53 -0800 | [diff] [blame] | 240 |  | 
| Jordan Crouse | f378819 | 2006-12-08 02:40:53 -0800 | [diff] [blame] | 241 | 	/* Write the display configuration */ | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 242 | 	dcfg = read_vp(par, VP_DCFG); | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 243 |  | 
| Jordan Crouse | 5821989 | 2006-12-08 02:40:56 -0800 | [diff] [blame] | 244 | 	/* Disable hsync and vsync */ | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 245 | 	dcfg &= ~(VP_DCFG_VSYNC_EN | VP_DCFG_HSYNC_EN); | 
 | 246 | 	write_vp(par, VP_DCFG, dcfg); | 
| Jordan Crouse | 5821989 | 2006-12-08 02:40:56 -0800 | [diff] [blame] | 247 |  | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 248 | 	/* Clear bits from existing mode. */ | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 249 | 	dcfg &= ~(VP_DCFG_CRT_SYNC_SKW | 
 | 250 | 		  | VP_DCFG_CRT_HSYNC_POL   | VP_DCFG_CRT_VSYNC_POL | 
 | 251 | 		  | VP_DCFG_VSYNC_EN        | VP_DCFG_HSYNC_EN); | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 252 |  | 
 | 253 | 	/* Set default sync skew.  */ | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 254 | 	dcfg |= VP_DCFG_CRT_SYNC_SKW_DEFAULT; | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 255 |  | 
 | 256 | 	/* Enable hsync and vsync. */ | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 257 | 	dcfg |= VP_DCFG_HSYNC_EN | VP_DCFG_VSYNC_EN; | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 258 |  | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 259 | 	misc = read_vp(par, VP_MISC); | 
| Jordan Crouse | e2b1180 | 2008-04-28 02:14:56 -0700 | [diff] [blame] | 260 |  | 
 | 261 | 	/* Disable gamma correction */ | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 262 | 	misc |= VP_MISC_GAM_EN; | 
| Jordan Crouse | e2b1180 | 2008-04-28 02:14:56 -0700 | [diff] [blame] | 263 |  | 
| Jordan Crouse | f0a0c1f | 2008-04-28 02:14:55 -0700 | [diff] [blame] | 264 | 	if (par->enable_crt) { | 
| Jordan Crouse | e2b1180 | 2008-04-28 02:14:56 -0700 | [diff] [blame] | 265 |  | 
 | 266 | 		/* Power up the CRT DACs */ | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 267 | 		misc &= ~(VP_MISC_APWRDN | VP_MISC_DACPWRDN); | 
 | 268 | 		write_vp(par, VP_MISC, misc); | 
| Jordan Crouse | e2b1180 | 2008-04-28 02:14:56 -0700 | [diff] [blame] | 269 |  | 
 | 270 | 		/* Only change the sync polarities if we are running | 
 | 271 | 		 * in CRT mode.  The FP polarities will be handled in | 
 | 272 | 		 * gxfb_configure_tft */ | 
| Jordan Crouse | f0a0c1f | 2008-04-28 02:14:55 -0700 | [diff] [blame] | 273 | 		if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT)) | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 274 | 			dcfg |= VP_DCFG_CRT_HSYNC_POL; | 
| Jordan Crouse | f0a0c1f | 2008-04-28 02:14:55 -0700 | [diff] [blame] | 275 | 		if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT)) | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 276 | 			dcfg |= VP_DCFG_CRT_VSYNC_POL; | 
| Jordan Crouse | e2b1180 | 2008-04-28 02:14:56 -0700 | [diff] [blame] | 277 | 	} else { | 
 | 278 | 		/* Power down the CRT DACs if in FP mode */ | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 279 | 		misc |= (VP_MISC_APWRDN | VP_MISC_DACPWRDN); | 
 | 280 | 		write_vp(par, VP_MISC, misc); | 
| Jordan Crouse | f0a0c1f | 2008-04-28 02:14:55 -0700 | [diff] [blame] | 281 | 	} | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 282 |  | 
| Jordan Crouse | f378819 | 2006-12-08 02:40:53 -0800 | [diff] [blame] | 283 | 	/* Enable the display logic */ | 
 | 284 | 	/* Set up the DACS to blank normally */ | 
 | 285 |  | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 286 | 	dcfg |= VP_DCFG_CRT_EN | VP_DCFG_DAC_BL_EN; | 
| Jordan Crouse | f378819 | 2006-12-08 02:40:53 -0800 | [diff] [blame] | 287 |  | 
 | 288 | 	/* Enable the external DAC VREF? */ | 
 | 289 |  | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 290 | 	write_vp(par, VP_DCFG, dcfg); | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 291 |  | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 292 | 	/* Set up the flat panel (if it is enabled) */ | 
| Jordan Crouse | f378819 | 2006-12-08 02:40:53 -0800 | [diff] [blame] | 293 |  | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 294 | 	if (par->enable_crt == 0) | 
 | 295 | 		gx_configure_tft(info); | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 296 | } | 
 | 297 |  | 
| Andres Salomon | d1b4cc3 | 2008-04-28 02:15:01 -0700 | [diff] [blame] | 298 | int gx_blank_display(struct fb_info *info, int blank_mode) | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 299 | { | 
| Andres Salomon | d1b4cc3 | 2008-04-28 02:15:01 -0700 | [diff] [blame] | 300 | 	struct gxfb_par *par = info->par; | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 301 | 	u32 dcfg, fp_pm; | 
| Andres Salomon | 4537f93 | 2008-04-28 02:15:29 -0700 | [diff] [blame] | 302 | 	int blank, hsync, vsync, crt; | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 303 |  | 
 | 304 | 	/* CRT power saving modes. */ | 
 | 305 | 	switch (blank_mode) { | 
 | 306 | 	case FB_BLANK_UNBLANK: | 
| Andres Salomon | 4537f93 | 2008-04-28 02:15:29 -0700 | [diff] [blame] | 307 | 		blank = 0; hsync = 1; vsync = 1; crt = 1; | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 308 | 		break; | 
 | 309 | 	case FB_BLANK_NORMAL: | 
| Andres Salomon | 4537f93 | 2008-04-28 02:15:29 -0700 | [diff] [blame] | 310 | 		blank = 1; hsync = 1; vsync = 1; crt = 1; | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 311 | 		break; | 
 | 312 | 	case FB_BLANK_VSYNC_SUSPEND: | 
| Andres Salomon | 4537f93 | 2008-04-28 02:15:29 -0700 | [diff] [blame] | 313 | 		blank = 1; hsync = 1; vsync = 0; crt = 1; | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 314 | 		break; | 
 | 315 | 	case FB_BLANK_HSYNC_SUSPEND: | 
| Andres Salomon | 4537f93 | 2008-04-28 02:15:29 -0700 | [diff] [blame] | 316 | 		blank = 1; hsync = 0; vsync = 1; crt = 1; | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 317 | 		break; | 
 | 318 | 	case FB_BLANK_POWERDOWN: | 
| Andres Salomon | 4537f93 | 2008-04-28 02:15:29 -0700 | [diff] [blame] | 319 | 		blank = 1; hsync = 0; vsync = 0; crt = 0; | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 320 | 		break; | 
 | 321 | 	default: | 
 | 322 | 		return -EINVAL; | 
 | 323 | 	} | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 324 | 	dcfg = read_vp(par, VP_DCFG); | 
| Andres Salomon | 4537f93 | 2008-04-28 02:15:29 -0700 | [diff] [blame] | 325 | 	dcfg &= ~(VP_DCFG_DAC_BL_EN | VP_DCFG_HSYNC_EN | VP_DCFG_VSYNC_EN | | 
 | 326 | 			VP_DCFG_CRT_EN); | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 327 | 	if (!blank) | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 328 | 		dcfg |= VP_DCFG_DAC_BL_EN; | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 329 | 	if (hsync) | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 330 | 		dcfg |= VP_DCFG_HSYNC_EN; | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 331 | 	if (vsync) | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 332 | 		dcfg |= VP_DCFG_VSYNC_EN; | 
| Andres Salomon | 4537f93 | 2008-04-28 02:15:29 -0700 | [diff] [blame] | 333 | 	if (crt) | 
 | 334 | 		dcfg |= VP_DCFG_CRT_EN; | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 335 | 	write_vp(par, VP_DCFG, dcfg); | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 336 |  | 
 | 337 | 	/* Power on/off flat panel. */ | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 338 |  | 
 | 339 | 	if (par->enable_crt == 0) { | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 340 | 		fp_pm = read_fp(par, FP_PM); | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 341 | 		if (blank_mode == FB_BLANK_POWERDOWN) | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 342 | 			fp_pm &= ~FP_PM_P; | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 343 | 		else | 
| Andres Salomon | d255114 | 2008-04-28 02:14:59 -0700 | [diff] [blame] | 344 | 			fp_pm |= FP_PM_P; | 
 | 345 | 		write_fp(par, FP_PM, fp_pm); | 
| Jordan Crouse | ab1db0c | 2006-12-08 02:40:54 -0800 | [diff] [blame] | 346 | 	} | 
| David Vrabel | fc4effc | 2006-03-27 01:17:23 -0800 | [diff] [blame] | 347 |  | 
 | 348 | 	return 0; | 
 | 349 | } |