blob: b4fd02e1f6d84934b8aab6f8f672f14d4d9c8a28 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
2 * Copyright (c) 2010, Google Inc.
3 *
4 * Original authors: Code Aurora Forum
5 *
6 * Author: Dima Zavin <dima@android.com>
7 * - Largely rewritten from original to not be an i2c driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 and
11 * only version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19#define pr_fmt(fmt) "%s: " fmt, __func__
20
21#include <linux/delay.h>
22#include <linux/err.h>
23#include <linux/io.h>
24#include <linux/kernel.h>
25#include <linux/platform_device.h>
26#include <linux/slab.h>
27#include <linux/msm_ssbi.h>
28
29/* SSBI 2.0 controller registers */
30#define SSBI2_CMD 0x0008
31#define SSBI2_RD 0x0010
32#define SSBI2_STATUS 0x0014
33#define SSBI2_MODE2 0x001C
34
35/* SSBI_CMD fields */
36#define SSBI_CMD_RDWRN (1 << 24)
37
38/* SSBI_STATUS fields */
39#define SSBI_STATUS_RD_READY (1 << 2)
40#define SSBI_STATUS_READY (1 << 1)
41#define SSBI_STATUS_MCHN_BUSY (1 << 0)
42
43/* SSBI_MODE2 fields */
44#define SSBI_MODE2_REG_ADDR_15_8_SHFT 0x04
45#define SSBI_MODE2_REG_ADDR_15_8_MASK (0x7f << SSBI_MODE2_REG_ADDR_15_8_SHFT)
46
47#define SET_SSBI_MODE2_REG_ADDR_15_8(MD, AD) \
48 (((MD) & 0x0F) | ((((AD) >> 8) << SSBI_MODE2_REG_ADDR_15_8_SHFT) & \
49 SSBI_MODE2_REG_ADDR_15_8_MASK))
50
51/* SSBI PMIC Arbiter command registers */
52#define SSBI_PA_CMD 0x0000
53#define SSBI_PA_RD_STATUS 0x0004
54
55/* SSBI_PA_CMD fields */
56#define SSBI_PA_CMD_RDWRN (1 << 24)
57#define SSBI_PA_CMD_ADDR_MASK 0x7fff /* REG_ADDR_7_0, REG_ADDR_8_14*/
58
59/* SSBI_PA_RD_STATUS fields */
60#define SSBI_PA_RD_STATUS_TRANS_DONE (1 << 27)
61#define SSBI_PA_RD_STATUS_TRANS_DENIED (1 << 26)
62
63#define SSBI_TIMEOUT_US 100
64
65struct msm_ssbi {
66 struct device *dev;
67 struct device *slave;
68 void __iomem *base;
69 spinlock_t lock;
70 enum msm_ssbi_controller_type controller_type;
71 int (*read)(struct msm_ssbi *, u16 addr, u8 *buf, int len);
72 int (*write)(struct msm_ssbi *, u16 addr, u8 *buf, int len);
73};
74
75#define to_msm_ssbi(dev) platform_get_drvdata(to_platform_device(dev))
76
77static inline u32 ssbi_readl(struct msm_ssbi *ssbi, u32 reg)
78{
79 return readl(ssbi->base + reg);
80}
81
82static inline void ssbi_writel(struct msm_ssbi *ssbi, u32 val, u32 reg)
83{
84 writel(val, ssbi->base + reg);
85}
86
87static int ssbi_wait_mask(struct msm_ssbi *ssbi, u32 set_mask, u32 clr_mask)
88{
89 u32 timeout = SSBI_TIMEOUT_US;
90 u32 val;
91
92 while (timeout--) {
93 val = ssbi_readl(ssbi, SSBI2_STATUS);
94 if (((val & set_mask) == set_mask) && ((val & clr_mask) == 0))
95 return 0;
96 udelay(1);
97 }
98
99 dev_err(ssbi->dev, "%s: timeout (status %x set_mask %x clr_mask %x)\n",
100 __func__, ssbi_readl(ssbi, SSBI2_STATUS), set_mask, clr_mask);
101 return -ETIMEDOUT;
102}
103
104static int
105msm_ssbi_read_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
106{
107 u32 cmd = SSBI_CMD_RDWRN | ((addr & 0xff) << 16);
108 int ret = 0;
109
110 if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
111 u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
112 mode2 = SET_SSBI_MODE2_REG_ADDR_15_8(mode2, addr);
113 ssbi_writel(ssbi, mode2, SSBI2_MODE2);
114 }
115
116 while (len) {
117 ret = ssbi_wait_mask(ssbi, SSBI_STATUS_READY, 0);
118 if (ret)
119 goto err;
120
121 ssbi_writel(ssbi, cmd, SSBI2_CMD);
122 ret = ssbi_wait_mask(ssbi, SSBI_STATUS_RD_READY, 0);
123 if (ret)
124 goto err;
125 *buf++ = ssbi_readl(ssbi, SSBI2_RD) & 0xff;
126 len--;
127 }
128
129err:
130 return ret;
131}
132
133static int
134msm_ssbi_write_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
135{
136 int ret = 0;
137
138 if (ssbi->controller_type == MSM_SBI_CTRL_SSBI2) {
139 u32 mode2 = ssbi_readl(ssbi, SSBI2_MODE2);
140 mode2 = SET_SSBI_MODE2_REG_ADDR_15_8(mode2, addr);
141 ssbi_writel(ssbi, mode2, SSBI2_MODE2);
142 }
143
144 while (len) {
145 ret = ssbi_wait_mask(ssbi, SSBI_STATUS_READY, 0);
146 if (ret)
147 goto err;
148
149 ssbi_writel(ssbi, ((addr & 0xff) << 16) | *buf, SSBI2_CMD);
150 ret = ssbi_wait_mask(ssbi, 0, SSBI_STATUS_MCHN_BUSY);
151 if (ret)
152 goto err;
153 buf++;
154 len--;
155 }
156
157err:
158 return ret;
159}
160
161static inline int
162msm_ssbi_pa_transfer(struct msm_ssbi *ssbi, u32 cmd, u8 *data)
163{
164 u32 timeout = SSBI_TIMEOUT_US;
165 u32 rd_status = 0;
166
167 ssbi_writel(ssbi, cmd, SSBI_PA_CMD);
168
169 while (timeout--) {
170 rd_status = ssbi_readl(ssbi, SSBI_PA_RD_STATUS);
171
172 if (rd_status & SSBI_PA_RD_STATUS_TRANS_DENIED) {
173 dev_err(ssbi->dev, "%s: transaction denied (0x%x)\n",
174 __func__, rd_status);
175 return -EPERM;
176 }
177
178 if (rd_status & SSBI_PA_RD_STATUS_TRANS_DONE) {
179 if (data)
180 *data = rd_status & 0xff;
181 return 0;
182 }
183 udelay(1);
184 }
185
186 dev_err(ssbi->dev, "%s: timeout, status 0x%x\n", __func__, rd_status);
187 return -ETIMEDOUT;
188}
189
190static int
191msm_ssbi_pa_read_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
192{
193 u32 cmd;
194 int ret = 0;
195
196 cmd = SSBI_PA_CMD_RDWRN | (addr & SSBI_PA_CMD_ADDR_MASK) << 8;
197
198 while (len) {
199 ret = msm_ssbi_pa_transfer(ssbi, cmd, buf);
200 if (ret)
201 goto err;
202 buf++;
203 len--;
204 }
205
206err:
207 return ret;
208}
209
210static int
211msm_ssbi_pa_write_bytes(struct msm_ssbi *ssbi, u16 addr, u8 *buf, int len)
212{
213 u32 cmd;
214 int ret = 0;
215
216 while (len) {
217 cmd = (addr & SSBI_PA_CMD_ADDR_MASK) << 8 | *buf;
218 ret = msm_ssbi_pa_transfer(ssbi, cmd, NULL);
219 if (ret)
220 goto err;
221 buf++;
222 len--;
223 }
224
225err:
226 return ret;
227}
228
229int msm_ssbi_read(struct device *dev, u16 addr, u8 *buf, int len)
230{
231 struct msm_ssbi *ssbi = to_msm_ssbi(dev);
232 unsigned long flags;
233 int ret;
234
235 if (ssbi->dev != dev)
236 return -ENXIO;
237
238 spin_lock_irqsave(&ssbi->lock, flags);
239 ret = ssbi->read(ssbi, addr, buf, len);
240 spin_unlock_irqrestore(&ssbi->lock, flags);
241
242 return ret;
243}
244EXPORT_SYMBOL(msm_ssbi_read);
245
246int msm_ssbi_write(struct device *dev, u16 addr, u8 *buf, int len)
247{
248 struct msm_ssbi *ssbi = to_msm_ssbi(dev);
249 unsigned long flags;
250 int ret;
251
252 if (ssbi->dev != dev)
253 return -ENXIO;
254
255 spin_lock_irqsave(&ssbi->lock, flags);
256 ret = ssbi->write(ssbi, addr, buf, len);
257 spin_unlock_irqrestore(&ssbi->lock, flags);
258
259 return ret;
260}
261EXPORT_SYMBOL(msm_ssbi_write);
262
263static int __devinit msm_ssbi_add_slave(struct msm_ssbi *ssbi,
264 const struct msm_ssbi_slave_info *slave)
265{
266 struct platform_device *slave_pdev;
267 int ret;
268
269 if (ssbi->slave) {
270 pr_err("slave already attached??\n");
271 return -EBUSY;
272 }
273
274 slave_pdev = platform_device_alloc(slave->name, -1);
275 if (!slave_pdev) {
276 pr_err("cannot allocate pdev for slave '%s'", slave->name);
277 ret = -ENOMEM;
278 goto err;
279 }
280
281 slave_pdev->dev.parent = ssbi->dev;
282 slave_pdev->dev.platform_data = slave->platform_data;
283
284 ret = platform_device_add(slave_pdev);
285 if (ret) {
286 pr_err("cannot add slave platform device for '%s'\n",
287 slave->name);
288 goto err;
289 }
290
291 ssbi->slave = &slave_pdev->dev;
292 return 0;
293
294err:
295 if (slave_pdev)
296 platform_device_put(slave_pdev);
297 return ret;
298}
299
300static int __devinit msm_ssbi_probe(struct platform_device *pdev)
301{
302 const struct msm_ssbi_platform_data *pdata = pdev->dev.platform_data;
303 struct resource *mem_res;
304 struct msm_ssbi *ssbi;
305 int ret = 0;
306
307 if (!pdata) {
308 pr_err("missing platform data\n");
309 return -EINVAL;
310 }
311
312 pr_debug("%s\n", pdata->slave.name);
313
314 ssbi = kzalloc(sizeof(struct msm_ssbi), GFP_KERNEL);
315 if (!ssbi) {
316 pr_err("can not allocate ssbi_data\n");
317 return -ENOMEM;
318 }
319
320 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
321 if (!mem_res) {
322 pr_err("missing mem resource\n");
323 ret = -EINVAL;
324 goto err_get_mem_res;
325 }
326
327 ssbi->base = ioremap(mem_res->start, resource_size(mem_res));
328 if (!ssbi->base) {
329 pr_err("ioremap of 0x%p failed\n", (void *)mem_res->start);
330 ret = -EINVAL;
331 goto err_ioremap;
332 }
333 ssbi->dev = &pdev->dev;
334 platform_set_drvdata(pdev, ssbi);
335
336 ssbi->controller_type = pdata->controller_type;
337 if (ssbi->controller_type == MSM_SBI_CTRL_PMIC_ARBITER) {
338 ssbi->read = msm_ssbi_pa_read_bytes;
339 ssbi->write = msm_ssbi_pa_write_bytes;
340 } else {
341 ssbi->read = msm_ssbi_read_bytes;
342 ssbi->write = msm_ssbi_write_bytes;
343 }
344
345 spin_lock_init(&ssbi->lock);
346
347 ret = msm_ssbi_add_slave(ssbi, &pdata->slave);
348 if (ret)
349 goto err_ssbi_add_slave;
350
351 return 0;
352
353err_ssbi_add_slave:
354 platform_set_drvdata(pdev, NULL);
355 iounmap(ssbi->base);
356err_ioremap:
357err_get_mem_res:
358 kfree(ssbi);
359 return ret;
360}
361
362static int __devexit msm_ssbi_remove(struct platform_device *pdev)
363{
364 struct msm_ssbi *ssbi = platform_get_drvdata(pdev);
365
366 platform_set_drvdata(pdev, NULL);
367 iounmap(ssbi->base);
368 kfree(ssbi);
369 return 0;
370}
371
372static struct platform_driver msm_ssbi_driver = {
373 .probe = msm_ssbi_probe,
374 .remove = __exit_p(msm_ssbi_remove),
375 .driver = {
376 .name = "msm_ssbi",
377 .owner = THIS_MODULE,
378 },
379};
380
381static int __init msm_ssbi_init(void)
382{
383 return platform_driver_register(&msm_ssbi_driver);
384}
385postcore_initcall(msm_ssbi_init);
386
387static void __exit msm_ssbi_exit(void)
388{
389 platform_driver_unregister(&msm_ssbi_driver);
390}
391module_exit(msm_ssbi_exit)
392
393MODULE_LICENSE("GPL v2");
394MODULE_VERSION("1.0");
395MODULE_ALIAS("platform:msm_ssbi");
396MODULE_AUTHOR("Dima Zavin <dima@android.com>");