| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 2 | * arch/powerpc/sysdev/dart_iommu.c | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * | 
| Olof Johansson | 91f1448 | 2005-11-21 02:12:32 -0600 | [diff] [blame] | 4 | * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 5 | * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>, | 
|  | 6 | *                    IBM Corporation | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * | 
|  | 8 | * Based on pSeries_iommu.c: | 
|  | 9 | * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation | 
| Olof Johansson | 91f1448 | 2005-11-21 02:12:32 -0600 | [diff] [blame] | 10 | * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | * | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 12 | * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | * | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 14 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | * This program is free software; you can redistribute it and/or modify | 
|  | 16 | * it under the terms of the GNU General Public License as published by | 
|  | 17 | * the Free Software Foundation; either version 2 of the License, or | 
|  | 18 | * (at your option) any later version. | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 19 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | * This program is distributed in the hope that it will be useful, | 
|  | 21 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 22 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|  | 23 | * GNU General Public License for more details. | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 24 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | * You should have received a copy of the GNU General Public License | 
|  | 26 | * along with this program; if not, write to the Free Software | 
|  | 27 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307 USA | 
|  | 28 | */ | 
|  | 29 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | #include <linux/init.h> | 
|  | 31 | #include <linux/types.h> | 
|  | 32 | #include <linux/slab.h> | 
|  | 33 | #include <linux/mm.h> | 
|  | 34 | #include <linux/spinlock.h> | 
|  | 35 | #include <linux/string.h> | 
|  | 36 | #include <linux/pci.h> | 
|  | 37 | #include <linux/dma-mapping.h> | 
|  | 38 | #include <linux/vmalloc.h> | 
|  | 39 | #include <asm/io.h> | 
|  | 40 | #include <asm/prom.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | #include <asm/iommu.h> | 
|  | 42 | #include <asm/pci-bridge.h> | 
|  | 43 | #include <asm/machdep.h> | 
|  | 44 | #include <asm/abs_addr.h> | 
|  | 45 | #include <asm/cacheflush.h> | 
|  | 46 | #include <asm/lmb.h> | 
| Stephen Rothwell | d387899 | 2005-09-28 02:50:25 +1000 | [diff] [blame] | 47 | #include <asm/ppc-pci.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 |  | 
| David Gibson | 9933f29 | 2005-11-02 15:13:20 +1100 | [diff] [blame] | 49 | #include "dart.h" | 
|  | 50 |  | 
| Olof Johansson | 2889773 | 2006-04-12 21:52:33 -0500 | [diff] [blame] | 51 | extern int iommu_is_off; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 | extern int iommu_force_on; | 
|  | 53 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | /* Physical base address and size of the DART table */ | 
|  | 55 | unsigned long dart_tablebase; /* exported to htab_initialize */ | 
|  | 56 | static unsigned long dart_tablesize; | 
|  | 57 |  | 
|  | 58 | /* Virtual base address of the DART table */ | 
|  | 59 | static u32 *dart_vbase; | 
|  | 60 |  | 
|  | 61 | /* Mapped base address for the dart */ | 
| Al Viro | 6fa2ffe | 2006-02-01 07:28:02 -0500 | [diff] [blame] | 62 | static unsigned int __iomem *dart; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 |  | 
|  | 64 | /* Dummy val that entries are set to when unused */ | 
|  | 65 | static unsigned int dart_emptyval; | 
|  | 66 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 67 | static struct iommu_table iommu_table_dart; | 
|  | 68 | static int iommu_table_dart_inited; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | static int dart_dirty; | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 70 | static int dart_is_u4; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 |  | 
|  | 72 | #define DBG(...) | 
|  | 73 |  | 
|  | 74 | static inline void dart_tlb_invalidate_all(void) | 
|  | 75 | { | 
|  | 76 | unsigned long l = 0; | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 77 | unsigned int reg, inv_bit; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | unsigned long limit; | 
|  | 79 |  | 
|  | 80 | DBG("dart: flush\n"); | 
|  | 81 |  | 
|  | 82 | /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the | 
|  | 83 | * control register and wait for it to clear. | 
|  | 84 | * | 
|  | 85 | * Gotcha: Sometimes, the DART won't detect that the bit gets | 
|  | 86 | * set. If so, clear it and set it again. | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 87 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 |  | 
|  | 89 | limit = 0; | 
|  | 90 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 91 | inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | retry: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 93 | l = 0; | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 94 | reg = DART_IN(DART_CNTL); | 
|  | 95 | reg |= inv_bit; | 
|  | 96 | DART_OUT(DART_CNTL, reg); | 
|  | 97 |  | 
|  | 98 | while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 | l++; | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 100 | if (l == (1L << limit)) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | if (limit < 4) { | 
|  | 102 | limit++; | 
| Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 103 | reg = DART_IN(DART_CNTL); | 
|  | 104 | reg &= ~inv_bit; | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 105 | DART_OUT(DART_CNTL, reg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | goto retry; | 
|  | 107 | } else | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 108 | panic("DART: TLB did not flush after waiting a long " | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 109 | "time. Buggy U3 ?"); | 
|  | 110 | } | 
|  | 111 | } | 
|  | 112 |  | 
| Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 113 | static inline void dart_tlb_invalidate_one(unsigned long bus_rpn) | 
|  | 114 | { | 
|  | 115 | unsigned int reg; | 
|  | 116 | unsigned int l, limit; | 
|  | 117 |  | 
|  | 118 | reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE | | 
|  | 119 | (bus_rpn & DART_CNTL_U4_IONE_MASK); | 
|  | 120 | DART_OUT(DART_CNTL, reg); | 
|  | 121 |  | 
|  | 122 | limit = 0; | 
|  | 123 | wait_more: | 
|  | 124 | l = 0; | 
|  | 125 | while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) { | 
|  | 126 | rmb(); | 
|  | 127 | l++; | 
|  | 128 | } | 
|  | 129 |  | 
|  | 130 | if (l == (1L << limit)) { | 
|  | 131 | if (limit < 4) { | 
|  | 132 | limit++; | 
|  | 133 | goto wait_more; | 
|  | 134 | } else | 
|  | 135 | panic("DART: TLB did not flush after waiting a long " | 
|  | 136 | "time. Buggy U4 ?"); | 
|  | 137 | } | 
|  | 138 | } | 
|  | 139 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | static void dart_flush(struct iommu_table *tbl) | 
|  | 141 | { | 
| Benjamin Herrenschmidt | eeac5c1 | 2006-09-13 22:12:52 +1000 | [diff] [blame] | 142 | mb(); | 
| Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 143 | if (dart_dirty) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 144 | dart_tlb_invalidate_all(); | 
| Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 145 | dart_dirty = 0; | 
|  | 146 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | } | 
|  | 148 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 149 | static void dart_build(struct iommu_table *tbl, long index, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 150 | long npages, unsigned long uaddr, | 
|  | 151 | enum dma_data_direction direction) | 
|  | 152 | { | 
|  | 153 | unsigned int *dp; | 
|  | 154 | unsigned int rpn; | 
| Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 155 | long l; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 |  | 
|  | 157 | DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr); | 
|  | 158 |  | 
| Olof Johansson | d0035c62 | 2005-09-20 13:46:44 +1000 | [diff] [blame] | 159 | index <<= DART_PAGE_FACTOR; | 
|  | 160 | npages <<= DART_PAGE_FACTOR; | 
|  | 161 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 162 | dp = ((unsigned int*)tbl->it_base) + index; | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 163 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | /* On U3, all memory is contigous, so we can move this | 
|  | 165 | * out of the loop. | 
|  | 166 | */ | 
| Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 167 | l = npages; | 
|  | 168 | while (l--) { | 
| Olof Johansson | d0035c62 | 2005-09-20 13:46:44 +1000 | [diff] [blame] | 169 | rpn = virt_to_abs(uaddr) >> DART_PAGE_SHIFT; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 |  | 
|  | 171 | *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK); | 
|  | 172 |  | 
| Olof Johansson | d0035c62 | 2005-09-20 13:46:44 +1000 | [diff] [blame] | 173 | uaddr += DART_PAGE_SIZE; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | } | 
|  | 175 |  | 
| Benjamin Herrenschmidt | eeac5c1 | 2006-09-13 22:12:52 +1000 | [diff] [blame] | 176 | /* make sure all updates have reached memory */ | 
|  | 177 | mb(); | 
|  | 178 | in_be32((unsigned __iomem *)dp); | 
|  | 179 | mb(); | 
|  | 180 |  | 
| Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 181 | if (dart_is_u4) { | 
|  | 182 | rpn = index; | 
| Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 183 | while (npages--) | 
|  | 184 | dart_tlb_invalidate_one(rpn++); | 
|  | 185 | } else { | 
|  | 186 | dart_dirty = 1; | 
|  | 187 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 188 | } | 
|  | 189 |  | 
|  | 190 |  | 
|  | 191 | static void dart_free(struct iommu_table *tbl, long index, long npages) | 
|  | 192 | { | 
|  | 193 | unsigned int *dp; | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 194 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 | /* We don't worry about flushing the TLB cache. The only drawback of | 
|  | 196 | * not doing it is that we won't catch buggy device drivers doing | 
|  | 197 | * bad DMAs, but then no 32-bit architecture ever does either. | 
|  | 198 | */ | 
|  | 199 |  | 
|  | 200 | DBG("dart: free at: %lx, %lx\n", index, npages); | 
|  | 201 |  | 
| Olof Johansson | d0035c62 | 2005-09-20 13:46:44 +1000 | [diff] [blame] | 202 | index <<= DART_PAGE_FACTOR; | 
|  | 203 | npages <<= DART_PAGE_FACTOR; | 
|  | 204 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | dp  = ((unsigned int *)tbl->it_base) + index; | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 206 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 | while (npages--) | 
|  | 208 | *(dp++) = dart_emptyval; | 
|  | 209 | } | 
|  | 210 |  | 
|  | 211 |  | 
|  | 212 | static int dart_init(struct device_node *dart_node) | 
|  | 213 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 214 | unsigned int i; | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 215 | unsigned long tmp, base, size; | 
|  | 216 | struct resource r; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 217 |  | 
|  | 218 | if (dart_tablebase == 0 || dart_tablesize == 0) { | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 219 | printk(KERN_INFO "DART: table not allocated, using " | 
|  | 220 | "direct DMA\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | return -ENODEV; | 
|  | 222 | } | 
|  | 223 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 224 | if (of_address_to_resource(dart_node, 0, &r)) | 
|  | 225 | panic("DART: can't get register base ! "); | 
|  | 226 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | /* Make sure nothing from the DART range remains in the CPU cache | 
|  | 228 | * from a previous mapping that existed before the kernel took | 
|  | 229 | * over | 
|  | 230 | */ | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 231 | flush_dcache_phys_range(dart_tablebase, | 
|  | 232 | dart_tablebase + dart_tablesize); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 |  | 
|  | 234 | /* Allocate a spare page to map all invalid DART pages. We need to do | 
|  | 235 | * that to work around what looks like a problem with the HT bridge | 
|  | 236 | * prefetching into invalid pages and corrupting data | 
|  | 237 | */ | 
| Olof Johansson | d0035c62 | 2005-09-20 13:46:44 +1000 | [diff] [blame] | 238 | tmp = lmb_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE); | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 239 | dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) & | 
|  | 240 | DARTMAP_RPNMASK); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 242 | /* Map in DART registers */ | 
|  | 243 | dart = ioremap(r.start, r.end - r.start + 1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | if (dart == NULL) | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 245 | panic("DART: Cannot map registers!"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 246 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 247 | /* Map in DART table */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | dart_vbase = ioremap(virt_to_abs(dart_tablebase), dart_tablesize); | 
|  | 249 |  | 
|  | 250 | /* Fill initial table */ | 
|  | 251 | for (i = 0; i < dart_tablesize/4; i++) | 
|  | 252 | dart_vbase[i] = dart_emptyval; | 
|  | 253 |  | 
|  | 254 | /* Initialize DART with table base and enable it. */ | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 255 | base = dart_tablebase >> DART_PAGE_SHIFT; | 
|  | 256 | size = dart_tablesize >> DART_PAGE_SHIFT; | 
|  | 257 | if (dart_is_u4) { | 
| Benjamin Herrenschmidt | 56c8eae | 2005-12-19 16:49:07 +1100 | [diff] [blame] | 258 | size &= DART_SIZE_U4_SIZE_MASK; | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 259 | DART_OUT(DART_BASE_U4, base); | 
|  | 260 | DART_OUT(DART_SIZE_U4, size); | 
|  | 261 | DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE); | 
|  | 262 | } else { | 
| Benjamin Herrenschmidt | 56c8eae | 2005-12-19 16:49:07 +1100 | [diff] [blame] | 263 | size &= DART_CNTL_U3_SIZE_MASK; | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 264 | DART_OUT(DART_CNTL, | 
|  | 265 | DART_CNTL_U3_ENABLE | | 
|  | 266 | (base << DART_CNTL_U3_BASE_SHIFT) | | 
|  | 267 | (size << DART_CNTL_U3_SIZE_SHIFT)); | 
|  | 268 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 |  | 
|  | 270 | /* Invalidate DART to get rid of possible stale TLBs */ | 
|  | 271 | dart_tlb_invalidate_all(); | 
|  | 272 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 273 | printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n", | 
|  | 274 | dart_is_u4 ? "U4" : "U3"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 |  | 
|  | 276 | return 0; | 
|  | 277 | } | 
|  | 278 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 279 | static void iommu_table_dart_setup(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 | { | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 281 | iommu_table_dart.it_busno = 0; | 
|  | 282 | iommu_table_dart.it_offset = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 283 | /* it_size is in number of entries */ | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 284 | iommu_table_dart.it_size = (dart_tablesize / sizeof(u32)) >> DART_PAGE_FACTOR; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 285 |  | 
|  | 286 | /* Initialize the common IOMMU code */ | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 287 | iommu_table_dart.it_base = (unsigned long)dart_vbase; | 
|  | 288 | iommu_table_dart.it_index = 0; | 
|  | 289 | iommu_table_dart.it_blocksize = 1; | 
| Anton Blanchard | ca1588e | 2006-06-10 20:58:08 +1000 | [diff] [blame] | 290 | iommu_init_table(&iommu_table_dart, -1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 291 |  | 
|  | 292 | /* Reserve the last page of the DART to avoid possible prefetch | 
|  | 293 | * past the DART mapped area | 
|  | 294 | */ | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 295 | set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | } | 
|  | 297 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 298 | static void iommu_dev_setup_dart(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 299 | { | 
|  | 300 | struct device_node *dn; | 
|  | 301 |  | 
|  | 302 | /* We only have one iommu table on the mac for now, which makes | 
|  | 303 | * things simple. Setup all PCI devices to point to this table | 
|  | 304 | * | 
|  | 305 | * We must use pci_device_to_OF_node() to make sure that | 
|  | 306 | * we get the real "final" pointer to the device in the | 
|  | 307 | * pci_dev sysdata and not the temporary PHB one | 
|  | 308 | */ | 
|  | 309 | dn = pci_device_to_OF_node(dev); | 
|  | 310 |  | 
|  | 311 | if (dn) | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 312 | PCI_DN(dn)->iommu_table = &iommu_table_dart; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 313 | } | 
|  | 314 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 315 | static void iommu_bus_setup_dart(struct pci_bus *bus) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 316 | { | 
|  | 317 | struct device_node *dn; | 
|  | 318 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 319 | if (!iommu_table_dart_inited) { | 
|  | 320 | iommu_table_dart_inited = 1; | 
|  | 321 | iommu_table_dart_setup(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 322 | } | 
|  | 323 |  | 
|  | 324 | dn = pci_bus_to_OF_node(bus); | 
|  | 325 |  | 
|  | 326 | if (dn) | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 327 | PCI_DN(dn)->iommu_table = &iommu_table_dart; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 328 | } | 
|  | 329 |  | 
|  | 330 | static void iommu_dev_setup_null(struct pci_dev *dev) { } | 
|  | 331 | static void iommu_bus_setup_null(struct pci_bus *bus) { } | 
|  | 332 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 333 | void iommu_init_early_dart(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | { | 
|  | 335 | struct device_node *dn; | 
|  | 336 |  | 
|  | 337 | /* Find the DART in the device-tree */ | 
|  | 338 | dn = of_find_compatible_node(NULL, "dart", "u3-dart"); | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 339 | if (dn == NULL) { | 
|  | 340 | dn = of_find_compatible_node(NULL, "dart", "u4-dart"); | 
|  | 341 | if (dn == NULL) | 
|  | 342 | goto bail; | 
|  | 343 | dart_is_u4 = 1; | 
|  | 344 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 345 |  | 
|  | 346 | /* Setup low level TCE operations for the core IOMMU code */ | 
|  | 347 | ppc_md.tce_build = dart_build; | 
|  | 348 | ppc_md.tce_free  = dart_free; | 
|  | 349 | ppc_md.tce_flush = dart_flush; | 
|  | 350 |  | 
|  | 351 | /* Initialize the DART HW */ | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 352 | if (dart_init(dn) == 0) { | 
|  | 353 | ppc_md.iommu_dev_setup = iommu_dev_setup_dart; | 
|  | 354 | ppc_md.iommu_bus_setup = iommu_bus_setup_dart; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 355 |  | 
|  | 356 | /* Setup pci_dma ops */ | 
|  | 357 | pci_iommu_init(); | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 358 |  | 
|  | 359 | return; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 360 | } | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 361 |  | 
|  | 362 | bail: | 
|  | 363 | /* If init failed, use direct iommu and null setup functions */ | 
|  | 364 | ppc_md.iommu_dev_setup = iommu_dev_setup_null; | 
|  | 365 | ppc_md.iommu_bus_setup = iommu_bus_setup_null; | 
|  | 366 |  | 
|  | 367 | /* Setup pci_dma ops */ | 
|  | 368 | pci_direct_iommu_init(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 369 | } | 
|  | 370 |  | 
|  | 371 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 372 | void __init alloc_dart_table(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 373 | { | 
| Olof Johansson | 2889773 | 2006-04-12 21:52:33 -0500 | [diff] [blame] | 374 | /* Only reserve DART space if machine has more than 1GB of RAM | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 375 | * or if requested with iommu=on on cmdline. | 
| Olof Johansson | 2889773 | 2006-04-12 21:52:33 -0500 | [diff] [blame] | 376 | * | 
|  | 377 | * 1GB of RAM is picked as limit because some default devices | 
|  | 378 | * (i.e. Airport Extreme) have 30 bit address range limits. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 379 | */ | 
| Olof Johansson | 2889773 | 2006-04-12 21:52:33 -0500 | [diff] [blame] | 380 |  | 
|  | 381 | if (iommu_is_off) | 
|  | 382 | return; | 
|  | 383 |  | 
|  | 384 | if (!iommu_force_on && lmb_end_of_DRAM() <= 0x40000000ull) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | return; | 
|  | 386 |  | 
|  | 387 | /* 512 pages (2MB) is max DART tablesize. */ | 
|  | 388 | dart_tablesize = 1UL << 21; | 
|  | 389 | /* 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we | 
|  | 390 | * will blow up an entire large page anyway in the kernel mapping | 
|  | 391 | */ | 
|  | 392 | dart_tablebase = (unsigned long) | 
|  | 393 | abs_to_virt(lmb_alloc_base(1UL<<24, 1UL<<24, 0x80000000L)); | 
|  | 394 |  | 
| Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 395 | printk(KERN_INFO "DART table allocated at: %lx\n", dart_tablebase); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 396 | } |