| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * cpufeature.h | 
 | 3 |  * | 
 | 4 |  * Defines x86 CPU feature bits | 
 | 5 |  */ | 
 | 6 |  | 
 | 7 | #ifndef __ASM_I386_CPUFEATURE_H | 
 | 8 | #define __ASM_I386_CPUFEATURE_H | 
 | 9 |  | 
 | 10 | #include <linux/bitops.h> | 
 | 11 |  | 
 | 12 | #define NCAPINTS	7	/* N 32-bit words worth of info */ | 
 | 13 |  | 
 | 14 | /* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */ | 
 | 15 | #define X86_FEATURE_FPU		(0*32+ 0) /* Onboard FPU */ | 
 | 16 | #define X86_FEATURE_VME		(0*32+ 1) /* Virtual Mode Extensions */ | 
 | 17 | #define X86_FEATURE_DE		(0*32+ 2) /* Debugging Extensions */ | 
 | 18 | #define X86_FEATURE_PSE 	(0*32+ 3) /* Page Size Extensions */ | 
 | 19 | #define X86_FEATURE_TSC		(0*32+ 4) /* Time Stamp Counter */ | 
 | 20 | #define X86_FEATURE_MSR		(0*32+ 5) /* Model-Specific Registers, RDMSR, WRMSR */ | 
 | 21 | #define X86_FEATURE_PAE		(0*32+ 6) /* Physical Address Extensions */ | 
 | 22 | #define X86_FEATURE_MCE		(0*32+ 7) /* Machine Check Architecture */ | 
 | 23 | #define X86_FEATURE_CX8		(0*32+ 8) /* CMPXCHG8 instruction */ | 
 | 24 | #define X86_FEATURE_APIC	(0*32+ 9) /* Onboard APIC */ | 
 | 25 | #define X86_FEATURE_SEP		(0*32+11) /* SYSENTER/SYSEXIT */ | 
 | 26 | #define X86_FEATURE_MTRR	(0*32+12) /* Memory Type Range Registers */ | 
 | 27 | #define X86_FEATURE_PGE		(0*32+13) /* Page Global Enable */ | 
 | 28 | #define X86_FEATURE_MCA		(0*32+14) /* Machine Check Architecture */ | 
 | 29 | #define X86_FEATURE_CMOV	(0*32+15) /* CMOV instruction (FCMOVCC and FCOMI too if FPU present) */ | 
 | 30 | #define X86_FEATURE_PAT		(0*32+16) /* Page Attribute Table */ | 
 | 31 | #define X86_FEATURE_PSE36	(0*32+17) /* 36-bit PSEs */ | 
 | 32 | #define X86_FEATURE_PN		(0*32+18) /* Processor serial number */ | 
 | 33 | #define X86_FEATURE_CLFLSH	(0*32+19) /* Supports the CLFLUSH instruction */ | 
 | 34 | #define X86_FEATURE_DTES	(0*32+21) /* Debug Trace Store */ | 
 | 35 | #define X86_FEATURE_ACPI	(0*32+22) /* ACPI via MSR */ | 
 | 36 | #define X86_FEATURE_MMX		(0*32+23) /* Multimedia Extensions */ | 
 | 37 | #define X86_FEATURE_FXSR	(0*32+24) /* FXSAVE and FXRSTOR instructions (fast save and restore */ | 
 | 38 | 				          /* of FPU context), and CR4.OSFXSR available */ | 
 | 39 | #define X86_FEATURE_XMM		(0*32+25) /* Streaming SIMD Extensions */ | 
 | 40 | #define X86_FEATURE_XMM2	(0*32+26) /* Streaming SIMD Extensions-2 */ | 
 | 41 | #define X86_FEATURE_SELFSNOOP	(0*32+27) /* CPU self snoop */ | 
 | 42 | #define X86_FEATURE_HT		(0*32+28) /* Hyper-Threading */ | 
 | 43 | #define X86_FEATURE_ACC		(0*32+29) /* Automatic clock control */ | 
 | 44 | #define X86_FEATURE_IA64	(0*32+30) /* IA-64 processor */ | 
 | 45 |  | 
 | 46 | /* AMD-defined CPU features, CPUID level 0x80000001, word 1 */ | 
 | 47 | /* Don't duplicate feature flags which are redundant with Intel! */ | 
 | 48 | #define X86_FEATURE_SYSCALL	(1*32+11) /* SYSCALL/SYSRET */ | 
 | 49 | #define X86_FEATURE_MP		(1*32+19) /* MP Capable. */ | 
 | 50 | #define X86_FEATURE_NX		(1*32+20) /* Execute Disable */ | 
 | 51 | #define X86_FEATURE_MMXEXT	(1*32+22) /* AMD MMX extensions */ | 
 | 52 | #define X86_FEATURE_LM		(1*32+29) /* Long Mode (x86-64) */ | 
 | 53 | #define X86_FEATURE_3DNOWEXT	(1*32+30) /* AMD 3DNow! extensions */ | 
 | 54 | #define X86_FEATURE_3DNOW	(1*32+31) /* 3DNow! */ | 
 | 55 |  | 
 | 56 | /* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */ | 
 | 57 | #define X86_FEATURE_RECOVERY	(2*32+ 0) /* CPU in recovery mode */ | 
 | 58 | #define X86_FEATURE_LONGRUN	(2*32+ 1) /* Longrun power control */ | 
 | 59 | #define X86_FEATURE_LRTI	(2*32+ 3) /* LongRun table interface */ | 
 | 60 |  | 
 | 61 | /* Other features, Linux-defined mapping, word 3 */ | 
 | 62 | /* This range is used for feature bits which conflict or are synthesized */ | 
 | 63 | #define X86_FEATURE_CXMMX	(3*32+ 0) /* Cyrix MMX extensions */ | 
 | 64 | #define X86_FEATURE_K6_MTRR	(3*32+ 1) /* AMD K6 nonstandard MTRRs */ | 
 | 65 | #define X86_FEATURE_CYRIX_ARR	(3*32+ 2) /* Cyrix ARRs (= MTRRs) */ | 
 | 66 | #define X86_FEATURE_CENTAUR_MCR	(3*32+ 3) /* Centaur MCRs (= MTRRs) */ | 
 | 67 | /* cpu types for specific tunings: */ | 
 | 68 | #define X86_FEATURE_K8		(3*32+ 4) /* Opteron, Athlon64 */ | 
 | 69 | #define X86_FEATURE_K7		(3*32+ 5) /* Athlon */ | 
 | 70 | #define X86_FEATURE_P3		(3*32+ 6) /* P3 */ | 
 | 71 | #define X86_FEATURE_P4		(3*32+ 7) /* P4 */ | 
| Andi Kleen | 39b3a79 | 2006-01-11 22:42:45 +0100 | [diff] [blame] | 72 | #define X86_FEATURE_CONSTANT_TSC (3*32+ 8) /* TSC ticks at a constant rate */ | 
| Gerd Hoffmann | 9a0b581 | 2006-03-23 02:59:32 -0800 | [diff] [blame] | 73 | #define X86_FEATURE_UP		(3*32+ 9) /* smp kernel running on up */ | 
| Andi Kleen | 18bd057 | 2006-04-20 02:36:45 +0200 | [diff] [blame] | 74 | #define X86_FEATURE_FXSAVE_LEAK (3*32+10) /* FXSAVE leaks FOP/FIP/FOP */ | 
| Venkatesh Pallipadi | 0080e66 | 2006-06-26 13:59:59 +0200 | [diff] [blame] | 75 | #define X86_FEATURE_ARCH_PERFMON (3*32+11) /* Intel Architectural PerfMon */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 |  | 
 | 77 | /* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */ | 
 | 78 | #define X86_FEATURE_XMM3	(4*32+ 0) /* Streaming SIMD Extensions-3 */ | 
 | 79 | #define X86_FEATURE_MWAIT	(4*32+ 3) /* Monitor/Mwait support */ | 
 | 80 | #define X86_FEATURE_DSCPL	(4*32+ 4) /* CPL Qualified Debug Store */ | 
 | 81 | #define X86_FEATURE_EST		(4*32+ 7) /* Enhanced SpeedStep */ | 
 | 82 | #define X86_FEATURE_TM2		(4*32+ 8) /* Thermal Monitor 2 */ | 
 | 83 | #define X86_FEATURE_CID		(4*32+10) /* Context ID */ | 
 | 84 | #define X86_FEATURE_CX16        (4*32+13) /* CMPXCHG16B */ | 
 | 85 | #define X86_FEATURE_XTPR	(4*32+14) /* Send Task Priority Messages */ | 
 | 86 |  | 
 | 87 | /* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */ | 
 | 88 | #define X86_FEATURE_XSTORE	(5*32+ 2) /* on-CPU RNG present (xstore insn) */ | 
 | 89 | #define X86_FEATURE_XSTORE_EN	(5*32+ 3) /* on-CPU RNG enabled */ | 
 | 90 | #define X86_FEATURE_XCRYPT	(5*32+ 6) /* on-CPU crypto (xcrypt insn) */ | 
 | 91 | #define X86_FEATURE_XCRYPT_EN	(5*32+ 7) /* on-CPU crypto enabled */ | 
| Michal Ludvig | 224f611 | 2006-06-23 02:04:32 -0700 | [diff] [blame] | 92 | #define X86_FEATURE_ACE2	(5*32+ 8) /* Advanced Cryptography Engine v2 */ | 
 | 93 | #define X86_FEATURE_ACE2_EN	(5*32+ 9) /* ACE v2 enabled */ | 
 | 94 | #define X86_FEATURE_PHE		(5*32+ 10) /* PadLock Hash Engine */ | 
 | 95 | #define X86_FEATURE_PHE_EN	(5*32+ 11) /* PHE enabled */ | 
 | 96 | #define X86_FEATURE_PMM		(5*32+ 12) /* PadLock Montgomery Multiplier */ | 
 | 97 | #define X86_FEATURE_PMM_EN	(5*32+ 13) /* PMM enabled */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 |  | 
 | 99 | /* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */ | 
| H. Peter Anvin | 5b7abc6 | 2005-05-01 08:58:49 -0700 | [diff] [blame] | 100 | #define X86_FEATURE_LAHF_LM	(6*32+ 0) /* LAHF/SAHF in long mode */ | 
 | 101 | #define X86_FEATURE_CMP_LEGACY	(6*32+ 1) /* If yes HyperThreading not valid */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 102 |  | 
 | 103 | #define cpu_has(c, bit)		test_bit(bit, (c)->x86_capability) | 
 | 104 | #define boot_cpu_has(bit)	test_bit(bit, boot_cpu_data.x86_capability) | 
 | 105 |  | 
 | 106 | #define cpu_has_fpu		boot_cpu_has(X86_FEATURE_FPU) | 
 | 107 | #define cpu_has_vme		boot_cpu_has(X86_FEATURE_VME) | 
 | 108 | #define cpu_has_de		boot_cpu_has(X86_FEATURE_DE) | 
 | 109 | #define cpu_has_pse		boot_cpu_has(X86_FEATURE_PSE) | 
 | 110 | #define cpu_has_tsc		boot_cpu_has(X86_FEATURE_TSC) | 
 | 111 | #define cpu_has_pae		boot_cpu_has(X86_FEATURE_PAE) | 
 | 112 | #define cpu_has_pge		boot_cpu_has(X86_FEATURE_PGE) | 
 | 113 | #define cpu_has_apic		boot_cpu_has(X86_FEATURE_APIC) | 
 | 114 | #define cpu_has_sep		boot_cpu_has(X86_FEATURE_SEP) | 
 | 115 | #define cpu_has_mtrr		boot_cpu_has(X86_FEATURE_MTRR) | 
 | 116 | #define cpu_has_mmx		boot_cpu_has(X86_FEATURE_MMX) | 
 | 117 | #define cpu_has_fxsr		boot_cpu_has(X86_FEATURE_FXSR) | 
 | 118 | #define cpu_has_xmm		boot_cpu_has(X86_FEATURE_XMM) | 
 | 119 | #define cpu_has_xmm2		boot_cpu_has(X86_FEATURE_XMM2) | 
 | 120 | #define cpu_has_xmm3		boot_cpu_has(X86_FEATURE_XMM3) | 
 | 121 | #define cpu_has_ht		boot_cpu_has(X86_FEATURE_HT) | 
 | 122 | #define cpu_has_mp		boot_cpu_has(X86_FEATURE_MP) | 
 | 123 | #define cpu_has_nx		boot_cpu_has(X86_FEATURE_NX) | 
 | 124 | #define cpu_has_k6_mtrr		boot_cpu_has(X86_FEATURE_K6_MTRR) | 
 | 125 | #define cpu_has_cyrix_arr	boot_cpu_has(X86_FEATURE_CYRIX_ARR) | 
 | 126 | #define cpu_has_centaur_mcr	boot_cpu_has(X86_FEATURE_CENTAUR_MCR) | 
 | 127 | #define cpu_has_xstore		boot_cpu_has(X86_FEATURE_XSTORE) | 
 | 128 | #define cpu_has_xstore_enabled	boot_cpu_has(X86_FEATURE_XSTORE_EN) | 
 | 129 | #define cpu_has_xcrypt		boot_cpu_has(X86_FEATURE_XCRYPT) | 
 | 130 | #define cpu_has_xcrypt_enabled	boot_cpu_has(X86_FEATURE_XCRYPT_EN) | 
| Michal Ludvig | 224f611 | 2006-06-23 02:04:32 -0700 | [diff] [blame] | 131 | #define cpu_has_ace2		boot_cpu_has(X86_FEATURE_ACE2) | 
 | 132 | #define cpu_has_ace2_enabled	boot_cpu_has(X86_FEATURE_ACE2_EN) | 
 | 133 | #define cpu_has_phe		boot_cpu_has(X86_FEATURE_PHE) | 
 | 134 | #define cpu_has_phe_enabled	boot_cpu_has(X86_FEATURE_PHE_EN) | 
 | 135 | #define cpu_has_pmm		boot_cpu_has(X86_FEATURE_PMM) | 
 | 136 | #define cpu_has_pmm_enabled	boot_cpu_has(X86_FEATURE_PMM_EN) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 |  | 
 | 138 | #endif /* __ASM_I386_CPUFEATURE_H */ | 
 | 139 |  | 
 | 140 | /*  | 
 | 141 |  * Local Variables: | 
 | 142 |  * mode:c | 
 | 143 |  * comment-column:42 | 
 | 144 |  * End: | 
 | 145 |  */ |