blob: 66baee11c2314f646d6c2aa65070c08270c54cd0 [file] [log] [blame]
Lucille Sylvester51b764d2011-12-15 16:51:52 -07001/* Copyright (c) 2002,2007-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
Steve Mucklef132c6c2012-06-06 18:30:57 -070013#include <linux/module.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070014#include <linux/uaccess.h>
15#include <linux/vmalloc.h>
16#include <linux/ioctl.h>
17#include <linux/sched.h>
18
19#include <mach/socinfo.h>
20
21#include "kgsl.h"
22#include "kgsl_pwrscale.h"
23#include "kgsl_cffdump.h"
24#include "kgsl_sharedmem.h"
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -060025#include "kgsl_iommu.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026
27#include "adreno.h"
28#include "adreno_pm4types.h"
29#include "adreno_debugfs.h"
30#include "adreno_postmortem.h"
31
Jeremy Gebbeneebc4612011-08-31 10:15:21 -070032#include "a2xx_reg.h"
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070033#include "a3xx_reg.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034
35#define DRIVER_VERSION_MAJOR 3
36#define DRIVER_VERSION_MINOR 1
37
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070038/* Adreno MH arbiter config*/
39#define ADRENO_CFG_MHARB \
40 (0x10 \
41 | (0 << MH_ARBITER_CONFIG__SAME_PAGE_GRANULARITY__SHIFT) \
42 | (1 << MH_ARBITER_CONFIG__L1_ARB_ENABLE__SHIFT) \
43 | (1 << MH_ARBITER_CONFIG__L1_ARB_HOLD_ENABLE__SHIFT) \
44 | (0 << MH_ARBITER_CONFIG__L2_ARB_CONTROL__SHIFT) \
45 | (1 << MH_ARBITER_CONFIG__PAGE_SIZE__SHIFT) \
46 | (1 << MH_ARBITER_CONFIG__TC_REORDER_ENABLE__SHIFT) \
47 | (1 << MH_ARBITER_CONFIG__TC_ARB_HOLD_ENABLE__SHIFT) \
48 | (0 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT_ENABLE__SHIFT) \
49 | (0x8 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT__SHIFT) \
50 | (1 << MH_ARBITER_CONFIG__CP_CLNT_ENABLE__SHIFT) \
51 | (1 << MH_ARBITER_CONFIG__VGT_CLNT_ENABLE__SHIFT) \
52 | (1 << MH_ARBITER_CONFIG__TC_CLNT_ENABLE__SHIFT) \
53 | (1 << MH_ARBITER_CONFIG__RB_CLNT_ENABLE__SHIFT) \
54 | (1 << MH_ARBITER_CONFIG__PA_CLNT_ENABLE__SHIFT))
55
56#define ADRENO_MMU_CONFIG \
57 (0x01 \
58 | (MMU_CONFIG << MH_MMU_CONFIG__RB_W_CLNT_BEHAVIOR__SHIFT) \
59 | (MMU_CONFIG << MH_MMU_CONFIG__CP_W_CLNT_BEHAVIOR__SHIFT) \
60 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R0_CLNT_BEHAVIOR__SHIFT) \
61 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R1_CLNT_BEHAVIOR__SHIFT) \
62 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R2_CLNT_BEHAVIOR__SHIFT) \
63 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R3_CLNT_BEHAVIOR__SHIFT) \
64 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R4_CLNT_BEHAVIOR__SHIFT) \
65 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R0_CLNT_BEHAVIOR__SHIFT) \
66 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R1_CLNT_BEHAVIOR__SHIFT) \
67 | (MMU_CONFIG << MH_MMU_CONFIG__TC_R_CLNT_BEHAVIOR__SHIFT) \
68 | (MMU_CONFIG << MH_MMU_CONFIG__PA_W_CLNT_BEHAVIOR__SHIFT))
69
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070static const struct kgsl_functable adreno_functable;
71
72static struct adreno_device device_3d0 = {
73 .dev = {
Jeremy Gebben84d75d02012-03-01 14:47:45 -070074 KGSL_DEVICE_COMMON_INIT(device_3d0.dev),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070075 .name = DEVICE_3D0_NAME,
76 .id = KGSL_DEVICE_3D0,
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060077 .mh = {
78 .mharb = ADRENO_CFG_MHARB,
79 /* Remove 1k boundary check in z470 to avoid a GPU
80 * hang. Notice that this solution won't work if
81 * both EBI and SMI are used
82 */
83 .mh_intf_cfg1 = 0x00032f07,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084 /* turn off memory protection unit by setting
85 acceptable physical address range to include
86 all pages. */
87 .mpu_base = 0x00000000,
88 .mpu_range = 0xFFFFF000,
89 },
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060090 .mmu = {
91 .config = ADRENO_MMU_CONFIG,
92 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093 .pwrctrl = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070094 .irq_name = KGSL_3D0_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096 .iomemname = KGSL_3D0_REG_MEMORY,
97 .ftbl = &adreno_functable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070098#ifdef CONFIG_HAS_EARLYSUSPEND
Jordan Crouse9f739212011-07-28 08:37:57 -060099 .display_off = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700100 .level = EARLY_SUSPEND_LEVEL_STOP_DRAWING,
101 .suspend = kgsl_early_suspend_driver,
102 .resume = kgsl_late_resume_driver,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700103 },
Jordan Crouse9f739212011-07-28 08:37:57 -0600104#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105 },
Jordan Crouse7501d452012-04-19 08:58:44 -0600106 .gmem_base = 0,
107 .gmem_size = SZ_256K,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108 .pfp_fw = NULL,
109 .pm4_fw = NULL,
Jordan Crouse95b33272011-11-11 14:50:12 -0700110 .wait_timeout = 10000, /* in milliseconds */
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600111 .ib_check_level = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700112};
113
Jordan Crouse95b33272011-11-11 14:50:12 -0700114
Jordan Crouse505df9c2011-07-28 08:37:59 -0600115/*
116 * This is the master list of all GPU cores that are supported by this
117 * driver.
118 */
119
120#define ANY_ID (~0)
121
122static const struct {
123 enum adreno_gpurev gpurev;
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600124 unsigned int core, major, minor, patchid;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600125 const char *pm4fw;
126 const char *pfpfw;
127 struct adreno_gpudev *gpudev;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700128 unsigned int istore_size;
129 unsigned int pix_shader_start;
Jordan Crousec6b3a992012-02-04 10:23:51 -0700130 unsigned int instruction_size; /* Size of an instruction in dwords */
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530131 unsigned int gmem_size; /* size of gmem for gpu*/
Jordan Crouse505df9c2011-07-28 08:37:59 -0600132} adreno_gpulist[] = {
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600133 { ADRENO_REV_A200, 0, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700134 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530135 512, 384, 3, SZ_256K },
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530136 { ADRENO_REV_A203, 0, 1, 1, ANY_ID,
137 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530138 512, 384, 3, SZ_256K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600139 { ADRENO_REV_A205, 0, 1, 0, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700140 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530141 512, 384, 3, SZ_256K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600142 { ADRENO_REV_A220, 2, 1, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700143 "leia_pm4_470.fw", "leia_pfp_470.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530144 512, 384, 3, SZ_512K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600145 /*
146 * patchlevel 5 (8960v2) needs special pm4 firmware to work around
147 * a hardware problem.
148 */
149 { ADRENO_REV_A225, 2, 2, 0, 5,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700150 "a225p5_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530151 1536, 768, 3, SZ_512K },
Carter Cooperf27ec722011-11-17 15:20:38 -0700152 { ADRENO_REV_A225, 2, 2, 0, 6,
153 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530154 1536, 768, 3, SZ_512K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600155 { ADRENO_REV_A225, 2, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700156 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530157 1536, 768, 3, SZ_512K },
158 /* A3XX doesn't use the pix_shader_start */
Jordan Crouse54154c62012-03-27 16:33:26 -0600159 { ADRENO_REV_A305, 3, 0, 5, 0,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530160 "a300_pm4.fw", "a300_pfp.fw", &adreno_a3xx_gpudev,
161 512, 0, 2, SZ_256K },
Jordan Crousec6b3a992012-02-04 10:23:51 -0700162 /* A3XX doesn't use the pix_shader_start */
Jordan Croused2b30d22012-05-21 08:41:51 -0600163 { ADRENO_REV_A320, 3, 2, 0, ANY_ID,
Jordan Crousec6b3a992012-02-04 10:23:51 -0700164 "a300_pm4.fw", "a300_pfp.fw", &adreno_a3xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530165 512, 0, 2, SZ_512K },
Jordan Crousec6b3a992012-02-04 10:23:51 -0700166
Jordan Crouse505df9c2011-07-28 08:37:59 -0600167};
168
Jordan Crouseb368e9b2012-04-27 14:01:59 -0600169static irqreturn_t adreno_irq_handler(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700170{
Jordan Crousea78c9172011-07-11 13:14:09 -0600171 irqreturn_t result;
Jordan Crousea78c9172011-07-11 13:14:09 -0600172 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700173
Jordan Crousea78c9172011-07-11 13:14:09 -0600174 result = adreno_dev->gpudev->irq_handler(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700175
176 if (device->requested_state == KGSL_STATE_NONE) {
177 if (device->pwrctrl.nap_allowed == true) {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700178 kgsl_pwrctrl_request_state(device, KGSL_STATE_NAP);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700179 queue_work(device->work_queue, &device->idle_check_ws);
180 } else if (device->pwrscale.policy != NULL) {
181 queue_work(device->work_queue, &device->idle_check_ws);
182 }
183 }
184
185 /* Reset the time-out in our idle timer */
Tarun Karra68755762012-01-12 16:07:09 -0800186 mod_timer_pending(&device->idle_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700187 jiffies + device->pwrctrl.interval_timeout);
188 return result;
189}
190
Jordan Crouse9f739212011-07-28 08:37:57 -0600191static void adreno_cleanup_pt(struct kgsl_device *device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700192 struct kgsl_pagetable *pagetable)
193{
194 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
195 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
196
197 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
198
199 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
200
201 kgsl_mmu_unmap(pagetable, &device->memstore);
202
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600203 kgsl_mmu_unmap(pagetable, &device->mmu.setstate_memory);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700204}
205
206static int adreno_setup_pt(struct kgsl_device *device,
207 struct kgsl_pagetable *pagetable)
208{
209 int result = 0;
210 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
211 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
212
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700213 result = kgsl_mmu_map_global(pagetable, &rb->buffer_desc,
214 GSL_PT_PAGE_RV);
215 if (result)
216 goto error;
217
218 result = kgsl_mmu_map_global(pagetable, &rb->memptrs_desc,
219 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
220 if (result)
221 goto unmap_buffer_desc;
222
223 result = kgsl_mmu_map_global(pagetable, &device->memstore,
224 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
225 if (result)
226 goto unmap_memptrs_desc;
227
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600228 result = kgsl_mmu_map_global(pagetable, &device->mmu.setstate_memory,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700229 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
230 if (result)
231 goto unmap_memstore_desc;
232
233 return result;
234
235unmap_memstore_desc:
236 kgsl_mmu_unmap(pagetable, &device->memstore);
237
238unmap_memptrs_desc:
239 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
240
241unmap_buffer_desc:
242 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
243
244error:
245 return result;
246}
247
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600248static void adreno_iommu_setstate(struct kgsl_device *device,
249 uint32_t flags)
250{
251 unsigned int pt_val, reg_pt_val;
252 unsigned int link[200];
253 unsigned int *cmds = &link[0];
254 int sizedwords = 0;
255 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
256 struct kgsl_memdesc **reg_map_desc;
257 void *reg_map_array;
258 int num_iommu_units, i;
259
260 if (!adreno_dev->drawctxt_active)
261 return kgsl_mmu_device_setstate(&device->mmu, flags);
262 num_iommu_units = kgsl_mmu_get_reg_map_desc(&device->mmu,
263 &reg_map_array);
264 reg_map_desc = reg_map_array;
265
266 if (kgsl_mmu_enable_clk(&device->mmu,
267 KGSL_IOMMU_CONTEXT_USER))
268 goto done;
269
270 if (adreno_is_a225(adreno_dev))
271 cmds += adreno_add_change_mh_phys_limit_cmds(cmds, 0xFFFFF000,
272 device->mmu.setstate_memory.gpuaddr +
273 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
274 else
275 cmds += adreno_add_bank_change_cmds(cmds,
276 KGSL_IOMMU_CONTEXT_USER,
277 device->mmu.setstate_memory.gpuaddr +
278 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
279
280 if (flags & KGSL_MMUFLAGS_PTUPDATE) {
281 pt_val = kgsl_mmu_pt_get_base_addr(device->mmu.hwpagetable);
282 /*
283 * We need to perfrom the following operations for all
284 * IOMMU units
285 */
286 for (i = 0; i < num_iommu_units; i++) {
287 reg_pt_val = (pt_val &
288 (KGSL_IOMMU_TTBR0_PA_MASK <<
289 KGSL_IOMMU_TTBR0_PA_SHIFT)) +
290 kgsl_mmu_get_pt_lsb(&device->mmu, i,
291 KGSL_IOMMU_CONTEXT_USER);
292 /*
293 * Set address of the new pagetable by writng to IOMMU
294 * TTBR0 register
295 */
296 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
297 *cmds++ = reg_map_desc[i]->gpuaddr +
298 (KGSL_IOMMU_CONTEXT_USER <<
299 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_TTBR0;
300 *cmds++ = reg_pt_val;
301 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
302 *cmds++ = 0x00000000;
303
304 /*
305 * Read back the ttbr0 register as a barrier to ensure
306 * above writes have completed
307 */
308 cmds += adreno_add_read_cmds(device, cmds,
309 reg_map_desc[i]->gpuaddr +
310 (KGSL_IOMMU_CONTEXT_USER <<
311 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_TTBR0,
312 reg_pt_val,
313 device->mmu.setstate_memory.gpuaddr +
314 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
315
316 /* set the asid */
317 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
318 *cmds++ = reg_map_desc[i]->gpuaddr +
319 (KGSL_IOMMU_CONTEXT_USER <<
320 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_CONTEXTIDR;
321 *cmds++ = kgsl_mmu_get_hwpagetable_asid(&device->mmu);
322 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
323 *cmds++ = 0x00000000;
324
325 /* Read back asid to ensure above write completes */
326 cmds += adreno_add_read_cmds(device, cmds,
327 reg_map_desc[i]->gpuaddr +
328 (KGSL_IOMMU_CONTEXT_USER <<
329 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_CONTEXTIDR,
330 kgsl_mmu_get_hwpagetable_asid(&device->mmu),
331 device->mmu.setstate_memory.gpuaddr +
332 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
333 }
334 /* invalidate all base pointers */
335 *cmds++ = cp_type3_packet(CP_INVALIDATE_STATE, 1);
336 *cmds++ = 0x7fff;
337
338 if (flags & KGSL_MMUFLAGS_TLBFLUSH)
339 cmds += __adreno_add_idle_indirect_cmds(cmds,
340 device->mmu.setstate_memory.gpuaddr +
341 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
342 }
343 if (flags & KGSL_MMUFLAGS_TLBFLUSH) {
344 /*
345 * tlb flush based on asid, no need to flush entire tlb
346 */
347 for (i = 0; i < num_iommu_units; i++) {
348 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
349 *cmds++ = (reg_map_desc[i]->gpuaddr +
350 (KGSL_IOMMU_CONTEXT_USER <<
351 KGSL_IOMMU_CTX_SHIFT) +
352 KGSL_IOMMU_CTX_TLBIASID);
353 *cmds++ = kgsl_mmu_get_hwpagetable_asid(&device->mmu);
354 cmds += adreno_add_read_cmds(device, cmds,
355 reg_map_desc[i]->gpuaddr +
356 (KGSL_IOMMU_CONTEXT_USER <<
357 KGSL_IOMMU_CTX_SHIFT) +
358 KGSL_IOMMU_CONTEXTIDR,
359 kgsl_mmu_get_hwpagetable_asid(&device->mmu),
360 device->mmu.setstate_memory.gpuaddr +
361 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
362 }
363 }
364
365 if (adreno_is_a225(adreno_dev))
366 cmds += adreno_add_change_mh_phys_limit_cmds(cmds,
367 reg_map_desc[num_iommu_units - 1]->gpuaddr - PAGE_SIZE,
368 device->mmu.setstate_memory.gpuaddr +
369 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
370 else
371 cmds += adreno_add_bank_change_cmds(cmds,
372 KGSL_IOMMU_CONTEXT_PRIV,
373 device->mmu.setstate_memory.gpuaddr +
374 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
375
376 sizedwords += (cmds - &link[0]);
377 if (sizedwords)
378 adreno_ringbuffer_issuecmds(device,
379 KGSL_CMD_FLAGS_PMODE, &link[0], sizedwords);
380done:
381 if (num_iommu_units)
382 kfree(reg_map_array);
383}
384
385static void adreno_gpummu_setstate(struct kgsl_device *device,
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600386 uint32_t flags)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700387{
388 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
389 unsigned int link[32];
390 unsigned int *cmds = &link[0];
391 int sizedwords = 0;
392 unsigned int mh_mmu_invalidate = 0x00000003; /*invalidate all and tc */
393
Jeremy Gebbena3d07a42011-10-17 12:08:16 -0600394 /*
395 * If possible, then set the state via the command stream to avoid
396 * a CPU idle. Otherwise, use the default setstate which uses register
397 * writes For CFF dump we must idle and use the registers so that it is
398 * easier to filter out the mmu accesses from the dump
399 */
400 if (!kgsl_cff_dump_enable && adreno_dev->drawctxt_active) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700401 if (flags & KGSL_MMUFLAGS_PTUPDATE) {
402 /* wait for graphics pipe to be idle */
Jordan Crouse084427d2011-07-28 08:37:58 -0600403 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700404 *cmds++ = 0x00000000;
405
406 /* set page table base */
Jordan Crouse084427d2011-07-28 08:37:58 -0600407 *cmds++ = cp_type0_packet(MH_MMU_PT_BASE, 1);
Shubhraprakash Das5a610b52012-05-09 17:31:54 -0600408 *cmds++ = kgsl_mmu_pt_get_base_addr(
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600409 device->mmu.hwpagetable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700410 sizedwords += 4;
411 }
412
413 if (flags & KGSL_MMUFLAGS_TLBFLUSH) {
414 if (!(flags & KGSL_MMUFLAGS_PTUPDATE)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600415 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700416 1);
417 *cmds++ = 0x00000000;
418 sizedwords += 2;
419 }
Jordan Crouse084427d2011-07-28 08:37:58 -0600420 *cmds++ = cp_type0_packet(MH_MMU_INVALIDATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700421 *cmds++ = mh_mmu_invalidate;
422 sizedwords += 2;
423 }
424
425 if (flags & KGSL_MMUFLAGS_PTUPDATE &&
Jeremy Gebben5bb7ece2011-08-02 11:04:48 -0600426 adreno_is_a20x(adreno_dev)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700427 /* HW workaround: to resolve MMU page fault interrupts
428 * caused by the VGT.It prevents the CP PFP from filling
429 * the VGT DMA request fifo too early,thereby ensuring
430 * that the VGT will not fetch vertex/bin data until
431 * after the page table base register has been updated.
432 *
433 * Two null DRAW_INDX_BIN packets are inserted right
434 * after the page table base update, followed by a
435 * wait for idle. The null packets will fill up the
436 * VGT DMA request fifo and prevent any further
437 * vertex/bin updates from occurring until the wait
438 * has finished. */
Jordan Crouse084427d2011-07-28 08:37:58 -0600439 *cmds++ = cp_type3_packet(CP_SET_CONSTANT, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700440 *cmds++ = (0x4 << 16) |
441 (REG_PA_SU_SC_MODE_CNTL - 0x2000);
442 *cmds++ = 0; /* disable faceness generation */
Jordan Crouse084427d2011-07-28 08:37:58 -0600443 *cmds++ = cp_type3_packet(CP_SET_BIN_BASE_OFFSET, 1);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600444 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Jordan Crouse084427d2011-07-28 08:37:58 -0600445 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700446 *cmds++ = 0; /* viz query info */
447 *cmds++ = 0x0003C004; /* draw indicator */
448 *cmds++ = 0; /* bin base */
449 *cmds++ = 3; /* bin size */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600450 *cmds++ =
451 device->mmu.setstate_memory.gpuaddr; /* dma base */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700452 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600453 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700454 *cmds++ = 0; /* viz query info */
455 *cmds++ = 0x0003C004; /* draw indicator */
456 *cmds++ = 0; /* bin base */
457 *cmds++ = 3; /* bin size */
458 /* dma base */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600459 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700460 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600461 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700462 *cmds++ = 0x00000000;
463 sizedwords += 21;
464 }
465
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600466
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700467 if (flags & (KGSL_MMUFLAGS_PTUPDATE | KGSL_MMUFLAGS_TLBFLUSH)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600468 *cmds++ = cp_type3_packet(CP_INVALIDATE_STATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700469 *cmds++ = 0x7fff; /* invalidate all base pointers */
470 sizedwords += 2;
471 }
472
473 adreno_ringbuffer_issuecmds(device, KGSL_CMD_FLAGS_PMODE,
474 &link[0], sizedwords);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600475 } else {
Shubhraprakash Das79447952012-04-26 18:12:23 -0600476 kgsl_mmu_device_setstate(&device->mmu, flags);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600477 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700478}
479
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600480static void adreno_setstate(struct kgsl_device *device,
481 uint32_t flags)
482{
483 /* call the mmu specific handler */
484 if (KGSL_MMU_TYPE_GPU == kgsl_mmu_get_mmutype())
485 return adreno_gpummu_setstate(device, flags);
486 else if (KGSL_MMU_TYPE_IOMMU == kgsl_mmu_get_mmutype())
487 return adreno_iommu_setstate(device, flags);
488}
489
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700490static unsigned int
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700491a3xx_getchipid(struct kgsl_device *device)
492{
Steve Mucklef132c6c2012-06-06 18:30:57 -0700493 unsigned int majorid = 0, minorid = 0, patchid = 0;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700494
Jordan Crouse54154c62012-03-27 16:33:26 -0600495 /*
496 * We could detect the chipID from the hardware but it takes multiple
497 * registers to find the right combination. Since we traffic exclusively
498 * in system on chips, we can be (mostly) confident that a SOC version
499 * will match a GPU (at this juncture at least). So do the lazy/quick
500 * thing and set the chip_id based on the SoC
501 */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700502
Jordan Crouse54154c62012-03-27 16:33:26 -0600503 if (cpu_is_apq8064()) {
Jordan Croused2b30d22012-05-21 08:41:51 -0600504 unsigned int version = socinfo_get_version();
505
Jordan Crouse54154c62012-03-27 16:33:26 -0600506 /* A320 */
507 majorid = 2;
508 minorid = 0;
Jordan Croused2b30d22012-05-21 08:41:51 -0600509
510 /*
511 * V1.1 has some GPU work arounds that we need to communicate
512 * up to user space via the patchid
513 */
514
515 if ((SOCINFO_VERSION_MAJOR(version) == 1) &&
516 (SOCINFO_VERSION_MINOR(version) == 1))
517 patchid = 1;
518 else
519 patchid = 0;
Jordan Crouse54154c62012-03-27 16:33:26 -0600520 } else if (cpu_is_msm8930()) {
521 /* A305 */
522 majorid = 0;
523 minorid = 5;
524 patchid = 0;
525 }
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700526
Jordan Crouse54154c62012-03-27 16:33:26 -0600527 return (0x03 << 24) | (majorid << 16) | (minorid << 8) | patchid;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700528}
529
530static unsigned int
531a2xx_getchipid(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700532{
533 unsigned int chipid = 0;
534 unsigned int coreid, majorid, minorid, patchid, revid;
Carter Cooperf27ec722011-11-17 15:20:38 -0700535 uint32_t soc_platform_version = socinfo_get_version();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700536
537 adreno_regread(device, REG_RBBM_PERIPHID1, &coreid);
538 adreno_regread(device, REG_RBBM_PERIPHID2, &majorid);
539 adreno_regread(device, REG_RBBM_PATCH_RELEASE, &revid);
540
541 /*
542 * adreno 22x gpus are indicated by coreid 2,
543 * but REG_RBBM_PERIPHID1 always contains 0 for this field
544 */
Sudhakara Rao Tentudaebac22012-04-02 14:51:29 -0700545 if (cpu_is_msm8960() || cpu_is_msm8x60())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700546 chipid = 2 << 24;
547 else
548 chipid = (coreid & 0xF) << 24;
549
550 chipid |= ((majorid >> 4) & 0xF) << 16;
551
552 minorid = ((revid >> 0) & 0xFF);
553
554 patchid = ((revid >> 16) & 0xFF);
555
556 /* 8x50 returns 0 for patch release, but it should be 1 */
Carter Cooperf27ec722011-11-17 15:20:38 -0700557 /* 8960v3 returns 5 for patch release, but it should be 6 */
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530558 /* 8x25 returns 0 for minor id, but it should be 1 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700559 if (cpu_is_qsd8x50())
560 patchid = 1;
Carter Cooperf27ec722011-11-17 15:20:38 -0700561 else if (cpu_is_msm8960() &&
562 SOCINFO_VERSION_MAJOR(soc_platform_version) == 3)
563 patchid = 6;
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530564 else if (cpu_is_msm8625() && minorid == 0)
565 minorid = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700566
567 chipid |= (minorid << 8) | patchid;
568
569 return chipid;
570}
571
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700572static unsigned int
573adreno_getchipid(struct kgsl_device *device)
574{
Sudhakara Rao Tentu8ebb2282012-03-06 14:52:58 +0530575 if (cpu_is_apq8064() || cpu_is_msm8930())
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700576 return a3xx_getchipid(device);
577 else
578 return a2xx_getchipid(device);
579}
580
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700581static inline bool _rev_match(unsigned int id, unsigned int entry)
582{
Jordan Crouse505df9c2011-07-28 08:37:59 -0600583 return (entry == ANY_ID || entry == id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700584}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700585
586static void
587adreno_identify_gpu(struct adreno_device *adreno_dev)
588{
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600589 unsigned int i, core, major, minor, patchid;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700590
591 adreno_dev->chip_id = adreno_getchipid(&adreno_dev->dev);
592
593 core = (adreno_dev->chip_id >> 24) & 0xff;
594 major = (adreno_dev->chip_id >> 16) & 0xff;
595 minor = (adreno_dev->chip_id >> 8) & 0xff;
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600596 patchid = (adreno_dev->chip_id & 0xff);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700597
Jordan Crouse505df9c2011-07-28 08:37:59 -0600598 for (i = 0; i < ARRAY_SIZE(adreno_gpulist); i++) {
599 if (core == adreno_gpulist[i].core &&
600 _rev_match(major, adreno_gpulist[i].major) &&
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600601 _rev_match(minor, adreno_gpulist[i].minor) &&
602 _rev_match(patchid, adreno_gpulist[i].patchid))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700603 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700604 }
605
Jordan Crouse505df9c2011-07-28 08:37:59 -0600606 if (i == ARRAY_SIZE(adreno_gpulist)) {
607 adreno_dev->gpurev = ADRENO_REV_UNKNOWN;
608 return;
609 }
610
611 adreno_dev->gpurev = adreno_gpulist[i].gpurev;
612 adreno_dev->gpudev = adreno_gpulist[i].gpudev;
613 adreno_dev->pfp_fwfile = adreno_gpulist[i].pfpfw;
614 adreno_dev->pm4_fwfile = adreno_gpulist[i].pm4fw;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700615 adreno_dev->istore_size = adreno_gpulist[i].istore_size;
616 adreno_dev->pix_shader_start = adreno_gpulist[i].pix_shader_start;
Jordan Crouse55d98fd2012-02-04 10:23:51 -0700617 adreno_dev->instruction_size = adreno_gpulist[i].instruction_size;
Jordan Crouse7501d452012-04-19 08:58:44 -0600618 adreno_dev->gmem_size = adreno_gpulist[i].gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700619}
620
621static int __devinit
622adreno_probe(struct platform_device *pdev)
623{
624 struct kgsl_device *device;
625 struct adreno_device *adreno_dev;
626 int status = -EINVAL;
627
628 device = (struct kgsl_device *)pdev->id_entry->driver_data;
629 adreno_dev = ADRENO_DEVICE(device);
630 device->parentdev = &pdev->dev;
631
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700632 status = adreno_ringbuffer_init(device);
633 if (status != 0)
634 goto error;
635
Jordan Crouseb368e9b2012-04-27 14:01:59 -0600636 status = kgsl_device_platform_probe(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700637 if (status)
638 goto error_close_rb;
639
640 adreno_debugfs_init(device);
641
642 kgsl_pwrscale_init(device);
643 kgsl_pwrscale_attach_policy(device, ADRENO_DEFAULT_PWRSCALE_POLICY);
644
645 device->flags &= ~KGSL_FLAGS_SOFT_RESET;
646 return 0;
647
648error_close_rb:
649 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
650error:
651 device->parentdev = NULL;
652 return status;
653}
654
655static int __devexit adreno_remove(struct platform_device *pdev)
656{
657 struct kgsl_device *device;
658 struct adreno_device *adreno_dev;
659
660 device = (struct kgsl_device *)pdev->id_entry->driver_data;
661 adreno_dev = ADRENO_DEVICE(device);
662
663 kgsl_pwrscale_detach_policy(device);
664 kgsl_pwrscale_close(device);
665
666 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
667 kgsl_device_platform_remove(device);
668
669 return 0;
670}
671
672static int adreno_start(struct kgsl_device *device, unsigned int init_ram)
673{
674 int status = -EINVAL;
675 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700676
Jeremy Gebben388c2972011-12-16 09:05:07 -0700677 kgsl_pwrctrl_set_state(device, KGSL_STATE_INIT);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700678
679 /* Power up the device */
680 kgsl_pwrctrl_enable(device);
681
682 /* Identify the specific GPU */
683 adreno_identify_gpu(adreno_dev);
684
Jordan Crouse505df9c2011-07-28 08:37:59 -0600685 if (adreno_dev->gpurev == ADRENO_REV_UNKNOWN) {
686 KGSL_DRV_ERR(device, "Unknown chip ID %x\n",
687 adreno_dev->chip_id);
688 goto error_clk_off;
689 }
690
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700691 /* Set up the MMU */
692 if (adreno_is_a2xx(adreno_dev)) {
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600693 /*
694 * the MH_CLNT_INTF_CTRL_CONFIG registers aren't present
695 * on older gpus
696 */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700697 if (adreno_is_a20x(adreno_dev)) {
698 device->mh.mh_intf_cfg1 = 0;
699 device->mh.mh_intf_cfg2 = 0;
700 }
701
702 kgsl_mh_start(device);
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600703 }
704
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700705 status = kgsl_mmu_start(device);
706 if (status)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700707 goto error_clk_off;
708
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700709 /* Start the GPU */
710 adreno_dev->gpudev->start(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700711
712 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_ON);
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700713 device->ftbl->irqctrl(device, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700714
715 status = adreno_ringbuffer_start(&adreno_dev->ringbuffer, init_ram);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700716 if (status == 0) {
717 mod_timer(&device->idle_timer, jiffies + FIRST_TIMEOUT);
718 return 0;
719 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700720
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700721 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Shubhraprakash Das79447952012-04-26 18:12:23 -0600722 kgsl_mmu_stop(&device->mmu);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700723error_clk_off:
724 kgsl_pwrctrl_disable(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700725
726 return status;
727}
728
729static int adreno_stop(struct kgsl_device *device)
730{
731 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
732
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700733 adreno_dev->drawctxt_active = NULL;
734
735 adreno_ringbuffer_stop(&adreno_dev->ringbuffer);
736
Shubhraprakash Das79447952012-04-26 18:12:23 -0600737 kgsl_mmu_stop(&device->mmu);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700738
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700739 device->ftbl->irqctrl(device, 0);
Ranjhith Kalisamyce75b0c2012-02-01 19:31:23 +0530740 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Suman Tatiraju4a32c652012-02-17 11:59:05 -0800741 del_timer_sync(&device->idle_timer);
Lucille Sylvester844b1c82011-08-29 15:26:06 -0600742
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700743 /* Power down the device */
744 kgsl_pwrctrl_disable(device);
745
746 return 0;
747}
748
749static int
750adreno_recover_hang(struct kgsl_device *device)
751{
752 int ret;
753 unsigned int *rb_buffer;
754 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
755 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
756 unsigned int timestamp;
757 unsigned int num_rb_contents;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700758 unsigned int reftimestamp;
759 unsigned int enable_ts;
760 unsigned int soptimestamp;
761 unsigned int eoptimestamp;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700762 unsigned int context_id;
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700763 struct kgsl_context *context;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700764 struct adreno_context *adreno_context;
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700765 int next = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700766
767 KGSL_DRV_ERR(device, "Starting recovery from 3D GPU hang....\n");
768 rb_buffer = vmalloc(rb->buffer_desc.size);
769 if (!rb_buffer) {
770 KGSL_MEM_ERR(device,
771 "Failed to allocate memory for recovery: %x\n",
772 rb->buffer_desc.size);
773 return -ENOMEM;
774 }
775 /* Extract valid contents from rb which can stil be executed after
776 * hang */
777 ret = adreno_ringbuffer_extract(rb, rb_buffer, &num_rb_contents);
778 if (ret)
779 goto done;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700780 kgsl_sharedmem_readl(&device->memstore, &context_id,
781 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
782 current_context));
783 context = idr_find(&device->context_idr, context_id);
784 if (context == NULL) {
785 KGSL_DRV_ERR(device, "Last context unknown id:%d\n",
786 context_id);
787 context_id = KGSL_MEMSTORE_GLOBAL;
788 }
789
790 timestamp = rb->timestamp[KGSL_MEMSTORE_GLOBAL];
791 KGSL_DRV_ERR(device, "Last issued global timestamp: %x\n", timestamp);
792
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700793 kgsl_sharedmem_readl(&device->memstore, &reftimestamp,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700794 KGSL_MEMSTORE_OFFSET(context_id,
795 ref_wait_ts));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700796 kgsl_sharedmem_readl(&device->memstore, &enable_ts,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700797 KGSL_MEMSTORE_OFFSET(context_id,
798 ts_cmp_enable));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700799 kgsl_sharedmem_readl(&device->memstore, &soptimestamp,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700800 KGSL_MEMSTORE_OFFSET(context_id,
801 soptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700802 kgsl_sharedmem_readl(&device->memstore, &eoptimestamp,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700803 KGSL_MEMSTORE_OFFSET(context_id,
804 eoptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700805 /* Make sure memory is synchronized before restarting the GPU */
806 mb();
807 KGSL_CTXT_ERR(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700808 "Context id that caused a GPU hang: %d\n", context_id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700809 /* restart device */
810 ret = adreno_stop(device);
811 if (ret)
812 goto done;
813 ret = adreno_start(device, true);
814 if (ret)
815 goto done;
816 KGSL_DRV_ERR(device, "Device has been restarted after hang\n");
817 /* Restore timestamp states */
818 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700819 KGSL_MEMSTORE_OFFSET(context_id, soptimestamp),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700820 soptimestamp);
821 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700822 KGSL_MEMSTORE_OFFSET(context_id, eoptimestamp),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700823 eoptimestamp);
Carter Cooperae4c7bc2012-04-10 09:40:49 -0600824
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700825 if (num_rb_contents) {
826 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700827 KGSL_MEMSTORE_OFFSET(context_id, ref_wait_ts),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700828 reftimestamp);
829 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700830 KGSL_MEMSTORE_OFFSET(context_id, ts_cmp_enable),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700831 enable_ts);
832 }
833 /* Make sure all writes are posted before the GPU reads them */
834 wmb();
835 /* Mark the invalid context so no more commands are accepted from
836 * that context */
837
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700838 adreno_context = context->devctxt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700839
840 KGSL_CTXT_ERR(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700841 "Context that caused a GPU hang: %d\n", adreno_context->id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700842
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700843 adreno_context->flags |= CTXT_FLAGS_GPU_HANG;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700844
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700845 /*
846 * Set the reset status of all contexts to
847 * INNOCENT_CONTEXT_RESET_EXT except for the bad context
848 * since thats the guilty party
849 */
850 while ((context = idr_get_next(&device->context_idr, &next))) {
851 if (KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT !=
852 context->reset_status) {
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700853 if (context->id != context_id)
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700854 context->reset_status =
855 KGSL_CTX_STAT_INNOCENT_CONTEXT_RESET_EXT;
856 else
857 context->reset_status =
858 KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT;
859 }
860 next = next + 1;
861 }
862
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700863 /* Restore valid commands in ringbuffer */
864 adreno_ringbuffer_restore(rb, rb_buffer, num_rb_contents);
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700865 rb->timestamp[KGSL_MEMSTORE_GLOBAL] = timestamp;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700866done:
867 vfree(rb_buffer);
868 return ret;
869}
870
871static int
872adreno_dump_and_recover(struct kgsl_device *device)
873{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700874 int result = -ETIMEDOUT;
875
876 if (device->state == KGSL_STATE_HUNG)
877 goto done;
Jeremy Gebben388c2972011-12-16 09:05:07 -0700878 if (device->state == KGSL_STATE_DUMP_AND_RECOVER) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700879 mutex_unlock(&device->mutex);
880 wait_for_completion(&device->recovery_gate);
881 mutex_lock(&device->mutex);
Jeremy Gebben388c2972011-12-16 09:05:07 -0700882 if (device->state != KGSL_STATE_HUNG)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700883 result = 0;
884 } else {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700885 kgsl_pwrctrl_set_state(device, KGSL_STATE_DUMP_AND_RECOVER);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700886 INIT_COMPLETION(device->recovery_gate);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700887 /* Detected a hang */
888
889
890 /*
891 * Trigger an automatic dump of the state to
892 * the console
893 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700894 adreno_postmortem_dump(device, 0);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700895
896 /*
897 * Make a GPU snapshot. For now, do it after the PM dump so we
898 * can at least be sure the PM dump will work as it always has
899 */
900 kgsl_device_snapshot(device, 1);
901
Jeremy Gebben388c2972011-12-16 09:05:07 -0700902 result = adreno_recover_hang(device);
903 if (result)
904 kgsl_pwrctrl_set_state(device, KGSL_STATE_HUNG);
905 else
906 kgsl_pwrctrl_set_state(device, KGSL_STATE_ACTIVE);
907 complete_all(&device->recovery_gate);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700908 }
909done:
910 return result;
911}
912
913static int adreno_getproperty(struct kgsl_device *device,
914 enum kgsl_property_type type,
915 void *value,
916 unsigned int sizebytes)
917{
918 int status = -EINVAL;
919 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
920
921 switch (type) {
922 case KGSL_PROP_DEVICE_INFO:
923 {
924 struct kgsl_devinfo devinfo;
925
926 if (sizebytes != sizeof(devinfo)) {
927 status = -EINVAL;
928 break;
929 }
930
931 memset(&devinfo, 0, sizeof(devinfo));
932 devinfo.device_id = device->id+1;
933 devinfo.chip_id = adreno_dev->chip_id;
934 devinfo.mmu_enabled = kgsl_mmu_enabled();
935 devinfo.gpu_id = adreno_dev->gpurev;
Jordan Crouse7501d452012-04-19 08:58:44 -0600936 devinfo.gmem_gpubaseaddr = adreno_dev->gmem_base;
937 devinfo.gmem_sizebytes = adreno_dev->gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700938
939 if (copy_to_user(value, &devinfo, sizeof(devinfo)) !=
940 0) {
941 status = -EFAULT;
942 break;
943 }
944 status = 0;
945 }
946 break;
947 case KGSL_PROP_DEVICE_SHADOW:
948 {
949 struct kgsl_shadowprop shadowprop;
950
951 if (sizebytes != sizeof(shadowprop)) {
952 status = -EINVAL;
953 break;
954 }
955 memset(&shadowprop, 0, sizeof(shadowprop));
956 if (device->memstore.hostptr) {
957 /*NOTE: with mmu enabled, gpuaddr doesn't mean
958 * anything to mmap().
959 */
960 shadowprop.gpuaddr = device->memstore.physaddr;
961 shadowprop.size = device->memstore.size;
962 /* GSL needs this to be set, even if it
963 appears to be meaningless */
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700964 shadowprop.flags = KGSL_FLAGS_INITIALIZED |
965 KGSL_FLAGS_PER_CONTEXT_TIMESTAMPS;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700966 }
967 if (copy_to_user(value, &shadowprop,
968 sizeof(shadowprop))) {
969 status = -EFAULT;
970 break;
971 }
972 status = 0;
973 }
974 break;
975 case KGSL_PROP_MMU_ENABLE:
976 {
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600977 int mmu_prop = kgsl_mmu_enabled();
978
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700979 if (sizebytes != sizeof(int)) {
980 status = -EINVAL;
981 break;
982 }
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600983 if (copy_to_user(value, &mmu_prop, sizeof(mmu_prop))) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700984 status = -EFAULT;
985 break;
986 }
987 status = 0;
988 }
989 break;
990 case KGSL_PROP_INTERRUPT_WAITS:
991 {
992 int int_waits = 1;
993 if (sizebytes != sizeof(int)) {
994 status = -EINVAL;
995 break;
996 }
997 if (copy_to_user(value, &int_waits, sizeof(int))) {
998 status = -EFAULT;
999 break;
1000 }
1001 status = 0;
1002 }
1003 break;
1004 default:
1005 status = -EINVAL;
1006 }
1007
1008 return status;
1009}
1010
Jordan Crousef7370f82012-04-18 09:31:07 -06001011static int adreno_setproperty(struct kgsl_device *device,
1012 enum kgsl_property_type type,
1013 void *value,
1014 unsigned int sizebytes)
1015{
1016 int status = -EINVAL;
1017
1018 switch (type) {
1019 case KGSL_PROP_PWRCTRL: {
1020 unsigned int enable;
1021 struct kgsl_device_platform_data *pdata =
1022 kgsl_device_get_drvdata(device);
1023
1024 if (sizebytes != sizeof(enable))
1025 break;
1026
1027 if (copy_from_user(&enable, (void __user *) value,
1028 sizeof(enable))) {
1029 status = -EFAULT;
1030 break;
1031 }
1032
1033 if (enable) {
1034 if (pdata->nap_allowed)
1035 device->pwrctrl.nap_allowed = true;
1036
1037 kgsl_pwrscale_enable(device);
1038 } else {
1039 device->pwrctrl.nap_allowed = false;
1040 kgsl_pwrscale_disable(device);
1041 }
1042
1043 status = 0;
1044 }
1045 break;
1046 default:
1047 break;
1048 }
1049
1050 return status;
1051}
1052
Lynus Vaz06a9a902011-10-04 19:25:33 +05301053static inline void adreno_poke(struct kgsl_device *device)
1054{
1055 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1056 adreno_regwrite(device, REG_CP_RB_WPTR, adreno_dev->ringbuffer.wptr);
1057}
1058
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001059/* Caller must hold the device mutex. */
1060int adreno_idle(struct kgsl_device *device, unsigned int timeout)
1061{
1062 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1063 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1064 unsigned int rbbm_status;
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301065 unsigned long wait_timeout =
1066 msecs_to_jiffies(adreno_dev->wait_timeout);
Lynus Vaz284d1042012-01-31 16:32:31 +05301067 unsigned long wait_time;
1068 unsigned long wait_time_part;
1069 unsigned int msecs;
1070 unsigned int msecs_first;
1071 unsigned int msecs_part;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001072
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001073 kgsl_cffdump_regpoll(device->id,
1074 adreno_dev->gpudev->reg_rbbm_status << 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001075 0x00000000, 0x80000000);
1076 /* first, wait until the CP has consumed all the commands in
1077 * the ring buffer
1078 */
1079retry:
1080 if (rb->flags & KGSL_FLAGS_STARTED) {
Lynus Vaz284d1042012-01-31 16:32:31 +05301081 msecs = adreno_dev->wait_timeout;
1082 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
1083 msecs_part = (msecs - msecs_first + 3) / 4;
1084 wait_time = jiffies + wait_timeout;
1085 wait_time_part = jiffies + msecs_to_jiffies(msecs_first);
Jeremy Gebbenf8594542012-01-13 12:27:21 -07001086 adreno_poke(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001087 do {
Lynus Vaz284d1042012-01-31 16:32:31 +05301088 if (time_after(jiffies, wait_time_part)) {
1089 adreno_poke(device);
1090 wait_time_part = jiffies +
1091 msecs_to_jiffies(msecs_part);
1092 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001093 GSL_RB_GET_READPTR(rb, &rb->rptr);
1094 if (time_after(jiffies, wait_time)) {
1095 KGSL_DRV_ERR(device, "rptr: %x, wptr: %x\n",
1096 rb->rptr, rb->wptr);
1097 goto err;
1098 }
1099 } while (rb->rptr != rb->wptr);
1100 }
1101
1102 /* now, wait for the GPU to finish its operations */
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301103 wait_time = jiffies + wait_timeout;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001104 while (time_before(jiffies, wait_time)) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001105 adreno_regread(device, adreno_dev->gpudev->reg_rbbm_status,
1106 &rbbm_status);
1107 if (adreno_is_a2xx(adreno_dev)) {
1108 if (rbbm_status == 0x110)
1109 return 0;
1110 } else {
1111 if (!(rbbm_status & 0x80000000))
1112 return 0;
1113 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001114 }
1115
1116err:
1117 KGSL_DRV_ERR(device, "spun too long waiting for RB to idle\n");
1118 if (!adreno_dump_and_recover(device)) {
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301119 wait_time = jiffies + wait_timeout;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001120 goto retry;
1121 }
1122 return -ETIMEDOUT;
1123}
1124
1125static unsigned int adreno_isidle(struct kgsl_device *device)
1126{
1127 int status = false;
1128 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1129 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1130 unsigned int rbbm_status;
1131
Lucille Sylvester51b764d2011-12-15 16:51:52 -07001132 WARN_ON(device->state == KGSL_STATE_INIT);
1133 /* If the device isn't active, don't force it on. */
1134 if (device->state == KGSL_STATE_ACTIVE) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001135 /* Is the ring buffer is empty? */
1136 GSL_RB_GET_READPTR(rb, &rb->rptr);
1137 if (!device->active_cnt && (rb->rptr == rb->wptr)) {
1138 /* Is the core idle? */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001139 adreno_regread(device,
1140 adreno_dev->gpudev->reg_rbbm_status,
1141 &rbbm_status);
1142
1143 if (adreno_is_a2xx(adreno_dev)) {
1144 if (rbbm_status == 0x110)
1145 status = true;
1146 } else {
1147 if (!(rbbm_status & 0x80000000))
1148 status = true;
1149 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001150 }
1151 } else {
Jeremy Gebbenaeb23872011-12-13 15:58:24 -07001152 status = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001153 }
1154 return status;
1155}
1156
1157/* Caller must hold the device mutex. */
1158static int adreno_suspend_context(struct kgsl_device *device)
1159{
1160 int status = 0;
1161 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1162
1163 /* switch to NULL ctxt */
1164 if (adreno_dev->drawctxt_active != NULL) {
1165 adreno_drawctxt_switch(adreno_dev, NULL, 0);
1166 status = adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
1167 }
1168
1169 return status;
1170}
1171
Jordan Crouse233b2092012-04-18 09:31:09 -06001172/* Find a memory structure attached to an adreno context */
1173
1174struct kgsl_memdesc *adreno_find_ctxtmem(struct kgsl_device *device,
1175 unsigned int pt_base, unsigned int gpuaddr, unsigned int size)
1176{
1177 struct kgsl_context *context;
1178 struct adreno_context *adreno_context = NULL;
1179 int next = 0;
1180
1181 while (1) {
1182 context = idr_get_next(&device->context_idr, &next);
1183 if (context == NULL)
1184 break;
1185
1186 adreno_context = (struct adreno_context *)context->devctxt;
1187
1188 if (kgsl_mmu_pt_equal(adreno_context->pagetable, pt_base)) {
1189 struct kgsl_memdesc *desc;
1190
1191 desc = &adreno_context->gpustate;
1192 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size))
1193 return desc;
1194
1195 desc = &adreno_context->context_gmem_shadow.gmemshadow;
1196 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size))
1197 return desc;
1198 }
1199 next = next + 1;
1200 }
1201
1202 return NULL;
1203}
1204
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -06001205struct kgsl_memdesc *adreno_find_region(struct kgsl_device *device,
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001206 unsigned int pt_base,
1207 unsigned int gpuaddr,
1208 unsigned int size)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001209{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001210 struct kgsl_mem_entry *entry;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001211 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1212 struct adreno_ringbuffer *ringbuffer = &adreno_dev->ringbuffer;
1213
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001214 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->buffer_desc, gpuaddr, size))
1215 return &ringbuffer->buffer_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001216
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001217 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->memptrs_desc, gpuaddr, size))
1218 return &ringbuffer->memptrs_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001219
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001220 if (kgsl_gpuaddr_in_memdesc(&device->memstore, gpuaddr, size))
1221 return &device->memstore;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001222
Shubhraprakash Das9a140972012-04-12 13:12:42 -06001223 if (kgsl_gpuaddr_in_memdesc(&device->mmu.setstate_memory, gpuaddr,
1224 size))
1225 return &device->mmu.setstate_memory;
1226
Jordan Crouse0fdf3a02012-03-16 14:53:41 -06001227 entry = kgsl_get_mem_entry(pt_base, gpuaddr, size);
1228
1229 if (entry)
1230 return &entry->memdesc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001231
Jordan Crouse233b2092012-04-18 09:31:09 -06001232 return adreno_find_ctxtmem(device, pt_base, gpuaddr, size);
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001233}
1234
1235uint8_t *adreno_convertaddr(struct kgsl_device *device, unsigned int pt_base,
1236 unsigned int gpuaddr, unsigned int size)
1237{
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -06001238 struct kgsl_memdesc *memdesc;
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001239
1240 memdesc = adreno_find_region(device, pt_base, gpuaddr, size);
1241
1242 return memdesc ? kgsl_gpuaddr_to_vaddr(memdesc, gpuaddr) : NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001243}
1244
1245void adreno_regread(struct kgsl_device *device, unsigned int offsetwords,
1246 unsigned int *value)
1247{
1248 unsigned int *reg;
Jordan Crouse7501d452012-04-19 08:58:44 -06001249 BUG_ON(offsetwords*sizeof(uint32_t) >= device->reg_len);
1250 reg = (unsigned int *)(device->reg_virt + (offsetwords << 2));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001251
1252 if (!in_interrupt())
1253 kgsl_pre_hwaccess(device);
1254
1255 /*ensure this read finishes before the next one.
1256 * i.e. act like normal readl() */
1257 *value = __raw_readl(reg);
1258 rmb();
1259}
1260
1261void adreno_regwrite(struct kgsl_device *device, unsigned int offsetwords,
1262 unsigned int value)
1263{
1264 unsigned int *reg;
1265
Jordan Crouse7501d452012-04-19 08:58:44 -06001266 BUG_ON(offsetwords*sizeof(uint32_t) >= device->reg_len);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001267
1268 if (!in_interrupt())
1269 kgsl_pre_hwaccess(device);
1270
1271 kgsl_cffdump_regwrite(device->id, offsetwords << 2, value);
Jordan Crouse7501d452012-04-19 08:58:44 -06001272 reg = (unsigned int *)(device->reg_virt + (offsetwords << 2));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001273
1274 /*ensure previous writes post before this one,
1275 * i.e. act like normal writel() */
1276 wmb();
1277 __raw_writel(value, reg);
1278}
1279
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001280static unsigned int _get_context_id(struct kgsl_context *k_ctxt)
1281{
1282 unsigned int context_id = KGSL_MEMSTORE_GLOBAL;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001283 if (k_ctxt != NULL) {
1284 struct adreno_context *a_ctxt = k_ctxt->devctxt;
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001285 if (k_ctxt->id == KGSL_CONTEXT_INVALID || a_ctxt == NULL)
1286 context_id = KGSL_CONTEXT_INVALID;
1287 else if (a_ctxt->flags & CTXT_FLAGS_PER_CONTEXT_TS)
1288 context_id = k_ctxt->id;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001289 }
1290
1291 return context_id;
1292}
1293
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001294static int kgsl_check_interrupt_timestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001295 struct kgsl_context *context, unsigned int timestamp)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001296{
1297 int status;
1298 unsigned int ref_ts, enableflag;
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001299 unsigned int context_id;
1300
1301 mutex_lock(&device->mutex);
1302 context_id = _get_context_id(context);
1303 /*
1304 * If the context ID is invalid, we are in a race with
1305 * the context being destroyed by userspace so bail.
1306 */
1307 if (context_id == KGSL_CONTEXT_INVALID) {
1308 KGSL_DRV_WARN(device, "context was detached");
1309 status = -EINVAL;
1310 goto unlock;
1311 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001312
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001313 status = kgsl_check_timestamp(device, context, timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001314 if (!status) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001315 kgsl_sharedmem_readl(&device->memstore, &enableflag,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001316 KGSL_MEMSTORE_OFFSET(context_id, ts_cmp_enable));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001317 mb();
1318
1319 if (enableflag) {
1320 kgsl_sharedmem_readl(&device->memstore, &ref_ts,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001321 KGSL_MEMSTORE_OFFSET(context_id,
1322 ref_wait_ts));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001323 mb();
Jordan Crousee6239dd2011-11-17 13:39:21 -07001324 if (timestamp_cmp(ref_ts, timestamp) >= 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001325 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001326 KGSL_MEMSTORE_OFFSET(context_id,
1327 ref_wait_ts), timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001328 wmb();
1329 }
1330 } else {
1331 unsigned int cmds[2];
1332 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001333 KGSL_MEMSTORE_OFFSET(context_id,
1334 ref_wait_ts), timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001335 enableflag = 1;
1336 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001337 KGSL_MEMSTORE_OFFSET(context_id,
1338 ts_cmp_enable), enableflag);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001339 wmb();
1340 /* submit a dummy packet so that even if all
1341 * commands upto timestamp get executed we will still
1342 * get an interrupt */
Jordan Crouse084427d2011-07-28 08:37:58 -06001343 cmds[0] = cp_type3_packet(CP_NOP, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001344 cmds[1] = 0;
Jordan Crousee0ea7622012-01-24 09:32:04 -07001345 adreno_ringbuffer_issuecmds(device, KGSL_CMD_FLAGS_NONE,
1346 &cmds[0], 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001347 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001348 }
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001349unlock:
1350 mutex_unlock(&device->mutex);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001351
1352 return status;
1353}
1354
1355/*
Lucille Sylvester02e46292011-09-21 14:59:17 -06001356 wait_event_interruptible_timeout checks for the exit condition before
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001357 placing a process in wait q. For conditional interrupts we expect the
1358 process to already be in its wait q when its exit condition checking
1359 function is called.
1360*/
Lucille Sylvester02e46292011-09-21 14:59:17 -06001361#define kgsl_wait_event_interruptible_timeout(wq, condition, timeout, io)\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001362({ \
1363 long __ret = timeout; \
Lucille Sylvester02e46292011-09-21 14:59:17 -06001364 if (io) \
1365 __wait_io_event_interruptible_timeout(wq, condition, __ret);\
1366 else \
1367 __wait_event_interruptible_timeout(wq, condition, __ret);\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001368 __ret; \
1369})
1370
1371/* MUST be called with the device mutex held */
1372static int adreno_waittimestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001373 struct kgsl_context *context,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001374 unsigned int timestamp,
1375 unsigned int msecs)
1376{
1377 long status = 0;
Lucille Sylvester02e46292011-09-21 14:59:17 -06001378 uint io = 1;
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001379 static uint io_cnt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001380 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Lucille Sylvester02e46292011-09-21 14:59:17 -06001381 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Lynus Vaz06a9a902011-10-04 19:25:33 +05301382 int retries;
1383 unsigned int msecs_first;
1384 unsigned int msecs_part;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001385 unsigned int ts_issued;
1386 unsigned int context_id = _get_context_id(context);
1387
1388 ts_issued = adreno_dev->ringbuffer.timestamp[context_id];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001389
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301390 /* Don't wait forever, set a max value for now */
1391 if (msecs == -1)
1392 msecs = adreno_dev->wait_timeout;
1393
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001394 if (timestamp_cmp(timestamp, ts_issued) > 0) {
1395 KGSL_DRV_ERR(device, "Cannot wait for invalid ts <%d:0x%x>, "
1396 "last issued ts <%d:0x%x>\n",
1397 context_id, timestamp, context_id, ts_issued);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001398 status = -EINVAL;
1399 goto done;
1400 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001401
Lynus Vaz06a9a902011-10-04 19:25:33 +05301402 /* Keep the first timeout as 100msecs before rewriting
1403 * the WPTR. Less visible impact if the WPTR has not
1404 * been updated properly.
1405 */
1406 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
1407 msecs_part = (msecs - msecs_first + 3) / 4;
1408 for (retries = 0; retries < 5; retries++) {
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001409 /*
1410 * If the context ID is invalid, we are in a race with
1411 * the context being destroyed by userspace so bail.
1412 */
1413 if (context_id == KGSL_CONTEXT_INVALID) {
1414 KGSL_DRV_WARN(device, "context was detached");
1415 status = -EINVAL;
1416 goto done;
1417 }
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001418 if (kgsl_check_timestamp(device, context, timestamp)) {
Jeremy Gebben63904832012-02-07 16:10:55 -07001419 /* if the timestamp happens while we're not
1420 * waiting, there's a chance that an interrupt
1421 * will not be generated and thus the timestamp
1422 * work needs to be queued.
Lynus Vaz06a9a902011-10-04 19:25:33 +05301423 */
Jeremy Gebben63904832012-02-07 16:10:55 -07001424 queue_work(device->work_queue, &device->ts_expired_ws);
1425 status = 0;
1426 goto done;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001427 }
Jeremy Gebben63904832012-02-07 16:10:55 -07001428 adreno_poke(device);
1429 io_cnt = (io_cnt + 1) % 100;
1430 if (io_cnt <
1431 pwr->pwrlevels[pwr->active_pwrlevel].io_fraction)
1432 io = 0;
1433 mutex_unlock(&device->mutex);
1434 /* We need to make sure that the process is
1435 * placed in wait-q before its condition is called
1436 */
1437 status = kgsl_wait_event_interruptible_timeout(
1438 device->wait_queue,
1439 kgsl_check_interrupt_timestamp(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001440 context, timestamp),
Jeremy Gebben63904832012-02-07 16:10:55 -07001441 msecs_to_jiffies(retries ?
1442 msecs_part : msecs_first), io);
1443 mutex_lock(&device->mutex);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001444
Jeremy Gebben63904832012-02-07 16:10:55 -07001445 if (status > 0) {
1446 /*completed before the wait finished */
1447 status = 0;
1448 goto done;
1449 } else if (status < 0) {
1450 /*an error occurred*/
1451 goto done;
1452 }
1453 /*this wait timed out*/
1454 }
1455 status = -ETIMEDOUT;
1456 KGSL_DRV_ERR(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001457 "Device hang detected while waiting for timestamp: "
1458 "<%d:0x%x>, last submitted timestamp: <%d:0x%x>, "
1459 "wptr: 0x%x\n",
1460 context_id, timestamp, context_id, ts_issued,
Jeremy Gebben63904832012-02-07 16:10:55 -07001461 adreno_dev->ringbuffer.wptr);
1462 if (!adreno_dump_and_recover(device)) {
1463 /* wait for idle after recovery as the
1464 * timestamp that this process wanted
1465 * to wait on may be invalid */
1466 if (!adreno_idle(device, KGSL_TIMEOUT_DEFAULT))
1467 status = 0;
1468 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001469done:
1470 return (int)status;
1471}
1472
1473static unsigned int adreno_readtimestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001474 struct kgsl_context *context, enum kgsl_timestamp_type type)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001475{
1476 unsigned int timestamp = 0;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001477 unsigned int context_id = _get_context_id(context);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001478
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001479 /*
1480 * If the context ID is invalid, we are in a race with
1481 * the context being destroyed by userspace so bail.
1482 */
1483 if (context_id == KGSL_CONTEXT_INVALID) {
1484 KGSL_DRV_WARN(device, "context was detached");
1485 return timestamp;
1486 }
Jordan Crousec659f382012-04-16 11:10:41 -06001487 switch (type) {
1488 case KGSL_TIMESTAMP_QUEUED: {
1489 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1490 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1491
1492 timestamp = rb->timestamp[context_id];
1493 break;
1494 }
1495 case KGSL_TIMESTAMP_CONSUMED:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001496 adreno_regread(device, REG_CP_TIMESTAMP, &timestamp);
Jordan Crousec659f382012-04-16 11:10:41 -06001497 break;
1498 case KGSL_TIMESTAMP_RETIRED:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001499 kgsl_sharedmem_readl(&device->memstore, &timestamp,
Jordan Crousec659f382012-04-16 11:10:41 -06001500 KGSL_MEMSTORE_OFFSET(context_id, eoptimestamp));
1501 break;
1502 }
1503
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001504 rmb();
1505
1506 return timestamp;
1507}
1508
1509static long adreno_ioctl(struct kgsl_device_private *dev_priv,
1510 unsigned int cmd, void *data)
1511{
1512 int result = 0;
1513 struct kgsl_drawctxt_set_bin_base_offset *binbase;
1514 struct kgsl_context *context;
1515
1516 switch (cmd) {
1517 case IOCTL_KGSL_DRAWCTXT_SET_BIN_BASE_OFFSET:
1518 binbase = data;
1519
1520 context = kgsl_find_context(dev_priv, binbase->drawctxt_id);
1521 if (context) {
1522 adreno_drawctxt_set_bin_base_offset(
1523 dev_priv->device, context, binbase->offset);
1524 } else {
1525 result = -EINVAL;
1526 KGSL_DRV_ERR(dev_priv->device,
1527 "invalid drawctxt drawctxt_id %d "
1528 "device_id=%d\n",
1529 binbase->drawctxt_id, dev_priv->device->id);
1530 }
1531 break;
1532
1533 default:
1534 KGSL_DRV_INFO(dev_priv->device,
1535 "invalid ioctl code %08x\n", cmd);
Jeremy Gebbenc15b4612012-01-09 09:44:11 -07001536 result = -ENOIOCTLCMD;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001537 break;
1538 }
1539 return result;
1540
1541}
1542
1543static inline s64 adreno_ticks_to_us(u32 ticks, u32 gpu_freq)
1544{
1545 gpu_freq /= 1000000;
1546 return ticks / gpu_freq;
1547}
1548
1549static void adreno_power_stats(struct kgsl_device *device,
1550 struct kgsl_power_stats *stats)
1551{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001552 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001553 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001554 unsigned int cycles;
1555
1556 /* Get the busy cycles counted since the counter was last reset */
1557 /* Calling this function also resets and restarts the counter */
1558
1559 cycles = adreno_dev->gpudev->busy_cycles(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001560
1561 /* In order to calculate idle you have to have run the algorithm *
1562 * at least once to get a start time. */
1563 if (pwr->time != 0) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001564 s64 tmp = ktime_to_us(ktime_get());
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001565 stats->total_time = tmp - pwr->time;
1566 pwr->time = tmp;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001567 stats->busy_time = adreno_ticks_to_us(cycles, device->pwrctrl.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001568 pwrlevels[device->pwrctrl.active_pwrlevel].
1569 gpu_freq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001570 } else {
1571 stats->total_time = 0;
1572 stats->busy_time = 0;
1573 pwr->time = ktime_to_us(ktime_get());
1574 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001575}
1576
1577void adreno_irqctrl(struct kgsl_device *device, int state)
1578{
Jordan Crousea78c9172011-07-11 13:14:09 -06001579 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1580 adreno_dev->gpudev->irq_control(adreno_dev, state);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001581}
1582
Jordan Crousea0758f22011-12-07 11:19:22 -07001583static unsigned int adreno_gpuid(struct kgsl_device *device)
1584{
1585 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1586
1587 /* Standard KGSL gpuid format:
1588 * top word is 0x0002 for 2D or 0x0003 for 3D
1589 * Bottom word is core specific identifer
1590 */
1591
1592 return (0x0003 << 16) | ((int) adreno_dev->gpurev);
1593}
1594
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001595static const struct kgsl_functable adreno_functable = {
1596 /* Mandatory functions */
1597 .regread = adreno_regread,
1598 .regwrite = adreno_regwrite,
1599 .idle = adreno_idle,
1600 .isidle = adreno_isidle,
1601 .suspend_context = adreno_suspend_context,
1602 .start = adreno_start,
1603 .stop = adreno_stop,
1604 .getproperty = adreno_getproperty,
1605 .waittimestamp = adreno_waittimestamp,
1606 .readtimestamp = adreno_readtimestamp,
1607 .issueibcmds = adreno_ringbuffer_issueibcmds,
1608 .ioctl = adreno_ioctl,
1609 .setup_pt = adreno_setup_pt,
1610 .cleanup_pt = adreno_cleanup_pt,
1611 .power_stats = adreno_power_stats,
1612 .irqctrl = adreno_irqctrl,
Jordan Crousea0758f22011-12-07 11:19:22 -07001613 .gpuid = adreno_gpuid,
Jordan Crouse156cfbc2012-01-24 09:32:04 -07001614 .snapshot = adreno_snapshot,
Jordan Crouseb368e9b2012-04-27 14:01:59 -06001615 .irq_handler = adreno_irq_handler,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001616 /* Optional functions */
1617 .setstate = adreno_setstate,
1618 .drawctxt_create = adreno_drawctxt_create,
1619 .drawctxt_destroy = adreno_drawctxt_destroy,
Jordan Crousef7370f82012-04-18 09:31:07 -06001620 .setproperty = adreno_setproperty,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001621};
1622
1623static struct platform_device_id adreno_id_table[] = {
1624 { DEVICE_3D0_NAME, (kernel_ulong_t)&device_3d0.dev, },
1625 { },
1626};
1627MODULE_DEVICE_TABLE(platform, adreno_id_table);
1628
1629static struct platform_driver adreno_platform_driver = {
1630 .probe = adreno_probe,
1631 .remove = __devexit_p(adreno_remove),
1632 .suspend = kgsl_suspend_driver,
1633 .resume = kgsl_resume_driver,
1634 .id_table = adreno_id_table,
1635 .driver = {
1636 .owner = THIS_MODULE,
1637 .name = DEVICE_3D_NAME,
1638 .pm = &kgsl_pm_ops,
1639 }
1640};
1641
1642static int __init kgsl_3d_init(void)
1643{
1644 return platform_driver_register(&adreno_platform_driver);
1645}
1646
1647static void __exit kgsl_3d_exit(void)
1648{
1649 platform_driver_unregister(&adreno_platform_driver);
1650}
1651
1652module_init(kgsl_3d_init);
1653module_exit(kgsl_3d_exit);
1654
1655MODULE_DESCRIPTION("3D Graphics driver");
1656MODULE_VERSION("1.2");
1657MODULE_LICENSE("GPL v2");
1658MODULE_ALIAS("platform:kgsl_3d");